1 1.6 riastrad /* $NetBSD: amdgpu_kms.c,v 1.6 2021/12/19 12:02:39 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2008 Advanced Micro Devices, Inc. 5 1.1 riastrad * Copyright 2008 Red Hat Inc. 6 1.1 riastrad * Copyright 2009 Jerome Glisse. 7 1.1 riastrad * 8 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 9 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 10 1.1 riastrad * to deal in the Software without restriction, including without limitation 11 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 12 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 13 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 14 1.1 riastrad * 15 1.1 riastrad * The above copyright notice and this permission notice shall be included in 16 1.1 riastrad * all copies or substantial portions of the Software. 17 1.1 riastrad * 18 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 22 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 23 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 24 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 25 1.1 riastrad * 26 1.1 riastrad * Authors: Dave Airlie 27 1.1 riastrad * Alex Deucher 28 1.1 riastrad * Jerome Glisse 29 1.1 riastrad */ 30 1.5 riastrad 31 1.1 riastrad #include <sys/cdefs.h> 32 1.6 riastrad __KERNEL_RCSID(0, "$NetBSD: amdgpu_kms.c,v 1.6 2021/12/19 12:02:39 riastradh Exp $"); 33 1.1 riastrad 34 1.1 riastrad #include "amdgpu.h" 35 1.5 riastrad #include <drm/drm_debugfs.h> 36 1.1 riastrad #include <drm/amdgpu_drm.h> 37 1.5 riastrad #include "amdgpu_sched.h" 38 1.1 riastrad #include "amdgpu_uvd.h" 39 1.1 riastrad #include "amdgpu_vce.h" 40 1.5 riastrad #include "atom.h" 41 1.1 riastrad 42 1.1 riastrad #include <linux/vga_switcheroo.h> 43 1.1 riastrad #include <linux/slab.h> 44 1.5 riastrad #include <linux/uaccess.h> 45 1.5 riastrad #include <linux/pci.h> 46 1.1 riastrad #include <linux/pm_runtime.h> 47 1.1 riastrad #include "amdgpu_amdkfd.h" 48 1.5 riastrad #include "amdgpu_gem.h" 49 1.5 riastrad #include "amdgpu_display.h" 50 1.5 riastrad #include "amdgpu_ras.h" 51 1.1 riastrad 52 1.4 riastrad #include <linux/nbsd-namespace.h> 53 1.5 riastrad void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev) 54 1.5 riastrad { 55 1.5 riastrad struct amdgpu_gpu_instance *gpu_instance; 56 1.5 riastrad int i; 57 1.5 riastrad 58 1.5 riastrad mutex_lock(&mgpu_info.mutex); 59 1.4 riastrad 60 1.5 riastrad for (i = 0; i < mgpu_info.num_gpu; i++) { 61 1.5 riastrad gpu_instance = &(mgpu_info.gpu_ins[i]); 62 1.5 riastrad if (gpu_instance->adev == adev) { 63 1.5 riastrad mgpu_info.gpu_ins[i] = 64 1.5 riastrad mgpu_info.gpu_ins[mgpu_info.num_gpu - 1]; 65 1.5 riastrad mgpu_info.num_gpu--; 66 1.5 riastrad if (adev->flags & AMD_IS_APU) 67 1.5 riastrad mgpu_info.num_apu--; 68 1.5 riastrad else 69 1.5 riastrad mgpu_info.num_dgpu--; 70 1.5 riastrad break; 71 1.5 riastrad } 72 1.5 riastrad } 73 1.5 riastrad 74 1.5 riastrad mutex_unlock(&mgpu_info.mutex); 75 1.5 riastrad } 76 1.1 riastrad 77 1.1 riastrad /** 78 1.1 riastrad * amdgpu_driver_unload_kms - Main unload function for KMS. 79 1.1 riastrad * 80 1.1 riastrad * @dev: drm dev pointer 81 1.1 riastrad * 82 1.1 riastrad * This is the main unload function for KMS (all asics). 83 1.1 riastrad * Returns 0 on success. 84 1.1 riastrad */ 85 1.5 riastrad void amdgpu_driver_unload_kms(struct drm_device *dev) 86 1.1 riastrad { 87 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 88 1.1 riastrad 89 1.1 riastrad if (adev == NULL) 90 1.5 riastrad return; 91 1.5 riastrad 92 1.5 riastrad amdgpu_unregister_gpu_instance(adev); 93 1.1 riastrad 94 1.3 riastrad if (adev->rmmio_size == 0) 95 1.1 riastrad goto done_free; 96 1.1 riastrad 97 1.5 riastrad if (amdgpu_sriov_vf(adev)) 98 1.5 riastrad amdgpu_virt_request_full_gpu(adev, false); 99 1.1 riastrad 100 1.5 riastrad if (adev->runpm) { 101 1.5 riastrad pm_runtime_get_sync(dev->dev); 102 1.5 riastrad pm_runtime_forbid(dev->dev); 103 1.5 riastrad } 104 1.1 riastrad 105 1.1 riastrad amdgpu_acpi_fini(adev); 106 1.1 riastrad 107 1.1 riastrad amdgpu_device_fini(adev); 108 1.1 riastrad 109 1.1 riastrad done_free: 110 1.1 riastrad kfree(adev); 111 1.1 riastrad dev->dev_private = NULL; 112 1.5 riastrad } 113 1.5 riastrad 114 1.5 riastrad void amdgpu_register_gpu_instance(struct amdgpu_device *adev) 115 1.5 riastrad { 116 1.5 riastrad struct amdgpu_gpu_instance *gpu_instance; 117 1.5 riastrad 118 1.5 riastrad mutex_lock(&mgpu_info.mutex); 119 1.5 riastrad 120 1.5 riastrad if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) { 121 1.5 riastrad DRM_ERROR("Cannot register more gpu instance\n"); 122 1.5 riastrad mutex_unlock(&mgpu_info.mutex); 123 1.5 riastrad return; 124 1.5 riastrad } 125 1.5 riastrad 126 1.5 riastrad gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]); 127 1.5 riastrad gpu_instance->adev = adev; 128 1.5 riastrad gpu_instance->mgpu_fan_enabled = 0; 129 1.5 riastrad 130 1.5 riastrad mgpu_info.num_gpu++; 131 1.5 riastrad if (adev->flags & AMD_IS_APU) 132 1.5 riastrad mgpu_info.num_apu++; 133 1.5 riastrad else 134 1.5 riastrad mgpu_info.num_dgpu++; 135 1.5 riastrad 136 1.5 riastrad mutex_unlock(&mgpu_info.mutex); 137 1.1 riastrad } 138 1.1 riastrad 139 1.1 riastrad /** 140 1.1 riastrad * amdgpu_driver_load_kms - Main load function for KMS. 141 1.1 riastrad * 142 1.1 riastrad * @dev: drm dev pointer 143 1.1 riastrad * @flags: device flags 144 1.1 riastrad * 145 1.1 riastrad * This is the main load function for KMS (all asics). 146 1.1 riastrad * Returns 0 on success, error on failure. 147 1.1 riastrad */ 148 1.1 riastrad int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags) 149 1.1 riastrad { 150 1.1 riastrad struct amdgpu_device *adev; 151 1.1 riastrad int r, acpi_status; 152 1.1 riastrad 153 1.1 riastrad adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL); 154 1.1 riastrad if (adev == NULL) { 155 1.1 riastrad return -ENOMEM; 156 1.1 riastrad } 157 1.1 riastrad dev->dev_private = (void *)adev; 158 1.1 riastrad 159 1.5 riastrad if (amdgpu_has_atpx() && 160 1.5 riastrad (amdgpu_is_atpx_hybrid() || 161 1.5 riastrad amdgpu_has_atpx_dgpu_power_cntl()) && 162 1.5 riastrad ((flags & AMD_IS_APU) == 0) && 163 1.5 riastrad !pci_is_thunderbolt_attached(dev->pdev)) 164 1.1 riastrad flags |= AMD_IS_PX; 165 1.1 riastrad 166 1.1 riastrad /* amdgpu_device_init should report only fatal error 167 1.1 riastrad * like memory allocation failure or iomapping failure, 168 1.1 riastrad * or memory manager initialization failure, it must 169 1.1 riastrad * properly initialize the GPU MC controller and permit 170 1.1 riastrad * VRAM allocation 171 1.1 riastrad */ 172 1.1 riastrad r = amdgpu_device_init(adev, dev, dev->pdev, flags); 173 1.1 riastrad if (r) { 174 1.3 riastrad dev_err(pci_dev_dev(dev->pdev), "Fatal error during GPU init\n"); 175 1.1 riastrad goto out; 176 1.1 riastrad } 177 1.1 riastrad 178 1.5 riastrad if (amdgpu_device_supports_boco(dev) && 179 1.5 riastrad (amdgpu_runtime_pm != 0)) /* enable runpm by default */ 180 1.5 riastrad adev->runpm = true; 181 1.5 riastrad else if (amdgpu_device_supports_baco(dev) && 182 1.5 riastrad (amdgpu_runtime_pm > 0)) /* enable runpm if runpm=1 */ 183 1.5 riastrad adev->runpm = true; 184 1.5 riastrad 185 1.1 riastrad /* Call ACPI methods: require modeset init 186 1.1 riastrad * but failure is not fatal 187 1.1 riastrad */ 188 1.1 riastrad if (!r) { 189 1.1 riastrad acpi_status = amdgpu_acpi_init(adev); 190 1.1 riastrad if (acpi_status) 191 1.5 riastrad dev_dbg(pci_dev_dev(dev->pdev), 192 1.1 riastrad "Error during ACPI methods call\n"); 193 1.1 riastrad } 194 1.1 riastrad 195 1.5 riastrad if (adev->runpm) { 196 1.5 riastrad dev_pm_set_driver_flags(dev->dev, DPM_FLAG_NEVER_SKIP); 197 1.1 riastrad pm_runtime_use_autosuspend(dev->dev); 198 1.1 riastrad pm_runtime_set_autosuspend_delay(dev->dev, 5000); 199 1.1 riastrad pm_runtime_set_active(dev->dev); 200 1.1 riastrad pm_runtime_allow(dev->dev); 201 1.1 riastrad pm_runtime_mark_last_busy(dev->dev); 202 1.1 riastrad pm_runtime_put_autosuspend(dev->dev); 203 1.1 riastrad } 204 1.1 riastrad 205 1.1 riastrad out: 206 1.5 riastrad if (r) { 207 1.5 riastrad /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */ 208 1.6 riastrad if (adev->rmmio_size && adev->runpm) 209 1.5 riastrad pm_runtime_put_noidle(dev->dev); 210 1.1 riastrad amdgpu_driver_unload_kms(dev); 211 1.5 riastrad } 212 1.5 riastrad 213 1.5 riastrad return r; 214 1.5 riastrad } 215 1.5 riastrad 216 1.5 riastrad static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info, 217 1.5 riastrad struct drm_amdgpu_query_fw *query_fw, 218 1.5 riastrad struct amdgpu_device *adev) 219 1.5 riastrad { 220 1.5 riastrad switch (query_fw->fw_type) { 221 1.5 riastrad case AMDGPU_INFO_FW_VCE: 222 1.5 riastrad fw_info->ver = adev->vce.fw_version; 223 1.5 riastrad fw_info->feature = adev->vce.fb_version; 224 1.5 riastrad break; 225 1.5 riastrad case AMDGPU_INFO_FW_UVD: 226 1.5 riastrad fw_info->ver = adev->uvd.fw_version; 227 1.5 riastrad fw_info->feature = 0; 228 1.5 riastrad break; 229 1.5 riastrad case AMDGPU_INFO_FW_VCN: 230 1.5 riastrad fw_info->ver = adev->vcn.fw_version; 231 1.5 riastrad fw_info->feature = 0; 232 1.5 riastrad break; 233 1.5 riastrad case AMDGPU_INFO_FW_GMC: 234 1.5 riastrad fw_info->ver = adev->gmc.fw_version; 235 1.5 riastrad fw_info->feature = 0; 236 1.5 riastrad break; 237 1.5 riastrad case AMDGPU_INFO_FW_GFX_ME: 238 1.5 riastrad fw_info->ver = adev->gfx.me_fw_version; 239 1.5 riastrad fw_info->feature = adev->gfx.me_feature_version; 240 1.5 riastrad break; 241 1.5 riastrad case AMDGPU_INFO_FW_GFX_PFP: 242 1.5 riastrad fw_info->ver = adev->gfx.pfp_fw_version; 243 1.5 riastrad fw_info->feature = adev->gfx.pfp_feature_version; 244 1.5 riastrad break; 245 1.5 riastrad case AMDGPU_INFO_FW_GFX_CE: 246 1.5 riastrad fw_info->ver = adev->gfx.ce_fw_version; 247 1.5 riastrad fw_info->feature = adev->gfx.ce_feature_version; 248 1.5 riastrad break; 249 1.5 riastrad case AMDGPU_INFO_FW_GFX_RLC: 250 1.5 riastrad fw_info->ver = adev->gfx.rlc_fw_version; 251 1.5 riastrad fw_info->feature = adev->gfx.rlc_feature_version; 252 1.5 riastrad break; 253 1.5 riastrad case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL: 254 1.5 riastrad fw_info->ver = adev->gfx.rlc_srlc_fw_version; 255 1.5 riastrad fw_info->feature = adev->gfx.rlc_srlc_feature_version; 256 1.5 riastrad break; 257 1.5 riastrad case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM: 258 1.5 riastrad fw_info->ver = adev->gfx.rlc_srlg_fw_version; 259 1.5 riastrad fw_info->feature = adev->gfx.rlc_srlg_feature_version; 260 1.5 riastrad break; 261 1.5 riastrad case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM: 262 1.5 riastrad fw_info->ver = adev->gfx.rlc_srls_fw_version; 263 1.5 riastrad fw_info->feature = adev->gfx.rlc_srls_feature_version; 264 1.5 riastrad break; 265 1.5 riastrad case AMDGPU_INFO_FW_GFX_MEC: 266 1.5 riastrad if (query_fw->index == 0) { 267 1.5 riastrad fw_info->ver = adev->gfx.mec_fw_version; 268 1.5 riastrad fw_info->feature = adev->gfx.mec_feature_version; 269 1.5 riastrad } else if (query_fw->index == 1) { 270 1.5 riastrad fw_info->ver = adev->gfx.mec2_fw_version; 271 1.5 riastrad fw_info->feature = adev->gfx.mec2_feature_version; 272 1.5 riastrad } else 273 1.5 riastrad return -EINVAL; 274 1.5 riastrad break; 275 1.5 riastrad case AMDGPU_INFO_FW_SMC: 276 1.5 riastrad fw_info->ver = adev->pm.fw_version; 277 1.5 riastrad fw_info->feature = 0; 278 1.5 riastrad break; 279 1.5 riastrad case AMDGPU_INFO_FW_TA: 280 1.5 riastrad if (query_fw->index > 1) 281 1.5 riastrad return -EINVAL; 282 1.5 riastrad if (query_fw->index == 0) { 283 1.5 riastrad fw_info->ver = adev->psp.ta_fw_version; 284 1.5 riastrad fw_info->feature = adev->psp.ta_xgmi_ucode_version; 285 1.5 riastrad } else { 286 1.5 riastrad fw_info->ver = adev->psp.ta_fw_version; 287 1.5 riastrad fw_info->feature = adev->psp.ta_ras_ucode_version; 288 1.5 riastrad } 289 1.5 riastrad break; 290 1.5 riastrad case AMDGPU_INFO_FW_SDMA: 291 1.5 riastrad if (query_fw->index >= adev->sdma.num_instances) 292 1.5 riastrad return -EINVAL; 293 1.5 riastrad fw_info->ver = adev->sdma.instance[query_fw->index].fw_version; 294 1.5 riastrad fw_info->feature = adev->sdma.instance[query_fw->index].feature_version; 295 1.5 riastrad break; 296 1.5 riastrad case AMDGPU_INFO_FW_SOS: 297 1.5 riastrad fw_info->ver = adev->psp.sos_fw_version; 298 1.5 riastrad fw_info->feature = adev->psp.sos_feature_version; 299 1.5 riastrad break; 300 1.5 riastrad case AMDGPU_INFO_FW_ASD: 301 1.5 riastrad fw_info->ver = adev->psp.asd_fw_version; 302 1.5 riastrad fw_info->feature = adev->psp.asd_feature_version; 303 1.5 riastrad break; 304 1.5 riastrad case AMDGPU_INFO_FW_DMCU: 305 1.5 riastrad fw_info->ver = adev->dm.dmcu_fw_version; 306 1.5 riastrad fw_info->feature = 0; 307 1.5 riastrad break; 308 1.5 riastrad case AMDGPU_INFO_FW_DMCUB: 309 1.5 riastrad fw_info->ver = adev->dm.dmcub_fw_version; 310 1.5 riastrad fw_info->feature = 0; 311 1.5 riastrad break; 312 1.5 riastrad default: 313 1.5 riastrad return -EINVAL; 314 1.5 riastrad } 315 1.5 riastrad return 0; 316 1.5 riastrad } 317 1.5 riastrad 318 1.5 riastrad static int amdgpu_hw_ip_info(struct amdgpu_device *adev, 319 1.5 riastrad struct drm_amdgpu_info *info, 320 1.5 riastrad struct drm_amdgpu_info_hw_ip *result) 321 1.5 riastrad { 322 1.5 riastrad uint32_t ib_start_alignment = 0; 323 1.5 riastrad uint32_t ib_size_alignment = 0; 324 1.5 riastrad enum amd_ip_block_type type; 325 1.5 riastrad unsigned int num_rings = 0; 326 1.5 riastrad unsigned int i, j; 327 1.5 riastrad 328 1.5 riastrad if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT) 329 1.5 riastrad return -EINVAL; 330 1.5 riastrad 331 1.5 riastrad switch (info->query_hw_ip.type) { 332 1.5 riastrad case AMDGPU_HW_IP_GFX: 333 1.5 riastrad type = AMD_IP_BLOCK_TYPE_GFX; 334 1.5 riastrad for (i = 0; i < adev->gfx.num_gfx_rings; i++) 335 1.5 riastrad if (adev->gfx.gfx_ring[i].sched.ready) 336 1.5 riastrad ++num_rings; 337 1.5 riastrad ib_start_alignment = 32; 338 1.5 riastrad ib_size_alignment = 32; 339 1.5 riastrad break; 340 1.5 riastrad case AMDGPU_HW_IP_COMPUTE: 341 1.5 riastrad type = AMD_IP_BLOCK_TYPE_GFX; 342 1.5 riastrad for (i = 0; i < adev->gfx.num_compute_rings; i++) 343 1.5 riastrad if (adev->gfx.compute_ring[i].sched.ready) 344 1.5 riastrad ++num_rings; 345 1.5 riastrad ib_start_alignment = 32; 346 1.5 riastrad ib_size_alignment = 32; 347 1.5 riastrad break; 348 1.5 riastrad case AMDGPU_HW_IP_DMA: 349 1.5 riastrad type = AMD_IP_BLOCK_TYPE_SDMA; 350 1.5 riastrad for (i = 0; i < adev->sdma.num_instances; i++) 351 1.5 riastrad if (adev->sdma.instance[i].ring.sched.ready) 352 1.5 riastrad ++num_rings; 353 1.5 riastrad ib_start_alignment = 256; 354 1.5 riastrad ib_size_alignment = 4; 355 1.5 riastrad break; 356 1.5 riastrad case AMDGPU_HW_IP_UVD: 357 1.5 riastrad type = AMD_IP_BLOCK_TYPE_UVD; 358 1.5 riastrad for (i = 0; i < adev->uvd.num_uvd_inst; i++) { 359 1.5 riastrad if (adev->uvd.harvest_config & (1 << i)) 360 1.5 riastrad continue; 361 1.5 riastrad 362 1.5 riastrad if (adev->uvd.inst[i].ring.sched.ready) 363 1.5 riastrad ++num_rings; 364 1.5 riastrad } 365 1.5 riastrad ib_start_alignment = 64; 366 1.5 riastrad ib_size_alignment = 64; 367 1.5 riastrad break; 368 1.5 riastrad case AMDGPU_HW_IP_VCE: 369 1.5 riastrad type = AMD_IP_BLOCK_TYPE_VCE; 370 1.5 riastrad for (i = 0; i < adev->vce.num_rings; i++) 371 1.5 riastrad if (adev->vce.ring[i].sched.ready) 372 1.5 riastrad ++num_rings; 373 1.5 riastrad ib_start_alignment = 4; 374 1.5 riastrad ib_size_alignment = 1; 375 1.5 riastrad break; 376 1.5 riastrad case AMDGPU_HW_IP_UVD_ENC: 377 1.5 riastrad type = AMD_IP_BLOCK_TYPE_UVD; 378 1.5 riastrad for (i = 0; i < adev->uvd.num_uvd_inst; i++) { 379 1.5 riastrad if (adev->uvd.harvest_config & (1 << i)) 380 1.5 riastrad continue; 381 1.5 riastrad 382 1.5 riastrad for (j = 0; j < adev->uvd.num_enc_rings; j++) 383 1.5 riastrad if (adev->uvd.inst[i].ring_enc[j].sched.ready) 384 1.5 riastrad ++num_rings; 385 1.5 riastrad } 386 1.5 riastrad ib_start_alignment = 64; 387 1.5 riastrad ib_size_alignment = 64; 388 1.5 riastrad break; 389 1.5 riastrad case AMDGPU_HW_IP_VCN_DEC: 390 1.5 riastrad type = AMD_IP_BLOCK_TYPE_VCN; 391 1.5 riastrad for (i = 0; i < adev->vcn.num_vcn_inst; i++) { 392 1.5 riastrad if (adev->uvd.harvest_config & (1 << i)) 393 1.5 riastrad continue; 394 1.5 riastrad 395 1.5 riastrad if (adev->vcn.inst[i].ring_dec.sched.ready) 396 1.5 riastrad ++num_rings; 397 1.5 riastrad } 398 1.5 riastrad ib_start_alignment = 16; 399 1.5 riastrad ib_size_alignment = 16; 400 1.5 riastrad break; 401 1.5 riastrad case AMDGPU_HW_IP_VCN_ENC: 402 1.5 riastrad type = AMD_IP_BLOCK_TYPE_VCN; 403 1.5 riastrad for (i = 0; i < adev->vcn.num_vcn_inst; i++) { 404 1.5 riastrad if (adev->uvd.harvest_config & (1 << i)) 405 1.5 riastrad continue; 406 1.5 riastrad 407 1.5 riastrad for (j = 0; j < adev->vcn.num_enc_rings; j++) 408 1.5 riastrad if (adev->vcn.inst[i].ring_enc[j].sched.ready) 409 1.5 riastrad ++num_rings; 410 1.5 riastrad } 411 1.5 riastrad ib_start_alignment = 64; 412 1.5 riastrad ib_size_alignment = 1; 413 1.5 riastrad break; 414 1.5 riastrad case AMDGPU_HW_IP_VCN_JPEG: 415 1.5 riastrad type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ? 416 1.5 riastrad AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN; 417 1.5 riastrad 418 1.5 riastrad for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) { 419 1.5 riastrad if (adev->jpeg.harvest_config & (1 << i)) 420 1.5 riastrad continue; 421 1.5 riastrad 422 1.5 riastrad if (adev->jpeg.inst[i].ring_dec.sched.ready) 423 1.5 riastrad ++num_rings; 424 1.5 riastrad } 425 1.5 riastrad ib_start_alignment = 16; 426 1.5 riastrad ib_size_alignment = 16; 427 1.5 riastrad break; 428 1.5 riastrad default: 429 1.5 riastrad return -EINVAL; 430 1.5 riastrad } 431 1.5 riastrad 432 1.5 riastrad for (i = 0; i < adev->num_ip_blocks; i++) 433 1.5 riastrad if (adev->ip_blocks[i].version->type == type && 434 1.5 riastrad adev->ip_blocks[i].status.valid) 435 1.5 riastrad break; 436 1.5 riastrad 437 1.5 riastrad if (i == adev->num_ip_blocks) 438 1.5 riastrad return 0; 439 1.1 riastrad 440 1.5 riastrad num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type], 441 1.5 riastrad num_rings); 442 1.1 riastrad 443 1.5 riastrad result->hw_ip_version_major = adev->ip_blocks[i].version->major; 444 1.5 riastrad result->hw_ip_version_minor = adev->ip_blocks[i].version->minor; 445 1.5 riastrad result->capabilities_flags = 0; 446 1.5 riastrad result->available_rings = (1 << num_rings) - 1; 447 1.5 riastrad result->ib_start_alignment = ib_start_alignment; 448 1.5 riastrad result->ib_size_alignment = ib_size_alignment; 449 1.5 riastrad return 0; 450 1.1 riastrad } 451 1.1 riastrad 452 1.1 riastrad /* 453 1.1 riastrad * Userspace get information ioctl 454 1.1 riastrad */ 455 1.1 riastrad /** 456 1.1 riastrad * amdgpu_info_ioctl - answer a device specific request. 457 1.1 riastrad * 458 1.1 riastrad * @adev: amdgpu device pointer 459 1.1 riastrad * @data: request object 460 1.1 riastrad * @filp: drm filp 461 1.1 riastrad * 462 1.1 riastrad * This function is used to pass device specific parameters to the userspace 463 1.1 riastrad * drivers. Examples include: pci device id, pipeline parms, tiling params, 464 1.1 riastrad * etc. (all asics). 465 1.1 riastrad * Returns 0 on success, -EINVAL on failure. 466 1.1 riastrad */ 467 1.1 riastrad static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) 468 1.1 riastrad { 469 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 470 1.1 riastrad struct drm_amdgpu_info *info = data; 471 1.1 riastrad struct amdgpu_mode_info *minfo = &adev->mode_info; 472 1.5 riastrad void __user *out = (void __user *)(uintptr_t)info->return_pointer; 473 1.1 riastrad uint32_t size = info->return_size; 474 1.1 riastrad struct drm_crtc *crtc; 475 1.1 riastrad uint32_t ui32 = 0; 476 1.1 riastrad uint64_t ui64 = 0; 477 1.1 riastrad int i, found; 478 1.5 riastrad int ui32_size = sizeof(ui32); 479 1.1 riastrad 480 1.1 riastrad if (!info->return_size || !info->return_pointer) 481 1.1 riastrad return -EINVAL; 482 1.1 riastrad 483 1.1 riastrad switch (info->query) { 484 1.1 riastrad case AMDGPU_INFO_ACCEL_WORKING: 485 1.1 riastrad ui32 = adev->accel_working; 486 1.1 riastrad return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; 487 1.1 riastrad case AMDGPU_INFO_CRTC_FROM_ID: 488 1.1 riastrad for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) { 489 1.1 riastrad crtc = (struct drm_crtc *)minfo->crtcs[i]; 490 1.1 riastrad if (crtc && crtc->base.id == info->mode_crtc.id) { 491 1.1 riastrad struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 492 1.1 riastrad ui32 = amdgpu_crtc->crtc_id; 493 1.1 riastrad found = 1; 494 1.1 riastrad break; 495 1.1 riastrad } 496 1.1 riastrad } 497 1.1 riastrad if (!found) { 498 1.1 riastrad DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id); 499 1.1 riastrad return -EINVAL; 500 1.1 riastrad } 501 1.1 riastrad return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; 502 1.1 riastrad case AMDGPU_INFO_HW_IP_INFO: { 503 1.1 riastrad struct drm_amdgpu_info_hw_ip ip = {}; 504 1.5 riastrad int ret; 505 1.1 riastrad 506 1.5 riastrad ret = amdgpu_hw_ip_info(adev, info, &ip); 507 1.5 riastrad if (ret) 508 1.5 riastrad return ret; 509 1.1 riastrad 510 1.5 riastrad ret = copy_to_user(out, &ip, min((size_t)size, sizeof(ip))); 511 1.5 riastrad return ret ? -EFAULT : 0; 512 1.1 riastrad } 513 1.1 riastrad case AMDGPU_INFO_HW_IP_COUNT: { 514 1.1 riastrad enum amd_ip_block_type type; 515 1.1 riastrad uint32_t count = 0; 516 1.1 riastrad 517 1.1 riastrad switch (info->query_hw_ip.type) { 518 1.1 riastrad case AMDGPU_HW_IP_GFX: 519 1.1 riastrad type = AMD_IP_BLOCK_TYPE_GFX; 520 1.1 riastrad break; 521 1.1 riastrad case AMDGPU_HW_IP_COMPUTE: 522 1.1 riastrad type = AMD_IP_BLOCK_TYPE_GFX; 523 1.1 riastrad break; 524 1.1 riastrad case AMDGPU_HW_IP_DMA: 525 1.1 riastrad type = AMD_IP_BLOCK_TYPE_SDMA; 526 1.1 riastrad break; 527 1.1 riastrad case AMDGPU_HW_IP_UVD: 528 1.1 riastrad type = AMD_IP_BLOCK_TYPE_UVD; 529 1.1 riastrad break; 530 1.1 riastrad case AMDGPU_HW_IP_VCE: 531 1.1 riastrad type = AMD_IP_BLOCK_TYPE_VCE; 532 1.1 riastrad break; 533 1.5 riastrad case AMDGPU_HW_IP_UVD_ENC: 534 1.5 riastrad type = AMD_IP_BLOCK_TYPE_UVD; 535 1.5 riastrad break; 536 1.5 riastrad case AMDGPU_HW_IP_VCN_DEC: 537 1.5 riastrad case AMDGPU_HW_IP_VCN_ENC: 538 1.5 riastrad type = AMD_IP_BLOCK_TYPE_VCN; 539 1.5 riastrad break; 540 1.5 riastrad case AMDGPU_HW_IP_VCN_JPEG: 541 1.5 riastrad type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ? 542 1.5 riastrad AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN; 543 1.5 riastrad break; 544 1.1 riastrad default: 545 1.1 riastrad return -EINVAL; 546 1.1 riastrad } 547 1.1 riastrad 548 1.1 riastrad for (i = 0; i < adev->num_ip_blocks; i++) 549 1.5 riastrad if (adev->ip_blocks[i].version->type == type && 550 1.5 riastrad adev->ip_blocks[i].status.valid && 551 1.1 riastrad count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT) 552 1.1 riastrad count++; 553 1.1 riastrad 554 1.1 riastrad return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0; 555 1.1 riastrad } 556 1.1 riastrad case AMDGPU_INFO_TIMESTAMP: 557 1.5 riastrad ui64 = amdgpu_gfx_get_gpu_clock_counter(adev); 558 1.1 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 559 1.1 riastrad case AMDGPU_INFO_FW_VERSION: { 560 1.1 riastrad struct drm_amdgpu_info_firmware fw_info; 561 1.5 riastrad int ret; 562 1.1 riastrad 563 1.1 riastrad /* We only support one instance of each IP block right now. */ 564 1.1 riastrad if (info->query_fw.ip_instance != 0) 565 1.1 riastrad return -EINVAL; 566 1.1 riastrad 567 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev); 568 1.5 riastrad if (ret) 569 1.5 riastrad return ret; 570 1.5 riastrad 571 1.1 riastrad return copy_to_user(out, &fw_info, 572 1.1 riastrad min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0; 573 1.1 riastrad } 574 1.1 riastrad case AMDGPU_INFO_NUM_BYTES_MOVED: 575 1.1 riastrad ui64 = atomic64_read(&adev->num_bytes_moved); 576 1.1 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 577 1.5 riastrad case AMDGPU_INFO_NUM_EVICTIONS: 578 1.5 riastrad ui64 = atomic64_read(&adev->num_evictions); 579 1.5 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 580 1.5 riastrad case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS: 581 1.5 riastrad ui64 = atomic64_read(&adev->num_vram_cpu_page_faults); 582 1.5 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 583 1.1 riastrad case AMDGPU_INFO_VRAM_USAGE: 584 1.5 riastrad ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]); 585 1.1 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 586 1.1 riastrad case AMDGPU_INFO_VIS_VRAM_USAGE: 587 1.5 riastrad ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]); 588 1.1 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 589 1.1 riastrad case AMDGPU_INFO_GTT_USAGE: 590 1.5 riastrad ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]); 591 1.1 riastrad return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0; 592 1.1 riastrad case AMDGPU_INFO_GDS_CONFIG: { 593 1.1 riastrad struct drm_amdgpu_info_gds gds_info; 594 1.1 riastrad 595 1.1 riastrad memset(&gds_info, 0, sizeof(gds_info)); 596 1.5 riastrad gds_info.compute_partition_size = adev->gds.gds_size; 597 1.5 riastrad gds_info.gds_total_size = adev->gds.gds_size; 598 1.5 riastrad gds_info.gws_per_compute_partition = adev->gds.gws_size; 599 1.5 riastrad gds_info.oa_per_compute_partition = adev->gds.oa_size; 600 1.1 riastrad return copy_to_user(out, &gds_info, 601 1.1 riastrad min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0; 602 1.1 riastrad } 603 1.1 riastrad case AMDGPU_INFO_VRAM_GTT: { 604 1.1 riastrad struct drm_amdgpu_info_vram_gtt vram_gtt; 605 1.1 riastrad 606 1.5 riastrad vram_gtt.vram_size = adev->gmc.real_vram_size - 607 1.5 riastrad atomic64_read(&adev->vram_pin_size) - 608 1.5 riastrad AMDGPU_VM_RESERVED_VRAM; 609 1.5 riastrad vram_gtt.vram_cpu_accessible_size = 610 1.5 riastrad min(adev->gmc.visible_vram_size - 611 1.5 riastrad atomic64_read(&adev->visible_pin_size), 612 1.5 riastrad vram_gtt.vram_size); 613 1.5 riastrad vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size; 614 1.5 riastrad vram_gtt.gtt_size *= PAGE_SIZE; 615 1.5 riastrad vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size); 616 1.1 riastrad return copy_to_user(out, &vram_gtt, 617 1.1 riastrad min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0; 618 1.1 riastrad } 619 1.5 riastrad case AMDGPU_INFO_MEMORY: { 620 1.5 riastrad struct drm_amdgpu_memory_info mem; 621 1.5 riastrad 622 1.5 riastrad memset(&mem, 0, sizeof(mem)); 623 1.5 riastrad mem.vram.total_heap_size = adev->gmc.real_vram_size; 624 1.5 riastrad mem.vram.usable_heap_size = adev->gmc.real_vram_size - 625 1.5 riastrad atomic64_read(&adev->vram_pin_size) - 626 1.5 riastrad AMDGPU_VM_RESERVED_VRAM; 627 1.5 riastrad mem.vram.heap_usage = 628 1.5 riastrad amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]); 629 1.5 riastrad mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4; 630 1.5 riastrad 631 1.5 riastrad mem.cpu_accessible_vram.total_heap_size = 632 1.5 riastrad adev->gmc.visible_vram_size; 633 1.5 riastrad mem.cpu_accessible_vram.usable_heap_size = 634 1.5 riastrad min(adev->gmc.visible_vram_size - 635 1.5 riastrad atomic64_read(&adev->visible_pin_size), 636 1.5 riastrad mem.vram.usable_heap_size); 637 1.5 riastrad mem.cpu_accessible_vram.heap_usage = 638 1.5 riastrad amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]); 639 1.5 riastrad mem.cpu_accessible_vram.max_allocation = 640 1.5 riastrad mem.cpu_accessible_vram.usable_heap_size * 3 / 4; 641 1.5 riastrad 642 1.5 riastrad mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size; 643 1.5 riastrad mem.gtt.total_heap_size *= PAGE_SIZE; 644 1.5 riastrad mem.gtt.usable_heap_size = mem.gtt.total_heap_size - 645 1.5 riastrad atomic64_read(&adev->gart_pin_size); 646 1.5 riastrad mem.gtt.heap_usage = 647 1.5 riastrad amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]); 648 1.5 riastrad mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4; 649 1.5 riastrad 650 1.5 riastrad return copy_to_user(out, &mem, 651 1.5 riastrad min((size_t)size, sizeof(mem))) 652 1.5 riastrad ? -EFAULT : 0; 653 1.5 riastrad } 654 1.1 riastrad case AMDGPU_INFO_READ_MMR_REG: { 655 1.1 riastrad unsigned n, alloc_size; 656 1.1 riastrad uint32_t *regs; 657 1.1 riastrad unsigned se_num = (info->read_mmr_reg.instance >> 658 1.1 riastrad AMDGPU_INFO_MMR_SE_INDEX_SHIFT) & 659 1.1 riastrad AMDGPU_INFO_MMR_SE_INDEX_MASK; 660 1.1 riastrad unsigned sh_num = (info->read_mmr_reg.instance >> 661 1.1 riastrad AMDGPU_INFO_MMR_SH_INDEX_SHIFT) & 662 1.1 riastrad AMDGPU_INFO_MMR_SH_INDEX_MASK; 663 1.1 riastrad 664 1.1 riastrad /* set full masks if the userspace set all bits 665 1.1 riastrad * in the bitfields */ 666 1.1 riastrad if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK) 667 1.1 riastrad se_num = 0xffffffff; 668 1.1 riastrad if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK) 669 1.1 riastrad sh_num = 0xffffffff; 670 1.1 riastrad 671 1.5 riastrad if (info->read_mmr_reg.count > 128) 672 1.5 riastrad return -EINVAL; 673 1.5 riastrad 674 1.1 riastrad regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL); 675 1.1 riastrad if (!regs) 676 1.1 riastrad return -ENOMEM; 677 1.1 riastrad alloc_size = info->read_mmr_reg.count * sizeof(*regs); 678 1.1 riastrad 679 1.5 riastrad amdgpu_gfx_off_ctrl(adev, false); 680 1.5 riastrad for (i = 0; i < info->read_mmr_reg.count; i++) { 681 1.1 riastrad if (amdgpu_asic_read_register(adev, se_num, sh_num, 682 1.1 riastrad info->read_mmr_reg.dword_offset + i, 683 1.1 riastrad ®s[i])) { 684 1.1 riastrad DRM_DEBUG_KMS("unallowed offset %#x\n", 685 1.1 riastrad info->read_mmr_reg.dword_offset + i); 686 1.1 riastrad kfree(regs); 687 1.5 riastrad amdgpu_gfx_off_ctrl(adev, true); 688 1.1 riastrad return -EFAULT; 689 1.1 riastrad } 690 1.5 riastrad } 691 1.5 riastrad amdgpu_gfx_off_ctrl(adev, true); 692 1.1 riastrad n = copy_to_user(out, regs, min(size, alloc_size)); 693 1.1 riastrad kfree(regs); 694 1.1 riastrad return n ? -EFAULT : 0; 695 1.1 riastrad } 696 1.1 riastrad case AMDGPU_INFO_DEV_INFO: { 697 1.1 riastrad struct drm_amdgpu_info_device dev_info = {}; 698 1.5 riastrad uint64_t vm_size; 699 1.1 riastrad 700 1.1 riastrad dev_info.device_id = dev->pdev->device; 701 1.1 riastrad dev_info.chip_rev = adev->rev_id; 702 1.1 riastrad dev_info.external_rev = adev->external_rev_id; 703 1.1 riastrad dev_info.pci_rev = dev->pdev->revision; 704 1.1 riastrad dev_info.family = adev->family; 705 1.1 riastrad dev_info.num_shader_engines = adev->gfx.config.max_shader_engines; 706 1.1 riastrad dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se; 707 1.1 riastrad /* return all clocks in KHz */ 708 1.1 riastrad dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10; 709 1.1 riastrad if (adev->pm.dpm_enabled) { 710 1.5 riastrad dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10; 711 1.5 riastrad dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10; 712 1.1 riastrad } else { 713 1.5 riastrad dev_info.max_engine_clock = adev->clock.default_sclk * 10; 714 1.5 riastrad dev_info.max_memory_clock = adev->clock.default_mclk * 10; 715 1.1 riastrad } 716 1.1 riastrad dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask; 717 1.1 riastrad dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se * 718 1.5 riastrad adev->gfx.config.max_shader_engines; 719 1.1 riastrad dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts; 720 1.1 riastrad dev_info._pad = 0; 721 1.1 riastrad dev_info.ids_flags = 0; 722 1.1 riastrad if (adev->flags & AMD_IS_APU) 723 1.1 riastrad dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION; 724 1.5 riastrad if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) 725 1.5 riastrad dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION; 726 1.5 riastrad 727 1.5 riastrad vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE; 728 1.5 riastrad vm_size -= AMDGPU_VA_RESERVED_SIZE; 729 1.5 riastrad 730 1.5 riastrad /* Older VCE FW versions are buggy and can handle only 40bits */ 731 1.5 riastrad if (adev->vce.fw_version && 732 1.5 riastrad adev->vce.fw_version < AMDGPU_VCE_FW_53_45) 733 1.5 riastrad vm_size = min(vm_size, 1ULL << 40); 734 1.5 riastrad 735 1.1 riastrad dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE; 736 1.5 riastrad dev_info.virtual_address_max = 737 1.5 riastrad min(vm_size, AMDGPU_GMC_HOLE_START); 738 1.5 riastrad 739 1.5 riastrad if (vm_size > AMDGPU_GMC_HOLE_START) { 740 1.5 riastrad dev_info.high_va_offset = AMDGPU_GMC_HOLE_END; 741 1.5 riastrad dev_info.high_va_max = AMDGPU_GMC_HOLE_END | vm_size; 742 1.5 riastrad } 743 1.1 riastrad dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE); 744 1.5 riastrad dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE; 745 1.1 riastrad dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE; 746 1.5 riastrad dev_info.cu_active_number = adev->gfx.cu_info.number; 747 1.5 riastrad dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask; 748 1.1 riastrad dev_info.ce_ram_size = adev->gfx.ce_ram_size; 749 1.5 riastrad memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0], 750 1.5 riastrad sizeof(adev->gfx.cu_info.ao_cu_bitmap)); 751 1.5 riastrad memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0], 752 1.5 riastrad sizeof(adev->gfx.cu_info.bitmap)); 753 1.5 riastrad dev_info.vram_type = adev->gmc.vram_type; 754 1.5 riastrad dev_info.vram_bit_width = adev->gmc.vram_width; 755 1.1 riastrad dev_info.vce_harvest_config = adev->vce.harvest_config; 756 1.5 riastrad dev_info.gc_double_offchip_lds_buf = 757 1.5 riastrad adev->gfx.config.double_offchip_lds_buf; 758 1.5 riastrad dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size; 759 1.5 riastrad dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs; 760 1.5 riastrad dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh; 761 1.5 riastrad dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches; 762 1.5 riastrad dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth; 763 1.5 riastrad dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth; 764 1.5 riastrad dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads; 765 1.5 riastrad 766 1.5 riastrad if (adev->family >= AMDGPU_FAMILY_NV) 767 1.5 riastrad dev_info.pa_sc_tile_steering_override = 768 1.5 riastrad adev->gfx.config.pa_sc_tile_steering_override; 769 1.5 riastrad 770 1.5 riastrad dev_info.tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask; 771 1.1 riastrad 772 1.1 riastrad return copy_to_user(out, &dev_info, 773 1.1 riastrad min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0; 774 1.1 riastrad } 775 1.5 riastrad case AMDGPU_INFO_VCE_CLOCK_TABLE: { 776 1.5 riastrad unsigned i; 777 1.5 riastrad struct drm_amdgpu_info_vce_clock_table vce_clk_table = {}; 778 1.5 riastrad struct amd_vce_state *vce_state; 779 1.5 riastrad 780 1.5 riastrad for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) { 781 1.5 riastrad vce_state = amdgpu_dpm_get_vce_clock_state(adev, i); 782 1.5 riastrad if (vce_state) { 783 1.5 riastrad vce_clk_table.entries[i].sclk = vce_state->sclk; 784 1.5 riastrad vce_clk_table.entries[i].mclk = vce_state->mclk; 785 1.5 riastrad vce_clk_table.entries[i].eclk = vce_state->evclk; 786 1.5 riastrad vce_clk_table.num_valid_entries++; 787 1.5 riastrad } 788 1.5 riastrad } 789 1.5 riastrad 790 1.5 riastrad return copy_to_user(out, &vce_clk_table, 791 1.5 riastrad min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0; 792 1.5 riastrad } 793 1.5 riastrad case AMDGPU_INFO_VBIOS: { 794 1.5 riastrad uint32_t bios_size = adev->bios_size; 795 1.5 riastrad 796 1.5 riastrad switch (info->vbios_info.type) { 797 1.5 riastrad case AMDGPU_INFO_VBIOS_SIZE: 798 1.5 riastrad return copy_to_user(out, &bios_size, 799 1.5 riastrad min((size_t)size, sizeof(bios_size))) 800 1.5 riastrad ? -EFAULT : 0; 801 1.5 riastrad case AMDGPU_INFO_VBIOS_IMAGE: { 802 1.5 riastrad uint8_t *bios; 803 1.5 riastrad uint32_t bios_offset = info->vbios_info.offset; 804 1.5 riastrad 805 1.5 riastrad if (bios_offset >= bios_size) 806 1.5 riastrad return -EINVAL; 807 1.5 riastrad 808 1.5 riastrad bios = adev->bios + bios_offset; 809 1.5 riastrad return copy_to_user(out, bios, 810 1.5 riastrad min((size_t)size, (size_t)(bios_size - bios_offset))) 811 1.5 riastrad ? -EFAULT : 0; 812 1.5 riastrad } 813 1.5 riastrad default: 814 1.5 riastrad DRM_DEBUG_KMS("Invalid request %d\n", 815 1.5 riastrad info->vbios_info.type); 816 1.5 riastrad return -EINVAL; 817 1.5 riastrad } 818 1.5 riastrad } 819 1.5 riastrad case AMDGPU_INFO_NUM_HANDLES: { 820 1.5 riastrad struct drm_amdgpu_info_num_handles handle; 821 1.5 riastrad 822 1.5 riastrad switch (info->query_hw_ip.type) { 823 1.5 riastrad case AMDGPU_HW_IP_UVD: 824 1.5 riastrad /* Starting Polaris, we support unlimited UVD handles */ 825 1.5 riastrad if (adev->asic_type < CHIP_POLARIS10) { 826 1.5 riastrad handle.uvd_max_handles = adev->uvd.max_handles; 827 1.5 riastrad handle.uvd_used_handles = amdgpu_uvd_used_handles(adev); 828 1.5 riastrad 829 1.5 riastrad return copy_to_user(out, &handle, 830 1.5 riastrad min((size_t)size, sizeof(handle))) ? -EFAULT : 0; 831 1.5 riastrad } else { 832 1.5 riastrad return -ENODATA; 833 1.5 riastrad } 834 1.5 riastrad 835 1.5 riastrad break; 836 1.5 riastrad default: 837 1.5 riastrad return -EINVAL; 838 1.5 riastrad } 839 1.5 riastrad } 840 1.5 riastrad case AMDGPU_INFO_SENSOR: { 841 1.5 riastrad if (!adev->pm.dpm_enabled) 842 1.5 riastrad return -ENOENT; 843 1.5 riastrad 844 1.5 riastrad switch (info->sensor_info.type) { 845 1.5 riastrad case AMDGPU_INFO_SENSOR_GFX_SCLK: 846 1.5 riastrad /* get sclk in Mhz */ 847 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 848 1.5 riastrad AMDGPU_PP_SENSOR_GFX_SCLK, 849 1.5 riastrad (void *)&ui32, &ui32_size)) { 850 1.5 riastrad return -EINVAL; 851 1.5 riastrad } 852 1.5 riastrad ui32 /= 100; 853 1.5 riastrad break; 854 1.5 riastrad case AMDGPU_INFO_SENSOR_GFX_MCLK: 855 1.5 riastrad /* get mclk in Mhz */ 856 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 857 1.5 riastrad AMDGPU_PP_SENSOR_GFX_MCLK, 858 1.5 riastrad (void *)&ui32, &ui32_size)) { 859 1.5 riastrad return -EINVAL; 860 1.5 riastrad } 861 1.5 riastrad ui32 /= 100; 862 1.5 riastrad break; 863 1.5 riastrad case AMDGPU_INFO_SENSOR_GPU_TEMP: 864 1.5 riastrad /* get temperature in millidegrees C */ 865 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 866 1.5 riastrad AMDGPU_PP_SENSOR_GPU_TEMP, 867 1.5 riastrad (void *)&ui32, &ui32_size)) { 868 1.5 riastrad return -EINVAL; 869 1.5 riastrad } 870 1.5 riastrad break; 871 1.5 riastrad case AMDGPU_INFO_SENSOR_GPU_LOAD: 872 1.5 riastrad /* get GPU load */ 873 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 874 1.5 riastrad AMDGPU_PP_SENSOR_GPU_LOAD, 875 1.5 riastrad (void *)&ui32, &ui32_size)) { 876 1.5 riastrad return -EINVAL; 877 1.5 riastrad } 878 1.5 riastrad break; 879 1.5 riastrad case AMDGPU_INFO_SENSOR_GPU_AVG_POWER: 880 1.5 riastrad /* get average GPU power */ 881 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 882 1.5 riastrad AMDGPU_PP_SENSOR_GPU_POWER, 883 1.5 riastrad (void *)&ui32, &ui32_size)) { 884 1.5 riastrad return -EINVAL; 885 1.5 riastrad } 886 1.5 riastrad ui32 >>= 8; 887 1.5 riastrad break; 888 1.5 riastrad case AMDGPU_INFO_SENSOR_VDDNB: 889 1.5 riastrad /* get VDDNB in millivolts */ 890 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 891 1.5 riastrad AMDGPU_PP_SENSOR_VDDNB, 892 1.5 riastrad (void *)&ui32, &ui32_size)) { 893 1.5 riastrad return -EINVAL; 894 1.5 riastrad } 895 1.5 riastrad break; 896 1.5 riastrad case AMDGPU_INFO_SENSOR_VDDGFX: 897 1.5 riastrad /* get VDDGFX in millivolts */ 898 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 899 1.5 riastrad AMDGPU_PP_SENSOR_VDDGFX, 900 1.5 riastrad (void *)&ui32, &ui32_size)) { 901 1.5 riastrad return -EINVAL; 902 1.5 riastrad } 903 1.5 riastrad break; 904 1.5 riastrad case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK: 905 1.5 riastrad /* get stable pstate sclk in Mhz */ 906 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 907 1.5 riastrad AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, 908 1.5 riastrad (void *)&ui32, &ui32_size)) { 909 1.5 riastrad return -EINVAL; 910 1.5 riastrad } 911 1.5 riastrad ui32 /= 100; 912 1.5 riastrad break; 913 1.5 riastrad case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK: 914 1.5 riastrad /* get stable pstate mclk in Mhz */ 915 1.5 riastrad if (amdgpu_dpm_read_sensor(adev, 916 1.5 riastrad AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, 917 1.5 riastrad (void *)&ui32, &ui32_size)) { 918 1.5 riastrad return -EINVAL; 919 1.5 riastrad } 920 1.5 riastrad ui32 /= 100; 921 1.5 riastrad break; 922 1.5 riastrad default: 923 1.5 riastrad DRM_DEBUG_KMS("Invalid request %d\n", 924 1.5 riastrad info->sensor_info.type); 925 1.5 riastrad return -EINVAL; 926 1.5 riastrad } 927 1.5 riastrad return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; 928 1.5 riastrad } 929 1.5 riastrad case AMDGPU_INFO_VRAM_LOST_COUNTER: 930 1.5 riastrad ui32 = atomic_read(&adev->vram_lost_counter); 931 1.5 riastrad return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0; 932 1.5 riastrad case AMDGPU_INFO_RAS_ENABLED_FEATURES: { 933 1.5 riastrad struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 934 1.5 riastrad uint64_t ras_mask; 935 1.5 riastrad 936 1.5 riastrad if (!ras) 937 1.5 riastrad return -EINVAL; 938 1.5 riastrad ras_mask = (uint64_t)ras->supported << 32 | ras->features; 939 1.5 riastrad 940 1.5 riastrad return copy_to_user(out, &ras_mask, 941 1.5 riastrad min_t(u64, size, sizeof(ras_mask))) ? 942 1.5 riastrad -EFAULT : 0; 943 1.5 riastrad } 944 1.1 riastrad default: 945 1.1 riastrad DRM_DEBUG_KMS("Invalid request %d\n", info->query); 946 1.1 riastrad return -EINVAL; 947 1.1 riastrad } 948 1.1 riastrad return 0; 949 1.1 riastrad } 950 1.1 riastrad 951 1.1 riastrad 952 1.1 riastrad /* 953 1.1 riastrad * Outdated mess for old drm with Xorg being in charge (void function now). 954 1.1 riastrad */ 955 1.1 riastrad /** 956 1.1 riastrad * amdgpu_driver_lastclose_kms - drm callback for last close 957 1.1 riastrad * 958 1.1 riastrad * @dev: drm dev pointer 959 1.1 riastrad * 960 1.1 riastrad * Switch vga_switcheroo state after last close (all asics). 961 1.1 riastrad */ 962 1.1 riastrad void amdgpu_driver_lastclose_kms(struct drm_device *dev) 963 1.1 riastrad { 964 1.5 riastrad drm_fb_helper_lastclose(dev); 965 1.3 riastrad #ifndef __NetBSD__ /* XXX radeon vga */ 966 1.1 riastrad vga_switcheroo_process_delayed_switch(); 967 1.3 riastrad #endif 968 1.1 riastrad } 969 1.1 riastrad 970 1.1 riastrad /** 971 1.1 riastrad * amdgpu_driver_open_kms - drm callback for open 972 1.1 riastrad * 973 1.1 riastrad * @dev: drm dev pointer 974 1.1 riastrad * @file_priv: drm file 975 1.1 riastrad * 976 1.1 riastrad * On device open, init vm on cayman+ (all asics). 977 1.1 riastrad * Returns 0 on success, error on failure. 978 1.1 riastrad */ 979 1.1 riastrad int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv) 980 1.1 riastrad { 981 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 982 1.1 riastrad struct amdgpu_fpriv *fpriv; 983 1.5 riastrad int r, pasid; 984 1.5 riastrad 985 1.5 riastrad /* Ensure IB tests are run on ring */ 986 1.5 riastrad flush_delayed_work(&adev->delayed_init_work); 987 1.5 riastrad 988 1.5 riastrad 989 1.5 riastrad if (amdgpu_ras_intr_triggered()) { 990 1.5 riastrad DRM_ERROR("RAS Intr triggered, device disabled!!"); 991 1.5 riastrad return -EHWPOISON; 992 1.5 riastrad } 993 1.1 riastrad 994 1.1 riastrad file_priv->driver_priv = NULL; 995 1.1 riastrad 996 1.1 riastrad r = pm_runtime_get_sync(dev->dev); 997 1.1 riastrad if (r < 0) 998 1.1 riastrad return r; 999 1.1 riastrad 1000 1.1 riastrad fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL); 1001 1.5 riastrad if (unlikely(!fpriv)) { 1002 1.5 riastrad r = -ENOMEM; 1003 1.5 riastrad goto out_suspend; 1004 1.5 riastrad } 1005 1.1 riastrad 1006 1.5 riastrad pasid = amdgpu_pasid_alloc(16); 1007 1.5 riastrad if (pasid < 0) { 1008 1.5 riastrad dev_warn(adev->dev, "No more PASIDs available!"); 1009 1.5 riastrad pasid = 0; 1010 1.5 riastrad } 1011 1.5 riastrad r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid); 1012 1.1 riastrad if (r) 1013 1.5 riastrad goto error_pasid; 1014 1.5 riastrad 1015 1.5 riastrad fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL); 1016 1.5 riastrad if (!fpriv->prt_va) { 1017 1.5 riastrad r = -ENOMEM; 1018 1.5 riastrad goto error_vm; 1019 1.5 riastrad } 1020 1.5 riastrad 1021 1.5 riastrad if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) { 1022 1.5 riastrad uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK; 1023 1.5 riastrad 1024 1.5 riastrad r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj, 1025 1.5 riastrad &fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE); 1026 1.5 riastrad if (r) 1027 1.5 riastrad goto error_vm; 1028 1.5 riastrad } 1029 1.1 riastrad 1030 1.1 riastrad mutex_init(&fpriv->bo_list_lock); 1031 1.1 riastrad idr_init(&fpriv->bo_list_handles); 1032 1.1 riastrad 1033 1.1 riastrad amdgpu_ctx_mgr_init(&fpriv->ctx_mgr); 1034 1.1 riastrad 1035 1.1 riastrad file_priv->driver_priv = fpriv; 1036 1.5 riastrad goto out_suspend; 1037 1.5 riastrad 1038 1.5 riastrad error_vm: 1039 1.5 riastrad amdgpu_vm_fini(adev, &fpriv->vm); 1040 1.1 riastrad 1041 1.5 riastrad error_pasid: 1042 1.5 riastrad if (pasid) 1043 1.5 riastrad amdgpu_pasid_free(pasid); 1044 1.5 riastrad 1045 1.5 riastrad kfree(fpriv); 1046 1.5 riastrad 1047 1.5 riastrad out_suspend: 1048 1.1 riastrad pm_runtime_mark_last_busy(dev->dev); 1049 1.1 riastrad pm_runtime_put_autosuspend(dev->dev); 1050 1.1 riastrad 1051 1.1 riastrad return r; 1052 1.1 riastrad } 1053 1.1 riastrad 1054 1.1 riastrad /** 1055 1.1 riastrad * amdgpu_driver_postclose_kms - drm callback for post close 1056 1.1 riastrad * 1057 1.1 riastrad * @dev: drm dev pointer 1058 1.1 riastrad * @file_priv: drm file 1059 1.1 riastrad * 1060 1.1 riastrad * On device post close, tear down vm on cayman+ (all asics). 1061 1.1 riastrad */ 1062 1.1 riastrad void amdgpu_driver_postclose_kms(struct drm_device *dev, 1063 1.1 riastrad struct drm_file *file_priv) 1064 1.1 riastrad { 1065 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 1066 1.1 riastrad struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 1067 1.1 riastrad struct amdgpu_bo_list *list; 1068 1.5 riastrad struct amdgpu_bo *pd; 1069 1.5 riastrad unsigned int pasid; 1070 1.1 riastrad int handle; 1071 1.1 riastrad 1072 1.1 riastrad if (!fpriv) 1073 1.1 riastrad return; 1074 1.1 riastrad 1075 1.5 riastrad pm_runtime_get_sync(dev->dev); 1076 1.5 riastrad 1077 1.5 riastrad if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL) 1078 1.5 riastrad amdgpu_uvd_free_handles(adev, file_priv); 1079 1.5 riastrad if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL) 1080 1.5 riastrad amdgpu_vce_free_handles(adev, file_priv); 1081 1.5 riastrad 1082 1.5 riastrad amdgpu_vm_bo_rmv(adev, fpriv->prt_va); 1083 1.5 riastrad 1084 1.5 riastrad if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) { 1085 1.5 riastrad /* TODO: how to handle reserve failure */ 1086 1.5 riastrad BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true)); 1087 1.5 riastrad amdgpu_vm_bo_rmv(adev, fpriv->csa_va); 1088 1.5 riastrad fpriv->csa_va = NULL; 1089 1.5 riastrad amdgpu_bo_unreserve(adev->virt.csa_obj); 1090 1.5 riastrad } 1091 1.5 riastrad 1092 1.5 riastrad pasid = fpriv->vm.pasid; 1093 1.5 riastrad pd = amdgpu_bo_ref(fpriv->vm.root.base.bo); 1094 1.5 riastrad 1095 1.1 riastrad amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr); 1096 1.5 riastrad amdgpu_vm_fini(adev, &fpriv->vm); 1097 1.1 riastrad 1098 1.5 riastrad if (pasid) 1099 1.5 riastrad amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid); 1100 1.5 riastrad amdgpu_bo_unref(&pd); 1101 1.1 riastrad 1102 1.1 riastrad idr_for_each_entry(&fpriv->bo_list_handles, list, handle) 1103 1.5 riastrad amdgpu_bo_list_put(list); 1104 1.1 riastrad 1105 1.1 riastrad idr_destroy(&fpriv->bo_list_handles); 1106 1.1 riastrad mutex_destroy(&fpriv->bo_list_lock); 1107 1.1 riastrad 1108 1.1 riastrad kfree(fpriv); 1109 1.1 riastrad file_priv->driver_priv = NULL; 1110 1.1 riastrad 1111 1.5 riastrad pm_runtime_mark_last_busy(dev->dev); 1112 1.5 riastrad pm_runtime_put_autosuspend(dev->dev); 1113 1.1 riastrad } 1114 1.1 riastrad 1115 1.1 riastrad /* 1116 1.1 riastrad * VBlank related functions. 1117 1.1 riastrad */ 1118 1.1 riastrad /** 1119 1.1 riastrad * amdgpu_get_vblank_counter_kms - get frame count 1120 1.1 riastrad * 1121 1.1 riastrad * @dev: drm dev pointer 1122 1.1 riastrad * @pipe: crtc to get the frame count from 1123 1.1 riastrad * 1124 1.1 riastrad * Gets the frame count on the requested crtc (all asics). 1125 1.1 riastrad * Returns frame count on success, -EINVAL on failure. 1126 1.1 riastrad */ 1127 1.1 riastrad u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe) 1128 1.1 riastrad { 1129 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 1130 1.1 riastrad int vpos, hpos, stat; 1131 1.1 riastrad u32 count; 1132 1.1 riastrad 1133 1.1 riastrad if (pipe >= adev->mode_info.num_crtc) { 1134 1.1 riastrad DRM_ERROR("Invalid crtc %u\n", pipe); 1135 1.1 riastrad return -EINVAL; 1136 1.1 riastrad } 1137 1.1 riastrad 1138 1.1 riastrad /* The hw increments its frame counter at start of vsync, not at start 1139 1.1 riastrad * of vblank, as is required by DRM core vblank counter handling. 1140 1.1 riastrad * Cook the hw count here to make it appear to the caller as if it 1141 1.1 riastrad * incremented at start of vblank. We measure distance to start of 1142 1.1 riastrad * vblank in vpos. vpos therefore will be >= 0 between start of vblank 1143 1.1 riastrad * and start of vsync, so vpos >= 0 means to bump the hw frame counter 1144 1.1 riastrad * result by 1 to give the proper appearance to caller. 1145 1.1 riastrad */ 1146 1.1 riastrad if (adev->mode_info.crtcs[pipe]) { 1147 1.1 riastrad /* Repeat readout if needed to provide stable result if 1148 1.1 riastrad * we cross start of vsync during the queries. 1149 1.1 riastrad */ 1150 1.1 riastrad do { 1151 1.1 riastrad count = amdgpu_display_vblank_get_counter(adev, pipe); 1152 1.5 riastrad /* Ask amdgpu_display_get_crtc_scanoutpos to return 1153 1.5 riastrad * vpos as distance to start of vblank, instead of 1154 1.5 riastrad * regular vertical scanout pos. 1155 1.1 riastrad */ 1156 1.5 riastrad stat = amdgpu_display_get_crtc_scanoutpos( 1157 1.1 riastrad dev, pipe, GET_DISTANCE_TO_VBLANKSTART, 1158 1.1 riastrad &vpos, &hpos, NULL, NULL, 1159 1.1 riastrad &adev->mode_info.crtcs[pipe]->base.hwmode); 1160 1.1 riastrad } while (count != amdgpu_display_vblank_get_counter(adev, pipe)); 1161 1.1 riastrad 1162 1.1 riastrad if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) != 1163 1.1 riastrad (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) { 1164 1.1 riastrad DRM_DEBUG_VBL("Query failed! stat %d\n", stat); 1165 1.1 riastrad } else { 1166 1.1 riastrad DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n", 1167 1.1 riastrad pipe, vpos); 1168 1.1 riastrad 1169 1.1 riastrad /* Bump counter if we are at >= leading edge of vblank, 1170 1.1 riastrad * but before vsync where vpos would turn negative and 1171 1.1 riastrad * the hw counter really increments. 1172 1.1 riastrad */ 1173 1.1 riastrad if (vpos >= 0) 1174 1.1 riastrad count++; 1175 1.1 riastrad } 1176 1.1 riastrad } else { 1177 1.1 riastrad /* Fallback to use value as is. */ 1178 1.1 riastrad count = amdgpu_display_vblank_get_counter(adev, pipe); 1179 1.1 riastrad DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n"); 1180 1.1 riastrad } 1181 1.1 riastrad 1182 1.1 riastrad return count; 1183 1.1 riastrad } 1184 1.1 riastrad 1185 1.1 riastrad /** 1186 1.1 riastrad * amdgpu_enable_vblank_kms - enable vblank interrupt 1187 1.1 riastrad * 1188 1.1 riastrad * @dev: drm dev pointer 1189 1.1 riastrad * @pipe: crtc to enable vblank interrupt for 1190 1.1 riastrad * 1191 1.1 riastrad * Enable the interrupt on the requested crtc (all asics). 1192 1.1 riastrad * Returns 0 on success, -EINVAL on failure. 1193 1.1 riastrad */ 1194 1.1 riastrad int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe) 1195 1.1 riastrad { 1196 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 1197 1.5 riastrad int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe); 1198 1.1 riastrad 1199 1.1 riastrad return amdgpu_irq_get(adev, &adev->crtc_irq, idx); 1200 1.1 riastrad } 1201 1.1 riastrad 1202 1.1 riastrad /** 1203 1.1 riastrad * amdgpu_disable_vblank_kms - disable vblank interrupt 1204 1.1 riastrad * 1205 1.1 riastrad * @dev: drm dev pointer 1206 1.1 riastrad * @pipe: crtc to disable vblank interrupt for 1207 1.1 riastrad * 1208 1.1 riastrad * Disable the interrupt on the requested crtc (all asics). 1209 1.1 riastrad */ 1210 1.1 riastrad void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe) 1211 1.1 riastrad { 1212 1.1 riastrad struct amdgpu_device *adev = dev->dev_private; 1213 1.5 riastrad int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe); 1214 1.1 riastrad 1215 1.1 riastrad amdgpu_irq_put(adev, &adev->crtc_irq, idx); 1216 1.1 riastrad } 1217 1.1 riastrad 1218 1.1 riastrad const struct drm_ioctl_desc amdgpu_ioctls_kms[] = { 1219 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1220 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1221 1.5 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1222 1.5 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER), 1223 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1224 1.5 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1225 1.1 riastrad /* KMS */ 1226 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1227 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1228 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1229 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1230 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1231 1.5 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1232 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1233 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1234 1.1 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 1235 1.5 riastrad DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW) 1236 1.5 riastrad }; 1237 1.5 riastrad const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms); 1238 1.5 riastrad 1239 1.5 riastrad /* 1240 1.5 riastrad * Debugfs info 1241 1.5 riastrad */ 1242 1.5 riastrad #if defined(CONFIG_DEBUG_FS) 1243 1.5 riastrad 1244 1.5 riastrad static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data) 1245 1.5 riastrad { 1246 1.5 riastrad struct drm_info_node *node = (struct drm_info_node *) m->private; 1247 1.5 riastrad struct drm_device *dev = node->minor->dev; 1248 1.5 riastrad struct amdgpu_device *adev = dev->dev_private; 1249 1.5 riastrad struct drm_amdgpu_info_firmware fw_info; 1250 1.5 riastrad struct drm_amdgpu_query_fw query_fw; 1251 1.5 riastrad struct atom_context *ctx = adev->mode_info.atom_context; 1252 1.5 riastrad int ret, i; 1253 1.5 riastrad 1254 1.5 riastrad /* VCE */ 1255 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_VCE; 1256 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1257 1.5 riastrad if (ret) 1258 1.5 riastrad return ret; 1259 1.5 riastrad seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n", 1260 1.5 riastrad fw_info.feature, fw_info.ver); 1261 1.5 riastrad 1262 1.5 riastrad /* UVD */ 1263 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_UVD; 1264 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1265 1.5 riastrad if (ret) 1266 1.5 riastrad return ret; 1267 1.5 riastrad seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n", 1268 1.5 riastrad fw_info.feature, fw_info.ver); 1269 1.5 riastrad 1270 1.5 riastrad /* GMC */ 1271 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GMC; 1272 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1273 1.5 riastrad if (ret) 1274 1.5 riastrad return ret; 1275 1.5 riastrad seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n", 1276 1.5 riastrad fw_info.feature, fw_info.ver); 1277 1.5 riastrad 1278 1.5 riastrad /* ME */ 1279 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME; 1280 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1281 1.5 riastrad if (ret) 1282 1.5 riastrad return ret; 1283 1.5 riastrad seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n", 1284 1.5 riastrad fw_info.feature, fw_info.ver); 1285 1.5 riastrad 1286 1.5 riastrad /* PFP */ 1287 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP; 1288 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1289 1.5 riastrad if (ret) 1290 1.5 riastrad return ret; 1291 1.5 riastrad seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n", 1292 1.5 riastrad fw_info.feature, fw_info.ver); 1293 1.5 riastrad 1294 1.5 riastrad /* CE */ 1295 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE; 1296 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1297 1.5 riastrad if (ret) 1298 1.5 riastrad return ret; 1299 1.5 riastrad seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n", 1300 1.5 riastrad fw_info.feature, fw_info.ver); 1301 1.5 riastrad 1302 1.5 riastrad /* RLC */ 1303 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC; 1304 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1305 1.5 riastrad if (ret) 1306 1.5 riastrad return ret; 1307 1.5 riastrad seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n", 1308 1.5 riastrad fw_info.feature, fw_info.ver); 1309 1.5 riastrad 1310 1.5 riastrad /* RLC SAVE RESTORE LIST CNTL */ 1311 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL; 1312 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1313 1.5 riastrad if (ret) 1314 1.5 riastrad return ret; 1315 1.5 riastrad seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n", 1316 1.5 riastrad fw_info.feature, fw_info.ver); 1317 1.5 riastrad 1318 1.5 riastrad /* RLC SAVE RESTORE LIST GPM MEM */ 1319 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM; 1320 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1321 1.5 riastrad if (ret) 1322 1.5 riastrad return ret; 1323 1.5 riastrad seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n", 1324 1.5 riastrad fw_info.feature, fw_info.ver); 1325 1.5 riastrad 1326 1.5 riastrad /* RLC SAVE RESTORE LIST SRM MEM */ 1327 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM; 1328 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1329 1.5 riastrad if (ret) 1330 1.5 riastrad return ret; 1331 1.5 riastrad seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n", 1332 1.5 riastrad fw_info.feature, fw_info.ver); 1333 1.5 riastrad 1334 1.5 riastrad /* MEC */ 1335 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC; 1336 1.5 riastrad query_fw.index = 0; 1337 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1338 1.5 riastrad if (ret) 1339 1.5 riastrad return ret; 1340 1.5 riastrad seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n", 1341 1.5 riastrad fw_info.feature, fw_info.ver); 1342 1.5 riastrad 1343 1.5 riastrad /* MEC2 */ 1344 1.5 riastrad if (adev->asic_type == CHIP_KAVERI || 1345 1.5 riastrad (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) { 1346 1.5 riastrad query_fw.index = 1; 1347 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1348 1.5 riastrad if (ret) 1349 1.5 riastrad return ret; 1350 1.5 riastrad seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n", 1351 1.5 riastrad fw_info.feature, fw_info.ver); 1352 1.5 riastrad } 1353 1.5 riastrad 1354 1.5 riastrad /* PSP SOS */ 1355 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_SOS; 1356 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1357 1.5 riastrad if (ret) 1358 1.5 riastrad return ret; 1359 1.5 riastrad seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n", 1360 1.5 riastrad fw_info.feature, fw_info.ver); 1361 1.5 riastrad 1362 1.5 riastrad 1363 1.5 riastrad /* PSP ASD */ 1364 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_ASD; 1365 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1366 1.5 riastrad if (ret) 1367 1.5 riastrad return ret; 1368 1.5 riastrad seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n", 1369 1.5 riastrad fw_info.feature, fw_info.ver); 1370 1.5 riastrad 1371 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_TA; 1372 1.5 riastrad for (i = 0; i < 2; i++) { 1373 1.5 riastrad query_fw.index = i; 1374 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1375 1.5 riastrad if (ret) 1376 1.5 riastrad continue; 1377 1.5 riastrad seq_printf(m, "TA %s feature version: %u, firmware version: 0x%08x\n", 1378 1.5 riastrad i ? "RAS" : "XGMI", fw_info.feature, fw_info.ver); 1379 1.5 riastrad } 1380 1.5 riastrad 1381 1.5 riastrad /* SMC */ 1382 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_SMC; 1383 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1384 1.5 riastrad if (ret) 1385 1.5 riastrad return ret; 1386 1.5 riastrad seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n", 1387 1.5 riastrad fw_info.feature, fw_info.ver); 1388 1.5 riastrad 1389 1.5 riastrad /* SDMA */ 1390 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_SDMA; 1391 1.5 riastrad for (i = 0; i < adev->sdma.num_instances; i++) { 1392 1.5 riastrad query_fw.index = i; 1393 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1394 1.5 riastrad if (ret) 1395 1.5 riastrad return ret; 1396 1.5 riastrad seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n", 1397 1.5 riastrad i, fw_info.feature, fw_info.ver); 1398 1.5 riastrad } 1399 1.5 riastrad 1400 1.5 riastrad /* VCN */ 1401 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_VCN; 1402 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1403 1.5 riastrad if (ret) 1404 1.5 riastrad return ret; 1405 1.5 riastrad seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n", 1406 1.5 riastrad fw_info.feature, fw_info.ver); 1407 1.5 riastrad 1408 1.5 riastrad /* DMCU */ 1409 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_DMCU; 1410 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1411 1.5 riastrad if (ret) 1412 1.5 riastrad return ret; 1413 1.5 riastrad seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n", 1414 1.5 riastrad fw_info.feature, fw_info.ver); 1415 1.5 riastrad 1416 1.5 riastrad /* DMCUB */ 1417 1.5 riastrad query_fw.fw_type = AMDGPU_INFO_FW_DMCUB; 1418 1.5 riastrad ret = amdgpu_firmware_info(&fw_info, &query_fw, adev); 1419 1.5 riastrad if (ret) 1420 1.5 riastrad return ret; 1421 1.5 riastrad seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n", 1422 1.5 riastrad fw_info.feature, fw_info.ver); 1423 1.5 riastrad 1424 1.5 riastrad 1425 1.5 riastrad seq_printf(m, "VBIOS version: %s\n", ctx->vbios_version); 1426 1.5 riastrad 1427 1.5 riastrad return 0; 1428 1.5 riastrad } 1429 1.5 riastrad 1430 1.5 riastrad static const struct drm_info_list amdgpu_firmware_info_list[] = { 1431 1.5 riastrad {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL}, 1432 1.1 riastrad }; 1433 1.5 riastrad #endif 1434 1.5 riastrad 1435 1.5 riastrad int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev) 1436 1.5 riastrad { 1437 1.5 riastrad #if defined(CONFIG_DEBUG_FS) 1438 1.5 riastrad return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list, 1439 1.5 riastrad ARRAY_SIZE(amdgpu_firmware_info_list)); 1440 1.5 riastrad #else 1441 1.5 riastrad return 0; 1442 1.5 riastrad #endif 1443 1.5 riastrad } 1444