Home | History | Annotate | Line # | Download | only in amdgpu
      1  1.1  riastrad /*	$NetBSD: amdgpu_nbio.c,v 1.2 2021/12/18 23:44:58 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright (C) 2019  Advanced Micro Devices, Inc.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice shall be included
     14  1.1  riastrad  * in all copies or substantial portions of the Software.
     15  1.1  riastrad  *
     16  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
     17  1.1  riastrad  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  1.1  riastrad  * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
     20  1.1  riastrad  * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
     21  1.1  riastrad  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
     22  1.1  riastrad  */
     23  1.1  riastrad 
     24  1.1  riastrad #include <sys/cdefs.h>
     25  1.1  riastrad __KERNEL_RCSID(0, "$NetBSD: amdgpu_nbio.c,v 1.2 2021/12/18 23:44:58 riastradh Exp $");
     26  1.1  riastrad 
     27  1.1  riastrad #include "amdgpu.h"
     28  1.1  riastrad #include "amdgpu_ras.h"
     29  1.1  riastrad 
     30  1.1  riastrad int amdgpu_nbio_ras_late_init(struct amdgpu_device *adev)
     31  1.1  riastrad {
     32  1.1  riastrad 	int r;
     33  1.1  riastrad 	struct ras_ih_if ih_info = {
     34  1.1  riastrad 		.cb = NULL,
     35  1.1  riastrad 	};
     36  1.1  riastrad 	struct ras_fs_if fs_info = {
     37  1.1  riastrad 		.sysfs_name = "pcie_bif_err_count",
     38  1.1  riastrad 		.debugfs_name = "pcie_bif_err_inject",
     39  1.1  riastrad 	};
     40  1.1  riastrad 
     41  1.1  riastrad 	if (!adev->nbio.ras_if) {
     42  1.1  riastrad 		adev->nbio.ras_if = kmalloc(sizeof(struct ras_common_if), GFP_KERNEL);
     43  1.1  riastrad 		if (!adev->nbio.ras_if)
     44  1.1  riastrad 			return -ENOMEM;
     45  1.1  riastrad 		adev->nbio.ras_if->block = AMDGPU_RAS_BLOCK__PCIE_BIF;
     46  1.1  riastrad 		adev->nbio.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
     47  1.1  riastrad 		adev->nbio.ras_if->sub_block_index = 0;
     48  1.1  riastrad 		strcpy(adev->nbio.ras_if->name, "pcie_bif");
     49  1.1  riastrad 	}
     50  1.1  riastrad 	ih_info.head = fs_info.head = *adev->nbio.ras_if;
     51  1.1  riastrad 	r = amdgpu_ras_late_init(adev, adev->nbio.ras_if,
     52  1.1  riastrad 				 &fs_info, &ih_info);
     53  1.1  riastrad 	if (r)
     54  1.1  riastrad 		goto free;
     55  1.1  riastrad 
     56  1.1  riastrad 	if (amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
     57  1.1  riastrad 		r = amdgpu_irq_get(adev, &adev->nbio.ras_controller_irq, 0);
     58  1.1  riastrad 		if (r)
     59  1.1  riastrad 			goto late_fini;
     60  1.1  riastrad 		r = amdgpu_irq_get(adev, &adev->nbio.ras_err_event_athub_irq, 0);
     61  1.1  riastrad 		if (r)
     62  1.1  riastrad 			goto late_fini;
     63  1.1  riastrad 	} else {
     64  1.1  riastrad 		r = 0;
     65  1.1  riastrad 		goto free;
     66  1.1  riastrad 	}
     67  1.1  riastrad 
     68  1.1  riastrad 	return 0;
     69  1.1  riastrad late_fini:
     70  1.1  riastrad 	amdgpu_ras_late_fini(adev, adev->nbio.ras_if, &ih_info);
     71  1.1  riastrad free:
     72  1.1  riastrad 	kfree(adev->nbio.ras_if);
     73  1.1  riastrad 	adev->nbio.ras_if = NULL;
     74  1.1  riastrad 	return r;
     75  1.1  riastrad }
     76  1.1  riastrad 
     77  1.1  riastrad void amdgpu_nbio_ras_fini(struct amdgpu_device *adev)
     78  1.1  riastrad {
     79  1.1  riastrad 	if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF) &&
     80  1.1  riastrad 			adev->nbio.ras_if) {
     81  1.1  riastrad 		struct ras_common_if *ras_if = adev->nbio.ras_if;
     82  1.1  riastrad 		struct ras_ih_if ih_info = {
     83  1.1  riastrad 			.cb = NULL,
     84  1.1  riastrad 		};
     85  1.1  riastrad 
     86  1.1  riastrad 		amdgpu_ras_late_fini(adev, ras_if, &ih_info);
     87  1.1  riastrad 		kfree(ras_if);
     88  1.1  riastrad 	}
     89  1.1  riastrad }
     90