Home | History | Annotate | Line # | Download | only in amdgpu
amdgpu_ttm.c revision 1.1
      1 /*	$NetBSD: amdgpu_ttm.c,v 1.1 2018/08/27 01:34:44 riastradh Exp $	*/
      2 
      3 /*
      4  * Copyright 2009 Jerome Glisse.
      5  * All Rights Reserved.
      6  *
      7  * Permission is hereby granted, free of charge, to any person obtaining a
      8  * copy of this software and associated documentation files (the
      9  * "Software"), to deal in the Software without restriction, including
     10  * without limitation the rights to use, copy, modify, merge, publish,
     11  * distribute, sub license, and/or sell copies of the Software, and to
     12  * permit persons to whom the Software is furnished to do so, subject to
     13  * the following conditions:
     14  *
     15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     17  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
     18  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
     19  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
     20  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
     21  * USE OR OTHER DEALINGS IN THE SOFTWARE.
     22  *
     23  * The above copyright notice and this permission notice (including the
     24  * next paragraph) shall be included in all copies or substantial portions
     25  * of the Software.
     26  *
     27  */
     28 /*
     29  * Authors:
     30  *    Jerome Glisse <glisse (at) freedesktop.org>
     31  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
     32  *    Dave Airlie
     33  */
     34 #include <sys/cdefs.h>
     35 __KERNEL_RCSID(0, "$NetBSD: amdgpu_ttm.c,v 1.1 2018/08/27 01:34:44 riastradh Exp $");
     36 
     37 #include <ttm/ttm_bo_api.h>
     38 #include <ttm/ttm_bo_driver.h>
     39 #include <ttm/ttm_placement.h>
     40 #include <ttm/ttm_module.h>
     41 #include <ttm/ttm_page_alloc.h>
     42 #include <drm/drmP.h>
     43 #include <drm/amdgpu_drm.h>
     44 #include <linux/seq_file.h>
     45 #include <linux/slab.h>
     46 #include <linux/swiotlb.h>
     47 #include <linux/swap.h>
     48 #include <linux/pagemap.h>
     49 #include <linux/debugfs.h>
     50 #include "amdgpu.h"
     51 #include "bif/bif_4_1_d.h"
     52 
     53 #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
     54 
     55 static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
     56 static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
     57 
     58 static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
     59 {
     60 	struct amdgpu_mman *mman;
     61 	struct amdgpu_device *adev;
     62 
     63 	mman = container_of(bdev, struct amdgpu_mman, bdev);
     64 	adev = container_of(mman, struct amdgpu_device, mman);
     65 	return adev;
     66 }
     67 
     68 
     69 /*
     70  * Global memory.
     71  */
     72 static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
     73 {
     74 	return ttm_mem_global_init(ref->object);
     75 }
     76 
     77 static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
     78 {
     79 	ttm_mem_global_release(ref->object);
     80 }
     81 
     82 static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
     83 {
     84 	struct drm_global_reference *global_ref;
     85 	int r;
     86 
     87 	adev->mman.mem_global_referenced = false;
     88 	global_ref = &adev->mman.mem_global_ref;
     89 	global_ref->global_type = DRM_GLOBAL_TTM_MEM;
     90 	global_ref->size = sizeof(struct ttm_mem_global);
     91 	global_ref->init = &amdgpu_ttm_mem_global_init;
     92 	global_ref->release = &amdgpu_ttm_mem_global_release;
     93 	r = drm_global_item_ref(global_ref);
     94 	if (r != 0) {
     95 		DRM_ERROR("Failed setting up TTM memory accounting "
     96 			  "subsystem.\n");
     97 		return r;
     98 	}
     99 
    100 	adev->mman.bo_global_ref.mem_glob =
    101 		adev->mman.mem_global_ref.object;
    102 	global_ref = &adev->mman.bo_global_ref.ref;
    103 	global_ref->global_type = DRM_GLOBAL_TTM_BO;
    104 	global_ref->size = sizeof(struct ttm_bo_global);
    105 	global_ref->init = &ttm_bo_global_init;
    106 	global_ref->release = &ttm_bo_global_release;
    107 	r = drm_global_item_ref(global_ref);
    108 	if (r != 0) {
    109 		DRM_ERROR("Failed setting up TTM BO subsystem.\n");
    110 		drm_global_item_unref(&adev->mman.mem_global_ref);
    111 		return r;
    112 	}
    113 
    114 	adev->mman.mem_global_referenced = true;
    115 	return 0;
    116 }
    117 
    118 static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
    119 {
    120 	if (adev->mman.mem_global_referenced) {
    121 		drm_global_item_unref(&adev->mman.bo_global_ref.ref);
    122 		drm_global_item_unref(&adev->mman.mem_global_ref);
    123 		adev->mman.mem_global_referenced = false;
    124 	}
    125 }
    126 
    127 static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
    128 {
    129 	return 0;
    130 }
    131 
    132 static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
    133 				struct ttm_mem_type_manager *man)
    134 {
    135 	struct amdgpu_device *adev;
    136 
    137 	adev = amdgpu_get_adev(bdev);
    138 
    139 	switch (type) {
    140 	case TTM_PL_SYSTEM:
    141 		/* System memory */
    142 		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
    143 		man->available_caching = TTM_PL_MASK_CACHING;
    144 		man->default_caching = TTM_PL_FLAG_CACHED;
    145 		break;
    146 	case TTM_PL_TT:
    147 		man->func = &ttm_bo_manager_func;
    148 		man->gpu_offset = adev->mc.gtt_start;
    149 		man->available_caching = TTM_PL_MASK_CACHING;
    150 		man->default_caching = TTM_PL_FLAG_CACHED;
    151 		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
    152 		break;
    153 	case TTM_PL_VRAM:
    154 		/* "On-card" video ram */
    155 		man->func = &ttm_bo_manager_func;
    156 		man->gpu_offset = adev->mc.vram_start;
    157 		man->flags = TTM_MEMTYPE_FLAG_FIXED |
    158 			     TTM_MEMTYPE_FLAG_MAPPABLE;
    159 		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
    160 		man->default_caching = TTM_PL_FLAG_WC;
    161 		break;
    162 	case AMDGPU_PL_GDS:
    163 	case AMDGPU_PL_GWS:
    164 	case AMDGPU_PL_OA:
    165 		/* On-chip GDS memory*/
    166 		man->func = &ttm_bo_manager_func;
    167 		man->gpu_offset = 0;
    168 		man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
    169 		man->available_caching = TTM_PL_FLAG_UNCACHED;
    170 		man->default_caching = TTM_PL_FLAG_UNCACHED;
    171 		break;
    172 	default:
    173 		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
    174 		return -EINVAL;
    175 	}
    176 	return 0;
    177 }
    178 
    179 static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
    180 				struct ttm_placement *placement)
    181 {
    182 	struct amdgpu_bo *rbo;
    183 	static struct ttm_place placements = {
    184 		.fpfn = 0,
    185 		.lpfn = 0,
    186 		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
    187 	};
    188 
    189 	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
    190 		placement->placement = &placements;
    191 		placement->busy_placement = &placements;
    192 		placement->num_placement = 1;
    193 		placement->num_busy_placement = 1;
    194 		return;
    195 	}
    196 	rbo = container_of(bo, struct amdgpu_bo, tbo);
    197 	switch (bo->mem.mem_type) {
    198 	case TTM_PL_VRAM:
    199 		if (rbo->adev->mman.buffer_funcs_ring->ready == false)
    200 			amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
    201 		else
    202 			amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
    203 		break;
    204 	case TTM_PL_TT:
    205 	default:
    206 		amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
    207 	}
    208 	*placement = rbo->placement;
    209 }
    210 
    211 static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
    212 {
    213 	struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
    214 
    215 	return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
    216 }
    217 
    218 static void amdgpu_move_null(struct ttm_buffer_object *bo,
    219 			     struct ttm_mem_reg *new_mem)
    220 {
    221 	struct ttm_mem_reg *old_mem = &bo->mem;
    222 
    223 	BUG_ON(old_mem->mm_node != NULL);
    224 	*old_mem = *new_mem;
    225 	new_mem->mm_node = NULL;
    226 }
    227 
    228 static int amdgpu_move_blit(struct ttm_buffer_object *bo,
    229 			bool evict, bool no_wait_gpu,
    230 			struct ttm_mem_reg *new_mem,
    231 			struct ttm_mem_reg *old_mem)
    232 {
    233 	struct amdgpu_device *adev;
    234 	struct amdgpu_ring *ring;
    235 	uint64_t old_start, new_start;
    236 	struct fence *fence;
    237 	int r;
    238 
    239 	adev = amdgpu_get_adev(bo->bdev);
    240 	ring = adev->mman.buffer_funcs_ring;
    241 	old_start = (u64)old_mem->start << PAGE_SHIFT;
    242 	new_start = (u64)new_mem->start << PAGE_SHIFT;
    243 
    244 	switch (old_mem->mem_type) {
    245 	case TTM_PL_VRAM:
    246 		old_start += adev->mc.vram_start;
    247 		break;
    248 	case TTM_PL_TT:
    249 		old_start += adev->mc.gtt_start;
    250 		break;
    251 	default:
    252 		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
    253 		return -EINVAL;
    254 	}
    255 	switch (new_mem->mem_type) {
    256 	case TTM_PL_VRAM:
    257 		new_start += adev->mc.vram_start;
    258 		break;
    259 	case TTM_PL_TT:
    260 		new_start += adev->mc.gtt_start;
    261 		break;
    262 	default:
    263 		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
    264 		return -EINVAL;
    265 	}
    266 	if (!ring->ready) {
    267 		DRM_ERROR("Trying to move memory with ring turned off.\n");
    268 		return -EINVAL;
    269 	}
    270 
    271 	BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
    272 
    273 	r = amdgpu_copy_buffer(ring, old_start, new_start,
    274 			       new_mem->num_pages * PAGE_SIZE, /* bytes */
    275 			       bo->resv, &fence);
    276 	/* FIXME: handle copy error */
    277 	r = ttm_bo_move_accel_cleanup(bo, fence,
    278 				      evict, no_wait_gpu, new_mem);
    279 	fence_put(fence);
    280 	return r;
    281 }
    282 
    283 static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
    284 				bool evict, bool interruptible,
    285 				bool no_wait_gpu,
    286 				struct ttm_mem_reg *new_mem)
    287 {
    288 	struct amdgpu_device *adev;
    289 	struct ttm_mem_reg *old_mem = &bo->mem;
    290 	struct ttm_mem_reg tmp_mem;
    291 	struct ttm_place placements;
    292 	struct ttm_placement placement;
    293 	int r;
    294 
    295 	adev = amdgpu_get_adev(bo->bdev);
    296 	tmp_mem = *new_mem;
    297 	tmp_mem.mm_node = NULL;
    298 	placement.num_placement = 1;
    299 	placement.placement = &placements;
    300 	placement.num_busy_placement = 1;
    301 	placement.busy_placement = &placements;
    302 	placements.fpfn = 0;
    303 	placements.lpfn = 0;
    304 	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
    305 	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
    306 			     interruptible, no_wait_gpu);
    307 	if (unlikely(r)) {
    308 		return r;
    309 	}
    310 
    311 	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
    312 	if (unlikely(r)) {
    313 		goto out_cleanup;
    314 	}
    315 
    316 	r = ttm_tt_bind(bo->ttm, &tmp_mem);
    317 	if (unlikely(r)) {
    318 		goto out_cleanup;
    319 	}
    320 	r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
    321 	if (unlikely(r)) {
    322 		goto out_cleanup;
    323 	}
    324 	r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
    325 out_cleanup:
    326 	ttm_bo_mem_put(bo, &tmp_mem);
    327 	return r;
    328 }
    329 
    330 static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
    331 				bool evict, bool interruptible,
    332 				bool no_wait_gpu,
    333 				struct ttm_mem_reg *new_mem)
    334 {
    335 	struct amdgpu_device *adev;
    336 	struct ttm_mem_reg *old_mem = &bo->mem;
    337 	struct ttm_mem_reg tmp_mem;
    338 	struct ttm_placement placement;
    339 	struct ttm_place placements;
    340 	int r;
    341 
    342 	adev = amdgpu_get_adev(bo->bdev);
    343 	tmp_mem = *new_mem;
    344 	tmp_mem.mm_node = NULL;
    345 	placement.num_placement = 1;
    346 	placement.placement = &placements;
    347 	placement.num_busy_placement = 1;
    348 	placement.busy_placement = &placements;
    349 	placements.fpfn = 0;
    350 	placements.lpfn = 0;
    351 	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
    352 	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
    353 			     interruptible, no_wait_gpu);
    354 	if (unlikely(r)) {
    355 		return r;
    356 	}
    357 	r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
    358 	if (unlikely(r)) {
    359 		goto out_cleanup;
    360 	}
    361 	r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
    362 	if (unlikely(r)) {
    363 		goto out_cleanup;
    364 	}
    365 out_cleanup:
    366 	ttm_bo_mem_put(bo, &tmp_mem);
    367 	return r;
    368 }
    369 
    370 static int amdgpu_bo_move(struct ttm_buffer_object *bo,
    371 			bool evict, bool interruptible,
    372 			bool no_wait_gpu,
    373 			struct ttm_mem_reg *new_mem)
    374 {
    375 	struct amdgpu_device *adev;
    376 	struct ttm_mem_reg *old_mem = &bo->mem;
    377 	int r;
    378 
    379 	adev = amdgpu_get_adev(bo->bdev);
    380 	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
    381 		amdgpu_move_null(bo, new_mem);
    382 		return 0;
    383 	}
    384 	if ((old_mem->mem_type == TTM_PL_TT &&
    385 	     new_mem->mem_type == TTM_PL_SYSTEM) ||
    386 	    (old_mem->mem_type == TTM_PL_SYSTEM &&
    387 	     new_mem->mem_type == TTM_PL_TT)) {
    388 		/* bind is enough */
    389 		amdgpu_move_null(bo, new_mem);
    390 		return 0;
    391 	}
    392 	if (adev->mman.buffer_funcs == NULL ||
    393 	    adev->mman.buffer_funcs_ring == NULL ||
    394 	    !adev->mman.buffer_funcs_ring->ready) {
    395 		/* use memcpy */
    396 		goto memcpy;
    397 	}
    398 
    399 	if (old_mem->mem_type == TTM_PL_VRAM &&
    400 	    new_mem->mem_type == TTM_PL_SYSTEM) {
    401 		r = amdgpu_move_vram_ram(bo, evict, interruptible,
    402 					no_wait_gpu, new_mem);
    403 	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
    404 		   new_mem->mem_type == TTM_PL_VRAM) {
    405 		r = amdgpu_move_ram_vram(bo, evict, interruptible,
    406 					    no_wait_gpu, new_mem);
    407 	} else {
    408 		r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
    409 	}
    410 
    411 	if (r) {
    412 memcpy:
    413 		r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
    414 		if (r) {
    415 			return r;
    416 		}
    417 	}
    418 
    419 	/* update statistics */
    420 	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
    421 	return 0;
    422 }
    423 
    424 static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
    425 {
    426 	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
    427 	struct amdgpu_device *adev = amdgpu_get_adev(bdev);
    428 
    429 	mem->bus.addr = NULL;
    430 	mem->bus.offset = 0;
    431 	mem->bus.size = mem->num_pages << PAGE_SHIFT;
    432 	mem->bus.base = 0;
    433 	mem->bus.is_iomem = false;
    434 	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
    435 		return -EINVAL;
    436 	switch (mem->mem_type) {
    437 	case TTM_PL_SYSTEM:
    438 		/* system memory */
    439 		return 0;
    440 	case TTM_PL_TT:
    441 		break;
    442 	case TTM_PL_VRAM:
    443 		mem->bus.offset = mem->start << PAGE_SHIFT;
    444 		/* check if it's visible */
    445 		if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
    446 			return -EINVAL;
    447 		mem->bus.base = adev->mc.aper_base;
    448 		mem->bus.is_iomem = true;
    449 #ifdef __alpha__
    450 		/*
    451 		 * Alpha: use bus.addr to hold the ioremap() return,
    452 		 * so we can modify bus.base below.
    453 		 */
    454 		if (mem->placement & TTM_PL_FLAG_WC)
    455 			mem->bus.addr =
    456 				ioremap_wc(mem->bus.base + mem->bus.offset,
    457 					   mem->bus.size);
    458 		else
    459 			mem->bus.addr =
    460 				ioremap_nocache(mem->bus.base + mem->bus.offset,
    461 						mem->bus.size);
    462 
    463 		/*
    464 		 * Alpha: Use just the bus offset plus
    465 		 * the hose/domain memory base for bus.base.
    466 		 * It then can be used to build PTEs for VRAM
    467 		 * access, as done in ttm_bo_vm_fault().
    468 		 */
    469 		mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
    470 			adev->ddev->hose->dense_mem_base;
    471 #endif
    472 		break;
    473 	default:
    474 		return -EINVAL;
    475 	}
    476 	return 0;
    477 }
    478 
    479 static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
    480 {
    481 }
    482 
    483 /*
    484  * TTM backend functions.
    485  */
    486 struct amdgpu_ttm_tt {
    487 	struct ttm_dma_tt		ttm;
    488 	struct amdgpu_device		*adev;
    489 	u64				offset;
    490 	uint64_t			userptr;
    491 	struct mm_struct		*usermm;
    492 	uint32_t			userflags;
    493 };
    494 
    495 /* prepare the sg table with the user pages */
    496 static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
    497 {
    498 	struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
    499 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    500 	unsigned pinned = 0, nents;
    501 	int r;
    502 
    503 	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
    504 	enum dma_data_direction direction = write ?
    505 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
    506 
    507 	if (current->mm != gtt->usermm)
    508 		return -EPERM;
    509 
    510 	if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
    511 		/* check that we only pin down anonymous memory
    512 		   to prevent problems with writeback */
    513 		unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
    514 		struct vm_area_struct *vma;
    515 
    516 		vma = find_vma(gtt->usermm, gtt->userptr);
    517 		if (!vma || vma->vm_file || vma->vm_end < end)
    518 			return -EPERM;
    519 	}
    520 
    521 	do {
    522 		unsigned num_pages = ttm->num_pages - pinned;
    523 		uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
    524 		struct page **pages = ttm->pages + pinned;
    525 
    526 		r = get_user_pages(current, current->mm, userptr, num_pages,
    527 				   write, 0, pages, NULL);
    528 		if (r < 0)
    529 			goto release_pages;
    530 
    531 		pinned += r;
    532 
    533 	} while (pinned < ttm->num_pages);
    534 
    535 	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
    536 				      ttm->num_pages << PAGE_SHIFT,
    537 				      GFP_KERNEL);
    538 	if (r)
    539 		goto release_sg;
    540 
    541 	r = -ENOMEM;
    542 	nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
    543 	if (nents != ttm->sg->nents)
    544 		goto release_sg;
    545 
    546 	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
    547 					 gtt->ttm.dma_address, ttm->num_pages);
    548 
    549 	return 0;
    550 
    551 release_sg:
    552 	kfree(ttm->sg);
    553 
    554 release_pages:
    555 	release_pages(ttm->pages, pinned, 0);
    556 	return r;
    557 }
    558 
    559 static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
    560 {
    561 	struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
    562 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    563 	struct sg_page_iter sg_iter;
    564 
    565 	int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
    566 	enum dma_data_direction direction = write ?
    567 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
    568 
    569 	/* double check that we don't free the table twice */
    570 	if (!ttm->sg->sgl)
    571 		return;
    572 
    573 	/* free the sg table and pages again */
    574 	dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
    575 
    576 	for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
    577 		struct page *page = sg_page_iter_page(&sg_iter);
    578 		if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
    579 			set_page_dirty(page);
    580 
    581 		mark_page_accessed(page);
    582 		page_cache_release(page);
    583 	}
    584 
    585 	sg_free_table(ttm->sg);
    586 }
    587 
    588 static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
    589 				   struct ttm_mem_reg *bo_mem)
    590 {
    591 	struct amdgpu_ttm_tt *gtt = (void*)ttm;
    592 	uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
    593 	int r;
    594 
    595 	if (gtt->userptr) {
    596 		r = amdgpu_ttm_tt_pin_userptr(ttm);
    597 		if (r) {
    598 			DRM_ERROR("failed to pin userptr\n");
    599 			return r;
    600 		}
    601 	}
    602 	gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
    603 	if (!ttm->num_pages) {
    604 		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
    605 		     ttm->num_pages, bo_mem, ttm);
    606 	}
    607 
    608 	if (bo_mem->mem_type == AMDGPU_PL_GDS ||
    609 	    bo_mem->mem_type == AMDGPU_PL_GWS ||
    610 	    bo_mem->mem_type == AMDGPU_PL_OA)
    611 		return -EINVAL;
    612 
    613 	r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
    614 		ttm->pages, gtt->ttm.dma_address, flags);
    615 
    616 	if (r) {
    617 		DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
    618 			  ttm->num_pages, (unsigned)gtt->offset);
    619 		return r;
    620 	}
    621 	return 0;
    622 }
    623 
    624 static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
    625 {
    626 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    627 
    628 	/* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
    629 	if (gtt->adev->gart.ready)
    630 		amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
    631 
    632 	if (gtt->userptr)
    633 		amdgpu_ttm_tt_unpin_userptr(ttm);
    634 
    635 	return 0;
    636 }
    637 
    638 static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
    639 {
    640 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    641 
    642 	ttm_dma_tt_fini(&gtt->ttm);
    643 	kfree(gtt);
    644 }
    645 
    646 static struct ttm_backend_func amdgpu_backend_func = {
    647 	.bind = &amdgpu_ttm_backend_bind,
    648 	.unbind = &amdgpu_ttm_backend_unbind,
    649 	.destroy = &amdgpu_ttm_backend_destroy,
    650 };
    651 
    652 static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
    653 				    unsigned long size, uint32_t page_flags,
    654 				    struct page *dummy_read_page)
    655 {
    656 	struct amdgpu_device *adev;
    657 	struct amdgpu_ttm_tt *gtt;
    658 
    659 	adev = amdgpu_get_adev(bdev);
    660 
    661 	gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
    662 	if (gtt == NULL) {
    663 		return NULL;
    664 	}
    665 	gtt->ttm.ttm.func = &amdgpu_backend_func;
    666 	gtt->adev = adev;
    667 	if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
    668 		kfree(gtt);
    669 		return NULL;
    670 	}
    671 	return &gtt->ttm.ttm;
    672 }
    673 
    674 static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
    675 {
    676 	struct amdgpu_device *adev;
    677 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    678 	unsigned i;
    679 	int r;
    680 	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
    681 
    682 	if (ttm->state != tt_unpopulated)
    683 		return 0;
    684 
    685 	if (gtt && gtt->userptr) {
    686 		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
    687 		if (!ttm->sg)
    688 			return -ENOMEM;
    689 
    690 		ttm->page_flags |= TTM_PAGE_FLAG_SG;
    691 		ttm->state = tt_unbound;
    692 		return 0;
    693 	}
    694 
    695 	if (slave && ttm->sg) {
    696 		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
    697 						 gtt->ttm.dma_address, ttm->num_pages);
    698 		ttm->state = tt_unbound;
    699 		return 0;
    700 	}
    701 
    702 	adev = amdgpu_get_adev(ttm->bdev);
    703 
    704 #ifdef CONFIG_SWIOTLB
    705 	if (swiotlb_nr_tbl()) {
    706 		return ttm_dma_populate(&gtt->ttm, adev->dev);
    707 	}
    708 #endif
    709 
    710 	r = ttm_pool_populate(ttm);
    711 	if (r) {
    712 		return r;
    713 	}
    714 
    715 	for (i = 0; i < ttm->num_pages; i++) {
    716 		gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
    717 						       0, PAGE_SIZE,
    718 						       PCI_DMA_BIDIRECTIONAL);
    719 		if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
    720 			while (i--) {
    721 				pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
    722 					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
    723 				gtt->ttm.dma_address[i] = 0;
    724 			}
    725 			ttm_pool_unpopulate(ttm);
    726 			return -EFAULT;
    727 		}
    728 	}
    729 	return 0;
    730 }
    731 
    732 static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
    733 {
    734 	struct amdgpu_device *adev;
    735 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    736 	unsigned i;
    737 	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
    738 
    739 	if (gtt && gtt->userptr) {
    740 		kfree(ttm->sg);
    741 		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
    742 		return;
    743 	}
    744 
    745 	if (slave)
    746 		return;
    747 
    748 	adev = amdgpu_get_adev(ttm->bdev);
    749 
    750 #ifdef CONFIG_SWIOTLB
    751 	if (swiotlb_nr_tbl()) {
    752 		ttm_dma_unpopulate(&gtt->ttm, adev->dev);
    753 		return;
    754 	}
    755 #endif
    756 
    757 	for (i = 0; i < ttm->num_pages; i++) {
    758 		if (gtt->ttm.dma_address[i]) {
    759 			pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
    760 				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
    761 		}
    762 	}
    763 
    764 	ttm_pool_unpopulate(ttm);
    765 }
    766 
    767 int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
    768 			      uint32_t flags)
    769 {
    770 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    771 
    772 	if (gtt == NULL)
    773 		return -EINVAL;
    774 
    775 	gtt->userptr = addr;
    776 	gtt->usermm = current->mm;
    777 	gtt->userflags = flags;
    778 	return 0;
    779 }
    780 
    781 bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm)
    782 {
    783 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    784 
    785 	if (gtt == NULL)
    786 		return false;
    787 
    788 	return !!gtt->userptr;
    789 }
    790 
    791 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
    792 				  unsigned long end)
    793 {
    794 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    795 	unsigned long size;
    796 
    797 	if (gtt == NULL)
    798 		return false;
    799 
    800 	if (gtt->ttm.ttm.state != tt_bound || !gtt->userptr)
    801 		return false;
    802 
    803 	size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
    804 	if (gtt->userptr > end || gtt->userptr + size <= start)
    805 		return false;
    806 
    807 	return true;
    808 }
    809 
    810 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
    811 {
    812 	struct amdgpu_ttm_tt *gtt = (void *)ttm;
    813 
    814 	if (gtt == NULL)
    815 		return false;
    816 
    817 	return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
    818 }
    819 
    820 uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
    821 				 struct ttm_mem_reg *mem)
    822 {
    823 	uint32_t flags = 0;
    824 
    825 	if (mem && mem->mem_type != TTM_PL_SYSTEM)
    826 		flags |= AMDGPU_PTE_VALID;
    827 
    828 	if (mem && mem->mem_type == TTM_PL_TT) {
    829 		flags |= AMDGPU_PTE_SYSTEM;
    830 
    831 		if (ttm->caching_state == tt_cached)
    832 			flags |= AMDGPU_PTE_SNOOPED;
    833 	}
    834 
    835 	if (adev->asic_type >= CHIP_TONGA)
    836 		flags |= AMDGPU_PTE_EXECUTABLE;
    837 
    838 	flags |= AMDGPU_PTE_READABLE;
    839 
    840 	if (!amdgpu_ttm_tt_is_readonly(ttm))
    841 		flags |= AMDGPU_PTE_WRITEABLE;
    842 
    843 	return flags;
    844 }
    845 
    846 static struct ttm_bo_driver amdgpu_bo_driver = {
    847 	.ttm_tt_create = &amdgpu_ttm_tt_create,
    848 	.ttm_tt_populate = &amdgpu_ttm_tt_populate,
    849 	.ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
    850 	.invalidate_caches = &amdgpu_invalidate_caches,
    851 	.init_mem_type = &amdgpu_init_mem_type,
    852 	.evict_flags = &amdgpu_evict_flags,
    853 	.move = &amdgpu_bo_move,
    854 	.verify_access = &amdgpu_verify_access,
    855 	.move_notify = &amdgpu_bo_move_notify,
    856 	.fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
    857 	.io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
    858 	.io_mem_free = &amdgpu_ttm_io_mem_free,
    859 };
    860 
    861 int amdgpu_ttm_init(struct amdgpu_device *adev)
    862 {
    863 	int r;
    864 
    865 	r = amdgpu_ttm_global_init(adev);
    866 	if (r) {
    867 		return r;
    868 	}
    869 	/* No others user of address space so set it to 0 */
    870 	r = ttm_bo_device_init(&adev->mman.bdev,
    871 			       adev->mman.bo_global_ref.ref.object,
    872 			       &amdgpu_bo_driver,
    873 			       adev->ddev->anon_inode->i_mapping,
    874 			       DRM_FILE_PAGE_OFFSET,
    875 			       adev->need_dma32);
    876 	if (r) {
    877 		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
    878 		return r;
    879 	}
    880 	adev->mman.initialized = true;
    881 	r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
    882 				adev->mc.real_vram_size >> PAGE_SHIFT);
    883 	if (r) {
    884 		DRM_ERROR("Failed initializing VRAM heap.\n");
    885 		return r;
    886 	}
    887 	/* Change the size here instead of the init above so only lpfn is affected */
    888 	amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
    889 
    890 	r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
    891 			     AMDGPU_GEM_DOMAIN_VRAM,
    892 			     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
    893 			     NULL, NULL, &adev->stollen_vga_memory);
    894 	if (r) {
    895 		return r;
    896 	}
    897 	r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
    898 	if (r)
    899 		return r;
    900 	r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
    901 	amdgpu_bo_unreserve(adev->stollen_vga_memory);
    902 	if (r) {
    903 		amdgpu_bo_unref(&adev->stollen_vga_memory);
    904 		return r;
    905 	}
    906 	DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
    907 		 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
    908 	r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
    909 				adev->mc.gtt_size >> PAGE_SHIFT);
    910 	if (r) {
    911 		DRM_ERROR("Failed initializing GTT heap.\n");
    912 		return r;
    913 	}
    914 	DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
    915 		 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
    916 
    917 	adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
    918 	adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
    919 	adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
    920 	adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
    921 	adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
    922 	adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
    923 	adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
    924 	adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
    925 	adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
    926 	/* GDS Memory */
    927 	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
    928 				adev->gds.mem.total_size >> PAGE_SHIFT);
    929 	if (r) {
    930 		DRM_ERROR("Failed initializing GDS heap.\n");
    931 		return r;
    932 	}
    933 
    934 	/* GWS */
    935 	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
    936 				adev->gds.gws.total_size >> PAGE_SHIFT);
    937 	if (r) {
    938 		DRM_ERROR("Failed initializing gws heap.\n");
    939 		return r;
    940 	}
    941 
    942 	/* OA */
    943 	r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
    944 				adev->gds.oa.total_size >> PAGE_SHIFT);
    945 	if (r) {
    946 		DRM_ERROR("Failed initializing oa heap.\n");
    947 		return r;
    948 	}
    949 
    950 	r = amdgpu_ttm_debugfs_init(adev);
    951 	if (r) {
    952 		DRM_ERROR("Failed to init debugfs\n");
    953 		return r;
    954 	}
    955 	return 0;
    956 }
    957 
    958 void amdgpu_ttm_fini(struct amdgpu_device *adev)
    959 {
    960 	int r;
    961 
    962 	if (!adev->mman.initialized)
    963 		return;
    964 	amdgpu_ttm_debugfs_fini(adev);
    965 	if (adev->stollen_vga_memory) {
    966 		r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
    967 		if (r == 0) {
    968 			amdgpu_bo_unpin(adev->stollen_vga_memory);
    969 			amdgpu_bo_unreserve(adev->stollen_vga_memory);
    970 		}
    971 		amdgpu_bo_unref(&adev->stollen_vga_memory);
    972 	}
    973 	ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
    974 	ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
    975 	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
    976 	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
    977 	ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
    978 	ttm_bo_device_release(&adev->mman.bdev);
    979 	amdgpu_gart_fini(adev);
    980 	amdgpu_ttm_global_fini(adev);
    981 	adev->mman.initialized = false;
    982 	DRM_INFO("amdgpu: ttm finalized\n");
    983 }
    984 
    985 /* this should only be called at bootup or when userspace
    986  * isn't running */
    987 void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
    988 {
    989 	struct ttm_mem_type_manager *man;
    990 
    991 	if (!adev->mman.initialized)
    992 		return;
    993 
    994 	man = &adev->mman.bdev.man[TTM_PL_VRAM];
    995 	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
    996 	man->size = size >> PAGE_SHIFT;
    997 }
    998 
    999 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
   1000 {
   1001 	struct drm_file *file_priv;
   1002 	struct amdgpu_device *adev;
   1003 
   1004 	if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
   1005 		return -EINVAL;
   1006 
   1007 	file_priv = filp->private_data;
   1008 	adev = file_priv->minor->dev->dev_private;
   1009 	if (adev == NULL)
   1010 		return -EINVAL;
   1011 
   1012 	return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
   1013 }
   1014 
   1015 int amdgpu_copy_buffer(struct amdgpu_ring *ring,
   1016 		       uint64_t src_offset,
   1017 		       uint64_t dst_offset,
   1018 		       uint32_t byte_count,
   1019 		       struct reservation_object *resv,
   1020 		       struct fence **fence)
   1021 {
   1022 	struct amdgpu_device *adev = ring->adev;
   1023 	uint32_t max_bytes;
   1024 	unsigned num_loops, num_dw;
   1025 	struct amdgpu_ib *ib;
   1026 	unsigned i;
   1027 	int r;
   1028 
   1029 	max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
   1030 	num_loops = DIV_ROUND_UP(byte_count, max_bytes);
   1031 	num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
   1032 
   1033 	/* for IB padding */
   1034 	while (num_dw & 0x7)
   1035 		num_dw++;
   1036 
   1037 	ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
   1038 	if (!ib)
   1039 		return -ENOMEM;
   1040 
   1041 	r = amdgpu_ib_get(ring, NULL, num_dw * 4, ib);
   1042 	if (r) {
   1043 		kfree(ib);
   1044 		return r;
   1045 	}
   1046 
   1047 	ib->length_dw = 0;
   1048 
   1049 	if (resv) {
   1050 		r = amdgpu_sync_resv(adev, &ib->sync, resv,
   1051 				     AMDGPU_FENCE_OWNER_UNDEFINED);
   1052 		if (r) {
   1053 			DRM_ERROR("sync failed (%d).\n", r);
   1054 			goto error_free;
   1055 		}
   1056 	}
   1057 
   1058 	for (i = 0; i < num_loops; i++) {
   1059 		uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
   1060 
   1061 		amdgpu_emit_copy_buffer(adev, ib, src_offset, dst_offset,
   1062 					cur_size_in_bytes);
   1063 
   1064 		src_offset += cur_size_in_bytes;
   1065 		dst_offset += cur_size_in_bytes;
   1066 		byte_count -= cur_size_in_bytes;
   1067 	}
   1068 
   1069 	amdgpu_vm_pad_ib(adev, ib);
   1070 	WARN_ON(ib->length_dw > num_dw);
   1071 	r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
   1072 						 &amdgpu_vm_free_job,
   1073 						 AMDGPU_FENCE_OWNER_UNDEFINED,
   1074 						 fence);
   1075 	if (r)
   1076 		goto error_free;
   1077 
   1078 	if (!amdgpu_enable_scheduler) {
   1079 		amdgpu_ib_free(adev, ib);
   1080 		kfree(ib);
   1081 	}
   1082 	return 0;
   1083 error_free:
   1084 	amdgpu_ib_free(adev, ib);
   1085 	kfree(ib);
   1086 	return r;
   1087 }
   1088 
   1089 #if defined(CONFIG_DEBUG_FS)
   1090 
   1091 static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
   1092 {
   1093 	struct drm_info_node *node = (struct drm_info_node *)m->private;
   1094 	unsigned ttm_pl = *(int *)node->info_ent->data;
   1095 	struct drm_device *dev = node->minor->dev;
   1096 	struct amdgpu_device *adev = dev->dev_private;
   1097 	struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
   1098 	int ret;
   1099 	struct ttm_bo_global *glob = adev->mman.bdev.glob;
   1100 
   1101 	spin_lock(&glob->lru_lock);
   1102 	ret = drm_mm_dump_table(m, mm);
   1103 	spin_unlock(&glob->lru_lock);
   1104 	if (ttm_pl == TTM_PL_VRAM)
   1105 		seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
   1106 			   adev->mman.bdev.man[ttm_pl].size,
   1107 			   (u64)atomic64_read(&adev->vram_usage) >> 20,
   1108 			   (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
   1109 	return ret;
   1110 }
   1111 
   1112 static int ttm_pl_vram = TTM_PL_VRAM;
   1113 static int ttm_pl_tt = TTM_PL_TT;
   1114 
   1115 static struct drm_info_list amdgpu_ttm_debugfs_list[] = {
   1116 	{"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
   1117 	{"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
   1118 	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
   1119 #ifdef CONFIG_SWIOTLB
   1120 	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
   1121 #endif
   1122 };
   1123 
   1124 static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
   1125 				    size_t size, loff_t *pos)
   1126 {
   1127 	struct amdgpu_device *adev = f->f_inode->i_private;
   1128 	ssize_t result = 0;
   1129 	int r;
   1130 
   1131 	if (size & 0x3 || *pos & 0x3)
   1132 		return -EINVAL;
   1133 
   1134 	if (*pos >= adev->mc.mc_vram_size)
   1135 		return -ENXIO;
   1136 
   1137 	while (size) {
   1138 		unsigned long flags;
   1139 		uint32_t value;
   1140 
   1141 		if (*pos >= adev->mc.mc_vram_size)
   1142 			return result;
   1143 
   1144 		spin_lock_irqsave(&adev->mmio_idx_lock, flags);
   1145 		WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
   1146 		WREG32(mmMM_INDEX_HI, *pos >> 31);
   1147 		value = RREG32(mmMM_DATA);
   1148 		spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
   1149 
   1150 		r = put_user(value, (uint32_t *)buf);
   1151 		if (r)
   1152 			return r;
   1153 
   1154 		result += 4;
   1155 		buf += 4;
   1156 		*pos += 4;
   1157 		size -= 4;
   1158 	}
   1159 
   1160 	return result;
   1161 }
   1162 
   1163 static const struct file_operations amdgpu_ttm_vram_fops = {
   1164 	.owner = THIS_MODULE,
   1165 	.read = amdgpu_ttm_vram_read,
   1166 	.llseek = default_llseek
   1167 };
   1168 
   1169 static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
   1170 				   size_t size, loff_t *pos)
   1171 {
   1172 	struct amdgpu_device *adev = f->f_inode->i_private;
   1173 	ssize_t result = 0;
   1174 	int r;
   1175 
   1176 	while (size) {
   1177 		loff_t p = *pos / PAGE_SIZE;
   1178 		unsigned off = *pos & ~PAGE_MASK;
   1179 		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
   1180 		struct page *page;
   1181 		void *ptr;
   1182 
   1183 		if (p >= adev->gart.num_cpu_pages)
   1184 			return result;
   1185 
   1186 		page = adev->gart.pages[p];
   1187 		if (page) {
   1188 			ptr = kmap(page);
   1189 			ptr += off;
   1190 
   1191 			r = copy_to_user(buf, ptr, cur_size);
   1192 			kunmap(adev->gart.pages[p]);
   1193 		} else
   1194 			r = clear_user(buf, cur_size);
   1195 
   1196 		if (r)
   1197 			return -EFAULT;
   1198 
   1199 		result += cur_size;
   1200 		buf += cur_size;
   1201 		*pos += cur_size;
   1202 		size -= cur_size;
   1203 	}
   1204 
   1205 	return result;
   1206 }
   1207 
   1208 static const struct file_operations amdgpu_ttm_gtt_fops = {
   1209 	.owner = THIS_MODULE,
   1210 	.read = amdgpu_ttm_gtt_read,
   1211 	.llseek = default_llseek
   1212 };
   1213 
   1214 #endif
   1215 
   1216 static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
   1217 {
   1218 #if defined(CONFIG_DEBUG_FS)
   1219 	unsigned count;
   1220 
   1221 	struct drm_minor *minor = adev->ddev->primary;
   1222 	struct dentry *ent, *root = minor->debugfs_root;
   1223 
   1224 	ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
   1225 				  adev, &amdgpu_ttm_vram_fops);
   1226 	if (IS_ERR(ent))
   1227 		return PTR_ERR(ent);
   1228 	i_size_write(ent->d_inode, adev->mc.mc_vram_size);
   1229 	adev->mman.vram = ent;
   1230 
   1231 	ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
   1232 				  adev, &amdgpu_ttm_gtt_fops);
   1233 	if (IS_ERR(ent))
   1234 		return PTR_ERR(ent);
   1235 	i_size_write(ent->d_inode, adev->mc.gtt_size);
   1236 	adev->mman.gtt = ent;
   1237 
   1238 	count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
   1239 
   1240 #ifdef CONFIG_SWIOTLB
   1241 	if (!swiotlb_nr_tbl())
   1242 		--count;
   1243 #endif
   1244 
   1245 	return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
   1246 #else
   1247 
   1248 	return 0;
   1249 #endif
   1250 }
   1251 
   1252 static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
   1253 {
   1254 #if defined(CONFIG_DEBUG_FS)
   1255 
   1256 	debugfs_remove(adev->mman.vram);
   1257 	adev->mman.vram = NULL;
   1258 
   1259 	debugfs_remove(adev->mman.gtt);
   1260 	adev->mman.gtt = NULL;
   1261 #endif
   1262 }
   1263