1 1.5 riastrad /* $NetBSD: amdgpu_ttm.h,v 1.5 2021/12/19 12:21:29 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2016 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad */ 25 1.1 riastrad 26 1.1 riastrad #ifndef __AMDGPU_TTM_H__ 27 1.1 riastrad #define __AMDGPU_TTM_H__ 28 1.1 riastrad 29 1.1 riastrad #include "amdgpu.h" 30 1.1 riastrad #include <drm/gpu_scheduler.h> 31 1.1 riastrad 32 1.1 riastrad #define AMDGPU_PL_GDS (TTM_PL_PRIV + 0) 33 1.1 riastrad #define AMDGPU_PL_GWS (TTM_PL_PRIV + 1) 34 1.1 riastrad #define AMDGPU_PL_OA (TTM_PL_PRIV + 2) 35 1.1 riastrad 36 1.1 riastrad #define AMDGPU_PL_FLAG_GDS (TTM_PL_FLAG_PRIV << 0) 37 1.1 riastrad #define AMDGPU_PL_FLAG_GWS (TTM_PL_FLAG_PRIV << 1) 38 1.1 riastrad #define AMDGPU_PL_FLAG_OA (TTM_PL_FLAG_PRIV << 2) 39 1.1 riastrad 40 1.1 riastrad #define AMDGPU_GTT_MAX_TRANSFER_SIZE 512 41 1.1 riastrad #define AMDGPU_GTT_NUM_TRANSFER_WINDOWS 2 42 1.1 riastrad 43 1.1 riastrad #define AMDGPU_POISON 0xd0bed0be 44 1.1 riastrad 45 1.3 riastrad #ifdef __NetBSD__ 46 1.3 riastrad # define __amdgpu_aperture_iomem 47 1.3 riastrad # define __iomem __amdgpu_aperture_iomem 48 1.3 riastrad #endif 49 1.3 riastrad 50 1.1 riastrad struct amdgpu_mman { 51 1.1 riastrad struct ttm_bo_device bdev; 52 1.1 riastrad bool mem_global_referenced; 53 1.1 riastrad bool initialized; 54 1.5 riastrad #ifdef __NetBSD__ 55 1.5 riastrad bus_space_handle_t aper_base_handle; 56 1.5 riastrad void *aper_base_kaddr; 57 1.5 riastrad #else 58 1.1 riastrad void __iomem *aper_base_kaddr; 59 1.5 riastrad #endif 60 1.1 riastrad 61 1.1 riastrad #if defined(CONFIG_DEBUG_FS) 62 1.1 riastrad struct dentry *debugfs_entries[8]; 63 1.1 riastrad #endif 64 1.1 riastrad 65 1.1 riastrad /* buffer handling */ 66 1.1 riastrad const struct amdgpu_buffer_funcs *buffer_funcs; 67 1.1 riastrad struct amdgpu_ring *buffer_funcs_ring; 68 1.1 riastrad bool buffer_funcs_enabled; 69 1.1 riastrad 70 1.1 riastrad struct mutex gtt_window_lock; 71 1.1 riastrad /* Scheduler entity for buffer moves */ 72 1.1 riastrad struct drm_sched_entity entity; 73 1.1 riastrad }; 74 1.1 riastrad 75 1.3 riastrad #ifdef __NetBSD__ 76 1.3 riastrad # undef __iomem 77 1.3 riastrad #endif 78 1.3 riastrad 79 1.1 riastrad struct amdgpu_copy_mem { 80 1.1 riastrad struct ttm_buffer_object *bo; 81 1.1 riastrad struct ttm_mem_reg *mem; 82 1.1 riastrad unsigned long offset; 83 1.1 riastrad }; 84 1.1 riastrad 85 1.1 riastrad extern const struct ttm_mem_type_manager_func amdgpu_gtt_mgr_func; 86 1.1 riastrad extern const struct ttm_mem_type_manager_func amdgpu_vram_mgr_func; 87 1.1 riastrad 88 1.1 riastrad bool amdgpu_gtt_mgr_has_gart_addr(struct ttm_mem_reg *mem); 89 1.1 riastrad uint64_t amdgpu_gtt_mgr_usage(struct ttm_mem_type_manager *man); 90 1.1 riastrad int amdgpu_gtt_mgr_recover(struct ttm_mem_type_manager *man); 91 1.1 riastrad 92 1.1 riastrad u64 amdgpu_vram_mgr_bo_visible_size(struct amdgpu_bo *bo); 93 1.1 riastrad uint64_t amdgpu_vram_mgr_usage(struct ttm_mem_type_manager *man); 94 1.1 riastrad uint64_t amdgpu_vram_mgr_vis_usage(struct ttm_mem_type_manager *man); 95 1.1 riastrad 96 1.1 riastrad int amdgpu_ttm_init(struct amdgpu_device *adev); 97 1.1 riastrad void amdgpu_ttm_late_init(struct amdgpu_device *adev); 98 1.1 riastrad void amdgpu_ttm_fini(struct amdgpu_device *adev); 99 1.1 riastrad void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, 100 1.1 riastrad bool enable); 101 1.1 riastrad 102 1.1 riastrad int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset, 103 1.1 riastrad uint64_t dst_offset, uint32_t byte_count, 104 1.1 riastrad struct dma_resv *resv, 105 1.1 riastrad struct dma_fence **fence, bool direct_submit, 106 1.1 riastrad bool vm_needs_flush); 107 1.1 riastrad int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev, 108 1.1 riastrad struct amdgpu_copy_mem *src, 109 1.1 riastrad struct amdgpu_copy_mem *dst, 110 1.1 riastrad uint64_t size, 111 1.1 riastrad struct dma_resv *resv, 112 1.1 riastrad struct dma_fence **f); 113 1.1 riastrad int amdgpu_fill_buffer(struct amdgpu_bo *bo, 114 1.1 riastrad uint32_t src_data, 115 1.1 riastrad struct dma_resv *resv, 116 1.1 riastrad struct dma_fence **fence); 117 1.1 riastrad 118 1.3 riastrad #ifdef __NetBSD__ 119 1.3 riastrad int amdgpu_mmap_object(struct drm_device *, off_t, size_t, vm_prot_t, 120 1.3 riastrad struct uvm_object **, voff_t *, struct file *); 121 1.3 riastrad #else 122 1.1 riastrad int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma); 123 1.3 riastrad #endif 124 1.1 riastrad int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo); 125 1.1 riastrad int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo); 126 1.1 riastrad 127 1.1 riastrad #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR) 128 1.1 riastrad int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages); 129 1.1 riastrad bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm); 130 1.1 riastrad #else 131 1.1 riastrad static inline int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, 132 1.1 riastrad struct page **pages) 133 1.1 riastrad { 134 1.1 riastrad return -EPERM; 135 1.1 riastrad } 136 1.1 riastrad static inline bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm) 137 1.1 riastrad { 138 1.1 riastrad return false; 139 1.1 riastrad } 140 1.1 riastrad #endif 141 1.1 riastrad 142 1.1 riastrad void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages); 143 1.1 riastrad int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, 144 1.1 riastrad uint32_t flags); 145 1.1 riastrad bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm); 146 1.4 riastrad #ifdef __NetBSD__ 147 1.4 riastrad struct vmspace *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm); 148 1.4 riastrad #else 149 1.1 riastrad struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm); 150 1.4 riastrad #endif 151 1.1 riastrad bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start, 152 1.1 riastrad unsigned long end); 153 1.1 riastrad bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm, 154 1.1 riastrad int *last_invalidated); 155 1.1 riastrad bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm); 156 1.1 riastrad bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm); 157 1.1 riastrad uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem); 158 1.1 riastrad uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, 159 1.1 riastrad struct ttm_mem_reg *mem); 160 1.1 riastrad 161 1.1 riastrad #endif 162