amdgpu_ttm.h revision 1.3 1 /* $NetBSD: amdgpu_ttm.h,v 1.3 2021/12/19 10:59:01 riastradh Exp $ */
2
3 /*
4 * Copyright 2016 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 */
25
26 #ifndef __AMDGPU_TTM_H__
27 #define __AMDGPU_TTM_H__
28
29 #include "amdgpu.h"
30 #include <drm/gpu_scheduler.h>
31
32 #define AMDGPU_PL_GDS (TTM_PL_PRIV + 0)
33 #define AMDGPU_PL_GWS (TTM_PL_PRIV + 1)
34 #define AMDGPU_PL_OA (TTM_PL_PRIV + 2)
35
36 #define AMDGPU_PL_FLAG_GDS (TTM_PL_FLAG_PRIV << 0)
37 #define AMDGPU_PL_FLAG_GWS (TTM_PL_FLAG_PRIV << 1)
38 #define AMDGPU_PL_FLAG_OA (TTM_PL_FLAG_PRIV << 2)
39
40 #define AMDGPU_GTT_MAX_TRANSFER_SIZE 512
41 #define AMDGPU_GTT_NUM_TRANSFER_WINDOWS 2
42
43 #define AMDGPU_POISON 0xd0bed0be
44
45 #ifdef __NetBSD__
46 # define __amdgpu_aperture_iomem
47 # define __iomem __amdgpu_aperture_iomem
48 #endif
49
50 struct amdgpu_mman {
51 struct ttm_bo_device bdev;
52 bool mem_global_referenced;
53 bool initialized;
54 void __iomem *aper_base_kaddr;
55
56 #if defined(CONFIG_DEBUG_FS)
57 struct dentry *debugfs_entries[8];
58 #endif
59
60 /* buffer handling */
61 const struct amdgpu_buffer_funcs *buffer_funcs;
62 struct amdgpu_ring *buffer_funcs_ring;
63 bool buffer_funcs_enabled;
64
65 struct mutex gtt_window_lock;
66 /* Scheduler entity for buffer moves */
67 struct drm_sched_entity entity;
68 };
69
70 #ifdef __NetBSD__
71 # undef __iomem
72 #endif
73
74 struct amdgpu_copy_mem {
75 struct ttm_buffer_object *bo;
76 struct ttm_mem_reg *mem;
77 unsigned long offset;
78 };
79
80 extern const struct ttm_mem_type_manager_func amdgpu_gtt_mgr_func;
81 extern const struct ttm_mem_type_manager_func amdgpu_vram_mgr_func;
82
83 bool amdgpu_gtt_mgr_has_gart_addr(struct ttm_mem_reg *mem);
84 uint64_t amdgpu_gtt_mgr_usage(struct ttm_mem_type_manager *man);
85 int amdgpu_gtt_mgr_recover(struct ttm_mem_type_manager *man);
86
87 u64 amdgpu_vram_mgr_bo_visible_size(struct amdgpu_bo *bo);
88 uint64_t amdgpu_vram_mgr_usage(struct ttm_mem_type_manager *man);
89 uint64_t amdgpu_vram_mgr_vis_usage(struct ttm_mem_type_manager *man);
90
91 int amdgpu_ttm_init(struct amdgpu_device *adev);
92 void amdgpu_ttm_late_init(struct amdgpu_device *adev);
93 void amdgpu_ttm_fini(struct amdgpu_device *adev);
94 void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev,
95 bool enable);
96
97 int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
98 uint64_t dst_offset, uint32_t byte_count,
99 struct dma_resv *resv,
100 struct dma_fence **fence, bool direct_submit,
101 bool vm_needs_flush);
102 int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
103 struct amdgpu_copy_mem *src,
104 struct amdgpu_copy_mem *dst,
105 uint64_t size,
106 struct dma_resv *resv,
107 struct dma_fence **f);
108 int amdgpu_fill_buffer(struct amdgpu_bo *bo,
109 uint32_t src_data,
110 struct dma_resv *resv,
111 struct dma_fence **fence);
112
113 #ifdef __NetBSD__
114 int amdgpu_mmap_object(struct drm_device *, off_t, size_t, vm_prot_t,
115 struct uvm_object **, voff_t *, struct file *);
116 #else
117 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
118 #endif
119 int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo);
120 int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo);
121
122 #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
123 int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages);
124 bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm);
125 #else
126 static inline int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo,
127 struct page **pages)
128 {
129 return -EPERM;
130 }
131 static inline bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
132 {
133 return false;
134 }
135 #endif
136
137 void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages);
138 int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
139 uint32_t flags);
140 bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
141 struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
142 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
143 unsigned long end);
144 bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
145 int *last_invalidated);
146 bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm);
147 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
148 uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem);
149 uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
150 struct ttm_mem_reg *mem);
151
152 #endif
153