1 1.1 riastrad /* $NetBSD: mxgpu_ai.h,v 1.2 2021/12/18 23:44:59 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2014 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad */ 25 1.1 riastrad 26 1.1 riastrad #ifndef __MXGPU_AI_H__ 27 1.1 riastrad #define __MXGPU_AI_H__ 28 1.1 riastrad 29 1.1 riastrad #define AI_MAILBOX_POLL_ACK_TIMEDOUT 500 30 1.1 riastrad #define AI_MAILBOX_POLL_MSG_TIMEDOUT 12000 31 1.1 riastrad #define AI_MAILBOX_POLL_FLR_TIMEDOUT 500 32 1.1 riastrad 33 1.1 riastrad enum idh_request { 34 1.1 riastrad IDH_REQ_GPU_INIT_ACCESS = 1, 35 1.1 riastrad IDH_REL_GPU_INIT_ACCESS, 36 1.1 riastrad IDH_REQ_GPU_FINI_ACCESS, 37 1.1 riastrad IDH_REL_GPU_FINI_ACCESS, 38 1.1 riastrad IDH_REQ_GPU_RESET_ACCESS, 39 1.1 riastrad 40 1.1 riastrad IDH_LOG_VF_ERROR = 200, 41 1.1 riastrad }; 42 1.1 riastrad 43 1.1 riastrad enum idh_event { 44 1.1 riastrad IDH_CLR_MSG_BUF = 0, 45 1.1 riastrad IDH_READY_TO_ACCESS_GPU, 46 1.1 riastrad IDH_FLR_NOTIFICATION, 47 1.1 riastrad IDH_FLR_NOTIFICATION_CMPL, 48 1.1 riastrad IDH_SUCCESS, 49 1.1 riastrad IDH_FAIL, 50 1.1 riastrad IDH_QUERY_ALIVE, 51 1.1 riastrad IDH_EVENT_MAX 52 1.1 riastrad }; 53 1.1 riastrad 54 1.1 riastrad extern const struct amdgpu_virt_ops xgpu_ai_virt_ops; 55 1.1 riastrad 56 1.1 riastrad void xgpu_ai_mailbox_set_irq_funcs(struct amdgpu_device *adev); 57 1.1 riastrad int xgpu_ai_mailbox_add_irq_id(struct amdgpu_device *adev); 58 1.1 riastrad int xgpu_ai_mailbox_get_irq(struct amdgpu_device *adev); 59 1.1 riastrad void xgpu_ai_mailbox_put_irq(struct amdgpu_device *adev); 60 1.1 riastrad 61 1.1 riastrad #define AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL) * 4 62 1.1 riastrad #define AI_MAIBOX_CONTROL_RCV_OFFSET_BYTE SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL) * 4 + 1 63 1.1 riastrad 64 1.1 riastrad #endif 65