1 1.1 riastrad /* $NetBSD: sid.h,v 1.2 2021/12/18 23:44:59 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2011 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad * Authors: Alex Deucher 25 1.1 riastrad */ 26 1.1 riastrad #ifndef SI_H 27 1.1 riastrad #define SI_H 28 1.1 riastrad 29 1.1 riastrad #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2 30 1.1 riastrad 31 1.1 riastrad #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 32 1.1 riastrad #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 33 1.1 riastrad #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001 34 1.1 riastrad 35 1.1 riastrad #define SI_MAX_SH_GPRS 256 36 1.1 riastrad #define SI_MAX_TEMP_GPRS 16 37 1.1 riastrad #define SI_MAX_SH_THREADS 256 38 1.1 riastrad #define SI_MAX_SH_STACK_ENTRIES 4096 39 1.1 riastrad #define SI_MAX_FRC_EOV_CNT 16384 40 1.1 riastrad #define SI_MAX_BACKENDS 8 41 1.1 riastrad #define SI_MAX_BACKENDS_MASK 0xFF 42 1.1 riastrad #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 43 1.1 riastrad #define SI_MAX_SIMDS 12 44 1.1 riastrad #define SI_MAX_SIMDS_MASK 0x0FFF 45 1.1 riastrad #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 46 1.1 riastrad #define SI_MAX_PIPES 8 47 1.1 riastrad #define SI_MAX_PIPES_MASK 0xFF 48 1.1 riastrad #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 49 1.1 riastrad #define SI_MAX_LDS_NUM 0xFFFF 50 1.1 riastrad #define SI_MAX_TCC 16 51 1.1 riastrad #define SI_MAX_TCC_MASK 0xFFFF 52 1.1 riastrad 53 1.1 riastrad #define AMDGPU_NUM_OF_VMIDS 8 54 1.1 riastrad 55 1.1 riastrad /* SMC IND accessor regs */ 56 1.1 riastrad #define SMC_IND_INDEX_0 0x80 57 1.1 riastrad #define SMC_IND_DATA_0 0x81 58 1.1 riastrad 59 1.1 riastrad #define SMC_IND_ACCESS_CNTL 0x8A 60 1.1 riastrad # define AUTO_INCREMENT_IND_0 (1 << 0) 61 1.1 riastrad #define SMC_MESSAGE_0 0x8B 62 1.1 riastrad #define SMC_RESP_0 0x8C 63 1.1 riastrad 64 1.1 riastrad /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */ 65 1.1 riastrad #define SMC_CG_IND_START 0xc0030000 66 1.1 riastrad #define SMC_CG_IND_END 0xc0040000 67 1.1 riastrad 68 1.1 riastrad #define CG_CGTT_LOCAL_0 0x400 69 1.1 riastrad #define CG_CGTT_LOCAL_1 0x401 70 1.1 riastrad 71 1.1 riastrad /* SMC IND registers */ 72 1.1 riastrad #define SMC_SYSCON_RESET_CNTL 0x80000000 73 1.1 riastrad # define RST_REG (1 << 0) 74 1.1 riastrad #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004 75 1.1 riastrad # define CK_DISABLE (1 << 0) 76 1.1 riastrad # define CKEN (1 << 24) 77 1.1 riastrad 78 1.1 riastrad #define VGA_HDP_CONTROL 0xCA 79 1.1 riastrad #define VGA_MEMORY_DISABLE (1 << 4) 80 1.1 riastrad 81 1.1 riastrad #define DCCG_DISP_SLOW_SELECT_REG 0x13F 82 1.1 riastrad #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 83 1.1 riastrad #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 84 1.1 riastrad #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 85 1.1 riastrad #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 86 1.1 riastrad #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 87 1.1 riastrad #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 88 1.1 riastrad 89 1.1 riastrad #define CG_SPLL_FUNC_CNTL 0x180 90 1.1 riastrad #define SPLL_RESET (1 << 0) 91 1.1 riastrad #define SPLL_SLEEP (1 << 1) 92 1.1 riastrad #define SPLL_BYPASS_EN (1 << 3) 93 1.1 riastrad #define SPLL_REF_DIV(x) ((x) << 4) 94 1.1 riastrad #define SPLL_REF_DIV_MASK (0x3f << 4) 95 1.1 riastrad #define SPLL_PDIV_A(x) ((x) << 20) 96 1.1 riastrad #define SPLL_PDIV_A_MASK (0x7f << 20) 97 1.1 riastrad #define SPLL_PDIV_A_SHIFT 20 98 1.1 riastrad #define CG_SPLL_FUNC_CNTL_2 0x181 99 1.1 riastrad #define SCLK_MUX_SEL(x) ((x) << 0) 100 1.1 riastrad #define SCLK_MUX_SEL_MASK (0x1ff << 0) 101 1.1 riastrad #define SPLL_CTLREQ_CHG (1 << 23) 102 1.1 riastrad #define SCLK_MUX_UPDATE (1 << 26) 103 1.1 riastrad #define CG_SPLL_FUNC_CNTL_3 0x182 104 1.1 riastrad #define SPLL_FB_DIV(x) ((x) << 0) 105 1.1 riastrad #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 106 1.1 riastrad #define SPLL_FB_DIV_SHIFT 0 107 1.1 riastrad #define SPLL_DITHEN (1 << 28) 108 1.1 riastrad #define CG_SPLL_FUNC_CNTL_4 0x183 109 1.1 riastrad 110 1.1 riastrad #define SPLL_STATUS 0x185 111 1.1 riastrad #define SPLL_CHG_STATUS (1 << 1) 112 1.1 riastrad #define SPLL_CNTL_MODE 0x186 113 1.1 riastrad #define SPLL_SW_DIR_CONTROL (1 << 0) 114 1.1 riastrad # define SPLL_REFCLK_SEL(x) ((x) << 26) 115 1.1 riastrad # define SPLL_REFCLK_SEL_MASK (3 << 26) 116 1.1 riastrad 117 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM 0x188 118 1.1 riastrad #define SSEN (1 << 0) 119 1.1 riastrad #define CLK_S(x) ((x) << 4) 120 1.1 riastrad #define CLK_S_MASK (0xfff << 4) 121 1.1 riastrad #define CLK_S_SHIFT 4 122 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM_2 0x189 123 1.1 riastrad #define CLK_V(x) ((x) << 0) 124 1.1 riastrad #define CLK_V_MASK (0x3ffffff << 0) 125 1.1 riastrad #define CLK_V_SHIFT 0 126 1.1 riastrad 127 1.1 riastrad #define CG_SPLL_AUTOSCALE_CNTL 0x18b 128 1.1 riastrad # define AUTOSCALE_ON_SS_CLEAR (1 << 9) 129 1.1 riastrad 130 1.1 riastrad /* discrete uvd clocks */ 131 1.1 riastrad #define CG_UPLL_FUNC_CNTL 0x18d 132 1.1 riastrad # define UPLL_RESET_MASK 0x00000001 133 1.1 riastrad # define UPLL_SLEEP_MASK 0x00000002 134 1.1 riastrad # define UPLL_BYPASS_EN_MASK 0x00000004 135 1.1 riastrad # define UPLL_CTLREQ_MASK 0x00000008 136 1.1 riastrad # define UPLL_VCO_MODE_MASK 0x00000600 137 1.1 riastrad # define UPLL_REF_DIV_MASK 0x003F0000 138 1.1 riastrad # define UPLL_CTLACK_MASK 0x40000000 139 1.1 riastrad # define UPLL_CTLACK2_MASK 0x80000000 140 1.1 riastrad #define CG_UPLL_FUNC_CNTL_2 0x18e 141 1.1 riastrad # define UPLL_PDIV_A(x) ((x) << 0) 142 1.1 riastrad # define UPLL_PDIV_A_MASK 0x0000007F 143 1.1 riastrad # define UPLL_PDIV_B(x) ((x) << 8) 144 1.1 riastrad # define UPLL_PDIV_B_MASK 0x00007F00 145 1.1 riastrad # define VCLK_SRC_SEL(x) ((x) << 20) 146 1.1 riastrad # define VCLK_SRC_SEL_MASK 0x01F00000 147 1.1 riastrad # define DCLK_SRC_SEL(x) ((x) << 25) 148 1.1 riastrad # define DCLK_SRC_SEL_MASK 0x3E000000 149 1.1 riastrad #define CG_UPLL_FUNC_CNTL_3 0x18f 150 1.1 riastrad # define UPLL_FB_DIV(x) ((x) << 0) 151 1.1 riastrad # define UPLL_FB_DIV_MASK 0x01FFFFFF 152 1.1 riastrad #define CG_UPLL_FUNC_CNTL_4 0x191 153 1.1 riastrad # define UPLL_SPARE_ISPARE9 0x00020000 154 1.1 riastrad #define CG_UPLL_FUNC_CNTL_5 0x192 155 1.1 riastrad # define RESET_ANTI_MUX_MASK 0x00000200 156 1.1 riastrad #define CG_UPLL_SPREAD_SPECTRUM 0x194 157 1.1 riastrad # define SSEN_MASK 0x00000001 158 1.1 riastrad 159 1.1 riastrad #define MPLL_BYPASSCLK_SEL 0x197 160 1.1 riastrad # define MPLL_CLKOUT_SEL(x) ((x) << 8) 161 1.1 riastrad # define MPLL_CLKOUT_SEL_MASK 0xFF00 162 1.1 riastrad 163 1.1 riastrad #define CG_CLKPIN_CNTL 0x198 164 1.1 riastrad # define XTALIN_DIVIDE (1 << 1) 165 1.1 riastrad # define BCLK_AS_XCLK (1 << 2) 166 1.1 riastrad #define CG_CLKPIN_CNTL_2 0x199 167 1.1 riastrad # define FORCE_BIF_REFCLK_EN (1 << 3) 168 1.1 riastrad # define MUX_TCLK_TO_XCLK (1 << 8) 169 1.1 riastrad 170 1.1 riastrad #define THM_CLK_CNTL 0x19b 171 1.1 riastrad # define CMON_CLK_SEL(x) ((x) << 0) 172 1.1 riastrad # define CMON_CLK_SEL_MASK 0xFF 173 1.1 riastrad # define TMON_CLK_SEL(x) ((x) << 8) 174 1.1 riastrad # define TMON_CLK_SEL_MASK 0xFF00 175 1.1 riastrad #define MISC_CLK_CNTL 0x19c 176 1.1 riastrad # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0) 177 1.1 riastrad # define DEEP_SLEEP_CLK_SEL_MASK 0xFF 178 1.1 riastrad # define ZCLK_SEL(x) ((x) << 8) 179 1.1 riastrad # define ZCLK_SEL_MASK 0xFF00 180 1.1 riastrad 181 1.1 riastrad #define CG_THERMAL_CTRL 0x1c0 182 1.1 riastrad #define DPM_EVENT_SRC(x) ((x) << 0) 183 1.1 riastrad #define DPM_EVENT_SRC_MASK (7 << 0) 184 1.1 riastrad #define DIG_THERM_DPM(x) ((x) << 14) 185 1.1 riastrad #define DIG_THERM_DPM_MASK 0x003FC000 186 1.1 riastrad #define DIG_THERM_DPM_SHIFT 14 187 1.1 riastrad #define CG_THERMAL_STATUS 0x1c1 188 1.1 riastrad #define FDO_PWM_DUTY(x) ((x) << 9) 189 1.1 riastrad #define FDO_PWM_DUTY_MASK (0xff << 9) 190 1.1 riastrad #define FDO_PWM_DUTY_SHIFT 9 191 1.1 riastrad #define CG_THERMAL_INT 0x1c2 192 1.1 riastrad #define DIG_THERM_INTH(x) ((x) << 8) 193 1.1 riastrad #define DIG_THERM_INTH_MASK 0x0000FF00 194 1.1 riastrad #define DIG_THERM_INTH_SHIFT 8 195 1.1 riastrad #define DIG_THERM_INTL(x) ((x) << 16) 196 1.1 riastrad #define DIG_THERM_INTL_MASK 0x00FF0000 197 1.1 riastrad #define DIG_THERM_INTL_SHIFT 16 198 1.1 riastrad #define THERM_INT_MASK_HIGH (1 << 24) 199 1.1 riastrad #define THERM_INT_MASK_LOW (1 << 25) 200 1.1 riastrad 201 1.1 riastrad #define CG_MULT_THERMAL_CTRL 0x1c4 202 1.1 riastrad #define TEMP_SEL(x) ((x) << 20) 203 1.1 riastrad #define TEMP_SEL_MASK (0xff << 20) 204 1.1 riastrad #define TEMP_SEL_SHIFT 20 205 1.1 riastrad #define CG_MULT_THERMAL_STATUS 0x1c5 206 1.1 riastrad #define ASIC_MAX_TEMP(x) ((x) << 0) 207 1.1 riastrad #define ASIC_MAX_TEMP_MASK 0x000001ff 208 1.1 riastrad #define ASIC_MAX_TEMP_SHIFT 0 209 1.1 riastrad #define CTF_TEMP(x) ((x) << 9) 210 1.1 riastrad #define CTF_TEMP_MASK 0x0003fe00 211 1.1 riastrad #define CTF_TEMP_SHIFT 9 212 1.1 riastrad 213 1.1 riastrad #define CG_FDO_CTRL0 0x1d5 214 1.1 riastrad #define FDO_STATIC_DUTY(x) ((x) << 0) 215 1.1 riastrad #define FDO_STATIC_DUTY_MASK 0x000000FF 216 1.1 riastrad #define FDO_STATIC_DUTY_SHIFT 0 217 1.1 riastrad #define CG_FDO_CTRL1 0x1d6 218 1.1 riastrad #define FMAX_DUTY100(x) ((x) << 0) 219 1.1 riastrad #define FMAX_DUTY100_MASK 0x000000FF 220 1.1 riastrad #define FMAX_DUTY100_SHIFT 0 221 1.1 riastrad #define CG_FDO_CTRL2 0x1d7 222 1.1 riastrad #define TMIN(x) ((x) << 0) 223 1.1 riastrad #define TMIN_MASK 0x000000FF 224 1.1 riastrad #define TMIN_SHIFT 0 225 1.1 riastrad #define FDO_PWM_MODE(x) ((x) << 11) 226 1.1 riastrad #define FDO_PWM_MODE_MASK (7 << 11) 227 1.1 riastrad #define FDO_PWM_MODE_SHIFT 11 228 1.1 riastrad #define TACH_PWM_RESP_RATE(x) ((x) << 25) 229 1.1 riastrad #define TACH_PWM_RESP_RATE_MASK (0x7f << 25) 230 1.1 riastrad #define TACH_PWM_RESP_RATE_SHIFT 25 231 1.1 riastrad 232 1.1 riastrad #define CG_TACH_CTRL 0x1dc 233 1.1 riastrad # define EDGE_PER_REV(x) ((x) << 0) 234 1.1 riastrad # define EDGE_PER_REV_MASK (0x7 << 0) 235 1.1 riastrad # define EDGE_PER_REV_SHIFT 0 236 1.1 riastrad # define TARGET_PERIOD(x) ((x) << 3) 237 1.1 riastrad # define TARGET_PERIOD_MASK 0xfffffff8 238 1.1 riastrad # define TARGET_PERIOD_SHIFT 3 239 1.1 riastrad #define CG_TACH_STATUS 0x1dd 240 1.1 riastrad # define TACH_PERIOD(x) ((x) << 0) 241 1.1 riastrad # define TACH_PERIOD_MASK 0xffffffff 242 1.1 riastrad # define TACH_PERIOD_SHIFT 0 243 1.1 riastrad 244 1.1 riastrad #define GENERAL_PWRMGT 0x1e0 245 1.1 riastrad # define GLOBAL_PWRMGT_EN (1 << 0) 246 1.1 riastrad # define STATIC_PM_EN (1 << 1) 247 1.1 riastrad # define THERMAL_PROTECTION_DIS (1 << 2) 248 1.1 riastrad # define THERMAL_PROTECTION_TYPE (1 << 3) 249 1.1 riastrad # define SW_SMIO_INDEX(x) ((x) << 6) 250 1.1 riastrad # define SW_SMIO_INDEX_MASK (1 << 6) 251 1.1 riastrad # define SW_SMIO_INDEX_SHIFT 6 252 1.1 riastrad # define VOLT_PWRMGT_EN (1 << 10) 253 1.1 riastrad # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 254 1.1 riastrad #define CG_TPC 0x1e1 255 1.1 riastrad #define SCLK_PWRMGT_CNTL 0x1e2 256 1.1 riastrad # define SCLK_PWRMGT_OFF (1 << 0) 257 1.1 riastrad # define SCLK_LOW_D1 (1 << 1) 258 1.1 riastrad # define FIR_RESET (1 << 4) 259 1.1 riastrad # define FIR_FORCE_TREND_SEL (1 << 5) 260 1.1 riastrad # define FIR_TREND_MODE (1 << 6) 261 1.1 riastrad # define DYN_GFX_CLK_OFF_EN (1 << 7) 262 1.1 riastrad # define GFX_CLK_FORCE_ON (1 << 8) 263 1.1 riastrad # define GFX_CLK_REQUEST_OFF (1 << 9) 264 1.1 riastrad # define GFX_CLK_FORCE_OFF (1 << 10) 265 1.1 riastrad # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 266 1.1 riastrad # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 267 1.1 riastrad # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 268 1.1 riastrad # define DYN_LIGHT_SLEEP_EN (1 << 14) 269 1.1 riastrad 270 1.1 riastrad #define TARGET_AND_CURRENT_PROFILE_INDEX 0x1e6 271 1.1 riastrad # define CURRENT_STATE_INDEX_MASK (0xf << 4) 272 1.1 riastrad # define CURRENT_STATE_INDEX_SHIFT 4 273 1.1 riastrad 274 1.1 riastrad #define CG_FTV 0x1ef 275 1.1 riastrad 276 1.1 riastrad #define CG_FFCT_0 0x1f0 277 1.1 riastrad # define UTC_0(x) ((x) << 0) 278 1.1 riastrad # define UTC_0_MASK (0x3ff << 0) 279 1.1 riastrad # define DTC_0(x) ((x) << 10) 280 1.1 riastrad # define DTC_0_MASK (0x3ff << 10) 281 1.1 riastrad 282 1.1 riastrad #define CG_BSP 0x1ff 283 1.1 riastrad # define BSP(x) ((x) << 0) 284 1.1 riastrad # define BSP_MASK (0xffff << 0) 285 1.1 riastrad # define BSU(x) ((x) << 16) 286 1.1 riastrad # define BSU_MASK (0xf << 16) 287 1.1 riastrad #define CG_AT 0x200 288 1.1 riastrad # define CG_R(x) ((x) << 0) 289 1.1 riastrad # define CG_R_MASK (0xffff << 0) 290 1.1 riastrad # define CG_L(x) ((x) << 16) 291 1.1 riastrad # define CG_L_MASK (0xffff << 16) 292 1.1 riastrad 293 1.1 riastrad #define CG_GIT 0x201 294 1.1 riastrad # define CG_GICST(x) ((x) << 0) 295 1.1 riastrad # define CG_GICST_MASK (0xffff << 0) 296 1.1 riastrad # define CG_GIPOT(x) ((x) << 16) 297 1.1 riastrad # define CG_GIPOT_MASK (0xffff << 16) 298 1.1 riastrad 299 1.1 riastrad #define CG_SSP 0x203 300 1.1 riastrad # define SST(x) ((x) << 0) 301 1.1 riastrad # define SST_MASK (0xffff << 0) 302 1.1 riastrad # define SSTU(x) ((x) << 16) 303 1.1 riastrad # define SSTU_MASK (0xf << 16) 304 1.1 riastrad 305 1.1 riastrad #define CG_DISPLAY_GAP_CNTL 0x20a 306 1.1 riastrad # define DISP1_GAP(x) ((x) << 0) 307 1.1 riastrad # define DISP1_GAP_MASK (3 << 0) 308 1.1 riastrad # define DISP2_GAP(x) ((x) << 2) 309 1.1 riastrad # define DISP2_GAP_MASK (3 << 2) 310 1.1 riastrad # define VBI_TIMER_COUNT(x) ((x) << 4) 311 1.1 riastrad # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 312 1.1 riastrad # define VBI_TIMER_UNIT(x) ((x) << 20) 313 1.1 riastrad # define VBI_TIMER_UNIT_MASK (7 << 20) 314 1.1 riastrad # define DISP1_GAP_MCHG(x) ((x) << 24) 315 1.1 riastrad # define DISP1_GAP_MCHG_MASK (3 << 24) 316 1.1 riastrad # define DISP2_GAP_MCHG(x) ((x) << 26) 317 1.1 riastrad # define DISP2_GAP_MCHG_MASK (3 << 26) 318 1.1 riastrad 319 1.1 riastrad #define CG_ULV_CONTROL 0x21e 320 1.1 riastrad #define CG_ULV_PARAMETER 0x21f 321 1.1 riastrad 322 1.1 riastrad #define SMC_SCRATCH0 0x221 323 1.1 riastrad 324 1.1 riastrad #define CG_CAC_CTRL 0x22e 325 1.1 riastrad # define CAC_WINDOW(x) ((x) << 0) 326 1.1 riastrad # define CAC_WINDOW_MASK 0x00ffffff 327 1.1 riastrad 328 1.1 riastrad #define DMIF_ADDR_CONFIG 0x2F5 329 1.1 riastrad 330 1.1 riastrad #define DMIF_ADDR_CALC 0x300 331 1.1 riastrad 332 1.1 riastrad #define PIPE0_DMIF_BUFFER_CONTROL 0x0328 333 1.1 riastrad # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 334 1.1 riastrad # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 335 1.1 riastrad 336 1.1 riastrad #define SRBM_STATUS 0x394 337 1.1 riastrad #define GRBM_RQ_PENDING (1 << 5) 338 1.1 riastrad #define VMC_BUSY (1 << 8) 339 1.1 riastrad #define MCB_BUSY (1 << 9) 340 1.1 riastrad #define MCB_NON_DISPLAY_BUSY (1 << 10) 341 1.1 riastrad #define MCC_BUSY (1 << 11) 342 1.1 riastrad #define MCD_BUSY (1 << 12) 343 1.1 riastrad #define SEM_BUSY (1 << 14) 344 1.1 riastrad #define IH_BUSY (1 << 17) 345 1.1 riastrad 346 1.1 riastrad #define SRBM_SOFT_RESET 0x398 347 1.1 riastrad #define SOFT_RESET_BIF (1 << 1) 348 1.1 riastrad #define SOFT_RESET_DC (1 << 5) 349 1.1 riastrad #define SOFT_RESET_DMA1 (1 << 6) 350 1.1 riastrad #define SOFT_RESET_GRBM (1 << 8) 351 1.1 riastrad #define SOFT_RESET_HDP (1 << 9) 352 1.1 riastrad #define SOFT_RESET_IH (1 << 10) 353 1.1 riastrad #define SOFT_RESET_MC (1 << 11) 354 1.1 riastrad #define SOFT_RESET_ROM (1 << 14) 355 1.1 riastrad #define SOFT_RESET_SEM (1 << 15) 356 1.1 riastrad #define SOFT_RESET_VMC (1 << 17) 357 1.1 riastrad #define SOFT_RESET_DMA (1 << 20) 358 1.1 riastrad #define SOFT_RESET_TST (1 << 21) 359 1.1 riastrad #define SOFT_RESET_REGBB (1 << 22) 360 1.1 riastrad #define SOFT_RESET_ORB (1 << 23) 361 1.1 riastrad 362 1.1 riastrad #define CC_SYS_RB_BACKEND_DISABLE 0x3A0 363 1.1 riastrad #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3A1 364 1.1 riastrad 365 1.1 riastrad #define SRBM_READ_ERROR 0x3A6 366 1.1 riastrad #define SRBM_INT_CNTL 0x3A8 367 1.1 riastrad #define SRBM_INT_ACK 0x3AA 368 1.1 riastrad 369 1.1 riastrad #define SRBM_STATUS2 0x3B1 370 1.1 riastrad #define DMA_BUSY (1 << 5) 371 1.1 riastrad #define DMA1_BUSY (1 << 6) 372 1.1 riastrad 373 1.1 riastrad #define VM_L2_CNTL 0x500 374 1.1 riastrad #define ENABLE_L2_CACHE (1 << 0) 375 1.1 riastrad #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 376 1.1 riastrad #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 377 1.1 riastrad #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 378 1.1 riastrad #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 379 1.1 riastrad #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 380 1.1 riastrad #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 381 1.1 riastrad #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 382 1.1 riastrad #define VM_L2_CNTL2 0x501 383 1.1 riastrad #define INVALIDATE_ALL_L1_TLBS (1 << 0) 384 1.1 riastrad #define INVALIDATE_L2_CACHE (1 << 1) 385 1.1 riastrad #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 386 1.1 riastrad #define INVALIDATE_PTE_AND_PDE_CACHES 0 387 1.1 riastrad #define INVALIDATE_ONLY_PTE_CACHES 1 388 1.1 riastrad #define INVALIDATE_ONLY_PDE_CACHES 2 389 1.1 riastrad #define VM_L2_CNTL3 0x502 390 1.1 riastrad #define BANK_SELECT(x) ((x) << 0) 391 1.1 riastrad #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 392 1.1 riastrad #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 393 1.1 riastrad #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 394 1.1 riastrad #define VM_L2_STATUS 0x503 395 1.1 riastrad #define L2_BUSY (1 << 0) 396 1.1 riastrad #define VM_CONTEXT0_CNTL 0x504 397 1.1 riastrad #define ENABLE_CONTEXT (1 << 0) 398 1.1 riastrad #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 399 1.1 riastrad #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 400 1.1 riastrad #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 401 1.1 riastrad #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 402 1.1 riastrad #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 403 1.1 riastrad #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 404 1.1 riastrad #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 405 1.1 riastrad #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 406 1.1 riastrad #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 407 1.1 riastrad #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 408 1.1 riastrad #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 409 1.1 riastrad #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 410 1.1 riastrad #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 411 1.1 riastrad #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24) 412 1.1 riastrad #define VM_CONTEXT1_CNTL 0x505 413 1.1 riastrad #define VM_CONTEXT0_CNTL2 0x50C 414 1.1 riastrad #define VM_CONTEXT1_CNTL2 0x50D 415 1.1 riastrad #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x50E 416 1.1 riastrad #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x50F 417 1.1 riastrad #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x510 418 1.1 riastrad #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x511 419 1.1 riastrad #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x512 420 1.1 riastrad #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x513 421 1.1 riastrad #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x514 422 1.1 riastrad #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x515 423 1.1 riastrad 424 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x53f 425 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x537 426 1.1 riastrad #define PROTECTIONS_MASK (0xf << 0) 427 1.1 riastrad #define PROTECTIONS_SHIFT 0 428 1.1 riastrad /* bit 0: range 429 1.1 riastrad * bit 1: pde0 430 1.1 riastrad * bit 2: valid 431 1.1 riastrad * bit 3: read 432 1.1 riastrad * bit 4: write 433 1.1 riastrad */ 434 1.1 riastrad #define MEMORY_CLIENT_ID_MASK (0xff << 12) 435 1.1 riastrad #define MEMORY_CLIENT_ID_SHIFT 12 436 1.1 riastrad #define MEMORY_CLIENT_RW_MASK (1 << 24) 437 1.1 riastrad #define MEMORY_CLIENT_RW_SHIFT 24 438 1.1 riastrad #define FAULT_VMID_MASK (0xf << 25) 439 1.1 riastrad #define FAULT_VMID_SHIFT 25 440 1.1 riastrad 441 1.1 riastrad #define VM_INVALIDATE_REQUEST 0x51E 442 1.1 riastrad #define VM_INVALIDATE_RESPONSE 0x51F 443 1.1 riastrad 444 1.1 riastrad #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x546 445 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x547 446 1.1 riastrad 447 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x54F 448 1.1 riastrad #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x550 449 1.1 riastrad #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x551 450 1.1 riastrad #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x552 451 1.1 riastrad #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x553 452 1.1 riastrad #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x554 453 1.1 riastrad #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x555 454 1.1 riastrad #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x556 455 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x557 456 1.1 riastrad #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x558 457 1.1 riastrad 458 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x55F 459 1.1 riastrad #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x560 460 1.1 riastrad 461 1.1 riastrad #define VM_L2_CG 0x570 462 1.1 riastrad #define MC_CG_ENABLE (1 << 18) 463 1.1 riastrad #define MC_LS_ENABLE (1 << 19) 464 1.1 riastrad 465 1.1 riastrad #define MC_SHARED_CHMAP 0x801 466 1.1 riastrad #define NOOFCHAN_SHIFT 12 467 1.1 riastrad #define NOOFCHAN_MASK 0x0000f000 468 1.1 riastrad #define MC_SHARED_CHREMAP 0x802 469 1.1 riastrad 470 1.1 riastrad #define MC_VM_FB_LOCATION 0x809 471 1.1 riastrad #define MC_VM_AGP_TOP 0x80A 472 1.1 riastrad #define MC_VM_AGP_BOT 0x80B 473 1.1 riastrad #define MC_VM_AGP_BASE 0x80C 474 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x80D 475 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x80E 476 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x80F 477 1.1 riastrad 478 1.1 riastrad #define MC_VM_MX_L1_TLB_CNTL 0x819 479 1.1 riastrad #define ENABLE_L1_TLB (1 << 0) 480 1.1 riastrad #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 481 1.1 riastrad #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 482 1.1 riastrad #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 483 1.1 riastrad #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 484 1.1 riastrad #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 485 1.1 riastrad #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 486 1.1 riastrad #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 487 1.1 riastrad 488 1.1 riastrad #define MC_SHARED_BLACKOUT_CNTL 0x82B 489 1.1 riastrad 490 1.1 riastrad #define MC_HUB_MISC_HUB_CG 0x82E 491 1.1 riastrad #define MC_HUB_MISC_VM_CG 0x82F 492 1.1 riastrad 493 1.1 riastrad #define MC_HUB_MISC_SIP_CG 0x830 494 1.1 riastrad 495 1.1 riastrad #define MC_XPB_CLK_GAT 0x91E 496 1.1 riastrad 497 1.1 riastrad #define MC_CITF_MISC_RD_CG 0x992 498 1.1 riastrad #define MC_CITF_MISC_WR_CG 0x993 499 1.1 riastrad #define MC_CITF_MISC_VM_CG 0x994 500 1.1 riastrad 501 1.1 riastrad #define MC_ARB_RAMCFG 0x9D8 502 1.1 riastrad #define NOOFBANK_SHIFT 0 503 1.1 riastrad #define NOOFBANK_MASK 0x00000003 504 1.1 riastrad #define NOOFRANK_SHIFT 2 505 1.1 riastrad #define NOOFRANK_MASK 0x00000004 506 1.1 riastrad #define NOOFROWS_SHIFT 3 507 1.1 riastrad #define NOOFROWS_MASK 0x00000038 508 1.1 riastrad #define NOOFCOLS_SHIFT 6 509 1.1 riastrad #define NOOFCOLS_MASK 0x000000C0 510 1.1 riastrad #define CHANSIZE_SHIFT 8 511 1.1 riastrad #define CHANSIZE_MASK 0x00000100 512 1.1 riastrad #define CHANSIZE_OVERRIDE (1 << 11) 513 1.1 riastrad #define NOOFGROUPS_SHIFT 12 514 1.1 riastrad #define NOOFGROUPS_MASK 0x00001000 515 1.1 riastrad 516 1.1 riastrad #define MC_ARB_DRAM_TIMING 0x9DD 517 1.1 riastrad #define MC_ARB_DRAM_TIMING2 0x9DE 518 1.1 riastrad 519 1.1 riastrad #define MC_ARB_BURST_TIME 0xA02 520 1.1 riastrad #define STATE0(x) ((x) << 0) 521 1.1 riastrad #define STATE0_MASK (0x1f << 0) 522 1.1 riastrad #define STATE0_SHIFT 0 523 1.1 riastrad #define STATE1(x) ((x) << 5) 524 1.1 riastrad #define STATE1_MASK (0x1f << 5) 525 1.1 riastrad #define STATE1_SHIFT 5 526 1.1 riastrad #define STATE2(x) ((x) << 10) 527 1.1 riastrad #define STATE2_MASK (0x1f << 10) 528 1.1 riastrad #define STATE2_SHIFT 10 529 1.1 riastrad #define STATE3(x) ((x) << 15) 530 1.1 riastrad #define STATE3_MASK (0x1f << 15) 531 1.1 riastrad #define STATE3_SHIFT 15 532 1.1 riastrad 533 1.1 riastrad #define MC_SEQ_TRAIN_WAKEUP_CNTL 0xA3A 534 1.1 riastrad #define TRAIN_DONE_D0 (1 << 30) 535 1.1 riastrad #define TRAIN_DONE_D1 (1 << 31) 536 1.1 riastrad 537 1.1 riastrad #define MC_SEQ_SUP_CNTL 0xA32 538 1.1 riastrad #define RUN_MASK (1 << 0) 539 1.1 riastrad #define MC_SEQ_SUP_PGM 0xA33 540 1.1 riastrad #define MC_PMG_AUTO_CMD 0xA34 541 1.1 riastrad 542 1.1 riastrad #define MC_IO_PAD_CNTL_D0 0xA74 543 1.1 riastrad #define MEM_FALL_OUT_CMD (1 << 8) 544 1.1 riastrad 545 1.1 riastrad #define MC_SEQ_RAS_TIMING 0xA28 546 1.1 riastrad #define MC_SEQ_CAS_TIMING 0xA29 547 1.1 riastrad #define MC_SEQ_MISC_TIMING 0xA2A 548 1.1 riastrad #define MC_SEQ_MISC_TIMING2 0xA2B 549 1.1 riastrad #define MC_SEQ_PMG_TIMING 0xA2C 550 1.1 riastrad #define MC_SEQ_RD_CTL_D0 0xA2D 551 1.1 riastrad #define MC_SEQ_RD_CTL_D1 0xA2E 552 1.1 riastrad #define MC_SEQ_WR_CTL_D0 0xA2F 553 1.1 riastrad #define MC_SEQ_WR_CTL_D1 0xA30 554 1.1 riastrad 555 1.1 riastrad #define MC_SEQ_MISC0 0xA80 556 1.1 riastrad #define MC_SEQ_MISC0_VEN_ID_SHIFT 8 557 1.1 riastrad #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00 558 1.1 riastrad #define MC_SEQ_MISC0_VEN_ID_VALUE 3 559 1.1 riastrad #define MC_SEQ_MISC0_REV_ID_SHIFT 12 560 1.1 riastrad #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000 561 1.1 riastrad #define MC_SEQ_MISC0_REV_ID_VALUE 1 562 1.1 riastrad #define MC_SEQ_MISC0_GDDR5_SHIFT 28 563 1.1 riastrad #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 564 1.1 riastrad #define MC_SEQ_MISC0_GDDR5_VALUE 5 565 1.1 riastrad #define MC_SEQ_MISC1 0xA81 566 1.1 riastrad #define MC_SEQ_RESERVE_M 0xA82 567 1.1 riastrad #define MC_PMG_CMD_EMRS 0xA83 568 1.1 riastrad 569 1.1 riastrad #define MC_SEQ_IO_DEBUG_INDEX 0xA91 570 1.1 riastrad #define MC_SEQ_IO_DEBUG_DATA 0xA92 571 1.1 riastrad 572 1.1 riastrad #define MC_SEQ_MISC5 0xA95 573 1.1 riastrad #define MC_SEQ_MISC6 0xA96 574 1.1 riastrad 575 1.1 riastrad #define MC_SEQ_MISC7 0xA99 576 1.1 riastrad 577 1.1 riastrad #define MC_SEQ_RAS_TIMING_LP 0xA9B 578 1.1 riastrad #define MC_SEQ_CAS_TIMING_LP 0xA9C 579 1.1 riastrad #define MC_SEQ_MISC_TIMING_LP 0xA9D 580 1.1 riastrad #define MC_SEQ_MISC_TIMING2_LP 0xA9E 581 1.1 riastrad #define MC_SEQ_WR_CTL_D0_LP 0xA9F 582 1.1 riastrad #define MC_SEQ_WR_CTL_D1_LP 0xAA0 583 1.1 riastrad #define MC_SEQ_PMG_CMD_EMRS_LP 0xAA1 584 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS_LP 0xAA2 585 1.1 riastrad 586 1.1 riastrad #define MC_PMG_CMD_MRS 0xAAB 587 1.1 riastrad 588 1.1 riastrad #define MC_SEQ_RD_CTL_D0_LP 0xAC7 589 1.1 riastrad #define MC_SEQ_RD_CTL_D1_LP 0xAC8 590 1.1 riastrad 591 1.1 riastrad #define MC_PMG_CMD_MRS1 0xAD1 592 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS1_LP 0xAD2 593 1.1 riastrad #define MC_SEQ_PMG_TIMING_LP 0xAD3 594 1.1 riastrad 595 1.1 riastrad #define MC_SEQ_WR_CTL_2 0xAD5 596 1.1 riastrad #define MC_SEQ_WR_CTL_2_LP 0xAD6 597 1.1 riastrad #define MC_PMG_CMD_MRS2 0xAD7 598 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS2_LP 0xAD8 599 1.1 riastrad 600 1.1 riastrad #define MCLK_PWRMGT_CNTL 0xAE8 601 1.1 riastrad # define DLL_SPEED(x) ((x) << 0) 602 1.1 riastrad # define DLL_SPEED_MASK (0x1f << 0) 603 1.1 riastrad # define DLL_READY (1 << 6) 604 1.1 riastrad # define MC_INT_CNTL (1 << 7) 605 1.1 riastrad # define MRDCK0_PDNB (1 << 8) 606 1.1 riastrad # define MRDCK1_PDNB (1 << 9) 607 1.1 riastrad # define MRDCK0_RESET (1 << 16) 608 1.1 riastrad # define MRDCK1_RESET (1 << 17) 609 1.1 riastrad # define DLL_READY_READ (1 << 24) 610 1.1 riastrad #define DLL_CNTL 0xAE9 611 1.1 riastrad # define MRDCK0_BYPASS (1 << 24) 612 1.1 riastrad # define MRDCK1_BYPASS (1 << 25) 613 1.1 riastrad 614 1.1 riastrad #define MPLL_CNTL_MODE 0xAEC 615 1.1 riastrad # define MPLL_MCLK_SEL (1 << 11) 616 1.1 riastrad #define MPLL_FUNC_CNTL 0xAED 617 1.1 riastrad #define BWCTRL(x) ((x) << 20) 618 1.1 riastrad #define BWCTRL_MASK (0xff << 20) 619 1.1 riastrad #define MPLL_FUNC_CNTL_1 0xAEE 620 1.1 riastrad #define VCO_MODE(x) ((x) << 0) 621 1.1 riastrad #define VCO_MODE_MASK (3 << 0) 622 1.1 riastrad #define CLKFRAC(x) ((x) << 4) 623 1.1 riastrad #define CLKFRAC_MASK (0xfff << 4) 624 1.1 riastrad #define CLKF(x) ((x) << 16) 625 1.1 riastrad #define CLKF_MASK (0xfff << 16) 626 1.1 riastrad #define MPLL_FUNC_CNTL_2 0xAEF 627 1.1 riastrad #define MPLL_AD_FUNC_CNTL 0xAF0 628 1.1 riastrad #define YCLK_POST_DIV(x) ((x) << 0) 629 1.1 riastrad #define YCLK_POST_DIV_MASK (7 << 0) 630 1.1 riastrad #define MPLL_DQ_FUNC_CNTL 0xAF1 631 1.1 riastrad #define YCLK_SEL(x) ((x) << 4) 632 1.1 riastrad #define YCLK_SEL_MASK (1 << 4) 633 1.1 riastrad 634 1.1 riastrad #define MPLL_SS1 0xAF3 635 1.1 riastrad #define CLKV(x) ((x) << 0) 636 1.1 riastrad #define CLKV_MASK (0x3ffffff << 0) 637 1.1 riastrad #define MPLL_SS2 0xAF4 638 1.1 riastrad #define CLKS(x) ((x) << 0) 639 1.1 riastrad #define CLKS_MASK (0xfff << 0) 640 1.1 riastrad 641 1.1 riastrad #define HDP_HOST_PATH_CNTL 0xB00 642 1.1 riastrad #define CLOCK_GATING_DIS (1 << 23) 643 1.1 riastrad #define HDP_NONSURFACE_BASE 0xB01 644 1.1 riastrad #define HDP_NONSURFACE_INFO 0xB02 645 1.1 riastrad #define HDP_NONSURFACE_SIZE 0xB03 646 1.1 riastrad 647 1.1 riastrad #define HDP_DEBUG0 0xBCC 648 1.1 riastrad 649 1.1 riastrad #define HDP_ADDR_CONFIG 0xBD2 650 1.1 riastrad #define HDP_MISC_CNTL 0xBD3 651 1.1 riastrad #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 652 1.1 riastrad #define HDP_MEM_POWER_LS 0xBD4 653 1.1 riastrad #define HDP_LS_ENABLE (1 << 0) 654 1.1 riastrad 655 1.1 riastrad #define ATC_MISC_CG 0xCD4 656 1.1 riastrad 657 1.1 riastrad #define IH_RB_CNTL 0xF80 658 1.1 riastrad # define IH_RB_ENABLE (1 << 0) 659 1.1 riastrad # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 660 1.1 riastrad # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 661 1.1 riastrad # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 662 1.1 riastrad # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 663 1.1 riastrad # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 664 1.1 riastrad # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 665 1.1 riastrad #define IH_RB_BASE 0xF81 666 1.1 riastrad #define IH_RB_RPTR 0xF82 667 1.1 riastrad #define IH_RB_WPTR 0xF83 668 1.1 riastrad # define RB_OVERFLOW (1 << 0) 669 1.1 riastrad # define WPTR_OFFSET_MASK 0x3fffc 670 1.1 riastrad #define IH_RB_WPTR_ADDR_HI 0xF84 671 1.1 riastrad #define IH_RB_WPTR_ADDR_LO 0xF85 672 1.1 riastrad #define IH_CNTL 0xF86 673 1.1 riastrad # define ENABLE_INTR (1 << 0) 674 1.1 riastrad # define IH_MC_SWAP(x) ((x) << 1) 675 1.1 riastrad # define IH_MC_SWAP_NONE 0 676 1.1 riastrad # define IH_MC_SWAP_16BIT 1 677 1.1 riastrad # define IH_MC_SWAP_32BIT 2 678 1.1 riastrad # define IH_MC_SWAP_64BIT 3 679 1.1 riastrad # define RPTR_REARM (1 << 4) 680 1.1 riastrad # define MC_WRREQ_CREDIT(x) ((x) << 15) 681 1.1 riastrad # define MC_WR_CLEAN_CNT(x) ((x) << 20) 682 1.1 riastrad # define MC_VMID(x) ((x) << 25) 683 1.1 riastrad 684 1.1 riastrad #define CONFIG_MEMSIZE 0x150A 685 1.1 riastrad 686 1.1 riastrad #define INTERRUPT_CNTL 0x151A 687 1.1 riastrad # define IH_DUMMY_RD_OVERRIDE (1 << 0) 688 1.1 riastrad # define IH_DUMMY_RD_EN (1 << 1) 689 1.1 riastrad # define IH_REQ_NONSNOOP_EN (1 << 3) 690 1.1 riastrad # define GEN_IH_INT_EN (1 << 8) 691 1.1 riastrad #define INTERRUPT_CNTL2 0x151B 692 1.1 riastrad 693 1.1 riastrad #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x1520 694 1.1 riastrad 695 1.1 riastrad #define BIF_FB_EN 0x1524 696 1.1 riastrad #define FB_READ_EN (1 << 0) 697 1.1 riastrad #define FB_WRITE_EN (1 << 1) 698 1.1 riastrad 699 1.1 riastrad #define HDP_REG_COHERENCY_FLUSH_CNTL 0x1528 700 1.1 riastrad 701 1.1 riastrad /* DCE6 ELD audio interface */ 702 1.1 riastrad #define AZ_F0_CODEC_ENDPOINT_INDEX 0x1780 703 1.1 riastrad # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0) 704 1.1 riastrad # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8) 705 1.1 riastrad #define AZ_F0_CODEC_ENDPOINT_DATA 0x1781 706 1.1 riastrad 707 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25 708 1.1 riastrad #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 709 1.1 riastrad #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 710 1.1 riastrad #define SPEAKER_ALLOCATION_SHIFT 0 711 1.1 riastrad #define HDMI_CONNECTION (1 << 16) 712 1.1 riastrad #define DP_CONNECTION (1 << 17) 713 1.1 riastrad 714 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */ 715 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */ 716 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */ 717 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */ 718 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */ 719 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */ 720 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */ 721 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */ 722 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */ 723 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */ 724 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */ 725 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */ 726 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */ 727 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */ 728 1.1 riastrad # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 729 1.1 riastrad /* max channels minus one. 7 = 8 channels */ 730 1.1 riastrad # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 731 1.1 riastrad # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 732 1.1 riastrad # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 733 1.1 riastrad /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 734 1.1 riastrad * bit0 = 32 kHz 735 1.1 riastrad * bit1 = 44.1 kHz 736 1.1 riastrad * bit2 = 48 kHz 737 1.1 riastrad * bit3 = 88.2 kHz 738 1.1 riastrad * bit4 = 96 kHz 739 1.1 riastrad * bit5 = 176.4 kHz 740 1.1 riastrad * bit6 = 192 kHz 741 1.1 riastrad */ 742 1.1 riastrad 743 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37 744 1.1 riastrad # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 745 1.1 riastrad # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 746 1.1 riastrad /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 747 1.1 riastrad * 0 = invalid 748 1.1 riastrad * x = legal delay value 749 1.1 riastrad * 255 = sync not supported 750 1.1 riastrad */ 751 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38 752 1.1 riastrad # define HBR_CAPABLE (1 << 0) /* enabled by default */ 753 1.1 riastrad 754 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a 755 1.1 riastrad # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0) 756 1.1 riastrad # define PRODUCT_ID(x) (((x) & 0xffff) << 16) 757 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b 758 1.1 riastrad # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0) 759 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c 760 1.1 riastrad # define PORT_ID0(x) (((x) & 0xffffffff) << 0) 761 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d 762 1.1 riastrad # define PORT_ID1(x) (((x) & 0xffffffff) << 0) 763 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e 764 1.1 riastrad # define DESCRIPTION0(x) (((x) & 0xff) << 0) 765 1.1 riastrad # define DESCRIPTION1(x) (((x) & 0xff) << 8) 766 1.1 riastrad # define DESCRIPTION2(x) (((x) & 0xff) << 16) 767 1.1 riastrad # define DESCRIPTION3(x) (((x) & 0xff) << 24) 768 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f 769 1.1 riastrad # define DESCRIPTION4(x) (((x) & 0xff) << 0) 770 1.1 riastrad # define DESCRIPTION5(x) (((x) & 0xff) << 8) 771 1.1 riastrad # define DESCRIPTION6(x) (((x) & 0xff) << 16) 772 1.1 riastrad # define DESCRIPTION7(x) (((x) & 0xff) << 24) 773 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40 774 1.1 riastrad # define DESCRIPTION8(x) (((x) & 0xff) << 0) 775 1.1 riastrad # define DESCRIPTION9(x) (((x) & 0xff) << 8) 776 1.1 riastrad # define DESCRIPTION10(x) (((x) & 0xff) << 16) 777 1.1 riastrad # define DESCRIPTION11(x) (((x) & 0xff) << 24) 778 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41 779 1.1 riastrad # define DESCRIPTION12(x) (((x) & 0xff) << 0) 780 1.1 riastrad # define DESCRIPTION13(x) (((x) & 0xff) << 8) 781 1.1 riastrad # define DESCRIPTION14(x) (((x) & 0xff) << 16) 782 1.1 riastrad # define DESCRIPTION15(x) (((x) & 0xff) << 24) 783 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42 784 1.1 riastrad # define DESCRIPTION16(x) (((x) & 0xff) << 0) 785 1.1 riastrad # define DESCRIPTION17(x) (((x) & 0xff) << 8) 786 1.1 riastrad 787 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54 788 1.1 riastrad # define AUDIO_ENABLED (1 << 31) 789 1.1 riastrad 790 1.1 riastrad #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56 791 1.1 riastrad #define PORT_CONNECTIVITY_MASK (3 << 30) 792 1.1 riastrad #define PORT_CONNECTIVITY_SHIFT 30 793 1.1 riastrad 794 1.1 riastrad #define DC_LB_MEMORY_SPLIT 0x1AC3 795 1.1 riastrad #define DC_LB_MEMORY_CONFIG(x) ((x) << 20) 796 1.1 riastrad 797 1.1 riastrad #define PRIORITY_A_CNT 0x1AC6 798 1.1 riastrad #define PRIORITY_MARK_MASK 0x7fff 799 1.1 riastrad #define PRIORITY_OFF (1 << 16) 800 1.1 riastrad #define PRIORITY_ALWAYS_ON (1 << 20) 801 1.1 riastrad #define PRIORITY_B_CNT 0x1AC7 802 1.1 riastrad 803 1.1 riastrad #define DPG_PIPE_ARBITRATION_CONTROL3 0x1B32 804 1.1 riastrad # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 805 1.1 riastrad #define DPG_PIPE_LATENCY_CONTROL 0x1B33 806 1.1 riastrad # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 807 1.1 riastrad # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 808 1.1 riastrad 809 1.1 riastrad /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 810 1.1 riastrad #define VLINE_STATUS 0x1AEE 811 1.1 riastrad # define VLINE_OCCURRED (1 << 0) 812 1.1 riastrad # define VLINE_ACK (1 << 4) 813 1.1 riastrad # define VLINE_STAT (1 << 12) 814 1.1 riastrad # define VLINE_INTERRUPT (1 << 16) 815 1.1 riastrad # define VLINE_INTERRUPT_TYPE (1 << 17) 816 1.1 riastrad /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 817 1.1 riastrad #define VBLANK_STATUS 0x1AEF 818 1.1 riastrad # define VBLANK_OCCURRED (1 << 0) 819 1.1 riastrad # define VBLANK_ACK (1 << 4) 820 1.1 riastrad # define VBLANK_STAT (1 << 12) 821 1.1 riastrad # define VBLANK_INTERRUPT (1 << 16) 822 1.1 riastrad # define VBLANK_INTERRUPT_TYPE (1 << 17) 823 1.1 riastrad 824 1.1 riastrad /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 825 1.1 riastrad #define INT_MASK 0x1AD0 826 1.1 riastrad # define VBLANK_INT_MASK (1 << 0) 827 1.1 riastrad # define VLINE_INT_MASK (1 << 4) 828 1.1 riastrad 829 1.1 riastrad #define DISP_INTERRUPT_STATUS 0x183D 830 1.1 riastrad # define LB_D1_VLINE_INTERRUPT (1 << 2) 831 1.1 riastrad # define LB_D1_VBLANK_INTERRUPT (1 << 3) 832 1.1 riastrad # define DC_HPD1_INTERRUPT (1 << 17) 833 1.1 riastrad # define DC_HPD1_RX_INTERRUPT (1 << 18) 834 1.1 riastrad # define DACA_AUTODETECT_INTERRUPT (1 << 22) 835 1.1 riastrad # define DACB_AUTODETECT_INTERRUPT (1 << 23) 836 1.1 riastrad # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 837 1.1 riastrad # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 838 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE 0x183E 839 1.1 riastrad # define LB_D2_VLINE_INTERRUPT (1 << 2) 840 1.1 riastrad # define LB_D2_VBLANK_INTERRUPT (1 << 3) 841 1.1 riastrad # define DC_HPD2_INTERRUPT (1 << 17) 842 1.1 riastrad # define DC_HPD2_RX_INTERRUPT (1 << 18) 843 1.1 riastrad # define DISP_TIMER_INTERRUPT (1 << 24) 844 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE2 0x183F 845 1.1 riastrad # define LB_D3_VLINE_INTERRUPT (1 << 2) 846 1.1 riastrad # define LB_D3_VBLANK_INTERRUPT (1 << 3) 847 1.1 riastrad # define DC_HPD3_INTERRUPT (1 << 17) 848 1.1 riastrad # define DC_HPD3_RX_INTERRUPT (1 << 18) 849 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE3 0x1840 850 1.1 riastrad # define LB_D4_VLINE_INTERRUPT (1 << 2) 851 1.1 riastrad # define LB_D4_VBLANK_INTERRUPT (1 << 3) 852 1.1 riastrad # define DC_HPD4_INTERRUPT (1 << 17) 853 1.1 riastrad # define DC_HPD4_RX_INTERRUPT (1 << 18) 854 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE4 0x1853 855 1.1 riastrad # define LB_D5_VLINE_INTERRUPT (1 << 2) 856 1.1 riastrad # define LB_D5_VBLANK_INTERRUPT (1 << 3) 857 1.1 riastrad # define DC_HPD5_INTERRUPT (1 << 17) 858 1.1 riastrad # define DC_HPD5_RX_INTERRUPT (1 << 18) 859 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE5 0x1854 860 1.1 riastrad # define LB_D6_VLINE_INTERRUPT (1 << 2) 861 1.1 riastrad # define LB_D6_VBLANK_INTERRUPT (1 << 3) 862 1.1 riastrad # define DC_HPD6_INTERRUPT (1 << 17) 863 1.1 riastrad # define DC_HPD6_RX_INTERRUPT (1 << 18) 864 1.1 riastrad 865 1.1 riastrad /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 866 1.1 riastrad #define GRPH_INT_STATUS 0x1A16 867 1.1 riastrad # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 868 1.1 riastrad # define GRPH_PFLIP_INT_CLEAR (1 << 8) 869 1.1 riastrad /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 870 1.1 riastrad #define GRPH_INT_CONTROL 0x1A17 871 1.1 riastrad # define GRPH_PFLIP_INT_MASK (1 << 0) 872 1.1 riastrad # define GRPH_PFLIP_INT_TYPE (1 << 8) 873 1.1 riastrad 874 1.1 riastrad #define DAC_AUTODETECT_INT_CONTROL 0x19F2 875 1.1 riastrad 876 1.1 riastrad #define DC_HPD1_INT_STATUS 0x1807 877 1.1 riastrad #define DC_HPD2_INT_STATUS 0x180A 878 1.1 riastrad #define DC_HPD3_INT_STATUS 0x180D 879 1.1 riastrad #define DC_HPD4_INT_STATUS 0x1810 880 1.1 riastrad #define DC_HPD5_INT_STATUS 0x1813 881 1.1 riastrad #define DC_HPD6_INT_STATUS 0x1816 882 1.1 riastrad # define DC_HPDx_INT_STATUS (1 << 0) 883 1.1 riastrad # define DC_HPDx_SENSE (1 << 1) 884 1.1 riastrad # define DC_HPDx_RX_INT_STATUS (1 << 8) 885 1.1 riastrad 886 1.1 riastrad #define DC_HPD1_INT_CONTROL 0x1808 887 1.1 riastrad #define DC_HPD2_INT_CONTROL 0x180B 888 1.1 riastrad #define DC_HPD3_INT_CONTROL 0x180E 889 1.1 riastrad #define DC_HPD4_INT_CONTROL 0x1811 890 1.1 riastrad #define DC_HPD5_INT_CONTROL 0x1814 891 1.1 riastrad #define DC_HPD6_INT_CONTROL 0x1817 892 1.1 riastrad # define DC_HPDx_INT_ACK (1 << 0) 893 1.1 riastrad # define DC_HPDx_INT_POLARITY (1 << 8) 894 1.1 riastrad # define DC_HPDx_INT_EN (1 << 16) 895 1.1 riastrad # define DC_HPDx_RX_INT_ACK (1 << 20) 896 1.1 riastrad # define DC_HPDx_RX_INT_EN (1 << 24) 897 1.1 riastrad 898 1.1 riastrad #define DC_HPD1_CONTROL 0x1809 899 1.1 riastrad #define DC_HPD2_CONTROL 0x180C 900 1.1 riastrad #define DC_HPD3_CONTROL 0x180F 901 1.1 riastrad #define DC_HPD4_CONTROL 0x1812 902 1.1 riastrad #define DC_HPD5_CONTROL 0x1815 903 1.1 riastrad #define DC_HPD6_CONTROL 0x1818 904 1.1 riastrad # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 905 1.1 riastrad # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 906 1.1 riastrad # define DC_HPDx_EN (1 << 28) 907 1.1 riastrad 908 1.1 riastrad #define DPG_PIPE_STUTTER_CONTROL 0x1B35 909 1.1 riastrad # define STUTTER_ENABLE (1 << 0) 910 1.1 riastrad 911 1.1 riastrad /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 912 1.1 riastrad #define CRTC_STATUS_FRAME_COUNT 0x1BA6 913 1.1 riastrad 914 1.1 riastrad /* Audio clocks */ 915 1.1 riastrad #define DCCG_AUDIO_DTO_SOURCE 0x05ac 916 1.1 riastrad # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 917 1.1 riastrad # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 918 1.1 riastrad 919 1.1 riastrad #define DCCG_AUDIO_DTO0_PHASE 0x05b0 920 1.1 riastrad #define DCCG_AUDIO_DTO0_MODULE 0x05b4 921 1.1 riastrad #define DCCG_AUDIO_DTO1_PHASE 0x05c0 922 1.1 riastrad #define DCCG_AUDIO_DTO1_MODULE 0x05c4 923 1.1 riastrad 924 1.1 riastrad #define AFMT_AUDIO_SRC_CONTROL 0x1c4f 925 1.1 riastrad #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0) 926 1.1 riastrad /* AFMT_AUDIO_SRC_SELECT 927 1.1 riastrad * 0 = stream0 928 1.1 riastrad * 1 = stream1 929 1.1 riastrad * 2 = stream2 930 1.1 riastrad * 3 = stream3 931 1.1 riastrad * 4 = stream4 932 1.1 riastrad * 5 = stream5 933 1.1 riastrad */ 934 1.1 riastrad 935 1.1 riastrad #define GRBM_CNTL 0x2000 936 1.1 riastrad #define GRBM_READ_TIMEOUT(x) ((x) << 0) 937 1.1 riastrad 938 1.1 riastrad #define GRBM_STATUS2 0x2002 939 1.1 riastrad #define RLC_RQ_PENDING (1 << 0) 940 1.1 riastrad #define RLC_BUSY (1 << 8) 941 1.1 riastrad #define TC_BUSY (1 << 9) 942 1.1 riastrad 943 1.1 riastrad #define GRBM_STATUS 0x2004 944 1.1 riastrad #define CMDFIFO_AVAIL_MASK 0x0000000F 945 1.1 riastrad #define RING2_RQ_PENDING (1 << 4) 946 1.1 riastrad #define SRBM_RQ_PENDING (1 << 5) 947 1.1 riastrad #define RING1_RQ_PENDING (1 << 6) 948 1.1 riastrad #define CF_RQ_PENDING (1 << 7) 949 1.1 riastrad #define PF_RQ_PENDING (1 << 8) 950 1.1 riastrad #define GDS_DMA_RQ_PENDING (1 << 9) 951 1.1 riastrad #define GRBM_EE_BUSY (1 << 10) 952 1.1 riastrad #define DB_CLEAN (1 << 12) 953 1.1 riastrad #define CB_CLEAN (1 << 13) 954 1.1 riastrad #define TA_BUSY (1 << 14) 955 1.1 riastrad #define GDS_BUSY (1 << 15) 956 1.1 riastrad #define VGT_BUSY (1 << 17) 957 1.1 riastrad #define IA_BUSY_NO_DMA (1 << 18) 958 1.1 riastrad #define IA_BUSY (1 << 19) 959 1.1 riastrad #define SX_BUSY (1 << 20) 960 1.1 riastrad #define SPI_BUSY (1 << 22) 961 1.1 riastrad #define BCI_BUSY (1 << 23) 962 1.1 riastrad #define SC_BUSY (1 << 24) 963 1.1 riastrad #define PA_BUSY (1 << 25) 964 1.1 riastrad #define DB_BUSY (1 << 26) 965 1.1 riastrad #define CP_COHERENCY_BUSY (1 << 28) 966 1.1 riastrad #define CP_BUSY (1 << 29) 967 1.1 riastrad #define CB_BUSY (1 << 30) 968 1.1 riastrad #define GUI_ACTIVE (1 << 31) 969 1.1 riastrad #define GRBM_STATUS_SE0 0x2005 970 1.1 riastrad #define GRBM_STATUS_SE1 0x2006 971 1.1 riastrad #define SE_DB_CLEAN (1 << 1) 972 1.1 riastrad #define SE_CB_CLEAN (1 << 2) 973 1.1 riastrad #define SE_BCI_BUSY (1 << 22) 974 1.1 riastrad #define SE_VGT_BUSY (1 << 23) 975 1.1 riastrad #define SE_PA_BUSY (1 << 24) 976 1.1 riastrad #define SE_TA_BUSY (1 << 25) 977 1.1 riastrad #define SE_SX_BUSY (1 << 26) 978 1.1 riastrad #define SE_SPI_BUSY (1 << 27) 979 1.1 riastrad #define SE_SC_BUSY (1 << 29) 980 1.1 riastrad #define SE_DB_BUSY (1 << 30) 981 1.1 riastrad #define SE_CB_BUSY (1 << 31) 982 1.1 riastrad 983 1.1 riastrad #define GRBM_SOFT_RESET 0x2008 984 1.1 riastrad #define SOFT_RESET_CP (1 << 0) 985 1.1 riastrad #define SOFT_RESET_CB (1 << 1) 986 1.1 riastrad #define SOFT_RESET_RLC (1 << 2) 987 1.1 riastrad #define SOFT_RESET_DB (1 << 3) 988 1.1 riastrad #define SOFT_RESET_GDS (1 << 4) 989 1.1 riastrad #define SOFT_RESET_PA (1 << 5) 990 1.1 riastrad #define SOFT_RESET_SC (1 << 6) 991 1.1 riastrad #define SOFT_RESET_BCI (1 << 7) 992 1.1 riastrad #define SOFT_RESET_SPI (1 << 8) 993 1.1 riastrad #define SOFT_RESET_SX (1 << 10) 994 1.1 riastrad #define SOFT_RESET_TC (1 << 11) 995 1.1 riastrad #define SOFT_RESET_TA (1 << 12) 996 1.1 riastrad #define SOFT_RESET_VGT (1 << 14) 997 1.1 riastrad #define SOFT_RESET_IA (1 << 15) 998 1.1 riastrad 999 1.1 riastrad #define GRBM_GFX_INDEX 0x200B 1000 1.1 riastrad #define INSTANCE_INDEX(x) ((x) << 0) 1001 1.1 riastrad #define SH_INDEX(x) ((x) << 8) 1002 1.1 riastrad #define SE_INDEX(x) ((x) << 16) 1003 1.1 riastrad #define SH_BROADCAST_WRITES (1 << 29) 1004 1.1 riastrad #define INSTANCE_BROADCAST_WRITES (1 << 30) 1005 1.1 riastrad #define SE_BROADCAST_WRITES (1 << 31) 1006 1.1 riastrad 1007 1.1 riastrad #define GRBM_INT_CNTL 0x2018 1008 1.1 riastrad # define RDERR_INT_ENABLE (1 << 0) 1009 1.1 riastrad # define GUI_IDLE_INT_ENABLE (1 << 19) 1010 1.1 riastrad 1011 1.1 riastrad #define CP_STRMOUT_CNTL 0x213F 1012 1.1 riastrad #define SCRATCH_REG0 0x2140 1013 1.1 riastrad #define SCRATCH_REG1 0x2141 1014 1.1 riastrad #define SCRATCH_REG2 0x2142 1015 1.1 riastrad #define SCRATCH_REG3 0x2143 1016 1.1 riastrad #define SCRATCH_REG4 0x2144 1017 1.1 riastrad #define SCRATCH_REG5 0x2145 1018 1.1 riastrad #define SCRATCH_REG6 0x2146 1019 1.1 riastrad #define SCRATCH_REG7 0x2147 1020 1.1 riastrad 1021 1.1 riastrad #define SCRATCH_UMSK 0x2150 1022 1.1 riastrad #define SCRATCH_ADDR 0x2151 1023 1.1 riastrad 1024 1.1 riastrad #define CP_SEM_WAIT_TIMER 0x216F 1025 1.1 riastrad 1026 1.1 riastrad #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x2172 1027 1.1 riastrad 1028 1.1 riastrad #define CP_ME_CNTL 0x21B6 1029 1.1 riastrad #define CP_CE_HALT (1 << 24) 1030 1.1 riastrad #define CP_PFP_HALT (1 << 26) 1031 1.1 riastrad #define CP_ME_HALT (1 << 28) 1032 1.1 riastrad 1033 1.1 riastrad #define CP_COHER_CNTL2 0x217A 1034 1.1 riastrad 1035 1.1 riastrad #define CP_RB2_RPTR 0x21BE 1036 1.1 riastrad #define CP_RB1_RPTR 0x21BF 1037 1.1 riastrad #define CP_RB0_RPTR 0x21C0 1038 1.1 riastrad #define CP_RB_WPTR_DELAY 0x21C1 1039 1.1 riastrad 1040 1.1 riastrad #define CP_QUEUE_THRESHOLDS 0x21D8 1041 1.1 riastrad #define ROQ_IB1_START(x) ((x) << 0) 1042 1.1 riastrad #define ROQ_IB2_START(x) ((x) << 8) 1043 1.1 riastrad #define CP_MEQ_THRESHOLDS 0x21D9 1044 1.1 riastrad #define MEQ1_START(x) ((x) << 0) 1045 1.1 riastrad #define MEQ2_START(x) ((x) << 8) 1046 1.1 riastrad 1047 1.1 riastrad #define CP_PERFMON_CNTL 0x21FF 1048 1.1 riastrad 1049 1.1 riastrad #define VGT_VTX_VECT_EJECT_REG 0x222C 1050 1.1 riastrad 1051 1.1 riastrad #define VGT_CACHE_INVALIDATION 0x2231 1052 1.1 riastrad #define CACHE_INVALIDATION(x) ((x) << 0) 1053 1.1 riastrad #define VC_ONLY 0 1054 1.1 riastrad #define TC_ONLY 1 1055 1.1 riastrad #define VC_AND_TC 2 1056 1.1 riastrad #define AUTO_INVLD_EN(x) ((x) << 6) 1057 1.1 riastrad #define NO_AUTO 0 1058 1.1 riastrad #define ES_AUTO 1 1059 1.1 riastrad #define GS_AUTO 2 1060 1.1 riastrad #define ES_AND_GS_AUTO 3 1061 1.1 riastrad #define VGT_ESGS_RING_SIZE 0x2232 1062 1.1 riastrad #define VGT_GSVS_RING_SIZE 0x2233 1063 1.1 riastrad 1064 1.1 riastrad #define VGT_GS_VERTEX_REUSE 0x2235 1065 1.1 riastrad 1066 1.1 riastrad #define VGT_PRIMITIVE_TYPE 0x2256 1067 1.1 riastrad #define VGT_INDEX_TYPE 0x2257 1068 1.1 riastrad 1069 1.1 riastrad #define VGT_NUM_INDICES 0x225C 1070 1.1 riastrad #define VGT_NUM_INSTANCES 0x225D 1071 1.1 riastrad 1072 1.1 riastrad #define VGT_TF_RING_SIZE 0x2262 1073 1.1 riastrad 1074 1.1 riastrad #define VGT_HS_OFFCHIP_PARAM 0x226C 1075 1.1 riastrad 1076 1.1 riastrad #define VGT_TF_MEMORY_BASE 0x226E 1077 1.1 riastrad 1078 1.1 riastrad #define CC_GC_SHADER_ARRAY_CONFIG 0x226F 1079 1.1 riastrad #define INACTIVE_CUS_MASK 0xFFFF0000 1080 1.1 riastrad #define INACTIVE_CUS_SHIFT 16 1081 1.1 riastrad #define GC_USER_SHADER_ARRAY_CONFIG 0x2270 1082 1.1 riastrad 1083 1.1 riastrad #define PA_CL_ENHANCE 0x2285 1084 1.1 riastrad #define CLIP_VTX_REORDER_ENA (1 << 0) 1085 1.1 riastrad #define NUM_CLIP_SEQ(x) ((x) << 1) 1086 1.1 riastrad 1087 1.1 riastrad #define PA_SU_LINE_STIPPLE_VALUE 0x2298 1088 1.1 riastrad 1089 1.1 riastrad #define PA_SC_LINE_STIPPLE_STATE 0x22C4 1090 1.1 riastrad 1091 1.1 riastrad #define PA_SC_FORCE_EOV_MAX_CNTS 0x22C9 1092 1.1 riastrad #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1093 1.1 riastrad #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 1094 1.1 riastrad 1095 1.1 riastrad #define PA_SC_FIFO_SIZE 0x22F3 1096 1.1 riastrad #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 1097 1.1 riastrad #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 1098 1.1 riastrad #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 1099 1.1 riastrad #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 1100 1.1 riastrad 1101 1.1 riastrad #define PA_SC_ENHANCE 0x22FC 1102 1.1 riastrad 1103 1.1 riastrad #define SQ_CONFIG 0x2300 1104 1.1 riastrad 1105 1.1 riastrad #define SQC_CACHES 0x2302 1106 1.1 riastrad 1107 1.1 riastrad #define SQ_POWER_THROTTLE 0x2396 1108 1.1 riastrad #define MIN_POWER(x) ((x) << 0) 1109 1.1 riastrad #define MIN_POWER_MASK (0x3fff << 0) 1110 1.1 riastrad #define MIN_POWER_SHIFT 0 1111 1.1 riastrad #define MAX_POWER(x) ((x) << 16) 1112 1.1 riastrad #define MAX_POWER_MASK (0x3fff << 16) 1113 1.1 riastrad #define MAX_POWER_SHIFT 0 1114 1.1 riastrad #define SQ_POWER_THROTTLE2 0x2397 1115 1.1 riastrad #define MAX_POWER_DELTA(x) ((x) << 0) 1116 1.1 riastrad #define MAX_POWER_DELTA_MASK (0x3fff << 0) 1117 1.1 riastrad #define MAX_POWER_DELTA_SHIFT 0 1118 1.1 riastrad #define STI_SIZE(x) ((x) << 16) 1119 1.1 riastrad #define STI_SIZE_MASK (0x3ff << 16) 1120 1.1 riastrad #define STI_SIZE_SHIFT 16 1121 1.1 riastrad #define LTI_RATIO(x) ((x) << 27) 1122 1.1 riastrad #define LTI_RATIO_MASK (0xf << 27) 1123 1.1 riastrad #define LTI_RATIO_SHIFT 27 1124 1.1 riastrad 1125 1.1 riastrad #define SX_DEBUG_1 0x2418 1126 1.1 riastrad 1127 1.1 riastrad #define SPI_STATIC_THREAD_MGMT_1 0x2438 1128 1.1 riastrad #define SPI_STATIC_THREAD_MGMT_2 0x2439 1129 1.1 riastrad #define SPI_STATIC_THREAD_MGMT_3 0x243A 1130 1.1 riastrad #define SPI_PS_MAX_WAVE_ID 0x243B 1131 1.1 riastrad 1132 1.1 riastrad #define SPI_CONFIG_CNTL 0x2440 1133 1.1 riastrad 1134 1.1 riastrad #define SPI_CONFIG_CNTL_1 0x244F 1135 1.1 riastrad #define VTX_DONE_DELAY(x) ((x) << 0) 1136 1.1 riastrad #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 1137 1.1 riastrad 1138 1.1 riastrad #define CGTS_TCC_DISABLE 0x2452 1139 1.1 riastrad #define CGTS_USER_TCC_DISABLE 0x2453 1140 1.1 riastrad #define TCC_DISABLE_MASK 0xFFFF0000 1141 1.1 riastrad #define TCC_DISABLE_SHIFT 16 1142 1.1 riastrad #define CGTS_SM_CTRL_REG 0x2454 1143 1.1 riastrad #define OVERRIDE (1 << 21) 1144 1.1 riastrad #define LS_OVERRIDE (1 << 22) 1145 1.1 riastrad 1146 1.1 riastrad #define SPI_LB_CU_MASK 0x24D5 1147 1.1 riastrad 1148 1.1 riastrad #define TA_CNTL_AUX 0x2542 1149 1.1 riastrad 1150 1.1 riastrad #define CC_RB_BACKEND_DISABLE 0x263D 1151 1.1 riastrad #define BACKEND_DISABLE(x) ((x) << 16) 1152 1.1 riastrad #define GB_ADDR_CONFIG 0x263E 1153 1.1 riastrad #define NUM_PIPES(x) ((x) << 0) 1154 1.1 riastrad #define NUM_PIPES_MASK 0x00000007 1155 1.1 riastrad #define NUM_PIPES_SHIFT 0 1156 1.1 riastrad #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 1157 1.1 riastrad #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 1158 1.1 riastrad #define PIPE_INTERLEAVE_SIZE_SHIFT 4 1159 1.1 riastrad #define NUM_SHADER_ENGINES(x) ((x) << 12) 1160 1.1 riastrad #define NUM_SHADER_ENGINES_MASK 0x00003000 1161 1.1 riastrad #define NUM_SHADER_ENGINES_SHIFT 12 1162 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 1163 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 1164 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 1165 1.1 riastrad #define NUM_GPUS(x) ((x) << 20) 1166 1.1 riastrad #define NUM_GPUS_MASK 0x00700000 1167 1.1 riastrad #define NUM_GPUS_SHIFT 20 1168 1.1 riastrad #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 1169 1.1 riastrad #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 1170 1.1 riastrad #define MULTI_GPU_TILE_SIZE_SHIFT 24 1171 1.1 riastrad #define ROW_SIZE(x) ((x) << 28) 1172 1.1 riastrad #define ROW_SIZE_MASK 0x30000000 1173 1.1 riastrad #define ROW_SIZE_SHIFT 28 1174 1.1 riastrad 1175 1.1 riastrad #define GB_TILE_MODE0 0x2644 1176 1.1 riastrad # define MICRO_TILE_MODE(x) ((x) << 0) 1177 1.1 riastrad # define ADDR_SURF_DISPLAY_MICRO_TILING 0 1178 1.1 riastrad # define ADDR_SURF_THIN_MICRO_TILING 1 1179 1.1 riastrad # define ADDR_SURF_DEPTH_MICRO_TILING 2 1180 1.1 riastrad # define ARRAY_MODE(x) ((x) << 2) 1181 1.1 riastrad # define ARRAY_LINEAR_GENERAL 0 1182 1.1 riastrad # define ARRAY_LINEAR_ALIGNED 1 1183 1.1 riastrad # define ARRAY_1D_TILED_THIN1 2 1184 1.1 riastrad # define ARRAY_2D_TILED_THIN1 4 1185 1.1 riastrad # define PIPE_CONFIG(x) ((x) << 6) 1186 1.1 riastrad # define ADDR_SURF_P2 0 1187 1.1 riastrad # define ADDR_SURF_P4_8x16 4 1188 1.1 riastrad # define ADDR_SURF_P4_16x16 5 1189 1.1 riastrad # define ADDR_SURF_P4_16x32 6 1190 1.1 riastrad # define ADDR_SURF_P4_32x32 7 1191 1.1 riastrad # define ADDR_SURF_P8_16x16_8x16 8 1192 1.1 riastrad # define ADDR_SURF_P8_16x32_8x16 9 1193 1.1 riastrad # define ADDR_SURF_P8_32x32_8x16 10 1194 1.1 riastrad # define ADDR_SURF_P8_16x32_16x16 11 1195 1.1 riastrad # define ADDR_SURF_P8_32x32_16x16 12 1196 1.1 riastrad # define ADDR_SURF_P8_32x32_16x32 13 1197 1.1 riastrad # define ADDR_SURF_P8_32x64_32x32 14 1198 1.1 riastrad # define TILE_SPLIT(x) ((x) << 11) 1199 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_64B 0 1200 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_128B 1 1201 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_256B 2 1202 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_512B 3 1203 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_1KB 4 1204 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_2KB 5 1205 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_4KB 6 1206 1.1 riastrad # define BANK_WIDTH(x) ((x) << 14) 1207 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_1 0 1208 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_2 1 1209 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_4 2 1210 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_8 3 1211 1.1 riastrad # define BANK_HEIGHT(x) ((x) << 16) 1212 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_1 0 1213 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_2 1 1214 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_4 2 1215 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_8 3 1216 1.1 riastrad # define MACRO_TILE_ASPECT(x) ((x) << 18) 1217 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_1 0 1218 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_2 1 1219 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_4 2 1220 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_8 3 1221 1.1 riastrad # define NUM_BANKS(x) ((x) << 20) 1222 1.1 riastrad # define ADDR_SURF_2_BANK 0 1223 1.1 riastrad # define ADDR_SURF_4_BANK 1 1224 1.1 riastrad # define ADDR_SURF_8_BANK 2 1225 1.1 riastrad # define ADDR_SURF_16_BANK 3 1226 1.1 riastrad #define GB_TILE_MODE1 0x2645 1227 1.1 riastrad #define GB_TILE_MODE2 0x2646 1228 1.1 riastrad #define GB_TILE_MODE3 0x2647 1229 1.1 riastrad #define GB_TILE_MODE4 0x2648 1230 1.1 riastrad #define GB_TILE_MODE5 0x2649 1231 1.1 riastrad #define GB_TILE_MODE6 0x264a 1232 1.1 riastrad #define GB_TILE_MODE7 0x264b 1233 1.1 riastrad #define GB_TILE_MODE8 0x264c 1234 1.1 riastrad #define GB_TILE_MODE9 0x264d 1235 1.1 riastrad #define GB_TILE_MODE10 0x264e 1236 1.1 riastrad #define GB_TILE_MODE11 0x264f 1237 1.1 riastrad #define GB_TILE_MODE12 0x2650 1238 1.1 riastrad #define GB_TILE_MODE13 0x2651 1239 1.1 riastrad #define GB_TILE_MODE14 0x2652 1240 1.1 riastrad #define GB_TILE_MODE15 0x2653 1241 1.1 riastrad #define GB_TILE_MODE16 0x2654 1242 1.1 riastrad #define GB_TILE_MODE17 0x2655 1243 1.1 riastrad #define GB_TILE_MODE18 0x2656 1244 1.1 riastrad #define GB_TILE_MODE19 0x2657 1245 1.1 riastrad #define GB_TILE_MODE20 0x2658 1246 1.1 riastrad #define GB_TILE_MODE21 0x2659 1247 1.1 riastrad #define GB_TILE_MODE22 0x265a 1248 1.1 riastrad #define GB_TILE_MODE23 0x265b 1249 1.1 riastrad #define GB_TILE_MODE24 0x265c 1250 1.1 riastrad #define GB_TILE_MODE25 0x265d 1251 1.1 riastrad #define GB_TILE_MODE26 0x265e 1252 1.1 riastrad #define GB_TILE_MODE27 0x265f 1253 1.1 riastrad #define GB_TILE_MODE28 0x2660 1254 1.1 riastrad #define GB_TILE_MODE29 0x2661 1255 1.1 riastrad #define GB_TILE_MODE30 0x2662 1256 1.1 riastrad #define GB_TILE_MODE31 0x2663 1257 1.1 riastrad 1258 1.1 riastrad #define CB_PERFCOUNTER0_SELECT0 0x2688 1259 1.1 riastrad #define CB_PERFCOUNTER0_SELECT1 0x2689 1260 1.1 riastrad #define CB_PERFCOUNTER1_SELECT0 0x268A 1261 1.1 riastrad #define CB_PERFCOUNTER1_SELECT1 0x268B 1262 1.1 riastrad #define CB_PERFCOUNTER2_SELECT0 0x268C 1263 1.1 riastrad #define CB_PERFCOUNTER2_SELECT1 0x268D 1264 1.1 riastrad #define CB_PERFCOUNTER3_SELECT0 0x268E 1265 1.1 riastrad #define CB_PERFCOUNTER3_SELECT1 0x268F 1266 1.1 riastrad 1267 1.1 riastrad #define CB_CGTT_SCLK_CTRL 0x2698 1268 1.1 riastrad 1269 1.1 riastrad #define GC_USER_RB_BACKEND_DISABLE 0x26DF 1270 1.1 riastrad #define BACKEND_DISABLE_MASK 0x00FF0000 1271 1.1 riastrad #define BACKEND_DISABLE_SHIFT 16 1272 1.1 riastrad 1273 1.1 riastrad #define TCP_CHAN_STEER_LO 0x2B03 1274 1.1 riastrad #define TCP_CHAN_STEER_HI 0x2B94 1275 1.1 riastrad 1276 1.1 riastrad #define CP_RB0_BASE 0x3040 1277 1.1 riastrad #define CP_RB0_CNTL 0x3041 1278 1.1 riastrad #define RB_BUFSZ(x) ((x) << 0) 1279 1.1 riastrad #define RB_BLKSZ(x) ((x) << 8) 1280 1.1 riastrad #define BUF_SWAP_32BIT (2 << 16) 1281 1.1 riastrad #define RB_NO_UPDATE (1 << 27) 1282 1.1 riastrad #define RB_RPTR_WR_ENA (1 << 31) 1283 1.1 riastrad 1284 1.1 riastrad #define CP_RB0_RPTR_ADDR 0x3043 1285 1.1 riastrad #define CP_RB0_RPTR_ADDR_HI 0x3044 1286 1.1 riastrad #define CP_RB0_WPTR 0x3045 1287 1.1 riastrad 1288 1.1 riastrad #define CP_PFP_UCODE_ADDR 0x3054 1289 1.1 riastrad #define CP_PFP_UCODE_DATA 0x3055 1290 1.1 riastrad #define CP_ME_RAM_RADDR 0x3056 1291 1.1 riastrad #define CP_ME_RAM_WADDR 0x3057 1292 1.1 riastrad #define CP_ME_RAM_DATA 0x3058 1293 1.1 riastrad 1294 1.1 riastrad #define CP_CE_UCODE_ADDR 0x305A 1295 1.1 riastrad #define CP_CE_UCODE_DATA 0x305B 1296 1.1 riastrad 1297 1.1 riastrad #define CP_RB1_BASE 0x3060 1298 1.1 riastrad #define CP_RB1_CNTL 0x3061 1299 1.1 riastrad #define CP_RB1_RPTR_ADDR 0x3062 1300 1.1 riastrad #define CP_RB1_RPTR_ADDR_HI 0x3063 1301 1.1 riastrad #define CP_RB1_WPTR 0x3064 1302 1.1 riastrad #define CP_RB2_BASE 0x3065 1303 1.1 riastrad #define CP_RB2_CNTL 0x3066 1304 1.1 riastrad #define CP_RB2_RPTR_ADDR 0x3067 1305 1.1 riastrad #define CP_RB2_RPTR_ADDR_HI 0x3068 1306 1.1 riastrad #define CP_RB2_WPTR 0x3069 1307 1.1 riastrad #define CP_INT_CNTL_RING0 0x306A 1308 1.1 riastrad #define CP_INT_CNTL_RING1 0x306B 1309 1.1 riastrad #define CP_INT_CNTL_RING2 0x306C 1310 1.1 riastrad # define CNTX_BUSY_INT_ENABLE (1 << 19) 1311 1.1 riastrad # define CNTX_EMPTY_INT_ENABLE (1 << 20) 1312 1.1 riastrad # define WAIT_MEM_SEM_INT_ENABLE (1 << 21) 1313 1.1 riastrad # define TIME_STAMP_INT_ENABLE (1 << 26) 1314 1.1 riastrad # define CP_RINGID2_INT_ENABLE (1 << 29) 1315 1.1 riastrad # define CP_RINGID1_INT_ENABLE (1 << 30) 1316 1.1 riastrad # define CP_RINGID0_INT_ENABLE (1 << 31) 1317 1.1 riastrad #define CP_INT_STATUS_RING0 0x306D 1318 1.1 riastrad #define CP_INT_STATUS_RING1 0x306E 1319 1.1 riastrad #define CP_INT_STATUS_RING2 0x306F 1320 1.1 riastrad # define WAIT_MEM_SEM_INT_STAT (1 << 21) 1321 1.1 riastrad # define TIME_STAMP_INT_STAT (1 << 26) 1322 1.1 riastrad # define CP_RINGID2_INT_STAT (1 << 29) 1323 1.1 riastrad # define CP_RINGID1_INT_STAT (1 << 30) 1324 1.1 riastrad # define CP_RINGID0_INT_STAT (1 << 31) 1325 1.1 riastrad 1326 1.1 riastrad #define CP_MEM_SLP_CNTL 0x3079 1327 1.1 riastrad # define CP_MEM_LS_EN (1 << 0) 1328 1.1 riastrad 1329 1.1 riastrad #define CP_DEBUG 0x307F 1330 1.1 riastrad 1331 1.1 riastrad #define RLC_CNTL 0x30C0 1332 1.1 riastrad # define RLC_ENABLE (1 << 0) 1333 1.1 riastrad #define RLC_RL_BASE 0x30C1 1334 1.1 riastrad #define RLC_RL_SIZE 0x30C2 1335 1.1 riastrad #define RLC_LB_CNTL 0x30C3 1336 1.1 riastrad # define LOAD_BALANCE_ENABLE (1 << 0) 1337 1.1 riastrad #define RLC_SAVE_AND_RESTORE_BASE 0x30C4 1338 1.1 riastrad #define RLC_LB_CNTR_MAX 0x30C5 1339 1.1 riastrad #define RLC_LB_CNTR_INIT 0x30C6 1340 1.1 riastrad 1341 1.1 riastrad #define RLC_CLEAR_STATE_RESTORE_BASE 0x30C8 1342 1.1 riastrad 1343 1.1 riastrad #define RLC_UCODE_ADDR 0x30CB 1344 1.1 riastrad #define RLC_UCODE_DATA 0x30CC 1345 1.1 riastrad 1346 1.1 riastrad #define RLC_GPU_CLOCK_COUNT_LSB 0x30CE 1347 1.1 riastrad #define RLC_GPU_CLOCK_COUNT_MSB 0x30CF 1348 1.1 riastrad #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x30D0 1349 1.1 riastrad #define RLC_MC_CNTL 0x30D1 1350 1.1 riastrad #define RLC_UCODE_CNTL 0x30D2 1351 1.1 riastrad #define RLC_STAT 0x30D3 1352 1.1 riastrad # define RLC_BUSY_STATUS (1 << 0) 1353 1.1 riastrad # define GFX_POWER_STATUS (1 << 1) 1354 1.1 riastrad # define GFX_CLOCK_STATUS (1 << 2) 1355 1.1 riastrad # define GFX_LS_STATUS (1 << 3) 1356 1.1 riastrad 1357 1.1 riastrad #define RLC_PG_CNTL 0x30D7 1358 1.1 riastrad # define GFX_PG_ENABLE (1 << 0) 1359 1.1 riastrad # define GFX_PG_SRC (1 << 1) 1360 1.1 riastrad 1361 1.1 riastrad #define RLC_CGTT_MGCG_OVERRIDE 0x3100 1362 1.1 riastrad #define RLC_CGCG_CGLS_CTRL 0x3101 1363 1.1 riastrad # define CGCG_EN (1 << 0) 1364 1.1 riastrad # define CGLS_EN (1 << 1) 1365 1.1 riastrad 1366 1.1 riastrad #define RLC_TTOP_D 0x3105 1367 1.1 riastrad # define RLC_PUD(x) ((x) << 0) 1368 1.1 riastrad # define RLC_PUD_MASK (0xff << 0) 1369 1.1 riastrad # define RLC_PDD(x) ((x) << 8) 1370 1.1 riastrad # define RLC_PDD_MASK (0xff << 8) 1371 1.1 riastrad # define RLC_TTPD(x) ((x) << 16) 1372 1.1 riastrad # define RLC_TTPD_MASK (0xff << 16) 1373 1.1 riastrad # define RLC_MSD(x) ((x) << 24) 1374 1.1 riastrad # define RLC_MSD_MASK (0xff << 24) 1375 1.1 riastrad 1376 1.1 riastrad #define RLC_LB_INIT_CU_MASK 0x3107 1377 1.1 riastrad 1378 1.1 riastrad #define RLC_PG_AO_CU_MASK 0x310B 1379 1.1 riastrad #define RLC_MAX_PG_CU 0x310C 1380 1.1 riastrad # define MAX_PU_CU(x) ((x) << 0) 1381 1.1 riastrad # define MAX_PU_CU_MASK (0xff << 0) 1382 1.1 riastrad #define RLC_AUTO_PG_CTRL 0x310C 1383 1.1 riastrad # define AUTO_PG_EN (1 << 0) 1384 1.1 riastrad # define GRBM_REG_SGIT(x) ((x) << 3) 1385 1.1 riastrad # define GRBM_REG_SGIT_MASK (0xffff << 3) 1386 1.1 riastrad # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19) 1387 1.1 riastrad # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19) 1388 1.1 riastrad 1389 1.1 riastrad #define RLC_SERDES_WR_MASTER_MASK_0 0x3115 1390 1.1 riastrad #define RLC_SERDES_WR_MASTER_MASK_1 0x3116 1391 1.1 riastrad #define RLC_SERDES_WR_CTRL 0x3117 1392 1.1 riastrad 1393 1.1 riastrad #define RLC_SERDES_MASTER_BUSY_0 0x3119 1394 1.1 riastrad #define RLC_SERDES_MASTER_BUSY_1 0x311A 1395 1.1 riastrad 1396 1.1 riastrad #define RLC_GCPM_GENERAL_3 0x311E 1397 1.1 riastrad 1398 1.1 riastrad #define DB_RENDER_CONTROL 0xA000 1399 1.1 riastrad 1400 1.1 riastrad #define DB_DEPTH_INFO 0xA00F 1401 1.1 riastrad 1402 1.1 riastrad #define PA_SC_RASTER_CONFIG 0xA0D4 1403 1.1 riastrad # define RB_MAP_PKR0(x) ((x) << 0) 1404 1.1 riastrad # define RB_MAP_PKR0_MASK (0x3 << 0) 1405 1.1 riastrad # define RB_MAP_PKR1(x) ((x) << 2) 1406 1.1 riastrad # define RB_MAP_PKR1_MASK (0x3 << 2) 1407 1.1 riastrad # define RASTER_CONFIG_RB_MAP_0 0 1408 1.1 riastrad # define RASTER_CONFIG_RB_MAP_1 1 1409 1.1 riastrad # define RASTER_CONFIG_RB_MAP_2 2 1410 1.1 riastrad # define RASTER_CONFIG_RB_MAP_3 3 1411 1.1 riastrad # define RB_XSEL2(x) ((x) << 4) 1412 1.1 riastrad # define RB_XSEL2_MASK (0x3 << 4) 1413 1.1 riastrad # define RB_XSEL (1 << 6) 1414 1.1 riastrad # define RB_YSEL (1 << 7) 1415 1.1 riastrad # define PKR_MAP(x) ((x) << 8) 1416 1.1 riastrad # define PKR_MAP_MASK (0x3 << 8) 1417 1.1 riastrad # define RASTER_CONFIG_PKR_MAP_0 0 1418 1.1 riastrad # define RASTER_CONFIG_PKR_MAP_1 1 1419 1.1 riastrad # define RASTER_CONFIG_PKR_MAP_2 2 1420 1.1 riastrad # define RASTER_CONFIG_PKR_MAP_3 3 1421 1.1 riastrad # define PKR_XSEL(x) ((x) << 10) 1422 1.1 riastrad # define PKR_XSEL_MASK (0x3 << 10) 1423 1.1 riastrad # define PKR_YSEL(x) ((x) << 12) 1424 1.1 riastrad # define PKR_YSEL_MASK (0x3 << 12) 1425 1.1 riastrad # define SC_MAP(x) ((x) << 16) 1426 1.1 riastrad # define SC_MAP_MASK (0x3 << 16) 1427 1.1 riastrad # define SC_XSEL(x) ((x) << 18) 1428 1.1 riastrad # define SC_XSEL_MASK (0x3 << 18) 1429 1.1 riastrad # define SC_YSEL(x) ((x) << 20) 1430 1.1 riastrad # define SC_YSEL_MASK (0x3 << 20) 1431 1.1 riastrad # define SE_MAP(x) ((x) << 24) 1432 1.1 riastrad # define SE_MAP_MASK (0x3 << 24) 1433 1.1 riastrad # define RASTER_CONFIG_SE_MAP_0 0 1434 1.1 riastrad # define RASTER_CONFIG_SE_MAP_1 1 1435 1.1 riastrad # define RASTER_CONFIG_SE_MAP_2 2 1436 1.1 riastrad # define RASTER_CONFIG_SE_MAP_3 3 1437 1.1 riastrad # define SE_XSEL(x) ((x) << 26) 1438 1.1 riastrad # define SE_XSEL_MASK (0x3 << 26) 1439 1.1 riastrad # define SE_YSEL(x) ((x) << 28) 1440 1.1 riastrad # define SE_YSEL_MASK (0x3 << 28) 1441 1.1 riastrad 1442 1.1 riastrad 1443 1.1 riastrad #define VGT_EVENT_INITIATOR 0xA2A4 1444 1.1 riastrad # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 1445 1.1 riastrad # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 1446 1.1 riastrad # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 1447 1.1 riastrad # define CACHE_FLUSH_TS (4 << 0) 1448 1.1 riastrad # define CACHE_FLUSH (6 << 0) 1449 1.1 riastrad # define CS_PARTIAL_FLUSH (7 << 0) 1450 1.1 riastrad # define VGT_STREAMOUT_RESET (10 << 0) 1451 1.1 riastrad # define END_OF_PIPE_INCR_DE (11 << 0) 1452 1.1 riastrad # define END_OF_PIPE_IB_END (12 << 0) 1453 1.1 riastrad # define RST_PIX_CNT (13 << 0) 1454 1.1 riastrad # define VS_PARTIAL_FLUSH (15 << 0) 1455 1.1 riastrad # define PS_PARTIAL_FLUSH (16 << 0) 1456 1.1 riastrad # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 1457 1.1 riastrad # define ZPASS_DONE (21 << 0) 1458 1.1 riastrad # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 1459 1.1 riastrad # define PERFCOUNTER_START (23 << 0) 1460 1.1 riastrad # define PERFCOUNTER_STOP (24 << 0) 1461 1.1 riastrad # define PIPELINESTAT_START (25 << 0) 1462 1.1 riastrad # define PIPELINESTAT_STOP (26 << 0) 1463 1.1 riastrad # define PERFCOUNTER_SAMPLE (27 << 0) 1464 1.1 riastrad # define SAMPLE_PIPELINESTAT (30 << 0) 1465 1.1 riastrad # define SAMPLE_STREAMOUTSTATS (32 << 0) 1466 1.1 riastrad # define RESET_VTX_CNT (33 << 0) 1467 1.1 riastrad # define VGT_FLUSH (36 << 0) 1468 1.1 riastrad # define BOTTOM_OF_PIPE_TS (40 << 0) 1469 1.1 riastrad # define DB_CACHE_FLUSH_AND_INV (42 << 0) 1470 1.1 riastrad # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 1471 1.1 riastrad # define FLUSH_AND_INV_DB_META (44 << 0) 1472 1.1 riastrad # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 1473 1.1 riastrad # define FLUSH_AND_INV_CB_META (46 << 0) 1474 1.1 riastrad # define CS_DONE (47 << 0) 1475 1.1 riastrad # define PS_DONE (48 << 0) 1476 1.1 riastrad # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 1477 1.1 riastrad # define THREAD_TRACE_START (51 << 0) 1478 1.1 riastrad # define THREAD_TRACE_STOP (52 << 0) 1479 1.1 riastrad # define THREAD_TRACE_FLUSH (54 << 0) 1480 1.1 riastrad # define THREAD_TRACE_FINISH (55 << 0) 1481 1.1 riastrad 1482 1.1 riastrad /* PIF PHY0 registers idx/data 0x8/0xc */ 1483 1.1 riastrad #define PB0_PIF_CNTL 0x10 1484 1.1 riastrad # define LS2_EXIT_TIME(x) ((x) << 17) 1485 1.1 riastrad # define LS2_EXIT_TIME_MASK (0x7 << 17) 1486 1.1 riastrad # define LS2_EXIT_TIME_SHIFT 17 1487 1.1 riastrad #define PB0_PIF_PAIRING 0x11 1488 1.1 riastrad # define MULTI_PIF (1 << 25) 1489 1.1 riastrad #define PB0_PIF_PWRDOWN_0 0x12 1490 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 1491 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 1492 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 1493 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 1494 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 1495 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 1496 1.1 riastrad # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 1497 1.1 riastrad # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 1498 1.1 riastrad # define PLL_RAMP_UP_TIME_0_SHIFT 24 1499 1.1 riastrad #define PB0_PIF_PWRDOWN_1 0x13 1500 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 1501 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 1502 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 1503 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 1504 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 1505 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 1506 1.1 riastrad # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 1507 1.1 riastrad # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 1508 1.1 riastrad # define PLL_RAMP_UP_TIME_1_SHIFT 24 1509 1.1 riastrad 1510 1.1 riastrad #define PB0_PIF_PWRDOWN_2 0x17 1511 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7) 1512 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7) 1513 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7 1514 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10) 1515 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10) 1516 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10 1517 1.1 riastrad # define PLL_RAMP_UP_TIME_2(x) ((x) << 24) 1518 1.1 riastrad # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24) 1519 1.1 riastrad # define PLL_RAMP_UP_TIME_2_SHIFT 24 1520 1.1 riastrad #define PB0_PIF_PWRDOWN_3 0x18 1521 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7) 1522 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7) 1523 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7 1524 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10) 1525 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10) 1526 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10 1527 1.1 riastrad # define PLL_RAMP_UP_TIME_3(x) ((x) << 24) 1528 1.1 riastrad # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24) 1529 1.1 riastrad # define PLL_RAMP_UP_TIME_3_SHIFT 24 1530 1.1 riastrad /* PIF PHY1 registers idx/data 0x10/0x14 */ 1531 1.1 riastrad #define PB1_PIF_CNTL 0x10 1532 1.1 riastrad #define PB1_PIF_PAIRING 0x11 1533 1.1 riastrad #define PB1_PIF_PWRDOWN_0 0x12 1534 1.1 riastrad #define PB1_PIF_PWRDOWN_1 0x13 1535 1.1 riastrad 1536 1.1 riastrad #define PB1_PIF_PWRDOWN_2 0x17 1537 1.1 riastrad #define PB1_PIF_PWRDOWN_3 0x18 1538 1.1 riastrad /* PCIE registers idx/data 0x30/0x34 */ 1539 1.1 riastrad #define PCIE_CNTL2 0x1c /* PCIE */ 1540 1.1 riastrad # define SLV_MEM_LS_EN (1 << 16) 1541 1.1 riastrad # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17) 1542 1.1 riastrad # define MST_MEM_LS_EN (1 << 18) 1543 1.1 riastrad # define REPLAY_MEM_LS_EN (1 << 19) 1544 1.1 riastrad #define PCIE_LC_STATUS1 0x28 /* PCIE */ 1545 1.1 riastrad # define LC_REVERSE_RCVR (1 << 0) 1546 1.1 riastrad # define LC_REVERSE_XMIT (1 << 1) 1547 1.1 riastrad # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2) 1548 1.1 riastrad # define LC_OPERATING_LINK_WIDTH_SHIFT 2 1549 1.1 riastrad # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5) 1550 1.1 riastrad # define LC_DETECTED_LINK_WIDTH_SHIFT 5 1551 1.1 riastrad 1552 1.1 riastrad #define PCIE_P_CNTL 0x40 /* PCIE */ 1553 1.1 riastrad # define P_IGNORE_EDB_ERR (1 << 6) 1554 1.1 riastrad 1555 1.1 riastrad /* PCIE PORT registers idx/data 0x38/0x3c */ 1556 1.1 riastrad #define PCIE_LC_CNTL 0xa0 1557 1.1 riastrad # define LC_L0S_INACTIVITY(x) ((x) << 8) 1558 1.1 riastrad # define LC_L0S_INACTIVITY_MASK (0xf << 8) 1559 1.1 riastrad # define LC_L0S_INACTIVITY_SHIFT 8 1560 1.1 riastrad # define LC_L1_INACTIVITY(x) ((x) << 12) 1561 1.1 riastrad # define LC_L1_INACTIVITY_MASK (0xf << 12) 1562 1.1 riastrad # define LC_L1_INACTIVITY_SHIFT 12 1563 1.1 riastrad # define LC_PMI_TO_L1_DIS (1 << 16) 1564 1.1 riastrad # define LC_ASPM_TO_L1_DIS (1 << 24) 1565 1.1 riastrad #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 1566 1.1 riastrad # define LC_LINK_WIDTH_SHIFT 0 1567 1.1 riastrad # define LC_LINK_WIDTH_MASK 0x7 1568 1.1 riastrad # define LC_LINK_WIDTH_X0 0 1569 1.1 riastrad # define LC_LINK_WIDTH_X1 1 1570 1.1 riastrad # define LC_LINK_WIDTH_X2 2 1571 1.1 riastrad # define LC_LINK_WIDTH_X4 3 1572 1.1 riastrad # define LC_LINK_WIDTH_X8 4 1573 1.1 riastrad # define LC_LINK_WIDTH_X16 6 1574 1.1 riastrad # define LC_LINK_WIDTH_RD_SHIFT 4 1575 1.1 riastrad # define LC_LINK_WIDTH_RD_MASK 0x70 1576 1.1 riastrad # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 1577 1.1 riastrad # define LC_RECONFIG_NOW (1 << 8) 1578 1.1 riastrad # define LC_RENEGOTIATION_SUPPORT (1 << 9) 1579 1.1 riastrad # define LC_RENEGOTIATE_EN (1 << 10) 1580 1.1 riastrad # define LC_SHORT_RECONFIG_EN (1 << 11) 1581 1.1 riastrad # define LC_UPCONFIGURE_SUPPORT (1 << 12) 1582 1.1 riastrad # define LC_UPCONFIGURE_DIS (1 << 13) 1583 1.1 riastrad # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 1584 1.1 riastrad # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 1585 1.1 riastrad # define LC_DYN_LANES_PWR_STATE_SHIFT 21 1586 1.1 riastrad #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */ 1587 1.1 riastrad # define LC_XMIT_N_FTS(x) ((x) << 0) 1588 1.1 riastrad # define LC_XMIT_N_FTS_MASK (0xff << 0) 1589 1.1 riastrad # define LC_XMIT_N_FTS_SHIFT 0 1590 1.1 riastrad # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8) 1591 1.1 riastrad # define LC_N_FTS_MASK (0xff << 24) 1592 1.1 riastrad #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 1593 1.1 riastrad # define LC_GEN2_EN_STRAP (1 << 0) 1594 1.1 riastrad # define LC_GEN3_EN_STRAP (1 << 1) 1595 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2) 1596 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3) 1597 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3 1598 1.1 riastrad # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5) 1599 1.1 riastrad # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6) 1600 1.1 riastrad # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7) 1601 1.1 riastrad # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8) 1602 1.1 riastrad # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9) 1603 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10) 1604 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10 1605 1.1 riastrad # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */ 1606 1.1 riastrad # define LC_CURRENT_DATA_RATE_SHIFT 13 1607 1.1 riastrad # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16) 1608 1.1 riastrad # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18) 1609 1.1 riastrad # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19) 1610 1.1 riastrad # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20) 1611 1.1 riastrad # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21) 1612 1.1 riastrad 1613 1.1 riastrad #define PCIE_LC_CNTL2 0xb1 1614 1.1 riastrad # define LC_ALLOW_PDWN_IN_L1 (1 << 17) 1615 1.1 riastrad # define LC_ALLOW_PDWN_IN_L23 (1 << 18) 1616 1.1 riastrad 1617 1.1 riastrad #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */ 1618 1.1 riastrad # define LC_GO_TO_RECOVERY (1 << 30) 1619 1.1 riastrad #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */ 1620 1.1 riastrad # define LC_REDO_EQ (1 << 5) 1621 1.1 riastrad # define LC_SET_QUIESCE (1 << 13) 1622 1.1 riastrad 1623 1.1 riastrad /* 1624 1.1 riastrad * UVD 1625 1.1 riastrad */ 1626 1.1 riastrad #define UVD_UDEC_ADDR_CONFIG 0x3bd3 1627 1.1 riastrad #define UVD_UDEC_DB_ADDR_CONFIG 0x3bd4 1628 1.1 riastrad #define UVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 1629 1.1 riastrad #define UVD_RBC_RB_RPTR 0x3da4 1630 1.1 riastrad #define UVD_RBC_RB_WPTR 0x3da5 1631 1.1 riastrad #define UVD_STATUS 0x3daf 1632 1.1 riastrad 1633 1.1 riastrad #define UVD_CGC_CTRL 0x3dc2 1634 1.1 riastrad # define DCM (1 << 0) 1635 1.1 riastrad # define CG_DT(x) ((x) << 2) 1636 1.1 riastrad # define CG_DT_MASK (0xf << 2) 1637 1.1 riastrad # define CLK_OD(x) ((x) << 6) 1638 1.1 riastrad # define CLK_OD_MASK (0x1f << 6) 1639 1.1 riastrad 1640 1.1 riastrad /* UVD CTX indirect */ 1641 1.1 riastrad #define UVD_CGC_MEM_CTRL 0xC0 1642 1.1 riastrad #define UVD_CGC_CTRL2 0xC1 1643 1.1 riastrad # define DYN_OR_EN (1 << 0) 1644 1.1 riastrad # define DYN_RR_EN (1 << 1) 1645 1.1 riastrad # define G_DIV_ID(x) ((x) << 2) 1646 1.1 riastrad # define G_DIV_ID_MASK (0x7 << 2) 1647 1.1 riastrad 1648 1.1 riastrad /* 1649 1.1 riastrad * PM4 1650 1.1 riastrad */ 1651 1.1 riastrad #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 1652 1.1 riastrad (((reg) >> 2) & 0xFFFF) | \ 1653 1.1 riastrad ((n) & 0x3FFF) << 16) 1654 1.1 riastrad #define CP_PACKET2 0x80000000 1655 1.1 riastrad #define PACKET2_PAD_SHIFT 0 1656 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0) 1657 1.1 riastrad 1658 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 1659 1.1 riastrad #define RADEON_PACKET_TYPE3 3 1660 1.1 riastrad #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 1661 1.1 riastrad (((op) & 0xFF) << 8) | \ 1662 1.1 riastrad ((n) & 0x3FFF) << 16) 1663 1.1 riastrad 1664 1.1 riastrad #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 1665 1.1 riastrad 1666 1.1 riastrad /* Packet 3 types */ 1667 1.1 riastrad #define PACKET3_NOP 0x10 1668 1.1 riastrad #define PACKET3_SET_BASE 0x11 1669 1.1 riastrad #define PACKET3_BASE_INDEX(x) ((x) << 0) 1670 1.1 riastrad #define GDS_PARTITION_BASE 2 1671 1.1 riastrad #define CE_PARTITION_BASE 3 1672 1.1 riastrad #define PACKET3_CLEAR_STATE 0x12 1673 1.1 riastrad #define PACKET3_INDEX_BUFFER_SIZE 0x13 1674 1.1 riastrad #define PACKET3_DISPATCH_DIRECT 0x15 1675 1.1 riastrad #define PACKET3_DISPATCH_INDIRECT 0x16 1676 1.1 riastrad #define PACKET3_ALLOC_GDS 0x1B 1677 1.1 riastrad #define PACKET3_WRITE_GDS_RAM 0x1C 1678 1.1 riastrad #define PACKET3_ATOMIC_GDS 0x1D 1679 1.1 riastrad #define PACKET3_ATOMIC 0x1E 1680 1.1 riastrad #define PACKET3_OCCLUSION_QUERY 0x1F 1681 1.1 riastrad #define PACKET3_SET_PREDICATION 0x20 1682 1.1 riastrad #define PACKET3_REG_RMW 0x21 1683 1.1 riastrad #define PACKET3_COND_EXEC 0x22 1684 1.1 riastrad #define PACKET3_PRED_EXEC 0x23 1685 1.1 riastrad #define PACKET3_DRAW_INDIRECT 0x24 1686 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT 0x25 1687 1.1 riastrad #define PACKET3_INDEX_BASE 0x26 1688 1.1 riastrad #define PACKET3_DRAW_INDEX_2 0x27 1689 1.1 riastrad #define PACKET3_CONTEXT_CONTROL 0x28 1690 1.1 riastrad #define PACKET3_INDEX_TYPE 0x2A 1691 1.1 riastrad #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 1692 1.1 riastrad #define PACKET3_DRAW_INDEX_AUTO 0x2D 1693 1.1 riastrad #define PACKET3_DRAW_INDEX_IMMD 0x2E 1694 1.1 riastrad #define PACKET3_NUM_INSTANCES 0x2F 1695 1.1 riastrad #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 1696 1.1 riastrad #define PACKET3_INDIRECT_BUFFER_CONST 0x31 1697 1.1 riastrad #define PACKET3_INDIRECT_BUFFER 0x3F 1698 1.1 riastrad #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1699 1.1 riastrad #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 1700 1.1 riastrad #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 1701 1.1 riastrad #define PACKET3_WRITE_DATA 0x37 1702 1.1 riastrad #define WRITE_DATA_DST_SEL(x) ((x) << 8) 1703 1.1 riastrad /* 0 - register 1704 1.1 riastrad * 1 - memory (sync - via GRBM) 1705 1.1 riastrad * 2 - tc/l2 1706 1.1 riastrad * 3 - gds 1707 1.1 riastrad * 4 - reserved 1708 1.1 riastrad * 5 - memory (async - direct) 1709 1.1 riastrad */ 1710 1.1 riastrad #define WR_ONE_ADDR (1 << 16) 1711 1.1 riastrad #define WR_CONFIRM (1 << 20) 1712 1.1 riastrad #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 1713 1.1 riastrad /* 0 - me 1714 1.1 riastrad * 1 - pfp 1715 1.1 riastrad * 2 - ce 1716 1.1 riastrad */ 1717 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 1718 1.1 riastrad #define PACKET3_MEM_SEMAPHORE 0x39 1719 1.1 riastrad #define PACKET3_MPEG_INDEX 0x3A 1720 1.1 riastrad #define PACKET3_COPY_DW 0x3B 1721 1.1 riastrad #define PACKET3_WAIT_REG_MEM 0x3C 1722 1.1 riastrad #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 1723 1.1 riastrad /* 0 - always 1724 1.1 riastrad * 1 - < 1725 1.1 riastrad * 2 - <= 1726 1.1 riastrad * 3 - == 1727 1.1 riastrad * 4 - != 1728 1.1 riastrad * 5 - >= 1729 1.1 riastrad * 6 - > 1730 1.1 riastrad */ 1731 1.1 riastrad #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 1732 1.1 riastrad /* 0 - reg 1733 1.1 riastrad * 1 - mem 1734 1.1 riastrad */ 1735 1.1 riastrad #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 1736 1.1 riastrad /* 0 - me 1737 1.1 riastrad * 1 - pfp 1738 1.1 riastrad */ 1739 1.1 riastrad #define PACKET3_MEM_WRITE 0x3D 1740 1.1 riastrad #define PACKET3_COPY_DATA 0x40 1741 1.1 riastrad #define PACKET3_CP_DMA 0x41 1742 1.1 riastrad /* 1. header 1743 1.1 riastrad * 2. SRC_ADDR_LO or DATA [31:0] 1744 1.1 riastrad * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 1745 1.1 riastrad * SRC_ADDR_HI [7:0] 1746 1.1 riastrad * 4. DST_ADDR_LO [31:0] 1747 1.1 riastrad * 5. DST_ADDR_HI [7:0] 1748 1.1 riastrad * 6. COMMAND [30:21] | BYTE_COUNT [20:0] 1749 1.1 riastrad */ 1750 1.1 riastrad # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1751 1.1 riastrad /* 0 - DST_ADDR 1752 1.1 riastrad * 1 - GDS 1753 1.1 riastrad */ 1754 1.1 riastrad # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 1755 1.1 riastrad /* 0 - ME 1756 1.1 riastrad * 1 - PFP 1757 1.1 riastrad */ 1758 1.1 riastrad # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 1759 1.1 riastrad /* 0 - SRC_ADDR 1760 1.1 riastrad * 1 - GDS 1761 1.1 riastrad * 2 - DATA 1762 1.1 riastrad */ 1763 1.1 riastrad # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 1764 1.1 riastrad /* COMMAND */ 1765 1.1 riastrad # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1766 1.1 riastrad # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 1767 1.1 riastrad /* 0 - none 1768 1.1 riastrad * 1 - 8 in 16 1769 1.1 riastrad * 2 - 8 in 32 1770 1.1 riastrad * 3 - 8 in 64 1771 1.1 riastrad */ 1772 1.1 riastrad # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 1773 1.1 riastrad /* 0 - none 1774 1.1 riastrad * 1 - 8 in 16 1775 1.1 riastrad * 2 - 8 in 32 1776 1.1 riastrad * 3 - 8 in 64 1777 1.1 riastrad */ 1778 1.1 riastrad # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 1779 1.1 riastrad /* 0 - memory 1780 1.1 riastrad * 1 - register 1781 1.1 riastrad */ 1782 1.1 riastrad # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 1783 1.1 riastrad /* 0 - memory 1784 1.1 riastrad * 1 - register 1785 1.1 riastrad */ 1786 1.1 riastrad # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 1787 1.1 riastrad # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1788 1.1 riastrad # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30) 1789 1.1 riastrad #define PACKET3_PFP_SYNC_ME 0x42 1790 1.1 riastrad #define PACKET3_SURFACE_SYNC 0x43 1791 1.1 riastrad # define PACKET3_DEST_BASE_0_ENA (1 << 0) 1792 1.1 riastrad # define PACKET3_DEST_BASE_1_ENA (1 << 1) 1793 1.1 riastrad # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1794 1.1 riastrad # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 1795 1.1 riastrad # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 1796 1.1 riastrad # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 1797 1.1 riastrad # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 1798 1.1 riastrad # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 1799 1.1 riastrad # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 1800 1.1 riastrad # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 1801 1.1 riastrad # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 1802 1.1 riastrad # define PACKET3_DEST_BASE_2_ENA (1 << 19) 1803 1.1 riastrad # define PACKET3_DEST_BASE_3_ENA (1 << 21) 1804 1.1 riastrad # define PACKET3_TCL1_ACTION_ENA (1 << 22) 1805 1.1 riastrad # define PACKET3_TC_ACTION_ENA (1 << 23) 1806 1.1 riastrad # define PACKET3_CB_ACTION_ENA (1 << 25) 1807 1.1 riastrad # define PACKET3_DB_ACTION_ENA (1 << 26) 1808 1.1 riastrad # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 1809 1.1 riastrad # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 1810 1.1 riastrad #define PACKET3_ME_INITIALIZE 0x44 1811 1.1 riastrad #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 1812 1.1 riastrad #define PACKET3_COND_WRITE 0x45 1813 1.1 riastrad #define PACKET3_EVENT_WRITE 0x46 1814 1.1 riastrad #define EVENT_TYPE(x) ((x) << 0) 1815 1.1 riastrad #define EVENT_INDEX(x) ((x) << 8) 1816 1.1 riastrad /* 0 - any non-TS event 1817 1.1 riastrad * 1 - ZPASS_DONE 1818 1.1 riastrad * 2 - SAMPLE_PIPELINESTAT 1819 1.1 riastrad * 3 - SAMPLE_STREAMOUTSTAT* 1820 1.1 riastrad * 4 - *S_PARTIAL_FLUSH 1821 1.1 riastrad * 5 - EOP events 1822 1.1 riastrad * 6 - EOS events 1823 1.1 riastrad * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT 1824 1.1 riastrad */ 1825 1.1 riastrad #define INV_L2 (1 << 20) 1826 1.1 riastrad /* INV TC L2 cache when EVENT_INDEX = 7 */ 1827 1.1 riastrad #define PACKET3_EVENT_WRITE_EOP 0x47 1828 1.1 riastrad #define DATA_SEL(x) ((x) << 29) 1829 1.1 riastrad /* 0 - discard 1830 1.1 riastrad * 1 - send low 32bit data 1831 1.1 riastrad * 2 - send 64bit data 1832 1.1 riastrad * 3 - send 64bit counter value 1833 1.1 riastrad */ 1834 1.1 riastrad #define INT_SEL(x) ((x) << 24) 1835 1.1 riastrad /* 0 - none 1836 1.1 riastrad * 1 - interrupt only (DATA_SEL = 0) 1837 1.1 riastrad * 2 - interrupt when data write is confirmed 1838 1.1 riastrad */ 1839 1.1 riastrad #define PACKET3_EVENT_WRITE_EOS 0x48 1840 1.1 riastrad #define PACKET3_PREAMBLE_CNTL 0x4A 1841 1.1 riastrad # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 1842 1.1 riastrad # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 1843 1.1 riastrad #define PACKET3_ONE_REG_WRITE 0x57 1844 1.1 riastrad #define PACKET3_LOAD_CONFIG_REG 0x5F 1845 1.1 riastrad #define PACKET3_LOAD_CONTEXT_REG 0x60 1846 1.1 riastrad #define PACKET3_LOAD_SH_REG 0x61 1847 1.1 riastrad #define PACKET3_SET_CONFIG_REG 0x68 1848 1.1 riastrad #define PACKET3_SET_CONFIG_REG_START 0x00002000 1849 1.1 riastrad #define PACKET3_SET_CONFIG_REG_END 0x00002c00 1850 1.1 riastrad #define PACKET3_SET_CONTEXT_REG 0x69 1851 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_START 0x000a000 1852 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_END 0x000a400 1853 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 1854 1.1 riastrad #define PACKET3_SET_RESOURCE_INDIRECT 0x74 1855 1.1 riastrad #define PACKET3_SET_SH_REG 0x76 1856 1.1 riastrad #define PACKET3_SET_SH_REG_START 0x00002c00 1857 1.1 riastrad #define PACKET3_SET_SH_REG_END 0x00003000 1858 1.1 riastrad #define PACKET3_SET_SH_REG_OFFSET 0x77 1859 1.1 riastrad #define PACKET3_ME_WRITE 0x7A 1860 1.1 riastrad #define PACKET3_SCRATCH_RAM_WRITE 0x7D 1861 1.1 riastrad #define PACKET3_SCRATCH_RAM_READ 0x7E 1862 1.1 riastrad #define PACKET3_CE_WRITE 0x7F 1863 1.1 riastrad #define PACKET3_LOAD_CONST_RAM 0x80 1864 1.1 riastrad #define PACKET3_WRITE_CONST_RAM 0x81 1865 1.1 riastrad #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82 1866 1.1 riastrad #define PACKET3_DUMP_CONST_RAM 0x83 1867 1.1 riastrad #define PACKET3_INCREMENT_CE_COUNTER 0x84 1868 1.1 riastrad #define PACKET3_INCREMENT_DE_COUNTER 0x85 1869 1.1 riastrad #define PACKET3_WAIT_ON_CE_COUNTER 0x86 1870 1.1 riastrad #define PACKET3_WAIT_ON_DE_COUNTER 0x87 1871 1.1 riastrad #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 1872 1.1 riastrad #define PACKET3_SET_CE_DE_COUNTERS 0x89 1873 1.1 riastrad #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A 1874 1.1 riastrad #define PACKET3_SWITCH_BUFFER 0x8B 1875 1.1 riastrad 1876 1.1 riastrad /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 1877 1.1 riastrad #define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 1878 1.1 riastrad #define DMA1_REGISTER_OFFSET 0x200 /* not a register */ 1879 1.1 riastrad 1880 1.1 riastrad #define DMA_RB_CNTL 0x3400 1881 1.1 riastrad # define DMA_RB_ENABLE (1 << 0) 1882 1.1 riastrad # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 1883 1.1 riastrad # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 1884 1.1 riastrad # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 1885 1.1 riastrad # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 1886 1.1 riastrad # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 1887 1.1 riastrad #define DMA_RB_BASE 0x3401 1888 1.1 riastrad #define DMA_RB_RPTR 0x3402 1889 1.1 riastrad #define DMA_RB_WPTR 0x3403 1890 1.1 riastrad 1891 1.1 riastrad #define DMA_RB_RPTR_ADDR_HI 0x3407 1892 1.1 riastrad #define DMA_RB_RPTR_ADDR_LO 0x3408 1893 1.1 riastrad 1894 1.1 riastrad #define DMA_IB_CNTL 0x3409 1895 1.1 riastrad # define DMA_IB_ENABLE (1 << 0) 1896 1.1 riastrad # define DMA_IB_SWAP_ENABLE (1 << 4) 1897 1.1 riastrad # define CMD_VMID_FORCE (1 << 31) 1898 1.1 riastrad #define DMA_IB_RPTR 0x340a 1899 1.1 riastrad #define DMA_CNTL 0x340b 1900 1.1 riastrad # define TRAP_ENABLE (1 << 0) 1901 1.1 riastrad # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1902 1.1 riastrad # define SEM_WAIT_INT_ENABLE (1 << 2) 1903 1.1 riastrad # define DATA_SWAP_ENABLE (1 << 3) 1904 1.1 riastrad # define FENCE_SWAP_ENABLE (1 << 4) 1905 1.1 riastrad # define CTXEMPTY_INT_ENABLE (1 << 28) 1906 1.1 riastrad #define DMA_STATUS_REG 0x340d 1907 1.1 riastrad # define DMA_IDLE (1 << 0) 1908 1.1 riastrad #define DMA_TILING_CONFIG 0x342e 1909 1.1 riastrad 1910 1.1 riastrad #define DMA_POWER_CNTL 0x342f 1911 1.1 riastrad # define MEM_POWER_OVERRIDE (1 << 8) 1912 1.1 riastrad #define DMA_CLK_CTRL 0x3430 1913 1.1 riastrad 1914 1.1 riastrad #define DMA_PG 0x3435 1915 1.1 riastrad # define PG_CNTL_ENABLE (1 << 0) 1916 1.1 riastrad #define DMA_PGFSM_CONFIG 0x3436 1917 1.1 riastrad #define DMA_PGFSM_WRITE 0x3437 1918 1.1 riastrad 1919 1.1 riastrad #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \ 1920 1.1 riastrad (((b) & 0x1) << 26) | \ 1921 1.1 riastrad (((t) & 0x1) << 23) | \ 1922 1.1 riastrad (((s) & 0x1) << 22) | \ 1923 1.1 riastrad (((n) & 0xFFFFF) << 0)) 1924 1.1 riastrad 1925 1.1 riastrad #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 1926 1.1 riastrad (((vmid) & 0xF) << 20) | \ 1927 1.1 riastrad (((n) & 0xFFFFF) << 0)) 1928 1.1 riastrad 1929 1.1 riastrad #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \ 1930 1.1 riastrad (1 << 26) | \ 1931 1.1 riastrad (1 << 21) | \ 1932 1.1 riastrad (((n) & 0xFFFFF) << 0)) 1933 1.1 riastrad 1934 1.1 riastrad /* async DMA Packet types */ 1935 1.1 riastrad #define DMA_PACKET_WRITE 0x2 1936 1.1 riastrad #define DMA_PACKET_COPY 0x3 1937 1.1 riastrad #define DMA_PACKET_INDIRECT_BUFFER 0x4 1938 1.1 riastrad #define DMA_PACKET_SEMAPHORE 0x5 1939 1.1 riastrad #define DMA_PACKET_FENCE 0x6 1940 1.1 riastrad #define DMA_PACKET_TRAP 0x7 1941 1.1 riastrad #define DMA_PACKET_SRBM_WRITE 0x9 1942 1.1 riastrad #define DMA_PACKET_CONSTANT_FILL 0xd 1943 1.1 riastrad #define DMA_PACKET_POLL_REG_MEM 0xe 1944 1.1 riastrad #define DMA_PACKET_NOP 0xf 1945 1.1 riastrad 1946 1.1 riastrad #define VCE_STATUS 0x20004 1947 1.1 riastrad #define VCE_VCPU_CNTL 0x20014 1948 1.1 riastrad #define VCE_CLK_EN (1 << 0) 1949 1.1 riastrad #define VCE_VCPU_CACHE_OFFSET0 0x20024 1950 1.1 riastrad #define VCE_VCPU_CACHE_SIZE0 0x20028 1951 1.1 riastrad #define VCE_VCPU_CACHE_OFFSET1 0x2002c 1952 1.1 riastrad #define VCE_VCPU_CACHE_SIZE1 0x20030 1953 1.1 riastrad #define VCE_VCPU_CACHE_OFFSET2 0x20034 1954 1.1 riastrad #define VCE_VCPU_CACHE_SIZE2 0x20038 1955 1.1 riastrad #define VCE_SOFT_RESET 0x20120 1956 1.1 riastrad #define VCE_ECPU_SOFT_RESET (1 << 0) 1957 1.1 riastrad #define VCE_FME_SOFT_RESET (1 << 2) 1958 1.1 riastrad #define VCE_RB_BASE_LO2 0x2016c 1959 1.1 riastrad #define VCE_RB_BASE_HI2 0x20170 1960 1.1 riastrad #define VCE_RB_SIZE2 0x20174 1961 1.1 riastrad #define VCE_RB_RPTR2 0x20178 1962 1.1 riastrad #define VCE_RB_WPTR2 0x2017c 1963 1.1 riastrad #define VCE_RB_BASE_LO 0x20180 1964 1.1 riastrad #define VCE_RB_BASE_HI 0x20184 1965 1.1 riastrad #define VCE_RB_SIZE 0x20188 1966 1.1 riastrad #define VCE_RB_RPTR 0x2018c 1967 1.1 riastrad #define VCE_RB_WPTR 0x20190 1968 1.1 riastrad #define VCE_CLOCK_GATING_A 0x202f8 1969 1.1 riastrad #define VCE_CLOCK_GATING_B 0x202fc 1970 1.1 riastrad #define VCE_UENC_CLOCK_GATING 0x205bc 1971 1.1 riastrad #define VCE_UENC_REG_CLOCK_GATING 0x205c0 1972 1.1 riastrad #define VCE_FW_REG_STATUS 0x20e10 1973 1.1 riastrad # define VCE_FW_REG_STATUS_BUSY (1 << 0) 1974 1.1 riastrad # define VCE_FW_REG_STATUS_PASS (1 << 3) 1975 1.1 riastrad # define VCE_FW_REG_STATUS_DONE (1 << 11) 1976 1.1 riastrad #define VCE_LMI_FW_START_KEYSEL 0x20e18 1977 1.1 riastrad #define VCE_LMI_FW_PERIODIC_CTRL 0x20e20 1978 1.1 riastrad #define VCE_LMI_CTRL2 0x20e74 1979 1.1 riastrad #define VCE_LMI_CTRL 0x20e98 1980 1.1 riastrad #define VCE_LMI_VM_CTRL 0x20ea0 1981 1.1 riastrad #define VCE_LMI_SWAP_CNTL 0x20eb4 1982 1.1 riastrad #define VCE_LMI_SWAP_CNTL1 0x20eb8 1983 1.1 riastrad #define VCE_LMI_CACHE_CTRL 0x20ef4 1984 1.1 riastrad 1985 1.1 riastrad #define VCE_CMD_NO_OP 0x00000000 1986 1.1 riastrad #define VCE_CMD_END 0x00000001 1987 1.1 riastrad #define VCE_CMD_IB 0x00000002 1988 1.1 riastrad #define VCE_CMD_FENCE 0x00000003 1989 1.1 riastrad #define VCE_CMD_TRAP 0x00000004 1990 1.1 riastrad #define VCE_CMD_IB_AUTO 0x00000005 1991 1.1 riastrad #define VCE_CMD_SEMAPHORE 0x00000006 1992 1.1 riastrad 1993 1.1 riastrad 1994 1.1 riastrad //#dce stupp 1995 1.1 riastrad /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */ 1996 1.1 riastrad #define SI_CRTC0_REGISTER_OFFSET 0 //(0x6df0 - 0x6df0)/4 1997 1.1 riastrad #define SI_CRTC1_REGISTER_OFFSET 0x300 //(0x79f0 - 0x6df0)/4 1998 1.1 riastrad #define SI_CRTC2_REGISTER_OFFSET 0x2600 //(0x105f0 - 0x6df0)/4 1999 1.1 riastrad #define SI_CRTC3_REGISTER_OFFSET 0x2900 //(0x111f0 - 0x6df0)/4 2000 1.1 riastrad #define SI_CRTC4_REGISTER_OFFSET 0x2c00 //(0x11df0 - 0x6df0)/4 2001 1.1 riastrad #define SI_CRTC5_REGISTER_OFFSET 0x2f00 //(0x129f0 - 0x6df0)/4 2002 1.1 riastrad 2003 1.1 riastrad #define CURSOR_WIDTH 64 2004 1.1 riastrad #define CURSOR_HEIGHT 64 2005 1.1 riastrad #define AMDGPU_MM_INDEX 0x0000 2006 1.1 riastrad #define AMDGPU_MM_DATA 0x0001 2007 1.1 riastrad 2008 1.1 riastrad #define VERDE_NUM_CRTC 6 2009 1.1 riastrad #define BLACKOUT_MODE_MASK 0x00000007 2010 1.1 riastrad #define VGA_RENDER_CONTROL 0xC0 2011 1.1 riastrad #define R_000300_VGA_RENDER_CONTROL 0xC0 2012 1.1 riastrad #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 2013 1.1 riastrad #define EVERGREEN_CRTC_STATUS 0x1BA3 2014 1.1 riastrad #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2015 1.1 riastrad #define EVERGREEN_CRTC_STATUS_POSITION 0x1BA4 2016 1.1 riastrad /* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 2017 1.1 riastrad #define EVERGREEN_CRTC_V_BLANK_START_END 0x1b8d 2018 1.1 riastrad #define EVERGREEN_CRTC_CONTROL 0x1b9c 2019 1.1 riastrad #define EVERGREEN_CRTC_MASTER_EN (1 << 0) 2020 1.1 riastrad #define EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 2021 1.1 riastrad #define EVERGREEN_CRTC_BLANK_CONTROL 0x1b9d 2022 1.1 riastrad #define EVERGREEN_CRTC_BLANK_DATA_EN (1 << 8) 2023 1.1 riastrad #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2024 1.1 riastrad #define EVERGREEN_CRTC_STATUS_HV_COUNT 0x1ba8 2025 1.1 riastrad #define EVERGREEN_CRTC_UPDATE_LOCK 0x1bb5 2026 1.1 riastrad #define EVERGREEN_MASTER_UPDATE_LOCK 0x1bbd 2027 1.1 riastrad #define EVERGREEN_MASTER_UPDATE_MODE 0x1bbe 2028 1.1 riastrad #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2029 1.1 riastrad #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2030 1.1 riastrad #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2031 1.1 riastrad #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04 2032 1.1 riastrad #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05 2033 1.1 riastrad #define EVERGREEN_GRPH_UPDATE 0x1a11 2034 1.1 riastrad #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0xc4 2035 1.1 riastrad #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0xc9 2036 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2037 1.1 riastrad 2038 1.1 riastrad #define EVERGREEN_DATA_FORMAT 0x1ac0 2039 1.1 riastrad # define EVERGREEN_INTERLEAVE_EN (1 << 0) 2040 1.1 riastrad 2041 1.1 riastrad #define MC_SHARED_CHMAP__NOOFCHAN_MASK 0xf000 2042 1.1 riastrad #define MC_SHARED_CHMAP__NOOFCHAN__SHIFT 0xc 2043 1.1 riastrad 2044 1.1 riastrad #define R600_D1GRPH_ARRAY_MODE_LINEAR_GENERAL (0 << 20) 2045 1.1 riastrad #define R600_D1GRPH_ARRAY_MODE_LINEAR_ALIGNED (1 << 20) 2046 1.1 riastrad #define R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1 (2 << 20) 2047 1.1 riastrad #define R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1 (4 << 20) 2048 1.1 riastrad 2049 1.1 riastrad #define R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a45 2050 1.1 riastrad #define R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1845 2051 1.1 riastrad 2052 1.1 riastrad #define R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1847 2053 1.1 riastrad #define R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a47 2054 1.1 riastrad 2055 1.1 riastrad #define DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK 0x8 2056 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK 0x8 2057 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK 0x8 2058 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK 0x8 2059 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK 0x8 2060 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK 0x8 2061 1.1 riastrad 2062 1.1 riastrad #define DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK 0x4 2063 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK 0x4 2064 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK 0x4 2065 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK 0x4 2066 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK 0x4 2067 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK 0x4 2068 1.1 riastrad 2069 1.1 riastrad #define DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK 0x20000 2070 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK 0x20000 2071 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK 0x20000 2072 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK 0x20000 2073 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK 0x20000 2074 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK 0x20000 2075 1.1 riastrad 2076 1.1 riastrad #define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK 0x1 2077 1.1 riastrad #define GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK 0x100 2078 1.1 riastrad 2079 1.1 riastrad #define DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK 0x1 2080 1.1 riastrad 2081 1.1 riastrad #define R600_D1GRPH_SWAP_CONTROL 0x1843 2082 1.1 riastrad #define R600_D1GRPH_SWAP_ENDIAN_NONE (0 << 0) 2083 1.1 riastrad #define R600_D1GRPH_SWAP_ENDIAN_16BIT (1 << 0) 2084 1.1 riastrad #define R600_D1GRPH_SWAP_ENDIAN_32BIT (2 << 0) 2085 1.1 riastrad #define R600_D1GRPH_SWAP_ENDIAN_64BIT (3 << 0) 2086 1.1 riastrad 2087 1.1 riastrad #define AVIVO_D1VGA_CONTROL 0x00cc 2088 1.1 riastrad # define AVIVO_DVGA_CONTROL_MODE_ENABLE (1 << 0) 2089 1.1 riastrad # define AVIVO_DVGA_CONTROL_TIMING_SELECT (1 << 8) 2090 1.1 riastrad # define AVIVO_DVGA_CONTROL_SYNC_POLARITY_SELECT (1 << 9) 2091 1.1 riastrad # define AVIVO_DVGA_CONTROL_OVERSCAN_TIMING_SELECT (1 << 10) 2092 1.1 riastrad # define AVIVO_DVGA_CONTROL_OVERSCAN_COLOR_EN (1 << 16) 2093 1.1 riastrad # define AVIVO_DVGA_CONTROL_ROTATE (1 << 24) 2094 1.1 riastrad #define AVIVO_D2VGA_CONTROL 0x00ce 2095 1.1 riastrad 2096 1.1 riastrad #define R600_BUS_CNTL 0x1508 2097 1.1 riastrad # define R600_BIOS_ROM_DIS (1 << 1) 2098 1.1 riastrad 2099 1.1 riastrad #define R600_ROM_CNTL 0x580 2100 1.1 riastrad # define R600_SCK_OVERWRITE (1 << 1) 2101 1.1 riastrad # define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28 2102 1.1 riastrad # define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK (0xf << 28) 2103 1.1 riastrad 2104 1.1 riastrad #define GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK 0x1 2105 1.1 riastrad 2106 1.1 riastrad #define FMT_BIT_DEPTH_CONTROL 0x1bf2 2107 1.1 riastrad #define FMT_TRUNCATE_EN (1 << 0) 2108 1.1 riastrad #define FMT_TRUNCATE_DEPTH (1 << 4) 2109 1.1 riastrad #define FMT_SPATIAL_DITHER_EN (1 << 8) 2110 1.1 riastrad #define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 2111 1.1 riastrad #define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 2112 1.1 riastrad #define FMT_FRAME_RANDOM_ENABLE (1 << 13) 2113 1.1 riastrad #define FMT_RGB_RANDOM_ENABLE (1 << 14) 2114 1.1 riastrad #define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 2115 1.1 riastrad #define FMT_TEMPORAL_DITHER_EN (1 << 16) 2116 1.1 riastrad #define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 2117 1.1 riastrad #define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 2118 1.1 riastrad #define FMT_TEMPORAL_LEVEL (1 << 24) 2119 1.1 riastrad #define FMT_TEMPORAL_DITHER_RESET (1 << 25) 2120 1.1 riastrad #define FMT_25FRC_SEL(x) ((x) << 26) 2121 1.1 riastrad #define FMT_50FRC_SEL(x) ((x) << 28) 2122 1.1 riastrad #define FMT_75FRC_SEL(x) ((x) << 30) 2123 1.1 riastrad 2124 1.1 riastrad #define EVERGREEN_DC_LUT_CONTROL 0x1a80 2125 1.1 riastrad #define EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE 0x1a81 2126 1.1 riastrad #define EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN 0x1a82 2127 1.1 riastrad #define EVERGREEN_DC_LUT_BLACK_OFFSET_RED 0x1a83 2128 1.1 riastrad #define EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE 0x1a84 2129 1.1 riastrad #define EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN 0x1a85 2130 1.1 riastrad #define EVERGREEN_DC_LUT_WHITE_OFFSET_RED 0x1a86 2131 1.1 riastrad #define EVERGREEN_DC_LUT_30_COLOR 0x1a7c 2132 1.1 riastrad #define EVERGREEN_DC_LUT_RW_INDEX 0x1a79 2133 1.1 riastrad #define EVERGREEN_DC_LUT_WRITE_EN_MASK 0x1a7e 2134 1.1 riastrad #define EVERGREEN_DC_LUT_RW_MODE 0x1a78 2135 1.1 riastrad 2136 1.1 riastrad #define EVERGREEN_GRPH_ENABLE 0x1a00 2137 1.1 riastrad #define EVERGREEN_GRPH_CONTROL 0x1a01 2138 1.1 riastrad #define EVERGREEN_GRPH_DEPTH(x) (((x) & 0x3) << 0) 2139 1.1 riastrad #define EVERGREEN_GRPH_DEPTH_8BPP 0 2140 1.1 riastrad #define EVERGREEN_GRPH_DEPTH_16BPP 1 2141 1.1 riastrad #define EVERGREEN_GRPH_DEPTH_32BPP 2 2142 1.1 riastrad #define EVERGREEN_GRPH_NUM_BANKS(x) (((x) & 0x3) << 2) 2143 1.1 riastrad #define EVERGREEN_ADDR_SURF_2_BANK 0 2144 1.1 riastrad #define EVERGREEN_ADDR_SURF_4_BANK 1 2145 1.1 riastrad #define EVERGREEN_ADDR_SURF_8_BANK 2 2146 1.1 riastrad #define EVERGREEN_ADDR_SURF_16_BANK 3 2147 1.1 riastrad #define EVERGREEN_GRPH_Z(x) (((x) & 0x3) << 4) 2148 1.1 riastrad #define EVERGREEN_GRPH_BANK_WIDTH(x) (((x) & 0x3) << 6) 2149 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_WIDTH_1 0 2150 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_WIDTH_2 1 2151 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_WIDTH_4 2 2152 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_WIDTH_8 3 2153 1.1 riastrad #define EVERGREEN_GRPH_FORMAT(x) (((x) & 0x7) << 8) 2154 1.1 riastrad 2155 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_INDEXED 0 2156 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_ARGB1555 0 2157 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_ARGB565 1 2158 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_ARGB4444 2 2159 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_AI88 3 2160 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_MONO16 4 2161 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_BGRA5551 5 2162 1.1 riastrad 2163 1.1 riastrad /* 32 BPP */ 2164 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_ARGB8888 0 2165 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_ARGB2101010 1 2166 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_32BPP_DIG 2 2167 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_8B_ARGB2101010 3 2168 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_BGRA1010102 4 2169 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_8B_BGRA1010102 5 2170 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_RGB111110 6 2171 1.1 riastrad #define EVERGREEN_GRPH_FORMAT_BGR101111 7 2172 1.1 riastrad #define EVERGREEN_GRPH_BANK_HEIGHT(x) (((x) & 0x3) << 11) 2173 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_1 0 2174 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_2 1 2175 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_4 2 2176 1.1 riastrad #define EVERGREEN_ADDR_SURF_BANK_HEIGHT_8 3 2177 1.1 riastrad #define EVERGREEN_GRPH_TILE_SPLIT(x) (((x) & 0x7) << 13) 2178 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_64B 0 2179 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_128B 1 2180 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_256B 2 2181 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_512B 3 2182 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_1KB 4 2183 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_2KB 5 2184 1.1 riastrad #define EVERGREEN_ADDR_SURF_TILE_SPLIT_4KB 6 2185 1.1 riastrad #define EVERGREEN_GRPH_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 18) 2186 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1 0 2187 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2 1 2188 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4 2 2189 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8 3 2190 1.1 riastrad #define EVERGREEN_GRPH_ARRAY_MODE(x) (((x) & 0x7) << 20) 2191 1.1 riastrad #define EVERGREEN_GRPH_ARRAY_LINEAR_GENERAL 0 2192 1.1 riastrad #define EVERGREEN_GRPH_ARRAY_LINEAR_ALIGNED 1 2193 1.1 riastrad #define EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1 2 2194 1.1 riastrad #define EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1 4 2195 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1 0 2196 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2 1 2197 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4 2 2198 1.1 riastrad #define EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8 3 2199 1.1 riastrad 2200 1.1 riastrad #define EVERGREEN_GRPH_SWAP_CONTROL 0x1a03 2201 1.1 riastrad #define EVERGREEN_GRPH_ENDIAN_SWAP(x) (((x) & 0x3) << 0) 2202 1.1 riastrad # define EVERGREEN_GRPH_ENDIAN_NONE 0 2203 1.1 riastrad # define EVERGREEN_GRPH_ENDIAN_8IN16 1 2204 1.1 riastrad # define EVERGREEN_GRPH_ENDIAN_8IN32 2 2205 1.1 riastrad # define EVERGREEN_GRPH_ENDIAN_8IN64 3 2206 1.1 riastrad #define EVERGREEN_GRPH_RED_CROSSBAR(x) (((x) & 0x3) << 4) 2207 1.1 riastrad # define EVERGREEN_GRPH_RED_SEL_R 0 2208 1.1 riastrad # define EVERGREEN_GRPH_RED_SEL_G 1 2209 1.1 riastrad # define EVERGREEN_GRPH_RED_SEL_B 2 2210 1.1 riastrad # define EVERGREEN_GRPH_RED_SEL_A 3 2211 1.1 riastrad #define EVERGREEN_GRPH_GREEN_CROSSBAR(x) (((x) & 0x3) << 6) 2212 1.1 riastrad # define EVERGREEN_GRPH_GREEN_SEL_G 0 2213 1.1 riastrad # define EVERGREEN_GRPH_GREEN_SEL_B 1 2214 1.1 riastrad # define EVERGREEN_GRPH_GREEN_SEL_A 2 2215 1.1 riastrad # define EVERGREEN_GRPH_GREEN_SEL_R 3 2216 1.1 riastrad #define EVERGREEN_GRPH_BLUE_CROSSBAR(x) (((x) & 0x3) << 8) 2217 1.1 riastrad # define EVERGREEN_GRPH_BLUE_SEL_B 0 2218 1.1 riastrad # define EVERGREEN_GRPH_BLUE_SEL_A 1 2219 1.1 riastrad # define EVERGREEN_GRPH_BLUE_SEL_R 2 2220 1.1 riastrad # define EVERGREEN_GRPH_BLUE_SEL_G 3 2221 1.1 riastrad #define EVERGREEN_GRPH_ALPHA_CROSSBAR(x) (((x) & 0x3) << 10) 2222 1.1 riastrad # define EVERGREEN_GRPH_ALPHA_SEL_A 0 2223 1.1 riastrad # define EVERGREEN_GRPH_ALPHA_SEL_R 1 2224 1.1 riastrad # define EVERGREEN_GRPH_ALPHA_SEL_G 2 2225 1.1 riastrad # define EVERGREEN_GRPH_ALPHA_SEL_B 3 2226 1.1 riastrad 2227 1.1 riastrad #define EVERGREEN_D3VGA_CONTROL 0xf8 2228 1.1 riastrad #define EVERGREEN_D4VGA_CONTROL 0xf9 2229 1.1 riastrad #define EVERGREEN_D5VGA_CONTROL 0xfa 2230 1.1 riastrad #define EVERGREEN_D6VGA_CONTROL 0xfb 2231 1.1 riastrad 2232 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_ADDRESS_MASK 0xffffff00 2233 1.1 riastrad 2234 1.1 riastrad #define EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02 2235 1.1 riastrad #define EVERGREEN_LUT_10BIT_BYPASS_EN (1 << 8) 2236 1.1 riastrad 2237 1.1 riastrad #define EVERGREEN_GRPH_PITCH 0x1a06 2238 1.1 riastrad #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2239 1.1 riastrad #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2240 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_OFFSET_X 0x1a09 2241 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_OFFSET_Y 0x1a0a 2242 1.1 riastrad #define EVERGREEN_GRPH_X_START 0x1a0b 2243 1.1 riastrad #define EVERGREEN_GRPH_Y_START 0x1a0c 2244 1.1 riastrad #define EVERGREEN_GRPH_X_END 0x1a0d 2245 1.1 riastrad #define EVERGREEN_GRPH_Y_END 0x1a0e 2246 1.1 riastrad #define EVERGREEN_GRPH_UPDATE 0x1a11 2247 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2248 1.1 riastrad #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2249 1.1 riastrad #define EVERGREEN_GRPH_FLIP_CONTROL 0x1a12 2250 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN (1 << 0) 2251 1.1 riastrad 2252 1.1 riastrad #define EVERGREEN_VIEWPORT_START 0x1b5c 2253 1.1 riastrad #define EVERGREEN_VIEWPORT_SIZE 0x1b5d 2254 1.1 riastrad #define EVERGREEN_DESKTOP_HEIGHT 0x1ac1 2255 1.1 riastrad 2256 1.1 riastrad /* CUR blocks at 0x6998, 0x7598, 0x10198, 0x10d98, 0x11998, 0x12598 */ 2257 1.1 riastrad #define EVERGREEN_CUR_CONTROL 0x1a66 2258 1.1 riastrad # define EVERGREEN_CURSOR_EN (1 << 0) 2259 1.1 riastrad # define EVERGREEN_CURSOR_MODE(x) (((x) & 0x3) << 8) 2260 1.1 riastrad # define EVERGREEN_CURSOR_MONO 0 2261 1.1 riastrad # define EVERGREEN_CURSOR_24_1 1 2262 1.1 riastrad # define EVERGREEN_CURSOR_24_8_PRE_MULT 2 2263 1.1 riastrad # define EVERGREEN_CURSOR_24_8_UNPRE_MULT 3 2264 1.1 riastrad # define EVERGREEN_CURSOR_2X_MAGNIFY (1 << 16) 2265 1.1 riastrad # define EVERGREEN_CURSOR_FORCE_MC_ON (1 << 20) 2266 1.1 riastrad # define EVERGREEN_CURSOR_URGENT_CONTROL(x) (((x) & 0x7) << 24) 2267 1.1 riastrad # define EVERGREEN_CURSOR_URGENT_ALWAYS 0 2268 1.1 riastrad # define EVERGREEN_CURSOR_URGENT_1_8 1 2269 1.1 riastrad # define EVERGREEN_CURSOR_URGENT_1_4 2 2270 1.1 riastrad # define EVERGREEN_CURSOR_URGENT_3_8 3 2271 1.1 riastrad # define EVERGREEN_CURSOR_URGENT_1_2 4 2272 1.1 riastrad #define EVERGREEN_CUR_SURFACE_ADDRESS 0x1a67 2273 1.1 riastrad # define EVERGREEN_CUR_SURFACE_ADDRESS_MASK 0xfffff000 2274 1.1 riastrad #define EVERGREEN_CUR_SIZE 0x1a68 2275 1.1 riastrad #define EVERGREEN_CUR_SURFACE_ADDRESS_HIGH 0x1a69 2276 1.1 riastrad #define EVERGREEN_CUR_POSITION 0x1a6a 2277 1.1 riastrad #define EVERGREEN_CUR_HOT_SPOT 0x1a6b 2278 1.1 riastrad #define EVERGREEN_CUR_COLOR1 0x1a6c 2279 1.1 riastrad #define EVERGREEN_CUR_COLOR2 0x1a6d 2280 1.1 riastrad #define EVERGREEN_CUR_UPDATE 0x1a6e 2281 1.1 riastrad # define EVERGREEN_CURSOR_UPDATE_PENDING (1 << 0) 2282 1.1 riastrad # define EVERGREEN_CURSOR_UPDATE_TAKEN (1 << 1) 2283 1.1 riastrad # define EVERGREEN_CURSOR_UPDATE_LOCK (1 << 16) 2284 1.1 riastrad # define EVERGREEN_CURSOR_DISABLE_MULTIPLE_UPDATE (1 << 24) 2285 1.1 riastrad 2286 1.1 riastrad 2287 1.1 riastrad #define NI_INPUT_CSC_CONTROL 0x1a35 2288 1.1 riastrad # define NI_INPUT_CSC_GRPH_MODE(x) (((x) & 0x3) << 0) 2289 1.1 riastrad # define NI_INPUT_CSC_BYPASS 0 2290 1.1 riastrad # define NI_INPUT_CSC_PROG_COEFF 1 2291 1.1 riastrad # define NI_INPUT_CSC_PROG_SHARED_MATRIXA 2 2292 1.1 riastrad # define NI_INPUT_CSC_OVL_MODE(x) (((x) & 0x3) << 4) 2293 1.1 riastrad 2294 1.1 riastrad #define NI_OUTPUT_CSC_CONTROL 0x1a3c 2295 1.1 riastrad # define NI_OUTPUT_CSC_GRPH_MODE(x) (((x) & 0x7) << 0) 2296 1.1 riastrad # define NI_OUTPUT_CSC_BYPASS 0 2297 1.1 riastrad # define NI_OUTPUT_CSC_TV_RGB 1 2298 1.1 riastrad # define NI_OUTPUT_CSC_YCBCR_601 2 2299 1.1 riastrad # define NI_OUTPUT_CSC_YCBCR_709 3 2300 1.1 riastrad # define NI_OUTPUT_CSC_PROG_COEFF 4 2301 1.1 riastrad # define NI_OUTPUT_CSC_PROG_SHARED_MATRIXB 5 2302 1.1 riastrad # define NI_OUTPUT_CSC_OVL_MODE(x) (((x) & 0x7) << 4) 2303 1.1 riastrad 2304 1.1 riastrad #define NI_DEGAMMA_CONTROL 0x1a58 2305 1.1 riastrad # define NI_GRPH_DEGAMMA_MODE(x) (((x) & 0x3) << 0) 2306 1.1 riastrad # define NI_DEGAMMA_BYPASS 0 2307 1.1 riastrad # define NI_DEGAMMA_SRGB_24 1 2308 1.1 riastrad # define NI_DEGAMMA_XVYCC_222 2 2309 1.1 riastrad # define NI_OVL_DEGAMMA_MODE(x) (((x) & 0x3) << 4) 2310 1.1 riastrad # define NI_ICON_DEGAMMA_MODE(x) (((x) & 0x3) << 8) 2311 1.1 riastrad # define NI_CURSOR_DEGAMMA_MODE(x) (((x) & 0x3) << 12) 2312 1.1 riastrad 2313 1.1 riastrad #define NI_GAMUT_REMAP_CONTROL 0x1a59 2314 1.1 riastrad # define NI_GRPH_GAMUT_REMAP_MODE(x) (((x) & 0x3) << 0) 2315 1.1 riastrad # define NI_GAMUT_REMAP_BYPASS 0 2316 1.1 riastrad # define NI_GAMUT_REMAP_PROG_COEFF 1 2317 1.1 riastrad # define NI_GAMUT_REMAP_PROG_SHARED_MATRIXA 2 2318 1.1 riastrad # define NI_GAMUT_REMAP_PROG_SHARED_MATRIXB 3 2319 1.1 riastrad # define NI_OVL_GAMUT_REMAP_MODE(x) (((x) & 0x3) << 4) 2320 1.1 riastrad 2321 1.1 riastrad #define NI_REGAMMA_CONTROL 0x1aa0 2322 1.1 riastrad # define NI_GRPH_REGAMMA_MODE(x) (((x) & 0x7) << 0) 2323 1.1 riastrad # define NI_REGAMMA_BYPASS 0 2324 1.1 riastrad # define NI_REGAMMA_SRGB_24 1 2325 1.1 riastrad # define NI_REGAMMA_XVYCC_222 2 2326 1.1 riastrad # define NI_REGAMMA_PROG_A 3 2327 1.1 riastrad # define NI_REGAMMA_PROG_B 4 2328 1.1 riastrad # define NI_OVL_REGAMMA_MODE(x) (((x) & 0x7) << 4) 2329 1.1 riastrad 2330 1.1 riastrad 2331 1.1 riastrad #define NI_PRESCALE_GRPH_CONTROL 0x1a2d 2332 1.1 riastrad # define NI_GRPH_PRESCALE_BYPASS (1 << 4) 2333 1.1 riastrad 2334 1.1 riastrad #define NI_PRESCALE_OVL_CONTROL 0x1a31 2335 1.1 riastrad # define NI_OVL_PRESCALE_BYPASS (1 << 4) 2336 1.1 riastrad 2337 1.1 riastrad #define NI_INPUT_GAMMA_CONTROL 0x1a10 2338 1.1 riastrad # define NI_GRPH_INPUT_GAMMA_MODE(x) (((x) & 0x3) << 0) 2339 1.1 riastrad # define NI_INPUT_GAMMA_USE_LUT 0 2340 1.1 riastrad # define NI_INPUT_GAMMA_BYPASS 1 2341 1.1 riastrad # define NI_INPUT_GAMMA_SRGB_24 2 2342 1.1 riastrad # define NI_INPUT_GAMMA_XVYCC_222 3 2343 1.1 riastrad # define NI_OVL_INPUT_GAMMA_MODE(x) (((x) & 0x3) << 4) 2344 1.1 riastrad 2345 1.1 riastrad #define IH_RB_WPTR__RB_OVERFLOW_MASK 0x1 2346 1.1 riastrad #define IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK 0x80000000 2347 1.1 riastrad #define SRBM_STATUS__IH_BUSY_MASK 0x20000 2348 1.1 riastrad #define SRBM_SOFT_RESET__SOFT_RESET_IH_MASK 0x400 2349 1.1 riastrad 2350 1.1 riastrad #define BLACKOUT_MODE_MASK 0x00000007 2351 1.1 riastrad #define VGA_RENDER_CONTROL 0xC0 2352 1.1 riastrad #define R_000300_VGA_RENDER_CONTROL 0xC0 2353 1.1 riastrad #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 2354 1.1 riastrad #define EVERGREEN_CRTC_STATUS 0x1BA3 2355 1.1 riastrad #define EVERGREEN_CRTC_V_BLANK (1 << 0) 2356 1.1 riastrad #define EVERGREEN_CRTC_STATUS_POSITION 0x1BA4 2357 1.1 riastrad /* CRTC blocks at 0x6df0, 0x79f0, 0x105f0, 0x111f0, 0x11df0, 0x129f0 */ 2358 1.1 riastrad #define EVERGREEN_CRTC_V_BLANK_START_END 0x1b8d 2359 1.1 riastrad #define EVERGREEN_CRTC_CONTROL 0x1b9c 2360 1.1 riastrad # define EVERGREEN_CRTC_MASTER_EN (1 << 0) 2361 1.1 riastrad # define EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 2362 1.1 riastrad #define EVERGREEN_CRTC_BLANK_CONTROL 0x1b9d 2363 1.1 riastrad # define EVERGREEN_CRTC_BLANK_DATA_EN (1 << 8) 2364 1.1 riastrad # define EVERGREEN_CRTC_V_BLANK (1 << 0) 2365 1.1 riastrad #define EVERGREEN_CRTC_STATUS_HV_COUNT 0x1ba8 2366 1.1 riastrad #define EVERGREEN_CRTC_UPDATE_LOCK 0x1bb5 2367 1.1 riastrad #define EVERGREEN_MASTER_UPDATE_LOCK 0x1bbd 2368 1.1 riastrad #define EVERGREEN_MASTER_UPDATE_MODE 0x1bbe 2369 1.1 riastrad #define EVERGREEN_GRPH_UPDATE_LOCK (1 << 16) 2370 1.1 riastrad #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x1a07 2371 1.1 riastrad #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x1a08 2372 1.1 riastrad #define EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS 0x1a04 2373 1.1 riastrad #define EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS 0x1a05 2374 1.1 riastrad #define EVERGREEN_GRPH_UPDATE 0x1a11 2375 1.1 riastrad #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS 0xc4 2376 1.1 riastrad #define EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH 0xc9 2377 1.1 riastrad #define EVERGREEN_GRPH_SURFACE_UPDATE_PENDING (1 << 2) 2378 1.1 riastrad 2379 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x10 2380 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x4 2381 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x80 2382 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x7 2383 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x400 2384 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa 2385 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x2000 2386 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xd 2387 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x10000 2388 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10 2389 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x80000 2390 1.1 riastrad #define mmVM_CONTEXT1_CNTL__xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x13 2391 1.1 riastrad 2392 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxVMID_MASK 0x1e000000 2393 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxVMID__SHIFT 0x19 2394 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxPROTECTIONS_MASK 0xff 2395 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxPROTECTIONS__SHIFT 0x0 2396 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_ID_MASK 0xff000 2397 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_ID__SHIFT 0xc 2398 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_RW_MASK 0x1000000 2399 1.1 riastrad #define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS__xxMEMORY_CLIENT_RW__SHIFT 0x18 2400 1.1 riastrad 2401 1.1 riastrad #define mmMC_SHARED_BLACKOUT_CNTL__xxBLACKOUT_MODE_MASK 0x7 2402 1.1 riastrad #define mmMC_SHARED_BLACKOUT_CNTL__xxBLACKOUT_MODE__SHIFT 0x0 2403 1.1 riastrad 2404 1.1 riastrad #define mmBIF_FB_EN__xxFB_READ_EN_MASK 0x1 2405 1.1 riastrad #define mmBIF_FB_EN__xxFB_READ_EN__SHIFT 0x0 2406 1.1 riastrad #define mmBIF_FB_EN__xxFB_WRITE_EN_MASK 0x2 2407 1.1 riastrad #define mmBIF_FB_EN__xxFB_WRITE_EN__SHIFT 0x1 2408 1.1 riastrad 2409 1.1 riastrad #define mmSRBM_SOFT_RESET__xxSOFT_RESET_VMC_MASK 0x20000 2410 1.1 riastrad #define mmSRBM_SOFT_RESET__xxSOFT_RESET_VMC__SHIFT 0x11 2411 1.1 riastrad #define mmSRBM_SOFT_RESET__xxSOFT_RESET_MC_MASK 0x800 2412 1.1 riastrad #define mmSRBM_SOFT_RESET__xxSOFT_RESET_MC__SHIFT 0xb 2413 1.1 riastrad 2414 1.1 riastrad #define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x8 2415 1.1 riastrad #define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x3 2416 1.1 riastrad #define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x40 2417 1.1 riastrad #define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x6 2418 1.1 riastrad #define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x200 2419 1.1 riastrad #define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9 2420 1.1 riastrad #define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x1000 2421 1.1 riastrad #define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xc 2422 1.1 riastrad #define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x8000 2423 1.1 riastrad #define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf 2424 1.1 riastrad #define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x40000 2425 1.1 riastrad #define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x12 2426 1.1 riastrad 2427 1.1 riastrad #define MC_SEQ_MISC0__MT__MASK 0xf0000000 2428 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 2429 1.1 riastrad #define MC_SEQ_MISC0__MT__DDR2 0x20000000 2430 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 2431 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 2432 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 2433 1.1 riastrad #define MC_SEQ_MISC0__MT__HBM 0x60000000 2434 1.1 riastrad #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 2435 1.1 riastrad 2436 1.1 riastrad #define SRBM_STATUS__MCB_BUSY_MASK 0x200 2437 1.1 riastrad #define SRBM_STATUS__MCB_BUSY__SHIFT 0x9 2438 1.1 riastrad #define SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK 0x400 2439 1.1 riastrad #define SRBM_STATUS__MCB_NON_DISPLAY_BUSY__SHIFT 0xa 2440 1.1 riastrad #define SRBM_STATUS__MCC_BUSY_MASK 0x800 2441 1.1 riastrad #define SRBM_STATUS__MCC_BUSY__SHIFT 0xb 2442 1.1 riastrad #define SRBM_STATUS__MCD_BUSY_MASK 0x1000 2443 1.1 riastrad #define SRBM_STATUS__MCD_BUSY__SHIFT 0xc 2444 1.1 riastrad #define SRBM_STATUS__VMC_BUSY_MASK 0x100 2445 1.1 riastrad #define SRBM_STATUS__VMC_BUSY__SHIFT 0x8 2446 1.1 riastrad 2447 1.1 riastrad 2448 1.1 riastrad #define GRBM_STATUS__GUI_ACTIVE_MASK 0x80000000 2449 1.1 riastrad #define CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK 0x4000000 2450 1.1 riastrad #define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK 0x800000 2451 1.1 riastrad #define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK 0x400000 2452 1.1 riastrad #define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12) 2453 1.1 riastrad #define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 2454 1.1 riastrad #define PACKET3_SEM_SEL_WAIT (0x7 << 29) 2455 1.1 riastrad 2456 1.1 riastrad #define CONFIG_CNTL 0x1509 2457 1.1 riastrad #define CC_DRM_ID_STRAPS 0X1559 2458 1.1 riastrad #define AMDGPU_PCIE_INDEX 0xc 2459 1.1 riastrad #define AMDGPU_PCIE_DATA 0xd 2460 1.1 riastrad 2461 1.1 riastrad #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0x3411 2462 1.1 riastrad #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0x3412 2463 1.1 riastrad #define DMA_MODE 0x342f 2464 1.1 riastrad #define DMA_RB_RPTR_ADDR_HI 0x3407 2465 1.1 riastrad #define DMA_RB_RPTR_ADDR_LO 0x3408 2466 1.1 riastrad #define DMA_BUSY_MASK 0x20 2467 1.1 riastrad #define DMA1_BUSY_MASK 0X40 2468 1.1 riastrad #define SDMA_MAX_INSTANCE 2 2469 1.1 riastrad 2470 1.1 riastrad #define PCIE_BUS_CLK 10000 2471 1.1 riastrad #define TCLK (PCIE_BUS_CLK / 10) 2472 1.1 riastrad #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000 2473 1.1 riastrad #define CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT 0x1c 2474 1.1 riastrad #define PCIE_PORT_INDEX 0xe 2475 1.1 riastrad #define PCIE_PORT_DATA 0xf 2476 1.1 riastrad #define EVERGREEN_PIF_PHY0_INDEX 0x8 2477 1.1 riastrad #define EVERGREEN_PIF_PHY0_DATA 0xc 2478 1.1 riastrad #define EVERGREEN_PIF_PHY1_INDEX 0x10 2479 1.1 riastrad #define EVERGREEN_PIF_PHY1_DATA 0x14 2480 1.1 riastrad 2481 1.1 riastrad #define MC_VM_FB_OFFSET 0x81a 2482 1.1 riastrad 2483 1.1 riastrad #endif 2484