1 1.1 riastrad /* $NetBSD: vid.h,v 1.3 2021/12/18 23:44:59 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2014 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad */ 25 1.1 riastrad #ifndef VI_H 26 1.1 riastrad #define VI_H 27 1.1 riastrad 28 1.1 riastrad #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */ 29 1.1 riastrad #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */ 30 1.1 riastrad #define SDMA_MAX_INSTANCE 2 31 1.1 riastrad 32 1.3 riastrad #define KFD_VI_SDMA_QUEUE_OFFSET 0x80 /* not a register */ 33 1.3 riastrad 34 1.1 riastrad /* crtc instance offsets */ 35 1.1 riastrad #define CRTC0_REGISTER_OFFSET (0x1b9c - 0x1b9c) 36 1.1 riastrad #define CRTC1_REGISTER_OFFSET (0x1d9c - 0x1b9c) 37 1.1 riastrad #define CRTC2_REGISTER_OFFSET (0x1f9c - 0x1b9c) 38 1.1 riastrad #define CRTC3_REGISTER_OFFSET (0x419c - 0x1b9c) 39 1.1 riastrad #define CRTC4_REGISTER_OFFSET (0x439c - 0x1b9c) 40 1.1 riastrad #define CRTC5_REGISTER_OFFSET (0x459c - 0x1b9c) 41 1.1 riastrad #define CRTC6_REGISTER_OFFSET (0x479c - 0x1b9c) 42 1.1 riastrad 43 1.1 riastrad /* dig instance offsets */ 44 1.1 riastrad #define DIG0_REGISTER_OFFSET (0x4a00 - 0x4a00) 45 1.1 riastrad #define DIG1_REGISTER_OFFSET (0x4b00 - 0x4a00) 46 1.1 riastrad #define DIG2_REGISTER_OFFSET (0x4c00 - 0x4a00) 47 1.1 riastrad #define DIG3_REGISTER_OFFSET (0x4d00 - 0x4a00) 48 1.1 riastrad #define DIG4_REGISTER_OFFSET (0x4e00 - 0x4a00) 49 1.1 riastrad #define DIG5_REGISTER_OFFSET (0x4f00 - 0x4a00) 50 1.1 riastrad #define DIG6_REGISTER_OFFSET (0x5400 - 0x4a00) 51 1.1 riastrad #define DIG7_REGISTER_OFFSET (0x5600 - 0x4a00) 52 1.1 riastrad #define DIG8_REGISTER_OFFSET (0x5700 - 0x4a00) 53 1.1 riastrad 54 1.1 riastrad /* audio endpt instance offsets */ 55 1.1 riastrad #define AUD0_REGISTER_OFFSET (0x17a8 - 0x17a8) 56 1.1 riastrad #define AUD1_REGISTER_OFFSET (0x17ac - 0x17a8) 57 1.1 riastrad #define AUD2_REGISTER_OFFSET (0x17b0 - 0x17a8) 58 1.1 riastrad #define AUD3_REGISTER_OFFSET (0x17b4 - 0x17a8) 59 1.1 riastrad #define AUD4_REGISTER_OFFSET (0x17b8 - 0x17a8) 60 1.1 riastrad #define AUD5_REGISTER_OFFSET (0x17bc - 0x17a8) 61 1.3 riastrad #define AUD6_REGISTER_OFFSET (0x17c0 - 0x17a8) 62 1.3 riastrad #define AUD7_REGISTER_OFFSET (0x17c4 - 0x17a8) 63 1.1 riastrad 64 1.1 riastrad /* hpd instance offsets */ 65 1.1 riastrad #define HPD0_REGISTER_OFFSET (0x1898 - 0x1898) 66 1.1 riastrad #define HPD1_REGISTER_OFFSET (0x18a0 - 0x1898) 67 1.1 riastrad #define HPD2_REGISTER_OFFSET (0x18a8 - 0x1898) 68 1.1 riastrad #define HPD3_REGISTER_OFFSET (0x18b0 - 0x1898) 69 1.1 riastrad #define HPD4_REGISTER_OFFSET (0x18b8 - 0x1898) 70 1.1 riastrad #define HPD5_REGISTER_OFFSET (0x18c0 - 0x1898) 71 1.1 riastrad 72 1.1 riastrad #define AMDGPU_NUM_OF_VMIDS 8 73 1.1 riastrad 74 1.1 riastrad #define PIPEID(x) ((x) << 0) 75 1.1 riastrad #define MEID(x) ((x) << 2) 76 1.1 riastrad #define VMID(x) ((x) << 4) 77 1.1 riastrad #define QUEUEID(x) ((x) << 8) 78 1.1 riastrad 79 1.1 riastrad #define MC_SEQ_MISC0__MT__MASK 0xf0000000 80 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR1 0x10000000 81 1.1 riastrad #define MC_SEQ_MISC0__MT__DDR2 0x20000000 82 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR3 0x30000000 83 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR4 0x40000000 84 1.1 riastrad #define MC_SEQ_MISC0__MT__GDDR5 0x50000000 85 1.1 riastrad #define MC_SEQ_MISC0__MT__HBM 0x60000000 86 1.1 riastrad #define MC_SEQ_MISC0__MT__DDR3 0xB0000000 87 1.1 riastrad 88 1.1 riastrad /* 89 1.1 riastrad * PM4 90 1.1 riastrad */ 91 1.1 riastrad #define PACKET_TYPE0 0 92 1.1 riastrad #define PACKET_TYPE1 1 93 1.1 riastrad #define PACKET_TYPE2 2 94 1.1 riastrad #define PACKET_TYPE3 3 95 1.1 riastrad 96 1.1 riastrad #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 97 1.1 riastrad #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 98 1.1 riastrad #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 99 1.1 riastrad #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 100 1.1 riastrad #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 101 1.1 riastrad ((reg) & 0xFFFF) | \ 102 1.1 riastrad ((n) & 0x3FFF) << 16) 103 1.1 riastrad #define CP_PACKET2 0x80000000 104 1.1 riastrad #define PACKET2_PAD_SHIFT 0 105 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0) 106 1.1 riastrad 107 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 108 1.1 riastrad 109 1.1 riastrad #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 110 1.1 riastrad (((op) & 0xFF) << 8) | \ 111 1.1 riastrad ((n) & 0x3FFF) << 16) 112 1.1 riastrad 113 1.1 riastrad #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 114 1.1 riastrad 115 1.1 riastrad /* Packet 3 types */ 116 1.1 riastrad #define PACKET3_NOP 0x10 117 1.1 riastrad #define PACKET3_SET_BASE 0x11 118 1.1 riastrad #define PACKET3_BASE_INDEX(x) ((x) << 0) 119 1.1 riastrad #define CE_PARTITION_BASE 3 120 1.1 riastrad #define PACKET3_CLEAR_STATE 0x12 121 1.1 riastrad #define PACKET3_INDEX_BUFFER_SIZE 0x13 122 1.1 riastrad #define PACKET3_DISPATCH_DIRECT 0x15 123 1.1 riastrad #define PACKET3_DISPATCH_INDIRECT 0x16 124 1.1 riastrad #define PACKET3_ATOMIC_GDS 0x1D 125 1.1 riastrad #define PACKET3_ATOMIC_MEM 0x1E 126 1.1 riastrad #define PACKET3_OCCLUSION_QUERY 0x1F 127 1.1 riastrad #define PACKET3_SET_PREDICATION 0x20 128 1.1 riastrad #define PACKET3_REG_RMW 0x21 129 1.1 riastrad #define PACKET3_COND_EXEC 0x22 130 1.1 riastrad #define PACKET3_PRED_EXEC 0x23 131 1.1 riastrad #define PACKET3_DRAW_INDIRECT 0x24 132 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT 0x25 133 1.1 riastrad #define PACKET3_INDEX_BASE 0x26 134 1.1 riastrad #define PACKET3_DRAW_INDEX_2 0x27 135 1.1 riastrad #define PACKET3_CONTEXT_CONTROL 0x28 136 1.1 riastrad #define PACKET3_INDEX_TYPE 0x2A 137 1.1 riastrad #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 138 1.1 riastrad #define PACKET3_DRAW_INDEX_AUTO 0x2D 139 1.1 riastrad #define PACKET3_NUM_INSTANCES 0x2F 140 1.1 riastrad #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 141 1.1 riastrad #define PACKET3_INDIRECT_BUFFER_CONST 0x33 142 1.1 riastrad #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 143 1.1 riastrad #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 144 1.1 riastrad #define PACKET3_DRAW_PREAMBLE 0x36 145 1.1 riastrad #define PACKET3_WRITE_DATA 0x37 146 1.1 riastrad #define WRITE_DATA_DST_SEL(x) ((x) << 8) 147 1.1 riastrad /* 0 - register 148 1.1 riastrad * 1 - memory (sync - via GRBM) 149 1.1 riastrad * 2 - gl2 150 1.1 riastrad * 3 - gds 151 1.1 riastrad * 4 - reserved 152 1.1 riastrad * 5 - memory (async - direct) 153 1.1 riastrad */ 154 1.1 riastrad #define WR_ONE_ADDR (1 << 16) 155 1.1 riastrad #define WR_CONFIRM (1 << 20) 156 1.1 riastrad #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 157 1.1 riastrad /* 0 - LRU 158 1.1 riastrad * 1 - Stream 159 1.1 riastrad */ 160 1.1 riastrad #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 161 1.1 riastrad /* 0 - me 162 1.1 riastrad * 1 - pfp 163 1.1 riastrad * 2 - ce 164 1.1 riastrad */ 165 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 166 1.1 riastrad #define PACKET3_MEM_SEMAPHORE 0x39 167 1.1 riastrad # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 168 1.1 riastrad # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 169 1.1 riastrad # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */ 170 1.1 riastrad # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 171 1.1 riastrad # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 172 1.1 riastrad #define PACKET3_WAIT_REG_MEM 0x3C 173 1.1 riastrad #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 174 1.1 riastrad /* 0 - always 175 1.1 riastrad * 1 - < 176 1.1 riastrad * 2 - <= 177 1.1 riastrad * 3 - == 178 1.1 riastrad * 4 - != 179 1.1 riastrad * 5 - >= 180 1.1 riastrad * 6 - > 181 1.1 riastrad */ 182 1.1 riastrad #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 183 1.1 riastrad /* 0 - reg 184 1.1 riastrad * 1 - mem 185 1.1 riastrad */ 186 1.1 riastrad #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 187 1.1 riastrad /* 0 - wait_reg_mem 188 1.1 riastrad * 1 - wr_wait_wr_reg 189 1.1 riastrad */ 190 1.1 riastrad #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 191 1.1 riastrad /* 0 - me 192 1.1 riastrad * 1 - pfp 193 1.1 riastrad */ 194 1.1 riastrad #define PACKET3_INDIRECT_BUFFER 0x3F 195 1.1 riastrad #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22) 196 1.1 riastrad #define INDIRECT_BUFFER_VALID (1 << 23) 197 1.1 riastrad #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 198 1.1 riastrad /* 0 - LRU 199 1.1 riastrad * 1 - Stream 200 1.1 riastrad * 2 - Bypass 201 1.1 riastrad */ 202 1.3 riastrad #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21) 203 1.1 riastrad #define PACKET3_COPY_DATA 0x40 204 1.1 riastrad #define PACKET3_PFP_SYNC_ME 0x42 205 1.1 riastrad #define PACKET3_SURFACE_SYNC 0x43 206 1.1 riastrad # define PACKET3_DEST_BASE_0_ENA (1 << 0) 207 1.1 riastrad # define PACKET3_DEST_BASE_1_ENA (1 << 1) 208 1.1 riastrad # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 209 1.1 riastrad # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 210 1.1 riastrad # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 211 1.1 riastrad # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 212 1.1 riastrad # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 213 1.1 riastrad # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 214 1.1 riastrad # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 215 1.1 riastrad # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 216 1.1 riastrad # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 217 1.1 riastrad # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15) 218 1.1 riastrad # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */ 219 1.1 riastrad # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */ 220 1.1 riastrad # define PACKET3_DEST_BASE_2_ENA (1 << 19) 221 1.1 riastrad # define PACKET3_DEST_BASE_3_ENA (1 << 21) 222 1.1 riastrad # define PACKET3_TCL1_ACTION_ENA (1 << 22) 223 1.1 riastrad # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */ 224 1.1 riastrad # define PACKET3_CB_ACTION_ENA (1 << 25) 225 1.1 riastrad # define PACKET3_DB_ACTION_ENA (1 << 26) 226 1.1 riastrad # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 227 1.1 riastrad # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28) 228 1.1 riastrad # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 229 1.1 riastrad #define PACKET3_COND_WRITE 0x45 230 1.1 riastrad #define PACKET3_EVENT_WRITE 0x46 231 1.1 riastrad #define EVENT_TYPE(x) ((x) << 0) 232 1.1 riastrad #define EVENT_INDEX(x) ((x) << 8) 233 1.1 riastrad /* 0 - any non-TS event 234 1.1 riastrad * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 235 1.1 riastrad * 2 - SAMPLE_PIPELINESTAT 236 1.1 riastrad * 3 - SAMPLE_STREAMOUTSTAT* 237 1.1 riastrad * 4 - *S_PARTIAL_FLUSH 238 1.1 riastrad * 5 - EOP events 239 1.1 riastrad * 6 - EOS events 240 1.1 riastrad */ 241 1.1 riastrad #define PACKET3_EVENT_WRITE_EOP 0x47 242 1.1 riastrad #define EOP_TCL1_VOL_ACTION_EN (1 << 12) 243 1.1 riastrad #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 244 1.1 riastrad #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 245 1.1 riastrad #define EOP_TCL1_ACTION_EN (1 << 16) 246 1.1 riastrad #define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 247 1.1 riastrad #define EOP_TCL2_VOLATILE (1 << 24) 248 1.1 riastrad #define EOP_CACHE_POLICY(x) ((x) << 25) 249 1.1 riastrad /* 0 - LRU 250 1.1 riastrad * 1 - Stream 251 1.1 riastrad * 2 - Bypass 252 1.1 riastrad */ 253 1.1 riastrad #define DATA_SEL(x) ((x) << 29) 254 1.1 riastrad /* 0 - discard 255 1.1 riastrad * 1 - send low 32bit data 256 1.1 riastrad * 2 - send 64bit data 257 1.1 riastrad * 3 - send 64bit GPU counter value 258 1.1 riastrad * 4 - send 64bit sys counter value 259 1.1 riastrad */ 260 1.1 riastrad #define INT_SEL(x) ((x) << 24) 261 1.1 riastrad /* 0 - none 262 1.1 riastrad * 1 - interrupt only (DATA_SEL = 0) 263 1.1 riastrad * 2 - interrupt when data write is confirmed 264 1.1 riastrad */ 265 1.1 riastrad #define DST_SEL(x) ((x) << 16) 266 1.1 riastrad /* 0 - MC 267 1.1 riastrad * 1 - TC/L2 268 1.1 riastrad */ 269 1.1 riastrad #define PACKET3_EVENT_WRITE_EOS 0x48 270 1.1 riastrad #define PACKET3_RELEASE_MEM 0x49 271 1.1 riastrad #define PACKET3_PREAMBLE_CNTL 0x4A 272 1.1 riastrad # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 273 1.1 riastrad # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 274 1.1 riastrad #define PACKET3_DMA_DATA 0x50 275 1.1 riastrad /* 1. header 276 1.1 riastrad * 2. CONTROL 277 1.1 riastrad * 3. SRC_ADDR_LO or DATA [31:0] 278 1.1 riastrad * 4. SRC_ADDR_HI [31:0] 279 1.1 riastrad * 5. DST_ADDR_LO [31:0] 280 1.1 riastrad * 6. DST_ADDR_HI [7:0] 281 1.1 riastrad * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 282 1.1 riastrad */ 283 1.1 riastrad /* CONTROL */ 284 1.1 riastrad # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 285 1.1 riastrad /* 0 - ME 286 1.1 riastrad * 1 - PFP 287 1.1 riastrad */ 288 1.1 riastrad # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 289 1.1 riastrad /* 0 - LRU 290 1.1 riastrad * 1 - Stream 291 1.1 riastrad * 2 - Bypass 292 1.1 riastrad */ 293 1.1 riastrad # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15) 294 1.1 riastrad # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 295 1.1 riastrad /* 0 - DST_ADDR using DAS 296 1.1 riastrad * 1 - GDS 297 1.1 riastrad * 3 - DST_ADDR using L2 298 1.1 riastrad */ 299 1.1 riastrad # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 300 1.1 riastrad /* 0 - LRU 301 1.1 riastrad * 1 - Stream 302 1.1 riastrad * 2 - Bypass 303 1.1 riastrad */ 304 1.1 riastrad # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27) 305 1.1 riastrad # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 306 1.1 riastrad /* 0 - SRC_ADDR using SAS 307 1.1 riastrad * 1 - GDS 308 1.1 riastrad * 2 - DATA 309 1.1 riastrad * 3 - SRC_ADDR using L2 310 1.1 riastrad */ 311 1.1 riastrad # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 312 1.1 riastrad /* COMMAND */ 313 1.1 riastrad # define PACKET3_DMA_DATA_DIS_WC (1 << 21) 314 1.1 riastrad # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22) 315 1.1 riastrad /* 0 - none 316 1.1 riastrad * 1 - 8 in 16 317 1.1 riastrad * 2 - 8 in 32 318 1.1 riastrad * 3 - 8 in 64 319 1.1 riastrad */ 320 1.1 riastrad # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24) 321 1.1 riastrad /* 0 - none 322 1.1 riastrad * 1 - 8 in 16 323 1.1 riastrad * 2 - 8 in 32 324 1.1 riastrad * 3 - 8 in 64 325 1.1 riastrad */ 326 1.1 riastrad # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 327 1.1 riastrad /* 0 - memory 328 1.1 riastrad * 1 - register 329 1.1 riastrad */ 330 1.1 riastrad # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 331 1.1 riastrad /* 0 - memory 332 1.1 riastrad * 1 - register 333 1.1 riastrad */ 334 1.1 riastrad # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 335 1.1 riastrad # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 336 1.1 riastrad # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 337 1.1 riastrad #define PACKET3_AQUIRE_MEM 0x58 338 1.1 riastrad #define PACKET3_REWIND 0x59 339 1.1 riastrad #define PACKET3_LOAD_UCONFIG_REG 0x5E 340 1.1 riastrad #define PACKET3_LOAD_SH_REG 0x5F 341 1.1 riastrad #define PACKET3_LOAD_CONFIG_REG 0x60 342 1.1 riastrad #define PACKET3_LOAD_CONTEXT_REG 0x61 343 1.1 riastrad #define PACKET3_SET_CONFIG_REG 0x68 344 1.1 riastrad #define PACKET3_SET_CONFIG_REG_START 0x00002000 345 1.1 riastrad #define PACKET3_SET_CONFIG_REG_END 0x00002c00 346 1.1 riastrad #define PACKET3_SET_CONTEXT_REG 0x69 347 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 348 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 349 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 350 1.1 riastrad #define PACKET3_SET_SH_REG 0x76 351 1.1 riastrad #define PACKET3_SET_SH_REG_START 0x00002c00 352 1.1 riastrad #define PACKET3_SET_SH_REG_END 0x00003000 353 1.1 riastrad #define PACKET3_SET_SH_REG_OFFSET 0x77 354 1.1 riastrad #define PACKET3_SET_QUEUE_REG 0x78 355 1.1 riastrad #define PACKET3_SET_UCONFIG_REG 0x79 356 1.1 riastrad #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 357 1.1 riastrad #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 358 1.1 riastrad #define PACKET3_SCRATCH_RAM_WRITE 0x7D 359 1.1 riastrad #define PACKET3_SCRATCH_RAM_READ 0x7E 360 1.1 riastrad #define PACKET3_LOAD_CONST_RAM 0x80 361 1.1 riastrad #define PACKET3_WRITE_CONST_RAM 0x81 362 1.1 riastrad #define PACKET3_DUMP_CONST_RAM 0x83 363 1.1 riastrad #define PACKET3_INCREMENT_CE_COUNTER 0x84 364 1.1 riastrad #define PACKET3_INCREMENT_DE_COUNTER 0x85 365 1.1 riastrad #define PACKET3_WAIT_ON_CE_COUNTER 0x86 366 1.1 riastrad #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 367 1.1 riastrad #define PACKET3_SWITCH_BUFFER 0x8B 368 1.3 riastrad #define PACKET3_FRAME_CONTROL 0x90 369 1.3 riastrad # define FRAME_CMD(x) ((x) << 28) 370 1.3 riastrad /* 371 1.3 riastrad * x=0: tmz_begin 372 1.3 riastrad * x=1: tmz_end 373 1.3 riastrad */ 374 1.3 riastrad #define PACKET3_SET_RESOURCES 0xA0 375 1.3 riastrad /* 1. header 376 1.3 riastrad * 2. CONTROL 377 1.3 riastrad * 3. QUEUE_MASK_LO [31:0] 378 1.3 riastrad * 4. QUEUE_MASK_HI [31:0] 379 1.3 riastrad * 5. GWS_MASK_LO [31:0] 380 1.3 riastrad * 6. GWS_MASK_HI [31:0] 381 1.3 riastrad * 7. OAC_MASK [15:0] 382 1.3 riastrad * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0] 383 1.3 riastrad */ 384 1.3 riastrad # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0) 385 1.3 riastrad # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16) 386 1.3 riastrad # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29) 387 1.3 riastrad #define PACKET3_MAP_QUEUES 0xA2 388 1.3 riastrad /* 1. header 389 1.3 riastrad * 2. CONTROL 390 1.3 riastrad * 3. CONTROL2 391 1.3 riastrad * 4. MQD_ADDR_LO [31:0] 392 1.3 riastrad * 5. MQD_ADDR_HI [31:0] 393 1.3 riastrad * 6. WPTR_ADDR_LO [31:0] 394 1.3 riastrad * 7. WPTR_ADDR_HI [31:0] 395 1.3 riastrad */ 396 1.3 riastrad /* CONTROL */ 397 1.3 riastrad # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 398 1.3 riastrad # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8) 399 1.3 riastrad # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21) 400 1.3 riastrad # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24) 401 1.3 riastrad # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 402 1.3 riastrad # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 403 1.3 riastrad /* CONTROL2 */ 404 1.3 riastrad # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1) 405 1.3 riastrad # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2) 406 1.3 riastrad # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 26) 407 1.3 riastrad # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 29) 408 1.3 riastrad # define PACKET3_MAP_QUEUES_ME(x) ((x) << 31) 409 1.3 riastrad #define PACKET3_UNMAP_QUEUES 0xA3 410 1.3 riastrad /* 1. header 411 1.3 riastrad * 2. CONTROL 412 1.3 riastrad * 3. CONTROL2 413 1.3 riastrad * 4. CONTROL3 414 1.3 riastrad * 5. CONTROL4 415 1.3 riastrad * 6. CONTROL5 416 1.3 riastrad */ 417 1.3 riastrad /* CONTROL */ 418 1.3 riastrad # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0) 419 1.3 riastrad /* 0 - PREEMPT_QUEUES 420 1.3 riastrad * 1 - RESET_QUEUES 421 1.3 riastrad * 2 - DISABLE_PROCESS_QUEUES 422 1.3 riastrad * 3 - PREEMPT_QUEUES_NO_UNMAP 423 1.3 riastrad */ 424 1.3 riastrad # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 425 1.3 riastrad # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 426 1.3 riastrad # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 427 1.3 riastrad /* CONTROL2a */ 428 1.3 riastrad # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0) 429 1.3 riastrad /* CONTROL2b */ 430 1.3 riastrad # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2) 431 1.3 riastrad /* CONTROL3a */ 432 1.3 riastrad # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2) 433 1.3 riastrad /* CONTROL3b */ 434 1.3 riastrad # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0) 435 1.3 riastrad /* CONTROL4 */ 436 1.3 riastrad # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2) 437 1.3 riastrad /* CONTROL5 */ 438 1.3 riastrad # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2) 439 1.3 riastrad #define PACKET3_QUERY_STATUS 0xA4 440 1.3 riastrad /* 1. header 441 1.3 riastrad * 2. CONTROL 442 1.3 riastrad * 3. CONTROL2 443 1.3 riastrad * 4. ADDR_LO [31:0] 444 1.3 riastrad * 5. ADDR_HI [31:0] 445 1.3 riastrad * 6. DATA_LO [31:0] 446 1.3 riastrad * 7. DATA_HI [31:0] 447 1.3 riastrad */ 448 1.3 riastrad /* CONTROL */ 449 1.3 riastrad # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0) 450 1.3 riastrad # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28) 451 1.3 riastrad # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30) 452 1.3 riastrad /* CONTROL2a */ 453 1.3 riastrad # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0) 454 1.3 riastrad /* CONTROL2b */ 455 1.3 riastrad # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2) 456 1.3 riastrad # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25) 457 1.3 riastrad 458 1.1 riastrad 459 1.1 riastrad #define VCE_CMD_NO_OP 0x00000000 460 1.1 riastrad #define VCE_CMD_END 0x00000001 461 1.1 riastrad #define VCE_CMD_IB 0x00000002 462 1.1 riastrad #define VCE_CMD_FENCE 0x00000003 463 1.1 riastrad #define VCE_CMD_TRAP 0x00000004 464 1.3 riastrad #define VCE_CMD_IB_AUTO 0x00000005 465 1.1 riastrad #define VCE_CMD_SEMAPHORE 0x00000006 466 1.1 riastrad 467 1.3 riastrad #define VCE_CMD_IB_VM 0x00000102 468 1.3 riastrad #define VCE_CMD_WAIT_GE 0x00000106 469 1.3 riastrad #define VCE_CMD_UPDATE_PTB 0x00000107 470 1.3 riastrad #define VCE_CMD_FLUSH_TLB 0x00000108 471 1.3 riastrad 472 1.3 riastrad /* HEVC ENC */ 473 1.3 riastrad #define HEVC_ENC_CMD_NO_OP 0x00000000 474 1.3 riastrad #define HEVC_ENC_CMD_END 0x00000001 475 1.3 riastrad #define HEVC_ENC_CMD_FENCE 0x00000003 476 1.3 riastrad #define HEVC_ENC_CMD_TRAP 0x00000004 477 1.3 riastrad #define HEVC_ENC_CMD_IB_VM 0x00000102 478 1.3 riastrad #define HEVC_ENC_CMD_WAIT_GE 0x00000106 479 1.3 riastrad #define HEVC_ENC_CMD_UPDATE_PTB 0x00000107 480 1.3 riastrad #define HEVC_ENC_CMD_FLUSH_TLB 0x00000108 481 1.3 riastrad 482 1.3 riastrad /* mmPA_SC_RASTER_CONFIG mask */ 483 1.3 riastrad #define RB_MAP_PKR0(x) ((x) << 0) 484 1.3 riastrad #define RB_MAP_PKR0_MASK (0x3 << 0) 485 1.3 riastrad #define RB_MAP_PKR1(x) ((x) << 2) 486 1.3 riastrad #define RB_MAP_PKR1_MASK (0x3 << 2) 487 1.3 riastrad #define RB_XSEL2(x) ((x) << 4) 488 1.3 riastrad #define RB_XSEL2_MASK (0x3 << 4) 489 1.3 riastrad #define RB_XSEL (1 << 6) 490 1.3 riastrad #define RB_YSEL (1 << 7) 491 1.3 riastrad #define PKR_MAP(x) ((x) << 8) 492 1.3 riastrad #define PKR_MAP_MASK (0x3 << 8) 493 1.3 riastrad #define PKR_XSEL(x) ((x) << 10) 494 1.3 riastrad #define PKR_XSEL_MASK (0x3 << 10) 495 1.3 riastrad #define PKR_YSEL(x) ((x) << 12) 496 1.3 riastrad #define PKR_YSEL_MASK (0x3 << 12) 497 1.3 riastrad #define SC_MAP(x) ((x) << 16) 498 1.3 riastrad #define SC_MAP_MASK (0x3 << 16) 499 1.3 riastrad #define SC_XSEL(x) ((x) << 18) 500 1.3 riastrad #define SC_XSEL_MASK (0x3 << 18) 501 1.3 riastrad #define SC_YSEL(x) ((x) << 20) 502 1.3 riastrad #define SC_YSEL_MASK (0x3 << 20) 503 1.3 riastrad #define SE_MAP(x) ((x) << 24) 504 1.3 riastrad #define SE_MAP_MASK (0x3 << 24) 505 1.3 riastrad #define SE_XSEL(x) ((x) << 26) 506 1.3 riastrad #define SE_XSEL_MASK (0x3 << 26) 507 1.3 riastrad #define SE_YSEL(x) ((x) << 28) 508 1.3 riastrad #define SE_YSEL_MASK (0x3 << 28) 509 1.3 riastrad 510 1.3 riastrad /* mmPA_SC_RASTER_CONFIG_1 mask */ 511 1.3 riastrad #define SE_PAIR_MAP(x) ((x) << 0) 512 1.3 riastrad #define SE_PAIR_MAP_MASK (0x3 << 0) 513 1.3 riastrad #define SE_PAIR_XSEL(x) ((x) << 2) 514 1.3 riastrad #define SE_PAIR_XSEL_MASK (0x3 << 2) 515 1.3 riastrad #define SE_PAIR_YSEL(x) ((x) << 4) 516 1.3 riastrad #define SE_PAIR_YSEL_MASK (0x3 << 4) 517 1.3 riastrad 518 1.1 riastrad #endif 519