Home | History | Annotate | Line # | Download | only in amdgpu
vid.h revision 1.1
      1 /*	$NetBSD: vid.h,v 1.1 2018/08/27 01:34:46 riastradh Exp $	*/
      2 
      3 /*
      4  * Copyright 2014 Advanced Micro Devices, Inc.
      5  *
      6  * Permission is hereby granted, free of charge, to any person obtaining a
      7  * copy of this software and associated documentation files (the "Software"),
      8  * to deal in the Software without restriction, including without limitation
      9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  * and/or sell copies of the Software, and to permit persons to whom the
     11  * Software is furnished to do so, subject to the following conditions:
     12  *
     13  * The above copyright notice and this permission notice shall be included in
     14  * all copies or substantial portions of the Software.
     15  *
     16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  * OTHER DEALINGS IN THE SOFTWARE.
     23  *
     24  */
     25 #ifndef VI_H
     26 #define VI_H
     27 
     28 #define SDMA0_REGISTER_OFFSET                             0x0 /* not a register */
     29 #define SDMA1_REGISTER_OFFSET                             0x200 /* not a register */
     30 #define SDMA_MAX_INSTANCE 2
     31 
     32 /* crtc instance offsets */
     33 #define CRTC0_REGISTER_OFFSET                 (0x1b9c - 0x1b9c)
     34 #define CRTC1_REGISTER_OFFSET                 (0x1d9c - 0x1b9c)
     35 #define CRTC2_REGISTER_OFFSET                 (0x1f9c - 0x1b9c)
     36 #define CRTC3_REGISTER_OFFSET                 (0x419c - 0x1b9c)
     37 #define CRTC4_REGISTER_OFFSET                 (0x439c - 0x1b9c)
     38 #define CRTC5_REGISTER_OFFSET                 (0x459c - 0x1b9c)
     39 #define CRTC6_REGISTER_OFFSET                 (0x479c - 0x1b9c)
     40 
     41 /* dig instance offsets */
     42 #define DIG0_REGISTER_OFFSET                 (0x4a00 - 0x4a00)
     43 #define DIG1_REGISTER_OFFSET                 (0x4b00 - 0x4a00)
     44 #define DIG2_REGISTER_OFFSET                 (0x4c00 - 0x4a00)
     45 #define DIG3_REGISTER_OFFSET                 (0x4d00 - 0x4a00)
     46 #define DIG4_REGISTER_OFFSET                 (0x4e00 - 0x4a00)
     47 #define DIG5_REGISTER_OFFSET                 (0x4f00 - 0x4a00)
     48 #define DIG6_REGISTER_OFFSET                 (0x5400 - 0x4a00)
     49 #define DIG7_REGISTER_OFFSET                 (0x5600 - 0x4a00)
     50 #define DIG8_REGISTER_OFFSET                 (0x5700 - 0x4a00)
     51 
     52 /* audio endpt instance offsets */
     53 #define AUD0_REGISTER_OFFSET                 (0x17a8 - 0x17a8)
     54 #define AUD1_REGISTER_OFFSET                 (0x17ac - 0x17a8)
     55 #define AUD2_REGISTER_OFFSET                 (0x17b0 - 0x17a8)
     56 #define AUD3_REGISTER_OFFSET                 (0x17b4 - 0x17a8)
     57 #define AUD4_REGISTER_OFFSET                 (0x17b8 - 0x17a8)
     58 #define AUD5_REGISTER_OFFSET                 (0x17bc - 0x17a8)
     59 #define AUD6_REGISTER_OFFSET                 (0x17c4 - 0x17a8)
     60 
     61 /* hpd instance offsets */
     62 #define HPD0_REGISTER_OFFSET                 (0x1898 - 0x1898)
     63 #define HPD1_REGISTER_OFFSET                 (0x18a0 - 0x1898)
     64 #define HPD2_REGISTER_OFFSET                 (0x18a8 - 0x1898)
     65 #define HPD3_REGISTER_OFFSET                 (0x18b0 - 0x1898)
     66 #define HPD4_REGISTER_OFFSET                 (0x18b8 - 0x1898)
     67 #define HPD5_REGISTER_OFFSET                 (0x18c0 - 0x1898)
     68 
     69 #define AMDGPU_NUM_OF_VMIDS			8
     70 
     71 #define		PIPEID(x)					((x) << 0)
     72 #define		MEID(x)						((x) << 2)
     73 #define		VMID(x)						((x) << 4)
     74 #define		QUEUEID(x)					((x) << 8)
     75 
     76 #define RB_BITMAP_WIDTH_PER_SH     2
     77 
     78 #define MC_SEQ_MISC0__MT__MASK	0xf0000000
     79 #define MC_SEQ_MISC0__MT__GDDR1  0x10000000
     80 #define MC_SEQ_MISC0__MT__DDR2   0x20000000
     81 #define MC_SEQ_MISC0__MT__GDDR3  0x30000000
     82 #define MC_SEQ_MISC0__MT__GDDR4  0x40000000
     83 #define MC_SEQ_MISC0__MT__GDDR5  0x50000000
     84 #define MC_SEQ_MISC0__MT__HBM    0x60000000
     85 #define MC_SEQ_MISC0__MT__DDR3   0xB0000000
     86 
     87 /*
     88  * PM4
     89  */
     90 #define	PACKET_TYPE0	0
     91 #define	PACKET_TYPE1	1
     92 #define	PACKET_TYPE2	2
     93 #define	PACKET_TYPE3	3
     94 
     95 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
     96 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
     97 #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
     98 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
     99 #define PACKET0(reg, n)	((PACKET_TYPE0 << 30) |				\
    100 			 ((reg) & 0xFFFF) |			\
    101 			 ((n) & 0x3FFF) << 16)
    102 #define CP_PACKET2			0x80000000
    103 #define		PACKET2_PAD_SHIFT		0
    104 #define		PACKET2_PAD_MASK		(0x3fffffff << 0)
    105 
    106 #define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
    107 
    108 #define PACKET3(op, n)	((PACKET_TYPE3 << 30) |				\
    109 			 (((op) & 0xFF) << 8) |				\
    110 			 ((n) & 0x3FFF) << 16)
    111 
    112 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
    113 
    114 /* Packet 3 types */
    115 #define	PACKET3_NOP					0x10
    116 #define	PACKET3_SET_BASE				0x11
    117 #define		PACKET3_BASE_INDEX(x)                  ((x) << 0)
    118 #define			CE_PARTITION_BASE		3
    119 #define	PACKET3_CLEAR_STATE				0x12
    120 #define	PACKET3_INDEX_BUFFER_SIZE			0x13
    121 #define	PACKET3_DISPATCH_DIRECT				0x15
    122 #define	PACKET3_DISPATCH_INDIRECT			0x16
    123 #define	PACKET3_ATOMIC_GDS				0x1D
    124 #define	PACKET3_ATOMIC_MEM				0x1E
    125 #define	PACKET3_OCCLUSION_QUERY				0x1F
    126 #define	PACKET3_SET_PREDICATION				0x20
    127 #define	PACKET3_REG_RMW					0x21
    128 #define	PACKET3_COND_EXEC				0x22
    129 #define	PACKET3_PRED_EXEC				0x23
    130 #define	PACKET3_DRAW_INDIRECT				0x24
    131 #define	PACKET3_DRAW_INDEX_INDIRECT			0x25
    132 #define	PACKET3_INDEX_BASE				0x26
    133 #define	PACKET3_DRAW_INDEX_2				0x27
    134 #define	PACKET3_CONTEXT_CONTROL				0x28
    135 #define	PACKET3_INDEX_TYPE				0x2A
    136 #define	PACKET3_DRAW_INDIRECT_MULTI			0x2C
    137 #define	PACKET3_DRAW_INDEX_AUTO				0x2D
    138 #define	PACKET3_NUM_INSTANCES				0x2F
    139 #define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
    140 #define	PACKET3_INDIRECT_BUFFER_CONST			0x33
    141 #define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
    142 #define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
    143 #define	PACKET3_DRAW_PREAMBLE				0x36
    144 #define	PACKET3_WRITE_DATA				0x37
    145 #define		WRITE_DATA_DST_SEL(x)                   ((x) << 8)
    146 		/* 0 - register
    147 		 * 1 - memory (sync - via GRBM)
    148 		 * 2 - gl2
    149 		 * 3 - gds
    150 		 * 4 - reserved
    151 		 * 5 - memory (async - direct)
    152 		 */
    153 #define		WR_ONE_ADDR                             (1 << 16)
    154 #define		WR_CONFIRM                              (1 << 20)
    155 #define		WRITE_DATA_CACHE_POLICY(x)              ((x) << 25)
    156 		/* 0 - LRU
    157 		 * 1 - Stream
    158 		 */
    159 #define		WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
    160 		/* 0 - me
    161 		 * 1 - pfp
    162 		 * 2 - ce
    163 		 */
    164 #define	PACKET3_DRAW_INDEX_INDIRECT_MULTI		0x38
    165 #define	PACKET3_MEM_SEMAPHORE				0x39
    166 #              define PACKET3_SEM_USE_MAILBOX       (0x1 << 16)
    167 #              define PACKET3_SEM_SEL_SIGNAL_TYPE   (0x1 << 20) /* 0 = increment, 1 = write 1 */
    168 #              define PACKET3_SEM_CLIENT_CODE	    ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
    169 #              define PACKET3_SEM_SEL_SIGNAL	    (0x6 << 29)
    170 #              define PACKET3_SEM_SEL_WAIT	    (0x7 << 29)
    171 #define	PACKET3_WAIT_REG_MEM				0x3C
    172 #define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
    173 		/* 0 - always
    174 		 * 1 - <
    175 		 * 2 - <=
    176 		 * 3 - ==
    177 		 * 4 - !=
    178 		 * 5 - >=
    179 		 * 6 - >
    180 		 */
    181 #define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
    182 		/* 0 - reg
    183 		 * 1 - mem
    184 		 */
    185 #define		WAIT_REG_MEM_OPERATION(x)               ((x) << 6)
    186 		/* 0 - wait_reg_mem
    187 		 * 1 - wr_wait_wr_reg
    188 		 */
    189 #define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
    190 		/* 0 - me
    191 		 * 1 - pfp
    192 		 */
    193 #define	PACKET3_INDIRECT_BUFFER				0x3F
    194 #define		INDIRECT_BUFFER_TCL2_VOLATILE           (1 << 22)
    195 #define		INDIRECT_BUFFER_VALID                   (1 << 23)
    196 #define		INDIRECT_BUFFER_CACHE_POLICY(x)         ((x) << 28)
    197 		/* 0 - LRU
    198 		 * 1 - Stream
    199 		 * 2 - Bypass
    200 		 */
    201 #define	PACKET3_COPY_DATA				0x40
    202 #define	PACKET3_PFP_SYNC_ME				0x42
    203 #define	PACKET3_SURFACE_SYNC				0x43
    204 #              define PACKET3_DEST_BASE_0_ENA      (1 << 0)
    205 #              define PACKET3_DEST_BASE_1_ENA      (1 << 1)
    206 #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
    207 #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
    208 #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
    209 #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
    210 #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
    211 #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
    212 #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
    213 #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
    214 #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
    215 #              define PACKET3_TCL1_VOL_ACTION_ENA  (1 << 15)
    216 #              define PACKET3_TC_VOL_ACTION_ENA    (1 << 16) /* L2 */
    217 #              define PACKET3_TC_WB_ACTION_ENA     (1 << 18) /* L2 */
    218 #              define PACKET3_DEST_BASE_2_ENA      (1 << 19)
    219 #              define PACKET3_DEST_BASE_3_ENA      (1 << 21)
    220 #              define PACKET3_TCL1_ACTION_ENA      (1 << 22)
    221 #              define PACKET3_TC_ACTION_ENA        (1 << 23) /* L2 */
    222 #              define PACKET3_CB_ACTION_ENA        (1 << 25)
    223 #              define PACKET3_DB_ACTION_ENA        (1 << 26)
    224 #              define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
    225 #              define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
    226 #              define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
    227 #define	PACKET3_COND_WRITE				0x45
    228 #define	PACKET3_EVENT_WRITE				0x46
    229 #define		EVENT_TYPE(x)                           ((x) << 0)
    230 #define		EVENT_INDEX(x)                          ((x) << 8)
    231 		/* 0 - any non-TS event
    232 		 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
    233 		 * 2 - SAMPLE_PIPELINESTAT
    234 		 * 3 - SAMPLE_STREAMOUTSTAT*
    235 		 * 4 - *S_PARTIAL_FLUSH
    236 		 * 5 - EOP events
    237 		 * 6 - EOS events
    238 		 */
    239 #define	PACKET3_EVENT_WRITE_EOP				0x47
    240 #define		EOP_TCL1_VOL_ACTION_EN                  (1 << 12)
    241 #define		EOP_TC_VOL_ACTION_EN                    (1 << 13) /* L2 */
    242 #define		EOP_TC_WB_ACTION_EN                     (1 << 15) /* L2 */
    243 #define		EOP_TCL1_ACTION_EN                      (1 << 16)
    244 #define		EOP_TC_ACTION_EN                        (1 << 17) /* L2 */
    245 #define		EOP_TCL2_VOLATILE                       (1 << 24)
    246 #define		EOP_CACHE_POLICY(x)                     ((x) << 25)
    247 		/* 0 - LRU
    248 		 * 1 - Stream
    249 		 * 2 - Bypass
    250 		 */
    251 #define		DATA_SEL(x)                             ((x) << 29)
    252 		/* 0 - discard
    253 		 * 1 - send low 32bit data
    254 		 * 2 - send 64bit data
    255 		 * 3 - send 64bit GPU counter value
    256 		 * 4 - send 64bit sys counter value
    257 		 */
    258 #define		INT_SEL(x)                              ((x) << 24)
    259 		/* 0 - none
    260 		 * 1 - interrupt only (DATA_SEL = 0)
    261 		 * 2 - interrupt when data write is confirmed
    262 		 */
    263 #define		DST_SEL(x)                              ((x) << 16)
    264 		/* 0 - MC
    265 		 * 1 - TC/L2
    266 		 */
    267 #define	PACKET3_EVENT_WRITE_EOS				0x48
    268 #define	PACKET3_RELEASE_MEM				0x49
    269 #define	PACKET3_PREAMBLE_CNTL				0x4A
    270 #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
    271 #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
    272 #define	PACKET3_DMA_DATA				0x50
    273 /* 1. header
    274  * 2. CONTROL
    275  * 3. SRC_ADDR_LO or DATA [31:0]
    276  * 4. SRC_ADDR_HI [31:0]
    277  * 5. DST_ADDR_LO [31:0]
    278  * 6. DST_ADDR_HI [7:0]
    279  * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
    280  */
    281 /* CONTROL */
    282 #              define PACKET3_DMA_DATA_ENGINE(x)     ((x) << 0)
    283 		/* 0 - ME
    284 		 * 1 - PFP
    285 		 */
    286 #              define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
    287 		/* 0 - LRU
    288 		 * 1 - Stream
    289 		 * 2 - Bypass
    290 		 */
    291 #              define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
    292 #              define PACKET3_DMA_DATA_DST_SEL(x)  ((x) << 20)
    293 		/* 0 - DST_ADDR using DAS
    294 		 * 1 - GDS
    295 		 * 3 - DST_ADDR using L2
    296 		 */
    297 #              define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
    298 		/* 0 - LRU
    299 		 * 1 - Stream
    300 		 * 2 - Bypass
    301 		 */
    302 #              define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
    303 #              define PACKET3_DMA_DATA_SRC_SEL(x)  ((x) << 29)
    304 		/* 0 - SRC_ADDR using SAS
    305 		 * 1 - GDS
    306 		 * 2 - DATA
    307 		 * 3 - SRC_ADDR using L2
    308 		 */
    309 #              define PACKET3_DMA_DATA_CP_SYNC     (1 << 31)
    310 /* COMMAND */
    311 #              define PACKET3_DMA_DATA_DIS_WC      (1 << 21)
    312 #              define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
    313 		/* 0 - none
    314 		 * 1 - 8 in 16
    315 		 * 2 - 8 in 32
    316 		 * 3 - 8 in 64
    317 		 */
    318 #              define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
    319 		/* 0 - none
    320 		 * 1 - 8 in 16
    321 		 * 2 - 8 in 32
    322 		 * 3 - 8 in 64
    323 		 */
    324 #              define PACKET3_DMA_DATA_CMD_SAS     (1 << 26)
    325 		/* 0 - memory
    326 		 * 1 - register
    327 		 */
    328 #              define PACKET3_DMA_DATA_CMD_DAS     (1 << 27)
    329 		/* 0 - memory
    330 		 * 1 - register
    331 		 */
    332 #              define PACKET3_DMA_DATA_CMD_SAIC    (1 << 28)
    333 #              define PACKET3_DMA_DATA_CMD_DAIC    (1 << 29)
    334 #              define PACKET3_DMA_DATA_CMD_RAW_WAIT  (1 << 30)
    335 #define	PACKET3_AQUIRE_MEM				0x58
    336 #define	PACKET3_REWIND					0x59
    337 #define	PACKET3_LOAD_UCONFIG_REG			0x5E
    338 #define	PACKET3_LOAD_SH_REG				0x5F
    339 #define	PACKET3_LOAD_CONFIG_REG				0x60
    340 #define	PACKET3_LOAD_CONTEXT_REG			0x61
    341 #define	PACKET3_SET_CONFIG_REG				0x68
    342 #define		PACKET3_SET_CONFIG_REG_START			0x00002000
    343 #define		PACKET3_SET_CONFIG_REG_END			0x00002c00
    344 #define	PACKET3_SET_CONTEXT_REG				0x69
    345 #define		PACKET3_SET_CONTEXT_REG_START			0x0000a000
    346 #define		PACKET3_SET_CONTEXT_REG_END			0x0000a400
    347 #define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
    348 #define	PACKET3_SET_SH_REG				0x76
    349 #define		PACKET3_SET_SH_REG_START			0x00002c00
    350 #define		PACKET3_SET_SH_REG_END				0x00003000
    351 #define	PACKET3_SET_SH_REG_OFFSET			0x77
    352 #define	PACKET3_SET_QUEUE_REG				0x78
    353 #define	PACKET3_SET_UCONFIG_REG				0x79
    354 #define		PACKET3_SET_UCONFIG_REG_START			0x0000c000
    355 #define		PACKET3_SET_UCONFIG_REG_END			0x0000c400
    356 #define	PACKET3_SCRATCH_RAM_WRITE			0x7D
    357 #define	PACKET3_SCRATCH_RAM_READ			0x7E
    358 #define	PACKET3_LOAD_CONST_RAM				0x80
    359 #define	PACKET3_WRITE_CONST_RAM				0x81
    360 #define	PACKET3_DUMP_CONST_RAM				0x83
    361 #define	PACKET3_INCREMENT_CE_COUNTER			0x84
    362 #define	PACKET3_INCREMENT_DE_COUNTER			0x85
    363 #define	PACKET3_WAIT_ON_CE_COUNTER			0x86
    364 #define	PACKET3_WAIT_ON_DE_COUNTER_DIFF			0x88
    365 #define	PACKET3_SWITCH_BUFFER				0x8B
    366 
    367 #define VCE_CMD_NO_OP		0x00000000
    368 #define VCE_CMD_END		0x00000001
    369 #define VCE_CMD_IB		0x00000002
    370 #define VCE_CMD_FENCE		0x00000003
    371 #define VCE_CMD_TRAP		0x00000004
    372 #define VCE_CMD_IB_AUTO 	0x00000005
    373 #define VCE_CMD_SEMAPHORE	0x00000006
    374 
    375 #endif
    376