Home | History | Annotate | Line # | Download | only in inc
      1  1.1  riastrad /*	$NetBSD: smu7.h,v 1.2 2021/12/18 23:45:26 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2013 Advanced Micro Devices, Inc.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     14  1.1  riastrad  * all copies or substantial portions of the Software.
     15  1.1  riastrad  *
     16  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     23  1.1  riastrad  *
     24  1.1  riastrad  */
     25  1.1  riastrad 
     26  1.1  riastrad #ifndef SMU7_H
     27  1.1  riastrad #define SMU7_H
     28  1.1  riastrad 
     29  1.1  riastrad #pragma pack(push, 1)
     30  1.1  riastrad 
     31  1.1  riastrad #define SMU7_CONTEXT_ID_SMC        1
     32  1.1  riastrad #define SMU7_CONTEXT_ID_VBIOS      2
     33  1.1  riastrad 
     34  1.1  riastrad 
     35  1.1  riastrad #define SMU7_CONTEXT_ID_SMC        1
     36  1.1  riastrad #define SMU7_CONTEXT_ID_VBIOS      2
     37  1.1  riastrad 
     38  1.1  riastrad #define SMU7_MAX_LEVELS_VDDC            8
     39  1.1  riastrad #define SMU7_MAX_LEVELS_VDDCI           4
     40  1.1  riastrad #define SMU7_MAX_LEVELS_MVDD            4
     41  1.1  riastrad #define SMU7_MAX_LEVELS_VDDNB           8
     42  1.1  riastrad 
     43  1.1  riastrad #define SMU7_MAX_LEVELS_GRAPHICS        SMU__NUM_SCLK_DPM_STATE   // SCLK + SQ DPM + ULV
     44  1.1  riastrad #define SMU7_MAX_LEVELS_MEMORY          SMU__NUM_MCLK_DPM_LEVELS   // MCLK Levels DPM
     45  1.1  riastrad #define SMU7_MAX_LEVELS_GIO             SMU__NUM_LCLK_DPM_LEVELS  // LCLK Levels
     46  1.1  riastrad #define SMU7_MAX_LEVELS_LINK            SMU__NUM_PCIE_DPM_LEVELS  // PCIe speed and number of lanes.
     47  1.1  riastrad #define SMU7_MAX_LEVELS_UVD             8   // VCLK/DCLK levels for UVD.
     48  1.1  riastrad #define SMU7_MAX_LEVELS_VCE             8   // ECLK levels for VCE.
     49  1.1  riastrad #define SMU7_MAX_LEVELS_ACP             8   // ACLK levels for ACP.
     50  1.1  riastrad #define SMU7_MAX_LEVELS_SAMU            8   // SAMCLK levels for SAMU.
     51  1.1  riastrad #define SMU7_MAX_ENTRIES_SMIO           32  // Number of entries in SMIO table.
     52  1.1  riastrad 
     53  1.1  riastrad #define DPM_NO_LIMIT 0
     54  1.1  riastrad #define DPM_NO_UP 1
     55  1.1  riastrad #define DPM_GO_DOWN 2
     56  1.1  riastrad #define DPM_GO_UP 3
     57  1.1  riastrad 
     58  1.1  riastrad #define SMU7_FIRST_DPM_GRAPHICS_LEVEL    0
     59  1.1  riastrad #define SMU7_FIRST_DPM_MEMORY_LEVEL      0
     60  1.1  riastrad 
     61  1.1  riastrad #define GPIO_CLAMP_MODE_VRHOT      1
     62  1.1  riastrad #define GPIO_CLAMP_MODE_THERM      2
     63  1.1  riastrad #define GPIO_CLAMP_MODE_DC         4
     64  1.1  riastrad 
     65  1.1  riastrad #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
     66  1.1  riastrad #define SCRATCH_B_TARG_PCIE_INDEX_MASK  (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
     67  1.1  riastrad #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
     68  1.1  riastrad #define SCRATCH_B_CURR_PCIE_INDEX_MASK  (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
     69  1.1  riastrad #define SCRATCH_B_TARG_UVD_INDEX_SHIFT  6
     70  1.1  riastrad #define SCRATCH_B_TARG_UVD_INDEX_MASK   (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
     71  1.1  riastrad #define SCRATCH_B_CURR_UVD_INDEX_SHIFT  9
     72  1.1  riastrad #define SCRATCH_B_CURR_UVD_INDEX_MASK   (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
     73  1.1  riastrad #define SCRATCH_B_TARG_VCE_INDEX_SHIFT  12
     74  1.1  riastrad #define SCRATCH_B_TARG_VCE_INDEX_MASK   (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
     75  1.1  riastrad #define SCRATCH_B_CURR_VCE_INDEX_SHIFT  15
     76  1.1  riastrad #define SCRATCH_B_CURR_VCE_INDEX_MASK   (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
     77  1.1  riastrad #define SCRATCH_B_TARG_ACP_INDEX_SHIFT  18
     78  1.1  riastrad #define SCRATCH_B_TARG_ACP_INDEX_MASK   (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
     79  1.1  riastrad #define SCRATCH_B_CURR_ACP_INDEX_SHIFT  21
     80  1.1  riastrad #define SCRATCH_B_CURR_ACP_INDEX_MASK   (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
     81  1.1  riastrad #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
     82  1.1  riastrad #define SCRATCH_B_TARG_SAMU_INDEX_MASK  (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
     83  1.1  riastrad #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
     84  1.1  riastrad #define SCRATCH_B_CURR_SAMU_INDEX_MASK  (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
     85  1.1  riastrad 
     86  1.1  riastrad 
     87  1.1  riastrad /* Voltage Regulator Configuration */
     88  1.1  riastrad /* VR Config info is contained in dpmTable */
     89  1.1  riastrad 
     90  1.1  riastrad #define VRCONF_VDDC_MASK         0x000000FF
     91  1.1  riastrad #define VRCONF_VDDC_SHIFT        0
     92  1.1  riastrad #define VRCONF_VDDGFX_MASK       0x0000FF00
     93  1.1  riastrad #define VRCONF_VDDGFX_SHIFT      8
     94  1.1  riastrad #define VRCONF_VDDCI_MASK        0x00FF0000
     95  1.1  riastrad #define VRCONF_VDDCI_SHIFT       16
     96  1.1  riastrad #define VRCONF_MVDD_MASK         0xFF000000
     97  1.1  riastrad #define VRCONF_MVDD_SHIFT        24
     98  1.1  riastrad 
     99  1.1  riastrad #define VR_MERGED_WITH_VDDC      0
    100  1.1  riastrad #define VR_SVI2_PLANE_1          1
    101  1.1  riastrad #define VR_SVI2_PLANE_2          2
    102  1.1  riastrad #define VR_SMIO_PATTERN_1        3
    103  1.1  riastrad #define VR_SMIO_PATTERN_2        4
    104  1.1  riastrad #define VR_STATIC_VOLTAGE        5
    105  1.1  riastrad 
    106  1.1  riastrad struct SMU7_PIDController
    107  1.1  riastrad {
    108  1.1  riastrad     uint32_t Ki;
    109  1.1  riastrad     int32_t LFWindupUL;
    110  1.1  riastrad     int32_t LFWindupLL;
    111  1.1  riastrad     uint32_t StatePrecision;
    112  1.1  riastrad     uint32_t LfPrecision;
    113  1.1  riastrad     uint32_t LfOffset;
    114  1.1  riastrad     uint32_t MaxState;
    115  1.1  riastrad     uint32_t MaxLfFraction;
    116  1.1  riastrad     uint32_t StateShift;
    117  1.1  riastrad };
    118  1.1  riastrad 
    119  1.1  riastrad typedef struct SMU7_PIDController SMU7_PIDController;
    120  1.1  riastrad 
    121  1.1  riastrad // -------------------------------------------------------------------------------------------------------------------------
    122  1.1  riastrad #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
    123  1.1  riastrad 
    124  1.1  riastrad #define SMU7_SCLK_DPM_CONFIG_MASK                        0x01
    125  1.1  riastrad #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK              0x02
    126  1.1  riastrad #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK              0x04
    127  1.1  riastrad #define SMU7_MCLK_DPM_CONFIG_MASK                        0x08
    128  1.1  riastrad #define SMU7_UVD_DPM_CONFIG_MASK                         0x10
    129  1.1  riastrad #define SMU7_VCE_DPM_CONFIG_MASK                         0x20
    130  1.1  riastrad #define SMU7_ACP_DPM_CONFIG_MASK                         0x40
    131  1.1  riastrad #define SMU7_SAMU_DPM_CONFIG_MASK                        0x80
    132  1.1  riastrad #define SMU7_PCIEGEN_DPM_CONFIG_MASK                    0x100
    133  1.1  riastrad 
    134  1.1  riastrad #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE                  0x00000001
    135  1.1  riastrad #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE                  0x00000002
    136  1.1  riastrad #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE                  0x00000100
    137  1.1  riastrad #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE                  0x00000200
    138  1.1  riastrad #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE                  0x00010000
    139  1.1  riastrad #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE                  0x00020000
    140  1.1  riastrad 
    141  1.1  riastrad struct SMU7_Firmware_Header
    142  1.1  riastrad {
    143  1.1  riastrad     uint32_t Digest[5];
    144  1.1  riastrad     uint32_t Version;
    145  1.1  riastrad     uint32_t HeaderSize;
    146  1.1  riastrad     uint32_t Flags;
    147  1.1  riastrad     uint32_t EntryPoint;
    148  1.1  riastrad     uint32_t CodeSize;
    149  1.1  riastrad     uint32_t ImageSize;
    150  1.1  riastrad 
    151  1.1  riastrad     uint32_t Rtos;
    152  1.1  riastrad     uint32_t SoftRegisters;
    153  1.1  riastrad     uint32_t DpmTable;
    154  1.1  riastrad     uint32_t FanTable;
    155  1.1  riastrad     uint32_t CacConfigTable;
    156  1.1  riastrad     uint32_t CacStatusTable;
    157  1.1  riastrad 
    158  1.1  riastrad     uint32_t mcRegisterTable;
    159  1.1  riastrad 
    160  1.1  riastrad     uint32_t mcArbDramTimingTable;
    161  1.1  riastrad 
    162  1.1  riastrad     uint32_t PmFuseTable;
    163  1.1  riastrad     uint32_t Globals;
    164  1.1  riastrad     uint32_t Reserved[42];
    165  1.1  riastrad     uint32_t Signature;
    166  1.1  riastrad };
    167  1.1  riastrad 
    168  1.1  riastrad typedef struct SMU7_Firmware_Header SMU7_Firmware_Header;
    169  1.1  riastrad 
    170  1.1  riastrad #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
    171  1.1  riastrad 
    172  1.1  riastrad enum  DisplayConfig {
    173  1.1  riastrad     PowerDown = 1,
    174  1.1  riastrad     DP54x4,
    175  1.1  riastrad     DP54x2,
    176  1.1  riastrad     DP54x1,
    177  1.1  riastrad     DP27x4,
    178  1.1  riastrad     DP27x2,
    179  1.1  riastrad     DP27x1,
    180  1.1  riastrad     HDMI297,
    181  1.1  riastrad     HDMI162,
    182  1.1  riastrad     LVDS,
    183  1.1  riastrad     DP324x4,
    184  1.1  riastrad     DP324x2,
    185  1.1  riastrad     DP324x1
    186  1.1  riastrad };
    187  1.1  riastrad 
    188  1.1  riastrad #pragma pack(pop)
    189  1.1  riastrad 
    190  1.1  riastrad #endif
    191  1.1  riastrad 
    192