Home | History | Annotate | Line # | Download | only in powerplay
      1  1.1  riastrad /*	$NetBSD: vega20_ppt.h,v 1.2 2021/12/18 23:45:26 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2019 Advanced Micro Devices, Inc.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     14  1.1  riastrad  * all copies or substantial portions of the Software.
     15  1.1  riastrad  *
     16  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     23  1.1  riastrad  *
     24  1.1  riastrad  */
     25  1.1  riastrad #ifndef __VEGA20_PPT_H__
     26  1.1  riastrad #define __VEGA20_PPT_H__
     27  1.1  riastrad 
     28  1.1  riastrad #define VEGA20_UMD_PSTATE_GFXCLK_LEVEL         0x3
     29  1.1  riastrad #define VEGA20_UMD_PSTATE_SOCCLK_LEVEL         0x3
     30  1.1  riastrad #define VEGA20_UMD_PSTATE_MCLK_LEVEL           0x2
     31  1.1  riastrad #define VEGA20_UMD_PSTATE_UVDCLK_LEVEL         0x3
     32  1.1  riastrad #define VEGA20_UMD_PSTATE_VCEMCLK_LEVEL        0x3
     33  1.1  riastrad 
     34  1.1  riastrad #define MAX_REGULAR_DPM_NUMBER 16
     35  1.1  riastrad #define MAX_PCIE_CONF 2
     36  1.1  riastrad 
     37  1.1  riastrad #define VOLTAGE_SCALE 4
     38  1.1  riastrad #define AVFS_CURVE 0
     39  1.1  riastrad #define OD8_HOTCURVE_TEMPERATURE 85
     40  1.1  riastrad 
     41  1.1  riastrad #define SMU_FEATURES_LOW_MASK        0x00000000FFFFFFFF
     42  1.1  riastrad #define SMU_FEATURES_LOW_SHIFT       0
     43  1.1  riastrad #define SMU_FEATURES_HIGH_MASK       0xFFFFFFFF00000000
     44  1.1  riastrad #define SMU_FEATURES_HIGH_SHIFT      32
     45  1.1  riastrad 
     46  1.1  riastrad enum {
     47  1.1  riastrad 	GNLD_DPM_PREFETCHER = 0,
     48  1.1  riastrad 	GNLD_DPM_GFXCLK,
     49  1.1  riastrad 	GNLD_DPM_UCLK,
     50  1.1  riastrad 	GNLD_DPM_SOCCLK,
     51  1.1  riastrad 	GNLD_DPM_UVD,
     52  1.1  riastrad 	GNLD_DPM_VCE,
     53  1.1  riastrad 	GNLD_ULV,
     54  1.1  riastrad 	GNLD_DPM_MP0CLK,
     55  1.1  riastrad 	GNLD_DPM_LINK,
     56  1.1  riastrad 	GNLD_DPM_DCEFCLK,
     57  1.1  riastrad 	GNLD_DS_GFXCLK,
     58  1.1  riastrad 	GNLD_DS_SOCCLK,
     59  1.1  riastrad 	GNLD_DS_LCLK,
     60  1.1  riastrad 	GNLD_PPT,
     61  1.1  riastrad 	GNLD_TDC,
     62  1.1  riastrad 	GNLD_THERMAL,
     63  1.1  riastrad 	GNLD_GFX_PER_CU_CG,
     64  1.1  riastrad 	GNLD_RM,
     65  1.1  riastrad 	GNLD_DS_DCEFCLK,
     66  1.1  riastrad 	GNLD_ACDC,
     67  1.1  riastrad 	GNLD_VR0HOT,
     68  1.1  riastrad 	GNLD_VR1HOT,
     69  1.1  riastrad 	GNLD_FW_CTF,
     70  1.1  riastrad 	GNLD_LED_DISPLAY,
     71  1.1  riastrad 	GNLD_FAN_CONTROL,
     72  1.1  riastrad 	GNLD_DIDT,
     73  1.1  riastrad 	GNLD_GFXOFF,
     74  1.1  riastrad 	GNLD_CG,
     75  1.1  riastrad 	GNLD_DPM_FCLK,
     76  1.1  riastrad 	GNLD_DS_FCLK,
     77  1.1  riastrad 	GNLD_DS_MP1CLK,
     78  1.1  riastrad 	GNLD_DS_MP0CLK,
     79  1.1  riastrad 	GNLD_XGMI,
     80  1.1  riastrad 	GNLD_ECC,
     81  1.1  riastrad 
     82  1.1  riastrad 	GNLD_FEATURES_MAX
     83  1.1  riastrad };
     84  1.1  riastrad 
     85  1.1  riastrad struct vega20_dpm_level {
     86  1.1  riastrad         bool            enabled;
     87  1.1  riastrad         uint32_t        value;
     88  1.1  riastrad         uint32_t        param1;
     89  1.1  riastrad };
     90  1.1  riastrad 
     91  1.1  riastrad struct vega20_dpm_state {
     92  1.1  riastrad         uint32_t  soft_min_level;
     93  1.1  riastrad         uint32_t  soft_max_level;
     94  1.1  riastrad         uint32_t  hard_min_level;
     95  1.1  riastrad         uint32_t  hard_max_level;
     96  1.1  riastrad };
     97  1.1  riastrad 
     98  1.1  riastrad struct vega20_single_dpm_table {
     99  1.1  riastrad         uint32_t                count;
    100  1.1  riastrad         struct vega20_dpm_state dpm_state;
    101  1.1  riastrad         struct vega20_dpm_level dpm_levels[MAX_REGULAR_DPM_NUMBER];
    102  1.1  riastrad };
    103  1.1  riastrad 
    104  1.1  riastrad struct vega20_pcie_table {
    105  1.1  riastrad         uint16_t count;
    106  1.1  riastrad         uint8_t  pcie_gen[MAX_PCIE_CONF];
    107  1.1  riastrad         uint8_t  pcie_lane[MAX_PCIE_CONF];
    108  1.1  riastrad         uint32_t lclk[MAX_PCIE_CONF];
    109  1.1  riastrad };
    110  1.1  riastrad 
    111  1.1  riastrad struct vega20_dpm_table {
    112  1.1  riastrad 	struct vega20_single_dpm_table  soc_table;
    113  1.1  riastrad         struct vega20_single_dpm_table  gfx_table;
    114  1.1  riastrad         struct vega20_single_dpm_table  mem_table;
    115  1.1  riastrad         struct vega20_single_dpm_table  eclk_table;
    116  1.1  riastrad         struct vega20_single_dpm_table  vclk_table;
    117  1.1  riastrad         struct vega20_single_dpm_table  dclk_table;
    118  1.1  riastrad         struct vega20_single_dpm_table  dcef_table;
    119  1.1  riastrad         struct vega20_single_dpm_table  pixel_table;
    120  1.1  riastrad         struct vega20_single_dpm_table  display_table;
    121  1.1  riastrad         struct vega20_single_dpm_table  phy_table;
    122  1.1  riastrad         struct vega20_single_dpm_table  fclk_table;
    123  1.1  riastrad         struct vega20_pcie_table        pcie_table;
    124  1.1  riastrad };
    125  1.1  riastrad 
    126  1.1  riastrad enum OD8_FEATURE_ID
    127  1.1  riastrad {
    128  1.1  riastrad 	OD8_GFXCLK_LIMITS               = 1 << 0,
    129  1.1  riastrad 	OD8_GFXCLK_CURVE                = 1 << 1,
    130  1.1  riastrad 	OD8_UCLK_MAX                    = 1 << 2,
    131  1.1  riastrad 	OD8_POWER_LIMIT                 = 1 << 3,
    132  1.1  riastrad 	OD8_ACOUSTIC_LIMIT_SCLK         = 1 << 4,   //FanMaximumRpm
    133  1.1  riastrad 	OD8_FAN_SPEED_MIN               = 1 << 5,   //FanMinimumPwm
    134  1.1  riastrad 	OD8_TEMPERATURE_FAN             = 1 << 6,   //FanTargetTemperature
    135  1.1  riastrad 	OD8_TEMPERATURE_SYSTEM          = 1 << 7,   //MaxOpTemp
    136  1.1  riastrad 	OD8_MEMORY_TIMING_TUNE          = 1 << 8,
    137  1.1  riastrad 	OD8_FAN_ZERO_RPM_CONTROL        = 1 << 9
    138  1.1  riastrad };
    139  1.1  riastrad 
    140  1.1  riastrad enum OD8_SETTING_ID
    141  1.1  riastrad {
    142  1.1  riastrad 	OD8_SETTING_GFXCLK_FMIN = 0,
    143  1.1  riastrad 	OD8_SETTING_GFXCLK_FMAX,
    144  1.1  riastrad 	OD8_SETTING_GFXCLK_FREQ1,
    145  1.1  riastrad 	OD8_SETTING_GFXCLK_VOLTAGE1,
    146  1.1  riastrad 	OD8_SETTING_GFXCLK_FREQ2,
    147  1.1  riastrad 	OD8_SETTING_GFXCLK_VOLTAGE2,
    148  1.1  riastrad 	OD8_SETTING_GFXCLK_FREQ3,
    149  1.1  riastrad 	OD8_SETTING_GFXCLK_VOLTAGE3,
    150  1.1  riastrad 	OD8_SETTING_UCLK_FMAX,
    151  1.1  riastrad 	OD8_SETTING_POWER_PERCENTAGE,
    152  1.1  riastrad 	OD8_SETTING_FAN_ACOUSTIC_LIMIT,
    153  1.1  riastrad 	OD8_SETTING_FAN_MIN_SPEED,
    154  1.1  riastrad 	OD8_SETTING_FAN_TARGET_TEMP,
    155  1.1  riastrad 	OD8_SETTING_OPERATING_TEMP_MAX,
    156  1.1  riastrad 	OD8_SETTING_AC_TIMING,
    157  1.1  riastrad 	OD8_SETTING_FAN_ZERO_RPM_CONTROL,
    158  1.1  riastrad 	OD8_SETTING_COUNT
    159  1.1  riastrad };
    160  1.1  riastrad 
    161  1.1  riastrad struct vega20_od8_single_setting {
    162  1.1  riastrad 	uint32_t	feature_id;
    163  1.1  riastrad 	int32_t		min_value;
    164  1.1  riastrad 	int32_t		max_value;
    165  1.1  riastrad 	int32_t		current_value;
    166  1.1  riastrad 	int32_t		default_value;
    167  1.1  riastrad };
    168  1.1  riastrad 
    169  1.1  riastrad struct vega20_od8_settings {
    170  1.1  riastrad 	struct vega20_od8_single_setting	od8_settings_array[OD8_SETTING_COUNT];
    171  1.1  riastrad 	uint8_t				*od_feature_capabilities;
    172  1.1  riastrad 	uint32_t			*od_settings_max;
    173  1.1  riastrad 	uint32_t			*od_settings_min;
    174  1.1  riastrad 	void				*od8_settings;
    175  1.1  riastrad 	bool				od_gfxclk_update;
    176  1.1  riastrad 	bool				od_memclk_update;
    177  1.1  riastrad };
    178  1.1  riastrad 
    179  1.1  riastrad extern void vega20_set_ppt_funcs(struct smu_context *smu);
    180  1.1  riastrad 
    181  1.1  riastrad #endif
    182