1 1.4 mrg /* $NetBSD: intel_dp.h,v 1.4 2023/08/01 07:04:16 mrg Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* SPDX-License-Identifier: MIT */ 4 1.1 riastrad /* 5 1.1 riastrad * Copyright 2019 Intel Corporation 6 1.1 riastrad */ 7 1.1 riastrad 8 1.1 riastrad #ifndef __INTEL_DP_H__ 9 1.1 riastrad #define __INTEL_DP_H__ 10 1.1 riastrad 11 1.1 riastrad #include <linux/types.h> 12 1.1 riastrad 13 1.1 riastrad #include <drm/i915_drm.h> 14 1.4 mrg #include <drm/drm_dp_helper.h> 15 1.1 riastrad 16 1.1 riastrad #include "i915_reg.h" 17 1.1 riastrad 18 1.3 riastrad #include <sys/file.h> 19 1.3 riastrad #define pipe pipe_drmhack /* see intel_display.h */ 20 1.3 riastrad 21 1.1 riastrad enum pipe; 22 1.1 riastrad enum port; 23 1.1 riastrad struct drm_connector_state; 24 1.1 riastrad struct drm_encoder; 25 1.1 riastrad struct drm_i915_private; 26 1.1 riastrad struct drm_modeset_acquire_ctx; 27 1.1 riastrad struct intel_connector; 28 1.1 riastrad struct intel_crtc_state; 29 1.1 riastrad struct intel_digital_port; 30 1.1 riastrad struct intel_dp; 31 1.1 riastrad struct intel_encoder; 32 1.1 riastrad 33 1.1 riastrad struct link_config_limits { 34 1.1 riastrad int min_clock, max_clock; 35 1.1 riastrad int min_lane_count, max_lane_count; 36 1.1 riastrad int min_bpp, max_bpp; 37 1.1 riastrad }; 38 1.1 riastrad 39 1.1 riastrad void intel_dp_adjust_compliance_config(struct intel_dp *intel_dp, 40 1.1 riastrad struct intel_crtc_state *pipe_config, 41 1.1 riastrad struct link_config_limits *limits); 42 1.1 riastrad bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state, 43 1.1 riastrad const struct drm_connector_state *conn_state); 44 1.1 riastrad int intel_dp_min_bpp(const struct intel_crtc_state *crtc_state); 45 1.1 riastrad bool intel_dp_port_enabled(struct drm_i915_private *dev_priv, 46 1.1 riastrad i915_reg_t dp_reg, enum port port, 47 1.1 riastrad enum pipe *pipe); 48 1.1 riastrad bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg, 49 1.1 riastrad enum port port); 50 1.1 riastrad bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port, 51 1.1 riastrad struct intel_connector *intel_connector); 52 1.1 riastrad void intel_dp_set_link_params(struct intel_dp *intel_dp, 53 1.1 riastrad int link_rate, u8 lane_count, 54 1.1 riastrad bool link_mst); 55 1.1 riastrad int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp, 56 1.1 riastrad int link_rate, u8 lane_count); 57 1.1 riastrad int intel_dp_retrain_link(struct intel_encoder *encoder, 58 1.1 riastrad struct drm_modeset_acquire_ctx *ctx); 59 1.1 riastrad void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode); 60 1.1 riastrad void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp, 61 1.1 riastrad const struct intel_crtc_state *crtc_state, 62 1.1 riastrad bool enable); 63 1.1 riastrad void intel_dp_encoder_reset(struct drm_encoder *encoder); 64 1.1 riastrad void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder); 65 1.1 riastrad void intel_dp_encoder_flush_work(struct drm_encoder *encoder); 66 1.1 riastrad int intel_dp_compute_config(struct intel_encoder *encoder, 67 1.1 riastrad struct intel_crtc_state *pipe_config, 68 1.1 riastrad struct drm_connector_state *conn_state); 69 1.1 riastrad bool intel_dp_is_edp(struct intel_dp *intel_dp); 70 1.1 riastrad bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port); 71 1.1 riastrad enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, 72 1.1 riastrad bool long_hpd); 73 1.1 riastrad void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state, 74 1.1 riastrad const struct drm_connector_state *conn_state); 75 1.1 riastrad void intel_edp_backlight_off(const struct drm_connector_state *conn_state); 76 1.1 riastrad void intel_edp_panel_vdd_on(struct intel_dp *intel_dp); 77 1.1 riastrad void intel_edp_panel_on(struct intel_dp *intel_dp); 78 1.1 riastrad void intel_edp_panel_off(struct intel_dp *intel_dp); 79 1.1 riastrad void intel_dp_mst_suspend(struct drm_i915_private *dev_priv); 80 1.1 riastrad void intel_dp_mst_resume(struct drm_i915_private *dev_priv); 81 1.1 riastrad int intel_dp_max_link_rate(struct intel_dp *intel_dp); 82 1.1 riastrad int intel_dp_max_lane_count(struct intel_dp *intel_dp); 83 1.1 riastrad int intel_dp_rate_select(struct intel_dp *intel_dp, int rate); 84 1.1 riastrad void intel_power_sequencer_reset(struct drm_i915_private *dev_priv); 85 1.1 riastrad u32 intel_dp_pack_aux(const u8 *src, int src_bytes); 86 1.1 riastrad 87 1.1 riastrad void intel_edp_drrs_enable(struct intel_dp *intel_dp, 88 1.1 riastrad const struct intel_crtc_state *crtc_state); 89 1.1 riastrad void intel_edp_drrs_disable(struct intel_dp *intel_dp, 90 1.1 riastrad const struct intel_crtc_state *crtc_state); 91 1.1 riastrad void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv, 92 1.1 riastrad unsigned int frontbuffer_bits); 93 1.1 riastrad void intel_edp_drrs_flush(struct drm_i915_private *dev_priv, 94 1.1 riastrad unsigned int frontbuffer_bits); 95 1.1 riastrad 96 1.1 riastrad void 97 1.1 riastrad intel_dp_program_link_training_pattern(struct intel_dp *intel_dp, 98 1.1 riastrad u8 dp_train_pat); 99 1.1 riastrad void 100 1.1 riastrad intel_dp_set_signal_levels(struct intel_dp *intel_dp); 101 1.1 riastrad void intel_dp_set_idle_link_train(struct intel_dp *intel_dp); 102 1.1 riastrad u8 103 1.1 riastrad intel_dp_voltage_max(struct intel_dp *intel_dp); 104 1.1 riastrad u8 105 1.1 riastrad intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing); 106 1.1 riastrad void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, 107 1.1 riastrad u8 *link_bw, u8 *rate_select); 108 1.1 riastrad bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp); 109 1.1 riastrad bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp); 110 1.1 riastrad bool 111 1.4 mrg intel_dp_get_link_status(struct intel_dp *intel_dp, u8 112 1.4 mrg link_status[DP_LINK_STATUS_SIZE]); 113 1.1 riastrad 114 1.1 riastrad bool intel_dp_read_dpcd(struct intel_dp *intel_dp); 115 1.1 riastrad bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp); 116 1.1 riastrad int intel_dp_link_required(int pixel_clock, int bpp); 117 1.1 riastrad int intel_dp_max_data_rate(int max_link_clock, int max_lanes); 118 1.1 riastrad bool intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state, 119 1.1 riastrad const struct drm_connector_state *conn_state); 120 1.1 riastrad void intel_dp_vsc_enable(struct intel_dp *intel_dp, 121 1.1 riastrad const struct intel_crtc_state *crtc_state, 122 1.1 riastrad const struct drm_connector_state *conn_state); 123 1.1 riastrad void intel_dp_hdr_metadata_enable(struct intel_dp *intel_dp, 124 1.1 riastrad const struct intel_crtc_state *crtc_state, 125 1.1 riastrad const struct drm_connector_state *conn_state); 126 1.1 riastrad bool intel_digital_port_connected(struct intel_encoder *encoder); 127 1.1 riastrad 128 1.1 riastrad static inline unsigned int intel_dp_unused_lane_mask(int lane_count) 129 1.1 riastrad { 130 1.1 riastrad return ~((1 << lane_count) - 1) & 0xf; 131 1.1 riastrad } 132 1.1 riastrad 133 1.1 riastrad u32 intel_dp_mode_to_fec_clock(u32 mode_clock); 134 1.1 riastrad 135 1.1 riastrad #endif /* __INTEL_DP_H__ */ 136