1 1.1 riastrad /* $NetBSD: cmd_parser.c,v 1.2 2021/12/18 23:45:31 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright(c) 2011-2016 Intel Corporation. All rights reserved. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice (including the next 14 1.1 riastrad * paragraph) shall be included in all copies or substantial portions of the 15 1.1 riastrad * Software. 16 1.1 riastrad * 17 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20 1.1 riastrad * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21 1.1 riastrad * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22 1.1 riastrad * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 23 1.1 riastrad * SOFTWARE. 24 1.1 riastrad * 25 1.1 riastrad * Authors: 26 1.1 riastrad * Ke Yu 27 1.1 riastrad * Kevin Tian <kevin.tian (at) intel.com> 28 1.1 riastrad * Zhiyuan Lv <zhiyuan.lv (at) intel.com> 29 1.1 riastrad * 30 1.1 riastrad * Contributors: 31 1.1 riastrad * Min He <min.he (at) intel.com> 32 1.1 riastrad * Ping Gao <ping.a.gao (at) intel.com> 33 1.1 riastrad * Tina Zhang <tina.zhang (at) intel.com> 34 1.1 riastrad * Yulei Zhang <yulei.zhang (at) intel.com> 35 1.1 riastrad * Zhi Wang <zhi.a.wang (at) intel.com> 36 1.1 riastrad * 37 1.1 riastrad */ 38 1.1 riastrad 39 1.1 riastrad #include <sys/cdefs.h> 40 1.1 riastrad __KERNEL_RCSID(0, "$NetBSD: cmd_parser.c,v 1.2 2021/12/18 23:45:31 riastradh Exp $"); 41 1.1 riastrad 42 1.1 riastrad #include <linux/slab.h> 43 1.1 riastrad 44 1.1 riastrad #include "i915_drv.h" 45 1.1 riastrad #include "gt/intel_ring.h" 46 1.1 riastrad #include "gvt.h" 47 1.1 riastrad #include "i915_pvinfo.h" 48 1.1 riastrad #include "trace.h" 49 1.1 riastrad 50 1.1 riastrad #define INVALID_OP (~0U) 51 1.1 riastrad 52 1.1 riastrad #define OP_LEN_MI 9 53 1.1 riastrad #define OP_LEN_2D 10 54 1.1 riastrad #define OP_LEN_3D_MEDIA 16 55 1.1 riastrad #define OP_LEN_MFX_VC 16 56 1.1 riastrad #define OP_LEN_VEBOX 16 57 1.1 riastrad 58 1.1 riastrad #define CMD_TYPE(cmd) (((cmd) >> 29) & 7) 59 1.1 riastrad 60 1.1 riastrad struct sub_op_bits { 61 1.1 riastrad int hi; 62 1.1 riastrad int low; 63 1.1 riastrad }; 64 1.1 riastrad struct decode_info { 65 1.1 riastrad const char *name; 66 1.1 riastrad int op_len; 67 1.1 riastrad int nr_sub_op; 68 1.1 riastrad const struct sub_op_bits *sub_op; 69 1.1 riastrad }; 70 1.1 riastrad 71 1.1 riastrad #define MAX_CMD_BUDGET 0x7fffffff 72 1.1 riastrad #define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15) 73 1.1 riastrad #define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9) 74 1.1 riastrad #define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1) 75 1.1 riastrad 76 1.1 riastrad #define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20) 77 1.1 riastrad #define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10) 78 1.1 riastrad #define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2) 79 1.1 riastrad 80 1.1 riastrad /* Render Command Map */ 81 1.1 riastrad 82 1.1 riastrad /* MI_* command Opcode (28:23) */ 83 1.1 riastrad #define OP_MI_NOOP 0x0 84 1.1 riastrad #define OP_MI_SET_PREDICATE 0x1 /* HSW+ */ 85 1.1 riastrad #define OP_MI_USER_INTERRUPT 0x2 86 1.1 riastrad #define OP_MI_WAIT_FOR_EVENT 0x3 87 1.1 riastrad #define OP_MI_FLUSH 0x4 88 1.1 riastrad #define OP_MI_ARB_CHECK 0x5 89 1.1 riastrad #define OP_MI_RS_CONTROL 0x6 /* HSW+ */ 90 1.1 riastrad #define OP_MI_REPORT_HEAD 0x7 91 1.1 riastrad #define OP_MI_ARB_ON_OFF 0x8 92 1.1 riastrad #define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */ 93 1.1 riastrad #define OP_MI_BATCH_BUFFER_END 0xA 94 1.1 riastrad #define OP_MI_SUSPEND_FLUSH 0xB 95 1.1 riastrad #define OP_MI_PREDICATE 0xC /* IVB+ */ 96 1.1 riastrad #define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */ 97 1.1 riastrad #define OP_MI_SET_APPID 0xE /* IVB+ */ 98 1.1 riastrad #define OP_MI_RS_CONTEXT 0xF /* HSW+ */ 99 1.1 riastrad #define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */ 100 1.1 riastrad #define OP_MI_DISPLAY_FLIP 0x14 101 1.1 riastrad #define OP_MI_SEMAPHORE_MBOX 0x16 102 1.1 riastrad #define OP_MI_SET_CONTEXT 0x18 103 1.1 riastrad #define OP_MI_MATH 0x1A 104 1.1 riastrad #define OP_MI_URB_CLEAR 0x19 105 1.1 riastrad #define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */ 106 1.1 riastrad #define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */ 107 1.1 riastrad 108 1.1 riastrad #define OP_MI_STORE_DATA_IMM 0x20 109 1.1 riastrad #define OP_MI_STORE_DATA_INDEX 0x21 110 1.1 riastrad #define OP_MI_LOAD_REGISTER_IMM 0x22 111 1.1 riastrad #define OP_MI_UPDATE_GTT 0x23 112 1.1 riastrad #define OP_MI_STORE_REGISTER_MEM 0x24 113 1.1 riastrad #define OP_MI_FLUSH_DW 0x26 114 1.1 riastrad #define OP_MI_CLFLUSH 0x27 115 1.1 riastrad #define OP_MI_REPORT_PERF_COUNT 0x28 116 1.1 riastrad #define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */ 117 1.1 riastrad #define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */ 118 1.1 riastrad #define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */ 119 1.1 riastrad #define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */ 120 1.1 riastrad #define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */ 121 1.1 riastrad #define OP_MI_2E 0x2E /* BDW+ */ 122 1.1 riastrad #define OP_MI_2F 0x2F /* BDW+ */ 123 1.1 riastrad #define OP_MI_BATCH_BUFFER_START 0x31 124 1.1 riastrad 125 1.1 riastrad /* Bit definition for dword 0 */ 126 1.1 riastrad #define _CMDBIT_BB_START_IN_PPGTT (1UL << 8) 127 1.1 riastrad 128 1.1 riastrad #define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36 129 1.1 riastrad 130 1.1 riastrad #define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2)) 131 1.1 riastrad #define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U)) 132 1.1 riastrad #define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U) 133 1.1 riastrad #define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U) 134 1.1 riastrad 135 1.1 riastrad /* 2D command: Opcode (28:22) */ 136 1.1 riastrad #define OP_2D(x) ((2<<7) | x) 137 1.1 riastrad 138 1.1 riastrad #define OP_XY_SETUP_BLT OP_2D(0x1) 139 1.1 riastrad #define OP_XY_SETUP_CLIP_BLT OP_2D(0x3) 140 1.1 riastrad #define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11) 141 1.1 riastrad #define OP_XY_PIXEL_BLT OP_2D(0x24) 142 1.1 riastrad #define OP_XY_SCANLINES_BLT OP_2D(0x25) 143 1.1 riastrad #define OP_XY_TEXT_BLT OP_2D(0x26) 144 1.1 riastrad #define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31) 145 1.1 riastrad #define OP_XY_COLOR_BLT OP_2D(0x50) 146 1.1 riastrad #define OP_XY_PAT_BLT OP_2D(0x51) 147 1.1 riastrad #define OP_XY_MONO_PAT_BLT OP_2D(0x52) 148 1.1 riastrad #define OP_XY_SRC_COPY_BLT OP_2D(0x53) 149 1.1 riastrad #define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54) 150 1.1 riastrad #define OP_XY_FULL_BLT OP_2D(0x55) 151 1.1 riastrad #define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56) 152 1.1 riastrad #define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57) 153 1.1 riastrad #define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58) 154 1.1 riastrad #define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59) 155 1.1 riastrad #define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71) 156 1.1 riastrad #define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72) 157 1.1 riastrad #define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73) 158 1.1 riastrad #define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74) 159 1.1 riastrad #define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75) 160 1.1 riastrad #define OP_XY_PAT_CHROMA_BLT OP_2D(0x76) 161 1.1 riastrad #define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77) 162 1.1 riastrad 163 1.1 riastrad /* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */ 164 1.1 riastrad #define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \ 165 1.1 riastrad ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode)) 166 1.1 riastrad 167 1.1 riastrad #define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03) 168 1.1 riastrad 169 1.1 riastrad #define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01) 170 1.1 riastrad #define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02) 171 1.1 riastrad #define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04) 172 1.1 riastrad 173 1.1 riastrad #define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B) 174 1.1 riastrad 175 1.1 riastrad #define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04) 176 1.1 riastrad 177 1.1 riastrad #define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0) 178 1.1 riastrad #define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1) 179 1.1 riastrad #define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2) 180 1.1 riastrad #define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3) 181 1.1 riastrad #define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4) 182 1.1 riastrad #define OP_MEDIA_POOL_STATE OP_3D_MEDIA(0x2, 0x0, 0x5) 183 1.1 riastrad 184 1.1 riastrad #define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0) 185 1.1 riastrad #define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2) 186 1.1 riastrad #define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3) 187 1.1 riastrad #define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5) 188 1.1 riastrad 189 1.1 riastrad #define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */ 190 1.1 riastrad #define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */ 191 1.1 riastrad #define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */ 192 1.1 riastrad #define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */ 193 1.1 riastrad #define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08) 194 1.1 riastrad #define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09) 195 1.1 riastrad #define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A) 196 1.1 riastrad #define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B) 197 1.1 riastrad #define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */ 198 1.1 riastrad #define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E) 199 1.1 riastrad #define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F) 200 1.1 riastrad #define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10) 201 1.1 riastrad #define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11) 202 1.1 riastrad #define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12) 203 1.1 riastrad #define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13) 204 1.1 riastrad #define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14) 205 1.1 riastrad #define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15) 206 1.1 riastrad #define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16) 207 1.1 riastrad #define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17) 208 1.1 riastrad #define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18) 209 1.1 riastrad #define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */ 210 1.1 riastrad #define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */ 211 1.1 riastrad #define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */ 212 1.1 riastrad #define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */ 213 1.1 riastrad #define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */ 214 1.1 riastrad #define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */ 215 1.1 riastrad #define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */ 216 1.1 riastrad #define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */ 217 1.1 riastrad #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */ 218 1.1 riastrad #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */ 219 1.1 riastrad #define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */ 220 1.1 riastrad #define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */ 221 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */ 222 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */ 223 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */ 224 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */ 225 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */ 226 1.1 riastrad #define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */ 227 1.1 riastrad #define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */ 228 1.1 riastrad #define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */ 229 1.1 riastrad #define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */ 230 1.1 riastrad #define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */ 231 1.1 riastrad #define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */ 232 1.1 riastrad #define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */ 233 1.1 riastrad #define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */ 234 1.1 riastrad #define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */ 235 1.1 riastrad #define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */ 236 1.1 riastrad #define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */ 237 1.1 riastrad #define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */ 238 1.1 riastrad #define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */ 239 1.1 riastrad #define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */ 240 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */ 241 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */ 242 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */ 243 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */ 244 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */ 245 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */ 246 1.1 riastrad #define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */ 247 1.1 riastrad #define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */ 248 1.1 riastrad #define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */ 249 1.1 riastrad #define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */ 250 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */ 251 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */ 252 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */ 253 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */ 254 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */ 255 1.1 riastrad 256 1.1 riastrad #define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */ 257 1.1 riastrad #define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */ 258 1.1 riastrad #define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */ 259 1.1 riastrad #define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */ 260 1.1 riastrad #define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */ 261 1.1 riastrad #define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */ 262 1.1 riastrad #define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */ 263 1.1 riastrad #define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */ 264 1.1 riastrad #define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */ 265 1.1 riastrad #define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */ 266 1.1 riastrad #define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */ 267 1.1 riastrad 268 1.1 riastrad #define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00) 269 1.1 riastrad #define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02) 270 1.1 riastrad #define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04) 271 1.1 riastrad #define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05) 272 1.1 riastrad #define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06) 273 1.1 riastrad #define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07) 274 1.1 riastrad #define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08) 275 1.1 riastrad #define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A) 276 1.1 riastrad #define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B) 277 1.1 riastrad #define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C) 278 1.1 riastrad #define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D) 279 1.1 riastrad #define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E) 280 1.1 riastrad #define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F) 281 1.1 riastrad #define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10) 282 1.1 riastrad #define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11) 283 1.1 riastrad #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */ 284 1.1 riastrad #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */ 285 1.1 riastrad #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */ 286 1.1 riastrad #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */ 287 1.1 riastrad #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */ 288 1.1 riastrad #define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17) 289 1.1 riastrad #define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18) 290 1.1 riastrad #define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */ 291 1.1 riastrad #define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */ 292 1.1 riastrad #define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */ 293 1.1 riastrad #define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C) 294 1.1 riastrad #define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00) 295 1.1 riastrad #define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00) 296 1.1 riastrad 297 1.1 riastrad /* VCCP Command Parser */ 298 1.1 riastrad 299 1.1 riastrad /* 300 1.1 riastrad * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License) 301 1.1 riastrad * git://anongit.freedesktop.org/vaapi/intel-driver 302 1.1 riastrad * src/i965_defines.h 303 1.1 riastrad * 304 1.1 riastrad */ 305 1.1 riastrad 306 1.1 riastrad #define OP_MFX(pipeline, op, sub_opa, sub_opb) \ 307 1.1 riastrad (3 << 13 | \ 308 1.1 riastrad (pipeline) << 11 | \ 309 1.1 riastrad (op) << 8 | \ 310 1.1 riastrad (sub_opa) << 5 | \ 311 1.1 riastrad (sub_opb)) 312 1.1 riastrad 313 1.1 riastrad #define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */ 314 1.1 riastrad #define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */ 315 1.1 riastrad #define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */ 316 1.1 riastrad #define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */ 317 1.1 riastrad #define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */ 318 1.1 riastrad #define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */ 319 1.1 riastrad #define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */ 320 1.1 riastrad #define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */ 321 1.1 riastrad #define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */ 322 1.1 riastrad #define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */ 323 1.1 riastrad #define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */ 324 1.1 riastrad 325 1.1 riastrad #define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */ 326 1.1 riastrad 327 1.1 riastrad #define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */ 328 1.1 riastrad #define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */ 329 1.1 riastrad #define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */ 330 1.1 riastrad #define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */ 331 1.1 riastrad #define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */ 332 1.1 riastrad #define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */ 333 1.1 riastrad #define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */ 334 1.1 riastrad #define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */ 335 1.1 riastrad #define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */ 336 1.1 riastrad #define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */ 337 1.1 riastrad #define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */ 338 1.1 riastrad #define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */ 339 1.1 riastrad 340 1.1 riastrad #define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */ 341 1.1 riastrad #define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */ 342 1.1 riastrad #define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */ 343 1.1 riastrad #define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */ 344 1.1 riastrad #define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */ 345 1.1 riastrad 346 1.1 riastrad #define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */ 347 1.1 riastrad #define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */ 348 1.1 riastrad #define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */ 349 1.1 riastrad #define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */ 350 1.1 riastrad #define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */ 351 1.1 riastrad 352 1.1 riastrad #define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */ 353 1.1 riastrad #define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */ 354 1.1 riastrad #define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */ 355 1.1 riastrad 356 1.1 riastrad #define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0) 357 1.1 riastrad #define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2) 358 1.1 riastrad #define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8) 359 1.1 riastrad 360 1.1 riastrad #define OP_VEB(pipeline, op, sub_opa, sub_opb) \ 361 1.1 riastrad (3 << 13 | \ 362 1.1 riastrad (pipeline) << 11 | \ 363 1.1 riastrad (op) << 8 | \ 364 1.1 riastrad (sub_opa) << 5 | \ 365 1.1 riastrad (sub_opb)) 366 1.1 riastrad 367 1.1 riastrad #define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0) 368 1.1 riastrad #define OP_VEB_STATE OP_VEB(2, 4, 0, 2) 369 1.1 riastrad #define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3) 370 1.1 riastrad 371 1.1 riastrad struct parser_exec_state; 372 1.1 riastrad 373 1.1 riastrad typedef int (*parser_cmd_handler)(struct parser_exec_state *s); 374 1.1 riastrad 375 1.1 riastrad #define GVT_CMD_HASH_BITS 7 376 1.1 riastrad 377 1.1 riastrad /* which DWords need address fix */ 378 1.1 riastrad #define ADDR_FIX_1(x1) (1 << (x1)) 379 1.1 riastrad #define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2)) 380 1.1 riastrad #define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3)) 381 1.1 riastrad #define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4)) 382 1.1 riastrad #define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5)) 383 1.1 riastrad 384 1.1 riastrad #define DWORD_FIELD(dword, end, start) \ 385 1.1 riastrad FIELD_GET(GENMASK(end, start), cmd_val(s, dword)) 386 1.1 riastrad 387 1.1 riastrad #define OP_LENGTH_BIAS 2 388 1.1 riastrad #define CMD_LEN(value) (value + OP_LENGTH_BIAS) 389 1.1 riastrad 390 1.1 riastrad static int gvt_check_valid_cmd_length(int len, int valid_len) 391 1.1 riastrad { 392 1.1 riastrad if (valid_len != len) { 393 1.1 riastrad gvt_err("len is not valid: len=%u valid_len=%u\n", 394 1.1 riastrad len, valid_len); 395 1.1 riastrad return -EFAULT; 396 1.1 riastrad } 397 1.1 riastrad return 0; 398 1.1 riastrad } 399 1.1 riastrad 400 1.1 riastrad struct cmd_info { 401 1.1 riastrad const char *name; 402 1.1 riastrad u32 opcode; 403 1.1 riastrad 404 1.1 riastrad #define F_LEN_MASK 3U 405 1.1 riastrad #define F_LEN_CONST 1U 406 1.1 riastrad #define F_LEN_VAR 0U 407 1.1 riastrad /* value is const although LEN maybe variable */ 408 1.1 riastrad #define F_LEN_VAR_FIXED (1<<1) 409 1.1 riastrad 410 1.1 riastrad /* 411 1.1 riastrad * command has its own ip advance logic 412 1.1 riastrad * e.g. MI_BATCH_START, MI_BATCH_END 413 1.1 riastrad */ 414 1.1 riastrad #define F_IP_ADVANCE_CUSTOM (1<<2) 415 1.1 riastrad u32 flag; 416 1.1 riastrad 417 1.1 riastrad #define R_RCS BIT(RCS0) 418 1.1 riastrad #define R_VCS1 BIT(VCS0) 419 1.1 riastrad #define R_VCS2 BIT(VCS1) 420 1.1 riastrad #define R_VCS (R_VCS1 | R_VCS2) 421 1.1 riastrad #define R_BCS BIT(BCS0) 422 1.1 riastrad #define R_VECS BIT(VECS0) 423 1.1 riastrad #define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS) 424 1.1 riastrad /* rings that support this cmd: BLT/RCS/VCS/VECS */ 425 1.1 riastrad u16 rings; 426 1.1 riastrad 427 1.1 riastrad /* devices that support this cmd: SNB/IVB/HSW/... */ 428 1.1 riastrad u16 devices; 429 1.1 riastrad 430 1.1 riastrad /* which DWords are address that need fix up. 431 1.1 riastrad * bit 0 means a 32-bit non address operand in command 432 1.1 riastrad * bit 1 means address operand, which could be 32-bit 433 1.1 riastrad * or 64-bit depending on different architectures.( 434 1.1 riastrad * defined by "gmadr_bytes_in_cmd" in intel_gvt. 435 1.1 riastrad * No matter the address length, each address only takes 436 1.1 riastrad * one bit in the bitmap. 437 1.1 riastrad */ 438 1.1 riastrad u16 addr_bitmap; 439 1.1 riastrad 440 1.1 riastrad /* flag == F_LEN_CONST : command length 441 1.1 riastrad * flag == F_LEN_VAR : length bias bits 442 1.1 riastrad * Note: length is in DWord 443 1.1 riastrad */ 444 1.1 riastrad u32 len; 445 1.1 riastrad 446 1.1 riastrad parser_cmd_handler handler; 447 1.1 riastrad 448 1.1 riastrad /* valid length in DWord */ 449 1.1 riastrad u32 valid_len; 450 1.1 riastrad }; 451 1.1 riastrad 452 1.1 riastrad struct cmd_entry { 453 1.1 riastrad struct hlist_node hlist; 454 1.1 riastrad const struct cmd_info *info; 455 1.1 riastrad }; 456 1.1 riastrad 457 1.1 riastrad enum { 458 1.1 riastrad RING_BUFFER_INSTRUCTION, 459 1.1 riastrad BATCH_BUFFER_INSTRUCTION, 460 1.1 riastrad BATCH_BUFFER_2ND_LEVEL, 461 1.1 riastrad }; 462 1.1 riastrad 463 1.1 riastrad enum { 464 1.1 riastrad GTT_BUFFER, 465 1.1 riastrad PPGTT_BUFFER 466 1.1 riastrad }; 467 1.1 riastrad 468 1.1 riastrad struct parser_exec_state { 469 1.1 riastrad struct intel_vgpu *vgpu; 470 1.1 riastrad int ring_id; 471 1.1 riastrad 472 1.1 riastrad int buf_type; 473 1.1 riastrad 474 1.1 riastrad /* batch buffer address type */ 475 1.1 riastrad int buf_addr_type; 476 1.1 riastrad 477 1.1 riastrad /* graphics memory address of ring buffer start */ 478 1.1 riastrad unsigned long ring_start; 479 1.1 riastrad unsigned long ring_size; 480 1.1 riastrad unsigned long ring_head; 481 1.1 riastrad unsigned long ring_tail; 482 1.1 riastrad 483 1.1 riastrad /* instruction graphics memory address */ 484 1.1 riastrad unsigned long ip_gma; 485 1.1 riastrad 486 1.1 riastrad /* mapped va of the instr_gma */ 487 1.1 riastrad void *ip_va; 488 1.1 riastrad void *rb_va; 489 1.1 riastrad 490 1.1 riastrad void *ret_bb_va; 491 1.1 riastrad /* next instruction when return from batch buffer to ring buffer */ 492 1.1 riastrad unsigned long ret_ip_gma_ring; 493 1.1 riastrad 494 1.1 riastrad /* next instruction when return from 2nd batch buffer to batch buffer */ 495 1.1 riastrad unsigned long ret_ip_gma_bb; 496 1.1 riastrad 497 1.1 riastrad /* batch buffer address type (GTT or PPGTT) 498 1.1 riastrad * used when ret from 2nd level batch buffer 499 1.1 riastrad */ 500 1.1 riastrad int saved_buf_addr_type; 501 1.1 riastrad bool is_ctx_wa; 502 1.1 riastrad 503 1.1 riastrad const struct cmd_info *info; 504 1.1 riastrad 505 1.1 riastrad struct intel_vgpu_workload *workload; 506 1.1 riastrad }; 507 1.1 riastrad 508 1.1 riastrad #define gmadr_dw_number(s) \ 509 1.1 riastrad (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2) 510 1.1 riastrad 511 1.1 riastrad static unsigned long bypass_scan_mask = 0; 512 1.1 riastrad 513 1.1 riastrad /* ring ALL, type = 0 */ 514 1.1 riastrad static const struct sub_op_bits sub_op_mi[] = { 515 1.1 riastrad {31, 29}, 516 1.1 riastrad {28, 23}, 517 1.1 riastrad }; 518 1.1 riastrad 519 1.1 riastrad static const struct decode_info decode_info_mi = { 520 1.1 riastrad "MI", 521 1.1 riastrad OP_LEN_MI, 522 1.1 riastrad ARRAY_SIZE(sub_op_mi), 523 1.1 riastrad sub_op_mi, 524 1.1 riastrad }; 525 1.1 riastrad 526 1.1 riastrad /* ring RCS, command type 2 */ 527 1.1 riastrad static const struct sub_op_bits sub_op_2d[] = { 528 1.1 riastrad {31, 29}, 529 1.1 riastrad {28, 22}, 530 1.1 riastrad }; 531 1.1 riastrad 532 1.1 riastrad static const struct decode_info decode_info_2d = { 533 1.1 riastrad "2D", 534 1.1 riastrad OP_LEN_2D, 535 1.1 riastrad ARRAY_SIZE(sub_op_2d), 536 1.1 riastrad sub_op_2d, 537 1.1 riastrad }; 538 1.1 riastrad 539 1.1 riastrad /* ring RCS, command type 3 */ 540 1.1 riastrad static const struct sub_op_bits sub_op_3d_media[] = { 541 1.1 riastrad {31, 29}, 542 1.1 riastrad {28, 27}, 543 1.1 riastrad {26, 24}, 544 1.1 riastrad {23, 16}, 545 1.1 riastrad }; 546 1.1 riastrad 547 1.1 riastrad static const struct decode_info decode_info_3d_media = { 548 1.1 riastrad "3D_Media", 549 1.1 riastrad OP_LEN_3D_MEDIA, 550 1.1 riastrad ARRAY_SIZE(sub_op_3d_media), 551 1.1 riastrad sub_op_3d_media, 552 1.1 riastrad }; 553 1.1 riastrad 554 1.1 riastrad /* ring VCS, command type 3 */ 555 1.1 riastrad static const struct sub_op_bits sub_op_mfx_vc[] = { 556 1.1 riastrad {31, 29}, 557 1.1 riastrad {28, 27}, 558 1.1 riastrad {26, 24}, 559 1.1 riastrad {23, 21}, 560 1.1 riastrad {20, 16}, 561 1.1 riastrad }; 562 1.1 riastrad 563 1.1 riastrad static const struct decode_info decode_info_mfx_vc = { 564 1.1 riastrad "MFX_VC", 565 1.1 riastrad OP_LEN_MFX_VC, 566 1.1 riastrad ARRAY_SIZE(sub_op_mfx_vc), 567 1.1 riastrad sub_op_mfx_vc, 568 1.1 riastrad }; 569 1.1 riastrad 570 1.1 riastrad /* ring VECS, command type 3 */ 571 1.1 riastrad static const struct sub_op_bits sub_op_vebox[] = { 572 1.1 riastrad {31, 29}, 573 1.1 riastrad {28, 27}, 574 1.1 riastrad {26, 24}, 575 1.1 riastrad {23, 21}, 576 1.1 riastrad {20, 16}, 577 1.1 riastrad }; 578 1.1 riastrad 579 1.1 riastrad static const struct decode_info decode_info_vebox = { 580 1.1 riastrad "VEBOX", 581 1.1 riastrad OP_LEN_VEBOX, 582 1.1 riastrad ARRAY_SIZE(sub_op_vebox), 583 1.1 riastrad sub_op_vebox, 584 1.1 riastrad }; 585 1.1 riastrad 586 1.1 riastrad static const struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = { 587 1.1 riastrad [RCS0] = { 588 1.1 riastrad &decode_info_mi, 589 1.1 riastrad NULL, 590 1.1 riastrad NULL, 591 1.1 riastrad &decode_info_3d_media, 592 1.1 riastrad NULL, 593 1.1 riastrad NULL, 594 1.1 riastrad NULL, 595 1.1 riastrad NULL, 596 1.1 riastrad }, 597 1.1 riastrad 598 1.1 riastrad [VCS0] = { 599 1.1 riastrad &decode_info_mi, 600 1.1 riastrad NULL, 601 1.1 riastrad NULL, 602 1.1 riastrad &decode_info_mfx_vc, 603 1.1 riastrad NULL, 604 1.1 riastrad NULL, 605 1.1 riastrad NULL, 606 1.1 riastrad NULL, 607 1.1 riastrad }, 608 1.1 riastrad 609 1.1 riastrad [BCS0] = { 610 1.1 riastrad &decode_info_mi, 611 1.1 riastrad NULL, 612 1.1 riastrad &decode_info_2d, 613 1.1 riastrad NULL, 614 1.1 riastrad NULL, 615 1.1 riastrad NULL, 616 1.1 riastrad NULL, 617 1.1 riastrad NULL, 618 1.1 riastrad }, 619 1.1 riastrad 620 1.1 riastrad [VECS0] = { 621 1.1 riastrad &decode_info_mi, 622 1.1 riastrad NULL, 623 1.1 riastrad NULL, 624 1.1 riastrad &decode_info_vebox, 625 1.1 riastrad NULL, 626 1.1 riastrad NULL, 627 1.1 riastrad NULL, 628 1.1 riastrad NULL, 629 1.1 riastrad }, 630 1.1 riastrad 631 1.1 riastrad [VCS1] = { 632 1.1 riastrad &decode_info_mi, 633 1.1 riastrad NULL, 634 1.1 riastrad NULL, 635 1.1 riastrad &decode_info_mfx_vc, 636 1.1 riastrad NULL, 637 1.1 riastrad NULL, 638 1.1 riastrad NULL, 639 1.1 riastrad NULL, 640 1.1 riastrad }, 641 1.1 riastrad }; 642 1.1 riastrad 643 1.1 riastrad static inline u32 get_opcode(u32 cmd, int ring_id) 644 1.1 riastrad { 645 1.1 riastrad const struct decode_info *d_info; 646 1.1 riastrad 647 1.1 riastrad d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)]; 648 1.1 riastrad if (d_info == NULL) 649 1.1 riastrad return INVALID_OP; 650 1.1 riastrad 651 1.1 riastrad return cmd >> (32 - d_info->op_len); 652 1.1 riastrad } 653 1.1 riastrad 654 1.1 riastrad static inline const struct cmd_info *find_cmd_entry(struct intel_gvt *gvt, 655 1.1 riastrad unsigned int opcode, int ring_id) 656 1.1 riastrad { 657 1.1 riastrad struct cmd_entry *e; 658 1.1 riastrad 659 1.1 riastrad hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) { 660 1.1 riastrad if (opcode == e->info->opcode && e->info->rings & BIT(ring_id)) 661 1.1 riastrad return e->info; 662 1.1 riastrad } 663 1.1 riastrad return NULL; 664 1.1 riastrad } 665 1.1 riastrad 666 1.1 riastrad static inline const struct cmd_info *get_cmd_info(struct intel_gvt *gvt, 667 1.1 riastrad u32 cmd, int ring_id) 668 1.1 riastrad { 669 1.1 riastrad u32 opcode; 670 1.1 riastrad 671 1.1 riastrad opcode = get_opcode(cmd, ring_id); 672 1.1 riastrad if (opcode == INVALID_OP) 673 1.1 riastrad return NULL; 674 1.1 riastrad 675 1.1 riastrad return find_cmd_entry(gvt, opcode, ring_id); 676 1.1 riastrad } 677 1.1 riastrad 678 1.1 riastrad static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low) 679 1.1 riastrad { 680 1.1 riastrad return (cmd >> low) & ((1U << (hi - low + 1)) - 1); 681 1.1 riastrad } 682 1.1 riastrad 683 1.1 riastrad static inline void print_opcode(u32 cmd, int ring_id) 684 1.1 riastrad { 685 1.1 riastrad const struct decode_info *d_info; 686 1.1 riastrad int i; 687 1.1 riastrad 688 1.1 riastrad d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)]; 689 1.1 riastrad if (d_info == NULL) 690 1.1 riastrad return; 691 1.1 riastrad 692 1.1 riastrad gvt_dbg_cmd("opcode=0x%x %s sub_ops:", 693 1.1 riastrad cmd >> (32 - d_info->op_len), d_info->name); 694 1.1 riastrad 695 1.1 riastrad for (i = 0; i < d_info->nr_sub_op; i++) 696 1.1 riastrad pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi, 697 1.1 riastrad d_info->sub_op[i].low)); 698 1.1 riastrad 699 1.1 riastrad pr_err("\n"); 700 1.1 riastrad } 701 1.1 riastrad 702 1.1 riastrad static inline u32 *cmd_ptr(struct parser_exec_state *s, int index) 703 1.1 riastrad { 704 1.1 riastrad return s->ip_va + (index << 2); 705 1.1 riastrad } 706 1.1 riastrad 707 1.1 riastrad static inline u32 cmd_val(struct parser_exec_state *s, int index) 708 1.1 riastrad { 709 1.1 riastrad return *cmd_ptr(s, index); 710 1.1 riastrad } 711 1.1 riastrad 712 1.1 riastrad static void parser_exec_state_dump(struct parser_exec_state *s) 713 1.1 riastrad { 714 1.1 riastrad int cnt = 0; 715 1.1 riastrad int i; 716 1.1 riastrad 717 1.1 riastrad gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)" 718 1.1 riastrad " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id, 719 1.1 riastrad s->ring_id, s->ring_start, s->ring_start + s->ring_size, 720 1.1 riastrad s->ring_head, s->ring_tail); 721 1.1 riastrad 722 1.1 riastrad gvt_dbg_cmd(" %s %s ip_gma(%08lx) ", 723 1.1 riastrad s->buf_type == RING_BUFFER_INSTRUCTION ? 724 1.1 riastrad "RING_BUFFER" : "BATCH_BUFFER", 725 1.1 riastrad s->buf_addr_type == GTT_BUFFER ? 726 1.1 riastrad "GTT" : "PPGTT", s->ip_gma); 727 1.1 riastrad 728 1.1 riastrad if (s->ip_va == NULL) { 729 1.1 riastrad gvt_dbg_cmd(" ip_va(NULL)"); 730 1.1 riastrad return; 731 1.1 riastrad } 732 1.1 riastrad 733 1.1 riastrad gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n", 734 1.1 riastrad s->ip_va, cmd_val(s, 0), cmd_val(s, 1), 735 1.1 riastrad cmd_val(s, 2), cmd_val(s, 3)); 736 1.1 riastrad 737 1.1 riastrad print_opcode(cmd_val(s, 0), s->ring_id); 738 1.1 riastrad 739 1.1 riastrad s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12); 740 1.1 riastrad 741 1.1 riastrad while (cnt < 1024) { 742 1.1 riastrad gvt_dbg_cmd("ip_va=%p: ", s->ip_va); 743 1.1 riastrad for (i = 0; i < 8; i++) 744 1.1 riastrad gvt_dbg_cmd("%08x ", cmd_val(s, i)); 745 1.1 riastrad gvt_dbg_cmd("\n"); 746 1.1 riastrad 747 1.1 riastrad s->ip_va += 8 * sizeof(u32); 748 1.1 riastrad cnt += 8; 749 1.1 riastrad } 750 1.1 riastrad } 751 1.1 riastrad 752 1.1 riastrad static inline void update_ip_va(struct parser_exec_state *s) 753 1.1 riastrad { 754 1.1 riastrad unsigned long len = 0; 755 1.1 riastrad 756 1.1 riastrad if (WARN_ON(s->ring_head == s->ring_tail)) 757 1.1 riastrad return; 758 1.1 riastrad 759 1.1 riastrad if (s->buf_type == RING_BUFFER_INSTRUCTION) { 760 1.1 riastrad unsigned long ring_top = s->ring_start + s->ring_size; 761 1.1 riastrad 762 1.1 riastrad if (s->ring_head > s->ring_tail) { 763 1.1 riastrad if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top) 764 1.1 riastrad len = (s->ip_gma - s->ring_head); 765 1.1 riastrad else if (s->ip_gma >= s->ring_start && 766 1.1 riastrad s->ip_gma <= s->ring_tail) 767 1.1 riastrad len = (ring_top - s->ring_head) + 768 1.1 riastrad (s->ip_gma - s->ring_start); 769 1.1 riastrad } else 770 1.1 riastrad len = (s->ip_gma - s->ring_head); 771 1.1 riastrad 772 1.1 riastrad s->ip_va = s->rb_va + len; 773 1.1 riastrad } else {/* shadow batch buffer */ 774 1.1 riastrad s->ip_va = s->ret_bb_va; 775 1.1 riastrad } 776 1.1 riastrad } 777 1.1 riastrad 778 1.1 riastrad static inline int ip_gma_set(struct parser_exec_state *s, 779 1.1 riastrad unsigned long ip_gma) 780 1.1 riastrad { 781 1.1 riastrad WARN_ON(!IS_ALIGNED(ip_gma, 4)); 782 1.1 riastrad 783 1.1 riastrad s->ip_gma = ip_gma; 784 1.1 riastrad update_ip_va(s); 785 1.1 riastrad return 0; 786 1.1 riastrad } 787 1.1 riastrad 788 1.1 riastrad static inline int ip_gma_advance(struct parser_exec_state *s, 789 1.1 riastrad unsigned int dw_len) 790 1.1 riastrad { 791 1.1 riastrad s->ip_gma += (dw_len << 2); 792 1.1 riastrad 793 1.1 riastrad if (s->buf_type == RING_BUFFER_INSTRUCTION) { 794 1.1 riastrad if (s->ip_gma >= s->ring_start + s->ring_size) 795 1.1 riastrad s->ip_gma -= s->ring_size; 796 1.1 riastrad update_ip_va(s); 797 1.1 riastrad } else { 798 1.1 riastrad s->ip_va += (dw_len << 2); 799 1.1 riastrad } 800 1.1 riastrad 801 1.1 riastrad return 0; 802 1.1 riastrad } 803 1.1 riastrad 804 1.1 riastrad static inline int get_cmd_length(const struct cmd_info *info, u32 cmd) 805 1.1 riastrad { 806 1.1 riastrad if ((info->flag & F_LEN_MASK) == F_LEN_CONST) 807 1.1 riastrad return info->len; 808 1.1 riastrad else 809 1.1 riastrad return (cmd & ((1U << info->len) - 1)) + 2; 810 1.1 riastrad return 0; 811 1.1 riastrad } 812 1.1 riastrad 813 1.1 riastrad static inline int cmd_length(struct parser_exec_state *s) 814 1.1 riastrad { 815 1.1 riastrad return get_cmd_length(s->info, cmd_val(s, 0)); 816 1.1 riastrad } 817 1.1 riastrad 818 1.1 riastrad /* do not remove this, some platform may need clflush here */ 819 1.1 riastrad #define patch_value(s, addr, val) do { \ 820 1.1 riastrad *addr = val; \ 821 1.1 riastrad } while (0) 822 1.1 riastrad 823 1.1 riastrad static bool is_shadowed_mmio(unsigned int offset) 824 1.1 riastrad { 825 1.1 riastrad bool ret = false; 826 1.1 riastrad 827 1.1 riastrad if ((offset == 0x2168) || /*BB current head register UDW */ 828 1.1 riastrad (offset == 0x2140) || /*BB current header register */ 829 1.1 riastrad (offset == 0x211c) || /*second BB header register UDW */ 830 1.1 riastrad (offset == 0x2114)) { /*second BB header register UDW */ 831 1.1 riastrad ret = true; 832 1.1 riastrad } 833 1.1 riastrad return ret; 834 1.1 riastrad } 835 1.1 riastrad 836 1.1 riastrad static inline bool is_force_nonpriv_mmio(unsigned int offset) 837 1.1 riastrad { 838 1.1 riastrad return (offset >= 0x24d0 && offset < 0x2500); 839 1.1 riastrad } 840 1.1 riastrad 841 1.1 riastrad static int force_nonpriv_reg_handler(struct parser_exec_state *s, 842 1.1 riastrad unsigned int offset, unsigned int index, char *cmd) 843 1.1 riastrad { 844 1.1 riastrad struct intel_gvt *gvt = s->vgpu->gvt; 845 1.1 riastrad unsigned int data; 846 1.1 riastrad u32 ring_base; 847 1.1 riastrad u32 nopid; 848 1.1 riastrad struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 849 1.1 riastrad 850 1.1 riastrad if (!strcmp(cmd, "lri")) 851 1.1 riastrad data = cmd_val(s, index + 1); 852 1.1 riastrad else { 853 1.1 riastrad gvt_err("Unexpected forcenonpriv 0x%x write from cmd %s\n", 854 1.1 riastrad offset, cmd); 855 1.1 riastrad return -EINVAL; 856 1.1 riastrad } 857 1.1 riastrad 858 1.1 riastrad ring_base = dev_priv->engine[s->ring_id]->mmio_base; 859 1.1 riastrad nopid = i915_mmio_reg_offset(RING_NOPID(ring_base)); 860 1.1 riastrad 861 1.1 riastrad if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data) && 862 1.1 riastrad data != nopid) { 863 1.1 riastrad gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n", 864 1.1 riastrad offset, data); 865 1.1 riastrad patch_value(s, cmd_ptr(s, index), nopid); 866 1.1 riastrad return 0; 867 1.1 riastrad } 868 1.1 riastrad return 0; 869 1.1 riastrad } 870 1.1 riastrad 871 1.1 riastrad static inline bool is_mocs_mmio(unsigned int offset) 872 1.1 riastrad { 873 1.1 riastrad return ((offset >= 0xc800) && (offset <= 0xcff8)) || 874 1.1 riastrad ((offset >= 0xb020) && (offset <= 0xb0a0)); 875 1.1 riastrad } 876 1.1 riastrad 877 1.1 riastrad static int mocs_cmd_reg_handler(struct parser_exec_state *s, 878 1.1 riastrad unsigned int offset, unsigned int index) 879 1.1 riastrad { 880 1.1 riastrad if (!is_mocs_mmio(offset)) 881 1.1 riastrad return -EINVAL; 882 1.1 riastrad vgpu_vreg(s->vgpu, offset) = cmd_val(s, index + 1); 883 1.1 riastrad return 0; 884 1.1 riastrad } 885 1.1 riastrad 886 1.1 riastrad static int cmd_reg_handler(struct parser_exec_state *s, 887 1.1 riastrad unsigned int offset, unsigned int index, char *cmd) 888 1.1 riastrad { 889 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 890 1.1 riastrad struct intel_gvt *gvt = vgpu->gvt; 891 1.1 riastrad u32 ctx_sr_ctl; 892 1.1 riastrad 893 1.1 riastrad if (offset + 4 > gvt->device_info.mmio_size) { 894 1.1 riastrad gvt_vgpu_err("%s access to (%x) outside of MMIO range\n", 895 1.1 riastrad cmd, offset); 896 1.1 riastrad return -EFAULT; 897 1.1 riastrad } 898 1.1 riastrad 899 1.1 riastrad if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) { 900 1.1 riastrad gvt_vgpu_err("%s access to non-render register (%x)\n", 901 1.1 riastrad cmd, offset); 902 1.1 riastrad return -EBADRQC; 903 1.1 riastrad } 904 1.1 riastrad 905 1.1 riastrad if (is_shadowed_mmio(offset)) { 906 1.1 riastrad gvt_vgpu_err("found access of shadowed MMIO %x\n", offset); 907 1.1 riastrad return 0; 908 1.1 riastrad } 909 1.1 riastrad 910 1.1 riastrad if (is_mocs_mmio(offset) && 911 1.1 riastrad mocs_cmd_reg_handler(s, offset, index)) 912 1.1 riastrad return -EINVAL; 913 1.1 riastrad 914 1.1 riastrad if (is_force_nonpriv_mmio(offset) && 915 1.1 riastrad force_nonpriv_reg_handler(s, offset, index, cmd)) 916 1.1 riastrad return -EPERM; 917 1.1 riastrad 918 1.1 riastrad if (offset == i915_mmio_reg_offset(DERRMR) || 919 1.1 riastrad offset == i915_mmio_reg_offset(FORCEWAKE_MT)) { 920 1.1 riastrad /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */ 921 1.1 riastrad patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE); 922 1.1 riastrad } 923 1.1 riastrad 924 1.1 riastrad /* TODO 925 1.1 riastrad * In order to let workload with inhibit context to generate 926 1.1 riastrad * correct image data into memory, vregs values will be loaded to 927 1.1 riastrad * hw via LRIs in the workload with inhibit context. But as 928 1.1 riastrad * indirect context is loaded prior to LRIs in workload, we don't 929 1.1 riastrad * want reg values specified in indirect context overwritten by 930 1.1 riastrad * LRIs in workloads. So, when scanning an indirect context, we 931 1.1 riastrad * update reg values in it into vregs, so LRIs in workload with 932 1.1 riastrad * inhibit context will restore with correct values 933 1.1 riastrad */ 934 1.1 riastrad if (IS_GEN(gvt->dev_priv, 9) && 935 1.1 riastrad intel_gvt_mmio_is_in_ctx(gvt, offset) && 936 1.1 riastrad !strncmp(cmd, "lri", 3)) { 937 1.1 riastrad intel_gvt_hypervisor_read_gpa(s->vgpu, 938 1.1 riastrad s->workload->ring_context_gpa + 12, &ctx_sr_ctl, 4); 939 1.1 riastrad /* check inhibit context */ 940 1.1 riastrad if (ctx_sr_ctl & 1) { 941 1.1 riastrad u32 data = cmd_val(s, index + 1); 942 1.1 riastrad 943 1.1 riastrad if (intel_gvt_mmio_has_mode_mask(s->vgpu->gvt, offset)) 944 1.1 riastrad intel_vgpu_mask_mmio_write(vgpu, 945 1.1 riastrad offset, &data, 4); 946 1.1 riastrad else 947 1.1 riastrad vgpu_vreg(vgpu, offset) = data; 948 1.1 riastrad } 949 1.1 riastrad } 950 1.1 riastrad 951 1.1 riastrad /* TODO: Update the global mask if this MMIO is a masked-MMIO */ 952 1.1 riastrad intel_gvt_mmio_set_cmd_accessed(gvt, offset); 953 1.1 riastrad return 0; 954 1.1 riastrad } 955 1.1 riastrad 956 1.1 riastrad #define cmd_reg(s, i) \ 957 1.1 riastrad (cmd_val(s, i) & GENMASK(22, 2)) 958 1.1 riastrad 959 1.1 riastrad #define cmd_reg_inhibit(s, i) \ 960 1.1 riastrad (cmd_val(s, i) & GENMASK(22, 18)) 961 1.1 riastrad 962 1.1 riastrad #define cmd_gma(s, i) \ 963 1.1 riastrad (cmd_val(s, i) & GENMASK(31, 2)) 964 1.1 riastrad 965 1.1 riastrad #define cmd_gma_hi(s, i) \ 966 1.1 riastrad (cmd_val(s, i) & GENMASK(15, 0)) 967 1.1 riastrad 968 1.1 riastrad static int cmd_handler_lri(struct parser_exec_state *s) 969 1.1 riastrad { 970 1.1 riastrad int i, ret = 0; 971 1.1 riastrad int cmd_len = cmd_length(s); 972 1.1 riastrad struct intel_gvt *gvt = s->vgpu->gvt; 973 1.1 riastrad u32 valid_len = CMD_LEN(1); 974 1.1 riastrad 975 1.1 riastrad /* 976 1.1 riastrad * Official intel docs are somewhat sloppy , check the definition of 977 1.1 riastrad * MI_LOAD_REGISTER_IMM. 978 1.1 riastrad */ 979 1.1 riastrad #define MAX_VALID_LEN 127 980 1.1 riastrad if ((cmd_len < valid_len) || (cmd_len > MAX_VALID_LEN)) { 981 1.1 riastrad gvt_err("len is not valid: len=%u valid_len=%u\n", 982 1.1 riastrad cmd_len, valid_len); 983 1.1 riastrad return -EFAULT; 984 1.1 riastrad } 985 1.1 riastrad 986 1.1 riastrad for (i = 1; i < cmd_len; i += 2) { 987 1.1 riastrad if (IS_BROADWELL(gvt->dev_priv) && s->ring_id != RCS0) { 988 1.1 riastrad if (s->ring_id == BCS0 && 989 1.1 riastrad cmd_reg(s, i) == i915_mmio_reg_offset(DERRMR)) 990 1.1 riastrad ret |= 0; 991 1.1 riastrad else 992 1.1 riastrad ret |= cmd_reg_inhibit(s, i) ? -EBADRQC : 0; 993 1.1 riastrad } 994 1.1 riastrad if (ret) 995 1.1 riastrad break; 996 1.1 riastrad ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri"); 997 1.1 riastrad if (ret) 998 1.1 riastrad break; 999 1.1 riastrad } 1000 1.1 riastrad return ret; 1001 1.1 riastrad } 1002 1.1 riastrad 1003 1.1 riastrad static int cmd_handler_lrr(struct parser_exec_state *s) 1004 1.1 riastrad { 1005 1.1 riastrad int i, ret = 0; 1006 1.1 riastrad int cmd_len = cmd_length(s); 1007 1.1 riastrad 1008 1.1 riastrad for (i = 1; i < cmd_len; i += 2) { 1009 1.1 riastrad if (IS_BROADWELL(s->vgpu->gvt->dev_priv)) 1010 1.1 riastrad ret |= ((cmd_reg_inhibit(s, i) || 1011 1.1 riastrad (cmd_reg_inhibit(s, i + 1)))) ? 1012 1.1 riastrad -EBADRQC : 0; 1013 1.1 riastrad if (ret) 1014 1.1 riastrad break; 1015 1.1 riastrad ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src"); 1016 1.1 riastrad if (ret) 1017 1.1 riastrad break; 1018 1.1 riastrad ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst"); 1019 1.1 riastrad if (ret) 1020 1.1 riastrad break; 1021 1.1 riastrad } 1022 1.1 riastrad return ret; 1023 1.1 riastrad } 1024 1.1 riastrad 1025 1.1 riastrad static inline int cmd_address_audit(struct parser_exec_state *s, 1026 1.1 riastrad unsigned long guest_gma, int op_size, bool index_mode); 1027 1.1 riastrad 1028 1.1 riastrad static int cmd_handler_lrm(struct parser_exec_state *s) 1029 1.1 riastrad { 1030 1.1 riastrad struct intel_gvt *gvt = s->vgpu->gvt; 1031 1.1 riastrad int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd; 1032 1.1 riastrad unsigned long gma; 1033 1.1 riastrad int i, ret = 0; 1034 1.1 riastrad int cmd_len = cmd_length(s); 1035 1.1 riastrad 1036 1.1 riastrad for (i = 1; i < cmd_len;) { 1037 1.1 riastrad if (IS_BROADWELL(gvt->dev_priv)) 1038 1.1 riastrad ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0; 1039 1.1 riastrad if (ret) 1040 1.1 riastrad break; 1041 1.1 riastrad ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm"); 1042 1.1 riastrad if (ret) 1043 1.1 riastrad break; 1044 1.1 riastrad if (cmd_val(s, 0) & (1 << 22)) { 1045 1.1 riastrad gma = cmd_gma(s, i + 1); 1046 1.1 riastrad if (gmadr_bytes == 8) 1047 1.1 riastrad gma |= (cmd_gma_hi(s, i + 2)) << 32; 1048 1.1 riastrad ret |= cmd_address_audit(s, gma, sizeof(u32), false); 1049 1.1 riastrad if (ret) 1050 1.1 riastrad break; 1051 1.1 riastrad } 1052 1.1 riastrad i += gmadr_dw_number(s) + 1; 1053 1.1 riastrad } 1054 1.1 riastrad return ret; 1055 1.1 riastrad } 1056 1.1 riastrad 1057 1.1 riastrad static int cmd_handler_srm(struct parser_exec_state *s) 1058 1.1 riastrad { 1059 1.1 riastrad int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1060 1.1 riastrad unsigned long gma; 1061 1.1 riastrad int i, ret = 0; 1062 1.1 riastrad int cmd_len = cmd_length(s); 1063 1.1 riastrad 1064 1.1 riastrad for (i = 1; i < cmd_len;) { 1065 1.1 riastrad ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm"); 1066 1.1 riastrad if (ret) 1067 1.1 riastrad break; 1068 1.1 riastrad if (cmd_val(s, 0) & (1 << 22)) { 1069 1.1 riastrad gma = cmd_gma(s, i + 1); 1070 1.1 riastrad if (gmadr_bytes == 8) 1071 1.1 riastrad gma |= (cmd_gma_hi(s, i + 2)) << 32; 1072 1.1 riastrad ret |= cmd_address_audit(s, gma, sizeof(u32), false); 1073 1.1 riastrad if (ret) 1074 1.1 riastrad break; 1075 1.1 riastrad } 1076 1.1 riastrad i += gmadr_dw_number(s) + 1; 1077 1.1 riastrad } 1078 1.1 riastrad return ret; 1079 1.1 riastrad } 1080 1.1 riastrad 1081 1.1 riastrad struct cmd_interrupt_event { 1082 1.1 riastrad int pipe_control_notify; 1083 1.1 riastrad int mi_flush_dw; 1084 1.1 riastrad int mi_user_interrupt; 1085 1.1 riastrad }; 1086 1.1 riastrad 1087 1.1 riastrad static struct cmd_interrupt_event cmd_interrupt_events[] = { 1088 1.1 riastrad [RCS0] = { 1089 1.1 riastrad .pipe_control_notify = RCS_PIPE_CONTROL, 1090 1.1 riastrad .mi_flush_dw = INTEL_GVT_EVENT_RESERVED, 1091 1.1 riastrad .mi_user_interrupt = RCS_MI_USER_INTERRUPT, 1092 1.1 riastrad }, 1093 1.1 riastrad [BCS0] = { 1094 1.1 riastrad .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1095 1.1 riastrad .mi_flush_dw = BCS_MI_FLUSH_DW, 1096 1.1 riastrad .mi_user_interrupt = BCS_MI_USER_INTERRUPT, 1097 1.1 riastrad }, 1098 1.1 riastrad [VCS0] = { 1099 1.1 riastrad .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1100 1.1 riastrad .mi_flush_dw = VCS_MI_FLUSH_DW, 1101 1.1 riastrad .mi_user_interrupt = VCS_MI_USER_INTERRUPT, 1102 1.1 riastrad }, 1103 1.1 riastrad [VCS1] = { 1104 1.1 riastrad .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1105 1.1 riastrad .mi_flush_dw = VCS2_MI_FLUSH_DW, 1106 1.1 riastrad .mi_user_interrupt = VCS2_MI_USER_INTERRUPT, 1107 1.1 riastrad }, 1108 1.1 riastrad [VECS0] = { 1109 1.1 riastrad .pipe_control_notify = INTEL_GVT_EVENT_RESERVED, 1110 1.1 riastrad .mi_flush_dw = VECS_MI_FLUSH_DW, 1111 1.1 riastrad .mi_user_interrupt = VECS_MI_USER_INTERRUPT, 1112 1.1 riastrad }, 1113 1.1 riastrad }; 1114 1.1 riastrad 1115 1.1 riastrad static int cmd_handler_pipe_control(struct parser_exec_state *s) 1116 1.1 riastrad { 1117 1.1 riastrad int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1118 1.1 riastrad unsigned long gma; 1119 1.1 riastrad bool index_mode = false; 1120 1.1 riastrad unsigned int post_sync; 1121 1.1 riastrad int ret = 0; 1122 1.1 riastrad u32 hws_pga, val; 1123 1.1 riastrad 1124 1.1 riastrad post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14; 1125 1.1 riastrad 1126 1.1 riastrad /* LRI post sync */ 1127 1.1 riastrad if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE) 1128 1.1 riastrad ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl"); 1129 1.1 riastrad /* post sync */ 1130 1.1 riastrad else if (post_sync) { 1131 1.1 riastrad if (post_sync == 2) 1132 1.1 riastrad ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl"); 1133 1.1 riastrad else if (post_sync == 3) 1134 1.1 riastrad ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl"); 1135 1.1 riastrad else if (post_sync == 1) { 1136 1.1 riastrad /* check ggtt*/ 1137 1.1 riastrad if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) { 1138 1.1 riastrad gma = cmd_val(s, 2) & GENMASK(31, 3); 1139 1.1 riastrad if (gmadr_bytes == 8) 1140 1.1 riastrad gma |= (cmd_gma_hi(s, 3)) << 32; 1141 1.1 riastrad /* Store Data Index */ 1142 1.1 riastrad if (cmd_val(s, 1) & (1 << 21)) 1143 1.1 riastrad index_mode = true; 1144 1.1 riastrad ret |= cmd_address_audit(s, gma, sizeof(u64), 1145 1.1 riastrad index_mode); 1146 1.1 riastrad if (ret) 1147 1.1 riastrad return ret; 1148 1.1 riastrad if (index_mode) { 1149 1.1 riastrad hws_pga = s->vgpu->hws_pga[s->ring_id]; 1150 1.1 riastrad gma = hws_pga + gma; 1151 1.1 riastrad patch_value(s, cmd_ptr(s, 2), gma); 1152 1.1 riastrad val = cmd_val(s, 1) & (~(1 << 21)); 1153 1.1 riastrad patch_value(s, cmd_ptr(s, 1), val); 1154 1.1 riastrad } 1155 1.1 riastrad } 1156 1.1 riastrad } 1157 1.1 riastrad } 1158 1.1 riastrad 1159 1.1 riastrad if (ret) 1160 1.1 riastrad return ret; 1161 1.1 riastrad 1162 1.1 riastrad if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY) 1163 1.1 riastrad set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify, 1164 1.1 riastrad s->workload->pending_events); 1165 1.1 riastrad return 0; 1166 1.1 riastrad } 1167 1.1 riastrad 1168 1.1 riastrad static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s) 1169 1.1 riastrad { 1170 1.1 riastrad set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt, 1171 1.1 riastrad s->workload->pending_events); 1172 1.1 riastrad patch_value(s, cmd_ptr(s, 0), MI_NOOP); 1173 1.1 riastrad return 0; 1174 1.1 riastrad } 1175 1.1 riastrad 1176 1.1 riastrad static int cmd_advance_default(struct parser_exec_state *s) 1177 1.1 riastrad { 1178 1.1 riastrad return ip_gma_advance(s, cmd_length(s)); 1179 1.1 riastrad } 1180 1.1 riastrad 1181 1.1 riastrad static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s) 1182 1.1 riastrad { 1183 1.1 riastrad int ret; 1184 1.1 riastrad 1185 1.1 riastrad if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) { 1186 1.1 riastrad s->buf_type = BATCH_BUFFER_INSTRUCTION; 1187 1.1 riastrad ret = ip_gma_set(s, s->ret_ip_gma_bb); 1188 1.1 riastrad s->buf_addr_type = s->saved_buf_addr_type; 1189 1.1 riastrad } else { 1190 1.1 riastrad s->buf_type = RING_BUFFER_INSTRUCTION; 1191 1.1 riastrad s->buf_addr_type = GTT_BUFFER; 1192 1.1 riastrad if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size) 1193 1.1 riastrad s->ret_ip_gma_ring -= s->ring_size; 1194 1.1 riastrad ret = ip_gma_set(s, s->ret_ip_gma_ring); 1195 1.1 riastrad } 1196 1.1 riastrad return ret; 1197 1.1 riastrad } 1198 1.1 riastrad 1199 1.1 riastrad struct mi_display_flip_command_info { 1200 1.1 riastrad int pipe; 1201 1.1 riastrad int plane; 1202 1.1 riastrad int event; 1203 1.1 riastrad i915_reg_t stride_reg; 1204 1.1 riastrad i915_reg_t ctrl_reg; 1205 1.1 riastrad i915_reg_t surf_reg; 1206 1.1 riastrad u64 stride_val; 1207 1.1 riastrad u64 tile_val; 1208 1.1 riastrad u64 surf_val; 1209 1.1 riastrad bool async_flip; 1210 1.1 riastrad }; 1211 1.1 riastrad 1212 1.1 riastrad struct plane_code_mapping { 1213 1.1 riastrad int pipe; 1214 1.1 riastrad int plane; 1215 1.1 riastrad int event; 1216 1.1 riastrad }; 1217 1.1 riastrad 1218 1.1 riastrad static int gen8_decode_mi_display_flip(struct parser_exec_state *s, 1219 1.1 riastrad struct mi_display_flip_command_info *info) 1220 1.1 riastrad { 1221 1.1 riastrad struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1222 1.1 riastrad struct plane_code_mapping gen8_plane_code[] = { 1223 1.1 riastrad [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE}, 1224 1.1 riastrad [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE}, 1225 1.1 riastrad [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE}, 1226 1.1 riastrad [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE}, 1227 1.1 riastrad [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE}, 1228 1.1 riastrad [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE}, 1229 1.1 riastrad }; 1230 1.1 riastrad u32 dword0, dword1, dword2; 1231 1.1 riastrad u32 v; 1232 1.1 riastrad 1233 1.1 riastrad dword0 = cmd_val(s, 0); 1234 1.1 riastrad dword1 = cmd_val(s, 1); 1235 1.1 riastrad dword2 = cmd_val(s, 2); 1236 1.1 riastrad 1237 1.1 riastrad v = (dword0 & GENMASK(21, 19)) >> 19; 1238 1.1 riastrad if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code))) 1239 1.1 riastrad return -EBADRQC; 1240 1.1 riastrad 1241 1.1 riastrad info->pipe = gen8_plane_code[v].pipe; 1242 1.1 riastrad info->plane = gen8_plane_code[v].plane; 1243 1.1 riastrad info->event = gen8_plane_code[v].event; 1244 1.1 riastrad info->stride_val = (dword1 & GENMASK(15, 6)) >> 6; 1245 1.1 riastrad info->tile_val = (dword1 & 0x1); 1246 1.1 riastrad info->surf_val = (dword2 & GENMASK(31, 12)) >> 12; 1247 1.1 riastrad info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1); 1248 1.1 riastrad 1249 1.1 riastrad if (info->plane == PLANE_A) { 1250 1.1 riastrad info->ctrl_reg = DSPCNTR(info->pipe); 1251 1.1 riastrad info->stride_reg = DSPSTRIDE(info->pipe); 1252 1.1 riastrad info->surf_reg = DSPSURF(info->pipe); 1253 1.1 riastrad } else if (info->plane == PLANE_B) { 1254 1.1 riastrad info->ctrl_reg = SPRCTL(info->pipe); 1255 1.1 riastrad info->stride_reg = SPRSTRIDE(info->pipe); 1256 1.1 riastrad info->surf_reg = SPRSURF(info->pipe); 1257 1.1 riastrad } else { 1258 1.1 riastrad WARN_ON(1); 1259 1.1 riastrad return -EBADRQC; 1260 1.1 riastrad } 1261 1.1 riastrad return 0; 1262 1.1 riastrad } 1263 1.1 riastrad 1264 1.1 riastrad static int skl_decode_mi_display_flip(struct parser_exec_state *s, 1265 1.1 riastrad struct mi_display_flip_command_info *info) 1266 1.1 riastrad { 1267 1.1 riastrad struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1268 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1269 1.1 riastrad u32 dword0 = cmd_val(s, 0); 1270 1.1 riastrad u32 dword1 = cmd_val(s, 1); 1271 1.1 riastrad u32 dword2 = cmd_val(s, 2); 1272 1.1 riastrad u32 plane = (dword0 & GENMASK(12, 8)) >> 8; 1273 1.1 riastrad 1274 1.1 riastrad info->plane = PRIMARY_PLANE; 1275 1.1 riastrad 1276 1.1 riastrad switch (plane) { 1277 1.1 riastrad case MI_DISPLAY_FLIP_SKL_PLANE_1_A: 1278 1.1 riastrad info->pipe = PIPE_A; 1279 1.1 riastrad info->event = PRIMARY_A_FLIP_DONE; 1280 1.1 riastrad break; 1281 1.1 riastrad case MI_DISPLAY_FLIP_SKL_PLANE_1_B: 1282 1.1 riastrad info->pipe = PIPE_B; 1283 1.1 riastrad info->event = PRIMARY_B_FLIP_DONE; 1284 1.1 riastrad break; 1285 1.1 riastrad case MI_DISPLAY_FLIP_SKL_PLANE_1_C: 1286 1.1 riastrad info->pipe = PIPE_C; 1287 1.1 riastrad info->event = PRIMARY_C_FLIP_DONE; 1288 1.1 riastrad break; 1289 1.1 riastrad 1290 1.1 riastrad case MI_DISPLAY_FLIP_SKL_PLANE_2_A: 1291 1.1 riastrad info->pipe = PIPE_A; 1292 1.1 riastrad info->event = SPRITE_A_FLIP_DONE; 1293 1.1 riastrad info->plane = SPRITE_PLANE; 1294 1.1 riastrad break; 1295 1.1 riastrad case MI_DISPLAY_FLIP_SKL_PLANE_2_B: 1296 1.1 riastrad info->pipe = PIPE_B; 1297 1.1 riastrad info->event = SPRITE_B_FLIP_DONE; 1298 1.1 riastrad info->plane = SPRITE_PLANE; 1299 1.1 riastrad break; 1300 1.1 riastrad case MI_DISPLAY_FLIP_SKL_PLANE_2_C: 1301 1.1 riastrad info->pipe = PIPE_C; 1302 1.1 riastrad info->event = SPRITE_C_FLIP_DONE; 1303 1.1 riastrad info->plane = SPRITE_PLANE; 1304 1.1 riastrad break; 1305 1.1 riastrad 1306 1.1 riastrad default: 1307 1.1 riastrad gvt_vgpu_err("unknown plane code %d\n", plane); 1308 1.1 riastrad return -EBADRQC; 1309 1.1 riastrad } 1310 1.1 riastrad 1311 1.1 riastrad info->stride_val = (dword1 & GENMASK(15, 6)) >> 6; 1312 1.1 riastrad info->tile_val = (dword1 & GENMASK(2, 0)); 1313 1.1 riastrad info->surf_val = (dword2 & GENMASK(31, 12)) >> 12; 1314 1.1 riastrad info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1); 1315 1.1 riastrad 1316 1.1 riastrad info->ctrl_reg = DSPCNTR(info->pipe); 1317 1.1 riastrad info->stride_reg = DSPSTRIDE(info->pipe); 1318 1.1 riastrad info->surf_reg = DSPSURF(info->pipe); 1319 1.1 riastrad 1320 1.1 riastrad return 0; 1321 1.1 riastrad } 1322 1.1 riastrad 1323 1.1 riastrad static int gen8_check_mi_display_flip(struct parser_exec_state *s, 1324 1.1 riastrad struct mi_display_flip_command_info *info) 1325 1.1 riastrad { 1326 1.1 riastrad struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1327 1.1 riastrad u32 stride, tile; 1328 1.1 riastrad 1329 1.1 riastrad if (!info->async_flip) 1330 1.1 riastrad return 0; 1331 1.1 riastrad 1332 1.1 riastrad if (INTEL_GEN(dev_priv) >= 9) { 1333 1.1 riastrad stride = vgpu_vreg_t(s->vgpu, info->stride_reg) & GENMASK(9, 0); 1334 1.1 riastrad tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & 1335 1.1 riastrad GENMASK(12, 10)) >> 10; 1336 1.1 riastrad } else { 1337 1.1 riastrad stride = (vgpu_vreg_t(s->vgpu, info->stride_reg) & 1338 1.1 riastrad GENMASK(15, 6)) >> 6; 1339 1.1 riastrad tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10; 1340 1.1 riastrad } 1341 1.1 riastrad 1342 1.1 riastrad if (stride != info->stride_val) 1343 1.1 riastrad gvt_dbg_cmd("cannot change stride during async flip\n"); 1344 1.1 riastrad 1345 1.1 riastrad if (tile != info->tile_val) 1346 1.1 riastrad gvt_dbg_cmd("cannot change tile during async flip\n"); 1347 1.1 riastrad 1348 1.1 riastrad return 0; 1349 1.1 riastrad } 1350 1.1 riastrad 1351 1.1 riastrad static int gen8_update_plane_mmio_from_mi_display_flip( 1352 1.1 riastrad struct parser_exec_state *s, 1353 1.1 riastrad struct mi_display_flip_command_info *info) 1354 1.1 riastrad { 1355 1.1 riastrad struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1356 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1357 1.1 riastrad 1358 1.1 riastrad set_mask_bits(&vgpu_vreg_t(vgpu, info->surf_reg), GENMASK(31, 12), 1359 1.1 riastrad info->surf_val << 12); 1360 1.1 riastrad if (INTEL_GEN(dev_priv) >= 9) { 1361 1.1 riastrad set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(9, 0), 1362 1.1 riastrad info->stride_val); 1363 1.1 riastrad set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(12, 10), 1364 1.1 riastrad info->tile_val << 10); 1365 1.1 riastrad } else { 1366 1.1 riastrad set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(15, 6), 1367 1.1 riastrad info->stride_val << 6); 1368 1.1 riastrad set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(10, 10), 1369 1.1 riastrad info->tile_val << 10); 1370 1.1 riastrad } 1371 1.1 riastrad 1372 1.1 riastrad if (info->plane == PLANE_PRIMARY) 1373 1.1 riastrad vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(info->pipe))++; 1374 1.1 riastrad 1375 1.1 riastrad if (info->async_flip) 1376 1.1 riastrad intel_vgpu_trigger_virtual_event(vgpu, info->event); 1377 1.1 riastrad else 1378 1.1 riastrad set_bit(info->event, vgpu->irq.flip_done_event[info->pipe]); 1379 1.1 riastrad 1380 1.1 riastrad return 0; 1381 1.1 riastrad } 1382 1.1 riastrad 1383 1.1 riastrad static int decode_mi_display_flip(struct parser_exec_state *s, 1384 1.1 riastrad struct mi_display_flip_command_info *info) 1385 1.1 riastrad { 1386 1.1 riastrad struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv; 1387 1.1 riastrad 1388 1.1 riastrad if (IS_BROADWELL(dev_priv)) 1389 1.1 riastrad return gen8_decode_mi_display_flip(s, info); 1390 1.1 riastrad if (INTEL_GEN(dev_priv) >= 9) 1391 1.1 riastrad return skl_decode_mi_display_flip(s, info); 1392 1.1 riastrad 1393 1.1 riastrad return -ENODEV; 1394 1.1 riastrad } 1395 1.1 riastrad 1396 1.1 riastrad static int check_mi_display_flip(struct parser_exec_state *s, 1397 1.1 riastrad struct mi_display_flip_command_info *info) 1398 1.1 riastrad { 1399 1.1 riastrad return gen8_check_mi_display_flip(s, info); 1400 1.1 riastrad } 1401 1.1 riastrad 1402 1.1 riastrad static int update_plane_mmio_from_mi_display_flip( 1403 1.1 riastrad struct parser_exec_state *s, 1404 1.1 riastrad struct mi_display_flip_command_info *info) 1405 1.1 riastrad { 1406 1.1 riastrad return gen8_update_plane_mmio_from_mi_display_flip(s, info); 1407 1.1 riastrad } 1408 1.1 riastrad 1409 1.1 riastrad static int cmd_handler_mi_display_flip(struct parser_exec_state *s) 1410 1.1 riastrad { 1411 1.1 riastrad struct mi_display_flip_command_info info; 1412 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1413 1.1 riastrad int ret; 1414 1.1 riastrad int i; 1415 1.1 riastrad int len = cmd_length(s); 1416 1.1 riastrad u32 valid_len = CMD_LEN(1); 1417 1.1 riastrad 1418 1.1 riastrad /* Flip Type == Stereo 3D Flip */ 1419 1.1 riastrad if (DWORD_FIELD(2, 1, 0) == 2) 1420 1.1 riastrad valid_len++; 1421 1.1 riastrad ret = gvt_check_valid_cmd_length(cmd_length(s), 1422 1.1 riastrad valid_len); 1423 1.1 riastrad if (ret) 1424 1.1 riastrad return ret; 1425 1.1 riastrad 1426 1.1 riastrad ret = decode_mi_display_flip(s, &info); 1427 1.1 riastrad if (ret) { 1428 1.1 riastrad gvt_vgpu_err("fail to decode MI display flip command\n"); 1429 1.1 riastrad return ret; 1430 1.1 riastrad } 1431 1.1 riastrad 1432 1.1 riastrad ret = check_mi_display_flip(s, &info); 1433 1.1 riastrad if (ret) { 1434 1.1 riastrad gvt_vgpu_err("invalid MI display flip command\n"); 1435 1.1 riastrad return ret; 1436 1.1 riastrad } 1437 1.1 riastrad 1438 1.1 riastrad ret = update_plane_mmio_from_mi_display_flip(s, &info); 1439 1.1 riastrad if (ret) { 1440 1.1 riastrad gvt_vgpu_err("fail to update plane mmio\n"); 1441 1.1 riastrad return ret; 1442 1.1 riastrad } 1443 1.1 riastrad 1444 1.1 riastrad for (i = 0; i < len; i++) 1445 1.1 riastrad patch_value(s, cmd_ptr(s, i), MI_NOOP); 1446 1.1 riastrad return 0; 1447 1.1 riastrad } 1448 1.1 riastrad 1449 1.1 riastrad static bool is_wait_for_flip_pending(u32 cmd) 1450 1.1 riastrad { 1451 1.1 riastrad return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING | 1452 1.1 riastrad MI_WAIT_FOR_PLANE_B_FLIP_PENDING | 1453 1.1 riastrad MI_WAIT_FOR_PLANE_C_FLIP_PENDING | 1454 1.1 riastrad MI_WAIT_FOR_SPRITE_A_FLIP_PENDING | 1455 1.1 riastrad MI_WAIT_FOR_SPRITE_B_FLIP_PENDING | 1456 1.1 riastrad MI_WAIT_FOR_SPRITE_C_FLIP_PENDING); 1457 1.1 riastrad } 1458 1.1 riastrad 1459 1.1 riastrad static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s) 1460 1.1 riastrad { 1461 1.1 riastrad u32 cmd = cmd_val(s, 0); 1462 1.1 riastrad 1463 1.1 riastrad if (!is_wait_for_flip_pending(cmd)) 1464 1.1 riastrad return 0; 1465 1.1 riastrad 1466 1.1 riastrad patch_value(s, cmd_ptr(s, 0), MI_NOOP); 1467 1.1 riastrad return 0; 1468 1.1 riastrad } 1469 1.1 riastrad 1470 1.1 riastrad static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index) 1471 1.1 riastrad { 1472 1.1 riastrad unsigned long addr; 1473 1.1 riastrad unsigned long gma_high, gma_low; 1474 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1475 1.1 riastrad int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1476 1.1 riastrad 1477 1.1 riastrad if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) { 1478 1.1 riastrad gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes); 1479 1.1 riastrad return INTEL_GVT_INVALID_ADDR; 1480 1.1 riastrad } 1481 1.1 riastrad 1482 1.1 riastrad gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK; 1483 1.1 riastrad if (gmadr_bytes == 4) { 1484 1.1 riastrad addr = gma_low; 1485 1.1 riastrad } else { 1486 1.1 riastrad gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK; 1487 1.1 riastrad addr = (((unsigned long)gma_high) << 32) | gma_low; 1488 1.1 riastrad } 1489 1.1 riastrad return addr; 1490 1.1 riastrad } 1491 1.1 riastrad 1492 1.1 riastrad static inline int cmd_address_audit(struct parser_exec_state *s, 1493 1.1 riastrad unsigned long guest_gma, int op_size, bool index_mode) 1494 1.1 riastrad { 1495 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1496 1.1 riastrad u32 max_surface_size = vgpu->gvt->device_info.max_surface_size; 1497 1.1 riastrad int i; 1498 1.1 riastrad int ret; 1499 1.1 riastrad 1500 1.1 riastrad if (op_size > max_surface_size) { 1501 1.1 riastrad gvt_vgpu_err("command address audit fail name %s\n", 1502 1.1 riastrad s->info->name); 1503 1.1 riastrad return -EFAULT; 1504 1.1 riastrad } 1505 1.1 riastrad 1506 1.1 riastrad if (index_mode) { 1507 1.1 riastrad if (guest_gma >= I915_GTT_PAGE_SIZE) { 1508 1.1 riastrad ret = -EFAULT; 1509 1.1 riastrad goto err; 1510 1.1 riastrad } 1511 1.1 riastrad } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) { 1512 1.1 riastrad ret = -EFAULT; 1513 1.1 riastrad goto err; 1514 1.1 riastrad } 1515 1.1 riastrad 1516 1.1 riastrad return 0; 1517 1.1 riastrad 1518 1.1 riastrad err: 1519 1.1 riastrad gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n", 1520 1.1 riastrad s->info->name, guest_gma, op_size); 1521 1.1 riastrad 1522 1.1 riastrad pr_err("cmd dump: "); 1523 1.1 riastrad for (i = 0; i < cmd_length(s); i++) { 1524 1.1 riastrad if (!(i % 4)) 1525 1.1 riastrad pr_err("\n%08x ", cmd_val(s, i)); 1526 1.1 riastrad else 1527 1.1 riastrad pr_err("%08x ", cmd_val(s, i)); 1528 1.1 riastrad } 1529 1.1 riastrad pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n", 1530 1.1 riastrad vgpu->id, 1531 1.1 riastrad vgpu_aperture_gmadr_base(vgpu), 1532 1.1 riastrad vgpu_aperture_gmadr_end(vgpu), 1533 1.1 riastrad vgpu_hidden_gmadr_base(vgpu), 1534 1.1 riastrad vgpu_hidden_gmadr_end(vgpu)); 1535 1.1 riastrad return ret; 1536 1.1 riastrad } 1537 1.1 riastrad 1538 1.1 riastrad static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s) 1539 1.1 riastrad { 1540 1.1 riastrad int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1541 1.1 riastrad int op_size = (cmd_length(s) - 3) * sizeof(u32); 1542 1.1 riastrad int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0; 1543 1.1 riastrad unsigned long gma, gma_low, gma_high; 1544 1.1 riastrad u32 valid_len = CMD_LEN(2); 1545 1.1 riastrad int ret = 0; 1546 1.1 riastrad 1547 1.1 riastrad /* check ppggt */ 1548 1.1 riastrad if (!(cmd_val(s, 0) & (1 << 22))) 1549 1.1 riastrad return 0; 1550 1.1 riastrad 1551 1.1 riastrad /* check if QWORD */ 1552 1.1 riastrad if (DWORD_FIELD(0, 21, 21)) 1553 1.1 riastrad valid_len++; 1554 1.1 riastrad ret = gvt_check_valid_cmd_length(cmd_length(s), 1555 1.1 riastrad valid_len); 1556 1.1 riastrad if (ret) 1557 1.1 riastrad return ret; 1558 1.1 riastrad 1559 1.1 riastrad gma = cmd_val(s, 2) & GENMASK(31, 2); 1560 1.1 riastrad 1561 1.1 riastrad if (gmadr_bytes == 8) { 1562 1.1 riastrad gma_low = cmd_val(s, 1) & GENMASK(31, 2); 1563 1.1 riastrad gma_high = cmd_val(s, 2) & GENMASK(15, 0); 1564 1.1 riastrad gma = (gma_high << 32) | gma_low; 1565 1.1 riastrad core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0; 1566 1.1 riastrad } 1567 1.1 riastrad ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false); 1568 1.1 riastrad return ret; 1569 1.1 riastrad } 1570 1.1 riastrad 1571 1.1 riastrad static inline int unexpected_cmd(struct parser_exec_state *s) 1572 1.1 riastrad { 1573 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1574 1.1 riastrad 1575 1.1 riastrad gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name); 1576 1.1 riastrad 1577 1.1 riastrad return -EBADRQC; 1578 1.1 riastrad } 1579 1.1 riastrad 1580 1.1 riastrad static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s) 1581 1.1 riastrad { 1582 1.1 riastrad return unexpected_cmd(s); 1583 1.1 riastrad } 1584 1.1 riastrad 1585 1.1 riastrad static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s) 1586 1.1 riastrad { 1587 1.1 riastrad return unexpected_cmd(s); 1588 1.1 riastrad } 1589 1.1 riastrad 1590 1.1 riastrad static int cmd_handler_mi_op_2e(struct parser_exec_state *s) 1591 1.1 riastrad { 1592 1.1 riastrad return unexpected_cmd(s); 1593 1.1 riastrad } 1594 1.1 riastrad 1595 1.1 riastrad static int cmd_handler_mi_op_2f(struct parser_exec_state *s) 1596 1.1 riastrad { 1597 1.1 riastrad int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1598 1.1 riastrad int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) * 1599 1.1 riastrad sizeof(u32); 1600 1.1 riastrad unsigned long gma, gma_high; 1601 1.1 riastrad u32 valid_len = CMD_LEN(1); 1602 1.1 riastrad int ret = 0; 1603 1.1 riastrad 1604 1.1 riastrad if (!(cmd_val(s, 0) & (1 << 22))) 1605 1.1 riastrad return ret; 1606 1.1 riastrad 1607 1.1 riastrad /* check inline data */ 1608 1.1 riastrad if (cmd_val(s, 0) & BIT(18)) 1609 1.1 riastrad valid_len = CMD_LEN(9); 1610 1.1 riastrad ret = gvt_check_valid_cmd_length(cmd_length(s), 1611 1.1 riastrad valid_len); 1612 1.1 riastrad if (ret) 1613 1.1 riastrad return ret; 1614 1.1 riastrad 1615 1.1 riastrad gma = cmd_val(s, 1) & GENMASK(31, 2); 1616 1.1 riastrad if (gmadr_bytes == 8) { 1617 1.1 riastrad gma_high = cmd_val(s, 2) & GENMASK(15, 0); 1618 1.1 riastrad gma = (gma_high << 32) | gma; 1619 1.1 riastrad } 1620 1.1 riastrad ret = cmd_address_audit(s, gma, op_size, false); 1621 1.1 riastrad return ret; 1622 1.1 riastrad } 1623 1.1 riastrad 1624 1.1 riastrad static int cmd_handler_mi_store_data_index(struct parser_exec_state *s) 1625 1.1 riastrad { 1626 1.1 riastrad return unexpected_cmd(s); 1627 1.1 riastrad } 1628 1.1 riastrad 1629 1.1 riastrad static int cmd_handler_mi_clflush(struct parser_exec_state *s) 1630 1.1 riastrad { 1631 1.1 riastrad return unexpected_cmd(s); 1632 1.1 riastrad } 1633 1.1 riastrad 1634 1.1 riastrad static int cmd_handler_mi_conditional_batch_buffer_end( 1635 1.1 riastrad struct parser_exec_state *s) 1636 1.1 riastrad { 1637 1.1 riastrad return unexpected_cmd(s); 1638 1.1 riastrad } 1639 1.1 riastrad 1640 1.1 riastrad static int cmd_handler_mi_update_gtt(struct parser_exec_state *s) 1641 1.1 riastrad { 1642 1.1 riastrad return unexpected_cmd(s); 1643 1.1 riastrad } 1644 1.1 riastrad 1645 1.1 riastrad static int cmd_handler_mi_flush_dw(struct parser_exec_state *s) 1646 1.1 riastrad { 1647 1.1 riastrad int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd; 1648 1.1 riastrad unsigned long gma; 1649 1.1 riastrad bool index_mode = false; 1650 1.1 riastrad int ret = 0; 1651 1.1 riastrad u32 hws_pga, val; 1652 1.1 riastrad u32 valid_len = CMD_LEN(2); 1653 1.1 riastrad 1654 1.1 riastrad ret = gvt_check_valid_cmd_length(cmd_length(s), 1655 1.1 riastrad valid_len); 1656 1.1 riastrad if (ret) { 1657 1.1 riastrad /* Check again for Qword */ 1658 1.1 riastrad ret = gvt_check_valid_cmd_length(cmd_length(s), 1659 1.1 riastrad ++valid_len); 1660 1.1 riastrad return ret; 1661 1.1 riastrad } 1662 1.1 riastrad 1663 1.1 riastrad /* Check post-sync and ppgtt bit */ 1664 1.1 riastrad if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) { 1665 1.1 riastrad gma = cmd_val(s, 1) & GENMASK(31, 3); 1666 1.1 riastrad if (gmadr_bytes == 8) 1667 1.1 riastrad gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32; 1668 1.1 riastrad /* Store Data Index */ 1669 1.1 riastrad if (cmd_val(s, 0) & (1 << 21)) 1670 1.1 riastrad index_mode = true; 1671 1.1 riastrad ret = cmd_address_audit(s, gma, sizeof(u64), index_mode); 1672 1.1 riastrad if (ret) 1673 1.1 riastrad return ret; 1674 1.1 riastrad if (index_mode) { 1675 1.1 riastrad hws_pga = s->vgpu->hws_pga[s->ring_id]; 1676 1.1 riastrad gma = hws_pga + gma; 1677 1.1 riastrad patch_value(s, cmd_ptr(s, 1), gma); 1678 1.1 riastrad val = cmd_val(s, 0) & (~(1 << 21)); 1679 1.1 riastrad patch_value(s, cmd_ptr(s, 0), val); 1680 1.1 riastrad } 1681 1.1 riastrad } 1682 1.1 riastrad /* Check notify bit */ 1683 1.1 riastrad if ((cmd_val(s, 0) & (1 << 8))) 1684 1.1 riastrad set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw, 1685 1.1 riastrad s->workload->pending_events); 1686 1.1 riastrad return ret; 1687 1.1 riastrad } 1688 1.1 riastrad 1689 1.1 riastrad static void addr_type_update_snb(struct parser_exec_state *s) 1690 1.1 riastrad { 1691 1.1 riastrad if ((s->buf_type == RING_BUFFER_INSTRUCTION) && 1692 1.1 riastrad (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) { 1693 1.1 riastrad s->buf_addr_type = PPGTT_BUFFER; 1694 1.1 riastrad } 1695 1.1 riastrad } 1696 1.1 riastrad 1697 1.1 riastrad 1698 1.1 riastrad static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm, 1699 1.1 riastrad unsigned long gma, unsigned long end_gma, void *va) 1700 1.1 riastrad { 1701 1.1 riastrad unsigned long copy_len, offset; 1702 1.1 riastrad unsigned long len = 0; 1703 1.1 riastrad unsigned long gpa; 1704 1.1 riastrad 1705 1.1 riastrad while (gma != end_gma) { 1706 1.1 riastrad gpa = intel_vgpu_gma_to_gpa(mm, gma); 1707 1.1 riastrad if (gpa == INTEL_GVT_INVALID_ADDR) { 1708 1.1 riastrad gvt_vgpu_err("invalid gma address: %lx\n", gma); 1709 1.1 riastrad return -EFAULT; 1710 1.1 riastrad } 1711 1.1 riastrad 1712 1.1 riastrad offset = gma & (I915_GTT_PAGE_SIZE - 1); 1713 1.1 riastrad 1714 1.1 riastrad copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ? 1715 1.1 riastrad I915_GTT_PAGE_SIZE - offset : end_gma - gma; 1716 1.1 riastrad 1717 1.1 riastrad intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len); 1718 1.1 riastrad 1719 1.1 riastrad len += copy_len; 1720 1.1 riastrad gma += copy_len; 1721 1.1 riastrad } 1722 1.1 riastrad return len; 1723 1.1 riastrad } 1724 1.1 riastrad 1725 1.1 riastrad 1726 1.1 riastrad /* 1727 1.1 riastrad * Check whether a batch buffer needs to be scanned. Currently 1728 1.1 riastrad * the only criteria is based on privilege. 1729 1.1 riastrad */ 1730 1.1 riastrad static int batch_buffer_needs_scan(struct parser_exec_state *s) 1731 1.1 riastrad { 1732 1.1 riastrad /* Decide privilege based on address space */ 1733 1.1 riastrad if (cmd_val(s, 0) & (1 << 8) && 1734 1.1 riastrad !(s->vgpu->scan_nonprivbb & (1 << s->ring_id))) 1735 1.1 riastrad return 0; 1736 1.1 riastrad return 1; 1737 1.1 riastrad } 1738 1.1 riastrad 1739 1.1 riastrad static int find_bb_size(struct parser_exec_state *s, 1740 1.1 riastrad unsigned long *bb_size, 1741 1.1 riastrad unsigned long *bb_end_cmd_offset) 1742 1.1 riastrad { 1743 1.1 riastrad unsigned long gma = 0; 1744 1.1 riastrad const struct cmd_info *info; 1745 1.1 riastrad u32 cmd_len = 0; 1746 1.1 riastrad bool bb_end = false; 1747 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1748 1.1 riastrad u32 cmd; 1749 1.1 riastrad struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ? 1750 1.1 riastrad s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm; 1751 1.1 riastrad 1752 1.1 riastrad *bb_size = 0; 1753 1.1 riastrad *bb_end_cmd_offset = 0; 1754 1.1 riastrad 1755 1.1 riastrad /* get the start gm address of the batch buffer */ 1756 1.1 riastrad gma = get_gma_bb_from_cmd(s, 1); 1757 1.1 riastrad if (gma == INTEL_GVT_INVALID_ADDR) 1758 1.1 riastrad return -EFAULT; 1759 1.1 riastrad 1760 1.1 riastrad cmd = cmd_val(s, 0); 1761 1.1 riastrad info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 1762 1.1 riastrad if (info == NULL) { 1763 1.1 riastrad gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 1764 1.1 riastrad cmd, get_opcode(cmd, s->ring_id), 1765 1.1 riastrad (s->buf_addr_type == PPGTT_BUFFER) ? 1766 1.1 riastrad "ppgtt" : "ggtt", s->ring_id, s->workload); 1767 1.1 riastrad return -EBADRQC; 1768 1.1 riastrad } 1769 1.1 riastrad do { 1770 1.1 riastrad if (copy_gma_to_hva(s->vgpu, mm, 1771 1.1 riastrad gma, gma + 4, &cmd) < 0) 1772 1.1 riastrad return -EFAULT; 1773 1.1 riastrad info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 1774 1.1 riastrad if (info == NULL) { 1775 1.1 riastrad gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 1776 1.1 riastrad cmd, get_opcode(cmd, s->ring_id), 1777 1.1 riastrad (s->buf_addr_type == PPGTT_BUFFER) ? 1778 1.1 riastrad "ppgtt" : "ggtt", s->ring_id, s->workload); 1779 1.1 riastrad return -EBADRQC; 1780 1.1 riastrad } 1781 1.1 riastrad 1782 1.1 riastrad if (info->opcode == OP_MI_BATCH_BUFFER_END) { 1783 1.1 riastrad bb_end = true; 1784 1.1 riastrad } else if (info->opcode == OP_MI_BATCH_BUFFER_START) { 1785 1.1 riastrad if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0) 1786 1.1 riastrad /* chained batch buffer */ 1787 1.1 riastrad bb_end = true; 1788 1.1 riastrad } 1789 1.1 riastrad 1790 1.1 riastrad if (bb_end) 1791 1.1 riastrad *bb_end_cmd_offset = *bb_size; 1792 1.1 riastrad 1793 1.1 riastrad cmd_len = get_cmd_length(info, cmd) << 2; 1794 1.1 riastrad *bb_size += cmd_len; 1795 1.1 riastrad gma += cmd_len; 1796 1.1 riastrad } while (!bb_end); 1797 1.1 riastrad 1798 1.1 riastrad return 0; 1799 1.1 riastrad } 1800 1.1 riastrad 1801 1.1 riastrad static int audit_bb_end(struct parser_exec_state *s, void *va) 1802 1.1 riastrad { 1803 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1804 1.1 riastrad u32 cmd = *(u32 *)va; 1805 1.1 riastrad const struct cmd_info *info; 1806 1.1 riastrad 1807 1.1 riastrad info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 1808 1.1 riastrad if (info == NULL) { 1809 1.1 riastrad gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 1810 1.1 riastrad cmd, get_opcode(cmd, s->ring_id), 1811 1.1 riastrad (s->buf_addr_type == PPGTT_BUFFER) ? 1812 1.1 riastrad "ppgtt" : "ggtt", s->ring_id, s->workload); 1813 1.1 riastrad return -EBADRQC; 1814 1.1 riastrad } 1815 1.1 riastrad 1816 1.1 riastrad if ((info->opcode == OP_MI_BATCH_BUFFER_END) || 1817 1.1 riastrad ((info->opcode == OP_MI_BATCH_BUFFER_START) && 1818 1.1 riastrad (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0))) 1819 1.1 riastrad return 0; 1820 1.1 riastrad 1821 1.1 riastrad return -EBADRQC; 1822 1.1 riastrad } 1823 1.1 riastrad 1824 1.1 riastrad static int perform_bb_shadow(struct parser_exec_state *s) 1825 1.1 riastrad { 1826 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1827 1.1 riastrad struct intel_vgpu_shadow_bb *bb; 1828 1.1 riastrad unsigned long gma = 0; 1829 1.1 riastrad unsigned long bb_size; 1830 1.1 riastrad unsigned long bb_end_cmd_offset; 1831 1.1 riastrad int ret = 0; 1832 1.1 riastrad struct intel_vgpu_mm *mm = (s->buf_addr_type == GTT_BUFFER) ? 1833 1.1 riastrad s->vgpu->gtt.ggtt_mm : s->workload->shadow_mm; 1834 1.1 riastrad unsigned long start_offset = 0; 1835 1.1 riastrad 1836 1.1 riastrad /* get the start gm address of the batch buffer */ 1837 1.1 riastrad gma = get_gma_bb_from_cmd(s, 1); 1838 1.1 riastrad if (gma == INTEL_GVT_INVALID_ADDR) 1839 1.1 riastrad return -EFAULT; 1840 1.1 riastrad 1841 1.1 riastrad ret = find_bb_size(s, &bb_size, &bb_end_cmd_offset); 1842 1.1 riastrad if (ret) 1843 1.1 riastrad return ret; 1844 1.1 riastrad 1845 1.1 riastrad bb = kzalloc(sizeof(*bb), GFP_KERNEL); 1846 1.1 riastrad if (!bb) 1847 1.1 riastrad return -ENOMEM; 1848 1.1 riastrad 1849 1.1 riastrad bb->ppgtt = (s->buf_addr_type == GTT_BUFFER) ? false : true; 1850 1.1 riastrad 1851 1.1 riastrad /* the start_offset stores the batch buffer's start gma's 1852 1.1 riastrad * offset relative to page boundary. so for non-privileged batch 1853 1.1 riastrad * buffer, the shadowed gem object holds exactly the same page 1854 1.1 riastrad * layout as original gem object. This is for the convience of 1855 1.1 riastrad * replacing the whole non-privilged batch buffer page to this 1856 1.1 riastrad * shadowed one in PPGTT at the same gma address. (this replacing 1857 1.1 riastrad * action is not implemented yet now, but may be necessary in 1858 1.1 riastrad * future). 1859 1.1 riastrad * for prileged batch buffer, we just change start gma address to 1860 1.1 riastrad * that of shadowed page. 1861 1.1 riastrad */ 1862 1.1 riastrad if (bb->ppgtt) 1863 1.1 riastrad start_offset = gma & ~I915_GTT_PAGE_MASK; 1864 1.1 riastrad 1865 1.1 riastrad bb->obj = i915_gem_object_create_shmem(s->vgpu->gvt->dev_priv, 1866 1.1 riastrad round_up(bb_size + start_offset, 1867 1.1 riastrad PAGE_SIZE)); 1868 1.1 riastrad if (IS_ERR(bb->obj)) { 1869 1.1 riastrad ret = PTR_ERR(bb->obj); 1870 1.1 riastrad goto err_free_bb; 1871 1.1 riastrad } 1872 1.1 riastrad 1873 1.1 riastrad ret = i915_gem_object_prepare_write(bb->obj, &bb->clflush); 1874 1.1 riastrad if (ret) 1875 1.1 riastrad goto err_free_obj; 1876 1.1 riastrad 1877 1.1 riastrad bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB); 1878 1.1 riastrad if (IS_ERR(bb->va)) { 1879 1.1 riastrad ret = PTR_ERR(bb->va); 1880 1.1 riastrad goto err_finish_shmem_access; 1881 1.1 riastrad } 1882 1.1 riastrad 1883 1.1 riastrad if (bb->clflush & CLFLUSH_BEFORE) { 1884 1.1 riastrad drm_clflush_virt_range(bb->va, bb->obj->base.size); 1885 1.1 riastrad bb->clflush &= ~CLFLUSH_BEFORE; 1886 1.1 riastrad } 1887 1.1 riastrad 1888 1.1 riastrad ret = copy_gma_to_hva(s->vgpu, mm, 1889 1.1 riastrad gma, gma + bb_size, 1890 1.1 riastrad bb->va + start_offset); 1891 1.1 riastrad if (ret < 0) { 1892 1.1 riastrad gvt_vgpu_err("fail to copy guest ring buffer\n"); 1893 1.1 riastrad ret = -EFAULT; 1894 1.1 riastrad goto err_unmap; 1895 1.1 riastrad } 1896 1.1 riastrad 1897 1.1 riastrad ret = audit_bb_end(s, bb->va + start_offset + bb_end_cmd_offset); 1898 1.1 riastrad if (ret) 1899 1.1 riastrad goto err_unmap; 1900 1.1 riastrad 1901 1.1 riastrad INIT_LIST_HEAD(&bb->list); 1902 1.1 riastrad list_add(&bb->list, &s->workload->shadow_bb); 1903 1.1 riastrad 1904 1.1 riastrad bb->accessing = true; 1905 1.1 riastrad bb->bb_start_cmd_va = s->ip_va; 1906 1.1 riastrad 1907 1.1 riastrad if ((s->buf_type == BATCH_BUFFER_INSTRUCTION) && (!s->is_ctx_wa)) 1908 1.1 riastrad bb->bb_offset = s->ip_va - s->rb_va; 1909 1.1 riastrad else 1910 1.1 riastrad bb->bb_offset = 0; 1911 1.1 riastrad 1912 1.1 riastrad /* 1913 1.1 riastrad * ip_va saves the virtual address of the shadow batch buffer, while 1914 1.1 riastrad * ip_gma saves the graphics address of the original batch buffer. 1915 1.1 riastrad * As the shadow batch buffer is just a copy from the originial one, 1916 1.1 riastrad * it should be right to use shadow batch buffer'va and original batch 1917 1.1 riastrad * buffer's gma in pair. After all, we don't want to pin the shadow 1918 1.1 riastrad * buffer here (too early). 1919 1.1 riastrad */ 1920 1.1 riastrad s->ip_va = bb->va + start_offset; 1921 1.1 riastrad s->ip_gma = gma; 1922 1.1 riastrad return 0; 1923 1.1 riastrad err_unmap: 1924 1.1 riastrad i915_gem_object_unpin_map(bb->obj); 1925 1.1 riastrad err_finish_shmem_access: 1926 1.1 riastrad i915_gem_object_finish_access(bb->obj); 1927 1.1 riastrad err_free_obj: 1928 1.1 riastrad i915_gem_object_put(bb->obj); 1929 1.1 riastrad err_free_bb: 1930 1.1 riastrad kfree(bb); 1931 1.1 riastrad return ret; 1932 1.1 riastrad } 1933 1.1 riastrad 1934 1.1 riastrad static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s) 1935 1.1 riastrad { 1936 1.1 riastrad bool second_level; 1937 1.1 riastrad int ret = 0; 1938 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 1939 1.1 riastrad 1940 1.1 riastrad if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) { 1941 1.1 riastrad gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n"); 1942 1.1 riastrad return -EFAULT; 1943 1.1 riastrad } 1944 1.1 riastrad 1945 1.1 riastrad second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1; 1946 1.1 riastrad if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) { 1947 1.1 riastrad gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n"); 1948 1.1 riastrad return -EFAULT; 1949 1.1 riastrad } 1950 1.1 riastrad 1951 1.1 riastrad s->saved_buf_addr_type = s->buf_addr_type; 1952 1.1 riastrad addr_type_update_snb(s); 1953 1.1 riastrad if (s->buf_type == RING_BUFFER_INSTRUCTION) { 1954 1.1 riastrad s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32); 1955 1.1 riastrad s->buf_type = BATCH_BUFFER_INSTRUCTION; 1956 1.1 riastrad } else if (second_level) { 1957 1.1 riastrad s->buf_type = BATCH_BUFFER_2ND_LEVEL; 1958 1.1 riastrad s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32); 1959 1.1 riastrad s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32); 1960 1.1 riastrad } 1961 1.1 riastrad 1962 1.1 riastrad if (batch_buffer_needs_scan(s)) { 1963 1.1 riastrad ret = perform_bb_shadow(s); 1964 1.1 riastrad if (ret < 0) 1965 1.1 riastrad gvt_vgpu_err("invalid shadow batch buffer\n"); 1966 1.1 riastrad } else { 1967 1.1 riastrad /* emulate a batch buffer end to do return right */ 1968 1.1 riastrad ret = cmd_handler_mi_batch_buffer_end(s); 1969 1.1 riastrad if (ret < 0) 1970 1.1 riastrad return ret; 1971 1.1 riastrad } 1972 1.1 riastrad return ret; 1973 1.1 riastrad } 1974 1.1 riastrad 1975 1.1 riastrad static int mi_noop_index; 1976 1.1 riastrad 1977 1.1 riastrad static const struct cmd_info cmd_info[] = { 1978 1.1 riastrad {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL}, 1979 1.1 riastrad 1980 1.1 riastrad {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL, 1981 1.1 riastrad 0, 1, NULL}, 1982 1.1 riastrad 1983 1.1 riastrad {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL, 1984 1.1 riastrad 0, 1, cmd_handler_mi_user_interrupt}, 1985 1.1 riastrad 1986 1.1 riastrad {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS, 1987 1.1 riastrad D_ALL, 0, 1, cmd_handler_mi_wait_for_event}, 1988 1.1 riastrad 1989 1.1 riastrad {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL}, 1990 1.1 riastrad 1991 1.1 riastrad {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1992 1.1 riastrad NULL}, 1993 1.1 riastrad 1994 1.1 riastrad {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1, 1995 1.1 riastrad NULL}, 1996 1.1 riastrad 1997 1.1 riastrad {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 1998 1.1 riastrad NULL}, 1999 1.1 riastrad 2000 1.1 riastrad {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 2001 1.1 riastrad NULL}, 2002 1.1 riastrad 2003 1.1 riastrad {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS, 2004 1.1 riastrad D_ALL, 0, 1, NULL}, 2005 1.1 riastrad 2006 1.1 riastrad {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END, 2007 1.1 riastrad F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1, 2008 1.1 riastrad cmd_handler_mi_batch_buffer_end}, 2009 1.1 riastrad 2010 1.1 riastrad {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 2011 1.1 riastrad 0, 1, NULL}, 2012 1.1 riastrad 2013 1.1 riastrad {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1, 2014 1.1 riastrad NULL}, 2015 1.1 riastrad 2016 1.1 riastrad {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL, 2017 1.1 riastrad D_ALL, 0, 1, NULL}, 2018 1.1 riastrad 2019 1.1 riastrad {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1, 2020 1.1 riastrad NULL}, 2021 1.1 riastrad 2022 1.1 riastrad {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1, 2023 1.1 riastrad NULL}, 2024 1.1 riastrad 2025 1.1 riastrad {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR, 2026 1.1 riastrad R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip}, 2027 1.1 riastrad 2028 1.1 riastrad {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR | F_LEN_VAR_FIXED, 2029 1.1 riastrad R_ALL, D_ALL, 0, 8, NULL, CMD_LEN(1)}, 2030 1.1 riastrad 2031 1.1 riastrad {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL}, 2032 1.1 riastrad 2033 1.1 riastrad {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR | F_LEN_VAR_FIXED, R_RCS, 2034 1.1 riastrad D_ALL, 0, 8, NULL, CMD_LEN(0)}, 2035 1.1 riastrad 2036 1.1 riastrad {"MI_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, 2037 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_BDW_PLUS, 0, 8, 2038 1.1 riastrad NULL, CMD_LEN(0)}, 2039 1.1 riastrad 2040 1.1 riastrad {"MI_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, 2041 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_BDW_PLUS, ADDR_FIX_1(2), 2042 1.1 riastrad 8, cmd_handler_mi_semaphore_wait, CMD_LEN(2)}, 2043 1.1 riastrad 2044 1.1 riastrad {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS, 2045 1.1 riastrad ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm}, 2046 1.1 riastrad 2047 1.1 riastrad {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL, 2048 1.1 riastrad 0, 8, cmd_handler_mi_store_data_index}, 2049 1.1 riastrad 2050 1.1 riastrad {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL, 2051 1.1 riastrad D_ALL, 0, 8, cmd_handler_lri}, 2052 1.1 riastrad 2053 1.1 riastrad {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10, 2054 1.1 riastrad cmd_handler_mi_update_gtt}, 2055 1.1 riastrad 2056 1.1 riastrad {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, 2057 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_ALL, ADDR_FIX_1(2), 8, 2058 1.1 riastrad cmd_handler_srm, CMD_LEN(2)}, 2059 1.1 riastrad 2060 1.1 riastrad {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6, 2061 1.1 riastrad cmd_handler_mi_flush_dw}, 2062 1.1 riastrad 2063 1.1 riastrad {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1), 2064 1.1 riastrad 10, cmd_handler_mi_clflush}, 2065 1.1 riastrad 2066 1.1 riastrad {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, 2067 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_ALL, ADDR_FIX_1(1), 6, 2068 1.1 riastrad cmd_handler_mi_report_perf_count, CMD_LEN(2)}, 2069 1.1 riastrad 2070 1.1 riastrad {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, 2071 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_ALL, ADDR_FIX_1(2), 8, 2072 1.1 riastrad cmd_handler_lrm, CMD_LEN(2)}, 2073 1.1 riastrad 2074 1.1 riastrad {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, 2075 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_ALL, 0, 8, 2076 1.1 riastrad cmd_handler_lrr, CMD_LEN(1)}, 2077 1.1 riastrad 2078 1.1 riastrad {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, 2079 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_RCS, D_ALL, 0, 2080 1.1 riastrad 8, NULL, CMD_LEN(2)}, 2081 1.1 riastrad 2082 1.1 riastrad {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR | F_LEN_VAR_FIXED, 2083 1.1 riastrad R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL, CMD_LEN(2)}, 2084 1.1 riastrad 2085 1.1 riastrad {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL, 2086 1.1 riastrad ADDR_FIX_1(2), 8, NULL}, 2087 1.1 riastrad 2088 1.1 riastrad {"MI_OP_2E", OP_MI_2E, F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_BDW_PLUS, 2089 1.1 riastrad ADDR_FIX_2(1, 2), 8, cmd_handler_mi_op_2e, CMD_LEN(3)}, 2090 1.1 riastrad 2091 1.1 riastrad {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1), 2092 1.1 riastrad 8, cmd_handler_mi_op_2f}, 2093 1.1 riastrad 2094 1.1 riastrad {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START, 2095 1.1 riastrad F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8, 2096 1.1 riastrad cmd_handler_mi_batch_buffer_start}, 2097 1.1 riastrad 2098 1.1 riastrad {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END, 2099 1.1 riastrad F_LEN_VAR | F_LEN_VAR_FIXED, R_ALL, D_ALL, ADDR_FIX_1(2), 8, 2100 1.1 riastrad cmd_handler_mi_conditional_batch_buffer_end, CMD_LEN(2)}, 2101 1.1 riastrad 2102 1.1 riastrad {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST, 2103 1.1 riastrad R_RCS | R_BCS, D_ALL, 0, 2, NULL}, 2104 1.1 riastrad 2105 1.1 riastrad {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL, 2106 1.1 riastrad ADDR_FIX_2(4, 7), 8, NULL}, 2107 1.1 riastrad 2108 1.1 riastrad {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL, 2109 1.1 riastrad 0, 8, NULL}, 2110 1.1 riastrad 2111 1.1 riastrad {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT, 2112 1.1 riastrad F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL}, 2113 1.1 riastrad 2114 1.1 riastrad {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL}, 2115 1.1 riastrad 2116 1.1 riastrad {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL, 2117 1.1 riastrad 0, 8, NULL}, 2118 1.1 riastrad 2119 1.1 riastrad {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL, 2120 1.1 riastrad ADDR_FIX_1(3), 8, NULL}, 2121 1.1 riastrad 2122 1.1 riastrad {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS, 2123 1.1 riastrad D_ALL, 0, 8, NULL}, 2124 1.1 riastrad 2125 1.1 riastrad {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL, 2126 1.1 riastrad ADDR_FIX_1(4), 8, NULL}, 2127 1.1 riastrad 2128 1.1 riastrad {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL, 2129 1.1 riastrad ADDR_FIX_2(4, 5), 8, NULL}, 2130 1.1 riastrad 2131 1.1 riastrad {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL, 2132 1.1 riastrad ADDR_FIX_1(4), 8, NULL}, 2133 1.1 riastrad 2134 1.1 riastrad {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL, 2135 1.1 riastrad ADDR_FIX_2(4, 7), 8, NULL}, 2136 1.1 riastrad 2137 1.1 riastrad {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS, 2138 1.1 riastrad D_ALL, ADDR_FIX_2(4, 5), 8, NULL}, 2139 1.1 riastrad 2140 1.1 riastrad {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL}, 2141 1.1 riastrad 2142 1.1 riastrad {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS, 2143 1.1 riastrad D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL}, 2144 1.1 riastrad 2145 1.1 riastrad {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR, 2146 1.1 riastrad R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL}, 2147 1.1 riastrad 2148 1.1 riastrad {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT", 2149 1.1 riastrad OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT, 2150 1.1 riastrad F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL}, 2151 1.1 riastrad 2152 1.1 riastrad {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS, 2153 1.1 riastrad D_ALL, ADDR_FIX_1(4), 8, NULL}, 2154 1.1 riastrad 2155 1.1 riastrad {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT, 2156 1.1 riastrad F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL}, 2157 1.1 riastrad 2158 1.1 riastrad {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS, 2159 1.1 riastrad D_ALL, ADDR_FIX_1(4), 8, NULL}, 2160 1.1 riastrad 2161 1.1 riastrad {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS, 2162 1.1 riastrad D_ALL, ADDR_FIX_2(4, 7), 8, NULL}, 2163 1.1 riastrad 2164 1.1 riastrad {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT, 2165 1.1 riastrad F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL}, 2166 1.1 riastrad 2167 1.1 riastrad {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT", 2168 1.1 riastrad OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT, 2169 1.1 riastrad F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL}, 2170 1.1 riastrad 2171 1.1 riastrad {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL, 2172 1.1 riastrad ADDR_FIX_2(4, 5), 8, NULL}, 2173 1.1 riastrad 2174 1.1 riastrad {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE, 2175 1.1 riastrad F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL}, 2176 1.1 riastrad 2177 1.1 riastrad {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP", 2178 1.1 riastrad OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP, 2179 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2180 1.1 riastrad 2181 1.1 riastrad {"3DSTATE_VIEWPORT_STATE_POINTERS_CC", 2182 1.1 riastrad OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC, 2183 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2184 1.1 riastrad 2185 1.1 riastrad {"3DSTATE_BLEND_STATE_POINTERS", 2186 1.1 riastrad OP_3DSTATE_BLEND_STATE_POINTERS, 2187 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2188 1.1 riastrad 2189 1.1 riastrad {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS", 2190 1.1 riastrad OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS, 2191 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2192 1.1 riastrad 2193 1.1 riastrad {"3DSTATE_BINDING_TABLE_POINTERS_VS", 2194 1.1 riastrad OP_3DSTATE_BINDING_TABLE_POINTERS_VS, 2195 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2196 1.1 riastrad 2197 1.1 riastrad {"3DSTATE_BINDING_TABLE_POINTERS_HS", 2198 1.1 riastrad OP_3DSTATE_BINDING_TABLE_POINTERS_HS, 2199 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2200 1.1 riastrad 2201 1.1 riastrad {"3DSTATE_BINDING_TABLE_POINTERS_DS", 2202 1.1 riastrad OP_3DSTATE_BINDING_TABLE_POINTERS_DS, 2203 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2204 1.1 riastrad 2205 1.1 riastrad {"3DSTATE_BINDING_TABLE_POINTERS_GS", 2206 1.1 riastrad OP_3DSTATE_BINDING_TABLE_POINTERS_GS, 2207 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2208 1.1 riastrad 2209 1.1 riastrad {"3DSTATE_BINDING_TABLE_POINTERS_PS", 2210 1.1 riastrad OP_3DSTATE_BINDING_TABLE_POINTERS_PS, 2211 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2212 1.1 riastrad 2213 1.1 riastrad {"3DSTATE_SAMPLER_STATE_POINTERS_VS", 2214 1.1 riastrad OP_3DSTATE_SAMPLER_STATE_POINTERS_VS, 2215 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2216 1.1 riastrad 2217 1.1 riastrad {"3DSTATE_SAMPLER_STATE_POINTERS_HS", 2218 1.1 riastrad OP_3DSTATE_SAMPLER_STATE_POINTERS_HS, 2219 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2220 1.1 riastrad 2221 1.1 riastrad {"3DSTATE_SAMPLER_STATE_POINTERS_DS", 2222 1.1 riastrad OP_3DSTATE_SAMPLER_STATE_POINTERS_DS, 2223 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2224 1.1 riastrad 2225 1.1 riastrad {"3DSTATE_SAMPLER_STATE_POINTERS_GS", 2226 1.1 riastrad OP_3DSTATE_SAMPLER_STATE_POINTERS_GS, 2227 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2228 1.1 riastrad 2229 1.1 riastrad {"3DSTATE_SAMPLER_STATE_POINTERS_PS", 2230 1.1 riastrad OP_3DSTATE_SAMPLER_STATE_POINTERS_PS, 2231 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2232 1.1 riastrad 2233 1.1 riastrad {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL, 2234 1.1 riastrad 0, 8, NULL}, 2235 1.1 riastrad 2236 1.1 riastrad {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL, 2237 1.1 riastrad 0, 8, NULL}, 2238 1.1 riastrad 2239 1.1 riastrad {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL, 2240 1.1 riastrad 0, 8, NULL}, 2241 1.1 riastrad 2242 1.1 riastrad {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL, 2243 1.1 riastrad 0, 8, NULL}, 2244 1.1 riastrad 2245 1.1 riastrad {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS, 2246 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2247 1.1 riastrad 2248 1.1 riastrad {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS, 2249 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2250 1.1 riastrad 2251 1.1 riastrad {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS, 2252 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2253 1.1 riastrad 2254 1.1 riastrad {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS, 2255 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2256 1.1 riastrad 2257 1.1 riastrad {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS, 2258 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2259 1.1 riastrad 2260 1.1 riastrad {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS, 2261 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL}, 2262 1.1 riastrad 2263 1.1 riastrad {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS, 2264 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL}, 2265 1.1 riastrad 2266 1.1 riastrad {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS, 2267 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2268 1.1 riastrad 2269 1.1 riastrad {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS, 2270 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2271 1.1 riastrad 2272 1.1 riastrad {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS, 2273 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2274 1.1 riastrad 2275 1.1 riastrad {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS, 2276 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2277 1.1 riastrad 2278 1.1 riastrad {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS, 2279 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2280 1.1 riastrad 2281 1.1 riastrad {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS, 2282 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2283 1.1 riastrad 2284 1.1 riastrad {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS, 2285 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2286 1.1 riastrad 2287 1.1 riastrad {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS, 2288 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2289 1.1 riastrad 2290 1.1 riastrad {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS, 2291 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2292 1.1 riastrad 2293 1.1 riastrad {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS, 2294 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2295 1.1 riastrad 2296 1.1 riastrad {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS, 2297 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2298 1.1 riastrad 2299 1.1 riastrad {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS, 2300 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2301 1.1 riastrad 2302 1.1 riastrad {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS, 2303 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL}, 2304 1.1 riastrad 2305 1.1 riastrad {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS, 2306 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2307 1.1 riastrad 2308 1.1 riastrad {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2309 1.1 riastrad NULL}, 2310 1.1 riastrad 2311 1.1 riastrad {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS, 2312 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2313 1.1 riastrad 2314 1.1 riastrad {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS, 2315 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2316 1.1 riastrad 2317 1.1 riastrad {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 2318 1.1 riastrad 8, NULL}, 2319 1.1 riastrad 2320 1.1 riastrad {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR, 2321 1.1 riastrad R_RCS, D_BDW_PLUS, 0, 8, NULL}, 2322 1.1 riastrad 2323 1.1 riastrad {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 2324 1.1 riastrad 8, NULL}, 2325 1.1 riastrad 2326 1.1 riastrad {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2327 1.1 riastrad NULL}, 2328 1.1 riastrad 2329 1.1 riastrad {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2330 1.1 riastrad NULL}, 2331 1.1 riastrad 2332 1.1 riastrad {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8, 2333 1.1 riastrad NULL}, 2334 1.1 riastrad 2335 1.1 riastrad {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS, 2336 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2337 1.1 riastrad 2338 1.1 riastrad {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR, 2339 1.1 riastrad R_RCS, D_ALL, 0, 8, NULL}, 2340 1.1 riastrad 2341 1.1 riastrad {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS, 2342 1.1 riastrad D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL}, 2343 1.1 riastrad 2344 1.1 riastrad {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST, 2345 1.1 riastrad R_RCS, D_ALL, 0, 1, NULL}, 2346 1.1 riastrad 2347 1.1 riastrad {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2348 1.1 riastrad 2349 1.1 riastrad {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR, 2350 1.1 riastrad R_RCS, D_ALL, 0, 8, NULL}, 2351 1.1 riastrad 2352 1.1 riastrad {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS, 2353 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2354 1.1 riastrad 2355 1.1 riastrad {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2356 1.1 riastrad 2357 1.1 riastrad {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2358 1.1 riastrad 2359 1.1 riastrad {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2360 1.1 riastrad 2361 1.1 riastrad {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS, 2362 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2363 1.1 riastrad 2364 1.1 riastrad {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS, 2365 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2366 1.1 riastrad 2367 1.1 riastrad {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS, 2368 1.1 riastrad D_ALL, 0, 8, NULL}, 2369 1.1 riastrad 2370 1.1 riastrad {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS, 2371 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2372 1.1 riastrad 2373 1.1 riastrad {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS, 2374 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2375 1.1 riastrad 2376 1.1 riastrad {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2377 1.1 riastrad 2378 1.1 riastrad {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2379 1.1 riastrad 2380 1.1 riastrad {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2381 1.1 riastrad 2382 1.1 riastrad {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS, 2383 1.1 riastrad D_ALL, 0, 8, NULL}, 2384 1.1 riastrad 2385 1.1 riastrad {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2386 1.1 riastrad 2387 1.1 riastrad {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2388 1.1 riastrad 2389 1.1 riastrad {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR, 2390 1.1 riastrad R_RCS, D_ALL, 0, 8, NULL}, 2391 1.1 riastrad 2392 1.1 riastrad {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0, 2393 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2394 1.1 riastrad 2395 1.1 riastrad {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL, 2396 1.1 riastrad 0, 8, NULL}, 2397 1.1 riastrad 2398 1.1 riastrad {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS, 2399 1.1 riastrad D_ALL, ADDR_FIX_1(2), 8, NULL}, 2400 1.1 riastrad 2401 1.1 riastrad {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET, 2402 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2403 1.1 riastrad 2404 1.1 riastrad {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN, 2405 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2406 1.1 riastrad 2407 1.1 riastrad {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS, 2408 1.1 riastrad D_ALL, 0, 8, NULL}, 2409 1.1 riastrad 2410 1.1 riastrad {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS, 2411 1.1 riastrad D_ALL, 0, 8, NULL}, 2412 1.1 riastrad 2413 1.1 riastrad {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS, 2414 1.1 riastrad D_ALL, 0, 8, NULL}, 2415 1.1 riastrad 2416 1.1 riastrad {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1, 2417 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2418 1.1 riastrad 2419 1.1 riastrad {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS, 2420 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2421 1.1 riastrad 2422 1.1 riastrad {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS, 2423 1.1 riastrad D_ALL, ADDR_FIX_1(2), 8, NULL}, 2424 1.1 riastrad 2425 1.1 riastrad {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR, 2426 1.1 riastrad R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL}, 2427 1.1 riastrad 2428 1.1 riastrad {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR, 2429 1.1 riastrad R_RCS, D_ALL, 0, 8, NULL}, 2430 1.1 riastrad 2431 1.1 riastrad {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS, 2432 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2433 1.1 riastrad 2434 1.1 riastrad {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS, 2435 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2436 1.1 riastrad 2437 1.1 riastrad {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS, 2438 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2439 1.1 riastrad 2440 1.1 riastrad {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS, 2441 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2442 1.1 riastrad 2443 1.1 riastrad {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS, 2444 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2445 1.1 riastrad 2446 1.1 riastrad {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR, 2447 1.1 riastrad R_RCS, D_ALL, 0, 8, NULL}, 2448 1.1 riastrad 2449 1.1 riastrad {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS, 2450 1.1 riastrad D_ALL, 0, 9, NULL}, 2451 1.1 riastrad 2452 1.1 riastrad {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 2453 1.1 riastrad ADDR_FIX_2(2, 4), 8, NULL}, 2454 1.1 riastrad 2455 1.1 riastrad {"3DSTATE_BINDING_TABLE_POOL_ALLOC", 2456 1.1 riastrad OP_3DSTATE_BINDING_TABLE_POOL_ALLOC, 2457 1.1 riastrad F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL}, 2458 1.1 riastrad 2459 1.1 riastrad {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC, 2460 1.1 riastrad F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL}, 2461 1.1 riastrad 2462 1.1 riastrad {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC", 2463 1.1 riastrad OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC, 2464 1.1 riastrad F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL}, 2465 1.1 riastrad 2466 1.1 riastrad {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS, 2467 1.1 riastrad D_BDW_PLUS, 0, 8, NULL}, 2468 1.1 riastrad 2469 1.1 riastrad {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL, 2470 1.1 riastrad ADDR_FIX_1(2), 8, cmd_handler_pipe_control}, 2471 1.1 riastrad 2472 1.1 riastrad {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2473 1.1 riastrad 2474 1.1 riastrad {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0, 2475 1.1 riastrad 1, NULL}, 2476 1.1 riastrad 2477 1.1 riastrad {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL, 2478 1.1 riastrad ADDR_FIX_1(1), 8, NULL}, 2479 1.1 riastrad 2480 1.1 riastrad {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2481 1.1 riastrad 2482 1.1 riastrad {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 2483 1.1 riastrad ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL}, 2484 1.1 riastrad 2485 1.1 riastrad {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL, 2486 1.1 riastrad ADDR_FIX_1(1), 8, NULL}, 2487 1.1 riastrad 2488 1.1 riastrad {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2489 1.1 riastrad 2490 1.1 riastrad {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL}, 2491 1.1 riastrad 2492 1.1 riastrad {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 2493 1.1 riastrad 0, 8, NULL}, 2494 1.1 riastrad 2495 1.1 riastrad {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS, 2496 1.1 riastrad D_SKL_PLUS, 0, 8, NULL}, 2497 1.1 riastrad 2498 1.1 riastrad {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD, 2499 1.1 riastrad F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL}, 2500 1.1 riastrad 2501 1.1 riastrad {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL, 2502 1.1 riastrad 0, 16, NULL}, 2503 1.1 riastrad 2504 1.1 riastrad {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL, 2505 1.1 riastrad 0, 16, NULL}, 2506 1.1 riastrad 2507 1.1 riastrad {"MEDIA_POOL_STATE", OP_MEDIA_POOL_STATE, F_LEN_VAR, R_RCS, D_ALL, 2508 1.1 riastrad 0, 16, NULL}, 2509 1.1 riastrad 2510 1.1 riastrad {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL}, 2511 1.1 riastrad 2512 1.1 riastrad {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL, 2513 1.1 riastrad 0, 16, NULL}, 2514 1.1 riastrad 2515 1.1 riastrad {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL, 2516 1.1 riastrad 0, 16, NULL}, 2517 1.1 riastrad 2518 1.1 riastrad {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL, 2519 1.1 riastrad 0, 16, NULL}, 2520 1.1 riastrad 2521 1.1 riastrad {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL, 2522 1.1 riastrad 0, 8, NULL}, 2523 1.1 riastrad 2524 1.1 riastrad {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16, 2525 1.1 riastrad NULL}, 2526 1.1 riastrad 2527 1.1 riastrad {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45, 2528 1.1 riastrad F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL}, 2529 1.1 riastrad 2530 1.1 riastrad {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR, 2531 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2532 1.1 riastrad 2533 1.1 riastrad {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR, 2534 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2535 1.1 riastrad 2536 1.1 riastrad {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR, 2537 1.1 riastrad R_VCS, D_BDW_PLUS, 0, 12, NULL}, 2538 1.1 riastrad 2539 1.1 riastrad {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE, 2540 1.1 riastrad F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL}, 2541 1.1 riastrad 2542 1.1 riastrad {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE, 2543 1.1 riastrad F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL}, 2544 1.1 riastrad 2545 1.1 riastrad {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL}, 2546 1.1 riastrad 2547 1.1 riastrad {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR, 2548 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2549 1.1 riastrad 2550 1.1 riastrad {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR, 2551 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2552 1.1 riastrad 2553 1.1 riastrad {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR, 2554 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2555 1.1 riastrad 2556 1.1 riastrad {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR, 2557 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2558 1.1 riastrad 2559 1.1 riastrad {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR, 2560 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2561 1.1 riastrad 2562 1.1 riastrad {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR, 2563 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2564 1.1 riastrad 2565 1.1 riastrad {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR, 2566 1.1 riastrad R_VCS, D_ALL, 0, 6, NULL}, 2567 1.1 riastrad 2568 1.1 riastrad {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR, 2569 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2570 1.1 riastrad 2571 1.1 riastrad {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR, 2572 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2573 1.1 riastrad 2574 1.1 riastrad {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR, 2575 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2576 1.1 riastrad 2577 1.1 riastrad {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR, 2578 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2579 1.1 riastrad 2580 1.1 riastrad {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR, 2581 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2582 1.1 riastrad 2583 1.1 riastrad {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR, 2584 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2585 1.1 riastrad 2586 1.1 riastrad {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR, 2587 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2588 1.1 riastrad {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR, 2589 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2590 1.1 riastrad 2591 1.1 riastrad {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR, 2592 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2593 1.1 riastrad 2594 1.1 riastrad {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR, 2595 1.1 riastrad R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL}, 2596 1.1 riastrad 2597 1.1 riastrad {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR, 2598 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2599 1.1 riastrad 2600 1.1 riastrad {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR, 2601 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2602 1.1 riastrad 2603 1.1 riastrad {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR, 2604 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2605 1.1 riastrad 2606 1.1 riastrad {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR, 2607 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2608 1.1 riastrad 2609 1.1 riastrad {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR, 2610 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2611 1.1 riastrad 2612 1.1 riastrad {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR, 2613 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2614 1.1 riastrad 2615 1.1 riastrad {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR, 2616 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2617 1.1 riastrad 2618 1.1 riastrad {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR, 2619 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2620 1.1 riastrad 2621 1.1 riastrad {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR, 2622 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2623 1.1 riastrad 2624 1.1 riastrad {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR, 2625 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2626 1.1 riastrad 2627 1.1 riastrad {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR, 2628 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2629 1.1 riastrad 2630 1.1 riastrad {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL, 2631 1.1 riastrad 0, 16, NULL}, 2632 1.1 riastrad 2633 1.1 riastrad {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL}, 2634 1.1 riastrad 2635 1.1 riastrad {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL}, 2636 1.1 riastrad 2637 1.1 riastrad {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR, 2638 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2639 1.1 riastrad 2640 1.1 riastrad {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR, 2641 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2642 1.1 riastrad 2643 1.1 riastrad {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR, 2644 1.1 riastrad R_VCS, D_ALL, 0, 12, NULL}, 2645 1.1 riastrad 2646 1.1 riastrad {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL}, 2647 1.1 riastrad 2648 1.1 riastrad {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL, 2649 1.1 riastrad 0, 12, NULL}, 2650 1.1 riastrad 2651 1.1 riastrad {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS, 2652 1.1 riastrad 0, 12, NULL}, 2653 1.1 riastrad }; 2654 1.1 riastrad 2655 1.1 riastrad static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e) 2656 1.1 riastrad { 2657 1.1 riastrad hash_add(gvt->cmd_table, &e->hlist, e->info->opcode); 2658 1.1 riastrad } 2659 1.1 riastrad 2660 1.1 riastrad /* call the cmd handler, and advance ip */ 2661 1.1 riastrad static int cmd_parser_exec(struct parser_exec_state *s) 2662 1.1 riastrad { 2663 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 2664 1.1 riastrad const struct cmd_info *info; 2665 1.1 riastrad u32 cmd; 2666 1.1 riastrad int ret = 0; 2667 1.1 riastrad 2668 1.1 riastrad cmd = cmd_val(s, 0); 2669 1.1 riastrad 2670 1.1 riastrad /* fastpath for MI_NOOP */ 2671 1.1 riastrad if (cmd == MI_NOOP) 2672 1.1 riastrad info = &cmd_info[mi_noop_index]; 2673 1.1 riastrad else 2674 1.1 riastrad info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id); 2675 1.1 riastrad 2676 1.1 riastrad if (info == NULL) { 2677 1.1 riastrad gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x, addr_type=%s, ring %d, workload=%p\n", 2678 1.1 riastrad cmd, get_opcode(cmd, s->ring_id), 2679 1.1 riastrad (s->buf_addr_type == PPGTT_BUFFER) ? 2680 1.1 riastrad "ppgtt" : "ggtt", s->ring_id, s->workload); 2681 1.1 riastrad return -EBADRQC; 2682 1.1 riastrad } 2683 1.1 riastrad 2684 1.1 riastrad s->info = info; 2685 1.1 riastrad 2686 1.1 riastrad trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va, 2687 1.1 riastrad cmd_length(s), s->buf_type, s->buf_addr_type, 2688 1.1 riastrad s->workload, info->name); 2689 1.1 riastrad 2690 1.1 riastrad if ((info->flag & F_LEN_MASK) == F_LEN_VAR_FIXED) { 2691 1.1 riastrad ret = gvt_check_valid_cmd_length(cmd_length(s), 2692 1.1 riastrad info->valid_len); 2693 1.1 riastrad if (ret) 2694 1.1 riastrad return ret; 2695 1.1 riastrad } 2696 1.1 riastrad 2697 1.1 riastrad if (info->handler) { 2698 1.1 riastrad ret = info->handler(s); 2699 1.1 riastrad if (ret < 0) { 2700 1.1 riastrad gvt_vgpu_err("%s handler error\n", info->name); 2701 1.1 riastrad return ret; 2702 1.1 riastrad } 2703 1.1 riastrad } 2704 1.1 riastrad 2705 1.1 riastrad if (!(info->flag & F_IP_ADVANCE_CUSTOM)) { 2706 1.1 riastrad ret = cmd_advance_default(s); 2707 1.1 riastrad if (ret) { 2708 1.1 riastrad gvt_vgpu_err("%s IP advance error\n", info->name); 2709 1.1 riastrad return ret; 2710 1.1 riastrad } 2711 1.1 riastrad } 2712 1.1 riastrad return 0; 2713 1.1 riastrad } 2714 1.1 riastrad 2715 1.1 riastrad static inline bool gma_out_of_range(unsigned long gma, 2716 1.1 riastrad unsigned long gma_head, unsigned int gma_tail) 2717 1.1 riastrad { 2718 1.1 riastrad if (gma_tail >= gma_head) 2719 1.1 riastrad return (gma < gma_head) || (gma > gma_tail); 2720 1.1 riastrad else 2721 1.1 riastrad return (gma > gma_tail) && (gma < gma_head); 2722 1.1 riastrad } 2723 1.1 riastrad 2724 1.1 riastrad /* Keep the consistent return type, e.g EBADRQC for unknown 2725 1.1 riastrad * cmd, EFAULT for invalid address, EPERM for nonpriv. later 2726 1.1 riastrad * works as the input of VM healthy status. 2727 1.1 riastrad */ 2728 1.1 riastrad static int command_scan(struct parser_exec_state *s, 2729 1.1 riastrad unsigned long rb_head, unsigned long rb_tail, 2730 1.1 riastrad unsigned long rb_start, unsigned long rb_len) 2731 1.1 riastrad { 2732 1.1 riastrad 2733 1.1 riastrad unsigned long gma_head, gma_tail, gma_bottom; 2734 1.1 riastrad int ret = 0; 2735 1.1 riastrad struct intel_vgpu *vgpu = s->vgpu; 2736 1.1 riastrad 2737 1.1 riastrad gma_head = rb_start + rb_head; 2738 1.1 riastrad gma_tail = rb_start + rb_tail; 2739 1.1 riastrad gma_bottom = rb_start + rb_len; 2740 1.1 riastrad 2741 1.1 riastrad while (s->ip_gma != gma_tail) { 2742 1.1 riastrad if (s->buf_type == RING_BUFFER_INSTRUCTION) { 2743 1.1 riastrad if (!(s->ip_gma >= rb_start) || 2744 1.1 riastrad !(s->ip_gma < gma_bottom)) { 2745 1.1 riastrad gvt_vgpu_err("ip_gma %lx out of ring scope." 2746 1.1 riastrad "(base:0x%lx, bottom: 0x%lx)\n", 2747 1.1 riastrad s->ip_gma, rb_start, 2748 1.1 riastrad gma_bottom); 2749 1.1 riastrad parser_exec_state_dump(s); 2750 1.1 riastrad return -EFAULT; 2751 1.1 riastrad } 2752 1.1 riastrad if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) { 2753 1.1 riastrad gvt_vgpu_err("ip_gma %lx out of range." 2754 1.1 riastrad "base 0x%lx head 0x%lx tail 0x%lx\n", 2755 1.1 riastrad s->ip_gma, rb_start, 2756 1.1 riastrad rb_head, rb_tail); 2757 1.1 riastrad parser_exec_state_dump(s); 2758 1.1 riastrad break; 2759 1.1 riastrad } 2760 1.1 riastrad } 2761 1.1 riastrad ret = cmd_parser_exec(s); 2762 1.1 riastrad if (ret) { 2763 1.1 riastrad gvt_vgpu_err("cmd parser error\n"); 2764 1.1 riastrad parser_exec_state_dump(s); 2765 1.1 riastrad break; 2766 1.1 riastrad } 2767 1.1 riastrad } 2768 1.1 riastrad 2769 1.1 riastrad return ret; 2770 1.1 riastrad } 2771 1.1 riastrad 2772 1.1 riastrad static int scan_workload(struct intel_vgpu_workload *workload) 2773 1.1 riastrad { 2774 1.1 riastrad unsigned long gma_head, gma_tail, gma_bottom; 2775 1.1 riastrad struct parser_exec_state s; 2776 1.1 riastrad int ret = 0; 2777 1.1 riastrad 2778 1.1 riastrad /* ring base is page aligned */ 2779 1.1 riastrad if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE))) 2780 1.1 riastrad return -EINVAL; 2781 1.1 riastrad 2782 1.1 riastrad gma_head = workload->rb_start + workload->rb_head; 2783 1.1 riastrad gma_tail = workload->rb_start + workload->rb_tail; 2784 1.1 riastrad gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl); 2785 1.1 riastrad 2786 1.1 riastrad s.buf_type = RING_BUFFER_INSTRUCTION; 2787 1.1 riastrad s.buf_addr_type = GTT_BUFFER; 2788 1.1 riastrad s.vgpu = workload->vgpu; 2789 1.1 riastrad s.ring_id = workload->ring_id; 2790 1.1 riastrad s.ring_start = workload->rb_start; 2791 1.1 riastrad s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl); 2792 1.1 riastrad s.ring_head = gma_head; 2793 1.1 riastrad s.ring_tail = gma_tail; 2794 1.1 riastrad s.rb_va = workload->shadow_ring_buffer_va; 2795 1.1 riastrad s.workload = workload; 2796 1.1 riastrad s.is_ctx_wa = false; 2797 1.1 riastrad 2798 1.1 riastrad if ((bypass_scan_mask & (1 << workload->ring_id)) || 2799 1.1 riastrad gma_head == gma_tail) 2800 1.1 riastrad return 0; 2801 1.1 riastrad 2802 1.1 riastrad ret = ip_gma_set(&s, gma_head); 2803 1.1 riastrad if (ret) 2804 1.1 riastrad goto out; 2805 1.1 riastrad 2806 1.1 riastrad ret = command_scan(&s, workload->rb_head, workload->rb_tail, 2807 1.1 riastrad workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl)); 2808 1.1 riastrad 2809 1.1 riastrad out: 2810 1.1 riastrad return ret; 2811 1.1 riastrad } 2812 1.1 riastrad 2813 1.1 riastrad static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2814 1.1 riastrad { 2815 1.1 riastrad 2816 1.1 riastrad unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail; 2817 1.1 riastrad struct parser_exec_state s; 2818 1.1 riastrad int ret = 0; 2819 1.1 riastrad struct intel_vgpu_workload *workload = container_of(wa_ctx, 2820 1.1 riastrad struct intel_vgpu_workload, 2821 1.1 riastrad wa_ctx); 2822 1.1 riastrad 2823 1.1 riastrad /* ring base is page aligned */ 2824 1.1 riastrad if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma, 2825 1.1 riastrad I915_GTT_PAGE_SIZE))) 2826 1.1 riastrad return -EINVAL; 2827 1.1 riastrad 2828 1.1 riastrad ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(u32); 2829 1.1 riastrad ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES, 2830 1.1 riastrad PAGE_SIZE); 2831 1.1 riastrad gma_head = wa_ctx->indirect_ctx.guest_gma; 2832 1.1 riastrad gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail; 2833 1.1 riastrad gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size; 2834 1.1 riastrad 2835 1.1 riastrad s.buf_type = RING_BUFFER_INSTRUCTION; 2836 1.1 riastrad s.buf_addr_type = GTT_BUFFER; 2837 1.1 riastrad s.vgpu = workload->vgpu; 2838 1.1 riastrad s.ring_id = workload->ring_id; 2839 1.1 riastrad s.ring_start = wa_ctx->indirect_ctx.guest_gma; 2840 1.1 riastrad s.ring_size = ring_size; 2841 1.1 riastrad s.ring_head = gma_head; 2842 1.1 riastrad s.ring_tail = gma_tail; 2843 1.1 riastrad s.rb_va = wa_ctx->indirect_ctx.shadow_va; 2844 1.1 riastrad s.workload = workload; 2845 1.1 riastrad s.is_ctx_wa = true; 2846 1.1 riastrad 2847 1.1 riastrad ret = ip_gma_set(&s, gma_head); 2848 1.1 riastrad if (ret) 2849 1.1 riastrad goto out; 2850 1.1 riastrad 2851 1.1 riastrad ret = command_scan(&s, 0, ring_tail, 2852 1.1 riastrad wa_ctx->indirect_ctx.guest_gma, ring_size); 2853 1.1 riastrad out: 2854 1.1 riastrad return ret; 2855 1.1 riastrad } 2856 1.1 riastrad 2857 1.1 riastrad static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload) 2858 1.1 riastrad { 2859 1.1 riastrad struct intel_vgpu *vgpu = workload->vgpu; 2860 1.1 riastrad struct intel_vgpu_submission *s = &vgpu->submission; 2861 1.1 riastrad unsigned long gma_head, gma_tail, gma_top, guest_rb_size; 2862 1.1 riastrad void *shadow_ring_buffer_va; 2863 1.1 riastrad int ring_id = workload->ring_id; 2864 1.1 riastrad int ret; 2865 1.1 riastrad 2866 1.1 riastrad guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl); 2867 1.1 riastrad 2868 1.1 riastrad /* calculate workload ring buffer size */ 2869 1.1 riastrad workload->rb_len = (workload->rb_tail + guest_rb_size - 2870 1.1 riastrad workload->rb_head) % guest_rb_size; 2871 1.1 riastrad 2872 1.1 riastrad gma_head = workload->rb_start + workload->rb_head; 2873 1.1 riastrad gma_tail = workload->rb_start + workload->rb_tail; 2874 1.1 riastrad gma_top = workload->rb_start + guest_rb_size; 2875 1.1 riastrad 2876 1.1 riastrad if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) { 2877 1.1 riastrad void *p; 2878 1.1 riastrad 2879 1.1 riastrad /* realloc the new ring buffer if needed */ 2880 1.1 riastrad p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len, 2881 1.1 riastrad GFP_KERNEL); 2882 1.1 riastrad if (!p) { 2883 1.1 riastrad gvt_vgpu_err("fail to re-alloc ring scan buffer\n"); 2884 1.1 riastrad return -ENOMEM; 2885 1.1 riastrad } 2886 1.1 riastrad s->ring_scan_buffer[ring_id] = p; 2887 1.1 riastrad s->ring_scan_buffer_size[ring_id] = workload->rb_len; 2888 1.1 riastrad } 2889 1.1 riastrad 2890 1.1 riastrad shadow_ring_buffer_va = s->ring_scan_buffer[ring_id]; 2891 1.1 riastrad 2892 1.1 riastrad /* get shadow ring buffer va */ 2893 1.1 riastrad workload->shadow_ring_buffer_va = shadow_ring_buffer_va; 2894 1.1 riastrad 2895 1.1 riastrad /* head > tail --> copy head <-> top */ 2896 1.1 riastrad if (gma_head > gma_tail) { 2897 1.1 riastrad ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, 2898 1.1 riastrad gma_head, gma_top, shadow_ring_buffer_va); 2899 1.1 riastrad if (ret < 0) { 2900 1.1 riastrad gvt_vgpu_err("fail to copy guest ring buffer\n"); 2901 1.1 riastrad return ret; 2902 1.1 riastrad } 2903 1.1 riastrad shadow_ring_buffer_va += ret; 2904 1.1 riastrad gma_head = workload->rb_start; 2905 1.1 riastrad } 2906 1.1 riastrad 2907 1.1 riastrad /* copy head or start <-> tail */ 2908 1.1 riastrad ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail, 2909 1.1 riastrad shadow_ring_buffer_va); 2910 1.1 riastrad if (ret < 0) { 2911 1.1 riastrad gvt_vgpu_err("fail to copy guest ring buffer\n"); 2912 1.1 riastrad return ret; 2913 1.1 riastrad } 2914 1.1 riastrad return 0; 2915 1.1 riastrad } 2916 1.1 riastrad 2917 1.1 riastrad int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload) 2918 1.1 riastrad { 2919 1.1 riastrad int ret; 2920 1.1 riastrad struct intel_vgpu *vgpu = workload->vgpu; 2921 1.1 riastrad 2922 1.1 riastrad ret = shadow_workload_ring_buffer(workload); 2923 1.1 riastrad if (ret) { 2924 1.1 riastrad gvt_vgpu_err("fail to shadow workload ring_buffer\n"); 2925 1.1 riastrad return ret; 2926 1.1 riastrad } 2927 1.1 riastrad 2928 1.1 riastrad ret = scan_workload(workload); 2929 1.1 riastrad if (ret) { 2930 1.1 riastrad gvt_vgpu_err("scan workload error\n"); 2931 1.1 riastrad return ret; 2932 1.1 riastrad } 2933 1.1 riastrad return 0; 2934 1.1 riastrad } 2935 1.1 riastrad 2936 1.1 riastrad static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2937 1.1 riastrad { 2938 1.1 riastrad int ctx_size = wa_ctx->indirect_ctx.size; 2939 1.1 riastrad unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma; 2940 1.1 riastrad struct intel_vgpu_workload *workload = container_of(wa_ctx, 2941 1.1 riastrad struct intel_vgpu_workload, 2942 1.1 riastrad wa_ctx); 2943 1.1 riastrad struct intel_vgpu *vgpu = workload->vgpu; 2944 1.1 riastrad struct drm_i915_gem_object *obj; 2945 1.1 riastrad int ret = 0; 2946 1.1 riastrad void *map; 2947 1.1 riastrad 2948 1.1 riastrad obj = i915_gem_object_create_shmem(workload->vgpu->gvt->dev_priv, 2949 1.1 riastrad roundup(ctx_size + CACHELINE_BYTES, 2950 1.1 riastrad PAGE_SIZE)); 2951 1.1 riastrad if (IS_ERR(obj)) 2952 1.1 riastrad return PTR_ERR(obj); 2953 1.1 riastrad 2954 1.1 riastrad /* get the va of the shadow batch buffer */ 2955 1.1 riastrad map = i915_gem_object_pin_map(obj, I915_MAP_WB); 2956 1.1 riastrad if (IS_ERR(map)) { 2957 1.1 riastrad gvt_vgpu_err("failed to vmap shadow indirect ctx\n"); 2958 1.1 riastrad ret = PTR_ERR(map); 2959 1.1 riastrad goto put_obj; 2960 1.1 riastrad } 2961 1.1 riastrad 2962 1.1 riastrad i915_gem_object_lock(obj); 2963 1.1 riastrad ret = i915_gem_object_set_to_cpu_domain(obj, false); 2964 1.1 riastrad i915_gem_object_unlock(obj); 2965 1.1 riastrad if (ret) { 2966 1.1 riastrad gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n"); 2967 1.1 riastrad goto unmap_src; 2968 1.1 riastrad } 2969 1.1 riastrad 2970 1.1 riastrad ret = copy_gma_to_hva(workload->vgpu, 2971 1.1 riastrad workload->vgpu->gtt.ggtt_mm, 2972 1.1 riastrad guest_gma, guest_gma + ctx_size, 2973 1.1 riastrad map); 2974 1.1 riastrad if (ret < 0) { 2975 1.1 riastrad gvt_vgpu_err("fail to copy guest indirect ctx\n"); 2976 1.1 riastrad goto unmap_src; 2977 1.1 riastrad } 2978 1.1 riastrad 2979 1.1 riastrad wa_ctx->indirect_ctx.obj = obj; 2980 1.1 riastrad wa_ctx->indirect_ctx.shadow_va = map; 2981 1.1 riastrad return 0; 2982 1.1 riastrad 2983 1.1 riastrad unmap_src: 2984 1.1 riastrad i915_gem_object_unpin_map(obj); 2985 1.1 riastrad put_obj: 2986 1.1 riastrad i915_gem_object_put(obj); 2987 1.1 riastrad return ret; 2988 1.1 riastrad } 2989 1.1 riastrad 2990 1.1 riastrad static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx) 2991 1.1 riastrad { 2992 1.1 riastrad u32 per_ctx_start[CACHELINE_DWORDS] = {0}; 2993 1.1 riastrad unsigned char *bb_start_sva; 2994 1.1 riastrad 2995 1.1 riastrad if (!wa_ctx->per_ctx.valid) 2996 1.1 riastrad return 0; 2997 1.1 riastrad 2998 1.1 riastrad per_ctx_start[0] = 0x18800001; 2999 1.1 riastrad per_ctx_start[1] = wa_ctx->per_ctx.guest_gma; 3000 1.1 riastrad 3001 1.1 riastrad bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va + 3002 1.1 riastrad wa_ctx->indirect_ctx.size; 3003 1.1 riastrad 3004 1.1 riastrad memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES); 3005 1.1 riastrad 3006 1.1 riastrad return 0; 3007 1.1 riastrad } 3008 1.1 riastrad 3009 1.1 riastrad int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx) 3010 1.1 riastrad { 3011 1.1 riastrad int ret; 3012 1.1 riastrad struct intel_vgpu_workload *workload = container_of(wa_ctx, 3013 1.1 riastrad struct intel_vgpu_workload, 3014 1.1 riastrad wa_ctx); 3015 1.1 riastrad struct intel_vgpu *vgpu = workload->vgpu; 3016 1.1 riastrad 3017 1.1 riastrad if (wa_ctx->indirect_ctx.size == 0) 3018 1.1 riastrad return 0; 3019 1.1 riastrad 3020 1.1 riastrad ret = shadow_indirect_ctx(wa_ctx); 3021 1.1 riastrad if (ret) { 3022 1.1 riastrad gvt_vgpu_err("fail to shadow indirect ctx\n"); 3023 1.1 riastrad return ret; 3024 1.1 riastrad } 3025 1.1 riastrad 3026 1.1 riastrad combine_wa_ctx(wa_ctx); 3027 1.1 riastrad 3028 1.1 riastrad ret = scan_wa_ctx(wa_ctx); 3029 1.1 riastrad if (ret) { 3030 1.1 riastrad gvt_vgpu_err("scan wa ctx error\n"); 3031 1.1 riastrad return ret; 3032 1.1 riastrad } 3033 1.1 riastrad 3034 1.1 riastrad return 0; 3035 1.1 riastrad } 3036 1.1 riastrad 3037 1.1 riastrad static const struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt, 3038 1.1 riastrad unsigned int opcode, unsigned long rings) 3039 1.1 riastrad { 3040 1.1 riastrad const struct cmd_info *info = NULL; 3041 1.1 riastrad unsigned int ring; 3042 1.1 riastrad 3043 1.1 riastrad for_each_set_bit(ring, &rings, I915_NUM_ENGINES) { 3044 1.1 riastrad info = find_cmd_entry(gvt, opcode, ring); 3045 1.1 riastrad if (info) 3046 1.1 riastrad break; 3047 1.1 riastrad } 3048 1.1 riastrad return info; 3049 1.1 riastrad } 3050 1.1 riastrad 3051 1.1 riastrad static int init_cmd_table(struct intel_gvt *gvt) 3052 1.1 riastrad { 3053 1.1 riastrad int i; 3054 1.1 riastrad struct cmd_entry *e; 3055 1.1 riastrad const struct cmd_info *info; 3056 1.1 riastrad unsigned int gen_type; 3057 1.1 riastrad 3058 1.1 riastrad gen_type = intel_gvt_get_device_type(gvt); 3059 1.1 riastrad 3060 1.1 riastrad for (i = 0; i < ARRAY_SIZE(cmd_info); i++) { 3061 1.1 riastrad if (!(cmd_info[i].devices & gen_type)) 3062 1.1 riastrad continue; 3063 1.1 riastrad 3064 1.1 riastrad e = kzalloc(sizeof(*e), GFP_KERNEL); 3065 1.1 riastrad if (!e) 3066 1.1 riastrad return -ENOMEM; 3067 1.1 riastrad 3068 1.1 riastrad e->info = &cmd_info[i]; 3069 1.1 riastrad info = find_cmd_entry_any_ring(gvt, 3070 1.1 riastrad e->info->opcode, e->info->rings); 3071 1.1 riastrad if (info) { 3072 1.1 riastrad gvt_err("%s %s duplicated\n", e->info->name, 3073 1.1 riastrad info->name); 3074 1.1 riastrad kfree(e); 3075 1.1 riastrad return -EEXIST; 3076 1.1 riastrad } 3077 1.1 riastrad if (cmd_info[i].opcode == OP_MI_NOOP) 3078 1.1 riastrad mi_noop_index = i; 3079 1.1 riastrad 3080 1.1 riastrad INIT_HLIST_NODE(&e->hlist); 3081 1.1 riastrad add_cmd_entry(gvt, e); 3082 1.1 riastrad gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n", 3083 1.1 riastrad e->info->name, e->info->opcode, e->info->flag, 3084 1.1 riastrad e->info->devices, e->info->rings); 3085 1.1 riastrad } 3086 1.1 riastrad return 0; 3087 1.1 riastrad } 3088 1.1 riastrad 3089 1.1 riastrad static void clean_cmd_table(struct intel_gvt *gvt) 3090 1.1 riastrad { 3091 1.1 riastrad struct hlist_node *tmp; 3092 1.1 riastrad struct cmd_entry *e; 3093 1.1 riastrad int i; 3094 1.1 riastrad 3095 1.1 riastrad hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist) 3096 1.1 riastrad kfree(e); 3097 1.1 riastrad 3098 1.1 riastrad hash_init(gvt->cmd_table); 3099 1.1 riastrad } 3100 1.1 riastrad 3101 1.1 riastrad void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt) 3102 1.1 riastrad { 3103 1.1 riastrad clean_cmd_table(gvt); 3104 1.1 riastrad } 3105 1.1 riastrad 3106 1.1 riastrad int intel_gvt_init_cmd_parser(struct intel_gvt *gvt) 3107 1.1 riastrad { 3108 1.1 riastrad int ret; 3109 1.1 riastrad 3110 1.1 riastrad ret = init_cmd_table(gvt); 3111 1.1 riastrad if (ret) { 3112 1.1 riastrad intel_gvt_clean_cmd_parser(gvt); 3113 1.1 riastrad return ret; 3114 1.1 riastrad } 3115 1.1 riastrad return 0; 3116 1.1 riastrad } 3117