Home | History | Annotate | Line # | Download | only in gvt
      1  1.1  riastrad /*	$NetBSD: reg.h,v 1.2 2021/12/18 23:45:31 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice (including the next
     14  1.1  riastrad  * paragraph) shall be included in all copies or substantial portions of the
     15  1.1  riastrad  * Software.
     16  1.1  riastrad  *
     17  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     18  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     19  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     20  1.1  riastrad  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
     21  1.1  riastrad  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
     22  1.1  riastrad  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
     23  1.1  riastrad  * SOFTWARE.
     24  1.1  riastrad  */
     25  1.1  riastrad 
     26  1.1  riastrad #ifndef _GVT_REG_H
     27  1.1  riastrad #define _GVT_REG_H
     28  1.1  riastrad 
     29  1.1  riastrad #define INTEL_GVT_PCI_CLASS_VGA_OTHER   0x80
     30  1.1  riastrad 
     31  1.1  riastrad #define INTEL_GVT_PCI_GMCH_CONTROL	0x50
     32  1.1  riastrad #define   BDW_GMCH_GMS_SHIFT		8
     33  1.1  riastrad #define   BDW_GMCH_GMS_MASK		0xff
     34  1.1  riastrad 
     35  1.1  riastrad #define INTEL_GVT_PCI_SWSCI		0xe8
     36  1.1  riastrad #define   SWSCI_SCI_SELECT		(1 << 15)
     37  1.1  riastrad #define   SWSCI_SCI_TRIGGER		1
     38  1.1  riastrad 
     39  1.1  riastrad #define INTEL_GVT_PCI_OPREGION		0xfc
     40  1.1  riastrad 
     41  1.1  riastrad #define INTEL_GVT_OPREGION_CLID		0x1AC
     42  1.1  riastrad #define INTEL_GVT_OPREGION_SCIC		0x200
     43  1.1  riastrad #define   OPREGION_SCIC_FUNC_MASK	0x1E
     44  1.1  riastrad #define   OPREGION_SCIC_FUNC_SHIFT	1
     45  1.1  riastrad #define   OPREGION_SCIC_SUBFUNC_MASK	0xFF00
     46  1.1  riastrad #define   OPREGION_SCIC_SUBFUNC_SHIFT	8
     47  1.1  riastrad #define   OPREGION_SCIC_EXIT_MASK	0xE0
     48  1.1  riastrad #define INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA         4
     49  1.1  riastrad #define INTEL_GVT_OPREGION_SCIC_F_GETBIOSCALLBACKS    6
     50  1.1  riastrad #define INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS      0
     51  1.1  riastrad #define INTEL_GVT_OPREGION_SCIC_SF_REQEUSTEDCALLBACKS 1
     52  1.1  riastrad #define INTEL_GVT_OPREGION_PARM                   0x204
     53  1.1  riastrad 
     54  1.1  riastrad #define INTEL_GVT_OPREGION_PAGES	2
     55  1.1  riastrad #define INTEL_GVT_OPREGION_SIZE		(INTEL_GVT_OPREGION_PAGES * PAGE_SIZE)
     56  1.1  riastrad #define INTEL_GVT_OPREGION_VBT_OFFSET	0x400
     57  1.1  riastrad #define INTEL_GVT_OPREGION_VBT_SIZE	\
     58  1.1  riastrad 		(INTEL_GVT_OPREGION_SIZE - INTEL_GVT_OPREGION_VBT_OFFSET)
     59  1.1  riastrad 
     60  1.1  riastrad #define VGT_SPRSTRIDE(pipe)	_PIPE(pipe, _SPRA_STRIDE, _PLANE_STRIDE_2_B)
     61  1.1  riastrad 
     62  1.1  riastrad #define _REG_701C0(pipe, plane) (0x701c0 + pipe * 0x1000 + (plane - 1) * 0x100)
     63  1.1  riastrad #define _REG_701C4(pipe, plane) (0x701c4 + pipe * 0x1000 + (plane - 1) * 0x100)
     64  1.1  riastrad 
     65  1.1  riastrad #define SKL_FLIP_EVENT(pipe, plane) (PRIMARY_A_FLIP_DONE + (plane) * 3 + (pipe))
     66  1.1  riastrad 
     67  1.1  riastrad #define PLANE_CTL_ASYNC_FLIP		(1 << 9)
     68  1.1  riastrad #define REG50080_FLIP_TYPE_MASK	0x3
     69  1.1  riastrad #define REG50080_FLIP_TYPE_ASYNC	0x1
     70  1.1  riastrad 
     71  1.1  riastrad #define REG_50080(_pipe, _plane) ({ \
     72  1.1  riastrad 	typeof(_pipe) (p) = (_pipe); \
     73  1.1  riastrad 	typeof(_plane) (q) = (_plane); \
     74  1.1  riastrad 	(((p) == PIPE_A) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x50080)) : \
     75  1.1  riastrad 		(_MMIO(0x50090))) : \
     76  1.1  riastrad 	(((p) == PIPE_B) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x50088)) : \
     77  1.1  riastrad 		(_MMIO(0x50098))) : \
     78  1.1  riastrad 	(((p) == PIPE_C) ? (((q) == PLANE_PRIMARY) ? (_MMIO(0x5008C)) : \
     79  1.1  riastrad 		(_MMIO(0x5009C))) : \
     80  1.1  riastrad 		(_MMIO(0x50080))))); })
     81  1.1  riastrad 
     82  1.1  riastrad #define REG_50080_TO_PIPE(_reg) ({ \
     83  1.1  riastrad 	typeof(_reg) (reg) = (_reg); \
     84  1.1  riastrad 	(((reg) == 0x50080 || (reg) == 0x50090) ? (PIPE_A) : \
     85  1.1  riastrad 	(((reg) == 0x50088 || (reg) == 0x50098) ? (PIPE_B) : \
     86  1.1  riastrad 	(((reg) == 0x5008C || (reg) == 0x5009C) ? (PIPE_C) : \
     87  1.1  riastrad 	(INVALID_PIPE)))); })
     88  1.1  riastrad 
     89  1.1  riastrad #define REG_50080_TO_PLANE(_reg) ({ \
     90  1.1  riastrad 	typeof(_reg) (reg) = (_reg); \
     91  1.1  riastrad 	(((reg) == 0x50080 || (reg) == 0x50088 || (reg) == 0x5008C) ? \
     92  1.1  riastrad 		(PLANE_PRIMARY) : \
     93  1.1  riastrad 	(((reg) == 0x50090 || (reg) == 0x50098 || (reg) == 0x5009C) ? \
     94  1.1  riastrad 		(PLANE_SPRITE0) : (I915_MAX_PLANES))); })
     95  1.1  riastrad 
     96  1.1  riastrad #define GFX_MODE_BIT_SET_IN_MASK(val, bit) \
     97  1.1  riastrad 		((((bit) & 0xffff0000) == 0) && !!((val) & (((bit) << 16))))
     98  1.1  riastrad 
     99  1.1  riastrad #define FORCEWAKE_RENDER_GEN9_REG 0xa278
    100  1.1  riastrad #define FORCEWAKE_ACK_RENDER_GEN9_REG 0x0D84
    101  1.1  riastrad #define FORCEWAKE_BLITTER_GEN9_REG 0xa188
    102  1.1  riastrad #define FORCEWAKE_ACK_BLITTER_GEN9_REG 0x130044
    103  1.1  riastrad #define FORCEWAKE_MEDIA_GEN9_REG 0xa270
    104  1.1  riastrad #define FORCEWAKE_ACK_MEDIA_GEN9_REG 0x0D88
    105  1.1  riastrad #define FORCEWAKE_ACK_HSW_REG 0x130044
    106  1.1  riastrad 
    107  1.1  riastrad #define RB_HEAD_WRAP_CNT_MAX	((1 << 11) - 1)
    108  1.1  riastrad #define RB_HEAD_WRAP_CNT_OFF	21
    109  1.1  riastrad #define RB_HEAD_OFF_MASK	((1U << 21) - (1U << 2))
    110  1.1  riastrad #define RB_TAIL_OFF_MASK	((1U << 21) - (1U << 3))
    111  1.1  riastrad #define RB_TAIL_SIZE_MASK	((1U << 21) - (1U << 12))
    112  1.1  riastrad #define _RING_CTL_BUF_SIZE(ctl) (((ctl) & RB_TAIL_SIZE_MASK) + \
    113  1.1  riastrad 		I915_GTT_PAGE_SIZE)
    114  1.1  riastrad 
    115  1.1  riastrad #define PCH_GPIO_BASE	_MMIO(0xc5010)
    116  1.1  riastrad 
    117  1.1  riastrad #define PCH_GMBUS0	_MMIO(0xc5100)
    118  1.1  riastrad #define PCH_GMBUS1	_MMIO(0xc5104)
    119  1.1  riastrad #define PCH_GMBUS2	_MMIO(0xc5108)
    120  1.1  riastrad #define PCH_GMBUS3	_MMIO(0xc510c)
    121  1.1  riastrad #define PCH_GMBUS4	_MMIO(0xc5110)
    122  1.1  riastrad #define PCH_GMBUS5	_MMIO(0xc5120)
    123  1.1  riastrad 
    124  1.1  riastrad #define TRVATTL3PTRDW(i)	_MMIO(0x4de0 + (i) * 4)
    125  1.1  riastrad #define TRNULLDETCT		_MMIO(0x4de8)
    126  1.1  riastrad #define TRINVTILEDETCT		_MMIO(0x4dec)
    127  1.1  riastrad #define TRVADR			_MMIO(0x4df0)
    128  1.1  riastrad #define TRTTE			_MMIO(0x4df4)
    129  1.1  riastrad #define RING_EXCC(base)		_MMIO((base) + 0x28)
    130  1.1  riastrad #define RING_GFX_MODE(base)	_MMIO((base) + 0x29c)
    131  1.1  riastrad #define VF_GUARDBAND		_MMIO(0x83a4)
    132  1.1  riastrad 
    133  1.1  riastrad #endif
    134