Home | History | Annotate | Line # | Download | only in i915
      1  1.19  riastrad /*	$NetBSD: i915_reg.h,v 1.19 2021/12/19 12:24:36 riastradh Exp $	*/
      2   1.3  riastrad 
      3   1.1  riastrad /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
      4   1.1  riastrad  * All Rights Reserved.
      5   1.1  riastrad  *
      6   1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7   1.1  riastrad  * copy of this software and associated documentation files (the
      8   1.1  riastrad  * "Software"), to deal in the Software without restriction, including
      9   1.1  riastrad  * without limitation the rights to use, copy, modify, merge, publish,
     10   1.1  riastrad  * distribute, sub license, and/or sell copies of the Software, and to
     11   1.1  riastrad  * permit persons to whom the Software is furnished to do so, subject to
     12   1.1  riastrad  * the following conditions:
     13   1.1  riastrad  *
     14   1.1  riastrad  * The above copyright notice and this permission notice (including the
     15   1.1  riastrad  * next paragraph) shall be included in all copies or substantial portions
     16   1.1  riastrad  * of the Software.
     17   1.1  riastrad  *
     18   1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
     19   1.1  riastrad  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
     20   1.1  riastrad  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
     21   1.1  riastrad  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
     22   1.1  riastrad  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
     23   1.1  riastrad  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
     24   1.1  riastrad  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
     25   1.1  riastrad  */
     26   1.1  riastrad 
     27   1.1  riastrad #ifndef _I915_REG_H_
     28   1.1  riastrad #define _I915_REG_H_
     29   1.1  riastrad 
     30  1.15  riastrad #include <linux/bitfield.h>
     31  1.15  riastrad #include <linux/bits.h>
     32  1.18  riastrad #include <linux/types.h>
     33   1.3  riastrad 
     34  1.15  riastrad /**
     35  1.15  riastrad  * DOC: The i915 register macro definition style guide
     36  1.15  riastrad  *
     37  1.15  riastrad  * Follow the style described here for new macros, and while changing existing
     38  1.15  riastrad  * macros. Do **not** mass change existing definitions just to update the style.
     39  1.15  riastrad  *
     40  1.15  riastrad  * Layout
     41  1.15  riastrad  * ~~~~~~
     42  1.15  riastrad  *
     43  1.15  riastrad  * Keep helper macros near the top. For example, _PIPE() and friends.
     44  1.15  riastrad  *
     45  1.15  riastrad  * Prefix macros that generally should not be used outside of this file with
     46  1.15  riastrad  * underscore '_'. For example, _PIPE() and friends, single instances of
     47  1.15  riastrad  * registers that are defined solely for the use by function-like macros.
     48  1.15  riastrad  *
     49  1.15  riastrad  * Avoid using the underscore prefixed macros outside of this file. There are
     50  1.15  riastrad  * exceptions, but keep them to a minimum.
     51  1.15  riastrad  *
     52  1.15  riastrad  * There are two basic types of register definitions: Single registers and
     53  1.15  riastrad  * register groups. Register groups are registers which have two or more
     54  1.15  riastrad  * instances, for example one per pipe, port, transcoder, etc. Register groups
     55  1.15  riastrad  * should be defined using function-like macros.
     56  1.15  riastrad  *
     57  1.15  riastrad  * For single registers, define the register offset first, followed by register
     58  1.15  riastrad  * contents.
     59  1.15  riastrad  *
     60  1.15  riastrad  * For register groups, define the register instance offsets first, prefixed
     61  1.15  riastrad  * with underscore, followed by a function-like macro choosing the right
     62  1.15  riastrad  * instance based on the parameter, followed by register contents.
     63  1.15  riastrad  *
     64  1.15  riastrad  * Define the register contents (i.e. bit and bit field macros) from most
     65  1.15  riastrad  * significant to least significant bit. Indent the register content macros
     66  1.15  riastrad  * using two extra spaces between ``#define`` and the macro name.
     67  1.15  riastrad  *
     68  1.15  riastrad  * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
     69  1.15  riastrad  * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
     70  1.15  riastrad  * shifted in place, so they can be directly OR'd together. For convenience,
     71  1.15  riastrad  * function-like macros may be used to define bit fields, but do note that the
     72  1.15  riastrad  * macros may be needed to read as well as write the register contents.
     73  1.15  riastrad  *
     74  1.15  riastrad  * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
     75  1.15  riastrad  *
     76  1.15  riastrad  * Group the register and its contents together without blank lines, separate
     77  1.15  riastrad  * from other registers and their contents with one blank line.
     78  1.15  riastrad  *
     79  1.15  riastrad  * Indent macro values from macro names using TABs. Align values vertically. Use
     80  1.15  riastrad  * braces in macro values as needed to avoid unintended precedence after macro
     81  1.15  riastrad  * substitution. Use spaces in macro values according to kernel coding
     82  1.15  riastrad  * style. Use lower case in hexadecimal values.
     83  1.15  riastrad  *
     84  1.15  riastrad  * Naming
     85  1.15  riastrad  * ~~~~~~
     86  1.15  riastrad  *
     87  1.15  riastrad  * Try to name registers according to the specs. If the register name changes in
     88  1.15  riastrad  * the specs from platform to another, stick to the original name.
     89  1.15  riastrad  *
     90  1.15  riastrad  * Try to re-use existing register macro definitions. Only add new macros for
     91  1.15  riastrad  * new register offsets, or when the register contents have changed enough to
     92  1.15  riastrad  * warrant a full redefinition.
     93  1.15  riastrad  *
     94  1.15  riastrad  * When a register macro changes for a new platform, prefix the new macro using
     95  1.15  riastrad  * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
     96  1.15  riastrad  * prefix signifies the start platform/generation using the register.
     97  1.15  riastrad  *
     98  1.15  riastrad  * When a bit (field) macro changes or gets added for a new platform, while
     99  1.15  riastrad  * retaining the existing register macro, add a platform acronym or generation
    100  1.15  riastrad  * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
    101  1.15  riastrad  *
    102  1.15  riastrad  * Examples
    103  1.15  riastrad  * ~~~~~~~~
    104  1.15  riastrad  *
    105  1.15  riastrad  * (Note that the values in the example are indented using spaces instead of
    106  1.15  riastrad  * TABs to avoid misalignment in generated documentation. Use TABs in the
    107  1.15  riastrad  * definitions.)::
    108  1.15  riastrad  *
    109  1.15  riastrad  *  #define _FOO_A                      0xf000
    110  1.15  riastrad  *  #define _FOO_B                      0xf001
    111  1.15  riastrad  *  #define FOO(pipe)                   _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
    112  1.15  riastrad  *  #define   FOO_ENABLE                REG_BIT(31)
    113  1.15  riastrad  *  #define   FOO_MODE_MASK             REG_GENMASK(19, 16)
    114  1.15  riastrad  *  #define   FOO_MODE_BAR              REG_FIELD_PREP(FOO_MODE_MASK, 0)
    115  1.15  riastrad  *  #define   FOO_MODE_BAZ              REG_FIELD_PREP(FOO_MODE_MASK, 1)
    116  1.15  riastrad  *  #define   FOO_MODE_QUX_SNB          REG_FIELD_PREP(FOO_MODE_MASK, 2)
    117  1.15  riastrad  *
    118  1.15  riastrad  *  #define BAR                         _MMIO(0xb000)
    119  1.15  riastrad  *  #define GEN8_BAR                    _MMIO(0xb888)
    120  1.15  riastrad  */
    121  1.15  riastrad 
    122  1.15  riastrad /**
    123  1.15  riastrad  * REG_BIT() - Prepare a u32 bit value
    124  1.15  riastrad  * @__n: 0-based bit number
    125  1.15  riastrad  *
    126  1.15  riastrad  * Local wrapper for BIT() to force u32, with compile time checks.
    127  1.15  riastrad  *
    128  1.15  riastrad  * @return: Value with bit @__n set.
    129  1.15  riastrad  */
    130  1.15  riastrad #define REG_BIT(__n)							\
    131  1.15  riastrad 	((u32)(BIT(__n) +						\
    132  1.15  riastrad 	       BUILD_BUG_ON_ZERO(__is_constexpr(__n) &&		\
    133  1.15  riastrad 				 ((__n) < 0 || (__n) > 31))))
    134  1.15  riastrad 
    135  1.15  riastrad /**
    136  1.15  riastrad  * REG_GENMASK() - Prepare a continuous u32 bitmask
    137  1.15  riastrad  * @__high: 0-based high bit
    138  1.15  riastrad  * @__low: 0-based low bit
    139  1.15  riastrad  *
    140  1.15  riastrad  * Local wrapper for GENMASK() to force u32, with compile time checks.
    141  1.15  riastrad  *
    142  1.15  riastrad  * @return: Continuous bitmask from @__high to @__low, inclusive.
    143  1.15  riastrad  */
    144  1.15  riastrad #define REG_GENMASK(__high, __low)					\
    145  1.15  riastrad 	((u32)(GENMASK(__high, __low) +					\
    146  1.15  riastrad 	       BUILD_BUG_ON_ZERO(__is_constexpr(__high) &&	\
    147  1.15  riastrad 				 __is_constexpr(__low) &&		\
    148  1.15  riastrad 				 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
    149  1.15  riastrad 
    150  1.15  riastrad /*
    151  1.15  riastrad  * Local integer constant expression version of is_power_of_2().
    152  1.15  riastrad  */
    153  1.15  riastrad #define IS_POWER_OF_2(__x)		((__x) && (((__x) & ((__x) - 1)) == 0))
    154  1.15  riastrad 
    155  1.15  riastrad /**
    156  1.15  riastrad  * REG_FIELD_PREP() - Prepare a u32 bitfield value
    157  1.15  riastrad  * @__mask: shifted mask defining the field's length and position
    158  1.15  riastrad  * @__val: value to put in the field
    159  1.15  riastrad  *
    160  1.15  riastrad  * Local copy of FIELD_PREP() to generate an integer constant expression, force
    161  1.15  riastrad  * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
    162  1.15  riastrad  *
    163  1.15  riastrad  * @return: @__val masked and shifted into the field defined by @__mask.
    164  1.15  riastrad  */
    165  1.15  riastrad #define REG_FIELD_PREP(__mask, __val)						\
    166  1.15  riastrad 	((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) +	\
    167  1.15  riastrad 	       BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) +		\
    168  1.15  riastrad 	       BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) +		\
    169  1.15  riastrad 	       BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
    170  1.15  riastrad 	       BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
    171  1.15  riastrad 
    172  1.15  riastrad /**
    173  1.15  riastrad  * REG_FIELD_GET() - Extract a u32 bitfield value
    174  1.15  riastrad  * @__mask: shifted mask defining the field's length and position
    175  1.15  riastrad  * @__val: value to extract the bitfield value from
    176  1.15  riastrad  *
    177  1.15  riastrad  * Local wrapper for FIELD_GET() to force u32 and for consistency with
    178  1.15  riastrad  * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
    179  1.15  riastrad  *
    180  1.15  riastrad  * @return: Masked and shifted value of the field defined by @__mask in @__val.
    181  1.15  riastrad  */
    182  1.15  riastrad #define REG_FIELD_GET(__mask, __val)	((u32)FIELD_GET(__mask, __val))
    183  1.15  riastrad 
    184  1.15  riastrad typedef struct {
    185  1.15  riastrad 	u32 reg;
    186  1.15  riastrad } i915_reg_t;
    187  1.15  riastrad 
    188  1.15  riastrad #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
    189  1.15  riastrad 
    190  1.15  riastrad #define INVALID_MMIO_REG _MMIO(0)
    191  1.15  riastrad 
    192  1.15  riastrad static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
    193  1.15  riastrad {
    194  1.15  riastrad 	return reg.reg;
    195  1.15  riastrad }
    196  1.15  riastrad 
    197  1.15  riastrad static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
    198  1.15  riastrad {
    199  1.15  riastrad 	return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
    200  1.15  riastrad }
    201  1.15  riastrad 
    202  1.15  riastrad static inline bool i915_mmio_reg_valid(i915_reg_t reg)
    203  1.15  riastrad {
    204  1.15  riastrad 	return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
    205  1.15  riastrad }
    206  1.15  riastrad 
    207  1.15  riastrad #define VLV_DISPLAY_BASE		0x180000
    208  1.15  riastrad #define VLV_MIPI_BASE			VLV_DISPLAY_BASE
    209  1.15  riastrad #define BXT_MIPI_BASE			0x60000
    210  1.15  riastrad 
    211  1.15  riastrad #define DISPLAY_MMIO_BASE(dev_priv)	(INTEL_INFO(dev_priv)->display_mmio_offset)
    212  1.15  riastrad 
    213  1.15  riastrad /*
    214  1.15  riastrad  * Given the first two numbers __a and __b of arbitrarily many evenly spaced
    215  1.15  riastrad  * numbers, pick the 0-based __index'th value.
    216  1.15  riastrad  *
    217  1.15  riastrad  * Always prefer this over _PICK() if the numbers are evenly spaced.
    218  1.15  riastrad  */
    219  1.15  riastrad #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
    220  1.15  riastrad 
    221  1.15  riastrad /*
    222  1.15  riastrad  * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
    223  1.15  riastrad  *
    224  1.15  riastrad  * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
    225  1.15  riastrad  */
    226  1.15  riastrad #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
    227  1.15  riastrad 
    228  1.15  riastrad /*
    229  1.15  riastrad  * Named helper wrappers around _PICK_EVEN() and _PICK().
    230  1.15  riastrad  */
    231  1.15  riastrad #define _PIPE(pipe, a, b)		_PICK_EVEN(pipe, a, b)
    232  1.15  riastrad #define _PLANE(plane, a, b)		_PICK_EVEN(plane, a, b)
    233  1.15  riastrad #define _TRANS(tran, a, b)		_PICK_EVEN(tran, a, b)
    234  1.15  riastrad #define _PORT(port, a, b)		_PICK_EVEN(port, a, b)
    235  1.15  riastrad #define _PLL(pll, a, b)			_PICK_EVEN(pll, a, b)
    236  1.15  riastrad 
    237  1.15  riastrad #define _MMIO_PIPE(pipe, a, b)		_MMIO(_PIPE(pipe, a, b))
    238  1.15  riastrad #define _MMIO_PLANE(plane, a, b)	_MMIO(_PLANE(plane, a, b))
    239  1.15  riastrad #define _MMIO_TRANS(tran, a, b)		_MMIO(_TRANS(tran, a, b))
    240  1.15  riastrad #define _MMIO_PORT(port, a, b)		_MMIO(_PORT(port, a, b))
    241  1.15  riastrad #define _MMIO_PLL(pll, a, b)		_MMIO(_PLL(pll, a, b))
    242  1.15  riastrad 
    243  1.15  riastrad #define _PHY3(phy, ...)			_PICK(phy, __VA_ARGS__)
    244  1.15  riastrad 
    245  1.15  riastrad #define _MMIO_PIPE3(pipe, a, b, c)	_MMIO(_PICK(pipe, a, b, c))
    246  1.15  riastrad #define _MMIO_PORT3(pipe, a, b, c)	_MMIO(_PICK(pipe, a, b, c))
    247  1.15  riastrad #define _MMIO_PHY3(phy, a, b, c)	_MMIO(_PHY3(phy, a, b, c))
    248  1.15  riastrad #define _MMIO_PLL3(pll, a, b, c)	_MMIO(_PICK(pll, a, b, c))
    249  1.15  riastrad 
    250  1.15  riastrad /*
    251  1.15  riastrad  * Device info offset array based helpers for groups of registers with unevenly
    252  1.15  riastrad  * spaced base offsets.
    253  1.15  riastrad  */
    254  1.15  riastrad #define _MMIO_PIPE2(pipe, reg)		_MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
    255  1.15  riastrad 					      INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
    256  1.15  riastrad 					      DISPLAY_MMIO_BASE(dev_priv))
    257  1.15  riastrad #define _TRANS2(tran, reg)		(INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
    258  1.15  riastrad 					 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
    259  1.15  riastrad 					 DISPLAY_MMIO_BASE(dev_priv))
    260  1.15  riastrad #define _MMIO_TRANS2(tran, reg)		_MMIO(_TRANS2(tran, reg))
    261  1.15  riastrad #define _CURSOR2(pipe, reg)		_MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
    262  1.15  riastrad 					      INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
    263  1.15  riastrad 					      DISPLAY_MMIO_BASE(dev_priv))
    264  1.15  riastrad 
    265  1.15  riastrad #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
    266   1.3  riastrad #define _MASKED_FIELD(mask, value) ({					   \
    267   1.4  riastrad 	if (__builtin_constant_p(mask)) {				   \
    268   1.3  riastrad 		BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
    269   1.4  riastrad 	}								   \
    270   1.4  riastrad 	if (__builtin_constant_p(value)) {				   \
    271   1.3  riastrad 		BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
    272   1.4  riastrad 	}								   \
    273   1.4  riastrad 	if (__builtin_constant_p(mask) && __builtin_constant_p(value)) {   \
    274   1.3  riastrad 		BUILD_BUG_ON_MSG((value) & ~(mask),			   \
    275   1.3  riastrad 				 "Incorrect value for mask");		   \
    276  1.17  riastrad 	}								   \
    277  1.15  riastrad 	__MASKED_FIELD(mask, value); })
    278   1.3  riastrad #define _MASKED_BIT_ENABLE(a)	({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
    279   1.3  riastrad #define _MASKED_BIT_DISABLE(a)	(_MASKED_FIELD((a), 0))
    280   1.1  riastrad 
    281  1.15  riastrad /* PCI config space */
    282  1.15  riastrad 
    283  1.15  riastrad #define MCHBAR_I915 0x44
    284  1.15  riastrad #define MCHBAR_I965 0x48
    285  1.15  riastrad #define MCHBAR_SIZE (4 * 4096)
    286   1.1  riastrad 
    287  1.15  riastrad #define DEVEN 0x54
    288  1.15  riastrad #define   DEVEN_MCHBAR_EN (1 << 28)
    289   1.1  riastrad 
    290  1.15  riastrad /* BSM in include/drm/i915_drm.h */
    291   1.1  riastrad 
    292   1.3  riastrad #define HPLLCC	0xc0 /* 85x only */
    293   1.3  riastrad #define   GC_CLOCK_CONTROL_MASK		(0x7 << 0)
    294   1.1  riastrad #define   GC_CLOCK_133_200		(0 << 0)
    295   1.1  riastrad #define   GC_CLOCK_100_200		(1 << 0)
    296   1.1  riastrad #define   GC_CLOCK_100_133		(2 << 0)
    297   1.3  riastrad #define   GC_CLOCK_133_266		(3 << 0)
    298   1.3  riastrad #define   GC_CLOCK_133_200_2		(4 << 0)
    299   1.3  riastrad #define   GC_CLOCK_133_266_2		(5 << 0)
    300   1.3  riastrad #define   GC_CLOCK_166_266		(6 << 0)
    301   1.3  riastrad #define   GC_CLOCK_166_250		(7 << 0)
    302   1.3  riastrad 
    303  1.15  riastrad #define I915_GDRST 0xc0 /* PCI config register */
    304  1.15  riastrad #define   GRDOM_FULL		(0 << 2)
    305  1.15  riastrad #define   GRDOM_RENDER		(1 << 2)
    306  1.15  riastrad #define   GRDOM_MEDIA		(3 << 2)
    307  1.15  riastrad #define   GRDOM_MASK		(3 << 2)
    308  1.15  riastrad #define   GRDOM_RESET_STATUS	(1 << 1)
    309  1.15  riastrad #define   GRDOM_RESET_ENABLE	(1 << 0)
    310  1.15  riastrad 
    311  1.15  riastrad /* BSpec only has register offset, PCI device and bit found empirically */
    312  1.15  riastrad #define I830_CLOCK_GATE	0xc8 /* device 0 */
    313  1.15  riastrad #define   I830_L2_CACHE_CLOCK_GATE_DISABLE	(1 << 2)
    314  1.15  riastrad 
    315  1.15  riastrad #define GCDGMBUS 0xcc
    316  1.15  riastrad 
    317   1.1  riastrad #define GCFGC2	0xda
    318   1.1  riastrad #define GCFGC	0xf0 /* 915+ only */
    319   1.1  riastrad #define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
    320   1.1  riastrad #define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
    321  1.15  riastrad #define   GC_DISPLAY_CLOCK_333_320_MHZ	(4 << 4)
    322   1.2     kamil #define   GC_DISPLAY_CLOCK_267_MHZ_PNV	(0 << 4)
    323   1.2     kamil #define   GC_DISPLAY_CLOCK_333_MHZ_PNV	(1 << 4)
    324   1.2     kamil #define   GC_DISPLAY_CLOCK_444_MHZ_PNV	(2 << 4)
    325   1.2     kamil #define   GC_DISPLAY_CLOCK_200_MHZ_PNV	(5 << 4)
    326   1.2     kamil #define   GC_DISPLAY_CLOCK_133_MHZ_PNV	(6 << 4)
    327   1.2     kamil #define   GC_DISPLAY_CLOCK_167_MHZ_PNV	(7 << 4)
    328   1.1  riastrad #define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
    329   1.1  riastrad #define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
    330   1.1  riastrad #define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
    331   1.1  riastrad #define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
    332   1.1  riastrad #define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
    333   1.1  riastrad #define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
    334   1.1  riastrad #define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
    335   1.1  riastrad #define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
    336   1.1  riastrad #define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
    337   1.1  riastrad #define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
    338   1.1  riastrad #define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
    339   1.1  riastrad #define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
    340   1.1  riastrad #define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
    341   1.1  riastrad #define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
    342   1.1  riastrad #define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
    343   1.1  riastrad #define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
    344   1.1  riastrad #define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
    345   1.1  riastrad #define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
    346   1.1  riastrad #define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
    347   1.1  riastrad #define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
    348  1.15  riastrad 
    349  1.15  riastrad #define ASLE	0xe4
    350  1.15  riastrad #define ASLS	0xfc
    351  1.15  riastrad 
    352  1.15  riastrad #define SWSCI	0xe8
    353  1.15  riastrad #define   SWSCI_SCISEL	(1 << 15)
    354  1.15  riastrad #define   SWSCI_GSSCIE	(1 << 0)
    355  1.15  riastrad 
    356  1.15  riastrad #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
    357   1.2     kamil 
    358   1.1  riastrad 
    359  1.15  riastrad #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
    360  1.15  riastrad #define  ILK_GRDOM_FULL		(0 << 1)
    361  1.15  riastrad #define  ILK_GRDOM_RENDER	(1 << 1)
    362  1.15  riastrad #define  ILK_GRDOM_MEDIA	(3 << 1)
    363  1.15  riastrad #define  ILK_GRDOM_MASK		(3 << 1)
    364  1.15  riastrad #define  ILK_GRDOM_RESET_ENABLE (1 << 0)
    365   1.3  riastrad 
    366  1.15  riastrad #define GEN6_MBCUNIT_SNPCR	_MMIO(0x900c) /* for LLC config */
    367   1.1  riastrad #define   GEN6_MBC_SNPCR_SHIFT	21
    368  1.15  riastrad #define   GEN6_MBC_SNPCR_MASK	(3 << 21)
    369  1.15  riastrad #define   GEN6_MBC_SNPCR_MAX	(0 << 21)
    370  1.15  riastrad #define   GEN6_MBC_SNPCR_MED	(1 << 21)
    371  1.15  riastrad #define   GEN6_MBC_SNPCR_LOW	(2 << 21)
    372  1.15  riastrad #define   GEN6_MBC_SNPCR_MIN	(3 << 21) /* only 1/16th of the cache is shared */
    373   1.1  riastrad 
    374  1.15  riastrad #define VLV_G3DCTL		_MMIO(0x9024)
    375  1.15  riastrad #define VLV_GSCKGCTL		_MMIO(0x9028)
    376   1.3  riastrad 
    377  1.15  riastrad #define GEN6_MBCTL		_MMIO(0x0907c)
    378   1.1  riastrad #define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
    379   1.1  riastrad #define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
    380   1.1  riastrad #define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
    381   1.1  riastrad #define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
    382   1.1  riastrad #define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
    383   1.1  riastrad 
    384  1.15  riastrad #define GEN6_GDRST	_MMIO(0x941c)
    385   1.1  riastrad #define  GEN6_GRDOM_FULL		(1 << 0)
    386   1.1  riastrad #define  GEN6_GRDOM_RENDER		(1 << 1)
    387   1.1  riastrad #define  GEN6_GRDOM_MEDIA		(1 << 2)
    388   1.1  riastrad #define  GEN6_GRDOM_BLT			(1 << 3)
    389  1.15  riastrad #define  GEN6_GRDOM_VECS		(1 << 4)
    390  1.15  riastrad #define  GEN9_GRDOM_GUC			(1 << 5)
    391  1.15  riastrad #define  GEN8_GRDOM_MEDIA2		(1 << 7)
    392  1.15  riastrad /* GEN11 changed all bit defs except for FULL & RENDER */
    393  1.15  riastrad #define  GEN11_GRDOM_FULL		GEN6_GRDOM_FULL
    394  1.15  riastrad #define  GEN11_GRDOM_RENDER		GEN6_GRDOM_RENDER
    395  1.15  riastrad #define  GEN11_GRDOM_BLT		(1 << 2)
    396  1.15  riastrad #define  GEN11_GRDOM_GUC		(1 << 3)
    397  1.15  riastrad #define  GEN11_GRDOM_MEDIA		(1 << 5)
    398  1.15  riastrad #define  GEN11_GRDOM_MEDIA2		(1 << 6)
    399  1.15  riastrad #define  GEN11_GRDOM_MEDIA3		(1 << 7)
    400  1.15  riastrad #define  GEN11_GRDOM_MEDIA4		(1 << 8)
    401  1.15  riastrad #define  GEN11_GRDOM_VECS		(1 << 13)
    402  1.15  riastrad #define  GEN11_GRDOM_VECS2		(1 << 14)
    403  1.15  riastrad #define  GEN11_GRDOM_SFC0		(1 << 17)
    404  1.15  riastrad #define  GEN11_GRDOM_SFC1		(1 << 18)
    405  1.15  riastrad 
    406  1.15  riastrad #define  GEN11_VCS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << ((instance) >> 1))
    407  1.15  riastrad #define  GEN11_VECS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << (instance))
    408  1.15  riastrad 
    409  1.15  riastrad #define GEN11_VCS_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x88C)
    410  1.15  riastrad #define   GEN11_VCS_SFC_FORCED_LOCK_BIT		(1 << 0)
    411  1.15  riastrad #define GEN11_VCS_SFC_LOCK_STATUS(engine)	_MMIO((engine)->mmio_base + 0x890)
    412  1.15  riastrad #define   GEN11_VCS_SFC_USAGE_BIT		(1 << 0)
    413  1.15  riastrad #define   GEN11_VCS_SFC_LOCK_ACK_BIT		(1 << 1)
    414  1.15  riastrad 
    415  1.15  riastrad #define GEN11_VECS_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x201C)
    416  1.15  riastrad #define   GEN11_VECS_SFC_FORCED_LOCK_BIT	(1 << 0)
    417  1.15  riastrad #define GEN11_VECS_SFC_LOCK_ACK(engine)		_MMIO((engine)->mmio_base + 0x2018)
    418  1.15  riastrad #define   GEN11_VECS_SFC_LOCK_ACK_BIT		(1 << 0)
    419  1.15  riastrad #define GEN11_VECS_SFC_USAGE(engine)		_MMIO((engine)->mmio_base + 0x2014)
    420  1.15  riastrad #define   GEN11_VECS_SFC_USAGE_BIT		(1 << 0)
    421  1.15  riastrad 
    422  1.15  riastrad #define GEN12_SFC_DONE(n)		_MMIO(0x1cc00 + (n) * 0x100)
    423  1.15  riastrad #define GEN12_SFC_DONE_MAX		4
    424  1.15  riastrad 
    425  1.15  riastrad #define RING_PP_DIR_BASE(base)		_MMIO((base) + 0x228)
    426  1.15  riastrad #define RING_PP_DIR_BASE_READ(base)	_MMIO((base) + 0x518)
    427  1.15  riastrad #define RING_PP_DIR_DCLV(base)		_MMIO((base) + 0x220)
    428   1.1  riastrad #define   PP_DIR_DCLV_2G		0xffffffff
    429   1.1  riastrad 
    430  1.15  riastrad #define GEN8_RING_PDP_UDW(base, n)	_MMIO((base) + 0x270 + (n) * 8 + 4)
    431  1.15  riastrad #define GEN8_RING_PDP_LDW(base, n)	_MMIO((base) + 0x270 + (n) * 8)
    432   1.2     kamil 
    433  1.15  riastrad #define GEN8_R_PWR_CLK_STATE		_MMIO(0x20C8)
    434  1.19  riastrad #define   GEN8_RPCS_ENABLE		(1 << 31)
    435   1.3  riastrad #define   GEN8_RPCS_S_CNT_ENABLE	(1 << 18)
    436   1.3  riastrad #define   GEN8_RPCS_S_CNT_SHIFT		15
    437   1.3  riastrad #define   GEN8_RPCS_S_CNT_MASK		(0x7 << GEN8_RPCS_S_CNT_SHIFT)
    438  1.15  riastrad #define   GEN11_RPCS_S_CNT_SHIFT	12
    439  1.15  riastrad #define   GEN11_RPCS_S_CNT_MASK		(0x3f << GEN11_RPCS_S_CNT_SHIFT)
    440   1.3  riastrad #define   GEN8_RPCS_SS_CNT_ENABLE	(1 << 11)
    441   1.3  riastrad #define   GEN8_RPCS_SS_CNT_SHIFT	8
    442   1.3  riastrad #define   GEN8_RPCS_SS_CNT_MASK		(0x7 << GEN8_RPCS_SS_CNT_SHIFT)
    443   1.3  riastrad #define   GEN8_RPCS_EU_MAX_SHIFT	4
    444   1.3  riastrad #define   GEN8_RPCS_EU_MAX_MASK		(0xf << GEN8_RPCS_EU_MAX_SHIFT)
    445   1.3  riastrad #define   GEN8_RPCS_EU_MIN_SHIFT	0
    446   1.3  riastrad #define   GEN8_RPCS_EU_MIN_MASK		(0xf << GEN8_RPCS_EU_MIN_SHIFT)
    447   1.3  riastrad 
    448  1.15  riastrad #define WAIT_FOR_RC6_EXIT		_MMIO(0x20CC)
    449  1.15  riastrad /* HSW only */
    450  1.15  riastrad #define   HSW_SELECTIVE_READ_ADDRESSING_SHIFT		2
    451  1.15  riastrad #define   HSW_SELECTIVE_READ_ADDRESSING_MASK		(0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
    452  1.15  riastrad #define   HSW_SELECTIVE_WRITE_ADDRESS_SHIFT		4
    453  1.15  riastrad #define   HSW_SELECTIVE_WRITE_ADDRESS_MASK		(0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
    454  1.15  riastrad /* HSW+ */
    455  1.15  riastrad #define   HSW_WAIT_FOR_RC6_EXIT_ENABLE			(1 << 0)
    456  1.15  riastrad #define   HSW_RCS_CONTEXT_ENABLE			(1 << 7)
    457  1.15  riastrad #define   HSW_RCS_INHIBIT				(1 << 8)
    458  1.15  riastrad /* Gen8 */
    459  1.15  riastrad #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT		4
    460  1.15  riastrad #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK		(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
    461  1.15  riastrad #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT		4
    462  1.15  riastrad #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK		(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
    463  1.15  riastrad #define   GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE	(1 << 6)
    464  1.15  riastrad #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT	9
    465  1.15  riastrad #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK	(0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
    466  1.15  riastrad #define   GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT	11
    467  1.15  riastrad #define   GEN8_SELECTIVE_READ_SLICE_SELECT_MASK		(0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
    468  1.15  riastrad #define   GEN8_SELECTIVE_READ_ADDRESSING_ENABLE         (1 << 13)
    469  1.15  riastrad 
    470  1.15  riastrad #define GAM_ECOCHK			_MMIO(0x4090)
    471  1.15  riastrad #define   BDW_DISABLE_HDC_INVALIDATION	(1 << 25)
    472  1.15  riastrad #define   ECOCHK_SNB_BIT		(1 << 10)
    473  1.15  riastrad #define   ECOCHK_DIS_TLB		(1 << 8)
    474  1.15  riastrad #define   HSW_ECOCHK_ARB_PRIO_SOL	(1 << 6)
    475  1.15  riastrad #define   ECOCHK_PPGTT_CACHE64B		(0x3 << 3)
    476  1.15  riastrad #define   ECOCHK_PPGTT_CACHE4B		(0x0 << 3)
    477  1.15  riastrad #define   ECOCHK_PPGTT_GFDT_IVB		(0x1 << 4)
    478  1.15  riastrad #define   ECOCHK_PPGTT_LLC_IVB		(0x1 << 3)
    479  1.15  riastrad #define   ECOCHK_PPGTT_UC_HSW		(0x1 << 3)
    480  1.15  riastrad #define   ECOCHK_PPGTT_WT_HSW		(0x2 << 3)
    481  1.15  riastrad #define   ECOCHK_PPGTT_WB_HSW		(0x3 << 3)
    482  1.15  riastrad 
    483  1.15  riastrad #define GEN8_RC6_CTX_INFO		_MMIO(0x8504)
    484  1.15  riastrad 
    485  1.15  riastrad #define GAC_ECO_BITS			_MMIO(0x14090)
    486  1.15  riastrad #define   ECOBITS_SNB_BIT		(1 << 13)
    487  1.15  riastrad #define   ECOBITS_PPGTT_CACHE64B	(3 << 8)
    488  1.15  riastrad #define   ECOBITS_PPGTT_CACHE4B		(0 << 8)
    489   1.1  riastrad 
    490  1.15  riastrad #define GAB_CTL				_MMIO(0x24000)
    491  1.15  riastrad #define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1 << 8)
    492   1.1  riastrad 
    493  1.15  riastrad #define GEN6_STOLEN_RESERVED		_MMIO(0x1082C0)
    494  1.19  riastrad #define GEN6_STOLEN_RESERVED_ADDR_MASK	(0xFFF << 20)
    495  1.19  riastrad #define GEN7_STOLEN_RESERVED_ADDR_MASK	(0x3FFF << 18)
    496   1.3  riastrad #define GEN6_STOLEN_RESERVED_SIZE_MASK	(3 << 4)
    497   1.3  riastrad #define GEN6_STOLEN_RESERVED_1M		(0 << 4)
    498   1.3  riastrad #define GEN6_STOLEN_RESERVED_512K	(1 << 4)
    499   1.3  riastrad #define GEN6_STOLEN_RESERVED_256K	(2 << 4)
    500   1.3  riastrad #define GEN6_STOLEN_RESERVED_128K	(3 << 4)
    501   1.3  riastrad #define GEN7_STOLEN_RESERVED_SIZE_MASK	(1 << 5)
    502   1.3  riastrad #define GEN7_STOLEN_RESERVED_1M		(0 << 5)
    503   1.3  riastrad #define GEN7_STOLEN_RESERVED_256K	(1 << 5)
    504   1.3  riastrad #define GEN8_STOLEN_RESERVED_SIZE_MASK	(3 << 7)
    505   1.3  riastrad #define GEN8_STOLEN_RESERVED_1M		(0 << 7)
    506   1.3  riastrad #define GEN8_STOLEN_RESERVED_2M		(1 << 7)
    507   1.3  riastrad #define GEN8_STOLEN_RESERVED_4M		(2 << 7)
    508   1.3  riastrad #define GEN8_STOLEN_RESERVED_8M		(3 << 7)
    509  1.15  riastrad #define GEN6_STOLEN_RESERVED_ENABLE	(1 << 0)
    510  1.15  riastrad #define GEN11_STOLEN_RESERVED_ADDR_MASK	(0xFFFFFFFFFFFULL << 20)
    511   1.3  riastrad 
    512   1.1  riastrad /* VGA stuff */
    513   1.1  riastrad 
    514   1.1  riastrad #define VGA_ST01_MDA 0x3ba
    515   1.1  riastrad #define VGA_ST01_CGA 0x3da
    516   1.1  riastrad 
    517  1.15  riastrad #define _VGA_MSR_WRITE _MMIO(0x3c2)
    518   1.1  riastrad #define VGA_MSR_WRITE 0x3c2
    519   1.1  riastrad #define VGA_MSR_READ 0x3cc
    520  1.15  riastrad #define   VGA_MSR_MEM_EN (1 << 1)
    521  1.15  riastrad #define   VGA_MSR_CGA_MODE (1 << 0)
    522   1.1  riastrad 
    523   1.1  riastrad #define VGA_SR_INDEX 0x3c4
    524   1.2     kamil #define SR01			1
    525   1.1  riastrad #define VGA_SR_DATA 0x3c5
    526   1.1  riastrad 
    527   1.1  riastrad #define VGA_AR_INDEX 0x3c0
    528  1.15  riastrad #define   VGA_AR_VID_EN (1 << 5)
    529   1.1  riastrad #define VGA_AR_DATA_WRITE 0x3c0
    530   1.1  riastrad #define VGA_AR_DATA_READ 0x3c1
    531   1.1  riastrad 
    532   1.1  riastrad #define VGA_GR_INDEX 0x3ce
    533   1.1  riastrad #define VGA_GR_DATA 0x3cf
    534   1.1  riastrad /* GR05 */
    535   1.1  riastrad #define   VGA_GR_MEM_READ_MODE_SHIFT 3
    536   1.1  riastrad #define     VGA_GR_MEM_READ_MODE_PLANE 1
    537   1.1  riastrad /* GR06 */
    538   1.1  riastrad #define   VGA_GR_MEM_MODE_MASK 0xc
    539   1.1  riastrad #define   VGA_GR_MEM_MODE_SHIFT 2
    540   1.1  riastrad #define   VGA_GR_MEM_A0000_AFFFF 0
    541   1.1  riastrad #define   VGA_GR_MEM_A0000_BFFFF 1
    542   1.1  riastrad #define   VGA_GR_MEM_B0000_B7FFF 2
    543   1.1  riastrad #define   VGA_GR_MEM_B0000_BFFFF 3
    544   1.1  riastrad 
    545   1.1  riastrad #define VGA_DACMASK 0x3c6
    546   1.1  riastrad #define VGA_DACRX 0x3c7
    547   1.1  riastrad #define VGA_DACWX 0x3c8
    548   1.1  riastrad #define VGA_DACDATA 0x3c9
    549   1.1  riastrad 
    550   1.1  riastrad #define VGA_CR_INDEX_MDA 0x3b4
    551   1.1  riastrad #define VGA_CR_DATA_MDA 0x3b5
    552   1.1  riastrad #define VGA_CR_INDEX_CGA 0x3d4
    553   1.1  riastrad #define VGA_CR_DATA_CGA 0x3d5
    554   1.1  riastrad 
    555  1.15  riastrad #define MI_PREDICATE_SRC0	_MMIO(0x2400)
    556  1.15  riastrad #define MI_PREDICATE_SRC0_UDW	_MMIO(0x2400 + 4)
    557  1.15  riastrad #define MI_PREDICATE_SRC1	_MMIO(0x2408)
    558  1.15  riastrad #define MI_PREDICATE_SRC1_UDW	_MMIO(0x2408 + 4)
    559  1.15  riastrad #define MI_PREDICATE_DATA       _MMIO(0x2410)
    560  1.15  riastrad #define MI_PREDICATE_RESULT     _MMIO(0x2418)
    561  1.15  riastrad #define MI_PREDICATE_RESULT_1   _MMIO(0x241c)
    562  1.15  riastrad #define MI_PREDICATE_RESULT_2	_MMIO(0x2214)
    563  1.15  riastrad #define  LOWER_SLICE_ENABLED	(1 << 0)
    564  1.15  riastrad #define  LOWER_SLICE_DISABLED	(0 << 0)
    565   1.3  riastrad 
    566   1.3  riastrad /*
    567   1.3  riastrad  * Registers used only by the command parser
    568   1.3  riastrad  */
    569  1.15  riastrad #define BCS_SWCTRL _MMIO(0x22200)
    570   1.3  riastrad 
    571  1.14      maya /* There are 16 GPR registers */
    572  1.15  riastrad #define BCS_GPR(n)	_MMIO(0x22600 + (n) * 8)
    573  1.15  riastrad #define BCS_GPR_UDW(n)	_MMIO(0x22600 + (n) * 8 + 4)
    574  1.14      maya 
    575  1.15  riastrad #define GPGPU_THREADS_DISPATCHED        _MMIO(0x2290)
    576  1.15  riastrad #define GPGPU_THREADS_DISPATCHED_UDW	_MMIO(0x2290 + 4)
    577  1.15  riastrad #define HS_INVOCATION_COUNT             _MMIO(0x2300)
    578  1.15  riastrad #define HS_INVOCATION_COUNT_UDW		_MMIO(0x2300 + 4)
    579  1.15  riastrad #define DS_INVOCATION_COUNT             _MMIO(0x2308)
    580  1.15  riastrad #define DS_INVOCATION_COUNT_UDW		_MMIO(0x2308 + 4)
    581  1.15  riastrad #define IA_VERTICES_COUNT               _MMIO(0x2310)
    582  1.15  riastrad #define IA_VERTICES_COUNT_UDW		_MMIO(0x2310 + 4)
    583  1.15  riastrad #define IA_PRIMITIVES_COUNT             _MMIO(0x2318)
    584  1.15  riastrad #define IA_PRIMITIVES_COUNT_UDW		_MMIO(0x2318 + 4)
    585  1.15  riastrad #define VS_INVOCATION_COUNT             _MMIO(0x2320)
    586  1.15  riastrad #define VS_INVOCATION_COUNT_UDW		_MMIO(0x2320 + 4)
    587  1.15  riastrad #define GS_INVOCATION_COUNT             _MMIO(0x2328)
    588  1.15  riastrad #define GS_INVOCATION_COUNT_UDW		_MMIO(0x2328 + 4)
    589  1.15  riastrad #define GS_PRIMITIVES_COUNT             _MMIO(0x2330)
    590  1.15  riastrad #define GS_PRIMITIVES_COUNT_UDW		_MMIO(0x2330 + 4)
    591  1.15  riastrad #define CL_INVOCATION_COUNT             _MMIO(0x2338)
    592  1.15  riastrad #define CL_INVOCATION_COUNT_UDW		_MMIO(0x2338 + 4)
    593  1.15  riastrad #define CL_PRIMITIVES_COUNT             _MMIO(0x2340)
    594  1.15  riastrad #define CL_PRIMITIVES_COUNT_UDW		_MMIO(0x2340 + 4)
    595  1.15  riastrad #define PS_INVOCATION_COUNT             _MMIO(0x2348)
    596  1.15  riastrad #define PS_INVOCATION_COUNT_UDW		_MMIO(0x2348 + 4)
    597  1.15  riastrad #define PS_DEPTH_COUNT                  _MMIO(0x2350)
    598  1.15  riastrad #define PS_DEPTH_COUNT_UDW		_MMIO(0x2350 + 4)
    599   1.3  riastrad 
    600   1.3  riastrad /* There are the 4 64-bit counter registers, one for each stream output */
    601  1.15  riastrad #define GEN7_SO_NUM_PRIMS_WRITTEN(n)		_MMIO(0x5200 + (n) * 8)
    602  1.15  riastrad #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n)	_MMIO(0x5200 + (n) * 8 + 4)
    603   1.3  riastrad 
    604  1.15  riastrad #define GEN7_SO_PRIM_STORAGE_NEEDED(n)		_MMIO(0x5240 + (n) * 8)
    605  1.15  riastrad #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n)	_MMIO(0x5240 + (n) * 8 + 4)
    606   1.3  riastrad 
    607  1.15  riastrad #define GEN7_3DPRIM_END_OFFSET          _MMIO(0x2420)
    608  1.15  riastrad #define GEN7_3DPRIM_START_VERTEX        _MMIO(0x2430)
    609  1.15  riastrad #define GEN7_3DPRIM_VERTEX_COUNT        _MMIO(0x2434)
    610  1.15  riastrad #define GEN7_3DPRIM_INSTANCE_COUNT      _MMIO(0x2438)
    611  1.15  riastrad #define GEN7_3DPRIM_START_INSTANCE      _MMIO(0x243C)
    612  1.15  riastrad #define GEN7_3DPRIM_BASE_VERTEX         _MMIO(0x2440)
    613  1.15  riastrad 
    614  1.15  riastrad #define GEN7_GPGPU_DISPATCHDIMX         _MMIO(0x2500)
    615  1.15  riastrad #define GEN7_GPGPU_DISPATCHDIMY         _MMIO(0x2504)
    616  1.15  riastrad #define GEN7_GPGPU_DISPATCHDIMZ         _MMIO(0x2508)
    617  1.15  riastrad 
    618  1.15  riastrad /* There are the 16 64-bit CS General Purpose Registers */
    619  1.15  riastrad #define HSW_CS_GPR(n)                   _MMIO(0x2600 + (n) * 8)
    620  1.15  riastrad #define HSW_CS_GPR_UDW(n)               _MMIO(0x2600 + (n) * 8 + 4)
    621  1.15  riastrad 
    622  1.15  riastrad #define GEN7_OACONTROL _MMIO(0x2360)
    623  1.15  riastrad #define  GEN7_OACONTROL_CTX_MASK	    0xFFFFF000
    624  1.15  riastrad #define  GEN7_OACONTROL_TIMER_PERIOD_MASK   0x3F
    625  1.15  riastrad #define  GEN7_OACONTROL_TIMER_PERIOD_SHIFT  6
    626  1.15  riastrad #define  GEN7_OACONTROL_TIMER_ENABLE	    (1 << 5)
    627  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_A13	    (0 << 2)
    628  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_A29	    (1 << 2)
    629  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_A13_B8_C8    (2 << 2)
    630  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_A29_B8_C8    (3 << 2)
    631  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_B4_C8	    (4 << 2)
    632  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_A45_B8_C8    (5 << 2)
    633  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_B4_C8_A16    (6 << 2)
    634  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_C4_B8	    (7 << 2)
    635  1.15  riastrad #define  GEN7_OACONTROL_FORMAT_SHIFT	    2
    636  1.15  riastrad #define  GEN7_OACONTROL_PER_CTX_ENABLE	    (1 << 1)
    637  1.15  riastrad #define  GEN7_OACONTROL_ENABLE		    (1 << 0)
    638  1.15  riastrad 
    639  1.15  riastrad #define GEN8_OACTXID _MMIO(0x2364)
    640  1.15  riastrad 
    641  1.15  riastrad #define GEN8_OA_DEBUG _MMIO(0x2B04)
    642  1.15  riastrad #define  GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS    (1 << 5)
    643  1.15  riastrad #define  GEN9_OA_DEBUG_INCLUDE_CLK_RATIO	    (1 << 6)
    644  1.15  riastrad #define  GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS	    (1 << 2)
    645  1.15  riastrad #define  GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS   (1 << 1)
    646  1.15  riastrad 
    647  1.15  riastrad #define GEN8_OACONTROL _MMIO(0x2B00)
    648  1.15  riastrad #define  GEN8_OA_REPORT_FORMAT_A12	    (0 << 2)
    649  1.15  riastrad #define  GEN8_OA_REPORT_FORMAT_A12_B8_C8    (2 << 2)
    650  1.15  riastrad #define  GEN8_OA_REPORT_FORMAT_A36_B8_C8    (5 << 2)
    651  1.15  riastrad #define  GEN8_OA_REPORT_FORMAT_C4_B8	    (7 << 2)
    652  1.15  riastrad #define  GEN8_OA_REPORT_FORMAT_SHIFT	    2
    653  1.15  riastrad #define  GEN8_OA_SPECIFIC_CONTEXT_ENABLE    (1 << 1)
    654  1.15  riastrad #define  GEN8_OA_COUNTER_ENABLE             (1 << 0)
    655  1.15  riastrad 
    656  1.15  riastrad #define GEN8_OACTXCONTROL _MMIO(0x2360)
    657  1.15  riastrad #define  GEN8_OA_TIMER_PERIOD_MASK	    0x3F
    658  1.15  riastrad #define  GEN8_OA_TIMER_PERIOD_SHIFT	    2
    659  1.15  riastrad #define  GEN8_OA_TIMER_ENABLE		    (1 << 1)
    660  1.15  riastrad #define  GEN8_OA_COUNTER_RESUME		    (1 << 0)
    661  1.15  riastrad 
    662  1.15  riastrad #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
    663  1.15  riastrad #define  GEN7_OABUFFER_OVERRUN_DISABLE	    (1 << 3)
    664  1.15  riastrad #define  GEN7_OABUFFER_EDGE_TRIGGER	    (1 << 2)
    665  1.15  riastrad #define  GEN7_OABUFFER_STOP_RESUME_ENABLE   (1 << 1)
    666  1.15  riastrad #define  GEN7_OABUFFER_RESUME		    (1 << 0)
    667  1.15  riastrad 
    668  1.15  riastrad #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
    669  1.15  riastrad #define GEN8_OABUFFER _MMIO(0x2b14)
    670  1.15  riastrad #define  GEN8_OABUFFER_MEM_SELECT_GGTT      (1 << 0)  /* 0: PPGTT, 1: GGTT */
    671  1.15  riastrad 
    672  1.15  riastrad #define GEN7_OASTATUS1 _MMIO(0x2364)
    673  1.15  riastrad #define  GEN7_OASTATUS1_TAIL_MASK	    0xffffffc0
    674  1.15  riastrad #define  GEN7_OASTATUS1_COUNTER_OVERFLOW    (1 << 2)
    675  1.15  riastrad #define  GEN7_OASTATUS1_OABUFFER_OVERFLOW   (1 << 1)
    676  1.15  riastrad #define  GEN7_OASTATUS1_REPORT_LOST	    (1 << 0)
    677  1.15  riastrad 
    678  1.15  riastrad #define GEN7_OASTATUS2 _MMIO(0x2368)
    679  1.15  riastrad #define  GEN7_OASTATUS2_HEAD_MASK           0xffffffc0
    680  1.15  riastrad #define  GEN7_OASTATUS2_MEM_SELECT_GGTT     (1 << 0) /* 0: PPGTT, 1: GGTT */
    681  1.15  riastrad 
    682  1.15  riastrad #define GEN8_OASTATUS _MMIO(0x2b08)
    683  1.15  riastrad #define  GEN8_OASTATUS_OVERRUN_STATUS	    (1 << 3)
    684  1.15  riastrad #define  GEN8_OASTATUS_COUNTER_OVERFLOW     (1 << 2)
    685  1.15  riastrad #define  GEN8_OASTATUS_OABUFFER_OVERFLOW    (1 << 1)
    686  1.15  riastrad #define  GEN8_OASTATUS_REPORT_LOST	    (1 << 0)
    687  1.15  riastrad 
    688  1.15  riastrad #define GEN8_OAHEADPTR _MMIO(0x2B0C)
    689  1.15  riastrad #define GEN8_OAHEADPTR_MASK    0xffffffc0
    690  1.15  riastrad #define GEN8_OATAILPTR _MMIO(0x2B10)
    691  1.15  riastrad #define GEN8_OATAILPTR_MASK    0xffffffc0
    692  1.15  riastrad 
    693  1.15  riastrad #define OABUFFER_SIZE_128K  (0 << 3)
    694  1.15  riastrad #define OABUFFER_SIZE_256K  (1 << 3)
    695  1.15  riastrad #define OABUFFER_SIZE_512K  (2 << 3)
    696  1.15  riastrad #define OABUFFER_SIZE_1M    (3 << 3)
    697  1.15  riastrad #define OABUFFER_SIZE_2M    (4 << 3)
    698  1.15  riastrad #define OABUFFER_SIZE_4M    (5 << 3)
    699  1.15  riastrad #define OABUFFER_SIZE_8M    (6 << 3)
    700  1.15  riastrad #define OABUFFER_SIZE_16M   (7 << 3)
    701  1.15  riastrad 
    702  1.15  riastrad /* Gen12 OAR unit */
    703  1.15  riastrad #define GEN12_OAR_OACONTROL _MMIO(0x2960)
    704  1.15  riastrad #define  GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
    705  1.15  riastrad #define  GEN12_OAR_OACONTROL_COUNTER_ENABLE       (1 << 0)
    706  1.15  riastrad 
    707  1.15  riastrad #define GEN12_OACTXCONTROL _MMIO(0x2360)
    708  1.15  riastrad #define GEN12_OAR_OASTATUS _MMIO(0x2968)
    709  1.15  riastrad 
    710  1.15  riastrad /* Gen12 OAG unit */
    711  1.15  riastrad #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
    712  1.15  riastrad #define  GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
    713  1.15  riastrad #define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
    714  1.15  riastrad #define  GEN12_OAG_OATAILPTR_MASK 0xffffffc0
    715  1.15  riastrad 
    716  1.15  riastrad #define GEN12_OAG_OABUFFER  _MMIO(0xdb08)
    717  1.15  riastrad #define  GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK  (0x7)
    718  1.15  riastrad #define  GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
    719  1.15  riastrad #define  GEN12_OAG_OABUFFER_MEMORY_SELECT     (1 << 0) /* 0: PPGTT, 1: GGTT */
    720  1.15  riastrad 
    721  1.15  riastrad #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
    722  1.15  riastrad #define  GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
    723  1.15  riastrad #define  GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE       (1 << 1)
    724  1.15  riastrad #define  GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME     (1 << 0)
    725  1.15  riastrad 
    726  1.15  riastrad #define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
    727  1.15  riastrad #define  GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
    728  1.15  riastrad #define  GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE       (1 << 0)
    729  1.15  riastrad 
    730  1.15  riastrad #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
    731  1.15  riastrad #define  GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO          (1 << 6)
    732  1.15  riastrad #define  GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS  (1 << 5)
    733  1.15  riastrad #define  GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS     (1 << 2)
    734  1.15  riastrad #define  GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
    735  1.15  riastrad 
    736  1.15  riastrad #define GEN12_OAG_OASTATUS _MMIO(0xdafc)
    737  1.15  riastrad #define  GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
    738  1.15  riastrad #define  GEN12_OAG_OASTATUS_BUFFER_OVERFLOW  (1 << 1)
    739  1.15  riastrad #define  GEN12_OAG_OASTATUS_REPORT_LOST      (1 << 0)
    740  1.15  riastrad 
    741  1.15  riastrad /*
    742  1.15  riastrad  * Flexible, Aggregate EU Counter Registers.
    743  1.15  riastrad  * Note: these aren't contiguous
    744  1.15  riastrad  */
    745  1.15  riastrad #define EU_PERF_CNTL0	    _MMIO(0xe458)
    746  1.15  riastrad #define EU_PERF_CNTL1	    _MMIO(0xe558)
    747  1.15  riastrad #define EU_PERF_CNTL2	    _MMIO(0xe658)
    748  1.15  riastrad #define EU_PERF_CNTL3	    _MMIO(0xe758)
    749  1.15  riastrad #define EU_PERF_CNTL4	    _MMIO(0xe45c)
    750  1.15  riastrad #define EU_PERF_CNTL5	    _MMIO(0xe55c)
    751  1.15  riastrad #define EU_PERF_CNTL6	    _MMIO(0xe65c)
    752  1.15  riastrad 
    753  1.15  riastrad /*
    754  1.15  riastrad  * OA Boolean state
    755  1.15  riastrad  */
    756  1.15  riastrad 
    757  1.15  riastrad #define OASTARTTRIG1 _MMIO(0x2710)
    758  1.15  riastrad #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
    759  1.15  riastrad #define OASTARTTRIG1_THRESHOLD_MASK	      0xffff
    760  1.15  riastrad 
    761  1.15  riastrad #define OASTARTTRIG2 _MMIO(0x2714)
    762  1.15  riastrad #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
    763  1.15  riastrad #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
    764  1.15  riastrad #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
    765  1.15  riastrad #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
    766  1.15  riastrad #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
    767  1.15  riastrad #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
    768  1.15  riastrad #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
    769  1.15  riastrad #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
    770  1.15  riastrad #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
    771  1.15  riastrad #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
    772  1.15  riastrad #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
    773  1.15  riastrad #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
    774  1.15  riastrad #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
    775  1.15  riastrad #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
    776  1.15  riastrad #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
    777  1.15  riastrad #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
    778  1.15  riastrad #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
    779  1.15  riastrad #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
    780  1.15  riastrad #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
    781  1.15  riastrad #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
    782  1.15  riastrad #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
    783  1.15  riastrad #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
    784  1.15  riastrad #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
    785  1.15  riastrad #define OASTARTTRIG2_THRESHOLD_ENABLE	    (1 << 23)
    786  1.15  riastrad #define OASTARTTRIG2_START_TRIG_FLAG_MBZ    (1 << 24)
    787  1.15  riastrad #define OASTARTTRIG2_EVENT_SELECT_0  (1 << 28)
    788  1.15  riastrad #define OASTARTTRIG2_EVENT_SELECT_1  (1 << 29)
    789  1.15  riastrad #define OASTARTTRIG2_EVENT_SELECT_2  (1 << 30)
    790  1.15  riastrad #define OASTARTTRIG2_EVENT_SELECT_3  (1 << 31)
    791  1.15  riastrad 
    792  1.15  riastrad #define OASTARTTRIG3 _MMIO(0x2718)
    793  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_MASK	   0xf
    794  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_8_SHIFT    0
    795  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_9_SHIFT    4
    796  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_10_SHIFT   8
    797  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_11_SHIFT   12
    798  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_12_SHIFT   16
    799  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_13_SHIFT   20
    800  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_14_SHIFT   24
    801  1.15  riastrad #define OASTARTTRIG3_NOA_SELECT_15_SHIFT   28
    802  1.15  riastrad 
    803  1.15  riastrad #define OASTARTTRIG4 _MMIO(0x271c)
    804  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_MASK	    0xf
    805  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_0_SHIFT    0
    806  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_1_SHIFT    4
    807  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_2_SHIFT    8
    808  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_3_SHIFT    12
    809  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_4_SHIFT    16
    810  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_5_SHIFT    20
    811  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_6_SHIFT    24
    812  1.15  riastrad #define OASTARTTRIG4_NOA_SELECT_7_SHIFT    28
    813  1.15  riastrad 
    814  1.15  riastrad #define OASTARTTRIG5 _MMIO(0x2720)
    815  1.15  riastrad #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
    816  1.15  riastrad #define OASTARTTRIG5_THRESHOLD_MASK	      0xffff
    817  1.15  riastrad 
    818  1.15  riastrad #define OASTARTTRIG6 _MMIO(0x2724)
    819  1.15  riastrad #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
    820  1.15  riastrad #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
    821  1.15  riastrad #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
    822  1.15  riastrad #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
    823  1.15  riastrad #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
    824  1.15  riastrad #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
    825  1.15  riastrad #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
    826  1.15  riastrad #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
    827  1.15  riastrad #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
    828  1.15  riastrad #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
    829  1.15  riastrad #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
    830  1.15  riastrad #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
    831  1.15  riastrad #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
    832  1.15  riastrad #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
    833  1.15  riastrad #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
    834  1.15  riastrad #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
    835  1.15  riastrad #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
    836  1.15  riastrad #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
    837  1.15  riastrad #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
    838  1.15  riastrad #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
    839  1.15  riastrad #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
    840  1.15  riastrad #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
    841  1.15  riastrad #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
    842  1.15  riastrad #define OASTARTTRIG6_THRESHOLD_ENABLE	    (1 << 23)
    843  1.15  riastrad #define OASTARTTRIG6_START_TRIG_FLAG_MBZ    (1 << 24)
    844  1.15  riastrad #define OASTARTTRIG6_EVENT_SELECT_4  (1 << 28)
    845  1.15  riastrad #define OASTARTTRIG6_EVENT_SELECT_5  (1 << 29)
    846  1.15  riastrad #define OASTARTTRIG6_EVENT_SELECT_6  (1 << 30)
    847  1.15  riastrad #define OASTARTTRIG6_EVENT_SELECT_7  (1 << 31)
    848  1.15  riastrad 
    849  1.15  riastrad #define OASTARTTRIG7 _MMIO(0x2728)
    850  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_MASK	   0xf
    851  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_8_SHIFT    0
    852  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_9_SHIFT    4
    853  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_10_SHIFT   8
    854  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_11_SHIFT   12
    855  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_12_SHIFT   16
    856  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_13_SHIFT   20
    857  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_14_SHIFT   24
    858  1.15  riastrad #define OASTARTTRIG7_NOA_SELECT_15_SHIFT   28
    859  1.15  riastrad 
    860  1.15  riastrad #define OASTARTTRIG8 _MMIO(0x272c)
    861  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_MASK	   0xf
    862  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_0_SHIFT    0
    863  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_1_SHIFT    4
    864  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_2_SHIFT    8
    865  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_3_SHIFT    12
    866  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_4_SHIFT    16
    867  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_5_SHIFT    20
    868  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_6_SHIFT    24
    869  1.15  riastrad #define OASTARTTRIG8_NOA_SELECT_7_SHIFT    28
    870  1.15  riastrad 
    871  1.15  riastrad #define OAREPORTTRIG1 _MMIO(0x2740)
    872  1.15  riastrad #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
    873  1.15  riastrad #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
    874  1.15  riastrad 
    875  1.15  riastrad #define OAREPORTTRIG2 _MMIO(0x2744)
    876  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_0  (1 << 0)
    877  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_1  (1 << 1)
    878  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_2  (1 << 2)
    879  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_3  (1 << 3)
    880  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_4  (1 << 4)
    881  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_5  (1 << 5)
    882  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_6  (1 << 6)
    883  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_7  (1 << 7)
    884  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_8  (1 << 8)
    885  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_9  (1 << 9)
    886  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
    887  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
    888  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
    889  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
    890  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
    891  1.15  riastrad #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
    892  1.15  riastrad #define OAREPORTTRIG2_INVERT_B_0  (1 << 16)
    893  1.15  riastrad #define OAREPORTTRIG2_INVERT_B_1  (1 << 17)
    894  1.15  riastrad #define OAREPORTTRIG2_INVERT_B_2  (1 << 18)
    895  1.15  riastrad #define OAREPORTTRIG2_INVERT_B_3  (1 << 19)
    896  1.15  riastrad #define OAREPORTTRIG2_INVERT_C_0  (1 << 20)
    897  1.15  riastrad #define OAREPORTTRIG2_INVERT_C_1  (1 << 21)
    898  1.15  riastrad #define OAREPORTTRIG2_INVERT_D_0  (1 << 22)
    899  1.15  riastrad #define OAREPORTTRIG2_THRESHOLD_ENABLE	    (1 << 23)
    900  1.15  riastrad #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
    901  1.15  riastrad 
    902  1.15  riastrad #define OAREPORTTRIG3 _MMIO(0x2748)
    903  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_MASK	    0xf
    904  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT    0
    905  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT    4
    906  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT   8
    907  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT   12
    908  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT   16
    909  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT   20
    910  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT   24
    911  1.15  riastrad #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT   28
    912  1.15  riastrad 
    913  1.15  riastrad #define OAREPORTTRIG4 _MMIO(0x274c)
    914  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_MASK	    0xf
    915  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT    0
    916  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT    4
    917  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT    8
    918  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT    12
    919  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT    16
    920  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT    20
    921  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT    24
    922  1.15  riastrad #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT    28
    923  1.15  riastrad 
    924  1.15  riastrad #define OAREPORTTRIG5 _MMIO(0x2750)
    925  1.15  riastrad #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
    926  1.15  riastrad #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
    927  1.15  riastrad 
    928  1.15  riastrad #define OAREPORTTRIG6 _MMIO(0x2754)
    929  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_0  (1 << 0)
    930  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_1  (1 << 1)
    931  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_2  (1 << 2)
    932  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_3  (1 << 3)
    933  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_4  (1 << 4)
    934  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_5  (1 << 5)
    935  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_6  (1 << 6)
    936  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_7  (1 << 7)
    937  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_8  (1 << 8)
    938  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_9  (1 << 9)
    939  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
    940  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
    941  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
    942  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
    943  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
    944  1.15  riastrad #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
    945  1.15  riastrad #define OAREPORTTRIG6_INVERT_B_0  (1 << 16)
    946  1.15  riastrad #define OAREPORTTRIG6_INVERT_B_1  (1 << 17)
    947  1.15  riastrad #define OAREPORTTRIG6_INVERT_B_2  (1 << 18)
    948  1.15  riastrad #define OAREPORTTRIG6_INVERT_B_3  (1 << 19)
    949  1.15  riastrad #define OAREPORTTRIG6_INVERT_C_0  (1 << 20)
    950  1.15  riastrad #define OAREPORTTRIG6_INVERT_C_1  (1 << 21)
    951  1.15  riastrad #define OAREPORTTRIG6_INVERT_D_0  (1 << 22)
    952  1.15  riastrad #define OAREPORTTRIG6_THRESHOLD_ENABLE	    (1 << 23)
    953  1.15  riastrad #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
    954  1.15  riastrad 
    955  1.15  riastrad #define OAREPORTTRIG7 _MMIO(0x2758)
    956  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_MASK	    0xf
    957  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT    0
    958  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT    4
    959  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT   8
    960  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT   12
    961  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT   16
    962  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT   20
    963  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT   24
    964  1.15  riastrad #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT   28
    965  1.15  riastrad 
    966  1.15  riastrad #define OAREPORTTRIG8 _MMIO(0x275c)
    967  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_MASK	    0xf
    968  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT    0
    969  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT    4
    970  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT    8
    971  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT    12
    972  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT    16
    973  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT    20
    974  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT    24
    975  1.15  riastrad #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT    28
    976  1.15  riastrad 
    977  1.15  riastrad /* Same layout as OASTARTTRIGX */
    978  1.15  riastrad #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
    979  1.15  riastrad #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
    980  1.15  riastrad #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
    981  1.15  riastrad #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
    982  1.15  riastrad #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
    983  1.15  riastrad #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
    984  1.15  riastrad #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
    985  1.15  riastrad #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
    986  1.15  riastrad 
    987  1.15  riastrad /* Same layout as OAREPORTTRIGX */
    988  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
    989  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
    990  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
    991  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
    992  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
    993  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
    994  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
    995  1.15  riastrad #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
    996  1.15  riastrad 
    997  1.15  riastrad /* CECX_0 */
    998  1.15  riastrad #define OACEC_COMPARE_LESS_OR_EQUAL	6
    999  1.15  riastrad #define OACEC_COMPARE_NOT_EQUAL		5
   1000  1.15  riastrad #define OACEC_COMPARE_LESS_THAN		4
   1001  1.15  riastrad #define OACEC_COMPARE_GREATER_OR_EQUAL	3
   1002  1.15  riastrad #define OACEC_COMPARE_EQUAL		2
   1003  1.15  riastrad #define OACEC_COMPARE_GREATER_THAN	1
   1004  1.15  riastrad #define OACEC_COMPARE_ANY_EQUAL		0
   1005  1.15  riastrad 
   1006  1.15  riastrad #define OACEC_COMPARE_VALUE_MASK    0xffff
   1007  1.15  riastrad #define OACEC_COMPARE_VALUE_SHIFT   3
   1008  1.15  riastrad 
   1009  1.15  riastrad #define OACEC_SELECT_NOA	(0 << 19)
   1010  1.15  riastrad #define OACEC_SELECT_PREV	(1 << 19)
   1011  1.15  riastrad #define OACEC_SELECT_BOOLEAN	(2 << 19)
   1012  1.15  riastrad 
   1013  1.15  riastrad /* 11-bit array 0: pass-through, 1: negated */
   1014  1.15  riastrad #define GEN12_OASCEC_NEGATE_MASK  0x7ff
   1015  1.15  riastrad #define GEN12_OASCEC_NEGATE_SHIFT 21
   1016  1.15  riastrad 
   1017  1.15  riastrad /* CECX_1 */
   1018  1.15  riastrad #define OACEC_MASK_MASK		    0xffff
   1019  1.15  riastrad #define OACEC_CONSIDERATIONS_MASK   0xffff
   1020  1.15  riastrad #define OACEC_CONSIDERATIONS_SHIFT  16
   1021  1.15  riastrad 
   1022  1.15  riastrad #define OACEC0_0 _MMIO(0x2770)
   1023  1.15  riastrad #define OACEC0_1 _MMIO(0x2774)
   1024  1.15  riastrad #define OACEC1_0 _MMIO(0x2778)
   1025  1.15  riastrad #define OACEC1_1 _MMIO(0x277c)
   1026  1.15  riastrad #define OACEC2_0 _MMIO(0x2780)
   1027  1.15  riastrad #define OACEC2_1 _MMIO(0x2784)
   1028  1.15  riastrad #define OACEC3_0 _MMIO(0x2788)
   1029  1.15  riastrad #define OACEC3_1 _MMIO(0x278c)
   1030  1.15  riastrad #define OACEC4_0 _MMIO(0x2790)
   1031  1.15  riastrad #define OACEC4_1 _MMIO(0x2794)
   1032  1.15  riastrad #define OACEC5_0 _MMIO(0x2798)
   1033  1.15  riastrad #define OACEC5_1 _MMIO(0x279c)
   1034  1.15  riastrad #define OACEC6_0 _MMIO(0x27a0)
   1035  1.15  riastrad #define OACEC6_1 _MMIO(0x27a4)
   1036  1.15  riastrad #define OACEC7_0 _MMIO(0x27a8)
   1037  1.15  riastrad #define OACEC7_1 _MMIO(0x27ac)
   1038  1.15  riastrad 
   1039  1.15  riastrad /* Same layout as CECX_Y */
   1040  1.15  riastrad #define GEN12_OAG_CEC0_0 _MMIO(0xd940)
   1041  1.15  riastrad #define GEN12_OAG_CEC0_1 _MMIO(0xd944)
   1042  1.15  riastrad #define GEN12_OAG_CEC1_0 _MMIO(0xd948)
   1043  1.15  riastrad #define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
   1044  1.15  riastrad #define GEN12_OAG_CEC2_0 _MMIO(0xd950)
   1045  1.15  riastrad #define GEN12_OAG_CEC2_1 _MMIO(0xd954)
   1046  1.15  riastrad #define GEN12_OAG_CEC3_0 _MMIO(0xd958)
   1047  1.15  riastrad #define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
   1048  1.15  riastrad #define GEN12_OAG_CEC4_0 _MMIO(0xd960)
   1049  1.15  riastrad #define GEN12_OAG_CEC4_1 _MMIO(0xd964)
   1050  1.15  riastrad #define GEN12_OAG_CEC5_0 _MMIO(0xd968)
   1051  1.15  riastrad #define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
   1052  1.15  riastrad #define GEN12_OAG_CEC6_0 _MMIO(0xd970)
   1053  1.15  riastrad #define GEN12_OAG_CEC6_1 _MMIO(0xd974)
   1054  1.15  riastrad #define GEN12_OAG_CEC7_0 _MMIO(0xd978)
   1055  1.15  riastrad #define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
   1056  1.15  riastrad 
   1057  1.15  riastrad /* Same layout as CECX_Y + negate 11-bit array */
   1058  1.15  riastrad #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
   1059  1.15  riastrad #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
   1060  1.15  riastrad #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
   1061  1.15  riastrad #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
   1062  1.15  riastrad #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
   1063  1.15  riastrad #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
   1064  1.15  riastrad #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
   1065  1.15  riastrad #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
   1066  1.15  riastrad #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
   1067  1.15  riastrad #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
   1068  1.15  riastrad #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
   1069  1.15  riastrad #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
   1070  1.15  riastrad #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
   1071  1.15  riastrad #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
   1072  1.15  riastrad #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
   1073  1.15  riastrad #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
   1074  1.15  riastrad 
   1075  1.15  riastrad /* OA perf counters */
   1076  1.15  riastrad #define OA_PERFCNT1_LO      _MMIO(0x91B8)
   1077  1.15  riastrad #define OA_PERFCNT1_HI      _MMIO(0x91BC)
   1078  1.15  riastrad #define OA_PERFCNT2_LO      _MMIO(0x91C0)
   1079  1.15  riastrad #define OA_PERFCNT2_HI      _MMIO(0x91C4)
   1080  1.15  riastrad #define OA_PERFCNT3_LO      _MMIO(0x91C8)
   1081  1.15  riastrad #define OA_PERFCNT3_HI      _MMIO(0x91CC)
   1082  1.15  riastrad #define OA_PERFCNT4_LO      _MMIO(0x91D8)
   1083  1.15  riastrad #define OA_PERFCNT4_HI      _MMIO(0x91DC)
   1084  1.15  riastrad 
   1085  1.15  riastrad #define OA_PERFMATRIX_LO    _MMIO(0x91C8)
   1086  1.15  riastrad #define OA_PERFMATRIX_HI    _MMIO(0x91CC)
   1087  1.15  riastrad 
   1088  1.15  riastrad /* RPM unit config (Gen8+) */
   1089  1.15  riastrad #define RPM_CONFIG0	    _MMIO(0x0D00)
   1090  1.15  riastrad #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
   1091  1.15  riastrad #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
   1092  1.15  riastrad #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	0
   1093  1.15  riastrad #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	1
   1094  1.15  riastrad #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
   1095  1.15  riastrad #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
   1096  1.15  riastrad #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	0
   1097  1.15  riastrad #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	1
   1098  1.15  riastrad #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ	2
   1099  1.15  riastrad #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ	3
   1100  1.15  riastrad #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT	1
   1101  1.15  riastrad #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK	(0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
   1102  1.15  riastrad 
   1103  1.15  riastrad #define RPM_CONFIG1	    _MMIO(0x0D04)
   1104  1.15  riastrad #define  GEN10_GT_NOA_ENABLE  (1 << 9)
   1105  1.15  riastrad 
   1106  1.15  riastrad /* GPM unit config (Gen9+) */
   1107  1.15  riastrad #define CTC_MODE			_MMIO(0xA26C)
   1108  1.15  riastrad #define  CTC_SOURCE_PARAMETER_MASK 1
   1109  1.15  riastrad #define  CTC_SOURCE_CRYSTAL_CLOCK	0
   1110  1.15  riastrad #define  CTC_SOURCE_DIVIDE_LOGIC	1
   1111  1.15  riastrad #define  CTC_SHIFT_PARAMETER_SHIFT	1
   1112  1.15  riastrad #define  CTC_SHIFT_PARAMETER_MASK	(0x3 << CTC_SHIFT_PARAMETER_SHIFT)
   1113  1.15  riastrad 
   1114  1.15  riastrad /* RCP unit config (Gen8+) */
   1115  1.15  riastrad #define RCP_CONFIG	    _MMIO(0x0D08)
   1116  1.15  riastrad 
   1117  1.15  riastrad /* NOA (HSW) */
   1118  1.15  riastrad #define HSW_MBVID2_NOA0		_MMIO(0x9E80)
   1119  1.15  riastrad #define HSW_MBVID2_NOA1		_MMIO(0x9E84)
   1120  1.15  riastrad #define HSW_MBVID2_NOA2		_MMIO(0x9E88)
   1121  1.15  riastrad #define HSW_MBVID2_NOA3		_MMIO(0x9E8C)
   1122  1.15  riastrad #define HSW_MBVID2_NOA4		_MMIO(0x9E90)
   1123  1.15  riastrad #define HSW_MBVID2_NOA5		_MMIO(0x9E94)
   1124  1.15  riastrad #define HSW_MBVID2_NOA6		_MMIO(0x9E98)
   1125  1.15  riastrad #define HSW_MBVID2_NOA7		_MMIO(0x9E9C)
   1126  1.15  riastrad #define HSW_MBVID2_NOA8		_MMIO(0x9EA0)
   1127  1.15  riastrad #define HSW_MBVID2_NOA9		_MMIO(0x9EA4)
   1128  1.15  riastrad 
   1129  1.15  riastrad #define HSW_MBVID2_MISR0	_MMIO(0x9EC0)
   1130  1.15  riastrad 
   1131  1.15  riastrad /* NOA (Gen8+) */
   1132  1.15  riastrad #define NOA_CONFIG(i)	    _MMIO(0x0D0C + (i) * 4)
   1133  1.15  riastrad 
   1134  1.15  riastrad #define MICRO_BP0_0	    _MMIO(0x9800)
   1135  1.15  riastrad #define MICRO_BP0_2	    _MMIO(0x9804)
   1136  1.15  riastrad #define MICRO_BP0_1	    _MMIO(0x9808)
   1137  1.15  riastrad 
   1138  1.15  riastrad #define MICRO_BP1_0	    _MMIO(0x980C)
   1139  1.15  riastrad #define MICRO_BP1_2	    _MMIO(0x9810)
   1140  1.15  riastrad #define MICRO_BP1_1	    _MMIO(0x9814)
   1141  1.15  riastrad 
   1142  1.15  riastrad #define MICRO_BP2_0	    _MMIO(0x9818)
   1143  1.15  riastrad #define MICRO_BP2_2	    _MMIO(0x981C)
   1144  1.15  riastrad #define MICRO_BP2_1	    _MMIO(0x9820)
   1145  1.15  riastrad 
   1146  1.15  riastrad #define MICRO_BP3_0	    _MMIO(0x9824)
   1147  1.15  riastrad #define MICRO_BP3_2	    _MMIO(0x9828)
   1148  1.15  riastrad #define MICRO_BP3_1	    _MMIO(0x982C)
   1149  1.15  riastrad 
   1150  1.15  riastrad #define MICRO_BP_TRIGGER		_MMIO(0x9830)
   1151  1.15  riastrad #define MICRO_BP3_COUNT_STATUS01	_MMIO(0x9834)
   1152  1.15  riastrad #define MICRO_BP3_COUNT_STATUS23	_MMIO(0x9838)
   1153  1.15  riastrad #define MICRO_BP_FIRED_ARMED		_MMIO(0x983C)
   1154  1.15  riastrad 
   1155  1.15  riastrad #define GEN12_OAA_DBG_REG _MMIO(0xdc44)
   1156  1.15  riastrad #define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
   1157  1.15  riastrad #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
   1158  1.15  riastrad 
   1159  1.15  riastrad #define GDT_CHICKEN_BITS    _MMIO(0x9840)
   1160  1.15  riastrad #define   GT_NOA_ENABLE	    0x00000080
   1161  1.15  riastrad 
   1162  1.15  riastrad #define NOA_DATA	    _MMIO(0x986C)
   1163  1.15  riastrad #define NOA_WRITE	    _MMIO(0x9888)
   1164  1.15  riastrad #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
   1165   1.3  riastrad 
   1166   1.3  riastrad #define _GEN7_PIPEA_DE_LOAD_SL	0x70068
   1167   1.3  riastrad #define _GEN7_PIPEB_DE_LOAD_SL	0x71068
   1168  1.15  riastrad #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
   1169   1.1  riastrad 
   1170   1.1  riastrad /*
   1171   1.1  riastrad  * Reset registers
   1172   1.1  riastrad  */
   1173  1.15  riastrad #define DEBUG_RESET_I830		_MMIO(0x6070)
   1174  1.15  riastrad #define  DEBUG_RESET_FULL		(1 << 7)
   1175  1.15  riastrad #define  DEBUG_RESET_RENDER		(1 << 8)
   1176  1.15  riastrad #define  DEBUG_RESET_DISPLAY		(1 << 9)
   1177   1.1  riastrad 
   1178   1.1  riastrad /*
   1179   1.2     kamil  * IOSF sideband
   1180   1.2     kamil  */
   1181  1.15  riastrad #define VLV_IOSF_DOORBELL_REQ			_MMIO(VLV_DISPLAY_BASE + 0x2100)
   1182   1.2     kamil #define   IOSF_DEVFN_SHIFT			24
   1183   1.2     kamil #define   IOSF_OPCODE_SHIFT			16
   1184   1.2     kamil #define   IOSF_PORT_SHIFT			8
   1185   1.2     kamil #define   IOSF_BYTE_ENABLES_SHIFT		4
   1186   1.2     kamil #define   IOSF_BAR_SHIFT			1
   1187  1.15  riastrad #define   IOSF_SB_BUSY				(1 << 0)
   1188  1.15  riastrad #define   IOSF_PORT_BUNIT			0x03
   1189  1.15  riastrad #define   IOSF_PORT_PUNIT			0x04
   1190   1.2     kamil #define   IOSF_PORT_NC				0x11
   1191   1.2     kamil #define   IOSF_PORT_DPIO			0x12
   1192   1.2     kamil #define   IOSF_PORT_GPIO_NC			0x13
   1193   1.2     kamil #define   IOSF_PORT_CCK				0x14
   1194  1.15  riastrad #define   IOSF_PORT_DPIO_2			0x1a
   1195  1.15  riastrad #define   IOSF_PORT_FLISDSI			0x1b
   1196  1.15  riastrad #define   IOSF_PORT_GPIO_SC			0x48
   1197  1.15  riastrad #define   IOSF_PORT_GPIO_SUS			0xa8
   1198  1.15  riastrad #define   IOSF_PORT_CCU				0xa9
   1199  1.15  riastrad #define   CHV_IOSF_PORT_GPIO_N			0x13
   1200  1.15  riastrad #define   CHV_IOSF_PORT_GPIO_SE			0x48
   1201  1.15  riastrad #define   CHV_IOSF_PORT_GPIO_E			0xa8
   1202  1.15  riastrad #define   CHV_IOSF_PORT_GPIO_SW			0xb2
   1203  1.15  riastrad #define VLV_IOSF_DATA				_MMIO(VLV_DISPLAY_BASE + 0x2104)
   1204  1.15  riastrad #define VLV_IOSF_ADDR				_MMIO(VLV_DISPLAY_BASE + 0x2108)
   1205   1.2     kamil 
   1206   1.2     kamil /* See configdb bunit SB addr map */
   1207   1.2     kamil #define BUNIT_REG_BISOC				0x11
   1208   1.2     kamil 
   1209  1.15  riastrad /* PUNIT_REG_*SSPM0 */
   1210  1.15  riastrad #define   _SSPM0_SSC(val)			((val) << 0)
   1211  1.15  riastrad #define   SSPM0_SSC_MASK			_SSPM0_SSC(0x3)
   1212  1.15  riastrad #define   SSPM0_SSC_PWR_ON			_SSPM0_SSC(0x0)
   1213  1.15  riastrad #define   SSPM0_SSC_CLK_GATE			_SSPM0_SSC(0x1)
   1214  1.15  riastrad #define   SSPM0_SSC_RESET			_SSPM0_SSC(0x2)
   1215  1.15  riastrad #define   SSPM0_SSC_PWR_GATE			_SSPM0_SSC(0x3)
   1216  1.15  riastrad #define   _SSPM0_SSS(val)			((val) << 24)
   1217  1.15  riastrad #define   SSPM0_SSS_MASK			_SSPM0_SSS(0x3)
   1218  1.15  riastrad #define   SSPM0_SSS_PWR_ON			_SSPM0_SSS(0x0)
   1219  1.15  riastrad #define   SSPM0_SSS_CLK_GATE			_SSPM0_SSS(0x1)
   1220  1.15  riastrad #define   SSPM0_SSS_RESET			_SSPM0_SSS(0x2)
   1221  1.15  riastrad #define   SSPM0_SSS_PWR_GATE			_SSPM0_SSS(0x3)
   1222  1.15  riastrad 
   1223  1.15  riastrad /* PUNIT_REG_*SSPM1 */
   1224  1.15  riastrad #define   SSPM1_FREQSTAT_SHIFT			24
   1225  1.15  riastrad #define   SSPM1_FREQSTAT_MASK			(0x1f << SSPM1_FREQSTAT_SHIFT)
   1226  1.15  riastrad #define   SSPM1_FREQGUAR_SHIFT			8
   1227  1.15  riastrad #define   SSPM1_FREQGUAR_MASK			(0x1f << SSPM1_FREQGUAR_SHIFT)
   1228  1.15  riastrad #define   SSPM1_FREQ_SHIFT			0
   1229  1.15  riastrad #define   SSPM1_FREQ_MASK			(0x1f << SSPM1_FREQ_SHIFT)
   1230  1.15  riastrad 
   1231  1.15  riastrad #define PUNIT_REG_VEDSSPM0			0x32
   1232  1.15  riastrad #define PUNIT_REG_VEDSSPM1			0x33
   1233  1.15  riastrad 
   1234  1.15  riastrad #define PUNIT_REG_DSPSSPM			0x36
   1235   1.3  riastrad #define   DSPFREQSTAT_SHIFT_CHV			24
   1236   1.3  riastrad #define   DSPFREQSTAT_MASK_CHV			(0x1f << DSPFREQSTAT_SHIFT_CHV)
   1237   1.3  riastrad #define   DSPFREQGUAR_SHIFT_CHV			8
   1238   1.3  riastrad #define   DSPFREQGUAR_MASK_CHV			(0x1f << DSPFREQGUAR_SHIFT_CHV)
   1239   1.2     kamil #define   DSPFREQSTAT_SHIFT			30
   1240   1.2     kamil #define   DSPFREQSTAT_MASK			(0x3 << DSPFREQSTAT_SHIFT)
   1241   1.2     kamil #define   DSPFREQGUAR_SHIFT			14
   1242   1.2     kamil #define   DSPFREQGUAR_MASK			(0x3 << DSPFREQGUAR_SHIFT)
   1243   1.3  riastrad #define   DSP_MAXFIFO_PM5_STATUS		(1 << 22) /* chv */
   1244   1.3  riastrad #define   DSP_AUTO_CDCLK_GATE_DISABLE		(1 << 7) /* chv */
   1245   1.3  riastrad #define   DSP_MAXFIFO_PM5_ENABLE		(1 << 6) /* chv */
   1246   1.3  riastrad #define   _DP_SSC(val, pipe)			((val) << (2 * (pipe)))
   1247   1.3  riastrad #define   DP_SSC_MASK(pipe)			_DP_SSC(0x3, (pipe))
   1248   1.3  riastrad #define   DP_SSC_PWR_ON(pipe)			_DP_SSC(0x0, (pipe))
   1249   1.3  riastrad #define   DP_SSC_CLK_GATE(pipe)			_DP_SSC(0x1, (pipe))
   1250   1.3  riastrad #define   DP_SSC_RESET(pipe)			_DP_SSC(0x2, (pipe))
   1251   1.3  riastrad #define   DP_SSC_PWR_GATE(pipe)			_DP_SSC(0x3, (pipe))
   1252   1.3  riastrad #define   _DP_SSS(val, pipe)			((val) << (2 * (pipe) + 16))
   1253   1.3  riastrad #define   DP_SSS_MASK(pipe)			_DP_SSS(0x3, (pipe))
   1254   1.3  riastrad #define   DP_SSS_PWR_ON(pipe)			_DP_SSS(0x0, (pipe))
   1255   1.3  riastrad #define   DP_SSS_CLK_GATE(pipe)			_DP_SSS(0x1, (pipe))
   1256   1.3  riastrad #define   DP_SSS_RESET(pipe)			_DP_SSS(0x2, (pipe))
   1257   1.3  riastrad #define   DP_SSS_PWR_GATE(pipe)			_DP_SSS(0x3, (pipe))
   1258   1.2     kamil 
   1259  1.15  riastrad #define PUNIT_REG_ISPSSPM0			0x39
   1260  1.15  riastrad #define PUNIT_REG_ISPSSPM1			0x3a
   1261   1.3  riastrad 
   1262   1.2     kamil #define PUNIT_REG_PWRGT_CTRL			0x60
   1263   1.2     kamil #define PUNIT_REG_PWRGT_STATUS			0x61
   1264  1.15  riastrad #define   PUNIT_PWRGT_MASK(pw_idx)		(3 << ((pw_idx) * 2))
   1265  1.15  riastrad #define   PUNIT_PWRGT_PWR_ON(pw_idx)		(0 << ((pw_idx) * 2))
   1266  1.15  riastrad #define   PUNIT_PWRGT_CLK_GATE(pw_idx)		(1 << ((pw_idx) * 2))
   1267  1.15  riastrad #define   PUNIT_PWRGT_RESET(pw_idx)		(2 << ((pw_idx) * 2))
   1268  1.15  riastrad #define   PUNIT_PWRGT_PWR_GATE(pw_idx)		(3 << ((pw_idx) * 2))
   1269  1.15  riastrad 
   1270  1.15  riastrad #define PUNIT_PWGT_IDX_RENDER			0
   1271  1.15  riastrad #define PUNIT_PWGT_IDX_MEDIA			1
   1272  1.15  riastrad #define PUNIT_PWGT_IDX_DISP2D			3
   1273  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_CMN_BC		5
   1274  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01	6
   1275  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23	7
   1276  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01	8
   1277  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23	9
   1278  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_RX0			10
   1279  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_RX1			11
   1280  1.15  riastrad #define PUNIT_PWGT_IDX_DPIO_CMN_D		12
   1281   1.2     kamil 
   1282   1.2     kamil #define PUNIT_REG_GPU_LFM			0xd3
   1283   1.2     kamil #define PUNIT_REG_GPU_FREQ_REQ			0xd4
   1284   1.2     kamil #define PUNIT_REG_GPU_FREQ_STS			0xd8
   1285  1.15  riastrad #define   GPLLENABLE				(1 << 4)
   1286  1.15  riastrad #define   GENFREQSTATUS				(1 << 0)
   1287   1.2     kamil #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
   1288   1.3  riastrad #define PUNIT_REG_CZ_TIMESTAMP			0xce
   1289   1.2     kamil 
   1290   1.2     kamil #define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
   1291   1.2     kamil #define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
   1292   1.2     kamil 
   1293   1.3  riastrad #define FB_GFX_FMAX_AT_VMAX_FUSE		0x136
   1294   1.3  riastrad #define FB_GFX_FREQ_FUSE_MASK			0xff
   1295   1.3  riastrad #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT	24
   1296   1.3  riastrad #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT	16
   1297   1.3  riastrad #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT	8
   1298   1.3  riastrad 
   1299   1.3  riastrad #define FB_GFX_FMIN_AT_VMIN_FUSE		0x137
   1300   1.3  riastrad #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT		8
   1301   1.3  riastrad 
   1302   1.3  riastrad #define PUNIT_REG_DDR_SETUP2			0x139
   1303   1.3  riastrad #define   FORCE_DDR_FREQ_REQ_ACK		(1 << 8)
   1304   1.3  riastrad #define   FORCE_DDR_LOW_FREQ			(1 << 1)
   1305   1.3  riastrad #define   FORCE_DDR_HIGH_FREQ			(1 << 0)
   1306   1.3  riastrad 
   1307   1.3  riastrad #define PUNIT_GPU_STATUS_REG			0xdb
   1308   1.3  riastrad #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT	16
   1309   1.3  riastrad #define PUNIT_GPU_STATUS_MAX_FREQ_MASK		0xff
   1310   1.3  riastrad #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT	8
   1311   1.3  riastrad #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK	0xff
   1312   1.3  riastrad 
   1313   1.3  riastrad #define PUNIT_GPU_DUTYCYCLE_REG		0xdf
   1314   1.3  riastrad #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT	8
   1315   1.3  riastrad #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK	0xff
   1316   1.3  riastrad 
   1317   1.2     kamil #define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
   1318   1.2     kamil #define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
   1319   1.2     kamil #define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
   1320   1.2     kamil #define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
   1321   1.2     kamil #define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
   1322   1.2     kamil #define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
   1323   1.2     kamil #define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
   1324   1.2     kamil #define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
   1325   1.2     kamil #define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
   1326   1.2     kamil #define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
   1327   1.2     kamil 
   1328  1.15  riastrad #define VLV_TURBO_SOC_OVERRIDE		0x04
   1329  1.15  riastrad #define   VLV_OVERRIDE_EN		1
   1330  1.15  riastrad #define   VLV_SOC_TDP_EN		(1 << 1)
   1331  1.15  riastrad #define   VLV_BIAS_CPU_125_SOC_875	(6 << 2)
   1332  1.15  riastrad #define   CHV_BIAS_CPU_50_SOC_50	(3 << 2)
   1333   1.3  riastrad 
   1334   1.2     kamil /* vlv2 north clock has */
   1335   1.2     kamil #define CCK_FUSE_REG				0x8
   1336   1.2     kamil #define  CCK_FUSE_HPLL_FREQ_MASK		0x3
   1337   1.2     kamil #define CCK_REG_DSI_PLL_FUSE			0x44
   1338   1.2     kamil #define CCK_REG_DSI_PLL_CONTROL			0x48
   1339   1.2     kamil #define  DSI_PLL_VCO_EN				(1 << 31)
   1340   1.2     kamil #define  DSI_PLL_LDO_GATE			(1 << 30)
   1341   1.2     kamil #define  DSI_PLL_P1_POST_DIV_SHIFT		17
   1342   1.2     kamil #define  DSI_PLL_P1_POST_DIV_MASK		(0x1ff << 17)
   1343   1.2     kamil #define  DSI_PLL_P2_MUX_DSI0_DIV2		(1 << 13)
   1344   1.2     kamil #define  DSI_PLL_P3_MUX_DSI1_DIV2		(1 << 12)
   1345   1.2     kamil #define  DSI_PLL_MUX_MASK			(3 << 9)
   1346   1.2     kamil #define  DSI_PLL_MUX_DSI0_DSIPLL		(0 << 10)
   1347   1.2     kamil #define  DSI_PLL_MUX_DSI0_CCK			(1 << 10)
   1348   1.2     kamil #define  DSI_PLL_MUX_DSI1_DSIPLL		(0 << 9)
   1349   1.2     kamil #define  DSI_PLL_MUX_DSI1_CCK			(1 << 9)
   1350   1.2     kamil #define  DSI_PLL_CLK_GATE_MASK			(0xf << 5)
   1351   1.2     kamil #define  DSI_PLL_CLK_GATE_DSI0_DSIPLL		(1 << 8)
   1352   1.2     kamil #define  DSI_PLL_CLK_GATE_DSI1_DSIPLL		(1 << 7)
   1353   1.2     kamil #define  DSI_PLL_CLK_GATE_DSI0_CCK		(1 << 6)
   1354   1.2     kamil #define  DSI_PLL_CLK_GATE_DSI1_CCK		(1 << 5)
   1355   1.2     kamil #define  DSI_PLL_LOCK				(1 << 0)
   1356   1.2     kamil #define CCK_REG_DSI_PLL_DIVIDER			0x4c
   1357   1.2     kamil #define  DSI_PLL_LFSR				(1 << 31)
   1358   1.2     kamil #define  DSI_PLL_FRACTION_EN			(1 << 30)
   1359   1.2     kamil #define  DSI_PLL_FRAC_COUNTER_SHIFT		27
   1360   1.2     kamil #define  DSI_PLL_FRAC_COUNTER_MASK		(7 << 27)
   1361   1.2     kamil #define  DSI_PLL_USYNC_CNT_SHIFT		18
   1362   1.2     kamil #define  DSI_PLL_USYNC_CNT_MASK			(0x1ff << 18)
   1363   1.2     kamil #define  DSI_PLL_N1_DIV_SHIFT			16
   1364   1.2     kamil #define  DSI_PLL_N1_DIV_MASK			(3 << 16)
   1365   1.2     kamil #define  DSI_PLL_M1_DIV_SHIFT			0
   1366   1.2     kamil #define  DSI_PLL_M1_DIV_MASK			(0x1ff << 0)
   1367   1.3  riastrad #define CCK_CZ_CLOCK_CONTROL			0x62
   1368  1.15  riastrad #define CCK_GPLL_CLOCK_CONTROL			0x67
   1369   1.2     kamil #define CCK_DISPLAY_CLOCK_CONTROL		0x6b
   1370  1.15  riastrad #define CCK_DISPLAY_REF_CLOCK_CONTROL		0x6c
   1371   1.3  riastrad #define  CCK_TRUNK_FORCE_ON			(1 << 17)
   1372   1.3  riastrad #define  CCK_TRUNK_FORCE_OFF			(1 << 16)
   1373   1.3  riastrad #define  CCK_FREQUENCY_STATUS			(0x1f << 8)
   1374   1.3  riastrad #define  CCK_FREQUENCY_STATUS_SHIFT		8
   1375   1.3  riastrad #define  CCK_FREQUENCY_VALUES			(0x1f << 0)
   1376   1.2     kamil 
   1377  1.15  riastrad /* DPIO registers */
   1378   1.2     kamil #define DPIO_DEVFN			0
   1379   1.2     kamil 
   1380  1.15  riastrad #define DPIO_CTL			_MMIO(VLV_DISPLAY_BASE + 0x2110)
   1381  1.15  riastrad #define  DPIO_MODSEL1			(1 << 3) /* if ref clk b == 27 */
   1382  1.15  riastrad #define  DPIO_MODSEL0			(1 << 2) /* if ref clk a == 27 */
   1383  1.15  riastrad #define  DPIO_SFR_BYPASS		(1 << 1)
   1384  1.15  riastrad #define  DPIO_CMNRST			(1 << 0)
   1385   1.1  riastrad 
   1386   1.2     kamil #define DPIO_PHY(pipe)			((pipe) >> 1)
   1387   1.2     kamil #define DPIO_PHY_IOSF_PORT(phy)		(dev_priv->dpio_phy_iosf_port[phy])
   1388   1.2     kamil 
   1389   1.2     kamil /*
   1390   1.2     kamil  * Per pipe/PLL DPIO regs
   1391   1.2     kamil  */
   1392   1.2     kamil #define _VLV_PLL_DW3_CH0		0x800c
   1393   1.1  riastrad #define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
   1394   1.2     kamil #define   DPIO_POST_DIV_DAC		0
   1395   1.2     kamil #define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
   1396   1.2     kamil #define   DPIO_POST_DIV_LVDS1		2
   1397   1.2     kamil #define   DPIO_POST_DIV_LVDS2		3
   1398   1.1  riastrad #define   DPIO_K_SHIFT			(24) /* 4 bits */
   1399   1.1  riastrad #define   DPIO_P1_SHIFT			(21) /* 3 bits */
   1400   1.1  riastrad #define   DPIO_P2_SHIFT			(16) /* 5 bits */
   1401   1.1  riastrad #define   DPIO_N_SHIFT			(12) /* 4 bits */
   1402  1.15  riastrad #define   DPIO_ENABLE_CALIBRATION	(1 << 11)
   1403   1.1  riastrad #define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
   1404   1.1  riastrad #define   DPIO_M2DIV_MASK		0xff
   1405   1.2     kamil #define _VLV_PLL_DW3_CH1		0x802c
   1406   1.2     kamil #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
   1407   1.1  riastrad 
   1408   1.2     kamil #define _VLV_PLL_DW5_CH0		0x8014
   1409   1.1  riastrad #define   DPIO_REFSEL_OVERRIDE		27
   1410   1.1  riastrad #define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
   1411   1.1  riastrad #define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
   1412   1.1  riastrad #define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
   1413   1.1  riastrad #define   DPIO_PLL_REFCLK_SEL_MASK	3
   1414   1.1  riastrad #define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
   1415   1.1  riastrad #define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
   1416   1.2     kamil #define _VLV_PLL_DW5_CH1		0x8034
   1417   1.2     kamil #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
   1418   1.2     kamil 
   1419   1.2     kamil #define _VLV_PLL_DW7_CH0		0x801c
   1420   1.2     kamil #define _VLV_PLL_DW7_CH1		0x803c
   1421   1.2     kamil #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
   1422   1.2     kamil 
   1423   1.2     kamil #define _VLV_PLL_DW8_CH0		0x8040
   1424   1.2     kamil #define _VLV_PLL_DW8_CH1		0x8060
   1425   1.2     kamil #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
   1426   1.2     kamil 
   1427   1.2     kamil #define VLV_PLL_DW9_BCAST		0xc044
   1428   1.2     kamil #define _VLV_PLL_DW9_CH0		0x8044
   1429   1.2     kamil #define _VLV_PLL_DW9_CH1		0x8064
   1430   1.2     kamil #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
   1431   1.2     kamil 
   1432   1.2     kamil #define _VLV_PLL_DW10_CH0		0x8048
   1433   1.2     kamil #define _VLV_PLL_DW10_CH1		0x8068
   1434   1.2     kamil #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
   1435   1.2     kamil 
   1436   1.2     kamil #define _VLV_PLL_DW11_CH0		0x804c
   1437   1.2     kamil #define _VLV_PLL_DW11_CH1		0x806c
   1438   1.2     kamil #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
   1439   1.1  riastrad 
   1440   1.2     kamil /* Spec for ref block start counts at DW10 */
   1441   1.2     kamil #define VLV_REF_DW13			0x80ac
   1442   1.1  riastrad 
   1443   1.2     kamil #define VLV_CMN_DW0			0x8100
   1444   1.1  riastrad 
   1445   1.2     kamil /*
   1446   1.2     kamil  * Per DDI channel DPIO regs
   1447   1.2     kamil  */
   1448   1.1  riastrad 
   1449   1.2     kamil #define _VLV_PCS_DW0_CH0		0x8200
   1450   1.2     kamil #define _VLV_PCS_DW0_CH1		0x8400
   1451  1.15  riastrad #define   DPIO_PCS_TX_LANE2_RESET	(1 << 16)
   1452  1.15  riastrad #define   DPIO_PCS_TX_LANE1_RESET	(1 << 7)
   1453  1.15  riastrad #define   DPIO_LEFT_TXFIFO_RST_MASTER2	(1 << 4)
   1454  1.15  riastrad #define   DPIO_RIGHT_TXFIFO_RST_MASTER2	(1 << 3)
   1455   1.2     kamil #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
   1456   1.2     kamil 
   1457   1.3  riastrad #define _VLV_PCS01_DW0_CH0		0x200
   1458   1.3  riastrad #define _VLV_PCS23_DW0_CH0		0x400
   1459   1.3  riastrad #define _VLV_PCS01_DW0_CH1		0x2600
   1460   1.3  riastrad #define _VLV_PCS23_DW0_CH1		0x2800
   1461   1.3  riastrad #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
   1462   1.3  riastrad #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
   1463   1.3  riastrad 
   1464   1.2     kamil #define _VLV_PCS_DW1_CH0		0x8204
   1465   1.2     kamil #define _VLV_PCS_DW1_CH1		0x8404
   1466  1.15  riastrad #define   CHV_PCS_REQ_SOFTRESET_EN	(1 << 23)
   1467  1.15  riastrad #define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1 << 22)
   1468  1.15  riastrad #define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
   1469   1.2     kamil #define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
   1470  1.15  riastrad #define   DPIO_PCS_CLK_SOFT_RESET	(1 << 5)
   1471   1.2     kamil #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
   1472   1.2     kamil 
   1473   1.3  riastrad #define _VLV_PCS01_DW1_CH0		0x204
   1474   1.3  riastrad #define _VLV_PCS23_DW1_CH0		0x404
   1475   1.3  riastrad #define _VLV_PCS01_DW1_CH1		0x2604
   1476   1.3  riastrad #define _VLV_PCS23_DW1_CH1		0x2804
   1477   1.3  riastrad #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
   1478   1.3  riastrad #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
   1479   1.3  riastrad 
   1480   1.2     kamil #define _VLV_PCS_DW8_CH0		0x8220
   1481   1.2     kamil #define _VLV_PCS_DW8_CH1		0x8420
   1482   1.3  riastrad #define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE	(1 << 20)
   1483   1.3  riastrad #define   CHV_PCS_USEDCLKCHANNEL		(1 << 21)
   1484   1.2     kamil #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
   1485   1.2     kamil 
   1486   1.2     kamil #define _VLV_PCS01_DW8_CH0		0x0220
   1487   1.2     kamil #define _VLV_PCS23_DW8_CH0		0x0420
   1488   1.2     kamil #define _VLV_PCS01_DW8_CH1		0x2620
   1489   1.2     kamil #define _VLV_PCS23_DW8_CH1		0x2820
   1490   1.2     kamil #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
   1491   1.2     kamil #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
   1492   1.2     kamil 
   1493   1.2     kamil #define _VLV_PCS_DW9_CH0		0x8224
   1494   1.2     kamil #define _VLV_PCS_DW9_CH1		0x8424
   1495  1.15  riastrad #define   DPIO_PCS_TX2MARGIN_MASK	(0x7 << 13)
   1496  1.15  riastrad #define   DPIO_PCS_TX2MARGIN_000	(0 << 13)
   1497  1.15  riastrad #define   DPIO_PCS_TX2MARGIN_101	(1 << 13)
   1498  1.15  riastrad #define   DPIO_PCS_TX1MARGIN_MASK	(0x7 << 10)
   1499  1.15  riastrad #define   DPIO_PCS_TX1MARGIN_000	(0 << 10)
   1500  1.15  riastrad #define   DPIO_PCS_TX1MARGIN_101	(1 << 10)
   1501   1.2     kamil #define	VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
   1502   1.2     kamil 
   1503   1.3  riastrad #define _VLV_PCS01_DW9_CH0		0x224
   1504   1.3  riastrad #define _VLV_PCS23_DW9_CH0		0x424
   1505   1.3  riastrad #define _VLV_PCS01_DW9_CH1		0x2624
   1506   1.3  riastrad #define _VLV_PCS23_DW9_CH1		0x2824
   1507   1.3  riastrad #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
   1508   1.3  riastrad #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
   1509   1.3  riastrad 
   1510   1.3  riastrad #define _CHV_PCS_DW10_CH0		0x8228
   1511   1.3  riastrad #define _CHV_PCS_DW10_CH1		0x8428
   1512  1.15  riastrad #define   DPIO_PCS_SWING_CALC_TX0_TX2	(1 << 30)
   1513  1.15  riastrad #define   DPIO_PCS_SWING_CALC_TX1_TX3	(1 << 31)
   1514  1.15  riastrad #define   DPIO_PCS_TX2DEEMP_MASK	(0xf << 24)
   1515  1.15  riastrad #define   DPIO_PCS_TX2DEEMP_9P5		(0 << 24)
   1516  1.15  riastrad #define   DPIO_PCS_TX2DEEMP_6P0		(2 << 24)
   1517  1.15  riastrad #define   DPIO_PCS_TX1DEEMP_MASK	(0xf << 16)
   1518  1.15  riastrad #define   DPIO_PCS_TX1DEEMP_9P5		(0 << 16)
   1519  1.15  riastrad #define   DPIO_PCS_TX1DEEMP_6P0		(2 << 16)
   1520   1.3  riastrad #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
   1521   1.3  riastrad 
   1522   1.3  riastrad #define _VLV_PCS01_DW10_CH0		0x0228
   1523   1.3  riastrad #define _VLV_PCS23_DW10_CH0		0x0428
   1524   1.3  riastrad #define _VLV_PCS01_DW10_CH1		0x2628
   1525   1.3  riastrad #define _VLV_PCS23_DW10_CH1		0x2828
   1526   1.3  riastrad #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
   1527   1.3  riastrad #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
   1528   1.3  riastrad 
   1529   1.2     kamil #define _VLV_PCS_DW11_CH0		0x822c
   1530   1.2     kamil #define _VLV_PCS_DW11_CH1		0x842c
   1531  1.15  riastrad #define   DPIO_TX2_STAGGER_MASK(x)	((x) << 24)
   1532  1.15  riastrad #define   DPIO_LANEDESKEW_STRAP_OVRD	(1 << 3)
   1533  1.15  riastrad #define   DPIO_LEFT_TXFIFO_RST_MASTER	(1 << 1)
   1534  1.15  riastrad #define   DPIO_RIGHT_TXFIFO_RST_MASTER	(1 << 0)
   1535   1.2     kamil #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
   1536   1.2     kamil 
   1537   1.3  riastrad #define _VLV_PCS01_DW11_CH0		0x022c
   1538   1.3  riastrad #define _VLV_PCS23_DW11_CH0		0x042c
   1539   1.3  riastrad #define _VLV_PCS01_DW11_CH1		0x262c
   1540   1.3  riastrad #define _VLV_PCS23_DW11_CH1		0x282c
   1541   1.3  riastrad #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
   1542   1.3  riastrad #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
   1543   1.3  riastrad 
   1544   1.3  riastrad #define _VLV_PCS01_DW12_CH0		0x0230
   1545   1.3  riastrad #define _VLV_PCS23_DW12_CH0		0x0430
   1546   1.3  riastrad #define _VLV_PCS01_DW12_CH1		0x2630
   1547   1.3  riastrad #define _VLV_PCS23_DW12_CH1		0x2830
   1548   1.3  riastrad #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
   1549   1.3  riastrad #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
   1550   1.3  riastrad 
   1551   1.2     kamil #define _VLV_PCS_DW12_CH0		0x8230
   1552   1.2     kamil #define _VLV_PCS_DW12_CH1		0x8430
   1553  1.15  riastrad #define   DPIO_TX2_STAGGER_MULT(x)	((x) << 20)
   1554  1.15  riastrad #define   DPIO_TX1_STAGGER_MULT(x)	((x) << 16)
   1555  1.15  riastrad #define   DPIO_TX1_STAGGER_MASK(x)	((x) << 8)
   1556  1.15  riastrad #define   DPIO_LANESTAGGER_STRAP_OVRD	(1 << 6)
   1557  1.15  riastrad #define   DPIO_LANESTAGGER_STRAP(x)	((x) << 0)
   1558   1.2     kamil #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
   1559   1.2     kamil 
   1560   1.2     kamil #define _VLV_PCS_DW14_CH0		0x8238
   1561   1.2     kamil #define _VLV_PCS_DW14_CH1		0x8438
   1562   1.2     kamil #define	VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
   1563   1.2     kamil 
   1564   1.2     kamil #define _VLV_PCS_DW23_CH0		0x825c
   1565   1.2     kamil #define _VLV_PCS_DW23_CH1		0x845c
   1566   1.2     kamil #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
   1567   1.2     kamil 
   1568   1.2     kamil #define _VLV_TX_DW2_CH0			0x8288
   1569   1.2     kamil #define _VLV_TX_DW2_CH1			0x8488
   1570   1.3  riastrad #define   DPIO_SWING_MARGIN000_SHIFT	16
   1571   1.3  riastrad #define   DPIO_SWING_MARGIN000_MASK	(0xff << DPIO_SWING_MARGIN000_SHIFT)
   1572   1.3  riastrad #define   DPIO_UNIQ_TRANS_SCALE_SHIFT	8
   1573   1.2     kamil #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
   1574   1.2     kamil 
   1575   1.2     kamil #define _VLV_TX_DW3_CH0			0x828c
   1576   1.2     kamil #define _VLV_TX_DW3_CH1			0x848c
   1577   1.3  riastrad /* The following bit for CHV phy */
   1578  1.15  riastrad #define   DPIO_TX_UNIQ_TRANS_SCALE_EN	(1 << 27)
   1579   1.3  riastrad #define   DPIO_SWING_MARGIN101_SHIFT	16
   1580   1.3  riastrad #define   DPIO_SWING_MARGIN101_MASK	(0xff << DPIO_SWING_MARGIN101_SHIFT)
   1581   1.2     kamil #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
   1582   1.2     kamil 
   1583   1.2     kamil #define _VLV_TX_DW4_CH0			0x8290
   1584   1.2     kamil #define _VLV_TX_DW4_CH1			0x8490
   1585   1.3  riastrad #define   DPIO_SWING_DEEMPH9P5_SHIFT	24
   1586   1.3  riastrad #define   DPIO_SWING_DEEMPH9P5_MASK	(0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
   1587   1.3  riastrad #define   DPIO_SWING_DEEMPH6P0_SHIFT	16
   1588   1.3  riastrad #define   DPIO_SWING_DEEMPH6P0_MASK	(0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
   1589   1.2     kamil #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
   1590   1.2     kamil 
   1591   1.2     kamil #define _VLV_TX3_DW4_CH0		0x690
   1592   1.2     kamil #define _VLV_TX3_DW4_CH1		0x2a90
   1593   1.2     kamil #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
   1594   1.2     kamil 
   1595   1.2     kamil #define _VLV_TX_DW5_CH0			0x8294
   1596   1.2     kamil #define _VLV_TX_DW5_CH1			0x8494
   1597  1.15  riastrad #define   DPIO_TX_OCALINIT_EN		(1 << 31)
   1598   1.2     kamil #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
   1599   1.2     kamil 
   1600   1.2     kamil #define _VLV_TX_DW11_CH0		0x82ac
   1601   1.2     kamil #define _VLV_TX_DW11_CH1		0x84ac
   1602   1.2     kamil #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
   1603   1.2     kamil 
   1604   1.2     kamil #define _VLV_TX_DW14_CH0		0x82b8
   1605   1.2     kamil #define _VLV_TX_DW14_CH1		0x84b8
   1606   1.2     kamil #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
   1607   1.1  riastrad 
   1608   1.3  riastrad /* CHV dpPhy registers */
   1609   1.3  riastrad #define _CHV_PLL_DW0_CH0		0x8000
   1610   1.3  riastrad #define _CHV_PLL_DW0_CH1		0x8180
   1611   1.3  riastrad #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
   1612   1.3  riastrad 
   1613   1.3  riastrad #define _CHV_PLL_DW1_CH0		0x8004
   1614   1.3  riastrad #define _CHV_PLL_DW1_CH1		0x8184
   1615   1.3  riastrad #define   DPIO_CHV_N_DIV_SHIFT		8
   1616   1.3  riastrad #define   DPIO_CHV_M1_DIV_BY_2		(0 << 0)
   1617   1.3  riastrad #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
   1618   1.3  riastrad 
   1619   1.3  riastrad #define _CHV_PLL_DW2_CH0		0x8008
   1620   1.3  riastrad #define _CHV_PLL_DW2_CH1		0x8188
   1621   1.3  riastrad #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
   1622   1.3  riastrad 
   1623   1.3  riastrad #define _CHV_PLL_DW3_CH0		0x800c
   1624   1.3  riastrad #define _CHV_PLL_DW3_CH1		0x818c
   1625   1.3  riastrad #define  DPIO_CHV_FRAC_DIV_EN		(1 << 16)
   1626   1.3  riastrad #define  DPIO_CHV_FIRST_MOD		(0 << 8)
   1627   1.3  riastrad #define  DPIO_CHV_SECOND_MOD		(1 << 8)
   1628   1.3  riastrad #define  DPIO_CHV_FEEDFWD_GAIN_SHIFT	0
   1629   1.3  riastrad #define  DPIO_CHV_FEEDFWD_GAIN_MASK		(0xF << 0)
   1630   1.3  riastrad #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
   1631   1.3  riastrad 
   1632   1.3  riastrad #define _CHV_PLL_DW6_CH0		0x8018
   1633   1.3  riastrad #define _CHV_PLL_DW6_CH1		0x8198
   1634   1.3  riastrad #define   DPIO_CHV_GAIN_CTRL_SHIFT	16
   1635   1.3  riastrad #define	  DPIO_CHV_INT_COEFF_SHIFT	8
   1636   1.3  riastrad #define   DPIO_CHV_PROP_COEFF_SHIFT	0
   1637   1.3  riastrad #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
   1638   1.3  riastrad 
   1639   1.3  riastrad #define _CHV_PLL_DW8_CH0		0x8020
   1640   1.3  riastrad #define _CHV_PLL_DW8_CH1		0x81A0
   1641   1.3  riastrad #define   DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
   1642   1.3  riastrad #define   DPIO_CHV_TDC_TARGET_CNT_MASK  (0x3FF << 0)
   1643   1.3  riastrad #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
   1644   1.3  riastrad 
   1645   1.3  riastrad #define _CHV_PLL_DW9_CH0		0x8024
   1646   1.3  riastrad #define _CHV_PLL_DW9_CH1		0x81A4
   1647   1.3  riastrad #define  DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT		1 /* 3 bits */
   1648   1.3  riastrad #define  DPIO_CHV_INT_LOCK_THRESHOLD_MASK		(7 << 1)
   1649   1.3  riastrad #define  DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE	1 /* 1: coarse & 0 : fine  */
   1650   1.3  riastrad #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
   1651   1.3  riastrad 
   1652   1.3  riastrad #define _CHV_CMN_DW0_CH0               0x8100
   1653   1.3  riastrad #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH0	19
   1654   1.3  riastrad #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH0	18
   1655   1.3  riastrad #define   DPIO_ALLDL_POWERDOWN			(1 << 1)
   1656   1.3  riastrad #define   DPIO_ANYDL_POWERDOWN			(1 << 0)
   1657   1.3  riastrad 
   1658   1.3  riastrad #define _CHV_CMN_DW5_CH0               0x8114
   1659   1.3  riastrad #define   CHV_BUFRIGHTENA1_DISABLE	(0 << 20)
   1660   1.3  riastrad #define   CHV_BUFRIGHTENA1_NORMAL	(1 << 20)
   1661   1.3  riastrad #define   CHV_BUFRIGHTENA1_FORCE	(3 << 20)
   1662   1.3  riastrad #define   CHV_BUFRIGHTENA1_MASK		(3 << 20)
   1663   1.3  riastrad #define   CHV_BUFLEFTENA1_DISABLE	(0 << 22)
   1664   1.3  riastrad #define   CHV_BUFLEFTENA1_NORMAL	(1 << 22)
   1665   1.3  riastrad #define   CHV_BUFLEFTENA1_FORCE		(3 << 22)
   1666   1.3  riastrad #define   CHV_BUFLEFTENA1_MASK		(3 << 22)
   1667   1.3  riastrad 
   1668   1.3  riastrad #define _CHV_CMN_DW13_CH0		0x8134
   1669   1.3  riastrad #define _CHV_CMN_DW0_CH1		0x8080
   1670   1.3  riastrad #define   DPIO_CHV_S1_DIV_SHIFT		21
   1671   1.3  riastrad #define   DPIO_CHV_P1_DIV_SHIFT		13 /* 3 bits */
   1672   1.3  riastrad #define   DPIO_CHV_P2_DIV_SHIFT		8  /* 5 bits */
   1673   1.3  riastrad #define   DPIO_CHV_K_DIV_SHIFT		4
   1674   1.3  riastrad #define   DPIO_PLL_FREQLOCK		(1 << 1)
   1675   1.3  riastrad #define   DPIO_PLL_LOCK			(1 << 0)
   1676   1.3  riastrad #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
   1677   1.3  riastrad 
   1678   1.3  riastrad #define _CHV_CMN_DW14_CH0		0x8138
   1679   1.3  riastrad #define _CHV_CMN_DW1_CH1		0x8084
   1680   1.3  riastrad #define   DPIO_AFC_RECAL		(1 << 14)
   1681   1.3  riastrad #define   DPIO_DCLKP_EN			(1 << 13)
   1682   1.3  riastrad #define   CHV_BUFLEFTENA2_DISABLE	(0 << 17) /* CL2 DW1 only */
   1683   1.3  riastrad #define   CHV_BUFLEFTENA2_NORMAL	(1 << 17) /* CL2 DW1 only */
   1684   1.3  riastrad #define   CHV_BUFLEFTENA2_FORCE		(3 << 17) /* CL2 DW1 only */
   1685   1.3  riastrad #define   CHV_BUFLEFTENA2_MASK		(3 << 17) /* CL2 DW1 only */
   1686   1.3  riastrad #define   CHV_BUFRIGHTENA2_DISABLE	(0 << 19) /* CL2 DW1 only */
   1687   1.3  riastrad #define   CHV_BUFRIGHTENA2_NORMAL	(1 << 19) /* CL2 DW1 only */
   1688   1.3  riastrad #define   CHV_BUFRIGHTENA2_FORCE	(3 << 19) /* CL2 DW1 only */
   1689   1.3  riastrad #define   CHV_BUFRIGHTENA2_MASK		(3 << 19) /* CL2 DW1 only */
   1690   1.3  riastrad #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
   1691   1.3  riastrad 
   1692   1.3  riastrad #define _CHV_CMN_DW19_CH0		0x814c
   1693   1.3  riastrad #define _CHV_CMN_DW6_CH1		0x8098
   1694   1.3  riastrad #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH1	30 /* CL2 DW6 only */
   1695   1.3  riastrad #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH1	29 /* CL2 DW6 only */
   1696   1.3  riastrad #define   DPIO_DYNPWRDOWNEN_CH1		(1 << 28) /* CL2 DW6 only */
   1697   1.3  riastrad #define   CHV_CMN_USEDCLKCHANNEL	(1 << 13)
   1698   1.3  riastrad 
   1699   1.3  riastrad #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
   1700   1.3  riastrad 
   1701   1.3  riastrad #define CHV_CMN_DW28			0x8170
   1702   1.3  riastrad #define   DPIO_CL1POWERDOWNEN		(1 << 23)
   1703   1.3  riastrad #define   DPIO_DYNPWRDOWNEN_CH0		(1 << 22)
   1704   1.3  riastrad #define   DPIO_SUS_CLK_CONFIG_ON		(0 << 0)
   1705   1.3  riastrad #define   DPIO_SUS_CLK_CONFIG_CLKREQ		(1 << 0)
   1706   1.3  riastrad #define   DPIO_SUS_CLK_CONFIG_GATE		(2 << 0)
   1707   1.3  riastrad #define   DPIO_SUS_CLK_CONFIG_GATE_CLKREQ	(3 << 0)
   1708   1.3  riastrad 
   1709   1.3  riastrad #define CHV_CMN_DW30			0x8178
   1710   1.3  riastrad #define   DPIO_CL2_LDOFUSE_PWRENB	(1 << 6)
   1711   1.3  riastrad #define   DPIO_LRC_BYPASS		(1 << 3)
   1712   1.3  riastrad 
   1713   1.3  riastrad #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
   1714   1.3  riastrad 					(lane) * 0x200 + (offset))
   1715   1.3  riastrad 
   1716   1.3  riastrad #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
   1717   1.3  riastrad #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
   1718   1.3  riastrad #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
   1719   1.3  riastrad #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
   1720   1.3  riastrad #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
   1721   1.3  riastrad #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
   1722   1.3  riastrad #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
   1723   1.3  riastrad #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
   1724   1.3  riastrad #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
   1725   1.3  riastrad #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
   1726   1.3  riastrad #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
   1727   1.3  riastrad #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
   1728   1.3  riastrad #define   DPIO_FRC_LATENCY_SHFIT	8
   1729   1.3  riastrad #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
   1730   1.3  riastrad #define   DPIO_UPAR_SHIFT		30
   1731   1.3  riastrad 
   1732   1.3  riastrad /* BXT PHY registers */
   1733  1.15  riastrad #define _BXT_PHY0_BASE			0x6C000
   1734  1.15  riastrad #define _BXT_PHY1_BASE			0x162000
   1735  1.15  riastrad #define _BXT_PHY2_BASE			0x163000
   1736  1.15  riastrad #define BXT_PHY_BASE(phy)		_PHY3((phy), _BXT_PHY0_BASE, \
   1737  1.15  riastrad 						     _BXT_PHY1_BASE, \
   1738  1.15  riastrad 						     _BXT_PHY2_BASE)
   1739  1.15  riastrad 
   1740  1.15  riastrad #define _BXT_PHY(phy, reg)						\
   1741  1.15  riastrad 	_MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
   1742  1.15  riastrad 
   1743  1.15  riastrad #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)		\
   1744  1.15  riastrad 	(BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE,	\
   1745  1.15  riastrad 					 (reg_ch1) - _BXT_PHY0_BASE))
   1746  1.15  riastrad #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)		\
   1747  1.15  riastrad 	_MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
   1748  1.15  riastrad 
   1749  1.15  riastrad #define BXT_P_CR_GT_DISP_PWRON		_MMIO(0x138090)
   1750  1.15  riastrad #define  MIPIO_RST_CTRL				(1 << 2)
   1751  1.15  riastrad 
   1752  1.15  riastrad #define _BXT_PHY_CTL_DDI_A		0x64C00
   1753  1.15  riastrad #define _BXT_PHY_CTL_DDI_B		0x64C10
   1754  1.15  riastrad #define _BXT_PHY_CTL_DDI_C		0x64C20
   1755  1.15  riastrad #define   BXT_PHY_CMNLANE_POWERDOWN_ACK	(1 << 10)
   1756  1.15  riastrad #define   BXT_PHY_LANE_POWERDOWN_ACK	(1 << 9)
   1757  1.15  riastrad #define   BXT_PHY_LANE_ENABLED		(1 << 8)
   1758  1.15  riastrad #define BXT_PHY_CTL(port)		_MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
   1759  1.15  riastrad 							 _BXT_PHY_CTL_DDI_B)
   1760   1.3  riastrad 
   1761   1.3  riastrad #define _PHY_CTL_FAMILY_EDP		0x64C80
   1762   1.3  riastrad #define _PHY_CTL_FAMILY_DDI		0x64C90
   1763  1.15  riastrad #define _PHY_CTL_FAMILY_DDI_C		0x64CA0
   1764   1.3  riastrad #define   COMMON_RESET_DIS		(1 << 31)
   1765  1.15  riastrad #define BXT_PHY_CTL_FAMILY(phy)		_MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
   1766  1.15  riastrad 							  _PHY_CTL_FAMILY_EDP, \
   1767  1.15  riastrad 							  _PHY_CTL_FAMILY_DDI_C)
   1768   1.3  riastrad 
   1769   1.3  riastrad /* BXT PHY PLL registers */
   1770   1.3  riastrad #define _PORT_PLL_A			0x46074
   1771   1.3  riastrad #define _PORT_PLL_B			0x46078
   1772   1.3  riastrad #define _PORT_PLL_C			0x4607c
   1773   1.3  riastrad #define   PORT_PLL_ENABLE		(1 << 31)
   1774   1.3  riastrad #define   PORT_PLL_LOCK			(1 << 30)
   1775   1.3  riastrad #define   PORT_PLL_REF_SEL		(1 << 27)
   1776  1.15  riastrad #define   PORT_PLL_POWER_ENABLE		(1 << 26)
   1777  1.15  riastrad #define   PORT_PLL_POWER_STATE		(1 << 25)
   1778  1.15  riastrad #define BXT_PORT_PLL_ENABLE(port)	_MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
   1779   1.3  riastrad 
   1780   1.3  riastrad #define _PORT_PLL_EBB_0_A		0x162034
   1781   1.3  riastrad #define _PORT_PLL_EBB_0_B		0x6C034
   1782   1.3  riastrad #define _PORT_PLL_EBB_0_C		0x6C340
   1783   1.3  riastrad #define   PORT_PLL_P1_SHIFT		13
   1784   1.3  riastrad #define   PORT_PLL_P1_MASK		(0x07 << PORT_PLL_P1_SHIFT)
   1785   1.3  riastrad #define   PORT_PLL_P1(x)		((x)  << PORT_PLL_P1_SHIFT)
   1786   1.3  riastrad #define   PORT_PLL_P2_SHIFT		8
   1787   1.3  riastrad #define   PORT_PLL_P2_MASK		(0x1f << PORT_PLL_P2_SHIFT)
   1788   1.3  riastrad #define   PORT_PLL_P2(x)		((x)  << PORT_PLL_P2_SHIFT)
   1789  1.15  riastrad #define BXT_PORT_PLL_EBB_0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   1790  1.15  riastrad 							 _PORT_PLL_EBB_0_B, \
   1791  1.15  riastrad 							 _PORT_PLL_EBB_0_C)
   1792   1.3  riastrad 
   1793   1.3  riastrad #define _PORT_PLL_EBB_4_A		0x162038
   1794   1.3  riastrad #define _PORT_PLL_EBB_4_B		0x6C038
   1795   1.3  riastrad #define _PORT_PLL_EBB_4_C		0x6C344
   1796   1.3  riastrad #define   PORT_PLL_10BIT_CLK_ENABLE	(1 << 13)
   1797   1.3  riastrad #define   PORT_PLL_RECALIBRATE		(1 << 14)
   1798  1.15  riastrad #define BXT_PORT_PLL_EBB_4(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   1799  1.15  riastrad 							 _PORT_PLL_EBB_4_B, \
   1800  1.15  riastrad 							 _PORT_PLL_EBB_4_C)
   1801   1.3  riastrad 
   1802   1.3  riastrad #define _PORT_PLL_0_A			0x162100
   1803   1.3  riastrad #define _PORT_PLL_0_B			0x6C100
   1804   1.3  riastrad #define _PORT_PLL_0_C			0x6C380
   1805   1.3  riastrad /* PORT_PLL_0_A */
   1806   1.3  riastrad #define   PORT_PLL_M2_MASK		0xFF
   1807   1.3  riastrad /* PORT_PLL_1_A */
   1808   1.3  riastrad #define   PORT_PLL_N_SHIFT		8
   1809   1.3  riastrad #define   PORT_PLL_N_MASK		(0x0F << PORT_PLL_N_SHIFT)
   1810   1.3  riastrad #define   PORT_PLL_N(x)			((x) << PORT_PLL_N_SHIFT)
   1811   1.3  riastrad /* PORT_PLL_2_A */
   1812   1.3  riastrad #define   PORT_PLL_M2_FRAC_MASK		0x3FFFFF
   1813   1.3  riastrad /* PORT_PLL_3_A */
   1814   1.3  riastrad #define   PORT_PLL_M2_FRAC_ENABLE	(1 << 16)
   1815   1.3  riastrad /* PORT_PLL_6_A */
   1816   1.3  riastrad #define   PORT_PLL_PROP_COEFF_MASK	0xF
   1817   1.3  riastrad #define   PORT_PLL_INT_COEFF_MASK	(0x1F << 8)
   1818   1.3  riastrad #define   PORT_PLL_INT_COEFF(x)		((x)  << 8)
   1819   1.3  riastrad #define   PORT_PLL_GAIN_CTL_MASK	(0x07 << 16)
   1820   1.3  riastrad #define   PORT_PLL_GAIN_CTL(x)		((x)  << 16)
   1821   1.3  riastrad /* PORT_PLL_8_A */
   1822   1.3  riastrad #define   PORT_PLL_TARGET_CNT_MASK	0x3FF
   1823   1.3  riastrad /* PORT_PLL_9_A */
   1824   1.3  riastrad #define  PORT_PLL_LOCK_THRESHOLD_SHIFT	1
   1825   1.3  riastrad #define  PORT_PLL_LOCK_THRESHOLD_MASK	(0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
   1826   1.3  riastrad /* PORT_PLL_10_A */
   1827  1.15  riastrad #define  PORT_PLL_DCO_AMP_OVR_EN_H	(1 << 27)
   1828   1.3  riastrad #define  PORT_PLL_DCO_AMP_DEFAULT	15
   1829   1.3  riastrad #define  PORT_PLL_DCO_AMP_MASK		0x3c00
   1830  1.15  riastrad #define  PORT_PLL_DCO_AMP(x)		((x) << 10)
   1831  1.15  riastrad #define _PORT_PLL_BASE(phy, ch)		_BXT_PHY_CH(phy, ch, \
   1832  1.15  riastrad 						    _PORT_PLL_0_B, \
   1833  1.15  riastrad 						    _PORT_PLL_0_C)
   1834  1.15  riastrad #define BXT_PORT_PLL(phy, ch, idx)	_MMIO(_PORT_PLL_BASE(phy, ch) + \
   1835  1.15  riastrad 					      (idx) * 4)
   1836   1.3  riastrad 
   1837   1.3  riastrad /* BXT PHY common lane registers */
   1838   1.3  riastrad #define _PORT_CL1CM_DW0_A		0x162000
   1839   1.3  riastrad #define _PORT_CL1CM_DW0_BC		0x6C000
   1840   1.3  riastrad #define   PHY_POWER_GOOD		(1 << 16)
   1841  1.15  riastrad #define   PHY_RESERVED			(1 << 7)
   1842  1.15  riastrad #define BXT_PORT_CL1CM_DW0(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
   1843   1.3  riastrad 
   1844   1.3  riastrad #define _PORT_CL1CM_DW9_A		0x162024
   1845   1.3  riastrad #define _PORT_CL1CM_DW9_BC		0x6C024
   1846   1.3  riastrad #define   IREF0RC_OFFSET_SHIFT		8
   1847   1.3  riastrad #define   IREF0RC_OFFSET_MASK		(0xFF << IREF0RC_OFFSET_SHIFT)
   1848  1.15  riastrad #define BXT_PORT_CL1CM_DW9(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
   1849   1.3  riastrad 
   1850   1.3  riastrad #define _PORT_CL1CM_DW10_A		0x162028
   1851   1.3  riastrad #define _PORT_CL1CM_DW10_BC		0x6C028
   1852   1.3  riastrad #define   IREF1RC_OFFSET_SHIFT		8
   1853   1.3  riastrad #define   IREF1RC_OFFSET_MASK		(0xFF << IREF1RC_OFFSET_SHIFT)
   1854  1.15  riastrad #define BXT_PORT_CL1CM_DW10(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
   1855   1.3  riastrad 
   1856   1.3  riastrad #define _PORT_CL1CM_DW28_A		0x162070
   1857   1.3  riastrad #define _PORT_CL1CM_DW28_BC		0x6C070
   1858   1.3  riastrad #define   OCL1_POWER_DOWN_EN		(1 << 23)
   1859   1.3  riastrad #define   DW28_OLDO_DYN_PWR_DOWN_EN	(1 << 22)
   1860   1.3  riastrad #define   SUS_CLK_CONFIG		0x3
   1861  1.15  riastrad #define BXT_PORT_CL1CM_DW28(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
   1862   1.3  riastrad 
   1863   1.3  riastrad #define _PORT_CL1CM_DW30_A		0x162078
   1864   1.3  riastrad #define _PORT_CL1CM_DW30_BC		0x6C078
   1865   1.3  riastrad #define   OCL2_LDOFUSE_PWR_DIS		(1 << 6)
   1866  1.15  riastrad #define BXT_PORT_CL1CM_DW30(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
   1867   1.3  riastrad 
   1868  1.15  riastrad /*
   1869  1.15  riastrad  * CNL/ICL Port/COMBO-PHY Registers
   1870  1.15  riastrad  */
   1871  1.15  riastrad #define _ICL_COMBOPHY_A			0x162000
   1872  1.15  riastrad #define _ICL_COMBOPHY_B			0x6C000
   1873  1.15  riastrad #define _EHL_COMBOPHY_C			0x160000
   1874  1.15  riastrad #define _ICL_COMBOPHY(phy)		_PICK(phy, _ICL_COMBOPHY_A, \
   1875  1.15  riastrad 					      _ICL_COMBOPHY_B, \
   1876  1.15  riastrad 					      _EHL_COMBOPHY_C)
   1877  1.15  riastrad 
   1878  1.15  riastrad /* CNL/ICL Port CL_DW registers */
   1879  1.15  riastrad #define _ICL_PORT_CL_DW(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1880  1.15  riastrad 					 4 * (dw))
   1881  1.15  riastrad 
   1882  1.15  riastrad #define CNL_PORT_CL1CM_DW5		_MMIO(0x162014)
   1883  1.15  riastrad #define ICL_PORT_CL_DW5(phy)		_MMIO(_ICL_PORT_CL_DW(5, phy))
   1884  1.15  riastrad #define   CL_POWER_DOWN_ENABLE		(1 << 4)
   1885  1.15  riastrad #define   SUS_CLOCK_CONFIG		(3 << 0)
   1886  1.15  riastrad 
   1887  1.15  riastrad #define ICL_PORT_CL_DW10(phy)		_MMIO(_ICL_PORT_CL_DW(10, phy))
   1888  1.15  riastrad #define  PG_SEQ_DELAY_OVERRIDE_MASK	(3 << 25)
   1889  1.15  riastrad #define  PG_SEQ_DELAY_OVERRIDE_SHIFT	25
   1890  1.15  riastrad #define  PG_SEQ_DELAY_OVERRIDE_ENABLE	(1 << 24)
   1891  1.15  riastrad #define  PWR_UP_ALL_LANES		(0x0 << 4)
   1892  1.15  riastrad #define  PWR_DOWN_LN_3_2_1		(0xe << 4)
   1893  1.15  riastrad #define  PWR_DOWN_LN_3_2		(0xc << 4)
   1894  1.15  riastrad #define  PWR_DOWN_LN_3			(0x8 << 4)
   1895  1.15  riastrad #define  PWR_DOWN_LN_2_1_0		(0x7 << 4)
   1896  1.15  riastrad #define  PWR_DOWN_LN_1_0		(0x3 << 4)
   1897  1.15  riastrad #define  PWR_DOWN_LN_3_1		(0xa << 4)
   1898  1.15  riastrad #define  PWR_DOWN_LN_3_1_0		(0xb << 4)
   1899  1.15  riastrad #define  PWR_DOWN_LN_MASK		(0xf << 4)
   1900  1.15  riastrad #define  PWR_DOWN_LN_SHIFT		4
   1901  1.15  riastrad 
   1902  1.15  riastrad #define ICL_PORT_CL_DW12(phy)		_MMIO(_ICL_PORT_CL_DW(12, phy))
   1903  1.15  riastrad #define   ICL_LANE_ENABLE_AUX		(1 << 0)
   1904  1.15  riastrad 
   1905  1.15  riastrad /* CNL/ICL Port COMP_DW registers */
   1906  1.15  riastrad #define _ICL_PORT_COMP			0x100
   1907  1.15  riastrad #define _ICL_PORT_COMP_DW(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1908  1.15  riastrad 					 _ICL_PORT_COMP + 4 * (dw))
   1909  1.15  riastrad 
   1910  1.15  riastrad #define CNL_PORT_COMP_DW0		_MMIO(0x162100)
   1911  1.15  riastrad #define ICL_PORT_COMP_DW0(phy)		_MMIO(_ICL_PORT_COMP_DW(0, phy))
   1912  1.15  riastrad #define   COMP_INIT			(1 << 31)
   1913  1.15  riastrad 
   1914  1.15  riastrad #define CNL_PORT_COMP_DW1		_MMIO(0x162104)
   1915  1.15  riastrad #define ICL_PORT_COMP_DW1(phy)		_MMIO(_ICL_PORT_COMP_DW(1, phy))
   1916  1.15  riastrad 
   1917  1.15  riastrad #define CNL_PORT_COMP_DW3		_MMIO(0x16210c)
   1918  1.15  riastrad #define ICL_PORT_COMP_DW3(phy)		_MMIO(_ICL_PORT_COMP_DW(3, phy))
   1919  1.15  riastrad #define   PROCESS_INFO_DOT_0		(0 << 26)
   1920  1.15  riastrad #define   PROCESS_INFO_DOT_1		(1 << 26)
   1921  1.15  riastrad #define   PROCESS_INFO_DOT_4		(2 << 26)
   1922  1.15  riastrad #define   PROCESS_INFO_MASK		(7 << 26)
   1923  1.15  riastrad #define   PROCESS_INFO_SHIFT		26
   1924  1.15  riastrad #define   VOLTAGE_INFO_0_85V		(0 << 24)
   1925  1.15  riastrad #define   VOLTAGE_INFO_0_95V		(1 << 24)
   1926  1.15  riastrad #define   VOLTAGE_INFO_1_05V		(2 << 24)
   1927  1.15  riastrad #define   VOLTAGE_INFO_MASK		(3 << 24)
   1928  1.15  riastrad #define   VOLTAGE_INFO_SHIFT		24
   1929  1.15  riastrad 
   1930  1.15  riastrad #define ICL_PORT_COMP_DW8(phy)		_MMIO(_ICL_PORT_COMP_DW(8, phy))
   1931  1.15  riastrad #define   IREFGEN			(1 << 24)
   1932  1.15  riastrad 
   1933  1.15  riastrad #define CNL_PORT_COMP_DW9		_MMIO(0x162124)
   1934  1.15  riastrad #define ICL_PORT_COMP_DW9(phy)		_MMIO(_ICL_PORT_COMP_DW(9, phy))
   1935  1.15  riastrad 
   1936  1.15  riastrad #define CNL_PORT_COMP_DW10		_MMIO(0x162128)
   1937  1.15  riastrad #define ICL_PORT_COMP_DW10(phy)		_MMIO(_ICL_PORT_COMP_DW(10, phy))
   1938  1.15  riastrad 
   1939  1.15  riastrad /* CNL/ICL Port PCS registers */
   1940  1.15  riastrad #define _CNL_PORT_PCS_DW1_GRP_AE	0x162304
   1941  1.15  riastrad #define _CNL_PORT_PCS_DW1_GRP_B		0x162384
   1942  1.15  riastrad #define _CNL_PORT_PCS_DW1_GRP_C		0x162B04
   1943  1.15  riastrad #define _CNL_PORT_PCS_DW1_GRP_D		0x162B84
   1944  1.15  riastrad #define _CNL_PORT_PCS_DW1_GRP_F		0x162A04
   1945  1.15  riastrad #define _CNL_PORT_PCS_DW1_LN0_AE	0x162404
   1946  1.15  riastrad #define _CNL_PORT_PCS_DW1_LN0_B		0x162604
   1947  1.15  riastrad #define _CNL_PORT_PCS_DW1_LN0_C		0x162C04
   1948  1.15  riastrad #define _CNL_PORT_PCS_DW1_LN0_D		0x162E04
   1949  1.15  riastrad #define _CNL_PORT_PCS_DW1_LN0_F		0x162804
   1950  1.15  riastrad #define CNL_PORT_PCS_DW1_GRP(phy)	_MMIO(_PICK(phy, \
   1951  1.15  riastrad 						    _CNL_PORT_PCS_DW1_GRP_AE, \
   1952  1.15  riastrad 						    _CNL_PORT_PCS_DW1_GRP_B, \
   1953  1.15  riastrad 						    _CNL_PORT_PCS_DW1_GRP_C, \
   1954  1.15  riastrad 						    _CNL_PORT_PCS_DW1_GRP_D, \
   1955  1.15  riastrad 						    _CNL_PORT_PCS_DW1_GRP_AE, \
   1956  1.15  riastrad 						    _CNL_PORT_PCS_DW1_GRP_F))
   1957  1.15  riastrad #define CNL_PORT_PCS_DW1_LN0(phy)	_MMIO(_PICK(phy, \
   1958  1.15  riastrad 						    _CNL_PORT_PCS_DW1_LN0_AE, \
   1959  1.15  riastrad 						    _CNL_PORT_PCS_DW1_LN0_B, \
   1960  1.15  riastrad 						    _CNL_PORT_PCS_DW1_LN0_C, \
   1961  1.15  riastrad 						    _CNL_PORT_PCS_DW1_LN0_D, \
   1962  1.15  riastrad 						    _CNL_PORT_PCS_DW1_LN0_AE, \
   1963  1.15  riastrad 						    _CNL_PORT_PCS_DW1_LN0_F))
   1964  1.15  riastrad 
   1965  1.15  riastrad #define _ICL_PORT_PCS_AUX		0x300
   1966  1.15  riastrad #define _ICL_PORT_PCS_GRP		0x600
   1967  1.15  riastrad #define _ICL_PORT_PCS_LN(ln)		(0x800 + (ln) * 0x100)
   1968  1.15  riastrad #define _ICL_PORT_PCS_DW_AUX(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1969  1.15  riastrad 					 _ICL_PORT_PCS_AUX + 4 * (dw))
   1970  1.15  riastrad #define _ICL_PORT_PCS_DW_GRP(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1971  1.15  riastrad 					 _ICL_PORT_PCS_GRP + 4 * (dw))
   1972  1.15  riastrad #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
   1973  1.15  riastrad 					  _ICL_PORT_PCS_LN(ln) + 4 * (dw))
   1974  1.15  riastrad #define ICL_PORT_PCS_DW1_AUX(phy)	_MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
   1975  1.15  riastrad #define ICL_PORT_PCS_DW1_GRP(phy)	_MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
   1976  1.15  riastrad #define ICL_PORT_PCS_DW1_LN0(phy)	_MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
   1977  1.15  riastrad #define   COMMON_KEEPER_EN		(1 << 26)
   1978  1.15  riastrad #define   LATENCY_OPTIM_MASK		(0x3 << 2)
   1979  1.15  riastrad #define   LATENCY_OPTIM_VAL(x)		((x) << 2)
   1980  1.15  riastrad 
   1981  1.15  riastrad /* CNL/ICL Port TX registers */
   1982  1.15  riastrad #define _CNL_PORT_TX_AE_GRP_OFFSET		0x162340
   1983  1.15  riastrad #define _CNL_PORT_TX_B_GRP_OFFSET		0x1623C0
   1984  1.15  riastrad #define _CNL_PORT_TX_C_GRP_OFFSET		0x162B40
   1985  1.15  riastrad #define _CNL_PORT_TX_D_GRP_OFFSET		0x162BC0
   1986  1.15  riastrad #define _CNL_PORT_TX_F_GRP_OFFSET		0x162A40
   1987  1.15  riastrad #define _CNL_PORT_TX_AE_LN0_OFFSET		0x162440
   1988  1.15  riastrad #define _CNL_PORT_TX_B_LN0_OFFSET		0x162640
   1989  1.15  riastrad #define _CNL_PORT_TX_C_LN0_OFFSET		0x162C40
   1990  1.15  riastrad #define _CNL_PORT_TX_D_LN0_OFFSET		0x162E40
   1991  1.15  riastrad #define _CNL_PORT_TX_F_LN0_OFFSET		0x162840
   1992  1.15  riastrad #define _CNL_PORT_TX_DW_GRP(dw, port)	(_PICK((port), \
   1993  1.15  riastrad 					       _CNL_PORT_TX_AE_GRP_OFFSET, \
   1994  1.15  riastrad 					       _CNL_PORT_TX_B_GRP_OFFSET, \
   1995  1.15  riastrad 					       _CNL_PORT_TX_B_GRP_OFFSET, \
   1996  1.15  riastrad 					       _CNL_PORT_TX_D_GRP_OFFSET, \
   1997  1.15  riastrad 					       _CNL_PORT_TX_AE_GRP_OFFSET, \
   1998  1.15  riastrad 					       _CNL_PORT_TX_F_GRP_OFFSET) + \
   1999  1.15  riastrad 					       4 * (dw))
   2000  1.15  riastrad #define _CNL_PORT_TX_DW_LN0(dw, port)	(_PICK((port), \
   2001  1.15  riastrad 					       _CNL_PORT_TX_AE_LN0_OFFSET, \
   2002  1.15  riastrad 					       _CNL_PORT_TX_B_LN0_OFFSET, \
   2003  1.15  riastrad 					       _CNL_PORT_TX_B_LN0_OFFSET, \
   2004  1.15  riastrad 					       _CNL_PORT_TX_D_LN0_OFFSET, \
   2005  1.15  riastrad 					       _CNL_PORT_TX_AE_LN0_OFFSET, \
   2006  1.15  riastrad 					       _CNL_PORT_TX_F_LN0_OFFSET) + \
   2007  1.15  riastrad 					       4 * (dw))
   2008  1.15  riastrad 
   2009  1.15  riastrad #define _ICL_PORT_TX_AUX		0x380
   2010  1.15  riastrad #define _ICL_PORT_TX_GRP		0x680
   2011  1.15  riastrad #define _ICL_PORT_TX_LN(ln)		(0x880 + (ln) * 0x100)
   2012  1.15  riastrad 
   2013  1.15  riastrad #define _ICL_PORT_TX_DW_AUX(dw, phy)	(_ICL_COMBOPHY(phy) + \
   2014  1.15  riastrad 					 _ICL_PORT_TX_AUX + 4 * (dw))
   2015  1.15  riastrad #define _ICL_PORT_TX_DW_GRP(dw, phy)	(_ICL_COMBOPHY(phy) + \
   2016  1.15  riastrad 					 _ICL_PORT_TX_GRP + 4 * (dw))
   2017  1.15  riastrad #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
   2018  1.15  riastrad 					  _ICL_PORT_TX_LN(ln) + 4 * (dw))
   2019  1.15  riastrad 
   2020  1.15  riastrad #define CNL_PORT_TX_DW2_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(2, port))
   2021  1.15  riastrad #define CNL_PORT_TX_DW2_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(2, port))
   2022  1.15  riastrad #define ICL_PORT_TX_DW2_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
   2023  1.15  riastrad #define ICL_PORT_TX_DW2_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
   2024  1.15  riastrad #define ICL_PORT_TX_DW2_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
   2025  1.15  riastrad #define   SWING_SEL_UPPER(x)		(((x) >> 3) << 15)
   2026  1.15  riastrad #define   SWING_SEL_UPPER_MASK		(1 << 15)
   2027  1.15  riastrad #define   SWING_SEL_LOWER(x)		(((x) & 0x7) << 11)
   2028  1.15  riastrad #define   SWING_SEL_LOWER_MASK		(0x7 << 11)
   2029  1.15  riastrad #define   FRC_LATENCY_OPTIM_MASK	(0x7 << 8)
   2030  1.15  riastrad #define   FRC_LATENCY_OPTIM_VAL(x)	((x) << 8)
   2031  1.15  riastrad #define   RCOMP_SCALAR(x)		((x) << 0)
   2032  1.15  riastrad #define   RCOMP_SCALAR_MASK		(0xFF << 0)
   2033  1.15  riastrad 
   2034  1.15  riastrad #define _CNL_PORT_TX_DW4_LN0_AE		0x162450
   2035  1.15  riastrad #define _CNL_PORT_TX_DW4_LN1_AE		0x1624D0
   2036  1.15  riastrad #define CNL_PORT_TX_DW4_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
   2037  1.15  riastrad #define CNL_PORT_TX_DW4_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
   2038  1.15  riastrad #define CNL_PORT_TX_DW4_LN(ln, port)   _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
   2039  1.15  riastrad 					   ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
   2040  1.15  riastrad 						    _CNL_PORT_TX_DW4_LN0_AE)))
   2041  1.15  riastrad #define ICL_PORT_TX_DW4_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
   2042  1.15  riastrad #define ICL_PORT_TX_DW4_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
   2043  1.15  riastrad #define ICL_PORT_TX_DW4_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
   2044  1.15  riastrad #define ICL_PORT_TX_DW4_LN(ln, phy)	_MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
   2045  1.15  riastrad #define   LOADGEN_SELECT		(1 << 31)
   2046  1.15  riastrad #define   POST_CURSOR_1(x)		((x) << 12)
   2047  1.15  riastrad #define   POST_CURSOR_1_MASK		(0x3F << 12)
   2048  1.15  riastrad #define   POST_CURSOR_2(x)		((x) << 6)
   2049  1.15  riastrad #define   POST_CURSOR_2_MASK		(0x3F << 6)
   2050  1.15  riastrad #define   CURSOR_COEFF(x)		((x) << 0)
   2051  1.15  riastrad #define   CURSOR_COEFF_MASK		(0x3F << 0)
   2052  1.15  riastrad 
   2053  1.15  riastrad #define CNL_PORT_TX_DW5_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(5, port))
   2054  1.15  riastrad #define CNL_PORT_TX_DW5_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(5, port))
   2055  1.15  riastrad #define ICL_PORT_TX_DW5_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
   2056  1.15  riastrad #define ICL_PORT_TX_DW5_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
   2057  1.15  riastrad #define ICL_PORT_TX_DW5_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
   2058  1.15  riastrad #define   TX_TRAINING_EN		(1 << 31)
   2059  1.15  riastrad #define   TAP2_DISABLE			(1 << 30)
   2060  1.15  riastrad #define   TAP3_DISABLE			(1 << 29)
   2061  1.15  riastrad #define   SCALING_MODE_SEL(x)		((x) << 18)
   2062  1.15  riastrad #define   SCALING_MODE_SEL_MASK		(0x7 << 18)
   2063  1.15  riastrad #define   RTERM_SELECT(x)		((x) << 3)
   2064  1.15  riastrad #define   RTERM_SELECT_MASK		(0x7 << 3)
   2065  1.15  riastrad 
   2066  1.15  riastrad #define CNL_PORT_TX_DW7_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
   2067  1.15  riastrad #define CNL_PORT_TX_DW7_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
   2068  1.15  riastrad #define ICL_PORT_TX_DW7_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
   2069  1.15  riastrad #define ICL_PORT_TX_DW7_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
   2070  1.15  riastrad #define ICL_PORT_TX_DW7_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
   2071  1.15  riastrad #define ICL_PORT_TX_DW7_LN(ln, phy)	_MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
   2072  1.15  riastrad #define   N_SCALAR(x)			((x) << 24)
   2073  1.15  riastrad #define   N_SCALAR_MASK			(0x7F << 24)
   2074  1.15  riastrad 
   2075  1.15  riastrad #define _ICL_DPHY_CHKN_REG			0x194
   2076  1.15  riastrad #define ICL_DPHY_CHKN(port)			_MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
   2077  1.15  riastrad #define   ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP	REG_BIT(7)
   2078  1.15  riastrad 
   2079  1.15  riastrad #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
   2080  1.15  riastrad 	_MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
   2081  1.15  riastrad 
   2082  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN0_PORT1		0x16812C
   2083  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN1_PORT1		0x16852C
   2084  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN0_PORT2		0x16912C
   2085  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN1_PORT2		0x16952C
   2086  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN0_PORT3		0x16A12C
   2087  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN1_PORT3		0x16A52C
   2088  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN0_PORT4		0x16B12C
   2089  1.15  riastrad #define MG_TX_LINK_PARAMS_TX1LN1_PORT4		0x16B52C
   2090  1.15  riastrad #define MG_TX1_LINK_PARAMS(ln, tc_port) \
   2091  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
   2092  1.15  riastrad 				    MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
   2093  1.15  riastrad 				    MG_TX_LINK_PARAMS_TX1LN1_PORT1)
   2094  1.15  riastrad 
   2095  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN0_PORT1		0x1680AC
   2096  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN1_PORT1		0x1684AC
   2097  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN0_PORT2		0x1690AC
   2098  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN1_PORT2		0x1694AC
   2099  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN0_PORT3		0x16A0AC
   2100  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN1_PORT3		0x16A4AC
   2101  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN0_PORT4		0x16B0AC
   2102  1.15  riastrad #define MG_TX_LINK_PARAMS_TX2LN1_PORT4		0x16B4AC
   2103  1.15  riastrad #define MG_TX2_LINK_PARAMS(ln, tc_port) \
   2104  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
   2105  1.15  riastrad 				    MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
   2106  1.15  riastrad 				    MG_TX_LINK_PARAMS_TX2LN1_PORT1)
   2107  1.15  riastrad #define   CRI_USE_FS32			(1 << 5)
   2108  1.15  riastrad 
   2109  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN0_PORT1		0x16814C
   2110  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN1_PORT1		0x16854C
   2111  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN0_PORT2		0x16914C
   2112  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN1_PORT2		0x16954C
   2113  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN0_PORT3		0x16A14C
   2114  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN1_PORT3		0x16A54C
   2115  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN0_PORT4		0x16B14C
   2116  1.15  riastrad #define MG_TX_PISO_READLOAD_TX1LN1_PORT4		0x16B54C
   2117  1.15  riastrad #define MG_TX1_PISO_READLOAD(ln, tc_port) \
   2118  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
   2119  1.15  riastrad 				    MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
   2120  1.15  riastrad 				    MG_TX_PISO_READLOAD_TX1LN1_PORT1)
   2121  1.15  riastrad 
   2122  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN0_PORT1		0x1680CC
   2123  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN1_PORT1		0x1684CC
   2124  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN0_PORT2		0x1690CC
   2125  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN1_PORT2		0x1694CC
   2126  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN0_PORT3		0x16A0CC
   2127  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN1_PORT3		0x16A4CC
   2128  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN0_PORT4		0x16B0CC
   2129  1.15  riastrad #define MG_TX_PISO_READLOAD_TX2LN1_PORT4		0x16B4CC
   2130  1.15  riastrad #define MG_TX2_PISO_READLOAD(ln, tc_port) \
   2131  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
   2132  1.15  riastrad 				    MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
   2133  1.15  riastrad 				    MG_TX_PISO_READLOAD_TX2LN1_PORT1)
   2134  1.15  riastrad #define   CRI_CALCINIT					(1 << 1)
   2135  1.15  riastrad 
   2136  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN0_PORT1		0x168148
   2137  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN1_PORT1		0x168548
   2138  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN0_PORT2		0x169148
   2139  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN1_PORT2		0x169548
   2140  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN0_PORT3		0x16A148
   2141  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN1_PORT3		0x16A548
   2142  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN0_PORT4		0x16B148
   2143  1.15  riastrad #define MG_TX_SWINGCTRL_TX1LN1_PORT4		0x16B548
   2144  1.15  riastrad #define MG_TX1_SWINGCTRL(ln, tc_port) \
   2145  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
   2146  1.15  riastrad 				    MG_TX_SWINGCTRL_TX1LN0_PORT2, \
   2147  1.15  riastrad 				    MG_TX_SWINGCTRL_TX1LN1_PORT1)
   2148  1.15  riastrad 
   2149  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN0_PORT1		0x1680C8
   2150  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN1_PORT1		0x1684C8
   2151  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN0_PORT2		0x1690C8
   2152  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN1_PORT2		0x1694C8
   2153  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN0_PORT3		0x16A0C8
   2154  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN1_PORT3		0x16A4C8
   2155  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN0_PORT4		0x16B0C8
   2156  1.15  riastrad #define MG_TX_SWINGCTRL_TX2LN1_PORT4		0x16B4C8
   2157  1.15  riastrad #define MG_TX2_SWINGCTRL(ln, tc_port) \
   2158  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
   2159  1.15  riastrad 				    MG_TX_SWINGCTRL_TX2LN0_PORT2, \
   2160  1.15  riastrad 				    MG_TX_SWINGCTRL_TX2LN1_PORT1)
   2161  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_17_12(x)		((x) << 0)
   2162  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_17_12_MASK		(0x3F << 0)
   2163  1.15  riastrad 
   2164  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN0_TXPORT1			0x168144
   2165  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN1_TXPORT1			0x168544
   2166  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN0_TXPORT2			0x169144
   2167  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN1_TXPORT2			0x169544
   2168  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN0_TXPORT3			0x16A144
   2169  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN1_TXPORT3			0x16A544
   2170  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN0_TXPORT4			0x16B144
   2171  1.15  riastrad #define MG_TX_DRVCTRL_TX1LN1_TXPORT4			0x16B544
   2172  1.15  riastrad #define MG_TX1_DRVCTRL(ln, tc_port) \
   2173  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
   2174  1.15  riastrad 				    MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
   2175  1.15  riastrad 				    MG_TX_DRVCTRL_TX1LN1_TXPORT1)
   2176  1.15  riastrad 
   2177  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN0_PORT1			0x1680C4
   2178  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN1_PORT1			0x1684C4
   2179  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN0_PORT2			0x1690C4
   2180  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN1_PORT2			0x1694C4
   2181  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN0_PORT3			0x16A0C4
   2182  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN1_PORT3			0x16A4C4
   2183  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN0_PORT4			0x16B0C4
   2184  1.15  riastrad #define MG_TX_DRVCTRL_TX2LN1_PORT4			0x16B4C4
   2185  1.15  riastrad #define MG_TX2_DRVCTRL(ln, tc_port) \
   2186  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
   2187  1.15  riastrad 				    MG_TX_DRVCTRL_TX2LN0_PORT2, \
   2188  1.15  riastrad 				    MG_TX_DRVCTRL_TX2LN1_PORT1)
   2189  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_11_6(x)			((x) << 24)
   2190  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_11_6_MASK		(0x3F << 24)
   2191  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_EN			(1 << 22)
   2192  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_5_0(x)			((x) << 16)
   2193  1.15  riastrad #define   CRI_TXDEEMPH_OVERRIDE_5_0_MASK		(0x3F << 16)
   2194  1.15  riastrad #define   CRI_LOADGEN_SEL(x)				((x) << 12)
   2195  1.15  riastrad #define   CRI_LOADGEN_SEL_MASK				(0x3 << 12)
   2196  1.15  riastrad 
   2197  1.15  riastrad #define MG_CLKHUB_LN0_PORT1			0x16839C
   2198  1.15  riastrad #define MG_CLKHUB_LN1_PORT1			0x16879C
   2199  1.15  riastrad #define MG_CLKHUB_LN0_PORT2			0x16939C
   2200  1.15  riastrad #define MG_CLKHUB_LN1_PORT2			0x16979C
   2201  1.15  riastrad #define MG_CLKHUB_LN0_PORT3			0x16A39C
   2202  1.15  riastrad #define MG_CLKHUB_LN1_PORT3			0x16A79C
   2203  1.15  riastrad #define MG_CLKHUB_LN0_PORT4			0x16B39C
   2204  1.15  riastrad #define MG_CLKHUB_LN1_PORT4			0x16B79C
   2205  1.15  riastrad #define MG_CLKHUB(ln, tc_port) \
   2206  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
   2207  1.15  riastrad 				    MG_CLKHUB_LN0_PORT2, \
   2208  1.15  riastrad 				    MG_CLKHUB_LN1_PORT1)
   2209  1.15  riastrad #define   CFG_LOW_RATE_LKREN_EN				(1 << 11)
   2210  1.15  riastrad 
   2211  1.15  riastrad #define MG_TX_DCC_TX1LN0_PORT1			0x168110
   2212  1.15  riastrad #define MG_TX_DCC_TX1LN1_PORT1			0x168510
   2213  1.15  riastrad #define MG_TX_DCC_TX1LN0_PORT2			0x169110
   2214  1.15  riastrad #define MG_TX_DCC_TX1LN1_PORT2			0x169510
   2215  1.15  riastrad #define MG_TX_DCC_TX1LN0_PORT3			0x16A110
   2216  1.15  riastrad #define MG_TX_DCC_TX1LN1_PORT3			0x16A510
   2217  1.15  riastrad #define MG_TX_DCC_TX1LN0_PORT4			0x16B110
   2218  1.15  riastrad #define MG_TX_DCC_TX1LN1_PORT4			0x16B510
   2219  1.15  riastrad #define MG_TX1_DCC(ln, tc_port) \
   2220  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
   2221  1.15  riastrad 				    MG_TX_DCC_TX1LN0_PORT2, \
   2222  1.15  riastrad 				    MG_TX_DCC_TX1LN1_PORT1)
   2223  1.15  riastrad #define MG_TX_DCC_TX2LN0_PORT1			0x168090
   2224  1.15  riastrad #define MG_TX_DCC_TX2LN1_PORT1			0x168490
   2225  1.15  riastrad #define MG_TX_DCC_TX2LN0_PORT2			0x169090
   2226  1.15  riastrad #define MG_TX_DCC_TX2LN1_PORT2			0x169490
   2227  1.15  riastrad #define MG_TX_DCC_TX2LN0_PORT3			0x16A090
   2228  1.15  riastrad #define MG_TX_DCC_TX2LN1_PORT3			0x16A490
   2229  1.15  riastrad #define MG_TX_DCC_TX2LN0_PORT4			0x16B090
   2230  1.15  riastrad #define MG_TX_DCC_TX2LN1_PORT4			0x16B490
   2231  1.15  riastrad #define MG_TX2_DCC(ln, tc_port) \
   2232  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
   2233  1.15  riastrad 				    MG_TX_DCC_TX2LN0_PORT2, \
   2234  1.15  riastrad 				    MG_TX_DCC_TX2LN1_PORT1)
   2235  1.15  riastrad #define   CFG_AMI_CK_DIV_OVERRIDE_VAL(x)	((x) << 25)
   2236  1.15  riastrad #define   CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK	(0x3 << 25)
   2237  1.15  riastrad #define   CFG_AMI_CK_DIV_OVERRIDE_EN		(1 << 24)
   2238  1.15  riastrad 
   2239  1.15  riastrad #define MG_DP_MODE_LN0_ACU_PORT1			0x1683A0
   2240  1.15  riastrad #define MG_DP_MODE_LN1_ACU_PORT1			0x1687A0
   2241  1.15  riastrad #define MG_DP_MODE_LN0_ACU_PORT2			0x1693A0
   2242  1.15  riastrad #define MG_DP_MODE_LN1_ACU_PORT2			0x1697A0
   2243  1.15  riastrad #define MG_DP_MODE_LN0_ACU_PORT3			0x16A3A0
   2244  1.15  riastrad #define MG_DP_MODE_LN1_ACU_PORT3			0x16A7A0
   2245  1.15  riastrad #define MG_DP_MODE_LN0_ACU_PORT4			0x16B3A0
   2246  1.15  riastrad #define MG_DP_MODE_LN1_ACU_PORT4			0x16B7A0
   2247  1.15  riastrad #define MG_DP_MODE(ln, tc_port)	\
   2248  1.15  riastrad 	MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
   2249  1.15  riastrad 				    MG_DP_MODE_LN0_ACU_PORT2, \
   2250  1.15  riastrad 				    MG_DP_MODE_LN1_ACU_PORT1)
   2251  1.15  riastrad #define   MG_DP_MODE_CFG_DP_X2_MODE			(1 << 7)
   2252  1.15  riastrad #define   MG_DP_MODE_CFG_DP_X1_MODE			(1 << 6)
   2253  1.15  riastrad 
   2254  1.15  riastrad /* The spec defines this only for BXT PHY0, but lets assume that this
   2255  1.15  riastrad  * would exist for PHY1 too if it had a second channel.
   2256  1.15  riastrad  */
   2257  1.15  riastrad #define _PORT_CL2CM_DW6_A		0x162358
   2258  1.15  riastrad #define _PORT_CL2CM_DW6_BC		0x6C358
   2259  1.15  riastrad #define BXT_PORT_CL2CM_DW6(phy)		_BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
   2260   1.3  riastrad #define   DW6_OLDO_DYN_PWR_DOWN_EN	(1 << 28)
   2261   1.3  riastrad 
   2262  1.15  riastrad #define FIA1_BASE			0x163000
   2263  1.15  riastrad #define FIA2_BASE			0x16E000
   2264  1.15  riastrad #define FIA3_BASE			0x16F000
   2265  1.15  riastrad #define _FIA(fia)			_PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
   2266  1.15  riastrad #define _MMIO_FIA(fia, off)		_MMIO(_FIA(fia) + (off))
   2267  1.15  riastrad 
   2268  1.15  riastrad /* ICL PHY DFLEX registers */
   2269  1.15  riastrad #define PORT_TX_DFLEXDPMLE1(fia)		_MMIO_FIA((fia),  0x008C0)
   2270  1.15  riastrad #define   DFLEXDPMLE1_DPMLETC_MASK(idx)		(0xf << (4 * (idx)))
   2271  1.15  riastrad #define   DFLEXDPMLE1_DPMLETC_ML0(idx)		(1 << (4 * (idx)))
   2272  1.15  riastrad #define   DFLEXDPMLE1_DPMLETC_ML1_0(idx)	(3 << (4 * (idx)))
   2273  1.15  riastrad #define   DFLEXDPMLE1_DPMLETC_ML3(idx)		(8 << (4 * (idx)))
   2274  1.15  riastrad #define   DFLEXDPMLE1_DPMLETC_ML3_2(idx)	(12 << (4 * (idx)))
   2275  1.15  riastrad #define   DFLEXDPMLE1_DPMLETC_ML3_0(idx)	(15 << (4 * (idx)))
   2276  1.15  riastrad 
   2277   1.3  riastrad /* BXT PHY Ref registers */
   2278   1.3  riastrad #define _PORT_REF_DW3_A			0x16218C
   2279   1.3  riastrad #define _PORT_REF_DW3_BC		0x6C18C
   2280   1.3  riastrad #define   GRC_DONE			(1 << 22)
   2281  1.15  riastrad #define BXT_PORT_REF_DW3(phy)		_BXT_PHY((phy), _PORT_REF_DW3_BC)
   2282   1.3  riastrad 
   2283   1.3  riastrad #define _PORT_REF_DW6_A			0x162198
   2284   1.3  riastrad #define _PORT_REF_DW6_BC		0x6C198
   2285  1.15  riastrad #define   GRC_CODE_SHIFT		24
   2286  1.15  riastrad #define   GRC_CODE_MASK			(0xFF << GRC_CODE_SHIFT)
   2287   1.3  riastrad #define   GRC_CODE_FAST_SHIFT		16
   2288  1.15  riastrad #define   GRC_CODE_FAST_MASK		(0xFF << GRC_CODE_FAST_SHIFT)
   2289   1.3  riastrad #define   GRC_CODE_SLOW_SHIFT		8
   2290   1.3  riastrad #define   GRC_CODE_SLOW_MASK		(0xFF << GRC_CODE_SLOW_SHIFT)
   2291   1.3  riastrad #define   GRC_CODE_NOM_MASK		0xFF
   2292  1.15  riastrad #define BXT_PORT_REF_DW6(phy)		_BXT_PHY((phy), _PORT_REF_DW6_BC)
   2293   1.3  riastrad 
   2294   1.3  riastrad #define _PORT_REF_DW8_A			0x1621A0
   2295   1.3  riastrad #define _PORT_REF_DW8_BC		0x6C1A0
   2296   1.3  riastrad #define   GRC_DIS			(1 << 15)
   2297   1.3  riastrad #define   GRC_RDY_OVRD			(1 << 1)
   2298  1.15  riastrad #define BXT_PORT_REF_DW8(phy)		_BXT_PHY((phy), _PORT_REF_DW8_BC)
   2299   1.3  riastrad 
   2300   1.3  riastrad /* BXT PHY PCS registers */
   2301   1.3  riastrad #define _PORT_PCS_DW10_LN01_A		0x162428
   2302   1.3  riastrad #define _PORT_PCS_DW10_LN01_B		0x6C428
   2303   1.3  riastrad #define _PORT_PCS_DW10_LN01_C		0x6C828
   2304   1.3  riastrad #define _PORT_PCS_DW10_GRP_A		0x162C28
   2305   1.3  riastrad #define _PORT_PCS_DW10_GRP_B		0x6CC28
   2306   1.3  riastrad #define _PORT_PCS_DW10_GRP_C		0x6CE28
   2307  1.15  riastrad #define BXT_PORT_PCS_DW10_LN01(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2308  1.15  riastrad 							 _PORT_PCS_DW10_LN01_B, \
   2309  1.15  riastrad 							 _PORT_PCS_DW10_LN01_C)
   2310  1.15  riastrad #define BXT_PORT_PCS_DW10_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2311  1.15  riastrad 							 _PORT_PCS_DW10_GRP_B, \
   2312  1.15  riastrad 							 _PORT_PCS_DW10_GRP_C)
   2313  1.15  riastrad 
   2314   1.3  riastrad #define   TX2_SWING_CALC_INIT		(1 << 31)
   2315   1.3  riastrad #define   TX1_SWING_CALC_INIT		(1 << 30)
   2316   1.3  riastrad 
   2317   1.3  riastrad #define _PORT_PCS_DW12_LN01_A		0x162430
   2318   1.3  riastrad #define _PORT_PCS_DW12_LN01_B		0x6C430
   2319   1.3  riastrad #define _PORT_PCS_DW12_LN01_C		0x6C830
   2320   1.3  riastrad #define _PORT_PCS_DW12_LN23_A		0x162630
   2321   1.3  riastrad #define _PORT_PCS_DW12_LN23_B		0x6C630
   2322   1.3  riastrad #define _PORT_PCS_DW12_LN23_C		0x6CA30
   2323   1.3  riastrad #define _PORT_PCS_DW12_GRP_A		0x162c30
   2324   1.3  riastrad #define _PORT_PCS_DW12_GRP_B		0x6CC30
   2325   1.3  riastrad #define _PORT_PCS_DW12_GRP_C		0x6CE30
   2326   1.3  riastrad #define   LANESTAGGER_STRAP_OVRD	(1 << 6)
   2327   1.3  riastrad #define   LANE_STAGGER_MASK		0x1F
   2328  1.15  riastrad #define BXT_PORT_PCS_DW12_LN01(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2329  1.15  riastrad 							 _PORT_PCS_DW12_LN01_B, \
   2330  1.15  riastrad 							 _PORT_PCS_DW12_LN01_C)
   2331  1.15  riastrad #define BXT_PORT_PCS_DW12_LN23(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2332  1.15  riastrad 							 _PORT_PCS_DW12_LN23_B, \
   2333  1.15  riastrad 							 _PORT_PCS_DW12_LN23_C)
   2334  1.15  riastrad #define BXT_PORT_PCS_DW12_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2335  1.15  riastrad 							 _PORT_PCS_DW12_GRP_B, \
   2336  1.15  riastrad 							 _PORT_PCS_DW12_GRP_C)
   2337   1.3  riastrad 
   2338   1.3  riastrad /* BXT PHY TX registers */
   2339   1.3  riastrad #define _BXT_LANE_OFFSET(lane)           (((lane) >> 1) * 0x200 +	\
   2340   1.3  riastrad 					  ((lane) & 1) * 0x80)
   2341   1.3  riastrad 
   2342   1.3  riastrad #define _PORT_TX_DW2_LN0_A		0x162508
   2343   1.3  riastrad #define _PORT_TX_DW2_LN0_B		0x6C508
   2344   1.3  riastrad #define _PORT_TX_DW2_LN0_C		0x6C908
   2345   1.3  riastrad #define _PORT_TX_DW2_GRP_A		0x162D08
   2346   1.3  riastrad #define _PORT_TX_DW2_GRP_B		0x6CD08
   2347   1.3  riastrad #define _PORT_TX_DW2_GRP_C		0x6CF08
   2348  1.15  riastrad #define BXT_PORT_TX_DW2_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2349  1.15  riastrad 							 _PORT_TX_DW2_LN0_B, \
   2350  1.15  riastrad 							 _PORT_TX_DW2_LN0_C)
   2351  1.15  riastrad #define BXT_PORT_TX_DW2_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2352  1.15  riastrad 							 _PORT_TX_DW2_GRP_B, \
   2353  1.15  riastrad 							 _PORT_TX_DW2_GRP_C)
   2354   1.3  riastrad #define   MARGIN_000_SHIFT		16
   2355   1.3  riastrad #define   MARGIN_000			(0xFF << MARGIN_000_SHIFT)
   2356   1.3  riastrad #define   UNIQ_TRANS_SCALE_SHIFT	8
   2357   1.3  riastrad #define   UNIQ_TRANS_SCALE		(0xFF << UNIQ_TRANS_SCALE_SHIFT)
   2358   1.3  riastrad 
   2359   1.3  riastrad #define _PORT_TX_DW3_LN0_A		0x16250C
   2360   1.3  riastrad #define _PORT_TX_DW3_LN0_B		0x6C50C
   2361   1.3  riastrad #define _PORT_TX_DW3_LN0_C		0x6C90C
   2362   1.3  riastrad #define _PORT_TX_DW3_GRP_A		0x162D0C
   2363   1.3  riastrad #define _PORT_TX_DW3_GRP_B		0x6CD0C
   2364   1.3  riastrad #define _PORT_TX_DW3_GRP_C		0x6CF0C
   2365  1.15  riastrad #define BXT_PORT_TX_DW3_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2366  1.15  riastrad 							 _PORT_TX_DW3_LN0_B, \
   2367  1.15  riastrad 							 _PORT_TX_DW3_LN0_C)
   2368  1.15  riastrad #define BXT_PORT_TX_DW3_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2369  1.15  riastrad 							 _PORT_TX_DW3_GRP_B, \
   2370  1.15  riastrad 							 _PORT_TX_DW3_GRP_C)
   2371   1.3  riastrad #define   SCALE_DCOMP_METHOD		(1 << 26)
   2372   1.3  riastrad #define   UNIQUE_TRANGE_EN_METHOD	(1 << 27)
   2373   1.3  riastrad 
   2374   1.3  riastrad #define _PORT_TX_DW4_LN0_A		0x162510
   2375   1.3  riastrad #define _PORT_TX_DW4_LN0_B		0x6C510
   2376   1.3  riastrad #define _PORT_TX_DW4_LN0_C		0x6C910
   2377   1.3  riastrad #define _PORT_TX_DW4_GRP_A		0x162D10
   2378   1.3  riastrad #define _PORT_TX_DW4_GRP_B		0x6CD10
   2379   1.3  riastrad #define _PORT_TX_DW4_GRP_C		0x6CF10
   2380  1.15  riastrad #define BXT_PORT_TX_DW4_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2381  1.15  riastrad 							 _PORT_TX_DW4_LN0_B, \
   2382  1.15  riastrad 							 _PORT_TX_DW4_LN0_C)
   2383  1.15  riastrad #define BXT_PORT_TX_DW4_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2384  1.15  riastrad 							 _PORT_TX_DW4_GRP_B, \
   2385  1.15  riastrad 							 _PORT_TX_DW4_GRP_C)
   2386   1.3  riastrad #define   DEEMPH_SHIFT			24
   2387   1.3  riastrad #define   DE_EMPHASIS			(0xFF << DEEMPH_SHIFT)
   2388   1.3  riastrad 
   2389  1.15  riastrad #define _PORT_TX_DW5_LN0_A		0x162514
   2390  1.15  riastrad #define _PORT_TX_DW5_LN0_B		0x6C514
   2391  1.15  riastrad #define _PORT_TX_DW5_LN0_C		0x6C914
   2392  1.15  riastrad #define _PORT_TX_DW5_GRP_A		0x162D14
   2393  1.15  riastrad #define _PORT_TX_DW5_GRP_B		0x6CD14
   2394  1.15  riastrad #define _PORT_TX_DW5_GRP_C		0x6CF14
   2395  1.15  riastrad #define BXT_PORT_TX_DW5_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2396  1.15  riastrad 							 _PORT_TX_DW5_LN0_B, \
   2397  1.15  riastrad 							 _PORT_TX_DW5_LN0_C)
   2398  1.15  riastrad #define BXT_PORT_TX_DW5_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2399  1.15  riastrad 							 _PORT_TX_DW5_GRP_B, \
   2400  1.15  riastrad 							 _PORT_TX_DW5_GRP_C)
   2401  1.15  riastrad #define   DCC_DELAY_RANGE_1		(1 << 9)
   2402  1.15  riastrad #define   DCC_DELAY_RANGE_2		(1 << 8)
   2403  1.15  riastrad 
   2404   1.3  riastrad #define _PORT_TX_DW14_LN0_A		0x162538
   2405   1.3  riastrad #define _PORT_TX_DW14_LN0_B		0x6C538
   2406   1.3  riastrad #define _PORT_TX_DW14_LN0_C		0x6C938
   2407   1.3  riastrad #define   LATENCY_OPTIM_SHIFT		30
   2408   1.3  riastrad #define   LATENCY_OPTIM			(1 << LATENCY_OPTIM_SHIFT)
   2409  1.15  riastrad #define BXT_PORT_TX_DW14_LN(phy, ch, lane)				\
   2410  1.15  riastrad 	_MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B,			\
   2411  1.15  riastrad 				   _PORT_TX_DW14_LN0_C) +		\
   2412  1.15  riastrad 	      _BXT_LANE_OFFSET(lane))
   2413   1.3  riastrad 
   2414   1.3  riastrad /* UAIMI scratch pad register 1 */
   2415  1.15  riastrad #define UAIMI_SPR1			_MMIO(0x4F074)
   2416   1.3  riastrad /* SKL VccIO mask */
   2417   1.3  riastrad #define SKL_VCCIO_MASK			0x1
   2418   1.3  riastrad /* SKL balance leg register */
   2419  1.15  riastrad #define DISPIO_CR_TX_BMU_CR0		_MMIO(0x6C00C)
   2420   1.3  riastrad /* I_boost values */
   2421  1.15  riastrad #define BALANCE_LEG_SHIFT(port)		(8 + 3 * (port))
   2422  1.15  riastrad #define BALANCE_LEG_MASK(port)		(7 << (8 + 3 * (port)))
   2423   1.3  riastrad /* Balance leg disable bits */
   2424   1.3  riastrad #define BALANCE_LEG_DISABLE_SHIFT	23
   2425  1.15  riastrad #define BALANCE_LEG_DISABLE(port)	(1 << (23 + (port)))
   2426   1.3  riastrad 
   2427   1.1  riastrad /*
   2428   1.1  riastrad  * Fence registers
   2429   1.3  riastrad  * [0-7]  @ 0x2000 gen2,gen3
   2430   1.3  riastrad  * [8-15] @ 0x3000 945,g33,pnv
   2431   1.3  riastrad  *
   2432   1.3  riastrad  * [0-15] @ 0x3000 gen4,gen5
   2433   1.3  riastrad  *
   2434   1.3  riastrad  * [0-15] @ 0x100000 gen6,vlv,chv
   2435   1.3  riastrad  * [0-31] @ 0x100000 gen7+
   2436   1.1  riastrad  */
   2437  1.15  riastrad #define FENCE_REG(i)			_MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
   2438   1.1  riastrad #define   I830_FENCE_START_MASK		0x07f80000
   2439   1.1  riastrad #define   I830_FENCE_TILING_Y_SHIFT	12
   2440   1.1  riastrad #define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
   2441   1.1  riastrad #define   I830_FENCE_PITCH_SHIFT	4
   2442  1.15  riastrad #define   I830_FENCE_REG_VALID		(1 << 0)
   2443   1.1  riastrad #define   I915_FENCE_MAX_PITCH_VAL	4
   2444   1.1  riastrad #define   I830_FENCE_MAX_PITCH_VAL	6
   2445  1.15  riastrad #define   I830_FENCE_MAX_SIZE_VAL	(1 << 8)
   2446   1.1  riastrad 
   2447   1.1  riastrad #define   I915_FENCE_START_MASK		0x0ff00000
   2448   1.1  riastrad #define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
   2449   1.1  riastrad 
   2450  1.15  riastrad #define FENCE_REG_965_LO(i)		_MMIO(0x03000 + (i) * 8)
   2451  1.15  riastrad #define FENCE_REG_965_HI(i)		_MMIO(0x03000 + (i) * 8 + 4)
   2452   1.1  riastrad #define   I965_FENCE_PITCH_SHIFT	2
   2453   1.1  riastrad #define   I965_FENCE_TILING_Y_SHIFT	1
   2454  1.15  riastrad #define   I965_FENCE_REG_VALID		(1 << 0)
   2455   1.1  riastrad #define   I965_FENCE_MAX_PITCH_VAL	0x0400
   2456   1.1  riastrad 
   2457  1.15  riastrad #define FENCE_REG_GEN6_LO(i)		_MMIO(0x100000 + (i) * 8)
   2458  1.15  riastrad #define FENCE_REG_GEN6_HI(i)		_MMIO(0x100000 + (i) * 8 + 4)
   2459   1.3  riastrad #define   GEN6_FENCE_PITCH_SHIFT	32
   2460   1.2     kamil #define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
   2461   1.1  riastrad 
   2462   1.3  riastrad 
   2463   1.1  riastrad /* control register for cpu gtt access */
   2464  1.15  riastrad #define TILECTL				_MMIO(0x101000)
   2465   1.1  riastrad #define   TILECTL_SWZCTL			(1 << 0)
   2466   1.3  riastrad #define   TILECTL_TLBPF			(1 << 1)
   2467   1.1  riastrad #define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
   2468   1.1  riastrad #define   TILECTL_BACKSNOOP_DIS		(1 << 3)
   2469   1.1  riastrad 
   2470   1.1  riastrad /*
   2471   1.1  riastrad  * Instruction and interrupt control regs
   2472   1.1  riastrad  */
   2473  1.15  riastrad #define PGTBL_CTL	_MMIO(0x02020)
   2474   1.3  riastrad #define   PGTBL_ADDRESS_LO_MASK	0xfffff000 /* bits [31:12] */
   2475   1.3  riastrad #define   PGTBL_ADDRESS_HI_MASK	0x000000f0 /* bits [35:32] (gen4) */
   2476  1.15  riastrad #define PGTBL_ER	_MMIO(0x02024)
   2477  1.15  riastrad #define PRB0_BASE	(0x2030 - 0x30)
   2478  1.15  riastrad #define PRB1_BASE	(0x2040 - 0x30) /* 830,gen3 */
   2479  1.15  riastrad #define PRB2_BASE	(0x2050 - 0x30) /* gen3 */
   2480  1.15  riastrad #define SRB0_BASE	(0x2100 - 0x30) /* gen2 */
   2481  1.15  riastrad #define SRB1_BASE	(0x2110 - 0x30) /* gen2 */
   2482  1.15  riastrad #define SRB2_BASE	(0x2120 - 0x30) /* 830 */
   2483  1.15  riastrad #define SRB3_BASE	(0x2130 - 0x30) /* 830 */
   2484   1.1  riastrad #define RENDER_RING_BASE	0x02000
   2485   1.1  riastrad #define BSD_RING_BASE		0x04000
   2486   1.1  riastrad #define GEN6_BSD_RING_BASE	0x12000
   2487   1.3  riastrad #define GEN8_BSD2_RING_BASE	0x1c000
   2488  1.15  riastrad #define GEN11_BSD_RING_BASE	0x1c0000
   2489  1.15  riastrad #define GEN11_BSD2_RING_BASE	0x1c4000
   2490  1.15  riastrad #define GEN11_BSD3_RING_BASE	0x1d0000
   2491  1.15  riastrad #define GEN11_BSD4_RING_BASE	0x1d4000
   2492   1.2     kamil #define VEBOX_RING_BASE		0x1a000
   2493  1.15  riastrad #define GEN11_VEBOX_RING_BASE		0x1c8000
   2494  1.15  riastrad #define GEN11_VEBOX2_RING_BASE		0x1d8000
   2495   1.1  riastrad #define BLT_RING_BASE		0x22000
   2496  1.15  riastrad #define RING_TAIL(base)		_MMIO((base) + 0x30)
   2497  1.15  riastrad #define RING_HEAD(base)		_MMIO((base) + 0x34)
   2498  1.15  riastrad #define RING_START(base)	_MMIO((base) + 0x38)
   2499  1.15  riastrad #define RING_CTL(base)		_MMIO((base) + 0x3c)
   2500  1.15  riastrad #define   RING_CTL_SIZE(size)	((size) - PAGE_SIZE) /* in bytes -> pages */
   2501  1.15  riastrad #define RING_SYNC_0(base)	_MMIO((base) + 0x40)
   2502  1.15  riastrad #define RING_SYNC_1(base)	_MMIO((base) + 0x44)
   2503  1.15  riastrad #define RING_SYNC_2(base)	_MMIO((base) + 0x48)
   2504   1.2     kamil #define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
   2505   1.2     kamil #define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
   2506   1.2     kamil #define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
   2507   1.2     kamil #define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
   2508   1.2     kamil #define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
   2509   1.2     kamil #define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
   2510   1.2     kamil #define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
   2511   1.2     kamil #define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
   2512   1.2     kamil #define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
   2513   1.2     kamil #define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
   2514   1.2     kamil #define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
   2515   1.2     kamil #define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
   2516  1.15  riastrad #define GEN6_NOSYNC	INVALID_MMIO_REG
   2517  1.15  riastrad #define RING_PSMI_CTL(base)	_MMIO((base) + 0x50)
   2518  1.15  riastrad #define RING_MAX_IDLE(base)	_MMIO((base) + 0x54)
   2519  1.15  riastrad #define RING_HWS_PGA(base)	_MMIO((base) + 0x80)
   2520  1.15  riastrad #define RING_HWS_PGA_GEN6(base)	_MMIO((base) + 0x2080)
   2521  1.15  riastrad #define RING_RESET_CTL(base)	_MMIO((base) + 0xd0)
   2522  1.15  riastrad #define   RESET_CTL_CAT_ERROR	   REG_BIT(2)
   2523  1.15  riastrad #define   RESET_CTL_READY_TO_RESET REG_BIT(1)
   2524  1.15  riastrad #define   RESET_CTL_REQUEST_RESET  REG_BIT(0)
   2525   1.3  riastrad 
   2526  1.15  riastrad #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
   2527  1.15  riastrad 
   2528  1.15  riastrad #define HSW_GTT_CACHE_EN	_MMIO(0x4024)
   2529   1.3  riastrad #define   GTT_CACHE_EN_ALL	0xF0007FFF
   2530  1.15  riastrad #define GEN7_WR_WATERMARK	_MMIO(0x4028)
   2531  1.15  riastrad #define GEN7_GFX_PRIO_CTRL	_MMIO(0x402C)
   2532  1.15  riastrad #define ARB_MODE		_MMIO(0x4030)
   2533  1.15  riastrad #define   ARB_MODE_SWIZZLE_SNB	(1 << 4)
   2534  1.15  riastrad #define   ARB_MODE_SWIZZLE_IVB	(1 << 5)
   2535  1.15  riastrad #define GEN7_GFX_PEND_TLB0	_MMIO(0x4034)
   2536  1.15  riastrad #define GEN7_GFX_PEND_TLB1	_MMIO(0x4038)
   2537   1.3  riastrad /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
   2538  1.15  riastrad #define GEN7_LRA_LIMITS(i)	_MMIO(0x403C + (i) * 4)
   2539   1.3  riastrad #define GEN7_LRA_LIMITS_REG_NUM	13
   2540  1.15  riastrad #define GEN7_MEDIA_MAX_REQ_COUNT	_MMIO(0x4070)
   2541  1.15  riastrad #define GEN7_GFX_MAX_REQ_COUNT		_MMIO(0x4074)
   2542   1.3  riastrad 
   2543  1.15  riastrad #define GAMTARBMODE		_MMIO(0x04a08)
   2544  1.15  riastrad #define   ARB_MODE_BWGTLB_DISABLE (1 << 9)
   2545  1.15  riastrad #define   ARB_MODE_SWIZZLE_BDW	(1 << 1)
   2546  1.15  riastrad #define RENDER_HWS_PGA_GEN7	_MMIO(0x04080)
   2547  1.15  riastrad #define RING_FAULT_REG(engine)	_MMIO(0x4094 + 0x100 * (engine)->hw_id)
   2548  1.15  riastrad #define GEN8_RING_FAULT_REG	_MMIO(0x4094)
   2549  1.15  riastrad #define GEN12_RING_FAULT_REG	_MMIO(0xcec4)
   2550  1.15  riastrad #define   GEN8_RING_FAULT_ENGINE_ID(x)	(((x) >> 12) & 0x7)
   2551  1.15  riastrad #define   RING_FAULT_GTTSEL_MASK (1 << 11)
   2552   1.3  riastrad #define   RING_FAULT_SRCID(x)	(((x) >> 3) & 0xff)
   2553   1.3  riastrad #define   RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
   2554  1.15  riastrad #define   RING_FAULT_VALID	(1 << 0)
   2555  1.15  riastrad #define DONE_REG		_MMIO(0x40b0)
   2556  1.15  riastrad #define GEN12_GAM_DONE		_MMIO(0xcf68)
   2557  1.15  riastrad #define GEN8_PRIVATE_PAT_LO	_MMIO(0x40e0)
   2558  1.15  riastrad #define GEN8_PRIVATE_PAT_HI	_MMIO(0x40e0 + 4)
   2559  1.15  riastrad #define GEN10_PAT_INDEX(index)	_MMIO(0x40e0 + (index) * 4)
   2560  1.15  riastrad #define GEN12_PAT_INDEX(index)	_MMIO(0x4800 + (index) * 4)
   2561  1.15  riastrad #define BSD_HWS_PGA_GEN7	_MMIO(0x04180)
   2562  1.15  riastrad #define BLT_HWS_PGA_GEN7	_MMIO(0x04280)
   2563  1.15  riastrad #define VEBOX_HWS_PGA_GEN7	_MMIO(0x04380)
   2564  1.15  riastrad #define RING_ACTHD(base)	_MMIO((base) + 0x74)
   2565  1.15  riastrad #define RING_ACTHD_UDW(base)	_MMIO((base) + 0x5c)
   2566  1.15  riastrad #define RING_NOPID(base)	_MMIO((base) + 0x94)
   2567  1.15  riastrad #define RING_IMR(base)		_MMIO((base) + 0xa8)
   2568  1.15  riastrad #define RING_HWSTAM(base)	_MMIO((base) + 0x98)
   2569  1.15  riastrad #define RING_TIMESTAMP(base)		_MMIO((base) + 0x358)
   2570  1.15  riastrad #define RING_TIMESTAMP_UDW(base)	_MMIO((base) + 0x358 + 4)
   2571   1.1  riastrad #define   TAIL_ADDR		0x001FFFF8
   2572   1.1  riastrad #define   HEAD_WRAP_COUNT	0xFFE00000
   2573   1.1  riastrad #define   HEAD_WRAP_ONE		0x00200000
   2574   1.1  riastrad #define   HEAD_ADDR		0x001FFFFC
   2575   1.1  riastrad #define   RING_NR_PAGES		0x001FF000
   2576   1.1  riastrad #define   RING_REPORT_MASK	0x00000006
   2577   1.1  riastrad #define   RING_REPORT_64K	0x00000002
   2578   1.1  riastrad #define   RING_REPORT_128K	0x00000004
   2579   1.1  riastrad #define   RING_NO_REPORT	0x00000000
   2580   1.1  riastrad #define   RING_VALID_MASK	0x00000001
   2581   1.1  riastrad #define   RING_VALID		0x00000001
   2582   1.1  riastrad #define   RING_INVALID		0x00000000
   2583  1.15  riastrad #define   RING_WAIT_I8XX	(1 << 0) /* gen2, PRBx_HEAD */
   2584  1.15  riastrad #define   RING_WAIT		(1 << 11) /* gen3+, PRBx_CTL */
   2585  1.15  riastrad #define   RING_WAIT_SEMAPHORE	(1 << 10) /* gen6+ */
   2586  1.15  riastrad 
   2587  1.15  riastrad /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
   2588  1.15  riastrad #define GEN8_RING_CS_GPR(base, n)	_MMIO((base) + 0x600 + (n) * 8)
   2589  1.15  riastrad #define GEN8_RING_CS_GPR_UDW(base, n)	_MMIO((base) + 0x600 + (n) * 8 + 4)
   2590  1.15  riastrad 
   2591  1.15  riastrad #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
   2592  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_ADDRESS_MASK	REG_GENMASK(25, 2)
   2593  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_ACCESS_RW	(0 << 28)    /* CFL+ & Gen11+ */
   2594  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_ACCESS_RD	(1 << 28)
   2595  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_ACCESS_WR	(2 << 28)
   2596  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_ACCESS_INVALID	(3 << 28)
   2597  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_ACCESS_MASK	(3 << 28)
   2598  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_RANGE_1		(0 << 0)     /* CFL+ & Gen11+ */
   2599  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_RANGE_4		(1 << 0)
   2600  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_RANGE_16	(2 << 0)
   2601  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_RANGE_64	(3 << 0)
   2602  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_RANGE_MASK	(3 << 0)
   2603  1.15  riastrad #define   RING_FORCE_TO_NONPRIV_MASK_VALID	\
   2604  1.15  riastrad 					(RING_FORCE_TO_NONPRIV_RANGE_MASK \
   2605  1.15  riastrad 					| RING_FORCE_TO_NONPRIV_ACCESS_MASK)
   2606  1.15  riastrad #define   RING_MAX_NONPRIV_SLOTS  12
   2607  1.15  riastrad 
   2608  1.15  riastrad #define GEN7_TLB_RD_ADDR	_MMIO(0x4700)
   2609  1.15  riastrad 
   2610  1.15  riastrad #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
   2611  1.15  riastrad #define   GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS	(1 << 18)
   2612  1.15  riastrad 
   2613  1.15  riastrad #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
   2614  1.15  riastrad #define   GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
   2615  1.15  riastrad #define   GAMW_ECO_DEV_CTX_RELOAD_DISABLE	(1 << 7)
   2616  1.15  riastrad 
   2617  1.15  riastrad #define GAMT_CHKN_BIT_REG	_MMIO(0x4ab8)
   2618  1.15  riastrad #define   GAMT_CHKN_DISABLE_L3_COH_PIPE			(1 << 31)
   2619  1.15  riastrad #define   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING	(1 << 28)
   2620  1.15  riastrad #define   GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT	(1 << 24)
   2621   1.3  riastrad 
   2622   1.1  riastrad #if 0
   2623  1.15  riastrad #define PRB0_TAIL	_MMIO(0x2030)
   2624  1.15  riastrad #define PRB0_HEAD	_MMIO(0x2034)
   2625  1.15  riastrad #define PRB0_START	_MMIO(0x2038)
   2626  1.15  riastrad #define PRB0_CTL	_MMIO(0x203c)
   2627  1.15  riastrad #define PRB1_TAIL	_MMIO(0x2040) /* 915+ only */
   2628  1.15  riastrad #define PRB1_HEAD	_MMIO(0x2044) /* 915+ only */
   2629  1.15  riastrad #define PRB1_START	_MMIO(0x2048) /* 915+ only */
   2630  1.15  riastrad #define PRB1_CTL	_MMIO(0x204c) /* 915+ only */
   2631   1.1  riastrad #endif
   2632  1.15  riastrad #define IPEIR_I965	_MMIO(0x2064)
   2633  1.15  riastrad #define IPEHR_I965	_MMIO(0x2068)
   2634  1.15  riastrad #define GEN7_SC_INSTDONE	_MMIO(0x7100)
   2635  1.15  riastrad #define GEN7_SAMPLER_INSTDONE	_MMIO(0xe160)
   2636  1.15  riastrad #define GEN7_ROW_INSTDONE	_MMIO(0xe164)
   2637  1.15  riastrad #define GEN8_MCR_SELECTOR		_MMIO(0xfdc)
   2638  1.15  riastrad #define   GEN8_MCR_SLICE(slice)		(((slice) & 3) << 26)
   2639  1.15  riastrad #define   GEN8_MCR_SLICE_MASK		GEN8_MCR_SLICE(3)
   2640  1.15  riastrad #define   GEN8_MCR_SUBSLICE(subslice)	(((subslice) & 3) << 24)
   2641  1.15  riastrad #define   GEN8_MCR_SUBSLICE_MASK	GEN8_MCR_SUBSLICE(3)
   2642  1.15  riastrad #define   GEN11_MCR_SLICE(slice)	(((slice) & 0xf) << 27)
   2643  1.15  riastrad #define   GEN11_MCR_SLICE_MASK		GEN11_MCR_SLICE(0xf)
   2644  1.15  riastrad #define   GEN11_MCR_SUBSLICE(subslice)	(((subslice) & 0x7) << 24)
   2645  1.15  riastrad #define   GEN11_MCR_SUBSLICE_MASK	GEN11_MCR_SUBSLICE(0x7)
   2646  1.15  riastrad #define RING_IPEIR(base)	_MMIO((base) + 0x64)
   2647  1.15  riastrad #define RING_IPEHR(base)	_MMIO((base) + 0x68)
   2648   1.3  riastrad /*
   2649   1.3  riastrad  * On GEN4, only the render ring INSTDONE exists and has a different
   2650   1.3  riastrad  * layout than the GEN7+ version.
   2651   1.3  riastrad  * The GEN2 counterpart of this register is GEN2_INSTDONE.
   2652   1.3  riastrad  */
   2653  1.15  riastrad #define RING_INSTDONE(base)	_MMIO((base) + 0x6c)
   2654  1.15  riastrad #define RING_INSTPS(base)	_MMIO((base) + 0x70)
   2655  1.15  riastrad #define RING_DMA_FADD(base)	_MMIO((base) + 0x78)
   2656  1.15  riastrad #define RING_DMA_FADD_UDW(base)	_MMIO((base) + 0x60) /* gen8+ */
   2657  1.15  riastrad #define RING_INSTPM(base)	_MMIO((base) + 0xc0)
   2658  1.15  riastrad #define RING_MI_MODE(base)	_MMIO((base) + 0x9c)
   2659  1.15  riastrad #define INSTPS		_MMIO(0x2070) /* 965+ only */
   2660  1.15  riastrad #define GEN4_INSTDONE1	_MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
   2661  1.15  riastrad #define ACTHD_I965	_MMIO(0x2074)
   2662  1.15  riastrad #define HWS_PGA		_MMIO(0x2080)
   2663   1.1  riastrad #define HWS_ADDRESS_MASK	0xfffff000
   2664   1.1  riastrad #define HWS_START_ADDRESS_SHIFT	4
   2665  1.15  riastrad #define PWRCTXA		_MMIO(0x2088) /* 965GM+ only */
   2666  1.15  riastrad #define   PWRCTX_EN	(1 << 0)
   2667  1.15  riastrad #define IPEIR(base)	_MMIO((base) + 0x88)
   2668  1.15  riastrad #define IPEHR(base)	_MMIO((base) + 0x8c)
   2669  1.15  riastrad #define GEN2_INSTDONE	_MMIO(0x2090)
   2670  1.15  riastrad #define NOPID		_MMIO(0x2094)
   2671  1.15  riastrad #define HWSTAM		_MMIO(0x2098)
   2672  1.15  riastrad #define DMA_FADD_I8XX(base)	_MMIO((base) + 0xd0)
   2673  1.15  riastrad #define RING_BBSTATE(base)	_MMIO((base) + 0x110)
   2674  1.15  riastrad #define   RING_BB_PPGTT		(1 << 5)
   2675  1.15  riastrad #define RING_SBBADDR(base)	_MMIO((base) + 0x114) /* hsw+ */
   2676  1.15  riastrad #define RING_SBBSTATE(base)	_MMIO((base) + 0x118) /* hsw+ */
   2677  1.15  riastrad #define RING_SBBADDR_UDW(base)	_MMIO((base) + 0x11c) /* gen8+ */
   2678  1.15  riastrad #define RING_BBADDR(base)	_MMIO((base) + 0x140)
   2679  1.15  riastrad #define RING_BBADDR_UDW(base)	_MMIO((base) + 0x168) /* gen8+ */
   2680  1.15  riastrad #define RING_BB_PER_CTX_PTR(base)	_MMIO((base) + 0x1c0) /* gen8+ */
   2681  1.15  riastrad #define RING_INDIRECT_CTX(base)		_MMIO((base) + 0x1c4) /* gen8+ */
   2682  1.15  riastrad #define RING_INDIRECT_CTX_OFFSET(base)	_MMIO((base) + 0x1c8) /* gen8+ */
   2683  1.15  riastrad #define RING_CTX_TIMESTAMP(base)	_MMIO((base) + 0x3a8) /* gen8+ */
   2684  1.15  riastrad 
   2685  1.15  riastrad #define ERROR_GEN6	_MMIO(0x40a0)
   2686  1.15  riastrad #define GEN7_ERR_INT	_MMIO(0x44040)
   2687  1.19  riastrad #define   ERR_INT_POISON		(1 << 31)
   2688  1.15  riastrad #define   ERR_INT_MMIO_UNCLAIMED	(1 << 13)
   2689  1.15  riastrad #define   ERR_INT_PIPE_CRC_DONE_C	(1 << 8)
   2690  1.15  riastrad #define   ERR_INT_FIFO_UNDERRUN_C	(1 << 6)
   2691  1.15  riastrad #define   ERR_INT_PIPE_CRC_DONE_B	(1 << 5)
   2692  1.15  riastrad #define   ERR_INT_FIFO_UNDERRUN_B	(1 << 3)
   2693  1.15  riastrad #define   ERR_INT_PIPE_CRC_DONE_A	(1 << 2)
   2694  1.15  riastrad #define   ERR_INT_PIPE_CRC_DONE(pipe)	(1 << (2 + (pipe) * 3))
   2695  1.15  riastrad #define   ERR_INT_FIFO_UNDERRUN_A	(1 << 0)
   2696  1.15  riastrad #define   ERR_INT_FIFO_UNDERRUN(pipe)	(1 << ((pipe) * 3))
   2697  1.15  riastrad 
   2698  1.15  riastrad #define GEN8_FAULT_TLB_DATA0		_MMIO(0x4b10)
   2699  1.15  riastrad #define GEN8_FAULT_TLB_DATA1		_MMIO(0x4b14)
   2700  1.15  riastrad #define GEN12_FAULT_TLB_DATA0		_MMIO(0xceb8)
   2701  1.15  riastrad #define GEN12_FAULT_TLB_DATA1		_MMIO(0xcebc)
   2702  1.15  riastrad #define   FAULT_VA_HIGH_BITS		(0xf << 0)
   2703  1.15  riastrad #define   FAULT_GTT_SEL			(1 << 4)
   2704   1.3  riastrad 
   2705  1.15  riastrad #define GEN12_AUX_ERR_DBG		_MMIO(0x43f4)
   2706   1.2     kamil 
   2707  1.15  riastrad #define FPGA_DBG		_MMIO(0x42300)
   2708  1.19  riastrad #define   FPGA_DBG_RM_NOCLAIM	(1 << 31)
   2709   1.1  riastrad 
   2710  1.15  riastrad #define CLAIM_ER		_MMIO(VLV_DISPLAY_BASE + 0x2028)
   2711  1.15  riastrad #define   CLAIM_ER_CLR		(1 << 31)
   2712  1.15  riastrad #define   CLAIM_ER_OVERFLOW	(1 << 16)
   2713  1.15  riastrad #define   CLAIM_ER_CTR_MASK	0xffff
   2714  1.15  riastrad 
   2715  1.15  riastrad #define DERRMR		_MMIO(0x44050)
   2716   1.2     kamil /* Note that HBLANK events are reserved on bdw+ */
   2717  1.15  riastrad #define   DERRMR_PIPEA_SCANLINE		(1 << 0)
   2718  1.15  riastrad #define   DERRMR_PIPEA_PRI_FLIP_DONE	(1 << 1)
   2719  1.15  riastrad #define   DERRMR_PIPEA_SPR_FLIP_DONE	(1 << 2)
   2720  1.15  riastrad #define   DERRMR_PIPEA_VBLANK		(1 << 3)
   2721  1.15  riastrad #define   DERRMR_PIPEA_HBLANK		(1 << 5)
   2722  1.15  riastrad #define   DERRMR_PIPEB_SCANLINE		(1 << 8)
   2723  1.15  riastrad #define   DERRMR_PIPEB_PRI_FLIP_DONE	(1 << 9)
   2724  1.15  riastrad #define   DERRMR_PIPEB_SPR_FLIP_DONE	(1 << 10)
   2725  1.15  riastrad #define   DERRMR_PIPEB_VBLANK		(1 << 11)
   2726  1.15  riastrad #define   DERRMR_PIPEB_HBLANK		(1 << 13)
   2727   1.2     kamil /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
   2728  1.15  riastrad #define   DERRMR_PIPEC_SCANLINE		(1 << 14)
   2729  1.15  riastrad #define   DERRMR_PIPEC_PRI_FLIP_DONE	(1 << 15)
   2730  1.15  riastrad #define   DERRMR_PIPEC_SPR_FLIP_DONE	(1 << 20)
   2731  1.15  riastrad #define   DERRMR_PIPEC_VBLANK		(1 << 21)
   2732  1.15  riastrad #define   DERRMR_PIPEC_HBLANK		(1 << 22)
   2733   1.2     kamil 
   2734   1.1  riastrad 
   2735   1.1  riastrad /* GM45+ chicken bits -- debug workaround bits that may be required
   2736   1.1  riastrad  * for various sorts of correct behavior.  The top 16 bits of each are
   2737   1.1  riastrad  * the enables for writing to the corresponding low bit.
   2738   1.1  riastrad  */
   2739  1.15  riastrad #define _3D_CHICKEN	_MMIO(0x2084)
   2740   1.1  riastrad #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
   2741  1.15  riastrad #define _3D_CHICKEN2	_MMIO(0x208c)
   2742  1.15  riastrad 
   2743  1.15  riastrad #define FF_SLICE_CHICKEN	_MMIO(0x2088)
   2744  1.15  riastrad #define  FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX	(1 << 1)
   2745  1.15  riastrad 
   2746   1.1  riastrad /* Disables pipelining of read flushes past the SF-WIZ interface.
   2747   1.1  riastrad  * Required on all Ironlake steppings according to the B-Spec, but the
   2748   1.1  riastrad  * particular danger of not doing so is not specified.
   2749   1.1  riastrad  */
   2750   1.1  riastrad # define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
   2751  1.15  riastrad #define _3D_CHICKEN3	_MMIO(0x2090)
   2752  1.15  riastrad #define  _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX		(1 << 12)
   2753   1.1  riastrad #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
   2754  1.15  riastrad #define  _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE	(1 << 5)
   2755   1.1  riastrad #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
   2756  1.15  riastrad #define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x) << 1) /* gen8+ */
   2757   1.2     kamil #define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
   2758   1.1  riastrad 
   2759  1.15  riastrad #define MI_MODE		_MMIO(0x209c)
   2760   1.1  riastrad # define VS_TIMER_DISPATCH				(1 << 6)
   2761   1.1  riastrad # define MI_FLUSH_ENABLE				(1 << 12)
   2762   1.1  riastrad # define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
   2763   1.2     kamil # define MODE_IDLE					(1 << 9)
   2764   1.2     kamil # define STOP_RING					(1 << 8)
   2765   1.1  riastrad 
   2766  1.15  riastrad #define GEN6_GT_MODE	_MMIO(0x20d0)
   2767  1.15  riastrad #define GEN7_GT_MODE	_MMIO(0x7008)
   2768   1.2     kamil #define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
   2769   1.2     kamil #define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
   2770   1.2     kamil #define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
   2771   1.2     kamil #define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
   2772   1.3  riastrad #define   GEN6_WIZ_HASHING_MASK				GEN6_WIZ_HASHING(1, 1)
   2773   1.1  riastrad #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
   2774   1.3  riastrad #define   GEN9_IZ_HASHING_MASK(slice)			(0x3 << ((slice) * 2))
   2775   1.3  riastrad #define   GEN9_IZ_HASHING(slice, val)			((val) << ((slice) * 2))
   2776   1.1  riastrad 
   2777  1.15  riastrad /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
   2778  1.15  riastrad #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
   2779  1.15  riastrad #define   GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
   2780  1.15  riastrad #define   GEN11_ENABLE_32_PLANE_MODE (1 << 7)
   2781  1.15  riastrad 
   2782  1.15  riastrad /* WaClearTdlStateAckDirtyBits */
   2783  1.15  riastrad #define GEN8_STATE_ACK		_MMIO(0x20F0)
   2784  1.15  riastrad #define GEN9_STATE_ACK_SLICE1	_MMIO(0x20F8)
   2785  1.15  riastrad #define GEN9_STATE_ACK_SLICE2	_MMIO(0x2100)
   2786  1.15  riastrad #define   GEN9_STATE_ACK_TDL0 (1 << 12)
   2787  1.15  riastrad #define   GEN9_STATE_ACK_TDL1 (1 << 13)
   2788  1.15  riastrad #define   GEN9_STATE_ACK_TDL2 (1 << 14)
   2789  1.15  riastrad #define   GEN9_STATE_ACK_TDL3 (1 << 15)
   2790  1.15  riastrad #define   GEN9_SUBSLICE_TDL_ACK_BITS \
   2791  1.15  riastrad 	(GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
   2792  1.15  riastrad 	 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
   2793  1.15  riastrad 
   2794  1.15  riastrad #define GFX_MODE	_MMIO(0x2520)
   2795  1.15  riastrad #define GFX_MODE_GEN7	_MMIO(0x229c)
   2796  1.15  riastrad #define RING_MODE_GEN7(base)	_MMIO((base) + 0x29c)
   2797  1.15  riastrad #define   GFX_RUN_LIST_ENABLE		(1 << 15)
   2798  1.15  riastrad #define   GFX_INTERRUPT_STEERING	(1 << 14)
   2799  1.15  riastrad #define   GFX_TLB_INVALIDATE_EXPLICIT	(1 << 13)
   2800  1.15  riastrad #define   GFX_SURFACE_FAULT_ENABLE	(1 << 12)
   2801  1.15  riastrad #define   GFX_REPLAY_MODE		(1 << 11)
   2802  1.15  riastrad #define   GFX_PSMI_GRANULARITY		(1 << 10)
   2803  1.15  riastrad #define   GFX_PPGTT_ENABLE		(1 << 9)
   2804  1.15  riastrad #define   GEN8_GFX_PPGTT_48B		(1 << 7)
   2805  1.15  riastrad 
   2806  1.15  riastrad #define   GFX_FORWARD_VBLANK_MASK	(3 << 5)
   2807  1.15  riastrad #define   GFX_FORWARD_VBLANK_NEVER	(0 << 5)
   2808  1.15  riastrad #define   GFX_FORWARD_VBLANK_ALWAYS	(1 << 5)
   2809  1.15  riastrad #define   GFX_FORWARD_VBLANK_COND	(2 << 5)
   2810  1.15  riastrad 
   2811  1.15  riastrad #define   GEN11_GFX_DISABLE_LEGACY_MODE	(1 << 3)
   2812  1.15  riastrad 
   2813  1.15  riastrad #define VLV_GU_CTL0	_MMIO(VLV_DISPLAY_BASE + 0x2030)
   2814  1.15  riastrad #define VLV_GU_CTL1	_MMIO(VLV_DISPLAY_BASE + 0x2034)
   2815  1.15  riastrad #define SCPD0		_MMIO(0x209c) /* 915+ only */
   2816  1.15  riastrad #define  CSTATE_RENDER_CLOCK_GATE_DISABLE	(1 << 5)
   2817  1.15  riastrad #define GEN2_IER	_MMIO(0x20a0)
   2818  1.15  riastrad #define GEN2_IIR	_MMIO(0x20a4)
   2819  1.15  riastrad #define GEN2_IMR	_MMIO(0x20a8)
   2820  1.15  riastrad #define GEN2_ISR	_MMIO(0x20ac)
   2821  1.15  riastrad #define VLV_GUNIT_CLOCK_GATE	_MMIO(VLV_DISPLAY_BASE + 0x2060)
   2822  1.15  riastrad #define   GINT_DIS		(1 << 22)
   2823  1.15  riastrad #define   GCFG_DIS		(1 << 8)
   2824  1.15  riastrad #define VLV_GUNIT_CLOCK_GATE2	_MMIO(VLV_DISPLAY_BASE + 0x2064)
   2825  1.15  riastrad #define VLV_IIR_RW	_MMIO(VLV_DISPLAY_BASE + 0x2084)
   2826  1.15  riastrad #define VLV_IER		_MMIO(VLV_DISPLAY_BASE + 0x20a0)
   2827  1.15  riastrad #define VLV_IIR		_MMIO(VLV_DISPLAY_BASE + 0x20a4)
   2828  1.15  riastrad #define VLV_IMR		_MMIO(VLV_DISPLAY_BASE + 0x20a8)
   2829  1.15  riastrad #define VLV_ISR		_MMIO(VLV_DISPLAY_BASE + 0x20ac)
   2830  1.15  riastrad #define VLV_PCBR	_MMIO(VLV_DISPLAY_BASE + 0x2120)
   2831   1.3  riastrad #define VLV_PCBR_ADDR_SHIFT	12
   2832   1.3  riastrad 
   2833  1.15  riastrad #define   DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
   2834  1.15  riastrad #define EIR		_MMIO(0x20b0)
   2835  1.15  riastrad #define EMR		_MMIO(0x20b4)
   2836  1.15  riastrad #define ESR		_MMIO(0x20b8)
   2837  1.15  riastrad #define   GM45_ERROR_PAGE_TABLE				(1 << 5)
   2838  1.15  riastrad #define   GM45_ERROR_MEM_PRIV				(1 << 4)
   2839  1.15  riastrad #define   I915_ERROR_PAGE_TABLE				(1 << 4)
   2840  1.15  riastrad #define   GM45_ERROR_CP_PRIV				(1 << 3)
   2841  1.15  riastrad #define   I915_ERROR_MEMORY_REFRESH			(1 << 1)
   2842  1.15  riastrad #define   I915_ERROR_INSTRUCTION			(1 << 0)
   2843  1.15  riastrad #define INSTPM	        _MMIO(0x20c0)
   2844  1.15  riastrad #define   INSTPM_SELF_EN (1 << 12) /* 915GM only */
   2845  1.15  riastrad #define   INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
   2846   1.1  riastrad 					will not assert AGPBUSY# and will only
   2847   1.1  riastrad 					be delivered when out of C3. */
   2848  1.15  riastrad #define   INSTPM_FORCE_ORDERING				(1 << 7) /* GEN6+ */
   2849  1.15  riastrad #define   INSTPM_TLB_INVALIDATE	(1 << 9)
   2850  1.15  riastrad #define   INSTPM_SYNC_FLUSH	(1 << 5)
   2851  1.15  riastrad #define ACTHD(base)	_MMIO((base) + 0xc8)
   2852  1.15  riastrad #define MEM_MODE	_MMIO(0x20cc)
   2853  1.15  riastrad #define   MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
   2854  1.15  riastrad #define   MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
   2855  1.15  riastrad #define   MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
   2856  1.15  riastrad #define FW_BLC		_MMIO(0x20d8)
   2857  1.15  riastrad #define FW_BLC2		_MMIO(0x20dc)
   2858  1.15  riastrad #define FW_BLC_SELF	_MMIO(0x20e0) /* 915+ only */
   2859  1.15  riastrad #define   FW_BLC_SELF_EN_MASK      (1 << 31)
   2860  1.15  riastrad #define   FW_BLC_SELF_FIFO_MASK    (1 << 16) /* 945 only */
   2861  1.19  riastrad #define   FW_BLC_SELF_EN           (1 << 15) /* 945 only */
   2862   1.1  riastrad #define MM_BURST_LENGTH     0x00700000
   2863   1.1  riastrad #define MM_FIFO_WATERMARK   0x0001F000
   2864   1.1  riastrad #define LM_BURST_LENGTH     0x00000700
   2865   1.1  riastrad #define LM_FIFO_WATERMARK   0x0000001F
   2866  1.15  riastrad #define MI_ARB_STATE	_MMIO(0x20e4) /* 915+ only */
   2867  1.15  riastrad 
   2868  1.15  riastrad #define MBUS_ABOX_CTL			_MMIO(0x45038)
   2869  1.15  riastrad #define MBUS_ABOX_BW_CREDIT_MASK	(3 << 20)
   2870  1.15  riastrad #define MBUS_ABOX_BW_CREDIT(x)		((x) << 20)
   2871  1.15  riastrad #define MBUS_ABOX_B_CREDIT_MASK		(0xF << 16)
   2872  1.15  riastrad #define MBUS_ABOX_B_CREDIT(x)		((x) << 16)
   2873  1.15  riastrad #define MBUS_ABOX_BT_CREDIT_POOL2_MASK	(0x1F << 8)
   2874  1.15  riastrad #define MBUS_ABOX_BT_CREDIT_POOL2(x)	((x) << 8)
   2875  1.15  riastrad #define MBUS_ABOX_BT_CREDIT_POOL1_MASK	(0x1F << 0)
   2876  1.15  riastrad #define MBUS_ABOX_BT_CREDIT_POOL1(x)	((x) << 0)
   2877  1.15  riastrad 
   2878  1.15  riastrad #define _PIPEA_MBUS_DBOX_CTL		0x7003C
   2879  1.15  riastrad #define _PIPEB_MBUS_DBOX_CTL		0x7103C
   2880  1.15  riastrad #define PIPE_MBUS_DBOX_CTL(pipe)	_MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
   2881  1.15  riastrad 						   _PIPEB_MBUS_DBOX_CTL)
   2882  1.15  riastrad #define MBUS_DBOX_BW_CREDIT_MASK	(3 << 14)
   2883  1.15  riastrad #define MBUS_DBOX_BW_CREDIT(x)		((x) << 14)
   2884  1.15  riastrad #define MBUS_DBOX_B_CREDIT_MASK		(0x1F << 8)
   2885  1.15  riastrad #define MBUS_DBOX_B_CREDIT(x)		((x) << 8)
   2886  1.15  riastrad #define MBUS_DBOX_A_CREDIT_MASK		(0xF << 0)
   2887  1.15  riastrad #define MBUS_DBOX_A_CREDIT(x)		((x) << 0)
   2888  1.15  riastrad 
   2889  1.15  riastrad #define MBUS_UBOX_CTL			_MMIO(0x4503C)
   2890  1.15  riastrad #define MBUS_BBOX_CTL_S1		_MMIO(0x45040)
   2891  1.15  riastrad #define MBUS_BBOX_CTL_S2		_MMIO(0x45044)
   2892   1.1  riastrad 
   2893   1.1  riastrad /* Make render/texture TLB fetches lower priorty than associated data
   2894   1.1  riastrad  *   fetches. This is not turned on by default
   2895   1.1  riastrad  */
   2896   1.1  riastrad #define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
   2897   1.1  riastrad 
   2898   1.1  riastrad /* Isoch request wait on GTT enable (Display A/B/C streams).
   2899   1.1  riastrad  * Make isoch requests stall on the TLB update. May cause
   2900   1.1  riastrad  * display underruns (test mode only)
   2901   1.1  riastrad  */
   2902   1.1  riastrad #define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
   2903   1.1  riastrad 
   2904   1.1  riastrad /* Block grant count for isoch requests when block count is
   2905   1.1  riastrad  * set to a finite value.
   2906   1.1  riastrad  */
   2907   1.1  riastrad #define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
   2908   1.1  riastrad #define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
   2909   1.1  riastrad #define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
   2910   1.1  riastrad #define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
   2911   1.1  riastrad #define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
   2912   1.1  riastrad 
   2913   1.1  riastrad /* Enable render writes to complete in C2/C3/C4 power states.
   2914   1.1  riastrad  * If this isn't enabled, render writes are prevented in low
   2915   1.1  riastrad  * power states. That seems bad to me.
   2916   1.1  riastrad  */
   2917   1.1  riastrad #define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
   2918   1.1  riastrad 
   2919   1.1  riastrad /* This acknowledges an async flip immediately instead
   2920   1.1  riastrad  * of waiting for 2TLB fetches.
   2921   1.1  riastrad  */
   2922   1.1  riastrad #define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
   2923   1.1  riastrad 
   2924   1.1  riastrad /* Enables non-sequential data reads through arbiter
   2925   1.1  riastrad  */
   2926   1.1  riastrad #define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
   2927   1.1  riastrad 
   2928   1.1  riastrad /* Disable FSB snooping of cacheable write cycles from binner/render
   2929   1.1  riastrad  * command stream
   2930   1.1  riastrad  */
   2931   1.1  riastrad #define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
   2932   1.1  riastrad 
   2933   1.1  riastrad /* Arbiter time slice for non-isoch streams */
   2934   1.1  riastrad #define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
   2935   1.1  riastrad #define   MI_ARB_TIME_SLICE_1			(0 << 5)
   2936   1.1  riastrad #define   MI_ARB_TIME_SLICE_2			(1 << 5)
   2937   1.1  riastrad #define   MI_ARB_TIME_SLICE_4			(2 << 5)
   2938   1.1  riastrad #define   MI_ARB_TIME_SLICE_6			(3 << 5)
   2939   1.1  riastrad #define   MI_ARB_TIME_SLICE_8			(4 << 5)
   2940   1.1  riastrad #define   MI_ARB_TIME_SLICE_10			(5 << 5)
   2941   1.1  riastrad #define   MI_ARB_TIME_SLICE_14			(6 << 5)
   2942   1.1  riastrad #define   MI_ARB_TIME_SLICE_16			(7 << 5)
   2943   1.1  riastrad 
   2944   1.1  riastrad /* Low priority grace period page size */
   2945   1.1  riastrad #define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
   2946   1.1  riastrad #define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
   2947   1.1  riastrad 
   2948   1.1  riastrad /* Disable display A/B trickle feed */
   2949   1.1  riastrad #define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
   2950   1.1  riastrad 
   2951   1.1  riastrad /* Set display plane priority */
   2952   1.1  riastrad #define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
   2953   1.1  riastrad #define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
   2954   1.1  riastrad 
   2955  1.15  riastrad #define MI_STATE	_MMIO(0x20e4) /* gen2 only */
   2956   1.3  riastrad #define   MI_AGPBUSY_INT_EN			(1 << 1) /* 85x only */
   2957   1.3  riastrad #define   MI_AGPBUSY_830_MODE			(1 << 0) /* 85x only */
   2958   1.3  riastrad 
   2959  1.15  riastrad #define CACHE_MODE_0	_MMIO(0x2120) /* 915+ only */
   2960  1.15  riastrad #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
   2961  1.15  riastrad #define   CM0_IZ_OPT_DISABLE      (1 << 6)
   2962  1.15  riastrad #define   CM0_ZR_OPT_DISABLE      (1 << 5)
   2963  1.15  riastrad #define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1 << 5)
   2964  1.15  riastrad #define   CM0_DEPTH_EVICT_DISABLE (1 << 4)
   2965  1.15  riastrad #define   CM0_COLOR_EVICT_DISABLE (1 << 3)
   2966  1.15  riastrad #define   CM0_DEPTH_WRITE_DISABLE (1 << 1)
   2967  1.15  riastrad #define   CM0_RC_OP_FLUSH_DISABLE (1 << 0)
   2968  1.15  riastrad #define GFX_FLSH_CNTL	_MMIO(0x2170) /* 915+ only */
   2969  1.15  riastrad #define GFX_FLSH_CNTL_GEN6	_MMIO(0x101008)
   2970  1.15  riastrad #define   GFX_FLSH_CNTL_EN	(1 << 0)
   2971  1.15  riastrad #define ECOSKPD		_MMIO(0x21d0)
   2972  1.15  riastrad #define   ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
   2973  1.15  riastrad #define   ECO_GATING_CX_ONLY	(1 << 3)
   2974  1.15  riastrad #define   ECO_FLIP_DONE		(1 << 0)
   2975  1.15  riastrad 
   2976  1.15  riastrad #define CACHE_MODE_0_GEN7	_MMIO(0x7000) /* IVB+ */
   2977  1.15  riastrad #define RC_OP_FLUSH_ENABLE (1 << 0)
   2978  1.15  riastrad #define   HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
   2979  1.15  riastrad #define CACHE_MODE_1		_MMIO(0x7004) /* IVB+ */
   2980  1.15  riastrad #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1 << 6)
   2981  1.15  riastrad #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1 << 6)
   2982  1.15  riastrad #define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	(1 << 1)
   2983   1.1  riastrad 
   2984  1.15  riastrad #define GEN6_BLITTER_ECOSKPD	_MMIO(0x221d0)
   2985   1.1  riastrad #define   GEN6_BLITTER_LOCK_SHIFT			16
   2986  1.15  riastrad #define   GEN6_BLITTER_FBC_NOTIFY			(1 << 3)
   2987   1.1  riastrad 
   2988  1.15  riastrad #define GEN6_RC_SLEEP_PSMI_CONTROL	_MMIO(0x2050)
   2989   1.3  riastrad #define   GEN6_PSMI_SLEEP_MSG_DISABLE	(1 << 0)
   2990  1.15  riastrad #define   GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
   2991   1.2     kamil #define   GEN8_RC_SEMA_IDLE_MSG_DISABLE	(1 << 12)
   2992  1.15  riastrad #define   GEN8_FF_DOP_CLOCK_GATE_DISABLE	(1 << 10)
   2993  1.15  riastrad 
   2994  1.15  riastrad #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
   2995  1.15  riastrad #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
   2996  1.15  riastrad 
   2997  1.15  riastrad #define GEN10_CACHE_MODE_SS			_MMIO(0xe420)
   2998  1.15  riastrad #define   FLOAT_BLEND_OPTIMIZATION_ENABLE	(1 << 4)
   2999   1.3  riastrad 
   3000   1.3  riastrad /* Fuse readout registers for GT */
   3001  1.15  riastrad #define HSW_PAVP_FUSE1			_MMIO(0x911C)
   3002  1.15  riastrad #define   HSW_F1_EU_DIS_SHIFT		16
   3003  1.15  riastrad #define   HSW_F1_EU_DIS_MASK		(0x3 << HSW_F1_EU_DIS_SHIFT)
   3004  1.15  riastrad #define   HSW_F1_EU_DIS_10EUS		0
   3005  1.15  riastrad #define   HSW_F1_EU_DIS_8EUS		1
   3006  1.15  riastrad #define   HSW_F1_EU_DIS_6EUS		2
   3007  1.15  riastrad 
   3008  1.15  riastrad #define CHV_FUSE_GT			_MMIO(VLV_DISPLAY_BASE + 0x2168)
   3009   1.3  riastrad #define   CHV_FGT_DISABLE_SS0		(1 << 10)
   3010   1.3  riastrad #define   CHV_FGT_DISABLE_SS1		(1 << 11)
   3011   1.3  riastrad #define   CHV_FGT_EU_DIS_SS0_R0_SHIFT	16
   3012   1.3  riastrad #define   CHV_FGT_EU_DIS_SS0_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
   3013   1.3  riastrad #define   CHV_FGT_EU_DIS_SS0_R1_SHIFT	20
   3014   1.3  riastrad #define   CHV_FGT_EU_DIS_SS0_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
   3015   1.3  riastrad #define   CHV_FGT_EU_DIS_SS1_R0_SHIFT	24
   3016   1.3  riastrad #define   CHV_FGT_EU_DIS_SS1_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
   3017   1.3  riastrad #define   CHV_FGT_EU_DIS_SS1_R1_SHIFT	28
   3018   1.3  riastrad #define   CHV_FGT_EU_DIS_SS1_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
   3019   1.3  riastrad 
   3020  1.15  riastrad #define GEN8_FUSE2			_MMIO(0x9120)
   3021   1.3  riastrad #define   GEN8_F2_SS_DIS_SHIFT		21
   3022   1.3  riastrad #define   GEN8_F2_SS_DIS_MASK		(0x7 << GEN8_F2_SS_DIS_SHIFT)
   3023   1.3  riastrad #define   GEN8_F2_S_ENA_SHIFT		25
   3024   1.3  riastrad #define   GEN8_F2_S_ENA_MASK		(0x7 << GEN8_F2_S_ENA_SHIFT)
   3025   1.3  riastrad 
   3026   1.3  riastrad #define   GEN9_F2_SS_DIS_SHIFT		20
   3027   1.3  riastrad #define   GEN9_F2_SS_DIS_MASK		(0xf << GEN9_F2_SS_DIS_SHIFT)
   3028   1.3  riastrad 
   3029  1.15  riastrad #define   GEN10_F2_S_ENA_SHIFT		22
   3030  1.15  riastrad #define   GEN10_F2_S_ENA_MASK		(0x3f << GEN10_F2_S_ENA_SHIFT)
   3031  1.15  riastrad #define   GEN10_F2_SS_DIS_SHIFT		18
   3032  1.15  riastrad #define   GEN10_F2_SS_DIS_MASK		(0xf << GEN10_F2_SS_DIS_SHIFT)
   3033  1.15  riastrad 
   3034  1.15  riastrad #define	GEN10_MIRROR_FUSE3		_MMIO(0x9118)
   3035  1.15  riastrad #define GEN10_L3BANK_PAIR_COUNT     4
   3036  1.15  riastrad #define GEN10_L3BANK_MASK   0x0F
   3037  1.15  riastrad 
   3038  1.15  riastrad #define GEN8_EU_DISABLE0		_MMIO(0x9134)
   3039   1.3  riastrad #define   GEN8_EU_DIS0_S0_MASK		0xffffff
   3040   1.3  riastrad #define   GEN8_EU_DIS0_S1_SHIFT		24
   3041   1.3  riastrad #define   GEN8_EU_DIS0_S1_MASK		(0xff << GEN8_EU_DIS0_S1_SHIFT)
   3042   1.3  riastrad 
   3043  1.15  riastrad #define GEN8_EU_DISABLE1		_MMIO(0x9138)
   3044   1.3  riastrad #define   GEN8_EU_DIS1_S1_MASK		0xffff
   3045   1.3  riastrad #define   GEN8_EU_DIS1_S2_SHIFT		16
   3046   1.3  riastrad #define   GEN8_EU_DIS1_S2_MASK		(0xffff << GEN8_EU_DIS1_S2_SHIFT)
   3047   1.3  riastrad 
   3048  1.15  riastrad #define GEN8_EU_DISABLE2		_MMIO(0x913c)
   3049   1.3  riastrad #define   GEN8_EU_DIS2_S2_MASK		0xff
   3050   1.3  riastrad 
   3051  1.15  riastrad #define GEN9_EU_DISABLE(slice)		_MMIO(0x9134 + (slice) * 0x4)
   3052  1.15  riastrad 
   3053  1.15  riastrad #define GEN10_EU_DISABLE3		_MMIO(0x9140)
   3054  1.15  riastrad #define   GEN10_EU_DIS_SS_MASK		0xff
   3055  1.15  riastrad 
   3056  1.15  riastrad #define GEN11_GT_VEBOX_VDBOX_DISABLE	_MMIO(0x9140)
   3057  1.15  riastrad #define   GEN11_GT_VDBOX_DISABLE_MASK	0xff
   3058  1.15  riastrad #define   GEN11_GT_VEBOX_DISABLE_SHIFT	16
   3059  1.15  riastrad #define   GEN11_GT_VEBOX_DISABLE_MASK	(0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
   3060  1.15  riastrad 
   3061  1.15  riastrad #define GEN11_EU_DISABLE _MMIO(0x9134)
   3062  1.15  riastrad #define GEN11_EU_DIS_MASK 0xFF
   3063  1.15  riastrad 
   3064  1.15  riastrad #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
   3065  1.15  riastrad #define GEN11_GT_S_ENA_MASK 0xFF
   3066  1.15  riastrad 
   3067  1.15  riastrad #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
   3068   1.2     kamil 
   3069  1.15  riastrad #define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
   3070  1.15  riastrad 
   3071  1.15  riastrad #define GEN6_BSD_SLEEP_PSMI_CONTROL	_MMIO(0x12050)
   3072   1.1  riastrad #define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
   3073   1.1  riastrad #define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
   3074   1.1  riastrad #define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
   3075   1.1  riastrad #define   GEN6_BSD_GO_INDICATOR		(1 << 4)
   3076   1.1  riastrad 
   3077   1.2     kamil /* On modern GEN architectures interrupt control consists of two sets
   3078   1.2     kamil  * of registers. The first set pertains to the ring generating the
   3079   1.2     kamil  * interrupt. The second control is for the functional block generating the
   3080   1.2     kamil  * interrupt. These are PM, GT, DE, etc.
   3081   1.2     kamil  *
   3082   1.2     kamil  * Luckily *knocks on wood* all the ring interrupt bits match up with the
   3083   1.2     kamil  * GT interrupt bits, so we don't need to duplicate the defines.
   3084   1.2     kamil  *
   3085   1.2     kamil  * These defines should cover us well from SNB->HSW with minor exceptions
   3086   1.2     kamil  * it can also work on ILK.
   3087   1.2     kamil  */
   3088   1.2     kamil #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
   3089   1.2     kamil #define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
   3090   1.2     kamil #define GT_BLT_USER_INTERRUPT			(1 << 22)
   3091   1.2     kamil #define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
   3092   1.2     kamil #define GT_BSD_USER_INTERRUPT			(1 << 12)
   3093   1.2     kamil #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1	(1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
   3094   1.3  riastrad #define GT_CONTEXT_SWITCH_INTERRUPT		(1 <<  8)
   3095   1.2     kamil #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
   3096   1.2     kamil #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
   3097   1.2     kamil #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
   3098   1.2     kamil #define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
   3099   1.2     kamil #define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
   3100   1.2     kamil #define GT_RENDER_USER_INTERRUPT		(1 <<  0)
   3101   1.2     kamil 
   3102   1.2     kamil #define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
   3103   1.2     kamil #define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
   3104   1.2     kamil 
   3105  1.15  riastrad #define GT_PARITY_ERROR(dev_priv) \
   3106   1.2     kamil 	(GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
   3107  1.15  riastrad 	 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
   3108   1.2     kamil 
   3109   1.2     kamil /* These are all the "old" interrupts */
   3110  1.15  riastrad #define ILK_BSD_USER_INTERRUPT				(1 << 5)
   3111   1.3  riastrad 
   3112  1.15  riastrad #define I915_PM_INTERRUPT				(1 << 31)
   3113  1.15  riastrad #define I915_ISP_INTERRUPT				(1 << 22)
   3114  1.15  riastrad #define I915_LPE_PIPE_B_INTERRUPT			(1 << 21)
   3115  1.15  riastrad #define I915_LPE_PIPE_A_INTERRUPT			(1 << 20)
   3116  1.15  riastrad #define I915_MIPIC_INTERRUPT				(1 << 19)
   3117  1.15  riastrad #define I915_MIPIA_INTERRUPT				(1 << 18)
   3118  1.15  riastrad #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1 << 18)
   3119  1.15  riastrad #define I915_DISPLAY_PORT_INTERRUPT			(1 << 17)
   3120  1.15  riastrad #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT		(1 << 16)
   3121  1.15  riastrad #define I915_MASTER_ERROR_INTERRUPT			(1 << 15)
   3122  1.15  riastrad #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT		(1 << 14)
   3123  1.15  riastrad #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1 << 14) /* p-state */
   3124  1.15  riastrad #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT		(1 << 13)
   3125  1.15  riastrad #define I915_HWB_OOM_INTERRUPT				(1 << 13)
   3126  1.15  riastrad #define I915_LPE_PIPE_C_INTERRUPT			(1 << 12)
   3127  1.15  riastrad #define I915_SYNC_STATUS_INTERRUPT			(1 << 12)
   3128  1.15  riastrad #define I915_MISC_INTERRUPT				(1 << 11)
   3129  1.15  riastrad #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1 << 11)
   3130  1.15  riastrad #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT		(1 << 10)
   3131  1.15  riastrad #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1 << 10)
   3132  1.15  riastrad #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT		(1 << 9)
   3133  1.15  riastrad #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1 << 9)
   3134  1.15  riastrad #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT		(1 << 8)
   3135  1.15  riastrad #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1 << 8)
   3136  1.15  riastrad #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1 << 7)
   3137  1.15  riastrad #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1 << 6)
   3138  1.15  riastrad #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1 << 5)
   3139  1.15  riastrad #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1 << 4)
   3140  1.15  riastrad #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT		(1 << 3)
   3141  1.15  riastrad #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT		(1 << 2)
   3142  1.15  riastrad #define I915_DEBUG_INTERRUPT				(1 << 2)
   3143  1.15  riastrad #define I915_WINVALID_INTERRUPT				(1 << 1)
   3144  1.15  riastrad #define I915_USER_INTERRUPT				(1 << 1)
   3145  1.15  riastrad #define I915_ASLE_INTERRUPT				(1 << 0)
   3146  1.15  riastrad #define I915_BSD_USER_INTERRUPT				(1 << 25)
   3147  1.15  riastrad 
   3148  1.15  riastrad #define I915_HDMI_LPE_AUDIO_BASE	(VLV_DISPLAY_BASE + 0x65000)
   3149  1.15  riastrad #define I915_HDMI_LPE_AUDIO_SIZE	0x1000
   3150  1.15  riastrad 
   3151  1.15  riastrad /* DisplayPort Audio w/ LPE */
   3152  1.15  riastrad #define VLV_AUD_CHICKEN_BIT_REG		_MMIO(VLV_DISPLAY_BASE + 0x62F38)
   3153  1.15  riastrad #define VLV_CHICKEN_BIT_DBG_ENABLE	(1 << 0)
   3154  1.15  riastrad 
   3155  1.15  riastrad #define _VLV_AUD_PORT_EN_B_DBG		(VLV_DISPLAY_BASE + 0x62F20)
   3156  1.15  riastrad #define _VLV_AUD_PORT_EN_C_DBG		(VLV_DISPLAY_BASE + 0x62F30)
   3157  1.15  riastrad #define _VLV_AUD_PORT_EN_D_DBG		(VLV_DISPLAY_BASE + 0x62F34)
   3158  1.15  riastrad #define VLV_AUD_PORT_EN_DBG(port)	_MMIO_PORT3((port) - PORT_B,	   \
   3159  1.15  riastrad 						    _VLV_AUD_PORT_EN_B_DBG, \
   3160  1.15  riastrad 						    _VLV_AUD_PORT_EN_C_DBG, \
   3161  1.15  riastrad 						    _VLV_AUD_PORT_EN_D_DBG)
   3162  1.15  riastrad #define VLV_AMP_MUTE		        (1 << 1)
   3163   1.1  riastrad 
   3164  1.15  riastrad #define GEN6_BSD_RNCID			_MMIO(0x12198)
   3165   1.1  riastrad 
   3166  1.15  riastrad #define GEN7_FF_THREAD_MODE		_MMIO(0x20a0)
   3167   1.1  riastrad #define   GEN7_FF_SCHED_MASK		0x0077070
   3168   1.2     kamil #define   GEN8_FF_DS_REF_CNT_FFME	(1 << 19)
   3169  1.15  riastrad #define   GEN7_FF_TS_SCHED_HS1		(0x5 << 16)
   3170  1.15  riastrad #define   GEN7_FF_TS_SCHED_HS0		(0x3 << 16)
   3171  1.15  riastrad #define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1 << 16)
   3172  1.15  riastrad #define   GEN7_FF_TS_SCHED_HW		(0x0 << 16) /* Default */
   3173   1.2     kamil #define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
   3174  1.15  riastrad #define   GEN7_FF_VS_SCHED_HS1		(0x5 << 12)
   3175  1.15  riastrad #define   GEN7_FF_VS_SCHED_HS0		(0x3 << 12)
   3176  1.15  riastrad #define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1 << 12) /* Default */
   3177  1.15  riastrad #define   GEN7_FF_VS_SCHED_HW		(0x0 << 12)
   3178  1.15  riastrad #define   GEN7_FF_DS_SCHED_HS1		(0x5 << 4)
   3179  1.15  riastrad #define   GEN7_FF_DS_SCHED_HS0		(0x3 << 4)
   3180  1.15  riastrad #define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1 << 4)  /* Default */
   3181  1.15  riastrad #define   GEN7_FF_DS_SCHED_HW		(0x0 << 4)
   3182   1.1  riastrad 
   3183   1.1  riastrad /*
   3184   1.1  riastrad  * Framebuffer compression (915+ only)
   3185   1.1  riastrad  */
   3186   1.1  riastrad 
   3187  1.15  riastrad #define FBC_CFB_BASE		_MMIO(0x3200) /* 4k page aligned */
   3188  1.15  riastrad #define FBC_LL_BASE		_MMIO(0x3204) /* 4k page aligned */
   3189  1.15  riastrad #define FBC_CONTROL		_MMIO(0x3208)
   3190  1.19  riastrad #define   FBC_CTL_EN		(1 << 31)
   3191  1.15  riastrad #define   FBC_CTL_PERIODIC	(1 << 30)
   3192   1.1  riastrad #define   FBC_CTL_INTERVAL_SHIFT (16)
   3193  1.15  riastrad #define   FBC_CTL_UNCOMPRESSIBLE (1 << 14)
   3194  1.15  riastrad #define   FBC_CTL_C3_IDLE	(1 << 13)
   3195   1.1  riastrad #define   FBC_CTL_STRIDE_SHIFT	(5)
   3196   1.2     kamil #define   FBC_CTL_FENCENO_SHIFT	(0)
   3197  1.15  riastrad #define FBC_COMMAND		_MMIO(0x320c)
   3198  1.15  riastrad #define   FBC_CMD_COMPRESS	(1 << 0)
   3199  1.15  riastrad #define FBC_STATUS		_MMIO(0x3210)
   3200  1.15  riastrad #define   FBC_STAT_COMPRESSING	(1 << 31)
   3201  1.15  riastrad #define   FBC_STAT_COMPRESSED	(1 << 30)
   3202  1.15  riastrad #define   FBC_STAT_MODIFIED	(1 << 29)
   3203   1.2     kamil #define   FBC_STAT_CURRENT_LINE_SHIFT	(0)
   3204  1.15  riastrad #define FBC_CONTROL2		_MMIO(0x3214)
   3205  1.15  riastrad #define   FBC_CTL_FENCE_DBL	(0 << 4)
   3206  1.15  riastrad #define   FBC_CTL_IDLE_IMM	(0 << 2)
   3207  1.15  riastrad #define   FBC_CTL_IDLE_FULL	(1 << 2)
   3208  1.15  riastrad #define   FBC_CTL_IDLE_LINE	(2 << 2)
   3209  1.15  riastrad #define   FBC_CTL_IDLE_DEBUG	(3 << 2)
   3210  1.15  riastrad #define   FBC_CTL_CPU_FENCE	(1 << 1)
   3211  1.15  riastrad #define   FBC_CTL_PLANE(plane)	((plane) << 0)
   3212  1.15  riastrad #define FBC_FENCE_OFF		_MMIO(0x3218) /* BSpec typo has 321Bh */
   3213  1.15  riastrad #define FBC_TAG(i)		_MMIO(0x3300 + (i) * 4)
   3214   1.3  riastrad 
   3215  1.15  riastrad #define FBC_LL_SIZE		(1536)
   3216   1.1  riastrad 
   3217  1.15  riastrad #define FBC_LLC_READ_CTRL	_MMIO(0x9044)
   3218  1.15  riastrad #define   FBC_LLC_FULLY_OPEN	(1 << 30)
   3219   1.1  riastrad 
   3220   1.1  riastrad /* Framebuffer compression for GM45+ */
   3221  1.15  riastrad #define DPFC_CB_BASE		_MMIO(0x3200)
   3222  1.15  riastrad #define DPFC_CONTROL		_MMIO(0x3208)
   3223  1.19  riastrad #define   DPFC_CTL_EN		(1 << 31)
   3224  1.15  riastrad #define   DPFC_CTL_PLANE(plane)	((plane) << 30)
   3225  1.15  riastrad #define   IVB_DPFC_CTL_PLANE(plane)	((plane) << 29)
   3226  1.15  riastrad #define   DPFC_CTL_FENCE_EN	(1 << 29)
   3227  1.15  riastrad #define   IVB_DPFC_CTL_FENCE_EN	(1 << 28)
   3228  1.15  riastrad #define   DPFC_CTL_PERSISTENT_MODE	(1 << 25)
   3229  1.15  riastrad #define   DPFC_SR_EN		(1 << 10)
   3230  1.15  riastrad #define   DPFC_CTL_LIMIT_1X	(0 << 6)
   3231  1.15  riastrad #define   DPFC_CTL_LIMIT_2X	(1 << 6)
   3232  1.15  riastrad #define   DPFC_CTL_LIMIT_4X	(2 << 6)
   3233  1.15  riastrad #define DPFC_RECOMP_CTL		_MMIO(0x320c)
   3234  1.15  riastrad #define   DPFC_RECOMP_STALL_EN	(1 << 27)
   3235   1.1  riastrad #define   DPFC_RECOMP_STALL_WM_SHIFT (16)
   3236   1.1  riastrad #define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
   3237   1.1  riastrad #define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
   3238   1.1  riastrad #define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
   3239  1.15  riastrad #define DPFC_STATUS		_MMIO(0x3210)
   3240   1.1  riastrad #define   DPFC_INVAL_SEG_SHIFT  (16)
   3241   1.1  riastrad #define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
   3242   1.1  riastrad #define   DPFC_COMP_SEG_SHIFT	(0)
   3243  1.15  riastrad #define   DPFC_COMP_SEG_MASK	(0x000007ff)
   3244  1.15  riastrad #define DPFC_STATUS2		_MMIO(0x3214)
   3245  1.15  riastrad #define DPFC_FENCE_YOFF		_MMIO(0x3218)
   3246  1.15  riastrad #define DPFC_CHICKEN		_MMIO(0x3224)
   3247  1.15  riastrad #define   DPFC_HT_MODIFY	(1 << 31)
   3248   1.1  riastrad 
   3249   1.1  riastrad /* Framebuffer compression for Ironlake */
   3250  1.15  riastrad #define ILK_DPFC_CB_BASE	_MMIO(0x43200)
   3251  1.15  riastrad #define ILK_DPFC_CONTROL	_MMIO(0x43208)
   3252  1.15  riastrad #define   FBC_CTL_FALSE_COLOR	(1 << 10)
   3253   1.1  riastrad /* The bit 28-8 is reserved */
   3254   1.1  riastrad #define   DPFC_RESERVED		(0x1FFFFF00)
   3255  1.15  riastrad #define ILK_DPFC_RECOMP_CTL	_MMIO(0x4320c)
   3256  1.15  riastrad #define ILK_DPFC_STATUS		_MMIO(0x43210)
   3257  1.15  riastrad #define  ILK_DPFC_COMP_SEG_MASK	0x7ff
   3258  1.15  riastrad #define IVB_FBC_STATUS2		_MMIO(0x43214)
   3259  1.15  riastrad #define  IVB_FBC_COMP_SEG_MASK	0x7ff
   3260  1.15  riastrad #define  BDW_FBC_COMP_SEG_MASK	0xfff
   3261  1.15  riastrad #define ILK_DPFC_FENCE_YOFF	_MMIO(0x43218)
   3262  1.15  riastrad #define ILK_DPFC_CHICKEN	_MMIO(0x43224)
   3263  1.15  riastrad #define   ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
   3264  1.15  riastrad #define   ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL	(1 << 14)
   3265  1.15  riastrad #define   ILK_DPFC_NUKE_ON_ANY_MODIFICATION	(1 << 23)
   3266  1.15  riastrad #define ILK_FBC_RT_BASE		_MMIO(0x2128)
   3267  1.15  riastrad #define   ILK_FBC_RT_VALID	(1 << 0)
   3268  1.15  riastrad #define   SNB_FBC_FRONT_BUFFER	(1 << 1)
   3269  1.15  riastrad 
   3270  1.15  riastrad #define ILK_DISPLAY_CHICKEN1	_MMIO(0x42000)
   3271  1.15  riastrad #define   ILK_FBCQ_DIS		(1 << 22)
   3272  1.15  riastrad #define	  ILK_PABSTRETCH_DIS	(1 << 21)
   3273   1.1  riastrad 
   3274   1.1  riastrad 
   3275   1.1  riastrad /*
   3276   1.1  riastrad  * Framebuffer compression for Sandybridge
   3277   1.1  riastrad  *
   3278   1.1  riastrad  * The following two registers are of type GTTMMADR
   3279   1.1  riastrad  */
   3280  1.15  riastrad #define SNB_DPFC_CTL_SA		_MMIO(0x100100)
   3281  1.15  riastrad #define   SNB_CPU_FENCE_ENABLE	(1 << 29)
   3282  1.15  riastrad #define DPFC_CPU_FENCE_OFFSET	_MMIO(0x100104)
   3283   1.1  riastrad 
   3284   1.2     kamil /* Framebuffer compression for Ivybridge */
   3285  1.15  riastrad #define IVB_FBC_RT_BASE			_MMIO(0x7020)
   3286   1.2     kamil 
   3287  1.15  riastrad #define IPS_CTL		_MMIO(0x43408)
   3288   1.2     kamil #define   IPS_ENABLE	(1 << 31)
   3289   1.2     kamil 
   3290  1.15  riastrad #define MSG_FBC_REND_STATE	_MMIO(0x50380)
   3291  1.15  riastrad #define   FBC_REND_NUKE		(1 << 2)
   3292  1.15  riastrad #define   FBC_REND_CACHE_CLEAN	(1 << 1)
   3293   1.1  riastrad 
   3294   1.1  riastrad /*
   3295   1.1  riastrad  * GPIO regs
   3296   1.1  riastrad  */
   3297  1.15  riastrad #define GPIO(gpio)		_MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
   3298  1.15  riastrad 				      4 * (gpio))
   3299  1.15  riastrad 
   3300   1.1  riastrad # define GPIO_CLOCK_DIR_MASK		(1 << 0)
   3301   1.1  riastrad # define GPIO_CLOCK_DIR_IN		(0 << 1)
   3302   1.1  riastrad # define GPIO_CLOCK_DIR_OUT		(1 << 1)
   3303   1.1  riastrad # define GPIO_CLOCK_VAL_MASK		(1 << 2)
   3304   1.1  riastrad # define GPIO_CLOCK_VAL_OUT		(1 << 3)
   3305   1.1  riastrad # define GPIO_CLOCK_VAL_IN		(1 << 4)
   3306   1.1  riastrad # define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
   3307   1.1  riastrad # define GPIO_DATA_DIR_MASK		(1 << 8)
   3308   1.1  riastrad # define GPIO_DATA_DIR_IN		(0 << 9)
   3309   1.1  riastrad # define GPIO_DATA_DIR_OUT		(1 << 9)
   3310   1.1  riastrad # define GPIO_DATA_VAL_MASK		(1 << 10)
   3311   1.1  riastrad # define GPIO_DATA_VAL_OUT		(1 << 11)
   3312   1.1  riastrad # define GPIO_DATA_VAL_IN		(1 << 12)
   3313   1.1  riastrad # define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
   3314   1.1  riastrad 
   3315  1.15  riastrad #define GMBUS0			_MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
   3316  1.15  riastrad #define   GMBUS_AKSV_SELECT	(1 << 11)
   3317  1.15  riastrad #define   GMBUS_RATE_100KHZ	(0 << 8)
   3318  1.15  riastrad #define   GMBUS_RATE_50KHZ	(1 << 8)
   3319  1.15  riastrad #define   GMBUS_RATE_400KHZ	(2 << 8) /* reserved on Pineview */
   3320  1.15  riastrad #define   GMBUS_RATE_1MHZ	(3 << 8) /* reserved on Pineview */
   3321  1.15  riastrad #define   GMBUS_HOLD_EXT	(1 << 7) /* 300ns hold time, rsvd on Pineview */
   3322  1.15  riastrad #define   GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
   3323  1.15  riastrad 
   3324  1.15  riastrad #define GMBUS1			_MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
   3325  1.19  riastrad #define   GMBUS_SW_CLR_INT	(1 << 31)
   3326  1.15  riastrad #define   GMBUS_SW_RDY		(1 << 30)
   3327  1.15  riastrad #define   GMBUS_ENT		(1 << 29) /* enable timeout */
   3328  1.15  riastrad #define   GMBUS_CYCLE_NONE	(0 << 25)
   3329  1.15  riastrad #define   GMBUS_CYCLE_WAIT	(1 << 25)
   3330  1.15  riastrad #define   GMBUS_CYCLE_INDEX	(2 << 25)
   3331  1.15  riastrad #define   GMBUS_CYCLE_STOP	(4 << 25)
   3332   1.1  riastrad #define   GMBUS_BYTE_COUNT_SHIFT 16
   3333   1.3  riastrad #define   GMBUS_BYTE_COUNT_MAX   256U
   3334  1.15  riastrad #define   GEN9_GMBUS_BYTE_COUNT_MAX 511U
   3335   1.1  riastrad #define   GMBUS_SLAVE_INDEX_SHIFT 8
   3336   1.1  riastrad #define   GMBUS_SLAVE_ADDR_SHIFT 1
   3337  1.15  riastrad #define   GMBUS_SLAVE_READ	(1 << 0)
   3338  1.15  riastrad #define   GMBUS_SLAVE_WRITE	(0 << 0)
   3339  1.15  riastrad #define GMBUS2			_MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
   3340  1.15  riastrad #define   GMBUS_INUSE		(1 << 15)
   3341  1.15  riastrad #define   GMBUS_HW_WAIT_PHASE	(1 << 14)
   3342  1.15  riastrad #define   GMBUS_STALL_TIMEOUT	(1 << 13)
   3343  1.15  riastrad #define   GMBUS_INT		(1 << 12)
   3344  1.15  riastrad #define   GMBUS_HW_RDY		(1 << 11)
   3345  1.15  riastrad #define   GMBUS_SATOER		(1 << 10)
   3346  1.15  riastrad #define   GMBUS_ACTIVE		(1 << 9)
   3347  1.15  riastrad #define GMBUS3			_MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
   3348  1.15  riastrad #define GMBUS4			_MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
   3349  1.15  riastrad #define   GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
   3350  1.15  riastrad #define   GMBUS_NAK_EN		(1 << 3)
   3351  1.15  riastrad #define   GMBUS_IDLE_EN		(1 << 2)
   3352  1.15  riastrad #define   GMBUS_HW_WAIT_EN	(1 << 1)
   3353  1.15  riastrad #define   GMBUS_HW_RDY_EN	(1 << 0)
   3354  1.15  riastrad #define GMBUS5			_MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
   3355  1.15  riastrad #define   GMBUS_2BYTE_INDEX_EN	(1 << 31)
   3356   1.1  riastrad 
   3357   1.1  riastrad /*
   3358   1.1  riastrad  * Clock control & power management
   3359   1.1  riastrad  */
   3360  1.15  riastrad #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
   3361  1.15  riastrad #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
   3362  1.15  riastrad #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
   3363  1.15  riastrad #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
   3364  1.15  riastrad 
   3365  1.15  riastrad #define VGA0	_MMIO(0x6000)
   3366  1.15  riastrad #define VGA1	_MMIO(0x6004)
   3367  1.15  riastrad #define VGA_PD	_MMIO(0x6010)
   3368   1.1  riastrad #define   VGA0_PD_P2_DIV_4	(1 << 7)
   3369   1.1  riastrad #define   VGA0_PD_P1_DIV_2	(1 << 5)
   3370   1.1  riastrad #define   VGA0_PD_P1_SHIFT	0
   3371   1.1  riastrad #define   VGA0_PD_P1_MASK	(0x1f << 0)
   3372   1.1  riastrad #define   VGA1_PD_P2_DIV_4	(1 << 15)
   3373   1.1  riastrad #define   VGA1_PD_P1_DIV_2	(1 << 13)
   3374   1.1  riastrad #define   VGA1_PD_P1_SHIFT	8
   3375   1.1  riastrad #define   VGA1_PD_P1_MASK	(0x1f << 8)
   3376  1.19  riastrad #define   DPLL_VCO_ENABLE		(1 << 31)
   3377   1.2     kamil #define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
   3378   1.2     kamil #define   DPLL_DVO_2X_MODE		(1 << 30)
   3379   1.1  riastrad #define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
   3380   1.1  riastrad #define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
   3381   1.3  riastrad #define   DPLL_REF_CLK_ENABLE_VLV	(1 << 29)
   3382   1.1  riastrad #define   DPLL_VGA_MODE_DIS		(1 << 28)
   3383   1.1  riastrad #define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
   3384   1.1  riastrad #define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
   3385   1.1  riastrad #define   DPLL_MODE_MASK		(3 << 26)
   3386   1.1  riastrad #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
   3387   1.1  riastrad #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
   3388   1.1  riastrad #define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
   3389   1.1  riastrad #define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
   3390   1.1  riastrad #define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
   3391   1.1  riastrad #define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
   3392   1.1  riastrad #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
   3393  1.15  riastrad #define   DPLL_LOCK_VLV			(1 << 15)
   3394  1.15  riastrad #define   DPLL_INTEGRATED_CRI_CLK_VLV	(1 << 14)
   3395  1.15  riastrad #define   DPLL_INTEGRATED_REF_CLK_VLV	(1 << 13)
   3396  1.15  riastrad #define   DPLL_SSC_REF_CLK_CHV		(1 << 13)
   3397   1.2     kamil #define   DPLL_PORTC_READY_MASK		(0xf << 4)
   3398   1.2     kamil #define   DPLL_PORTB_READY_MASK		(0xf)
   3399   1.1  riastrad 
   3400   1.1  riastrad #define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
   3401   1.3  riastrad 
   3402   1.3  riastrad /* Additional CHV pll/phy registers */
   3403  1.15  riastrad #define DPIO_PHY_STATUS			_MMIO(VLV_DISPLAY_BASE + 0x6240)
   3404   1.3  riastrad #define   DPLL_PORTD_READY_MASK		(0xf)
   3405  1.15  riastrad #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
   3406  1.15  riastrad #define   PHY_CH_POWER_DOWN_OVRD_EN(phy, ch)	(1 << (2 * (phy) + (ch) + 27))
   3407   1.3  riastrad #define   PHY_LDO_DELAY_0NS			0x0
   3408   1.3  riastrad #define   PHY_LDO_DELAY_200NS			0x1
   3409   1.3  riastrad #define   PHY_LDO_DELAY_600NS			0x2
   3410  1.15  riastrad #define   PHY_LDO_SEQ_DELAY(delay, phy)		((delay) << (2 * (phy) + 23))
   3411  1.15  riastrad #define   PHY_CH_POWER_DOWN_OVRD(mask, phy, ch)	((mask) << (8 * (phy) + 4 * (ch) + 11))
   3412   1.3  riastrad #define   PHY_CH_SU_PSR				0x1
   3413   1.3  riastrad #define   PHY_CH_DEEP_PSR			0x7
   3414  1.15  riastrad #define   PHY_CH_POWER_MODE(mode, phy, ch)	((mode) << (6 * (phy) + 3 * (ch) + 2))
   3415   1.3  riastrad #define   PHY_COM_LANE_RESET_DEASSERT(phy)	(1 << (phy))
   3416  1.15  riastrad #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
   3417  1.15  riastrad #define   PHY_POWERGOOD(phy)	(((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
   3418  1.15  riastrad #define   PHY_STATUS_CMN_LDO(phy, ch)                   (1 << (6 - (6 * (phy) + 3 * (ch))))
   3419  1.15  riastrad #define   PHY_STATUS_SPLINE_LDO(phy, ch, spline)        (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
   3420   1.3  riastrad 
   3421   1.1  riastrad /*
   3422   1.1  riastrad  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
   3423   1.1  riastrad  * this field (only one bit may be set).
   3424   1.1  riastrad  */
   3425   1.1  riastrad #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
   3426   1.1  riastrad #define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
   3427   1.1  riastrad #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
   3428   1.1  riastrad /* i830, required in DVO non-gang */
   3429   1.1  riastrad #define   PLL_P2_DIVIDE_BY_4		(1 << 23)
   3430   1.1  riastrad #define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
   3431   1.1  riastrad #define   PLL_REF_INPUT_DREFCLK		(0 << 13)
   3432   1.1  riastrad #define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
   3433   1.1  riastrad #define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
   3434   1.1  riastrad #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
   3435   1.1  riastrad #define   PLL_REF_INPUT_MASK		(3 << 13)
   3436   1.1  riastrad #define   PLL_LOAD_PULSE_PHASE_SHIFT		9
   3437   1.1  riastrad /* Ironlake */
   3438   1.1  riastrad # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
   3439   1.1  riastrad # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
   3440  1.15  riastrad # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x) - 1) << 9)
   3441   1.1  riastrad # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
   3442   1.1  riastrad # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
   3443   1.1  riastrad 
   3444   1.1  riastrad /*
   3445   1.1  riastrad  * Parallel to Serial Load Pulse phase selection.
   3446   1.1  riastrad  * Selects the phase for the 10X DPLL clock for the PCIe
   3447   1.1  riastrad  * digital display port. The range is 4 to 13; 10 or more
   3448   1.1  riastrad  * is just a flip delay. The default is 6
   3449   1.1  riastrad  */
   3450   1.1  riastrad #define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
   3451   1.1  riastrad #define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
   3452   1.1  riastrad /*
   3453   1.1  riastrad  * SDVO multiplier for 945G/GM. Not used on 965.
   3454   1.1  riastrad  */
   3455   1.1  riastrad #define   SDVO_MULTIPLIER_MASK			0x000000ff
   3456   1.1  riastrad #define   SDVO_MULTIPLIER_SHIFT_HIRES		4
   3457   1.1  riastrad #define   SDVO_MULTIPLIER_SHIFT_VGA		0
   3458   1.2     kamil 
   3459  1.15  riastrad #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
   3460  1.15  riastrad #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
   3461  1.15  riastrad #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
   3462  1.15  riastrad #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
   3463   1.2     kamil 
   3464   1.1  riastrad /*
   3465   1.1  riastrad  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
   3466   1.1  riastrad  *
   3467   1.1  riastrad  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
   3468   1.1  riastrad  */
   3469   1.1  riastrad #define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
   3470   1.1  riastrad #define   DPLL_MD_UDI_DIVIDER_SHIFT		24
   3471   1.1  riastrad /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
   3472   1.1  riastrad #define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
   3473   1.1  riastrad #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
   3474   1.1  riastrad /*
   3475   1.1  riastrad  * SDVO/UDI pixel multiplier.
   3476   1.1  riastrad  *
   3477   1.1  riastrad  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
   3478   1.1  riastrad  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
   3479   1.1  riastrad  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
   3480   1.1  riastrad  * dummy bytes in the datastream at an increased clock rate, with both sides of
   3481   1.1  riastrad  * the link knowing how many bytes are fill.
   3482   1.1  riastrad  *
   3483   1.1  riastrad  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
   3484   1.1  riastrad  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
   3485   1.1  riastrad  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
   3486   1.1  riastrad  * through an SDVO command.
   3487   1.1  riastrad  *
   3488   1.1  riastrad  * This register field has values of multiplication factor minus 1, with
   3489   1.1  riastrad  * a maximum multiplier of 5 for SDVO.
   3490   1.1  riastrad  */
   3491   1.1  riastrad #define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
   3492   1.1  riastrad #define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
   3493   1.1  riastrad /*
   3494   1.1  riastrad  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
   3495   1.1  riastrad  * This best be set to the default value (3) or the CRT won't work. No,
   3496   1.1  riastrad  * I don't entirely understand what this does...
   3497   1.1  riastrad  */
   3498   1.1  riastrad #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
   3499   1.1  riastrad #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
   3500   1.1  riastrad 
   3501  1.15  riastrad #define RAWCLK_FREQ_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6024)
   3502  1.15  riastrad 
   3503  1.15  riastrad #define _FPA0	0x6040
   3504  1.15  riastrad #define _FPA1	0x6044
   3505  1.15  riastrad #define _FPB0	0x6048
   3506  1.15  riastrad #define _FPB1	0x604c
   3507  1.15  riastrad #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
   3508  1.15  riastrad #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
   3509   1.1  riastrad #define   FP_N_DIV_MASK		0x003f0000
   3510   1.1  riastrad #define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
   3511   1.1  riastrad #define   FP_N_DIV_SHIFT		16
   3512   1.1  riastrad #define   FP_M1_DIV_MASK	0x00003f00
   3513   1.1  riastrad #define   FP_M1_DIV_SHIFT		 8
   3514   1.1  riastrad #define   FP_M2_DIV_MASK	0x0000003f
   3515   1.1  riastrad #define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
   3516   1.1  riastrad #define   FP_M2_DIV_SHIFT		 0
   3517  1.15  riastrad #define DPLL_TEST	_MMIO(0x606c)
   3518   1.1  riastrad #define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
   3519   1.1  riastrad #define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
   3520   1.1  riastrad #define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
   3521   1.1  riastrad #define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
   3522   1.1  riastrad #define   DPLLB_TEST_N_BYPASS		(1 << 19)
   3523   1.1  riastrad #define   DPLLB_TEST_M_BYPASS		(1 << 18)
   3524   1.1  riastrad #define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
   3525   1.1  riastrad #define   DPLLA_TEST_N_BYPASS		(1 << 3)
   3526   1.1  riastrad #define   DPLLA_TEST_M_BYPASS		(1 << 2)
   3527   1.1  riastrad #define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
   3528  1.15  riastrad #define D_STATE		_MMIO(0x6104)
   3529  1.15  riastrad #define  DSTATE_GFX_RESET_I830			(1 << 6)
   3530  1.15  riastrad #define  DSTATE_PLL_D3_OFF			(1 << 3)
   3531  1.15  riastrad #define  DSTATE_GFX_CLOCK_GATING		(1 << 1)
   3532  1.15  riastrad #define  DSTATE_DOT_CLOCK_GATING		(1 << 0)
   3533  1.15  riastrad #define DSPCLK_GATE_D	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
   3534   1.1  riastrad # define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
   3535   1.1  riastrad # define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
   3536   1.1  riastrad # define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
   3537   1.1  riastrad # define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
   3538   1.1  riastrad # define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
   3539   1.1  riastrad # define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
   3540   1.1  riastrad # define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
   3541  1.15  riastrad # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE	(1 << 24) /* pnv */
   3542   1.1  riastrad # define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
   3543   1.1  riastrad # define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
   3544   1.1  riastrad # define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
   3545   1.1  riastrad # define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
   3546   1.1  riastrad # define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
   3547   1.1  riastrad # define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
   3548   1.1  riastrad # define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
   3549   1.1  riastrad # define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
   3550   1.1  riastrad # define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
   3551   1.1  riastrad # define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
   3552   1.1  riastrad # define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
   3553   1.1  riastrad # define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
   3554   1.1  riastrad # define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   3555   1.1  riastrad # define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
   3556   1.1  riastrad # define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
   3557   1.1  riastrad # define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
   3558   1.1  riastrad # define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
   3559   1.1  riastrad # define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
   3560   1.1  riastrad # define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
   3561   1.1  riastrad # define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
   3562   1.1  riastrad # define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
   3563   1.3  riastrad /*
   3564   1.1  riastrad  * This bit must be set on the 830 to prevent hangs when turning off the
   3565   1.1  riastrad  * overlay scaler.
   3566   1.1  riastrad  */
   3567   1.1  riastrad # define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
   3568   1.1  riastrad # define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
   3569   1.1  riastrad # define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
   3570   1.1  riastrad # define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
   3571   1.1  riastrad # define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
   3572   1.1  riastrad 
   3573  1.15  riastrad #define RENCLK_GATE_D1		_MMIO(0x6204)
   3574   1.1  riastrad # define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
   3575   1.1  riastrad # define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
   3576   1.1  riastrad # define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
   3577   1.1  riastrad # define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
   3578   1.1  riastrad # define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
   3579   1.1  riastrad # define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
   3580   1.1  riastrad # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
   3581   1.1  riastrad # define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
   3582   1.1  riastrad # define MAG_CLOCK_GATE_DISABLE			(1 << 5)
   3583   1.3  riastrad /* This bit must be unset on 855,865 */
   3584   1.1  riastrad # define MECI_CLOCK_GATE_DISABLE		(1 << 4)
   3585   1.1  riastrad # define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
   3586   1.1  riastrad # define MEC_CLOCK_GATE_DISABLE			(1 << 2)
   3587   1.1  riastrad # define MECO_CLOCK_GATE_DISABLE		(1 << 1)
   3588   1.3  riastrad /* This bit must be set on 855,865. */
   3589   1.1  riastrad # define SV_CLOCK_GATE_DISABLE			(1 << 0)
   3590   1.1  riastrad # define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
   3591   1.1  riastrad # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
   3592   1.1  riastrad # define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
   3593   1.1  riastrad # define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
   3594   1.1  riastrad # define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
   3595   1.1  riastrad # define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
   3596   1.1  riastrad # define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
   3597   1.1  riastrad # define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
   3598   1.1  riastrad # define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
   3599   1.1  riastrad # define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
   3600   1.1  riastrad # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
   3601   1.1  riastrad # define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
   3602   1.1  riastrad # define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
   3603   1.1  riastrad # define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
   3604   1.1  riastrad # define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
   3605   1.1  riastrad # define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
   3606   1.1  riastrad # define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
   3607   1.1  riastrad 
   3608   1.1  riastrad # define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
   3609   1.3  riastrad /* This bit must always be set on 965G/965GM */
   3610   1.1  riastrad # define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
   3611   1.1  riastrad # define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
   3612   1.1  riastrad # define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
   3613   1.1  riastrad # define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
   3614   1.1  riastrad # define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
   3615   1.1  riastrad # define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
   3616   1.3  riastrad /* This bit must always be set on 965G */
   3617   1.1  riastrad # define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
   3618   1.1  riastrad # define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
   3619   1.1  riastrad # define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
   3620   1.1  riastrad # define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
   3621   1.1  riastrad # define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
   3622   1.1  riastrad # define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
   3623   1.1  riastrad # define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
   3624   1.1  riastrad # define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
   3625   1.1  riastrad # define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
   3626   1.1  riastrad # define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
   3627   1.1  riastrad # define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
   3628   1.1  riastrad # define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
   3629   1.1  riastrad # define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
   3630   1.1  riastrad # define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
   3631   1.1  riastrad # define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
   3632   1.1  riastrad # define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
   3633   1.1  riastrad # define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
   3634   1.1  riastrad # define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
   3635   1.1  riastrad # define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
   3636   1.1  riastrad 
   3637  1.15  riastrad #define RENCLK_GATE_D2		_MMIO(0x6208)
   3638   1.1  riastrad #define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
   3639   1.1  riastrad #define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
   3640   1.1  riastrad #define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
   3641   1.3  riastrad 
   3642  1.15  riastrad #define VDECCLK_GATE_D		_MMIO(0x620C)		/* g4x only */
   3643   1.3  riastrad #define  VCP_UNIT_CLOCK_GATE_DISABLE		(1 << 4)
   3644   1.3  riastrad 
   3645  1.15  riastrad #define RAMCLK_GATE_D		_MMIO(0x6210)		/* CRL only */
   3646  1.15  riastrad #define DEUC			_MMIO(0x6214)          /* CRL only */
   3647   1.1  riastrad 
   3648  1.15  riastrad #define FW_BLC_SELF_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6500)
   3649  1.15  riastrad #define  FW_CSPWRDWNEN		(1 << 15)
   3650   1.1  riastrad 
   3651  1.15  riastrad #define MI_ARB_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6504)
   3652   1.2     kamil 
   3653  1.15  riastrad #define CZCLK_CDCLK_FREQ_RATIO	_MMIO(VLV_DISPLAY_BASE + 0x6508)
   3654   1.2     kamil #define   CDCLK_FREQ_SHIFT	4
   3655   1.2     kamil #define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
   3656   1.2     kamil #define   CZCLK_FREQ_MASK	0xf
   3657   1.3  riastrad 
   3658  1.15  riastrad #define GCI_CONTROL		_MMIO(VLV_DISPLAY_BASE + 0x650C)
   3659   1.3  riastrad #define   PFI_CREDIT_63		(9 << 28)		/* chv only */
   3660   1.3  riastrad #define   PFI_CREDIT_31		(8 << 28)		/* chv only */
   3661   1.3  riastrad #define   PFI_CREDIT(x)		(((x) - 8) << 28)	/* 8-15 */
   3662   1.3  riastrad #define   PFI_CREDIT_RESEND	(1 << 27)
   3663   1.3  riastrad #define   VGA_FAST_MODE_DISABLE	(1 << 14)
   3664   1.3  riastrad 
   3665  1.15  riastrad #define GMBUSFREQ_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6510)
   3666   1.2     kamil 
   3667   1.1  riastrad /*
   3668   1.1  riastrad  * Palette regs
   3669   1.1  riastrad  */
   3670  1.15  riastrad #define _PALETTE_A		0xa000
   3671  1.15  riastrad #define _PALETTE_B		0xa800
   3672  1.15  riastrad #define _CHV_PALETTE_C		0xc000
   3673  1.15  riastrad #define PALETTE_RED_MASK        REG_GENMASK(23, 16)
   3674  1.15  riastrad #define PALETTE_GREEN_MASK      REG_GENMASK(15, 8)
   3675  1.15  riastrad #define PALETTE_BLUE_MASK       REG_GENMASK(7, 0)
   3676  1.15  riastrad #define PALETTE(pipe, i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
   3677  1.15  riastrad 				      _PICK((pipe), _PALETTE_A,		\
   3678  1.15  riastrad 					    _PALETTE_B, _CHV_PALETTE_C) + \
   3679  1.15  riastrad 				      (i) * 4)
   3680   1.1  riastrad 
   3681   1.1  riastrad /* MCH MMIO space */
   3682   1.1  riastrad 
   3683   1.1  riastrad /*
   3684   1.1  riastrad  * MCHBAR mirror.
   3685   1.1  riastrad  *
   3686   1.1  riastrad  * This mirrors the MCHBAR MMIO space whose location is determined by
   3687   1.1  riastrad  * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
   3688   1.1  riastrad  * every way.  It is not accessible from the CP register read instructions.
   3689   1.1  riastrad  *
   3690   1.2     kamil  * Starting from Haswell, you can't write registers using the MCHBAR mirror,
   3691   1.2     kamil  * just read.
   3692   1.1  riastrad  */
   3693   1.1  riastrad #define MCHBAR_MIRROR_BASE	0x10000
   3694   1.1  riastrad 
   3695   1.1  riastrad #define MCHBAR_MIRROR_BASE_SNB	0x140000
   3696   1.1  riastrad 
   3697  1.15  riastrad #define CTG_STOLEN_RESERVED		_MMIO(MCHBAR_MIRROR_BASE + 0x34)
   3698  1.15  riastrad #define ELK_STOLEN_RESERVED		_MMIO(MCHBAR_MIRROR_BASE + 0x48)
   3699   1.3  riastrad #define G4X_STOLEN_RESERVED_ADDR1_MASK	(0xFFFF << 16)
   3700   1.3  riastrad #define G4X_STOLEN_RESERVED_ADDR2_MASK	(0xFFF << 4)
   3701  1.15  riastrad #define G4X_STOLEN_RESERVED_ENABLE	(1 << 0)
   3702   1.3  riastrad 
   3703   1.2     kamil /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
   3704  1.15  riastrad #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
   3705   1.2     kamil 
   3706   1.3  riastrad /* 915-945 and GM965 MCH register controlling DRAM channel access */
   3707  1.15  riastrad #define DCC			_MMIO(MCHBAR_MIRROR_BASE + 0x200)
   3708   1.1  riastrad #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
   3709   1.1  riastrad #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
   3710   1.1  riastrad #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
   3711   1.1  riastrad #define DCC_ADDRESSING_MODE_MASK			(3 << 0)
   3712   1.1  riastrad #define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
   3713   1.1  riastrad #define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
   3714  1.15  riastrad #define DCC2			_MMIO(MCHBAR_MIRROR_BASE + 0x204)
   3715   1.3  riastrad #define DCC2_MODIFIED_ENHANCED_DISABLE			(1 << 20)
   3716   1.1  riastrad 
   3717   1.3  riastrad /* Pineview MCH register contains DDR3 setting */
   3718  1.15  riastrad #define CSHRDDR3CTL            _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
   3719   1.1  riastrad #define CSHRDDR3CTL_DDR3       (1 << 2)
   3720   1.1  riastrad 
   3721   1.3  riastrad /* 965 MCH register controlling DRAM channel configuration */
   3722  1.15  riastrad #define C0DRB3			_MMIO(MCHBAR_MIRROR_BASE + 0x206)
   3723  1.15  riastrad #define C1DRB3			_MMIO(MCHBAR_MIRROR_BASE + 0x606)
   3724   1.1  riastrad 
   3725   1.3  riastrad /* snb MCH registers for reading the DRAM channel configuration */
   3726  1.15  riastrad #define MAD_DIMM_C0			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
   3727  1.15  riastrad #define MAD_DIMM_C1			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
   3728  1.15  riastrad #define MAD_DIMM_C2			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
   3729   1.1  riastrad #define   MAD_DIMM_ECC_MASK		(0x3 << 24)
   3730   1.1  riastrad #define   MAD_DIMM_ECC_OFF		(0x0 << 24)
   3731   1.1  riastrad #define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
   3732   1.1  riastrad #define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
   3733   1.1  riastrad #define   MAD_DIMM_ECC_ON		(0x3 << 24)
   3734   1.1  riastrad #define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
   3735   1.1  riastrad #define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
   3736   1.1  riastrad #define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
   3737   1.1  riastrad #define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
   3738   1.1  riastrad #define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
   3739   1.1  riastrad #define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
   3740   1.1  riastrad #define   MAD_DIMM_A_SELECT		(0x1 << 16)
   3741   1.1  riastrad /* DIMM sizes are in multiples of 256mb. */
   3742   1.1  riastrad #define   MAD_DIMM_B_SIZE_SHIFT		8
   3743   1.1  riastrad #define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
   3744   1.1  riastrad #define   MAD_DIMM_A_SIZE_SHIFT		0
   3745   1.1  riastrad #define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
   3746   1.1  riastrad 
   3747   1.3  riastrad /* snb MCH registers for priority tuning */
   3748  1.15  riastrad #define MCH_SSKPD			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
   3749   1.2     kamil #define   MCH_SSKPD_WM0_MASK		0x3f
   3750   1.2     kamil #define   MCH_SSKPD_WM0_VAL		0xc
   3751   1.2     kamil 
   3752  1.15  riastrad #define MCH_SECP_NRG_STTS		_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
   3753   1.1  riastrad 
   3754   1.1  riastrad /* Clocking configuration register */
   3755  1.15  riastrad #define CLKCFG			_MMIO(MCHBAR_MIRROR_BASE + 0xc00)
   3756   1.1  riastrad #define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
   3757   1.1  riastrad #define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
   3758   1.1  riastrad #define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
   3759   1.1  riastrad #define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
   3760   1.1  riastrad #define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
   3761  1.15  riastrad #define CLKCFG_FSB_1067_ALT				(0 << 0)	/* hrawclk 266 */
   3762   1.1  riastrad #define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
   3763  1.15  riastrad /*
   3764  1.15  riastrad  * Note that on at least on ELK the below value is reported for both
   3765  1.15  riastrad  * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
   3766  1.15  riastrad  * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
   3767  1.15  riastrad  */
   3768  1.15  riastrad #define CLKCFG_FSB_1333_ALT				(4 << 0)	/* hrawclk 333 */
   3769   1.1  riastrad #define CLKCFG_FSB_MASK					(7 << 0)
   3770   1.1  riastrad #define CLKCFG_MEM_533					(1 << 4)
   3771   1.1  riastrad #define CLKCFG_MEM_667					(2 << 4)
   3772   1.1  riastrad #define CLKCFG_MEM_800					(3 << 4)
   3773   1.1  riastrad #define CLKCFG_MEM_MASK					(7 << 4)
   3774   1.1  riastrad 
   3775  1.15  riastrad #define HPLLVCO                 _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
   3776  1.15  riastrad #define HPLLVCO_MOBILE          _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
   3777   1.3  riastrad 
   3778  1.15  riastrad #define TSC1			_MMIO(0x11001)
   3779  1.15  riastrad #define   TSE			(1 << 0)
   3780  1.15  riastrad #define TR1			_MMIO(0x11006)
   3781  1.15  riastrad #define TSFS			_MMIO(0x11020)
   3782   1.1  riastrad #define   TSFS_SLOPE_MASK	0x0000ff00
   3783   1.1  riastrad #define   TSFS_SLOPE_SHIFT	8
   3784   1.1  riastrad #define   TSFS_INTR_MASK	0x000000ff
   3785   1.1  riastrad 
   3786  1.15  riastrad #define CRSTANDVID		_MMIO(0x11100)
   3787  1.15  riastrad #define PXVFREQ(fstart)		_MMIO(0x11110 + (fstart) * 4)  /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
   3788   1.1  riastrad #define   PXVFREQ_PX_MASK	0x7f000000
   3789   1.1  riastrad #define   PXVFREQ_PX_SHIFT	24
   3790  1.15  riastrad #define VIDFREQ_BASE		_MMIO(0x11110)
   3791  1.15  riastrad #define VIDFREQ1		_MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
   3792  1.15  riastrad #define VIDFREQ2		_MMIO(0x11114)
   3793  1.15  riastrad #define VIDFREQ3		_MMIO(0x11118)
   3794  1.15  riastrad #define VIDFREQ4		_MMIO(0x1111c)
   3795   1.1  riastrad #define   VIDFREQ_P0_MASK	0x1f000000
   3796   1.1  riastrad #define   VIDFREQ_P0_SHIFT	24
   3797   1.1  riastrad #define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
   3798   1.1  riastrad #define   VIDFREQ_P0_CSCLK_SHIFT 20
   3799   1.1  riastrad #define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
   3800   1.1  riastrad #define   VIDFREQ_P0_CRCLK_SHIFT 16
   3801   1.1  riastrad #define   VIDFREQ_P1_MASK	0x00001f00
   3802   1.1  riastrad #define   VIDFREQ_P1_SHIFT	8
   3803   1.1  riastrad #define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
   3804   1.1  riastrad #define   VIDFREQ_P1_CSCLK_SHIFT 4
   3805   1.1  riastrad #define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
   3806  1.15  riastrad #define INTTOEXT_BASE_ILK	_MMIO(0x11300)
   3807  1.15  riastrad #define INTTOEXT_BASE		_MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
   3808   1.1  riastrad #define   INTTOEXT_MAP3_SHIFT	24
   3809   1.1  riastrad #define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
   3810   1.1  riastrad #define   INTTOEXT_MAP2_SHIFT	16
   3811   1.1  riastrad #define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
   3812   1.1  riastrad #define   INTTOEXT_MAP1_SHIFT	8
   3813   1.1  riastrad #define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
   3814   1.1  riastrad #define   INTTOEXT_MAP0_SHIFT	0
   3815   1.1  riastrad #define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
   3816  1.15  riastrad #define MEMSWCTL		_MMIO(0x11170) /* Ironlake only */
   3817   1.1  riastrad #define   MEMCTL_CMD_MASK	0xe000
   3818   1.1  riastrad #define   MEMCTL_CMD_SHIFT	13
   3819   1.1  riastrad #define   MEMCTL_CMD_RCLK_OFF	0
   3820   1.1  riastrad #define   MEMCTL_CMD_RCLK_ON	1
   3821   1.1  riastrad #define   MEMCTL_CMD_CHFREQ	2
   3822   1.1  riastrad #define   MEMCTL_CMD_CHVID	3
   3823   1.1  riastrad #define   MEMCTL_CMD_VMMOFF	4
   3824   1.1  riastrad #define   MEMCTL_CMD_VMMON	5
   3825  1.15  riastrad #define   MEMCTL_CMD_STS	(1 << 12) /* write 1 triggers command, clears
   3826   1.1  riastrad 					   when command complete */
   3827   1.1  riastrad #define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
   3828   1.1  riastrad #define   MEMCTL_FREQ_SHIFT	8
   3829  1.15  riastrad #define   MEMCTL_SFCAVM		(1 << 7)
   3830   1.1  riastrad #define   MEMCTL_TGT_VID_MASK	0x007f
   3831  1.15  riastrad #define MEMIHYST		_MMIO(0x1117c)
   3832  1.15  riastrad #define MEMINTREN		_MMIO(0x11180) /* 16 bits */
   3833  1.15  riastrad #define   MEMINT_RSEXIT_EN	(1 << 8)
   3834  1.15  riastrad #define   MEMINT_CX_SUPR_EN	(1 << 7)
   3835  1.15  riastrad #define   MEMINT_CONT_BUSY_EN	(1 << 6)
   3836  1.15  riastrad #define   MEMINT_AVG_BUSY_EN	(1 << 5)
   3837  1.15  riastrad #define   MEMINT_EVAL_CHG_EN	(1 << 4)
   3838  1.15  riastrad #define   MEMINT_MON_IDLE_EN	(1 << 3)
   3839  1.15  riastrad #define   MEMINT_UP_EVAL_EN	(1 << 2)
   3840  1.15  riastrad #define   MEMINT_DOWN_EVAL_EN	(1 << 1)
   3841  1.15  riastrad #define   MEMINT_SW_CMD_EN	(1 << 0)
   3842  1.15  riastrad #define MEMINTRSTR		_MMIO(0x11182) /* 16 bits */
   3843   1.1  riastrad #define   MEM_RSEXIT_MASK	0xc000
   3844   1.1  riastrad #define   MEM_RSEXIT_SHIFT	14
   3845   1.1  riastrad #define   MEM_CONT_BUSY_MASK	0x3000
   3846   1.1  riastrad #define   MEM_CONT_BUSY_SHIFT	12
   3847   1.1  riastrad #define   MEM_AVG_BUSY_MASK	0x0c00
   3848   1.1  riastrad #define   MEM_AVG_BUSY_SHIFT	10
   3849   1.1  riastrad #define   MEM_EVAL_CHG_MASK	0x0300
   3850   1.1  riastrad #define   MEM_EVAL_BUSY_SHIFT	8
   3851   1.1  riastrad #define   MEM_MON_IDLE_MASK	0x00c0
   3852   1.1  riastrad #define   MEM_MON_IDLE_SHIFT	6
   3853   1.1  riastrad #define   MEM_UP_EVAL_MASK	0x0030
   3854   1.1  riastrad #define   MEM_UP_EVAL_SHIFT	4
   3855   1.1  riastrad #define   MEM_DOWN_EVAL_MASK	0x000c
   3856   1.1  riastrad #define   MEM_DOWN_EVAL_SHIFT	2
   3857   1.1  riastrad #define   MEM_SW_CMD_MASK	0x0003
   3858   1.1  riastrad #define   MEM_INT_STEER_GFX	0
   3859   1.1  riastrad #define   MEM_INT_STEER_CMR	1
   3860   1.1  riastrad #define   MEM_INT_STEER_SMI	2
   3861   1.1  riastrad #define   MEM_INT_STEER_SCI	3
   3862  1.15  riastrad #define MEMINTRSTS		_MMIO(0x11184)
   3863  1.15  riastrad #define   MEMINT_RSEXIT		(1 << 7)
   3864  1.15  riastrad #define   MEMINT_CONT_BUSY	(1 << 6)
   3865  1.15  riastrad #define   MEMINT_AVG_BUSY	(1 << 5)
   3866  1.15  riastrad #define   MEMINT_EVAL_CHG	(1 << 4)
   3867  1.15  riastrad #define   MEMINT_MON_IDLE	(1 << 3)
   3868  1.15  riastrad #define   MEMINT_UP_EVAL	(1 << 2)
   3869  1.15  riastrad #define   MEMINT_DOWN_EVAL	(1 << 1)
   3870  1.15  riastrad #define   MEMINT_SW_CMD		(1 << 0)
   3871  1.15  riastrad #define MEMMODECTL		_MMIO(0x11190)
   3872  1.15  riastrad #define   MEMMODE_BOOST_EN	(1 << 31)
   3873   1.1  riastrad #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
   3874   1.1  riastrad #define   MEMMODE_BOOST_FREQ_SHIFT 24
   3875   1.1  riastrad #define   MEMMODE_IDLE_MODE_MASK 0x00030000
   3876   1.1  riastrad #define   MEMMODE_IDLE_MODE_SHIFT 16
   3877   1.1  riastrad #define   MEMMODE_IDLE_MODE_EVAL 0
   3878   1.1  riastrad #define   MEMMODE_IDLE_MODE_CONT 1
   3879  1.15  riastrad #define   MEMMODE_HWIDLE_EN	(1 << 15)
   3880  1.15  riastrad #define   MEMMODE_SWMODE_EN	(1 << 14)
   3881  1.15  riastrad #define   MEMMODE_RCLK_GATE	(1 << 13)
   3882  1.15  riastrad #define   MEMMODE_HW_UPDATE	(1 << 12)
   3883   1.1  riastrad #define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
   3884   1.1  riastrad #define   MEMMODE_FSTART_SHIFT	8
   3885   1.1  riastrad #define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
   3886   1.1  riastrad #define   MEMMODE_FMAX_SHIFT	4
   3887   1.1  riastrad #define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
   3888  1.15  riastrad #define RCBMAXAVG		_MMIO(0x1119c)
   3889  1.15  riastrad #define MEMSWCTL2		_MMIO(0x1119e) /* Cantiga only */
   3890   1.1  riastrad #define   SWMEMCMD_RENDER_OFF	(0 << 13)
   3891   1.1  riastrad #define   SWMEMCMD_RENDER_ON	(1 << 13)
   3892   1.1  riastrad #define   SWMEMCMD_SWFREQ	(2 << 13)
   3893   1.1  riastrad #define   SWMEMCMD_TARVID	(3 << 13)
   3894   1.1  riastrad #define   SWMEMCMD_VRM_OFF	(4 << 13)
   3895   1.1  riastrad #define   SWMEMCMD_VRM_ON	(5 << 13)
   3896  1.15  riastrad #define   CMDSTS		(1 << 12)
   3897  1.15  riastrad #define   SFCAVM		(1 << 11)
   3898   1.1  riastrad #define   SWFREQ_MASK		0x0380 /* P0-7 */
   3899   1.1  riastrad #define   SWFREQ_SHIFT		7
   3900   1.1  riastrad #define   TARVID_MASK		0x001f
   3901  1.15  riastrad #define MEMSTAT_CTG		_MMIO(0x111a0)
   3902  1.15  riastrad #define RCBMINAVG		_MMIO(0x111a0)
   3903  1.15  riastrad #define RCUPEI			_MMIO(0x111b0)
   3904  1.15  riastrad #define RCDNEI			_MMIO(0x111b4)
   3905  1.15  riastrad #define RSTDBYCTL		_MMIO(0x111b8)
   3906  1.15  riastrad #define   RS1EN			(1 << 31)
   3907  1.15  riastrad #define   RS2EN			(1 << 30)
   3908  1.15  riastrad #define   RS3EN			(1 << 29)
   3909  1.15  riastrad #define   D3RS3EN		(1 << 28) /* Display D3 imlies RS3 */
   3910  1.15  riastrad #define   SWPROMORSX		(1 << 27) /* RSx promotion timers ignored */
   3911  1.15  riastrad #define   RCWAKERW		(1 << 26) /* Resetwarn from PCH causes wakeup */
   3912  1.15  riastrad #define   DPRSLPVREN		(1 << 25) /* Fast voltage ramp enable */
   3913  1.15  riastrad #define   GFXTGHYST		(1 << 24) /* Hysteresis to allow trunk gating */
   3914  1.15  riastrad #define   RCX_SW_EXIT		(1 << 23) /* Leave RSx and prevent re-entry */
   3915  1.15  riastrad #define   RSX_STATUS_MASK	(7 << 20)
   3916  1.15  riastrad #define   RSX_STATUS_ON		(0 << 20)
   3917  1.15  riastrad #define   RSX_STATUS_RC1	(1 << 20)
   3918  1.15  riastrad #define   RSX_STATUS_RC1E	(2 << 20)
   3919  1.15  riastrad #define   RSX_STATUS_RS1	(3 << 20)
   3920  1.15  riastrad #define   RSX_STATUS_RS2	(4 << 20) /* aka rc6 */
   3921  1.15  riastrad #define   RSX_STATUS_RSVD	(5 << 20) /* deep rc6 unsupported on ilk */
   3922  1.15  riastrad #define   RSX_STATUS_RS3	(6 << 20) /* rs3 unsupported on ilk */
   3923  1.15  riastrad #define   RSX_STATUS_RSVD2	(7 << 20)
   3924  1.15  riastrad #define   UWRCRSXE		(1 << 19) /* wake counter limit prevents rsx */
   3925  1.15  riastrad #define   RSCRP			(1 << 18) /* rs requests control on rs1/2 reqs */
   3926  1.15  riastrad #define   JRSC			(1 << 17) /* rsx coupled to cpu c-state */
   3927  1.15  riastrad #define   RS2INC0		(1 << 16) /* allow rs2 in cpu c0 */
   3928  1.15  riastrad #define   RS1CONTSAV_MASK	(3 << 14)
   3929  1.15  riastrad #define   RS1CONTSAV_NO_RS1	(0 << 14) /* rs1 doesn't save/restore context */
   3930  1.15  riastrad #define   RS1CONTSAV_RSVD	(1 << 14)
   3931  1.15  riastrad #define   RS1CONTSAV_SAVE_RS1	(2 << 14) /* rs1 saves context */
   3932  1.15  riastrad #define   RS1CONTSAV_FULL_RS1	(3 << 14) /* rs1 saves and restores context */
   3933  1.15  riastrad #define   NORMSLEXLAT_MASK	(3 << 12)
   3934  1.15  riastrad #define   SLOW_RS123		(0 << 12)
   3935  1.15  riastrad #define   SLOW_RS23		(1 << 12)
   3936  1.15  riastrad #define   SLOW_RS3		(2 << 12)
   3937  1.15  riastrad #define   NORMAL_RS123		(3 << 12)
   3938  1.15  riastrad #define   RCMODE_TIMEOUT	(1 << 11) /* 0 is eval interval method */
   3939  1.15  riastrad #define   IMPROMOEN		(1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
   3940  1.15  riastrad #define   RCENTSYNC		(1 << 9) /* rs coupled to cpu c-state (3/6/7) */
   3941  1.15  riastrad #define   STATELOCK		(1 << 7) /* locked to rs_cstate if 0 */
   3942  1.15  riastrad #define   RS_CSTATE_MASK	(3 << 4)
   3943  1.15  riastrad #define   RS_CSTATE_C367_RS1	(0 << 4)
   3944  1.15  riastrad #define   RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
   3945  1.15  riastrad #define   RS_CSTATE_RSVD	(2 << 4)
   3946  1.15  riastrad #define   RS_CSTATE_C367_RS2	(3 << 4)
   3947  1.15  riastrad #define   REDSAVES		(1 << 3) /* no context save if was idle during rs0 */
   3948  1.15  riastrad #define   REDRESTORES		(1 << 2) /* no restore if was idle during rs0 */
   3949  1.15  riastrad #define VIDCTL			_MMIO(0x111c0)
   3950  1.15  riastrad #define VIDSTS			_MMIO(0x111c8)
   3951  1.15  riastrad #define VIDSTART		_MMIO(0x111cc) /* 8 bits */
   3952  1.15  riastrad #define MEMSTAT_ILK		_MMIO(0x111f8)
   3953   1.1  riastrad #define   MEMSTAT_VID_MASK	0x7f00
   3954   1.1  riastrad #define   MEMSTAT_VID_SHIFT	8
   3955   1.1  riastrad #define   MEMSTAT_PSTATE_MASK	0x00f8
   3956   1.1  riastrad #define   MEMSTAT_PSTATE_SHIFT  3
   3957  1.15  riastrad #define   MEMSTAT_MON_ACTV	(1 << 2)
   3958   1.1  riastrad #define   MEMSTAT_SRC_CTL_MASK	0x0003
   3959   1.1  riastrad #define   MEMSTAT_SRC_CTL_CORE	0
   3960   1.1  riastrad #define   MEMSTAT_SRC_CTL_TRB	1
   3961   1.1  riastrad #define   MEMSTAT_SRC_CTL_THM	2
   3962   1.1  riastrad #define   MEMSTAT_SRC_CTL_STDBY 3
   3963  1.15  riastrad #define RCPREVBSYTUPAVG		_MMIO(0x113b8)
   3964  1.15  riastrad #define RCPREVBSYTDNAVG		_MMIO(0x113bc)
   3965  1.15  riastrad #define PMMISC			_MMIO(0x11214)
   3966  1.15  riastrad #define   MCPPCE_EN		(1 << 0) /* enable PM_MSG from PCH->MPC */
   3967  1.15  riastrad #define SDEW			_MMIO(0x1124c)
   3968  1.15  riastrad #define CSIEW0			_MMIO(0x11250)
   3969  1.15  riastrad #define CSIEW1			_MMIO(0x11254)
   3970  1.15  riastrad #define CSIEW2			_MMIO(0x11258)
   3971  1.15  riastrad #define PEW(i)			_MMIO(0x1125c + (i) * 4) /* 5 registers */
   3972  1.15  riastrad #define DEW(i)			_MMIO(0x11270 + (i) * 4) /* 3 registers */
   3973  1.15  riastrad #define MCHAFE			_MMIO(0x112c0)
   3974  1.15  riastrad #define CSIEC			_MMIO(0x112e0)
   3975  1.15  riastrad #define DMIEC			_MMIO(0x112e4)
   3976  1.15  riastrad #define DDREC			_MMIO(0x112e8)
   3977  1.15  riastrad #define PEG0EC			_MMIO(0x112ec)
   3978  1.15  riastrad #define PEG1EC			_MMIO(0x112f0)
   3979  1.15  riastrad #define GFXEC			_MMIO(0x112f4)
   3980  1.15  riastrad #define RPPREVBSYTUPAVG		_MMIO(0x113b8)
   3981  1.15  riastrad #define RPPREVBSYTDNAVG		_MMIO(0x113bc)
   3982  1.15  riastrad #define ECR			_MMIO(0x11600)
   3983  1.15  riastrad #define   ECR_GPFE		(1 << 31)
   3984  1.15  riastrad #define   ECR_IMONE		(1 << 30)
   3985   1.1  riastrad #define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
   3986  1.15  riastrad #define OGW0			_MMIO(0x11608)
   3987  1.15  riastrad #define OGW1			_MMIO(0x1160c)
   3988  1.15  riastrad #define EG0			_MMIO(0x11610)
   3989  1.15  riastrad #define EG1			_MMIO(0x11614)
   3990  1.15  riastrad #define EG2			_MMIO(0x11618)
   3991  1.15  riastrad #define EG3			_MMIO(0x1161c)
   3992  1.15  riastrad #define EG4			_MMIO(0x11620)
   3993  1.15  riastrad #define EG5			_MMIO(0x11624)
   3994  1.15  riastrad #define EG6			_MMIO(0x11628)
   3995  1.15  riastrad #define EG7			_MMIO(0x1162c)
   3996  1.15  riastrad #define PXW(i)			_MMIO(0x11664 + (i) * 4) /* 4 registers */
   3997  1.15  riastrad #define PXWL(i)			_MMIO(0x11680 + (i) * 8) /* 8 registers */
   3998  1.15  riastrad #define LCFUSE02		_MMIO(0x116c0)
   3999   1.1  riastrad #define   LCFUSE_HIV_MASK	0x000000ff
   4000  1.15  riastrad #define CSIPLL0			_MMIO(0x12c10)
   4001  1.15  riastrad #define DDRMPLL1		_MMIO(0X12c20)
   4002  1.15  riastrad #define PEG_BAND_GAP_DATA	_MMIO(0x14d68)
   4003   1.1  riastrad 
   4004  1.15  riastrad #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
   4005   1.1  riastrad #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
   4006   1.1  riastrad 
   4007  1.15  riastrad #define GEN6_GT_PERF_STATUS	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
   4008  1.15  riastrad #define BXT_GT_PERF_STATUS      _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
   4009  1.15  riastrad #define GEN6_RP_STATE_LIMITS	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
   4010  1.15  riastrad #define GEN6_RP_STATE_CAP	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
   4011  1.15  riastrad #define BXT_RP_STATE_CAP        _MMIO(0x138170)
   4012   1.3  riastrad 
   4013   1.3  riastrad /*
   4014   1.3  riastrad  * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
   4015   1.3  riastrad  * 8300) freezing up around GPU hangs. Looks as if even
   4016   1.3  riastrad  * scheduling/timer interrupts start misbehaving if the RPS
   4017   1.3  riastrad  * EI/thresholds are "bad", leading to a very sluggish or even
   4018   1.3  riastrad  * frozen machine.
   4019   1.3  riastrad  */
   4020   1.3  riastrad #define INTERVAL_1_28_US(us)	roundup(((us) * 100) >> 7, 25)
   4021   1.3  riastrad #define INTERVAL_1_33_US(us)	(((us) * 3)   >> 2)
   4022   1.3  riastrad #define INTERVAL_0_833_US(us)	(((us) * 6) / 5)
   4023  1.15  riastrad #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
   4024  1.15  riastrad 				(IS_GEN9_LP(dev_priv) ? \
   4025   1.3  riastrad 				INTERVAL_0_833_US(us) : \
   4026   1.3  riastrad 				INTERVAL_1_33_US(us)) : \
   4027   1.3  riastrad 				INTERVAL_1_28_US(us))
   4028   1.1  riastrad 
   4029  1.15  riastrad #define INTERVAL_1_28_TO_US(interval)  (((interval) << 7) / 100)
   4030  1.15  riastrad #define INTERVAL_1_33_TO_US(interval)  (((interval) << 2) / 3)
   4031  1.15  riastrad #define INTERVAL_0_833_TO_US(interval) (((interval) * 5)  / 6)
   4032  1.15  riastrad #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
   4033  1.15  riastrad                            (IS_GEN9_LP(dev_priv) ? \
   4034  1.15  riastrad                            INTERVAL_0_833_TO_US(interval) : \
   4035  1.15  riastrad                            INTERVAL_1_33_TO_US(interval)) : \
   4036  1.15  riastrad                            INTERVAL_1_28_TO_US(interval))
   4037  1.15  riastrad 
   4038   1.1  riastrad /*
   4039   1.1  riastrad  * Logical Context regs
   4040   1.1  riastrad  */
   4041  1.15  riastrad #define CCID(base)			_MMIO((base) + 0x180)
   4042  1.15  riastrad #define   CCID_EN			BIT(0)
   4043  1.15  riastrad #define   CCID_EXTENDED_STATE_RESTORE	BIT(2)
   4044  1.15  riastrad #define   CCID_EXTENDED_STATE_SAVE	BIT(3)
   4045   1.2     kamil /*
   4046   1.2     kamil  * Notes on SNB/IVB/VLV context size:
   4047   1.2     kamil  * - Power context is saved elsewhere (LLC or stolen)
   4048   1.2     kamil  * - Ring/execlist context is saved on SNB, not on IVB
   4049   1.2     kamil  * - Extended context size already includes render context size
   4050   1.2     kamil  * - We always need to follow the extended context size.
   4051   1.2     kamil  *   SNB BSpec has comments indicating that we should use the
   4052   1.2     kamil  *   render context size instead if execlists are disabled, but
   4053   1.2     kamil  *   based on empirical testing that's just nonsense.
   4054   1.2     kamil  * - Pipelined/VF state is saved on SNB/IVB respectively
   4055   1.2     kamil  * - GT1 size just indicates how much of render context
   4056   1.2     kamil  *   doesn't need saving on GT1
   4057   1.2     kamil  */
   4058  1.15  riastrad #define CXT_SIZE		_MMIO(0x21a0)
   4059   1.3  riastrad #define GEN6_CXT_POWER_SIZE(cxt_reg)	(((cxt_reg) >> 24) & 0x3f)
   4060   1.3  riastrad #define GEN6_CXT_RING_SIZE(cxt_reg)	(((cxt_reg) >> 18) & 0x3f)
   4061   1.3  riastrad #define GEN6_CXT_RENDER_SIZE(cxt_reg)	(((cxt_reg) >> 12) & 0x3f)
   4062   1.3  riastrad #define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	(((cxt_reg) >> 6) & 0x3f)
   4063   1.3  riastrad #define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	(((cxt_reg) >> 0) & 0x3f)
   4064   1.2     kamil #define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
   4065   1.1  riastrad 					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
   4066   1.1  riastrad 					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
   4067  1.15  riastrad #define GEN7_CXT_SIZE		_MMIO(0x21a8)
   4068   1.3  riastrad #define GEN7_CXT_POWER_SIZE(ctx_reg)	(((ctx_reg) >> 25) & 0x7f)
   4069   1.3  riastrad #define GEN7_CXT_RING_SIZE(ctx_reg)	(((ctx_reg) >> 22) & 0x7)
   4070   1.3  riastrad #define GEN7_CXT_RENDER_SIZE(ctx_reg)	(((ctx_reg) >> 16) & 0x3f)
   4071   1.3  riastrad #define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	(((ctx_reg) >> 9) & 0x7f)
   4072   1.3  riastrad #define GEN7_CXT_GT1_SIZE(ctx_reg)	(((ctx_reg) >> 6) & 0x7)
   4073   1.3  riastrad #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	(((ctx_reg) >> 0) & 0x3f)
   4074   1.2     kamil #define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
   4075   1.1  riastrad 					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
   4076   1.2     kamil 
   4077  1.15  riastrad enum {
   4078  1.15  riastrad 	INTEL_ADVANCED_CONTEXT = 0,
   4079  1.15  riastrad 	INTEL_LEGACY_32B_CONTEXT,
   4080  1.15  riastrad 	INTEL_ADVANCED_AD_CONTEXT,
   4081  1.15  riastrad 	INTEL_LEGACY_64B_CONTEXT
   4082  1.15  riastrad };
   4083  1.15  riastrad 
   4084  1.15  riastrad enum {
   4085  1.15  riastrad 	FAULT_AND_HANG = 0,
   4086  1.15  riastrad 	FAULT_AND_HALT, /* Debug only */
   4087  1.15  riastrad 	FAULT_AND_STREAM,
   4088  1.15  riastrad 	FAULT_AND_CONTINUE /* Unsupported */
   4089  1.15  riastrad };
   4090  1.15  riastrad 
   4091  1.15  riastrad #define GEN8_CTX_VALID (1 << 0)
   4092  1.15  riastrad #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
   4093  1.15  riastrad #define GEN8_CTX_FORCE_RESTORE (1 << 2)
   4094  1.15  riastrad #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
   4095  1.15  riastrad #define GEN8_CTX_PRIVILEGE (1 << 8)
   4096  1.15  riastrad #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
   4097  1.15  riastrad 
   4098  1.15  riastrad #define GEN8_CTX_ID_SHIFT 32
   4099  1.15  riastrad #define GEN8_CTX_ID_WIDTH 21
   4100  1.15  riastrad #define GEN11_SW_CTX_ID_SHIFT 37
   4101  1.15  riastrad #define GEN11_SW_CTX_ID_WIDTH 11
   4102  1.15  riastrad #define GEN11_ENGINE_CLASS_SHIFT 61
   4103  1.15  riastrad #define GEN11_ENGINE_CLASS_WIDTH 3
   4104  1.15  riastrad #define GEN11_ENGINE_INSTANCE_SHIFT 48
   4105  1.15  riastrad #define GEN11_ENGINE_INSTANCE_WIDTH 6
   4106  1.15  riastrad 
   4107  1.15  riastrad #define CHV_CLK_CTL1			_MMIO(0x101100)
   4108  1.15  riastrad #define VLV_CLK_CTL2			_MMIO(0x101104)
   4109   1.2     kamil #define   CLK_CTL2_CZCOUNT_30NS_SHIFT	28
   4110   1.1  riastrad 
   4111   1.1  riastrad /*
   4112   1.1  riastrad  * Overlay regs
   4113   1.1  riastrad  */
   4114   1.1  riastrad 
   4115  1.15  riastrad #define OVADD			_MMIO(0x30000)
   4116  1.15  riastrad #define DOVSTA			_MMIO(0x30008)
   4117  1.15  riastrad #define OC_BUF			(0x3 << 20)
   4118  1.15  riastrad #define OGAMC5			_MMIO(0x30010)
   4119  1.15  riastrad #define OGAMC4			_MMIO(0x30014)
   4120  1.15  riastrad #define OGAMC3			_MMIO(0x30018)
   4121  1.15  riastrad #define OGAMC2			_MMIO(0x3001c)
   4122  1.15  riastrad #define OGAMC1			_MMIO(0x30020)
   4123  1.15  riastrad #define OGAMC0			_MMIO(0x30024)
   4124  1.15  riastrad 
   4125  1.15  riastrad /*
   4126  1.15  riastrad  * GEN9 clock gating regs
   4127  1.15  riastrad  */
   4128  1.15  riastrad #define GEN9_CLKGATE_DIS_0		_MMIO(0x46530)
   4129  1.15  riastrad #define   DARBF_GATING_DIS		(1 << 27)
   4130  1.15  riastrad #define   PWM2_GATING_DIS		(1 << 14)
   4131  1.15  riastrad #define   PWM1_GATING_DIS		(1 << 13)
   4132  1.15  riastrad 
   4133  1.15  riastrad #define GEN9_CLKGATE_DIS_4		_MMIO(0x4653C)
   4134  1.15  riastrad #define   BXT_GMBUS_GATING_DIS		(1 << 14)
   4135  1.15  riastrad 
   4136  1.15  riastrad #define _CLKGATE_DIS_PSL_A		0x46520
   4137  1.15  riastrad #define _CLKGATE_DIS_PSL_B		0x46524
   4138  1.15  riastrad #define _CLKGATE_DIS_PSL_C		0x46528
   4139  1.15  riastrad #define   DUPS1_GATING_DIS		(1 << 15)
   4140  1.15  riastrad #define   DUPS2_GATING_DIS		(1 << 19)
   4141  1.15  riastrad #define   DUPS3_GATING_DIS		(1 << 23)
   4142  1.15  riastrad #define   DPF_GATING_DIS		(1 << 10)
   4143  1.15  riastrad #define   DPF_RAM_GATING_DIS		(1 << 9)
   4144  1.15  riastrad #define   DPFR_GATING_DIS		(1 << 8)
   4145  1.15  riastrad 
   4146  1.15  riastrad #define CLKGATE_DIS_PSL(pipe) \
   4147  1.15  riastrad 	_MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
   4148  1.15  riastrad 
   4149  1.15  riastrad /*
   4150  1.15  riastrad  * GEN10 clock gating regs
   4151  1.15  riastrad  */
   4152  1.15  riastrad #define SLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x94d4)
   4153  1.15  riastrad #define  SARBUNIT_CLKGATE_DIS		(1 << 5)
   4154  1.15  riastrad #define  RCCUNIT_CLKGATE_DIS		(1 << 7)
   4155  1.15  riastrad #define  MSCUNIT_CLKGATE_DIS		(1 << 10)
   4156  1.15  riastrad #define  L3_CLKGATE_DIS			REG_BIT(16)
   4157  1.15  riastrad #define  L3_CR2X_CLKGATE_DIS		REG_BIT(17)
   4158  1.15  riastrad 
   4159  1.15  riastrad #define SUBSLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x9524)
   4160  1.15  riastrad #define  GWUNIT_CLKGATE_DIS		(1 << 16)
   4161  1.15  riastrad 
   4162  1.15  riastrad #define SUBSLICE_UNIT_LEVEL_CLKGATE2	_MMIO(0x9528)
   4163  1.15  riastrad #define  CPSSUNIT_CLKGATE_DIS		REG_BIT(9)
   4164  1.15  riastrad 
   4165  1.15  riastrad #define UNSLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x9434)
   4166  1.15  riastrad #define   VFUNIT_CLKGATE_DIS		REG_BIT(20)
   4167  1.15  riastrad #define   HSUNIT_CLKGATE_DIS		REG_BIT(8)
   4168  1.15  riastrad #define   VSUNIT_CLKGATE_DIS		REG_BIT(3)
   4169  1.15  riastrad 
   4170  1.15  riastrad #define UNSLICE_UNIT_LEVEL_CLKGATE2	_MMIO(0x94e4)
   4171  1.15  riastrad #define   VSUNIT_CLKGATE_DIS_TGL	REG_BIT(19)
   4172  1.15  riastrad #define   PSDUNIT_CLKGATE_DIS		REG_BIT(5)
   4173  1.15  riastrad 
   4174  1.15  riastrad #define INF_UNIT_LEVEL_CLKGATE		_MMIO(0x9560)
   4175  1.15  riastrad #define   CGPSF_CLKGATE_DIS		(1 << 3)
   4176   1.1  riastrad 
   4177   1.1  riastrad /*
   4178   1.1  riastrad  * Display engine regs
   4179   1.1  riastrad  */
   4180   1.1  riastrad 
   4181   1.2     kamil /* Pipe A CRC regs */
   4182   1.2     kamil #define _PIPE_CRC_CTL_A			0x60050
   4183   1.2     kamil #define   PIPE_CRC_ENABLE		(1 << 31)
   4184  1.15  riastrad /* skl+ source selection */
   4185  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_1_SKL	(0 << 28)
   4186  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_2_SKL	(2 << 28)
   4187  1.15  riastrad #define   PIPE_CRC_SOURCE_DMUX_SKL	(4 << 28)
   4188  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_3_SKL	(6 << 28)
   4189  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_4_SKL	(7 << 28)
   4190  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_5_SKL	(5 << 28)
   4191  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_6_SKL	(3 << 28)
   4192  1.15  riastrad #define   PIPE_CRC_SOURCE_PLANE_7_SKL	(1 << 28)
   4193   1.2     kamil /* ivb+ source selection */
   4194   1.2     kamil #define   PIPE_CRC_SOURCE_PRIMARY_IVB	(0 << 29)
   4195   1.2     kamil #define   PIPE_CRC_SOURCE_SPRITE_IVB	(1 << 29)
   4196   1.2     kamil #define   PIPE_CRC_SOURCE_PF_IVB	(2 << 29)
   4197   1.2     kamil /* ilk+ source selection */
   4198   1.2     kamil #define   PIPE_CRC_SOURCE_PRIMARY_ILK	(0 << 28)
   4199   1.2     kamil #define   PIPE_CRC_SOURCE_SPRITE_ILK	(1 << 28)
   4200   1.2     kamil #define   PIPE_CRC_SOURCE_PIPE_ILK	(2 << 28)
   4201   1.2     kamil /* embedded DP port on the north display block, reserved on ivb */
   4202   1.2     kamil #define   PIPE_CRC_SOURCE_PORT_A_ILK	(4 << 28)
   4203   1.2     kamil #define   PIPE_CRC_SOURCE_FDI_ILK	(5 << 28) /* reserved on ivb */
   4204   1.2     kamil /* vlv source selection */
   4205   1.2     kamil #define   PIPE_CRC_SOURCE_PIPE_VLV	(0 << 27)
   4206   1.2     kamil #define   PIPE_CRC_SOURCE_HDMIB_VLV	(1 << 27)
   4207   1.2     kamil #define   PIPE_CRC_SOURCE_HDMIC_VLV	(2 << 27)
   4208   1.2     kamil /* with DP port the pipe source is invalid */
   4209   1.2     kamil #define   PIPE_CRC_SOURCE_DP_D_VLV	(3 << 27)
   4210   1.2     kamil #define   PIPE_CRC_SOURCE_DP_B_VLV	(6 << 27)
   4211   1.2     kamil #define   PIPE_CRC_SOURCE_DP_C_VLV	(7 << 27)
   4212   1.2     kamil /* gen3+ source selection */
   4213   1.2     kamil #define   PIPE_CRC_SOURCE_PIPE_I9XX	(0 << 28)
   4214   1.2     kamil #define   PIPE_CRC_SOURCE_SDVOB_I9XX	(1 << 28)
   4215   1.2     kamil #define   PIPE_CRC_SOURCE_SDVOC_I9XX	(2 << 28)
   4216   1.2     kamil /* with DP/TV port the pipe source is invalid */
   4217   1.2     kamil #define   PIPE_CRC_SOURCE_DP_D_G4X	(3 << 28)
   4218   1.2     kamil #define   PIPE_CRC_SOURCE_TV_PRE	(4 << 28)
   4219   1.2     kamil #define   PIPE_CRC_SOURCE_TV_POST	(5 << 28)
   4220   1.2     kamil #define   PIPE_CRC_SOURCE_DP_B_G4X	(6 << 28)
   4221   1.2     kamil #define   PIPE_CRC_SOURCE_DP_C_G4X	(7 << 28)
   4222   1.2     kamil /* gen2 doesn't have source selection bits */
   4223   1.2     kamil #define   PIPE_CRC_INCLUDE_BORDER_I8XX	(1 << 30)
   4224   1.2     kamil 
   4225   1.2     kamil #define _PIPE_CRC_RES_1_A_IVB		0x60064
   4226   1.2     kamil #define _PIPE_CRC_RES_2_A_IVB		0x60068
   4227   1.2     kamil #define _PIPE_CRC_RES_3_A_IVB		0x6006c
   4228   1.2     kamil #define _PIPE_CRC_RES_4_A_IVB		0x60070
   4229   1.2     kamil #define _PIPE_CRC_RES_5_A_IVB		0x60074
   4230   1.2     kamil 
   4231   1.2     kamil #define _PIPE_CRC_RES_RED_A		0x60060
   4232   1.2     kamil #define _PIPE_CRC_RES_GREEN_A		0x60064
   4233   1.2     kamil #define _PIPE_CRC_RES_BLUE_A		0x60068
   4234   1.2     kamil #define _PIPE_CRC_RES_RES1_A_I915	0x6006c
   4235   1.2     kamil #define _PIPE_CRC_RES_RES2_A_G4X	0x60080
   4236   1.2     kamil 
   4237   1.2     kamil /* Pipe B CRC regs */
   4238   1.2     kamil #define _PIPE_CRC_RES_1_B_IVB		0x61064
   4239   1.2     kamil #define _PIPE_CRC_RES_2_B_IVB		0x61068
   4240   1.2     kamil #define _PIPE_CRC_RES_3_B_IVB		0x6106c
   4241   1.2     kamil #define _PIPE_CRC_RES_4_B_IVB		0x61070
   4242   1.2     kamil #define _PIPE_CRC_RES_5_B_IVB		0x61074
   4243   1.2     kamil 
   4244  1.15  riastrad #define PIPE_CRC_CTL(pipe)		_MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
   4245  1.15  riastrad #define PIPE_CRC_RES_1_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
   4246  1.15  riastrad #define PIPE_CRC_RES_2_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
   4247  1.15  riastrad #define PIPE_CRC_RES_3_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
   4248  1.15  riastrad #define PIPE_CRC_RES_4_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
   4249  1.15  riastrad #define PIPE_CRC_RES_5_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
   4250  1.15  riastrad 
   4251  1.15  riastrad #define PIPE_CRC_RES_RED(pipe)		_MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
   4252  1.15  riastrad #define PIPE_CRC_RES_GREEN(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
   4253  1.15  riastrad #define PIPE_CRC_RES_BLUE(pipe)		_MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
   4254  1.15  riastrad #define PIPE_CRC_RES_RES1_I915(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
   4255  1.15  riastrad #define PIPE_CRC_RES_RES2_G4X(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
   4256   1.2     kamil 
   4257   1.1  riastrad /* Pipe A timing regs */
   4258   1.1  riastrad #define _HTOTAL_A	0x60000
   4259   1.1  riastrad #define _HBLANK_A	0x60004
   4260   1.2     kamil #define _HSYNC_A	0x60008
   4261   1.1  riastrad #define _VTOTAL_A	0x6000c
   4262   1.1  riastrad #define _VBLANK_A	0x60010
   4263   1.2     kamil #define _VSYNC_A	0x60014
   4264  1.15  riastrad #define _EXITLINE_A	0x60018
   4265   1.1  riastrad #define _PIPEASRC	0x6001c
   4266   1.1  riastrad #define _BCLRPAT_A	0x60020
   4267   1.1  riastrad #define _VSYNCSHIFT_A	0x60028
   4268   1.3  riastrad #define _PIPE_MULT_A	0x6002c
   4269   1.1  riastrad 
   4270   1.1  riastrad /* Pipe B timing regs */
   4271   1.1  riastrad #define _HTOTAL_B	0x61000
   4272   1.1  riastrad #define _HBLANK_B	0x61004
   4273   1.2     kamil #define _HSYNC_B	0x61008
   4274   1.1  riastrad #define _VTOTAL_B	0x6100c
   4275   1.1  riastrad #define _VBLANK_B	0x61010
   4276   1.2     kamil #define _VSYNC_B	0x61014
   4277   1.1  riastrad #define _PIPEBSRC	0x6101c
   4278   1.1  riastrad #define _BCLRPAT_B	0x61020
   4279   1.1  riastrad #define _VSYNCSHIFT_B	0x61028
   4280   1.3  riastrad #define _PIPE_MULT_B	0x6102c
   4281   1.1  riastrad 
   4282  1.15  riastrad /* DSI 0 timing regs */
   4283  1.15  riastrad #define _HTOTAL_DSI0		0x6b000
   4284  1.15  riastrad #define _HSYNC_DSI0		0x6b008
   4285  1.15  riastrad #define _VTOTAL_DSI0		0x6b00c
   4286  1.15  riastrad #define _VSYNC_DSI0		0x6b014
   4287  1.15  riastrad #define _VSYNCSHIFT_DSI0	0x6b028
   4288  1.15  riastrad 
   4289  1.15  riastrad /* DSI 1 timing regs */
   4290  1.15  riastrad #define _HTOTAL_DSI1		0x6b800
   4291  1.15  riastrad #define _HSYNC_DSI1		0x6b808
   4292  1.15  riastrad #define _VTOTAL_DSI1		0x6b80c
   4293  1.15  riastrad #define _VSYNC_DSI1		0x6b814
   4294  1.15  riastrad #define _VSYNCSHIFT_DSI1	0x6b828
   4295  1.15  riastrad 
   4296   1.2     kamil #define TRANSCODER_A_OFFSET 0x60000
   4297   1.2     kamil #define TRANSCODER_B_OFFSET 0x61000
   4298   1.2     kamil #define TRANSCODER_C_OFFSET 0x62000
   4299   1.3  riastrad #define CHV_TRANSCODER_C_OFFSET 0x63000
   4300  1.15  riastrad #define TRANSCODER_D_OFFSET 0x63000
   4301   1.2     kamil #define TRANSCODER_EDP_OFFSET 0x6f000
   4302  1.15  riastrad #define TRANSCODER_DSI0_OFFSET	0x6b000
   4303  1.15  riastrad #define TRANSCODER_DSI1_OFFSET	0x6b800
   4304   1.2     kamil 
   4305  1.15  riastrad #define HTOTAL(trans)		_MMIO_TRANS2(trans, _HTOTAL_A)
   4306  1.15  riastrad #define HBLANK(trans)		_MMIO_TRANS2(trans, _HBLANK_A)
   4307  1.15  riastrad #define HSYNC(trans)		_MMIO_TRANS2(trans, _HSYNC_A)
   4308  1.15  riastrad #define VTOTAL(trans)		_MMIO_TRANS2(trans, _VTOTAL_A)
   4309  1.15  riastrad #define VBLANK(trans)		_MMIO_TRANS2(trans, _VBLANK_A)
   4310  1.15  riastrad #define VSYNC(trans)		_MMIO_TRANS2(trans, _VSYNC_A)
   4311  1.15  riastrad #define BCLRPAT(trans)		_MMIO_TRANS2(trans, _BCLRPAT_A)
   4312  1.15  riastrad #define VSYNCSHIFT(trans)	_MMIO_TRANS2(trans, _VSYNCSHIFT_A)
   4313  1.15  riastrad #define PIPESRC(trans)		_MMIO_TRANS2(trans, _PIPEASRC)
   4314  1.15  riastrad #define PIPE_MULT(trans)	_MMIO_TRANS2(trans, _PIPE_MULT_A)
   4315  1.15  riastrad 
   4316  1.15  riastrad #define EXITLINE(trans)		_MMIO_TRANS2(trans, _EXITLINE_A)
   4317  1.15  riastrad #define   EXITLINE_ENABLE	REG_BIT(31)
   4318  1.15  riastrad #define   EXITLINE_MASK		REG_GENMASK(12, 0)
   4319  1.15  riastrad #define   EXITLINE_SHIFT	0
   4320  1.15  riastrad 
   4321  1.15  riastrad /*
   4322  1.15  riastrad  * HSW+ eDP PSR registers
   4323  1.15  riastrad  *
   4324  1.15  riastrad  * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
   4325  1.15  riastrad  * instance of it
   4326  1.15  riastrad  */
   4327  1.15  riastrad #define _HSW_EDP_PSR_BASE			0x64800
   4328  1.15  riastrad #define _SRD_CTL_A				0x60800
   4329  1.15  riastrad #define _SRD_CTL_EDP				0x6f800
   4330  1.15  riastrad #define _PSR_ADJ(tran, reg)			(_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
   4331  1.15  riastrad #define EDP_PSR_CTL(tran)			_MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
   4332  1.15  riastrad #define   EDP_PSR_ENABLE			(1 << 31)
   4333  1.15  riastrad #define   BDW_PSR_SINGLE_FRAME			(1 << 30)
   4334  1.15  riastrad #define   EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK	(1 << 29) /* SW can't modify */
   4335  1.15  riastrad #define   EDP_PSR_LINK_STANDBY			(1 << 27)
   4336  1.15  riastrad #define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK	(3 << 25)
   4337  1.15  riastrad #define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES	(0 << 25)
   4338  1.15  riastrad #define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES	(1 << 25)
   4339  1.15  riastrad #define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES	(2 << 25)
   4340  1.15  riastrad #define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES	(3 << 25)
   4341   1.2     kamil #define   EDP_PSR_MAX_SLEEP_TIME_SHIFT		20
   4342  1.15  riastrad #define   EDP_PSR_SKIP_AUX_EXIT			(1 << 12)
   4343  1.15  riastrad #define   EDP_PSR_TP1_TP2_SEL			(0 << 11)
   4344  1.15  riastrad #define   EDP_PSR_TP1_TP3_SEL			(1 << 11)
   4345  1.15  riastrad #define   EDP_PSR_CRC_ENABLE			(1 << 10) /* BDW+ */
   4346  1.15  riastrad #define   EDP_PSR_TP2_TP3_TIME_500us		(0 << 8)
   4347  1.15  riastrad #define   EDP_PSR_TP2_TP3_TIME_100us		(1 << 8)
   4348  1.15  riastrad #define   EDP_PSR_TP2_TP3_TIME_2500us		(2 << 8)
   4349  1.15  riastrad #define   EDP_PSR_TP2_TP3_TIME_0us		(3 << 8)
   4350  1.15  riastrad #define   EDP_PSR_TP4_TIME_0US			(3 << 6) /* ICL+ */
   4351  1.15  riastrad #define   EDP_PSR_TP1_TIME_500us		(0 << 4)
   4352  1.15  riastrad #define   EDP_PSR_TP1_TIME_100us		(1 << 4)
   4353  1.15  riastrad #define   EDP_PSR_TP1_TIME_2500us		(2 << 4)
   4354  1.15  riastrad #define   EDP_PSR_TP1_TIME_0us			(3 << 4)
   4355   1.2     kamil #define   EDP_PSR_IDLE_FRAME_SHIFT		0
   4356   1.2     kamil 
   4357  1.15  riastrad /*
   4358  1.15  riastrad  * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
   4359  1.15  riastrad  * to transcoder and bits defined for each one as if using no shift (i.e. as if
   4360  1.15  riastrad  * it was for TRANSCODER_EDP)
   4361  1.15  riastrad  */
   4362  1.15  riastrad #define EDP_PSR_IMR				_MMIO(0x64834)
   4363  1.15  riastrad #define EDP_PSR_IIR				_MMIO(0x64838)
   4364  1.15  riastrad #define _PSR_IMR_A				0x60814
   4365  1.15  riastrad #define _PSR_IIR_A				0x60818
   4366  1.15  riastrad #define TRANS_PSR_IMR(tran)			_MMIO_TRANS2(tran, _PSR_IMR_A)
   4367  1.15  riastrad #define TRANS_PSR_IIR(tran)			_MMIO_TRANS2(tran, _PSR_IIR_A)
   4368  1.15  riastrad #define   _EDP_PSR_TRANS_SHIFT(trans)		((trans) == TRANSCODER_EDP ? \
   4369  1.15  riastrad 						 0 : ((trans) - TRANSCODER_A + 1) * 8)
   4370  1.15  riastrad #define   EDP_PSR_TRANS_MASK(trans)		(0x7 << _EDP_PSR_TRANS_SHIFT(trans))
   4371  1.15  riastrad #define   EDP_PSR_ERROR(trans)			(0x4 << _EDP_PSR_TRANS_SHIFT(trans))
   4372  1.15  riastrad #define   EDP_PSR_POST_EXIT(trans)		(0x2 << _EDP_PSR_TRANS_SHIFT(trans))
   4373  1.15  riastrad #define   EDP_PSR_PRE_ENTRY(trans)		(0x1 << _EDP_PSR_TRANS_SHIFT(trans))
   4374  1.15  riastrad 
   4375  1.15  riastrad #define _SRD_AUX_CTL_A				0x60810
   4376  1.15  riastrad #define _SRD_AUX_CTL_EDP			0x6f810
   4377  1.15  riastrad #define EDP_PSR_AUX_CTL(tran)			_MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
   4378  1.15  riastrad #define   EDP_PSR_AUX_CTL_TIME_OUT_MASK		(3 << 26)
   4379  1.15  riastrad #define   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK	(0x1f << 20)
   4380  1.15  riastrad #define   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK	(0xf << 16)
   4381  1.15  riastrad #define   EDP_PSR_AUX_CTL_ERROR_INTERRUPT	(1 << 11)
   4382  1.15  riastrad #define   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK	(0x7ff)
   4383  1.15  riastrad 
   4384  1.15  riastrad #define _SRD_AUX_DATA_A				0x60814
   4385  1.15  riastrad #define _SRD_AUX_DATA_EDP			0x6f814
   4386  1.15  riastrad #define EDP_PSR_AUX_DATA(tran, i)		_MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
   4387  1.15  riastrad 
   4388  1.15  riastrad #define _SRD_STATUS_A				0x60840
   4389  1.15  riastrad #define _SRD_STATUS_EDP				0x6f840
   4390  1.15  riastrad #define EDP_PSR_STATUS(tran)			_MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
   4391  1.15  riastrad #define   EDP_PSR_STATUS_STATE_MASK		(7 << 29)
   4392  1.15  riastrad #define   EDP_PSR_STATUS_STATE_SHIFT		29
   4393  1.15  riastrad #define   EDP_PSR_STATUS_STATE_IDLE		(0 << 29)
   4394  1.15  riastrad #define   EDP_PSR_STATUS_STATE_SRDONACK		(1 << 29)
   4395  1.15  riastrad #define   EDP_PSR_STATUS_STATE_SRDENT		(2 << 29)
   4396  1.15  riastrad #define   EDP_PSR_STATUS_STATE_BUFOFF		(3 << 29)
   4397  1.15  riastrad #define   EDP_PSR_STATUS_STATE_BUFON		(4 << 29)
   4398  1.15  riastrad #define   EDP_PSR_STATUS_STATE_AUXACK		(5 << 29)
   4399  1.15  riastrad #define   EDP_PSR_STATUS_STATE_SRDOFFACK	(6 << 29)
   4400  1.15  riastrad #define   EDP_PSR_STATUS_LINK_MASK		(3 << 26)
   4401  1.15  riastrad #define   EDP_PSR_STATUS_LINK_FULL_OFF		(0 << 26)
   4402  1.15  riastrad #define   EDP_PSR_STATUS_LINK_FULL_ON		(1 << 26)
   4403  1.15  riastrad #define   EDP_PSR_STATUS_LINK_STANDBY		(2 << 26)
   4404   1.2     kamil #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT	20
   4405   1.2     kamil #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK	0x1f
   4406   1.2     kamil #define   EDP_PSR_STATUS_COUNT_SHIFT		16
   4407   1.2     kamil #define   EDP_PSR_STATUS_COUNT_MASK		0xf
   4408  1.15  riastrad #define   EDP_PSR_STATUS_AUX_ERROR		(1 << 15)
   4409  1.15  riastrad #define   EDP_PSR_STATUS_AUX_SENDING		(1 << 12)
   4410  1.15  riastrad #define   EDP_PSR_STATUS_SENDING_IDLE		(1 << 9)
   4411  1.15  riastrad #define   EDP_PSR_STATUS_SENDING_TP2_TP3	(1 << 8)
   4412  1.15  riastrad #define   EDP_PSR_STATUS_SENDING_TP1		(1 << 4)
   4413   1.2     kamil #define   EDP_PSR_STATUS_IDLE_MASK		0xf
   4414   1.2     kamil 
   4415  1.15  riastrad #define _SRD_PERF_CNT_A			0x60844
   4416  1.15  riastrad #define _SRD_PERF_CNT_EDP		0x6f844
   4417  1.15  riastrad #define EDP_PSR_PERF_CNT(tran)		_MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
   4418   1.2     kamil #define   EDP_PSR_PERF_CNT_MASK		0xffffff
   4419   1.2     kamil 
   4420  1.15  riastrad /* PSR_MASK on SKL+ */
   4421  1.15  riastrad #define _SRD_DEBUG_A				0x60860
   4422  1.15  riastrad #define _SRD_DEBUG_EDP				0x6f860
   4423  1.15  riastrad #define EDP_PSR_DEBUG(tran)			_MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
   4424  1.15  riastrad #define   EDP_PSR_DEBUG_MASK_MAX_SLEEP         (1 << 28)
   4425  1.15  riastrad #define   EDP_PSR_DEBUG_MASK_LPSP              (1 << 27)
   4426  1.15  riastrad #define   EDP_PSR_DEBUG_MASK_MEMUP             (1 << 26)
   4427  1.15  riastrad #define   EDP_PSR_DEBUG_MASK_HPD               (1 << 25)
   4428  1.15  riastrad #define   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE    (1 << 16) /* Reserved in ICL+ */
   4429  1.15  riastrad #define   EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
   4430  1.15  riastrad 
   4431  1.15  riastrad #define _PSR2_CTL_A			0x60900
   4432  1.15  riastrad #define _PSR2_CTL_EDP			0x6f900
   4433  1.15  riastrad #define EDP_PSR2_CTL(tran)		_MMIO_TRANS2(tran, _PSR2_CTL_A)
   4434  1.15  riastrad #define   EDP_PSR2_ENABLE		(1 << 31)
   4435  1.15  riastrad #define   EDP_SU_TRACK_ENABLE		(1 << 30)
   4436  1.15  riastrad #define   EDP_Y_COORDINATE_VALID	(1 << 26) /* GLK and CNL+ */
   4437  1.15  riastrad #define   EDP_Y_COORDINATE_ENABLE	(1 << 25) /* GLK and CNL+ */
   4438  1.15  riastrad #define   EDP_MAX_SU_DISABLE_TIME(t)	((t) << 20)
   4439  1.15  riastrad #define   EDP_MAX_SU_DISABLE_TIME_MASK	(0x1f << 20)
   4440  1.15  riastrad #define   EDP_PSR2_TP2_TIME_500us	(0 << 8)
   4441  1.15  riastrad #define   EDP_PSR2_TP2_TIME_100us	(1 << 8)
   4442  1.15  riastrad #define   EDP_PSR2_TP2_TIME_2500us	(2 << 8)
   4443  1.15  riastrad #define   EDP_PSR2_TP2_TIME_50us	(3 << 8)
   4444  1.15  riastrad #define   EDP_PSR2_TP2_TIME_MASK	(3 << 8)
   4445   1.3  riastrad #define   EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
   4446  1.15  riastrad #define   EDP_PSR2_FRAME_BEFORE_SU_MASK	(0xf << 4)
   4447  1.15  riastrad #define   EDP_PSR2_FRAME_BEFORE_SU(a)	((a) << 4)
   4448  1.15  riastrad #define   EDP_PSR2_IDLE_FRAME_MASK	0xf
   4449  1.15  riastrad #define   EDP_PSR2_IDLE_FRAME_SHIFT	0
   4450  1.15  riastrad 
   4451  1.15  riastrad #define _PSR_EVENT_TRANS_A			0x60848
   4452  1.15  riastrad #define _PSR_EVENT_TRANS_B			0x61848
   4453  1.15  riastrad #define _PSR_EVENT_TRANS_C			0x62848
   4454  1.15  riastrad #define _PSR_EVENT_TRANS_D			0x63848
   4455  1.15  riastrad #define _PSR_EVENT_TRANS_EDP			0x6f848
   4456  1.15  riastrad #define PSR_EVENT(tran)				_MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
   4457  1.15  riastrad #define  PSR_EVENT_PSR2_WD_TIMER_EXPIRE		(1 << 17)
   4458  1.15  riastrad #define  PSR_EVENT_PSR2_DISABLED		(1 << 16)
   4459  1.15  riastrad #define  PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN	(1 << 15)
   4460  1.15  riastrad #define  PSR_EVENT_SU_CRC_FIFO_UNDERRUN		(1 << 14)
   4461  1.15  riastrad #define  PSR_EVENT_GRAPHICS_RESET		(1 << 12)
   4462  1.15  riastrad #define  PSR_EVENT_PCH_INTERRUPT		(1 << 11)
   4463  1.15  riastrad #define  PSR_EVENT_MEMORY_UP			(1 << 10)
   4464  1.15  riastrad #define  PSR_EVENT_FRONT_BUFFER_MODIFY		(1 << 9)
   4465  1.15  riastrad #define  PSR_EVENT_WD_TIMER_EXPIRE		(1 << 8)
   4466  1.15  riastrad #define  PSR_EVENT_PIPE_REGISTERS_UPDATE	(1 << 6)
   4467  1.15  riastrad #define  PSR_EVENT_REGISTER_UPDATE		(1 << 5) /* Reserved in ICL+ */
   4468  1.15  riastrad #define  PSR_EVENT_HDCP_ENABLE			(1 << 4)
   4469  1.15  riastrad #define  PSR_EVENT_KVMR_SESSION_ENABLE		(1 << 3)
   4470  1.15  riastrad #define  PSR_EVENT_VBI_ENABLE			(1 << 2)
   4471  1.15  riastrad #define  PSR_EVENT_LPSP_MODE_EXIT		(1 << 1)
   4472  1.15  riastrad #define  PSR_EVENT_PSR_DISABLE			(1 << 0)
   4473  1.15  riastrad 
   4474  1.15  riastrad #define _PSR2_STATUS_A			0x60940
   4475  1.15  riastrad #define _PSR2_STATUS_EDP		0x6f940
   4476  1.15  riastrad #define EDP_PSR2_STATUS(tran)		_MMIO_TRANS2(tran, _PSR2_STATUS_A)
   4477  1.15  riastrad #define EDP_PSR2_STATUS_STATE_MASK     (0xf << 28)
   4478  1.15  riastrad #define EDP_PSR2_STATUS_STATE_SHIFT    28
   4479  1.15  riastrad 
   4480  1.15  riastrad #define _PSR2_SU_STATUS_A		0x60914
   4481  1.15  riastrad #define _PSR2_SU_STATUS_EDP		0x6f914
   4482  1.15  riastrad #define _PSR2_SU_STATUS(tran, index)	_MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
   4483  1.15  riastrad #define PSR2_SU_STATUS(tran, frame)	(_PSR2_SU_STATUS(tran, (frame) / 3))
   4484  1.15  riastrad #define PSR2_SU_STATUS_SHIFT(frame)	(((frame) % 3) * 10)
   4485  1.15  riastrad #define PSR2_SU_STATUS_MASK(frame)	(0x3ff << PSR2_SU_STATUS_SHIFT(frame))
   4486  1.15  riastrad #define PSR2_SU_STATUS_FRAMES		8
   4487   1.3  riastrad 
   4488   1.1  riastrad /* VGA port control */
   4489  1.15  riastrad #define ADPA			_MMIO(0x61100)
   4490  1.15  riastrad #define PCH_ADPA                _MMIO(0xe1100)
   4491  1.15  riastrad #define VLV_ADPA		_MMIO(VLV_DISPLAY_BASE + 0x61100)
   4492   1.1  riastrad 
   4493  1.19  riastrad #define   ADPA_DAC_ENABLE	(1 << 31)
   4494   1.1  riastrad #define   ADPA_DAC_DISABLE	0
   4495  1.15  riastrad #define   ADPA_PIPE_SEL_SHIFT		30
   4496  1.15  riastrad #define   ADPA_PIPE_SEL_MASK		(1 << 30)
   4497  1.15  riastrad #define   ADPA_PIPE_SEL(pipe)		((pipe) << 30)
   4498  1.15  riastrad #define   ADPA_PIPE_SEL_SHIFT_CPT	29
   4499  1.15  riastrad #define   ADPA_PIPE_SEL_MASK_CPT	(3 << 29)
   4500  1.15  riastrad #define   ADPA_PIPE_SEL_CPT(pipe)	((pipe) << 29)
   4501   1.1  riastrad #define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
   4502  1.15  riastrad #define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0 << 24)
   4503  1.15  riastrad #define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3 << 24)
   4504  1.15  riastrad #define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
   4505  1.15  riastrad #define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2 << 24)
   4506  1.15  riastrad #define   ADPA_CRT_HOTPLUG_ENABLE        (1 << 23)
   4507  1.15  riastrad #define   ADPA_CRT_HOTPLUG_PERIOD_64     (0 << 22)
   4508  1.15  riastrad #define   ADPA_CRT_HOTPLUG_PERIOD_128    (1 << 22)
   4509  1.15  riastrad #define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0 << 21)
   4510  1.15  riastrad #define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1 << 21)
   4511  1.15  riastrad #define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0 << 20)
   4512  1.15  riastrad #define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1 << 20)
   4513  1.15  riastrad #define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0 << 18)
   4514  1.15  riastrad #define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1 << 18)
   4515  1.15  riastrad #define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2 << 18)
   4516  1.15  riastrad #define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3 << 18)
   4517  1.15  riastrad #define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0 << 17)
   4518  1.15  riastrad #define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1 << 17)
   4519  1.15  riastrad #define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
   4520  1.15  riastrad #define   ADPA_USE_VGA_HVPOLARITY (1 << 15)
   4521   1.1  riastrad #define   ADPA_SETS_HVPOLARITY	0
   4522  1.15  riastrad #define   ADPA_VSYNC_CNTL_DISABLE (1 << 10)
   4523   1.1  riastrad #define   ADPA_VSYNC_CNTL_ENABLE 0
   4524  1.15  riastrad #define   ADPA_HSYNC_CNTL_DISABLE (1 << 11)
   4525   1.1  riastrad #define   ADPA_HSYNC_CNTL_ENABLE 0
   4526  1.15  riastrad #define   ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
   4527   1.1  riastrad #define   ADPA_VSYNC_ACTIVE_LOW	0
   4528  1.15  riastrad #define   ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
   4529   1.1  riastrad #define   ADPA_HSYNC_ACTIVE_LOW	0
   4530  1.15  riastrad #define   ADPA_DPMS_MASK	(~(3 << 10))
   4531  1.15  riastrad #define   ADPA_DPMS_ON		(0 << 10)
   4532  1.15  riastrad #define   ADPA_DPMS_SUSPEND	(1 << 10)
   4533  1.15  riastrad #define   ADPA_DPMS_STANDBY	(2 << 10)
   4534  1.15  riastrad #define   ADPA_DPMS_OFF		(3 << 10)
   4535   1.1  riastrad 
   4536   1.1  riastrad 
   4537   1.1  riastrad /* Hotplug control (945+ only) */
   4538  1.15  riastrad #define PORT_HOTPLUG_EN		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
   4539   1.2     kamil #define   PORTB_HOTPLUG_INT_EN			(1 << 29)
   4540   1.2     kamil #define   PORTC_HOTPLUG_INT_EN			(1 << 28)
   4541   1.2     kamil #define   PORTD_HOTPLUG_INT_EN			(1 << 27)
   4542   1.1  riastrad #define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
   4543   1.1  riastrad #define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
   4544   1.1  riastrad #define   TV_HOTPLUG_INT_EN			(1 << 18)
   4545   1.1  riastrad #define   CRT_HOTPLUG_INT_EN			(1 << 9)
   4546   1.2     kamil #define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
   4547   1.2     kamil 						 PORTC_HOTPLUG_INT_EN | \
   4548   1.2     kamil 						 PORTD_HOTPLUG_INT_EN | \
   4549   1.2     kamil 						 SDVOC_HOTPLUG_INT_EN | \
   4550   1.2     kamil 						 SDVOB_HOTPLUG_INT_EN | \
   4551   1.2     kamil 						 CRT_HOTPLUG_INT_EN)
   4552   1.1  riastrad #define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
   4553   1.1  riastrad #define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
   4554   1.1  riastrad /* must use period 64 on GM45 according to docs */
   4555   1.1  riastrad #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
   4556   1.1  riastrad #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
   4557   1.1  riastrad #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
   4558   1.1  riastrad #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
   4559   1.1  riastrad #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
   4560   1.1  riastrad #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
   4561   1.1  riastrad #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
   4562   1.1  riastrad #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
   4563   1.1  riastrad #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
   4564   1.1  riastrad #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
   4565   1.1  riastrad #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
   4566   1.1  riastrad #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
   4567   1.1  riastrad 
   4568  1.15  riastrad #define PORT_HOTPLUG_STAT	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
   4569   1.2     kamil /*
   4570   1.3  riastrad  * HDMI/DP bits are g4x+
   4571   1.2     kamil  *
   4572   1.2     kamil  * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
   4573   1.2     kamil  * Please check the detailed lore in the commit message for for experimental
   4574   1.2     kamil  * evidence.
   4575   1.2     kamil  */
   4576   1.3  riastrad /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
   4577   1.3  riastrad #define   PORTD_HOTPLUG_LIVE_STATUS_GM45	(1 << 29)
   4578   1.3  riastrad #define   PORTC_HOTPLUG_LIVE_STATUS_GM45	(1 << 28)
   4579   1.3  riastrad #define   PORTB_HOTPLUG_LIVE_STATUS_GM45	(1 << 27)
   4580   1.3  riastrad /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
   4581   1.3  riastrad #define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
   4582   1.2     kamil #define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
   4583   1.3  riastrad #define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
   4584   1.2     kamil #define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
   4585   1.3  riastrad #define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
   4586   1.3  riastrad #define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
   4587   1.2     kamil #define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
   4588   1.3  riastrad #define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
   4589   1.3  riastrad #define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
   4590   1.2     kamil #define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
   4591   1.3  riastrad #define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
   4592   1.3  riastrad #define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
   4593   1.1  riastrad /* CRT/TV common between gen3+ */
   4594   1.1  riastrad #define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
   4595   1.1  riastrad #define   TV_HOTPLUG_INT_STATUS			(1 << 10)
   4596   1.1  riastrad #define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
   4597   1.1  riastrad #define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
   4598   1.1  riastrad #define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
   4599   1.1  riastrad #define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
   4600   1.2     kamil #define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
   4601   1.2     kamil #define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
   4602   1.2     kamil #define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
   4603   1.2     kamil #define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
   4604   1.2     kamil 
   4605   1.1  riastrad /* SDVO is different across gen3/4 */
   4606   1.1  riastrad #define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
   4607   1.1  riastrad #define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
   4608   1.2     kamil /*
   4609   1.2     kamil  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
   4610   1.2     kamil  * since reality corrobates that they're the same as on gen3. But keep these
   4611   1.2     kamil  * bits here (and the comment!) to help any other lost wanderers back onto the
   4612   1.2     kamil  * right tracks.
   4613   1.2     kamil  */
   4614   1.1  riastrad #define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
   4615   1.1  riastrad #define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
   4616   1.1  riastrad #define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
   4617   1.1  riastrad #define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
   4618   1.2     kamil #define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
   4619   1.2     kamil 						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
   4620   1.2     kamil 						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
   4621   1.2     kamil 						 PORTB_HOTPLUG_INT_STATUS | \
   4622   1.2     kamil 						 PORTC_HOTPLUG_INT_STATUS | \
   4623   1.2     kamil 						 PORTD_HOTPLUG_INT_STATUS)
   4624   1.2     kamil 
   4625   1.2     kamil #define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
   4626   1.2     kamil 						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
   4627   1.2     kamil 						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
   4628   1.2     kamil 						 PORTB_HOTPLUG_INT_STATUS | \
   4629   1.2     kamil 						 PORTC_HOTPLUG_INT_STATUS | \
   4630   1.2     kamil 						 PORTD_HOTPLUG_INT_STATUS)
   4631   1.2     kamil 
   4632   1.2     kamil /* SDVO and HDMI port control.
   4633   1.2     kamil  * The same register may be used for SDVO or HDMI */
   4634  1.15  riastrad #define _GEN3_SDVOB	0x61140
   4635  1.15  riastrad #define _GEN3_SDVOC	0x61160
   4636  1.15  riastrad #define GEN3_SDVOB	_MMIO(_GEN3_SDVOB)
   4637  1.15  riastrad #define GEN3_SDVOC	_MMIO(_GEN3_SDVOC)
   4638   1.2     kamil #define GEN4_HDMIB	GEN3_SDVOB
   4639   1.2     kamil #define GEN4_HDMIC	GEN3_SDVOC
   4640  1.15  riastrad #define VLV_HDMIB	_MMIO(VLV_DISPLAY_BASE + 0x61140)
   4641  1.15  riastrad #define VLV_HDMIC	_MMIO(VLV_DISPLAY_BASE + 0x61160)
   4642  1.15  riastrad #define CHV_HDMID	_MMIO(VLV_DISPLAY_BASE + 0x6116C)
   4643  1.15  riastrad #define PCH_SDVOB	_MMIO(0xe1140)
   4644   1.2     kamil #define PCH_HDMIB	PCH_SDVOB
   4645  1.15  riastrad #define PCH_HDMIC	_MMIO(0xe1150)
   4646  1.15  riastrad #define PCH_HDMID	_MMIO(0xe1160)
   4647   1.2     kamil 
   4648  1.15  riastrad #define PORT_DFT_I9XX				_MMIO(0x61150)
   4649   1.2     kamil #define   DC_BALANCE_RESET			(1 << 25)
   4650  1.15  riastrad #define PORT_DFT2_G4X		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
   4651   1.2     kamil #define   DC_BALANCE_RESET_VLV			(1 << 31)
   4652   1.3  riastrad #define   PIPE_SCRAMBLE_RESET_MASK		((1 << 14) | (0x3 << 0))
   4653   1.3  riastrad #define   PIPE_C_SCRAMBLE_RESET			(1 << 14) /* chv */
   4654   1.2     kamil #define   PIPE_B_SCRAMBLE_RESET			(1 << 1)
   4655   1.2     kamil #define   PIPE_A_SCRAMBLE_RESET			(1 << 0)
   4656   1.2     kamil 
   4657   1.2     kamil /* Gen 3 SDVO bits: */
   4658  1.19  riastrad #define   SDVO_ENABLE				(1 << 31)
   4659  1.15  riastrad #define   SDVO_PIPE_SEL_SHIFT			30
   4660  1.15  riastrad #define   SDVO_PIPE_SEL_MASK			(1 << 30)
   4661   1.2     kamil #define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
   4662   1.2     kamil #define   SDVO_STALL_SELECT			(1 << 29)
   4663   1.2     kamil #define   SDVO_INTERRUPT_ENABLE			(1 << 26)
   4664   1.3  riastrad /*
   4665   1.1  riastrad  * 915G/GM SDVO pixel multiplier.
   4666   1.1  riastrad  * Programmed value is multiplier - 1, up to 5x.
   4667   1.1  riastrad  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
   4668   1.1  riastrad  */
   4669   1.2     kamil #define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
   4670   1.1  riastrad #define   SDVO_PORT_MULTIPLY_SHIFT		23
   4671   1.2     kamil #define   SDVO_PHASE_SELECT_MASK		(15 << 19)
   4672   1.2     kamil #define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
   4673   1.2     kamil #define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
   4674   1.2     kamil #define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
   4675   1.2     kamil #define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
   4676   1.2     kamil #define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
   4677   1.2     kamil #define   SDVO_DETECTED				(1 << 2)
   4678   1.1  riastrad /* Bits to be preserved when writing */
   4679   1.2     kamil #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
   4680   1.2     kamil 			       SDVO_INTERRUPT_ENABLE)
   4681   1.2     kamil #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
   4682   1.2     kamil 
   4683   1.2     kamil /* Gen 4 SDVO/HDMI bits: */
   4684   1.2     kamil #define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
   4685   1.2     kamil #define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
   4686   1.2     kamil #define   SDVO_ENCODING_SDVO			(0 << 10)
   4687   1.2     kamil #define   SDVO_ENCODING_HDMI			(2 << 10)
   4688   1.2     kamil #define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
   4689   1.2     kamil #define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
   4690   1.2     kamil #define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
   4691  1.15  riastrad #define   HDMI_AUDIO_ENABLE			(1 << 6) /* HDMI only */
   4692   1.2     kamil /* VSYNC/HSYNC bits new with 965, default is to be set */
   4693   1.2     kamil #define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
   4694   1.2     kamil #define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
   4695   1.2     kamil 
   4696   1.2     kamil /* Gen 5 (IBX) SDVO/HDMI bits: */
   4697   1.2     kamil #define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
   4698   1.2     kamil #define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
   4699   1.2     kamil 
   4700   1.2     kamil /* Gen 6 (CPT) SDVO/HDMI bits: */
   4701  1.15  riastrad #define   SDVO_PIPE_SEL_SHIFT_CPT		29
   4702  1.15  riastrad #define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
   4703   1.2     kamil #define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
   4704   1.2     kamil 
   4705   1.3  riastrad /* CHV SDVO/HDMI bits: */
   4706  1.15  riastrad #define   SDVO_PIPE_SEL_SHIFT_CHV		24
   4707  1.15  riastrad #define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
   4708   1.3  riastrad #define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
   4709   1.3  riastrad 
   4710   1.1  riastrad 
   4711   1.1  riastrad /* DVO port control */
   4712  1.15  riastrad #define _DVOA			0x61120
   4713  1.15  riastrad #define DVOA			_MMIO(_DVOA)
   4714  1.15  riastrad #define _DVOB			0x61140
   4715  1.15  riastrad #define DVOB			_MMIO(_DVOB)
   4716  1.15  riastrad #define _DVOC			0x61160
   4717  1.15  riastrad #define DVOC			_MMIO(_DVOC)
   4718   1.1  riastrad #define   DVO_ENABLE			(1 << 31)
   4719  1.15  riastrad #define   DVO_PIPE_SEL_SHIFT		30
   4720  1.15  riastrad #define   DVO_PIPE_SEL_MASK		(1 << 30)
   4721  1.15  riastrad #define   DVO_PIPE_SEL(pipe)		((pipe) << 30)
   4722   1.1  riastrad #define   DVO_PIPE_STALL_UNUSED		(0 << 28)
   4723   1.1  riastrad #define   DVO_PIPE_STALL		(1 << 28)
   4724   1.1  riastrad #define   DVO_PIPE_STALL_TV		(2 << 28)
   4725   1.1  riastrad #define   DVO_PIPE_STALL_MASK		(3 << 28)
   4726   1.1  riastrad #define   DVO_USE_VGA_SYNC		(1 << 15)
   4727   1.1  riastrad #define   DVO_DATA_ORDER_I740		(0 << 14)
   4728   1.1  riastrad #define   DVO_DATA_ORDER_FP		(1 << 14)
   4729   1.1  riastrad #define   DVO_VSYNC_DISABLE		(1 << 11)
   4730   1.1  riastrad #define   DVO_HSYNC_DISABLE		(1 << 10)
   4731   1.1  riastrad #define   DVO_VSYNC_TRISTATE		(1 << 9)
   4732   1.1  riastrad #define   DVO_HSYNC_TRISTATE		(1 << 8)
   4733   1.1  riastrad #define   DVO_BORDER_ENABLE		(1 << 7)
   4734   1.1  riastrad #define   DVO_DATA_ORDER_GBRG		(1 << 6)
   4735   1.1  riastrad #define   DVO_DATA_ORDER_RGGB		(0 << 6)
   4736   1.1  riastrad #define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
   4737   1.1  riastrad #define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
   4738   1.1  riastrad #define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
   4739   1.1  riastrad #define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
   4740   1.1  riastrad #define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
   4741   1.1  riastrad #define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
   4742   1.1  riastrad #define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
   4743  1.15  riastrad #define   DVO_PRESERVE_MASK		(0x7 << 24)
   4744  1.15  riastrad #define DVOA_SRCDIM		_MMIO(0x61124)
   4745  1.15  riastrad #define DVOB_SRCDIM		_MMIO(0x61144)
   4746  1.15  riastrad #define DVOC_SRCDIM		_MMIO(0x61164)
   4747   1.1  riastrad #define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
   4748   1.1  riastrad #define   DVO_SRCDIM_VERTICAL_SHIFT	0
   4749   1.1  riastrad 
   4750   1.1  riastrad /* LVDS port control */
   4751  1.15  riastrad #define LVDS			_MMIO(0x61180)
   4752   1.1  riastrad /*
   4753   1.1  riastrad  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
   4754   1.1  riastrad  * the DPLL semantics change when the LVDS is assigned to that pipe.
   4755   1.1  riastrad  */
   4756  1.19  riastrad #define   LVDS_PORT_EN			(1 << 31)
   4757   1.1  riastrad /* Selects pipe B for LVDS data.  Must be set on pre-965. */
   4758  1.15  riastrad #define   LVDS_PIPE_SEL_SHIFT		30
   4759  1.15  riastrad #define   LVDS_PIPE_SEL_MASK		(1 << 30)
   4760  1.15  riastrad #define   LVDS_PIPE_SEL(pipe)		((pipe) << 30)
   4761  1.15  riastrad #define   LVDS_PIPE_SEL_SHIFT_CPT	29
   4762  1.15  riastrad #define   LVDS_PIPE_SEL_MASK_CPT	(3 << 29)
   4763  1.15  riastrad #define   LVDS_PIPE_SEL_CPT(pipe)	((pipe) << 29)
   4764   1.1  riastrad /* LVDS dithering flag on 965/g4x platform */
   4765   1.1  riastrad #define   LVDS_ENABLE_DITHER		(1 << 25)
   4766   1.1  riastrad /* LVDS sync polarity flags. Set to invert (i.e. negative) */
   4767   1.1  riastrad #define   LVDS_VSYNC_POLARITY		(1 << 21)
   4768   1.1  riastrad #define   LVDS_HSYNC_POLARITY		(1 << 20)
   4769   1.1  riastrad 
   4770   1.1  riastrad /* Enable border for unscaled (or aspect-scaled) display */
   4771   1.1  riastrad #define   LVDS_BORDER_ENABLE		(1 << 15)
   4772   1.1  riastrad /*
   4773   1.1  riastrad  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
   4774   1.1  riastrad  * pixel.
   4775   1.1  riastrad  */
   4776   1.1  riastrad #define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
   4777   1.1  riastrad #define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
   4778   1.1  riastrad #define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
   4779   1.1  riastrad /*
   4780   1.1  riastrad  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
   4781   1.1  riastrad  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
   4782   1.1  riastrad  * on.
   4783   1.1  riastrad  */
   4784   1.1  riastrad #define   LVDS_A3_POWER_MASK		(3 << 6)
   4785   1.1  riastrad #define   LVDS_A3_POWER_DOWN		(0 << 6)
   4786   1.1  riastrad #define   LVDS_A3_POWER_UP		(3 << 6)
   4787   1.1  riastrad /*
   4788   1.1  riastrad  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
   4789   1.1  riastrad  * is set.
   4790   1.1  riastrad  */
   4791   1.1  riastrad #define   LVDS_CLKB_POWER_MASK		(3 << 4)
   4792   1.1  riastrad #define   LVDS_CLKB_POWER_DOWN		(0 << 4)
   4793   1.1  riastrad #define   LVDS_CLKB_POWER_UP		(3 << 4)
   4794   1.1  riastrad /*
   4795   1.1  riastrad  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
   4796   1.1  riastrad  * setting for whether we are in dual-channel mode.  The B3 pair will
   4797   1.1  riastrad  * additionally only be powered up when LVDS_A3_POWER_UP is set.
   4798   1.1  riastrad  */
   4799   1.1  riastrad #define   LVDS_B0B3_POWER_MASK		(3 << 2)
   4800   1.1  riastrad #define   LVDS_B0B3_POWER_DOWN		(0 << 2)
   4801   1.1  riastrad #define   LVDS_B0B3_POWER_UP		(3 << 2)
   4802   1.1  riastrad 
   4803   1.1  riastrad /* Video Data Island Packet control */
   4804  1.15  riastrad #define VIDEO_DIP_DATA		_MMIO(0x61178)
   4805   1.3  riastrad /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
   4806   1.1  riastrad  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
   4807   1.1  riastrad  * of the infoframe structure specified by CEA-861. */
   4808   1.1  riastrad #define   VIDEO_DIP_DATA_SIZE	32
   4809  1.15  riastrad #define   VIDEO_DIP_GMP_DATA_SIZE	36
   4810   1.2     kamil #define   VIDEO_DIP_VSC_DATA_SIZE	36
   4811  1.15  riastrad #define   VIDEO_DIP_PPS_DATA_SIZE	132
   4812  1.15  riastrad #define VIDEO_DIP_CTL		_MMIO(0x61170)
   4813   1.1  riastrad /* Pre HSW: */
   4814  1.19  riastrad #define   VIDEO_DIP_ENABLE		(1 << 31)
   4815   1.2     kamil #define   VIDEO_DIP_PORT(port)		((port) << 29)
   4816   1.1  riastrad #define   VIDEO_DIP_PORT_MASK		(3 << 29)
   4817  1.15  riastrad #define   VIDEO_DIP_ENABLE_GCP		(1 << 25) /* ilk+ */
   4818   1.1  riastrad #define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
   4819   1.1  riastrad #define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
   4820  1.15  riastrad #define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21) /* ilk+ */
   4821   1.1  riastrad #define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
   4822   1.1  riastrad #define   VIDEO_DIP_SELECT_AVI		(0 << 19)
   4823   1.1  riastrad #define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
   4824  1.15  riastrad #define   VIDEO_DIP_SELECT_GAMUT	(2 << 19)
   4825   1.1  riastrad #define   VIDEO_DIP_SELECT_SPD		(3 << 19)
   4826   1.1  riastrad #define   VIDEO_DIP_SELECT_MASK		(3 << 19)
   4827   1.1  riastrad #define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
   4828   1.1  riastrad #define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
   4829   1.1  riastrad #define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
   4830   1.1  riastrad #define   VIDEO_DIP_FREQ_MASK		(3 << 16)
   4831   1.1  riastrad /* HSW and later: */
   4832  1.15  riastrad #define   VIDEO_DIP_ENABLE_DRM_GLK	(1 << 28)
   4833  1.15  riastrad #define   PSR_VSC_BIT_7_SET		(1 << 27)
   4834  1.15  riastrad #define   VSC_SELECT_MASK		(0x3 << 25)
   4835  1.15  riastrad #define   VSC_SELECT_SHIFT		25
   4836  1.15  riastrad #define   VSC_DIP_HW_HEA_DATA		(0 << 25)
   4837  1.15  riastrad #define   VSC_DIP_HW_HEA_SW_DATA	(1 << 25)
   4838  1.15  riastrad #define   VSC_DIP_HW_DATA_SW_HEA	(2 << 25)
   4839  1.15  riastrad #define   VSC_DIP_SW_HEA_DATA		(3 << 25)
   4840  1.15  riastrad #define   VDIP_ENABLE_PPS		(1 << 24)
   4841   1.1  riastrad #define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
   4842   1.1  riastrad #define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
   4843   1.1  riastrad #define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
   4844   1.1  riastrad #define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
   4845   1.1  riastrad #define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
   4846   1.1  riastrad #define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
   4847   1.1  riastrad 
   4848   1.1  riastrad /* Panel power sequencing */
   4849  1.15  riastrad #define PPS_BASE			0x61200
   4850  1.15  riastrad #define VLV_PPS_BASE			(VLV_DISPLAY_BASE + PPS_BASE)
   4851  1.15  riastrad #define PCH_PPS_BASE			0xC7200
   4852  1.15  riastrad 
   4853  1.15  riastrad #define _MMIO_PPS(pps_idx, reg)		_MMIO(dev_priv->pps_mmio_base -	\
   4854  1.15  riastrad 					      PPS_BASE + (reg) +	\
   4855  1.15  riastrad 					      (pps_idx) * 0x100)
   4856  1.15  riastrad 
   4857  1.15  riastrad #define _PP_STATUS			0x61200
   4858  1.15  riastrad #define PP_STATUS(pps_idx)		_MMIO_PPS(pps_idx, _PP_STATUS)
   4859  1.15  riastrad #define   PP_ON				REG_BIT(31)
   4860  1.15  riastrad 
   4861  1.15  riastrad #define _PP_CONTROL_1			0xc7204
   4862  1.15  riastrad #define _PP_CONTROL_2			0xc7304
   4863  1.15  riastrad #define ICP_PP_CONTROL(x)		_MMIO(((x) == 1) ? _PP_CONTROL_1 : \
   4864  1.15  riastrad 					      _PP_CONTROL_2)
   4865  1.15  riastrad #define  POWER_CYCLE_DELAY_MASK		REG_GENMASK(8, 4)
   4866  1.15  riastrad #define  VDD_OVERRIDE_FORCE		REG_BIT(3)
   4867  1.15  riastrad #define  BACKLIGHT_ENABLE		REG_BIT(2)
   4868  1.15  riastrad #define  PWR_DOWN_ON_RESET		REG_BIT(1)
   4869  1.15  riastrad #define  PWR_STATE_TARGET		REG_BIT(0)
   4870   1.1  riastrad /*
   4871   1.1  riastrad  * Indicates that all dependencies of the panel are on:
   4872   1.1  riastrad  *
   4873   1.1  riastrad  * - PLL enabled
   4874   1.1  riastrad  * - pipe enabled
   4875   1.1  riastrad  * - LVDS/DVOB/DVOC on
   4876   1.1  riastrad  */
   4877  1.15  riastrad #define   PP_READY			REG_BIT(30)
   4878  1.15  riastrad #define   PP_SEQUENCE_MASK		REG_GENMASK(29, 28)
   4879  1.15  riastrad #define   PP_SEQUENCE_NONE		REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
   4880  1.15  riastrad #define   PP_SEQUENCE_POWER_UP		REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
   4881  1.15  riastrad #define   PP_SEQUENCE_POWER_DOWN	REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
   4882  1.15  riastrad #define   PP_CYCLE_DELAY_ACTIVE		REG_BIT(27)
   4883  1.15  riastrad #define   PP_SEQUENCE_STATE_MASK	REG_GENMASK(3, 0)
   4884  1.15  riastrad #define   PP_SEQUENCE_STATE_OFF_IDLE	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
   4885  1.15  riastrad #define   PP_SEQUENCE_STATE_OFF_S0_1	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
   4886  1.15  riastrad #define   PP_SEQUENCE_STATE_OFF_S0_2	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
   4887  1.15  riastrad #define   PP_SEQUENCE_STATE_OFF_S0_3	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
   4888  1.15  riastrad #define   PP_SEQUENCE_STATE_ON_IDLE	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
   4889  1.15  riastrad #define   PP_SEQUENCE_STATE_ON_S1_1	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
   4890  1.15  riastrad #define   PP_SEQUENCE_STATE_ON_S1_2	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
   4891  1.15  riastrad #define   PP_SEQUENCE_STATE_ON_S1_3	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
   4892  1.15  riastrad #define   PP_SEQUENCE_STATE_RESET	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
   4893  1.15  riastrad 
   4894  1.15  riastrad #define _PP_CONTROL			0x61204
   4895  1.15  riastrad #define PP_CONTROL(pps_idx)		_MMIO_PPS(pps_idx, _PP_CONTROL)
   4896  1.15  riastrad #define  PANEL_UNLOCK_MASK		REG_GENMASK(31, 16)
   4897  1.15  riastrad #define  PANEL_UNLOCK_REGS		REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
   4898  1.15  riastrad #define  BXT_POWER_CYCLE_DELAY_MASK	REG_GENMASK(8, 4)
   4899  1.15  riastrad #define  EDP_FORCE_VDD			REG_BIT(3)
   4900  1.15  riastrad #define  EDP_BLC_ENABLE			REG_BIT(2)
   4901  1.15  riastrad #define  PANEL_POWER_RESET		REG_BIT(1)
   4902  1.15  riastrad #define  PANEL_POWER_ON			REG_BIT(0)
   4903  1.15  riastrad 
   4904  1.15  riastrad #define _PP_ON_DELAYS			0x61208
   4905  1.15  riastrad #define PP_ON_DELAYS(pps_idx)		_MMIO_PPS(pps_idx, _PP_ON_DELAYS)
   4906  1.15  riastrad #define  PANEL_PORT_SELECT_MASK		REG_GENMASK(31, 30)
   4907  1.15  riastrad #define  PANEL_PORT_SELECT_LVDS		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
   4908  1.15  riastrad #define  PANEL_PORT_SELECT_DPA		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
   4909  1.15  riastrad #define  PANEL_PORT_SELECT_DPC		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
   4910  1.15  riastrad #define  PANEL_PORT_SELECT_DPD		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
   4911  1.15  riastrad #define  PANEL_PORT_SELECT_VLV(port)	REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
   4912  1.15  riastrad #define  PANEL_POWER_UP_DELAY_MASK	REG_GENMASK(28, 16)
   4913  1.15  riastrad #define  PANEL_LIGHT_ON_DELAY_MASK	REG_GENMASK(12, 0)
   4914  1.15  riastrad 
   4915  1.15  riastrad #define _PP_OFF_DELAYS			0x6120C
   4916  1.15  riastrad #define PP_OFF_DELAYS(pps_idx)		_MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
   4917  1.15  riastrad #define  PANEL_POWER_DOWN_DELAY_MASK	REG_GENMASK(28, 16)
   4918  1.15  riastrad #define  PANEL_LIGHT_OFF_DELAY_MASK	REG_GENMASK(12, 0)
   4919  1.15  riastrad 
   4920  1.15  riastrad #define _PP_DIVISOR			0x61210
   4921  1.15  riastrad #define PP_DIVISOR(pps_idx)		_MMIO_PPS(pps_idx, _PP_DIVISOR)
   4922  1.15  riastrad #define  PP_REFERENCE_DIVIDER_MASK	REG_GENMASK(31, 8)
   4923  1.15  riastrad #define  PANEL_POWER_CYCLE_DELAY_MASK	REG_GENMASK(4, 0)
   4924   1.1  riastrad 
   4925   1.1  riastrad /* Panel fitting */
   4926  1.15  riastrad #define PFIT_CONTROL	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
   4927  1.19  riastrad #define   PFIT_ENABLE		(1 << 31)
   4928   1.1  riastrad #define   PFIT_PIPE_MASK	(3 << 29)
   4929   1.1  riastrad #define   PFIT_PIPE_SHIFT	29
   4930   1.1  riastrad #define   VERT_INTERP_DISABLE	(0 << 10)
   4931   1.1  riastrad #define   VERT_INTERP_BILINEAR	(1 << 10)
   4932   1.1  riastrad #define   VERT_INTERP_MASK	(3 << 10)
   4933   1.1  riastrad #define   VERT_AUTO_SCALE	(1 << 9)
   4934   1.1  riastrad #define   HORIZ_INTERP_DISABLE	(0 << 6)
   4935   1.1  riastrad #define   HORIZ_INTERP_BILINEAR	(1 << 6)
   4936   1.1  riastrad #define   HORIZ_INTERP_MASK	(3 << 6)
   4937   1.1  riastrad #define   HORIZ_AUTO_SCALE	(1 << 5)
   4938   1.1  riastrad #define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
   4939   1.1  riastrad #define   PFIT_FILTER_FUZZY	(0 << 24)
   4940   1.1  riastrad #define   PFIT_SCALING_AUTO	(0 << 26)
   4941   1.1  riastrad #define   PFIT_SCALING_PROGRAMMED (1 << 26)
   4942   1.1  riastrad #define   PFIT_SCALING_PILLAR	(2 << 26)
   4943   1.1  riastrad #define   PFIT_SCALING_LETTER	(3 << 26)
   4944  1.15  riastrad #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
   4945   1.1  riastrad /* Pre-965 */
   4946   1.1  riastrad #define		PFIT_VERT_SCALE_SHIFT		20
   4947   1.1  riastrad #define		PFIT_VERT_SCALE_MASK		0xfff00000
   4948   1.1  riastrad #define		PFIT_HORIZ_SCALE_SHIFT		4
   4949   1.1  riastrad #define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
   4950   1.1  riastrad /* 965+ */
   4951   1.1  riastrad #define		PFIT_VERT_SCALE_SHIFT_965	16
   4952   1.1  riastrad #define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
   4953   1.1  riastrad #define		PFIT_HORIZ_SCALE_SHIFT_965	0
   4954   1.1  riastrad #define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
   4955   1.1  riastrad 
   4956  1.15  riastrad #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
   4957   1.2     kamil 
   4958  1.15  riastrad #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
   4959  1.15  riastrad #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
   4960  1.15  riastrad #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
   4961  1.15  riastrad 					 _VLV_BLC_PWM_CTL2_B)
   4962  1.15  riastrad 
   4963  1.15  riastrad #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
   4964  1.15  riastrad #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
   4965  1.15  riastrad #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
   4966  1.15  riastrad 					_VLV_BLC_PWM_CTL_B)
   4967  1.15  riastrad 
   4968  1.15  riastrad #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
   4969  1.15  riastrad #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
   4970  1.15  riastrad #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
   4971  1.15  riastrad 					 _VLV_BLC_HIST_CTL_B)
   4972   1.1  riastrad 
   4973   1.1  riastrad /* Backlight control */
   4974  1.15  riastrad #define BLC_PWM_CTL2	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
   4975  1.19  riastrad #define   BLM_PWM_ENABLE		(1 << 31)
   4976   1.1  riastrad #define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
   4977   1.1  riastrad #define   BLM_PIPE_SELECT		(1 << 29)
   4978   1.1  riastrad #define   BLM_PIPE_SELECT_IVB		(3 << 29)
   4979   1.1  riastrad #define   BLM_PIPE_A			(0 << 29)
   4980   1.1  riastrad #define   BLM_PIPE_B			(1 << 29)
   4981   1.1  riastrad #define   BLM_PIPE_C			(2 << 29) /* ivb + */
   4982   1.2     kamil #define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
   4983   1.2     kamil #define   BLM_TRANSCODER_B		BLM_PIPE_B
   4984   1.2     kamil #define   BLM_TRANSCODER_C		BLM_PIPE_C
   4985   1.2     kamil #define   BLM_TRANSCODER_EDP		(3 << 29)
   4986   1.1  riastrad #define   BLM_PIPE(pipe)		((pipe) << 29)
   4987   1.1  riastrad #define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
   4988   1.1  riastrad #define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
   4989   1.1  riastrad #define   BLM_PHASE_IN_ENABLE		(1 << 25)
   4990   1.1  riastrad #define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
   4991   1.1  riastrad #define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
   4992   1.1  riastrad #define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
   4993   1.1  riastrad #define   BLM_PHASE_IN_COUNT_SHIFT	(8)
   4994   1.1  riastrad #define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
   4995   1.1  riastrad #define   BLM_PHASE_IN_INCR_SHIFT	(0)
   4996   1.1  riastrad #define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
   4997  1.15  riastrad #define BLC_PWM_CTL	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
   4998   1.1  riastrad /*
   4999   1.1  riastrad  * This is the most significant 15 bits of the number of backlight cycles in a
   5000   1.1  riastrad  * complete cycle of the modulated backlight control.
   5001   1.1  riastrad  *
   5002   1.1  riastrad  * The actual value is this field multiplied by two.
   5003   1.1  riastrad  */
   5004   1.1  riastrad #define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
   5005   1.1  riastrad #define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
   5006   1.1  riastrad #define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
   5007   1.1  riastrad /*
   5008   1.1  riastrad  * This is the number of cycles out of the backlight modulation cycle for which
   5009   1.1  riastrad  * the backlight is on.
   5010   1.1  riastrad  *
   5011   1.1  riastrad  * This field must be no greater than the number of cycles in the complete
   5012   1.1  riastrad  * backlight modulation cycle.
   5013   1.1  riastrad  */
   5014   1.1  riastrad #define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
   5015   1.1  riastrad #define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
   5016   1.1  riastrad #define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
   5017   1.1  riastrad #define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
   5018   1.1  riastrad 
   5019  1.15  riastrad #define BLC_HIST_CTL	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
   5020   1.3  riastrad #define  BLM_HISTOGRAM_ENABLE			(1 << 31)
   5021   1.1  riastrad 
   5022   1.1  riastrad /* New registers for PCH-split platforms. Safe where new bits show up, the
   5023   1.1  riastrad  * register layout machtes with gen4 BLC_PWM_CTL[12]. */
   5024  1.15  riastrad #define BLC_PWM_CPU_CTL2	_MMIO(0x48250)
   5025  1.15  riastrad #define BLC_PWM_CPU_CTL		_MMIO(0x48254)
   5026   1.1  riastrad 
   5027  1.15  riastrad #define HSW_BLC_PWM2_CTL	_MMIO(0x48350)
   5028   1.2     kamil 
   5029   1.1  riastrad /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
   5030   1.1  riastrad  * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
   5031  1.15  riastrad #define BLC_PWM_PCH_CTL1	_MMIO(0xc8250)
   5032  1.19  riastrad #define   BLM_PCH_PWM_ENABLE			(1 << 31)
   5033   1.1  riastrad #define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
   5034   1.1  riastrad #define   BLM_PCH_POLARITY			(1 << 29)
   5035  1.15  riastrad #define BLC_PWM_PCH_CTL2	_MMIO(0xc8254)
   5036   1.2     kamil 
   5037  1.15  riastrad #define UTIL_PIN_CTL			_MMIO(0x48400)
   5038  1.15  riastrad #define   UTIL_PIN_ENABLE		(1 << 31)
   5039  1.15  riastrad #define   UTIL_PIN_PIPE_MASK		(3 << 29)
   5040  1.15  riastrad #define   UTIL_PIN_PIPE(x)		((x) << 29)
   5041  1.15  riastrad #define   UTIL_PIN_MODE_MASK		(0xf << 24)
   5042  1.15  riastrad #define   UTIL_PIN_MODE_DATA		(0 << 24)
   5043  1.15  riastrad #define   UTIL_PIN_MODE_PWM		(1 << 24)
   5044  1.15  riastrad #define   UTIL_PIN_MODE_VBLANK		(4 << 24)
   5045  1.15  riastrad #define   UTIL_PIN_MODE_VSYNC		(5 << 24)
   5046  1.15  riastrad #define   UTIL_PIN_MODE_EYE_LEVEL	(8 << 24)
   5047  1.15  riastrad #define   UTIL_PIN_OUTPUT_DATA		(1 << 23)
   5048  1.15  riastrad #define   UTIL_PIN_POLARITY		(1 << 22)
   5049  1.15  riastrad #define   UTIL_PIN_DIRECTION_INPUT	(1 << 19)
   5050  1.15  riastrad #define   UTIL_PIN_INPUT_DATA		(1 << 16)
   5051   1.3  riastrad 
   5052   1.3  riastrad /* BXT backlight register definition. */
   5053   1.3  riastrad #define _BXT_BLC_PWM_CTL1			0xC8250
   5054   1.3  riastrad #define   BXT_BLC_PWM_ENABLE			(1 << 31)
   5055   1.3  riastrad #define   BXT_BLC_PWM_POLARITY			(1 << 29)
   5056   1.3  riastrad #define _BXT_BLC_PWM_FREQ1			0xC8254
   5057   1.3  riastrad #define _BXT_BLC_PWM_DUTY1			0xC8258
   5058   1.3  riastrad 
   5059   1.3  riastrad #define _BXT_BLC_PWM_CTL2			0xC8350
   5060   1.3  riastrad #define _BXT_BLC_PWM_FREQ2			0xC8354
   5061   1.3  riastrad #define _BXT_BLC_PWM_DUTY2			0xC8358
   5062   1.3  riastrad 
   5063  1.15  riastrad #define BXT_BLC_PWM_CTL(controller)    _MMIO_PIPE(controller,		\
   5064   1.3  riastrad 					_BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
   5065  1.15  riastrad #define BXT_BLC_PWM_FREQ(controller)   _MMIO_PIPE(controller, \
   5066   1.3  riastrad 					_BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
   5067  1.15  riastrad #define BXT_BLC_PWM_DUTY(controller)   _MMIO_PIPE(controller, \
   5068   1.3  riastrad 					_BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
   5069   1.3  riastrad 
   5070  1.15  riastrad #define PCH_GTC_CTL		_MMIO(0xe7000)
   5071   1.2     kamil #define   PCH_GTC_ENABLE	(1 << 31)
   5072   1.2     kamil 
   5073   1.1  riastrad /* TV port control */
   5074  1.15  riastrad #define TV_CTL			_MMIO(0x68000)
   5075   1.3  riastrad /* Enables the TV encoder */
   5076  1.19  riastrad # define TV_ENC_ENABLE			(1 << 31)
   5077   1.3  riastrad /* Sources the TV encoder input from pipe B instead of A. */
   5078  1.15  riastrad # define TV_ENC_PIPE_SEL_SHIFT		30
   5079  1.15  riastrad # define TV_ENC_PIPE_SEL_MASK		(1 << 30)
   5080  1.15  riastrad # define TV_ENC_PIPE_SEL(pipe)		((pipe) << 30)
   5081   1.3  riastrad /* Outputs composite video (DAC A only) */
   5082   1.1  riastrad # define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
   5083   1.3  riastrad /* Outputs SVideo video (DAC B/C) */
   5084   1.1  riastrad # define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
   5085   1.3  riastrad /* Outputs Component video (DAC A/B/C) */
   5086   1.1  riastrad # define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
   5087   1.3  riastrad /* Outputs Composite and SVideo (DAC A/B/C) */
   5088   1.1  riastrad # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
   5089   1.1  riastrad # define TV_TRILEVEL_SYNC		(1 << 21)
   5090   1.3  riastrad /* Enables slow sync generation (945GM only) */
   5091   1.1  riastrad # define TV_SLOW_SYNC			(1 << 20)
   5092   1.3  riastrad /* Selects 4x oversampling for 480i and 576p */
   5093   1.1  riastrad # define TV_OVERSAMPLE_4X		(0 << 18)
   5094   1.3  riastrad /* Selects 2x oversampling for 720p and 1080i */
   5095   1.1  riastrad # define TV_OVERSAMPLE_2X		(1 << 18)
   5096   1.3  riastrad /* Selects no oversampling for 1080p */
   5097   1.1  riastrad # define TV_OVERSAMPLE_NONE		(2 << 18)
   5098   1.3  riastrad /* Selects 8x oversampling */
   5099   1.1  riastrad # define TV_OVERSAMPLE_8X		(3 << 18)
   5100  1.15  riastrad # define TV_OVERSAMPLE_MASK		(3 << 18)
   5101   1.3  riastrad /* Selects progressive mode rather than interlaced */
   5102   1.1  riastrad # define TV_PROGRESSIVE			(1 << 17)
   5103   1.3  riastrad /* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
   5104   1.1  riastrad # define TV_PAL_BURST			(1 << 16)
   5105   1.3  riastrad /* Field for setting delay of Y compared to C */
   5106   1.1  riastrad # define TV_YC_SKEW_MASK		(7 << 12)
   5107   1.3  riastrad /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
   5108   1.1  riastrad # define TV_ENC_SDP_FIX			(1 << 11)
   5109   1.3  riastrad /*
   5110   1.1  riastrad  * Enables a fix for the 915GM only.
   5111   1.1  riastrad  *
   5112   1.1  riastrad  * Not sure what it does.
   5113   1.1  riastrad  */
   5114   1.1  riastrad # define TV_ENC_C0_FIX			(1 << 10)
   5115   1.3  riastrad /* Bits that must be preserved by software */
   5116   1.1  riastrad # define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
   5117   1.1  riastrad # define TV_FUSE_STATE_MASK		(3 << 4)
   5118   1.3  riastrad /* Read-only state that reports all features enabled */
   5119   1.1  riastrad # define TV_FUSE_STATE_ENABLED		(0 << 4)
   5120   1.3  riastrad /* Read-only state that reports that Macrovision is disabled in hardware*/
   5121   1.1  riastrad # define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
   5122   1.3  riastrad /* Read-only state that reports that TV-out is disabled in hardware. */
   5123   1.1  riastrad # define TV_FUSE_STATE_DISABLED		(2 << 4)
   5124   1.3  riastrad /* Normal operation */
   5125   1.1  riastrad # define TV_TEST_MODE_NORMAL		(0 << 0)
   5126   1.3  riastrad /* Encoder test pattern 1 - combo pattern */
   5127   1.1  riastrad # define TV_TEST_MODE_PATTERN_1		(1 << 0)
   5128   1.3  riastrad /* Encoder test pattern 2 - full screen vertical 75% color bars */
   5129   1.1  riastrad # define TV_TEST_MODE_PATTERN_2		(2 << 0)
   5130   1.3  riastrad /* Encoder test pattern 3 - full screen horizontal 75% color bars */
   5131   1.1  riastrad # define TV_TEST_MODE_PATTERN_3		(3 << 0)
   5132   1.3  riastrad /* Encoder test pattern 4 - random noise */
   5133   1.1  riastrad # define TV_TEST_MODE_PATTERN_4		(4 << 0)
   5134   1.3  riastrad /* Encoder test pattern 5 - linear color ramps */
   5135   1.1  riastrad # define TV_TEST_MODE_PATTERN_5		(5 << 0)
   5136   1.3  riastrad /*
   5137   1.1  riastrad  * This test mode forces the DACs to 50% of full output.
   5138   1.1  riastrad  *
   5139   1.1  riastrad  * This is used for load detection in combination with TVDAC_SENSE_MASK
   5140   1.1  riastrad  */
   5141   1.1  riastrad # define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
   5142   1.1  riastrad # define TV_TEST_MODE_MASK		(7 << 0)
   5143   1.1  riastrad 
   5144  1.15  riastrad #define TV_DAC			_MMIO(0x68004)
   5145   1.1  riastrad # define TV_DAC_SAVE		0x00ffff00
   5146   1.3  riastrad /*
   5147   1.1  riastrad  * Reports that DAC state change logic has reported change (RO).
   5148   1.1  riastrad  *
   5149   1.1  riastrad  * This gets cleared when TV_DAC_STATE_EN is cleared
   5150   1.1  riastrad */
   5151   1.1  riastrad # define TVDAC_STATE_CHG		(1 << 31)
   5152   1.1  riastrad # define TVDAC_SENSE_MASK		(7 << 28)
   5153   1.3  riastrad /* Reports that DAC A voltage is above the detect threshold */
   5154   1.1  riastrad # define TVDAC_A_SENSE			(1 << 30)
   5155   1.3  riastrad /* Reports that DAC B voltage is above the detect threshold */
   5156   1.1  riastrad # define TVDAC_B_SENSE			(1 << 29)
   5157   1.3  riastrad /* Reports that DAC C voltage is above the detect threshold */
   5158   1.1  riastrad # define TVDAC_C_SENSE			(1 << 28)
   5159   1.3  riastrad /*
   5160   1.1  riastrad  * Enables DAC state detection logic, for load-based TV detection.
   5161   1.1  riastrad  *
   5162   1.1  riastrad  * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
   5163   1.1  riastrad  * to off, for load detection to work.
   5164   1.1  riastrad  */
   5165   1.1  riastrad # define TVDAC_STATE_CHG_EN		(1 << 27)
   5166   1.3  riastrad /* Sets the DAC A sense value to high */
   5167   1.1  riastrad # define TVDAC_A_SENSE_CTL		(1 << 26)
   5168   1.3  riastrad /* Sets the DAC B sense value to high */
   5169   1.1  riastrad # define TVDAC_B_SENSE_CTL		(1 << 25)
   5170   1.3  riastrad /* Sets the DAC C sense value to high */
   5171   1.1  riastrad # define TVDAC_C_SENSE_CTL		(1 << 24)
   5172   1.3  riastrad /* Overrides the ENC_ENABLE and DAC voltage levels */
   5173   1.1  riastrad # define DAC_CTL_OVERRIDE		(1 << 7)
   5174   1.3  riastrad /* Sets the slew rate.  Must be preserved in software */
   5175   1.1  riastrad # define ENC_TVDAC_SLEW_FAST		(1 << 6)
   5176   1.1  riastrad # define DAC_A_1_3_V			(0 << 4)
   5177   1.1  riastrad # define DAC_A_1_1_V			(1 << 4)
   5178   1.1  riastrad # define DAC_A_0_7_V			(2 << 4)
   5179   1.1  riastrad # define DAC_A_MASK			(3 << 4)
   5180   1.1  riastrad # define DAC_B_1_3_V			(0 << 2)
   5181   1.1  riastrad # define DAC_B_1_1_V			(1 << 2)
   5182   1.1  riastrad # define DAC_B_0_7_V			(2 << 2)
   5183   1.1  riastrad # define DAC_B_MASK			(3 << 2)
   5184   1.1  riastrad # define DAC_C_1_3_V			(0 << 0)
   5185   1.1  riastrad # define DAC_C_1_1_V			(1 << 0)
   5186   1.1  riastrad # define DAC_C_0_7_V			(2 << 0)
   5187   1.1  riastrad # define DAC_C_MASK			(3 << 0)
   5188   1.1  riastrad 
   5189   1.3  riastrad /*
   5190   1.1  riastrad  * CSC coefficients are stored in a floating point format with 9 bits of
   5191   1.1  riastrad  * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
   5192   1.1  riastrad  * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
   5193   1.1  riastrad  * -1 (0x3) being the only legal negative value.
   5194   1.1  riastrad  */
   5195  1.15  riastrad #define TV_CSC_Y		_MMIO(0x68010)
   5196   1.1  riastrad # define TV_RY_MASK			0x07ff0000
   5197   1.1  riastrad # define TV_RY_SHIFT			16
   5198   1.1  riastrad # define TV_GY_MASK			0x00000fff
   5199   1.1  riastrad # define TV_GY_SHIFT			0
   5200   1.1  riastrad 
   5201  1.15  riastrad #define TV_CSC_Y2		_MMIO(0x68014)
   5202   1.1  riastrad # define TV_BY_MASK			0x07ff0000
   5203   1.1  riastrad # define TV_BY_SHIFT			16
   5204   1.3  riastrad /*
   5205   1.1  riastrad  * Y attenuation for component video.
   5206   1.1  riastrad  *
   5207   1.1  riastrad  * Stored in 1.9 fixed point.
   5208   1.1  riastrad  */
   5209   1.1  riastrad # define TV_AY_MASK			0x000003ff
   5210   1.1  riastrad # define TV_AY_SHIFT			0
   5211   1.1  riastrad 
   5212  1.15  riastrad #define TV_CSC_U		_MMIO(0x68018)
   5213   1.1  riastrad # define TV_RU_MASK			0x07ff0000
   5214   1.1  riastrad # define TV_RU_SHIFT			16
   5215   1.1  riastrad # define TV_GU_MASK			0x000007ff
   5216   1.1  riastrad # define TV_GU_SHIFT			0
   5217   1.1  riastrad 
   5218  1.15  riastrad #define TV_CSC_U2		_MMIO(0x6801c)
   5219   1.1  riastrad # define TV_BU_MASK			0x07ff0000
   5220   1.1  riastrad # define TV_BU_SHIFT			16
   5221   1.3  riastrad /*
   5222   1.1  riastrad  * U attenuation for component video.
   5223   1.1  riastrad  *
   5224   1.1  riastrad  * Stored in 1.9 fixed point.
   5225   1.1  riastrad  */
   5226   1.1  riastrad # define TV_AU_MASK			0x000003ff
   5227   1.1  riastrad # define TV_AU_SHIFT			0
   5228   1.1  riastrad 
   5229  1.15  riastrad #define TV_CSC_V		_MMIO(0x68020)
   5230   1.1  riastrad # define TV_RV_MASK			0x0fff0000
   5231   1.1  riastrad # define TV_RV_SHIFT			16
   5232   1.1  riastrad # define TV_GV_MASK			0x000007ff
   5233   1.1  riastrad # define TV_GV_SHIFT			0
   5234   1.1  riastrad 
   5235  1.15  riastrad #define TV_CSC_V2		_MMIO(0x68024)
   5236   1.1  riastrad # define TV_BV_MASK			0x07ff0000
   5237   1.1  riastrad # define TV_BV_SHIFT			16
   5238   1.3  riastrad /*
   5239   1.1  riastrad  * V attenuation for component video.
   5240   1.1  riastrad  *
   5241   1.1  riastrad  * Stored in 1.9 fixed point.
   5242   1.1  riastrad  */
   5243   1.1  riastrad # define TV_AV_MASK			0x000007ff
   5244   1.1  riastrad # define TV_AV_SHIFT			0
   5245   1.1  riastrad 
   5246  1.15  riastrad #define TV_CLR_KNOBS		_MMIO(0x68028)
   5247   1.3  riastrad /* 2s-complement brightness adjustment */
   5248   1.1  riastrad # define TV_BRIGHTNESS_MASK		0xff000000
   5249   1.1  riastrad # define TV_BRIGHTNESS_SHIFT		24
   5250   1.3  riastrad /* Contrast adjustment, as a 2.6 unsigned floating point number */
   5251   1.1  riastrad # define TV_CONTRAST_MASK		0x00ff0000
   5252   1.1  riastrad # define TV_CONTRAST_SHIFT		16
   5253   1.3  riastrad /* Saturation adjustment, as a 2.6 unsigned floating point number */
   5254   1.1  riastrad # define TV_SATURATION_MASK		0x0000ff00
   5255   1.1  riastrad # define TV_SATURATION_SHIFT		8
   5256   1.3  riastrad /* Hue adjustment, as an integer phase angle in degrees */
   5257   1.1  riastrad # define TV_HUE_MASK			0x000000ff
   5258   1.1  riastrad # define TV_HUE_SHIFT			0
   5259   1.1  riastrad 
   5260  1.15  riastrad #define TV_CLR_LEVEL		_MMIO(0x6802c)
   5261   1.3  riastrad /* Controls the DAC level for black */
   5262   1.1  riastrad # define TV_BLACK_LEVEL_MASK		0x01ff0000
   5263   1.1  riastrad # define TV_BLACK_LEVEL_SHIFT		16
   5264   1.3  riastrad /* Controls the DAC level for blanking */
   5265   1.1  riastrad # define TV_BLANK_LEVEL_MASK		0x000001ff
   5266   1.1  riastrad # define TV_BLANK_LEVEL_SHIFT		0
   5267   1.1  riastrad 
   5268  1.15  riastrad #define TV_H_CTL_1		_MMIO(0x68030)
   5269   1.3  riastrad /* Number of pixels in the hsync. */
   5270   1.1  riastrad # define TV_HSYNC_END_MASK		0x1fff0000
   5271   1.1  riastrad # define TV_HSYNC_END_SHIFT		16
   5272   1.3  riastrad /* Total number of pixels minus one in the line (display and blanking). */
   5273   1.1  riastrad # define TV_HTOTAL_MASK			0x00001fff
   5274   1.1  riastrad # define TV_HTOTAL_SHIFT		0
   5275   1.1  riastrad 
   5276  1.15  riastrad #define TV_H_CTL_2		_MMIO(0x68034)
   5277   1.3  riastrad /* Enables the colorburst (needed for non-component color) */
   5278  1.19  riastrad # define TV_BURST_ENA			(1 << 31)
   5279   1.3  riastrad /* Offset of the colorburst from the start of hsync, in pixels minus one. */
   5280   1.1  riastrad # define TV_HBURST_START_SHIFT		16
   5281   1.1  riastrad # define TV_HBURST_START_MASK		0x1fff0000
   5282   1.3  riastrad /* Length of the colorburst */
   5283   1.1  riastrad # define TV_HBURST_LEN_SHIFT		0
   5284   1.1  riastrad # define TV_HBURST_LEN_MASK		0x0001fff
   5285   1.1  riastrad 
   5286  1.15  riastrad #define TV_H_CTL_3		_MMIO(0x68038)
   5287   1.3  riastrad /* End of hblank, measured in pixels minus one from start of hsync */
   5288   1.1  riastrad # define TV_HBLANK_END_SHIFT		16
   5289   1.1  riastrad # define TV_HBLANK_END_MASK		0x1fff0000
   5290   1.3  riastrad /* Start of hblank, measured in pixels minus one from start of hsync */
   5291   1.1  riastrad # define TV_HBLANK_START_SHIFT		0
   5292   1.1  riastrad # define TV_HBLANK_START_MASK		0x0001fff
   5293   1.1  riastrad 
   5294  1.15  riastrad #define TV_V_CTL_1		_MMIO(0x6803c)
   5295   1.3  riastrad /* XXX */
   5296   1.1  riastrad # define TV_NBR_END_SHIFT		16
   5297   1.1  riastrad # define TV_NBR_END_MASK		0x07ff0000
   5298   1.3  riastrad /* XXX */
   5299   1.1  riastrad # define TV_VI_END_F1_SHIFT		8
   5300   1.1  riastrad # define TV_VI_END_F1_MASK		0x00003f00
   5301   1.3  riastrad /* XXX */
   5302   1.1  riastrad # define TV_VI_END_F2_SHIFT		0
   5303   1.1  riastrad # define TV_VI_END_F2_MASK		0x0000003f
   5304   1.1  riastrad 
   5305  1.15  riastrad #define TV_V_CTL_2		_MMIO(0x68040)
   5306   1.3  riastrad /* Length of vsync, in half lines */
   5307   1.1  riastrad # define TV_VSYNC_LEN_MASK		0x07ff0000
   5308   1.1  riastrad # define TV_VSYNC_LEN_SHIFT		16
   5309   1.3  riastrad /* Offset of the start of vsync in field 1, measured in one less than the
   5310   1.1  riastrad  * number of half lines.
   5311   1.1  riastrad  */
   5312   1.1  riastrad # define TV_VSYNC_START_F1_MASK		0x00007f00
   5313   1.1  riastrad # define TV_VSYNC_START_F1_SHIFT	8
   5314   1.3  riastrad /*
   5315   1.1  riastrad  * Offset of the start of vsync in field 2, measured in one less than the
   5316   1.1  riastrad  * number of half lines.
   5317   1.1  riastrad  */
   5318   1.1  riastrad # define TV_VSYNC_START_F2_MASK		0x0000007f
   5319   1.1  riastrad # define TV_VSYNC_START_F2_SHIFT	0
   5320   1.1  riastrad 
   5321  1.15  riastrad #define TV_V_CTL_3		_MMIO(0x68044)
   5322   1.3  riastrad /* Enables generation of the equalization signal */
   5323  1.19  riastrad # define TV_EQUAL_ENA			(1 << 31)
   5324   1.3  riastrad /* Length of vsync, in half lines */
   5325   1.1  riastrad # define TV_VEQ_LEN_MASK		0x007f0000
   5326   1.1  riastrad # define TV_VEQ_LEN_SHIFT		16
   5327   1.3  riastrad /* Offset of the start of equalization in field 1, measured in one less than
   5328   1.1  riastrad  * the number of half lines.
   5329   1.1  riastrad  */
   5330   1.1  riastrad # define TV_VEQ_START_F1_MASK		0x0007f00
   5331   1.1  riastrad # define TV_VEQ_START_F1_SHIFT		8
   5332   1.3  riastrad /*
   5333   1.1  riastrad  * Offset of the start of equalization in field 2, measured in one less than
   5334   1.1  riastrad  * the number of half lines.
   5335   1.1  riastrad  */
   5336   1.1  riastrad # define TV_VEQ_START_F2_MASK		0x000007f
   5337   1.1  riastrad # define TV_VEQ_START_F2_SHIFT		0
   5338   1.1  riastrad 
   5339  1.15  riastrad #define TV_V_CTL_4		_MMIO(0x68048)
   5340   1.3  riastrad /*
   5341   1.1  riastrad  * Offset to start of vertical colorburst, measured in one less than the
   5342   1.1  riastrad  * number of lines from vertical start.
   5343   1.1  riastrad  */
   5344   1.1  riastrad # define TV_VBURST_START_F1_MASK	0x003f0000
   5345   1.1  riastrad # define TV_VBURST_START_F1_SHIFT	16
   5346   1.3  riastrad /*
   5347   1.1  riastrad  * Offset to the end of vertical colorburst, measured in one less than the
   5348   1.1  riastrad  * number of lines from the start of NBR.
   5349   1.1  riastrad  */
   5350   1.1  riastrad # define TV_VBURST_END_F1_MASK		0x000000ff
   5351   1.1  riastrad # define TV_VBURST_END_F1_SHIFT		0
   5352   1.1  riastrad 
   5353  1.15  riastrad #define TV_V_CTL_5		_MMIO(0x6804c)
   5354   1.3  riastrad /*
   5355   1.1  riastrad  * Offset to start of vertical colorburst, measured in one less than the
   5356   1.1  riastrad  * number of lines from vertical start.
   5357   1.1  riastrad  */
   5358   1.1  riastrad # define TV_VBURST_START_F2_MASK	0x003f0000
   5359   1.1  riastrad # define TV_VBURST_START_F2_SHIFT	16
   5360   1.3  riastrad /*
   5361   1.1  riastrad  * Offset to the end of vertical colorburst, measured in one less than the
   5362   1.1  riastrad  * number of lines from the start of NBR.
   5363   1.1  riastrad  */
   5364   1.1  riastrad # define TV_VBURST_END_F2_MASK		0x000000ff
   5365   1.1  riastrad # define TV_VBURST_END_F2_SHIFT		0
   5366   1.1  riastrad 
   5367  1.15  riastrad #define TV_V_CTL_6		_MMIO(0x68050)
   5368   1.3  riastrad /*
   5369   1.1  riastrad  * Offset to start of vertical colorburst, measured in one less than the
   5370   1.1  riastrad  * number of lines from vertical start.
   5371   1.1  riastrad  */
   5372   1.1  riastrad # define TV_VBURST_START_F3_MASK	0x003f0000
   5373   1.1  riastrad # define TV_VBURST_START_F3_SHIFT	16
   5374   1.3  riastrad /*
   5375   1.1  riastrad  * Offset to the end of vertical colorburst, measured in one less than the
   5376   1.1  riastrad  * number of lines from the start of NBR.
   5377   1.1  riastrad  */
   5378   1.1  riastrad # define TV_VBURST_END_F3_MASK		0x000000ff
   5379   1.1  riastrad # define TV_VBURST_END_F3_SHIFT		0
   5380   1.1  riastrad 
   5381  1.15  riastrad #define TV_V_CTL_7		_MMIO(0x68054)
   5382   1.3  riastrad /*
   5383   1.1  riastrad  * Offset to start of vertical colorburst, measured in one less than the
   5384   1.1  riastrad  * number of lines from vertical start.
   5385   1.1  riastrad  */
   5386   1.1  riastrad # define TV_VBURST_START_F4_MASK	0x003f0000
   5387   1.1  riastrad # define TV_VBURST_START_F4_SHIFT	16
   5388   1.3  riastrad /*
   5389   1.1  riastrad  * Offset to the end of vertical colorburst, measured in one less than the
   5390   1.1  riastrad  * number of lines from the start of NBR.
   5391   1.1  riastrad  */
   5392   1.1  riastrad # define TV_VBURST_END_F4_MASK		0x000000ff
   5393   1.1  riastrad # define TV_VBURST_END_F4_SHIFT		0
   5394   1.1  riastrad 
   5395  1.15  riastrad #define TV_SC_CTL_1		_MMIO(0x68060)
   5396   1.3  riastrad /* Turns on the first subcarrier phase generation DDA */
   5397  1.19  riastrad # define TV_SC_DDA1_EN			(1 << 31)
   5398   1.3  riastrad /* Turns on the first subcarrier phase generation DDA */
   5399   1.1  riastrad # define TV_SC_DDA2_EN			(1 << 30)
   5400   1.3  riastrad /* Turns on the first subcarrier phase generation DDA */
   5401   1.1  riastrad # define TV_SC_DDA3_EN			(1 << 29)
   5402   1.3  riastrad /* Sets the subcarrier DDA to reset frequency every other field */
   5403   1.1  riastrad # define TV_SC_RESET_EVERY_2		(0 << 24)
   5404   1.3  riastrad /* Sets the subcarrier DDA to reset frequency every fourth field */
   5405   1.1  riastrad # define TV_SC_RESET_EVERY_4		(1 << 24)
   5406   1.3  riastrad /* Sets the subcarrier DDA to reset frequency every eighth field */
   5407   1.1  riastrad # define TV_SC_RESET_EVERY_8		(2 << 24)
   5408   1.3  riastrad /* Sets the subcarrier DDA to never reset the frequency */
   5409   1.1  riastrad # define TV_SC_RESET_NEVER		(3 << 24)
   5410   1.3  riastrad /* Sets the peak amplitude of the colorburst.*/
   5411   1.1  riastrad # define TV_BURST_LEVEL_MASK		0x00ff0000
   5412   1.1  riastrad # define TV_BURST_LEVEL_SHIFT		16
   5413   1.3  riastrad /* Sets the increment of the first subcarrier phase generation DDA */
   5414   1.1  riastrad # define TV_SCDDA1_INC_MASK		0x00000fff
   5415   1.1  riastrad # define TV_SCDDA1_INC_SHIFT		0
   5416   1.1  riastrad 
   5417  1.15  riastrad #define TV_SC_CTL_2		_MMIO(0x68064)
   5418   1.3  riastrad /* Sets the rollover for the second subcarrier phase generation DDA */
   5419   1.1  riastrad # define TV_SCDDA2_SIZE_MASK		0x7fff0000
   5420   1.1  riastrad # define TV_SCDDA2_SIZE_SHIFT		16
   5421   1.3  riastrad /* Sets the increent of the second subcarrier phase generation DDA */
   5422   1.1  riastrad # define TV_SCDDA2_INC_MASK		0x00007fff
   5423   1.1  riastrad # define TV_SCDDA2_INC_SHIFT		0
   5424   1.1  riastrad 
   5425  1.15  riastrad #define TV_SC_CTL_3		_MMIO(0x68068)
   5426   1.3  riastrad /* Sets the rollover for the third subcarrier phase generation DDA */
   5427   1.1  riastrad # define TV_SCDDA3_SIZE_MASK		0x7fff0000
   5428   1.1  riastrad # define TV_SCDDA3_SIZE_SHIFT		16
   5429   1.3  riastrad /* Sets the increent of the third subcarrier phase generation DDA */
   5430   1.1  riastrad # define TV_SCDDA3_INC_MASK		0x00007fff
   5431   1.1  riastrad # define TV_SCDDA3_INC_SHIFT		0
   5432   1.1  riastrad 
   5433  1.15  riastrad #define TV_WIN_POS		_MMIO(0x68070)
   5434   1.3  riastrad /* X coordinate of the display from the start of horizontal active */
   5435   1.1  riastrad # define TV_XPOS_MASK			0x1fff0000
   5436   1.1  riastrad # define TV_XPOS_SHIFT			16
   5437   1.3  riastrad /* Y coordinate of the display from the start of vertical active (NBR) */
   5438   1.1  riastrad # define TV_YPOS_MASK			0x00000fff
   5439   1.1  riastrad # define TV_YPOS_SHIFT			0
   5440   1.1  riastrad 
   5441  1.15  riastrad #define TV_WIN_SIZE		_MMIO(0x68074)
   5442   1.3  riastrad /* Horizontal size of the display window, measured in pixels*/
   5443   1.1  riastrad # define TV_XSIZE_MASK			0x1fff0000
   5444   1.1  riastrad # define TV_XSIZE_SHIFT			16
   5445   1.3  riastrad /*
   5446   1.1  riastrad  * Vertical size of the display window, measured in pixels.
   5447   1.1  riastrad  *
   5448   1.1  riastrad  * Must be even for interlaced modes.
   5449   1.1  riastrad  */
   5450   1.1  riastrad # define TV_YSIZE_MASK			0x00000fff
   5451   1.1  riastrad # define TV_YSIZE_SHIFT			0
   5452   1.1  riastrad 
   5453  1.15  riastrad #define TV_FILTER_CTL_1		_MMIO(0x68080)
   5454   1.3  riastrad /*
   5455   1.1  riastrad  * Enables automatic scaling calculation.
   5456   1.1  riastrad  *
   5457   1.1  riastrad  * If set, the rest of the registers are ignored, and the calculated values can
   5458   1.1  riastrad  * be read back from the register.
   5459   1.1  riastrad  */
   5460  1.19  riastrad # define TV_AUTO_SCALE			(1 << 31)
   5461   1.3  riastrad /*
   5462   1.1  riastrad  * Disables the vertical filter.
   5463   1.1  riastrad  *
   5464   1.1  riastrad  * This is required on modes more than 1024 pixels wide */
   5465   1.1  riastrad # define TV_V_FILTER_BYPASS		(1 << 29)
   5466   1.3  riastrad /* Enables adaptive vertical filtering */
   5467   1.1  riastrad # define TV_VADAPT			(1 << 28)
   5468   1.1  riastrad # define TV_VADAPT_MODE_MASK		(3 << 26)
   5469   1.3  riastrad /* Selects the least adaptive vertical filtering mode */
   5470   1.1  riastrad # define TV_VADAPT_MODE_LEAST		(0 << 26)
   5471   1.3  riastrad /* Selects the moderately adaptive vertical filtering mode */
   5472   1.1  riastrad # define TV_VADAPT_MODE_MODERATE	(1 << 26)
   5473   1.3  riastrad /* Selects the most adaptive vertical filtering mode */
   5474   1.1  riastrad # define TV_VADAPT_MODE_MOST		(3 << 26)
   5475   1.3  riastrad /*
   5476   1.1  riastrad  * Sets the horizontal scaling factor.
   5477   1.1  riastrad  *
   5478   1.1  riastrad  * This should be the fractional part of the horizontal scaling factor divided
   5479   1.1  riastrad  * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
   5480   1.1  riastrad  *
   5481   1.1  riastrad  * (src width - 1) / ((oversample * dest width) - 1)
   5482   1.1  riastrad  */
   5483   1.1  riastrad # define TV_HSCALE_FRAC_MASK		0x00003fff
   5484   1.1  riastrad # define TV_HSCALE_FRAC_SHIFT		0
   5485   1.1  riastrad 
   5486  1.15  riastrad #define TV_FILTER_CTL_2		_MMIO(0x68084)
   5487   1.3  riastrad /*
   5488   1.1  riastrad  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
   5489   1.1  riastrad  *
   5490   1.1  riastrad  * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
   5491   1.1  riastrad  */
   5492   1.1  riastrad # define TV_VSCALE_INT_MASK		0x00038000
   5493   1.1  riastrad # define TV_VSCALE_INT_SHIFT		15
   5494   1.3  riastrad /*
   5495   1.1  riastrad  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
   5496   1.1  riastrad  *
   5497   1.1  riastrad  * \sa TV_VSCALE_INT_MASK
   5498   1.1  riastrad  */
   5499   1.1  riastrad # define TV_VSCALE_FRAC_MASK		0x00007fff
   5500   1.1  riastrad # define TV_VSCALE_FRAC_SHIFT		0
   5501   1.1  riastrad 
   5502  1.15  riastrad #define TV_FILTER_CTL_3		_MMIO(0x68088)
   5503   1.3  riastrad /*
   5504   1.1  riastrad  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
   5505   1.1  riastrad  *
   5506   1.1  riastrad  * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
   5507   1.1  riastrad  *
   5508   1.1  riastrad  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
   5509   1.1  riastrad  */
   5510   1.1  riastrad # define TV_VSCALE_IP_INT_MASK		0x00038000
   5511   1.1  riastrad # define TV_VSCALE_IP_INT_SHIFT		15
   5512   1.3  riastrad /*
   5513   1.1  riastrad  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
   5514   1.1  riastrad  *
   5515   1.1  riastrad  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
   5516   1.1  riastrad  *
   5517   1.1  riastrad  * \sa TV_VSCALE_IP_INT_MASK
   5518   1.1  riastrad  */
   5519   1.1  riastrad # define TV_VSCALE_IP_FRAC_MASK		0x00007fff
   5520   1.1  riastrad # define TV_VSCALE_IP_FRAC_SHIFT		0
   5521   1.1  riastrad 
   5522  1.15  riastrad #define TV_CC_CONTROL		_MMIO(0x68090)
   5523   1.1  riastrad # define TV_CC_ENABLE			(1 << 31)
   5524   1.3  riastrad /*
   5525   1.1  riastrad  * Specifies which field to send the CC data in.
   5526   1.1  riastrad  *
   5527   1.1  riastrad  * CC data is usually sent in field 0.
   5528   1.1  riastrad  */
   5529   1.1  riastrad # define TV_CC_FID_MASK			(1 << 27)
   5530   1.1  riastrad # define TV_CC_FID_SHIFT		27
   5531   1.3  riastrad /* Sets the horizontal position of the CC data.  Usually 135. */
   5532   1.1  riastrad # define TV_CC_HOFF_MASK		0x03ff0000
   5533   1.1  riastrad # define TV_CC_HOFF_SHIFT		16
   5534   1.3  riastrad /* Sets the vertical position of the CC data.  Usually 21 */
   5535   1.1  riastrad # define TV_CC_LINE_MASK		0x0000003f
   5536   1.1  riastrad # define TV_CC_LINE_SHIFT		0
   5537   1.1  riastrad 
   5538  1.15  riastrad #define TV_CC_DATA		_MMIO(0x68094)
   5539   1.1  riastrad # define TV_CC_RDY			(1 << 31)
   5540   1.3  riastrad /* Second word of CC data to be transmitted. */
   5541   1.1  riastrad # define TV_CC_DATA_2_MASK		0x007f0000
   5542   1.1  riastrad # define TV_CC_DATA_2_SHIFT		16
   5543   1.3  riastrad /* First word of CC data to be transmitted. */
   5544   1.1  riastrad # define TV_CC_DATA_1_MASK		0x0000007f
   5545   1.1  riastrad # define TV_CC_DATA_1_SHIFT		0
   5546   1.1  riastrad 
   5547  1.15  riastrad #define TV_H_LUMA(i)		_MMIO(0x68100 + (i) * 4) /* 60 registers */
   5548  1.15  riastrad #define TV_H_CHROMA(i)		_MMIO(0x68200 + (i) * 4) /* 60 registers */
   5549  1.15  riastrad #define TV_V_LUMA(i)		_MMIO(0x68300 + (i) * 4) /* 43 registers */
   5550  1.15  riastrad #define TV_V_CHROMA(i)		_MMIO(0x68400 + (i) * 4) /* 43 registers */
   5551   1.1  riastrad 
   5552   1.1  riastrad /* Display Port */
   5553  1.15  riastrad #define DP_A			_MMIO(0x64000) /* eDP */
   5554  1.15  riastrad #define DP_B			_MMIO(0x64100)
   5555  1.15  riastrad #define DP_C			_MMIO(0x64200)
   5556  1.15  riastrad #define DP_D			_MMIO(0x64300)
   5557  1.15  riastrad 
   5558  1.15  riastrad #define VLV_DP_B		_MMIO(VLV_DISPLAY_BASE + 0x64100)
   5559  1.15  riastrad #define VLV_DP_C		_MMIO(VLV_DISPLAY_BASE + 0x64200)
   5560  1.15  riastrad #define CHV_DP_D		_MMIO(VLV_DISPLAY_BASE + 0x64300)
   5561  1.15  riastrad 
   5562  1.19  riastrad #define   DP_PORT_EN			(1 << 31)
   5563  1.15  riastrad #define   DP_PIPE_SEL_SHIFT		30
   5564  1.15  riastrad #define   DP_PIPE_SEL_MASK		(1 << 30)
   5565  1.15  riastrad #define   DP_PIPE_SEL(pipe)		((pipe) << 30)
   5566  1.15  riastrad #define   DP_PIPE_SEL_SHIFT_IVB		29
   5567  1.15  riastrad #define   DP_PIPE_SEL_MASK_IVB		(3 << 29)
   5568  1.15  riastrad #define   DP_PIPE_SEL_IVB(pipe)		((pipe) << 29)
   5569  1.15  riastrad #define   DP_PIPE_SEL_SHIFT_CHV		16
   5570  1.15  riastrad #define   DP_PIPE_SEL_MASK_CHV		(3 << 16)
   5571  1.15  riastrad #define   DP_PIPE_SEL_CHV(pipe)		((pipe) << 16)
   5572   1.1  riastrad 
   5573   1.1  riastrad /* Link training mode - select a suitable mode for each stage */
   5574   1.1  riastrad #define   DP_LINK_TRAIN_PAT_1		(0 << 28)
   5575   1.1  riastrad #define   DP_LINK_TRAIN_PAT_2		(1 << 28)
   5576   1.1  riastrad #define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
   5577   1.1  riastrad #define   DP_LINK_TRAIN_OFF		(3 << 28)
   5578   1.1  riastrad #define   DP_LINK_TRAIN_MASK		(3 << 28)
   5579   1.1  riastrad #define   DP_LINK_TRAIN_SHIFT		28
   5580   1.1  riastrad 
   5581   1.1  riastrad /* CPT Link training mode */
   5582   1.1  riastrad #define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
   5583   1.1  riastrad #define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
   5584   1.1  riastrad #define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
   5585   1.1  riastrad #define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
   5586   1.1  riastrad #define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
   5587   1.1  riastrad #define   DP_LINK_TRAIN_SHIFT_CPT	8
   5588   1.1  riastrad 
   5589   1.1  riastrad /* Signal voltages. These are mostly controlled by the other end */
   5590   1.1  riastrad #define   DP_VOLTAGE_0_4		(0 << 25)
   5591   1.1  riastrad #define   DP_VOLTAGE_0_6		(1 << 25)
   5592   1.1  riastrad #define   DP_VOLTAGE_0_8		(2 << 25)
   5593   1.1  riastrad #define   DP_VOLTAGE_1_2		(3 << 25)
   5594   1.1  riastrad #define   DP_VOLTAGE_MASK		(7 << 25)
   5595   1.1  riastrad #define   DP_VOLTAGE_SHIFT		25
   5596   1.1  riastrad 
   5597   1.1  riastrad /* Signal pre-emphasis levels, like voltages, the other end tells us what
   5598   1.1  riastrad  * they want
   5599   1.1  riastrad  */
   5600   1.1  riastrad #define   DP_PRE_EMPHASIS_0		(0 << 22)
   5601   1.1  riastrad #define   DP_PRE_EMPHASIS_3_5		(1 << 22)
   5602   1.1  riastrad #define   DP_PRE_EMPHASIS_6		(2 << 22)
   5603   1.1  riastrad #define   DP_PRE_EMPHASIS_9_5		(3 << 22)
   5604   1.1  riastrad #define   DP_PRE_EMPHASIS_MASK		(7 << 22)
   5605   1.1  riastrad #define   DP_PRE_EMPHASIS_SHIFT		22
   5606   1.1  riastrad 
   5607   1.1  riastrad /* How many wires to use. I guess 3 was too hard */
   5608   1.2     kamil #define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
   5609   1.1  riastrad #define   DP_PORT_WIDTH_MASK		(7 << 19)
   5610   1.3  riastrad #define   DP_PORT_WIDTH_SHIFT		19
   5611   1.1  riastrad 
   5612   1.1  riastrad /* Mystic DPCD version 1.1 special mode */
   5613   1.1  riastrad #define   DP_ENHANCED_FRAMING		(1 << 18)
   5614   1.1  riastrad 
   5615   1.1  riastrad /* eDP */
   5616   1.1  riastrad #define   DP_PLL_FREQ_270MHZ		(0 << 16)
   5617  1.15  riastrad #define   DP_PLL_FREQ_162MHZ		(1 << 16)
   5618   1.1  riastrad #define   DP_PLL_FREQ_MASK		(3 << 16)
   5619   1.1  riastrad 
   5620   1.3  riastrad /* locked once port is enabled */
   5621   1.1  riastrad #define   DP_PORT_REVERSAL		(1 << 15)
   5622   1.1  riastrad 
   5623   1.1  riastrad /* eDP */
   5624   1.1  riastrad #define   DP_PLL_ENABLE			(1 << 14)
   5625   1.1  riastrad 
   5626   1.3  riastrad /* sends the clock on lane 15 of the PEG for debug */
   5627   1.1  riastrad #define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
   5628   1.1  riastrad 
   5629   1.1  riastrad #define   DP_SCRAMBLING_DISABLE		(1 << 12)
   5630   1.1  riastrad #define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
   5631   1.1  riastrad 
   5632   1.3  riastrad /* limit RGB values to avoid confusing TVs */
   5633   1.1  riastrad #define   DP_COLOR_RANGE_16_235		(1 << 8)
   5634   1.1  riastrad 
   5635   1.3  riastrad /* Turn on the audio link */
   5636   1.1  riastrad #define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
   5637   1.1  riastrad 
   5638   1.3  riastrad /* vs and hs sync polarity */
   5639   1.1  riastrad #define   DP_SYNC_VS_HIGH		(1 << 4)
   5640   1.1  riastrad #define   DP_SYNC_HS_HIGH		(1 << 3)
   5641   1.1  riastrad 
   5642   1.3  riastrad /* A fantasy */
   5643   1.1  riastrad #define   DP_DETECTED			(1 << 2)
   5644   1.1  riastrad 
   5645   1.3  riastrad /* The aux channel provides a way to talk to the
   5646   1.1  riastrad  * signal sink for DDC etc. Max packet size supported
   5647   1.1  riastrad  * is 20 bytes in each direction, hence the 5 fixed
   5648   1.1  riastrad  * data registers
   5649   1.1  riastrad  */
   5650  1.15  riastrad #define _DPA_AUX_CH_CTL		(DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
   5651  1.15  riastrad #define _DPA_AUX_CH_DATA1	(DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
   5652  1.15  riastrad 
   5653  1.15  riastrad #define _DPB_AUX_CH_CTL		(DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
   5654  1.15  riastrad #define _DPB_AUX_CH_DATA1	(DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
   5655  1.15  riastrad 
   5656  1.15  riastrad #define DP_AUX_CH_CTL(aux_ch)	_MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
   5657  1.15  riastrad #define DP_AUX_CH_DATA(aux_ch, i)	_MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
   5658   1.1  riastrad 
   5659  1.19  riastrad #define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
   5660   1.1  riastrad #define   DP_AUX_CH_CTL_DONE		    (1 << 30)
   5661   1.1  riastrad #define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
   5662   1.1  riastrad #define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
   5663   1.1  riastrad #define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
   5664   1.1  riastrad #define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
   5665   1.1  riastrad #define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
   5666  1.15  riastrad #define   DP_AUX_CH_CTL_TIME_OUT_MAX	    (3 << 26) /* Varies per platform */
   5667   1.1  riastrad #define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
   5668   1.1  riastrad #define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
   5669   1.1  riastrad #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
   5670   1.1  riastrad #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
   5671   1.1  riastrad #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
   5672   1.1  riastrad #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
   5673   1.1  riastrad #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
   5674   1.1  riastrad #define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
   5675   1.1  riastrad #define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
   5676   1.1  riastrad #define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
   5677   1.1  riastrad #define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
   5678   1.1  riastrad #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
   5679   1.1  riastrad #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
   5680   1.3  riastrad #define   DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL	(1 << 14)
   5681   1.3  riastrad #define   DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL	(1 << 13)
   5682   1.3  riastrad #define   DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL	(1 << 12)
   5683  1.15  riastrad #define   DP_AUX_CH_CTL_TBT_IO			(1 << 11)
   5684   1.3  riastrad #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
   5685   1.3  riastrad #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
   5686   1.3  riastrad #define   DP_AUX_CH_CTL_SYNC_PULSE_SKL(c)   ((c) - 1)
   5687   1.1  riastrad 
   5688   1.1  riastrad /*
   5689   1.1  riastrad  * Computing GMCH M and N values for the Display Port link
   5690   1.1  riastrad  *
   5691   1.1  riastrad  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
   5692   1.1  riastrad  *
   5693   1.1  riastrad  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
   5694   1.1  riastrad  *
   5695   1.1  riastrad  * The GMCH value is used internally
   5696   1.1  riastrad  *
   5697   1.1  riastrad  * bytes_per_pixel is the number of bytes coming out of the plane,
   5698   1.1  riastrad  * which is after the LUTs, so we want the bytes for our color format.
   5699   1.1  riastrad  * For our current usage, this is always 3, one byte for R, G and B.
   5700   1.1  riastrad  */
   5701   1.2     kamil #define _PIPEA_DATA_M_G4X	0x70050
   5702   1.2     kamil #define _PIPEB_DATA_M_G4X	0x71050
   5703   1.1  riastrad 
   5704   1.1  riastrad /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
   5705  1.15  riastrad #define  TU_SIZE(x)             (((x) - 1) << 25) /* default size 64 */
   5706   1.2     kamil #define  TU_SIZE_SHIFT		25
   5707   1.2     kamil #define  TU_SIZE_MASK           (0x3f << 25)
   5708   1.1  riastrad 
   5709   1.2     kamil #define  DATA_LINK_M_N_MASK	(0xffffff)
   5710   1.2     kamil #define  DATA_LINK_N_MAX	(0x800000)
   5711   1.1  riastrad 
   5712   1.2     kamil #define _PIPEA_DATA_N_G4X	0x70054
   5713   1.2     kamil #define _PIPEB_DATA_N_G4X	0x71054
   5714   1.1  riastrad #define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
   5715   1.1  riastrad 
   5716   1.1  riastrad /*
   5717   1.1  riastrad  * Computing Link M and N values for the Display Port link
   5718   1.1  riastrad  *
   5719   1.1  riastrad  * Link M / N = pixel_clock / ls_clk
   5720   1.1  riastrad  *
   5721   1.1  riastrad  * (the DP spec calls pixel_clock the 'strm_clk')
   5722   1.1  riastrad  *
   5723   1.1  riastrad  * The Link value is transmitted in the Main Stream
   5724   1.1  riastrad  * Attributes and VB-ID.
   5725   1.1  riastrad  */
   5726   1.1  riastrad 
   5727   1.2     kamil #define _PIPEA_LINK_M_G4X	0x70060
   5728   1.2     kamil #define _PIPEB_LINK_M_G4X	0x71060
   5729   1.1  riastrad #define   PIPEA_DP_LINK_M_MASK			(0xffffff)
   5730   1.1  riastrad 
   5731   1.2     kamil #define _PIPEA_LINK_N_G4X	0x70064
   5732   1.2     kamil #define _PIPEB_LINK_N_G4X	0x71064
   5733   1.1  riastrad #define   PIPEA_DP_LINK_N_MASK			(0xffffff)
   5734   1.1  riastrad 
   5735  1.15  riastrad #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
   5736  1.15  riastrad #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
   5737  1.15  riastrad #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
   5738  1.15  riastrad #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
   5739   1.1  riastrad 
   5740   1.1  riastrad /* Display & cursor control */
   5741   1.1  riastrad 
   5742   1.1  riastrad /* Pipe A */
   5743   1.1  riastrad #define _PIPEADSL		0x70000
   5744   1.1  riastrad #define   DSL_LINEMASK_GEN2	0x00000fff
   5745   1.1  riastrad #define   DSL_LINEMASK_GEN3	0x00001fff
   5746   1.1  riastrad #define _PIPEACONF		0x70008
   5747  1.19  riastrad #define   PIPECONF_ENABLE	(1 << 31)
   5748   1.1  riastrad #define   PIPECONF_DISABLE	0
   5749  1.15  riastrad #define   PIPECONF_DOUBLE_WIDE	(1 << 30)
   5750  1.15  riastrad #define   I965_PIPECONF_ACTIVE	(1 << 30)
   5751  1.15  riastrad #define   PIPECONF_DSI_PLL_LOCKED	(1 << 29) /* vlv & pipe A only */
   5752  1.15  riastrad #define   PIPECONF_FRAME_START_DELAY_MASK	(3 << 27) /* pre-hsw */
   5753  1.15  riastrad #define   PIPECONF_FRAME_START_DELAY(x)		((x) << 27) /* pre-hsw: 0-3 */
   5754   1.1  riastrad #define   PIPECONF_SINGLE_WIDE	0
   5755   1.1  riastrad #define   PIPECONF_PIPE_UNLOCKED 0
   5756  1.15  riastrad #define   PIPECONF_PIPE_LOCKED	(1 << 25)
   5757  1.15  riastrad #define   PIPECONF_FORCE_BORDER	(1 << 25)
   5758  1.15  riastrad #define   PIPECONF_GAMMA_MODE_MASK_I9XX	(1 << 24) /* gmch */
   5759  1.15  riastrad #define   PIPECONF_GAMMA_MODE_MASK_ILK	(3 << 24) /* ilk-ivb */
   5760  1.15  riastrad #define   PIPECONF_GAMMA_MODE_8BIT	(0 << 24) /* gmch,ilk-ivb */
   5761  1.15  riastrad #define   PIPECONF_GAMMA_MODE_10BIT	(1 << 24) /* gmch,ilk-ivb */
   5762  1.15  riastrad #define   PIPECONF_GAMMA_MODE_12BIT	(2 << 24) /* ilk-ivb */
   5763  1.15  riastrad #define   PIPECONF_GAMMA_MODE_SPLIT	(3 << 24) /* ivb */
   5764  1.15  riastrad #define   PIPECONF_GAMMA_MODE(x)	((x) << 24) /* pass in GAMMA_MODE_MODE_* */
   5765  1.15  riastrad #define   PIPECONF_GAMMA_MODE_SHIFT	24
   5766   1.1  riastrad #define   PIPECONF_INTERLACE_MASK	(7 << 21)
   5767   1.1  riastrad #define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
   5768   1.1  riastrad /* Note that pre-gen3 does not support interlaced display directly. Panel
   5769   1.1  riastrad  * fitting must be disabled on pre-ilk for interlaced. */
   5770   1.1  riastrad #define   PIPECONF_PROGRESSIVE			(0 << 21)
   5771   1.1  riastrad #define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
   5772   1.1  riastrad #define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
   5773   1.1  riastrad #define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
   5774   1.1  riastrad #define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
   5775   1.1  riastrad /* Ironlake and later have a complete new set of values for interlaced. PFIT
   5776   1.1  riastrad  * means panel fitter required, PF means progressive fetch, DBL means power
   5777   1.1  riastrad  * saving pixel doubling. */
   5778   1.1  riastrad #define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
   5779   1.1  riastrad #define   PIPECONF_INTERLACED_ILK		(3 << 21)
   5780   1.1  riastrad #define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
   5781   1.1  riastrad #define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
   5782   1.2     kamil #define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
   5783   1.3  riastrad #define   PIPECONF_EDP_RR_MODE_SWITCH		(1 << 20)
   5784  1.15  riastrad #define   PIPECONF_CXSR_DOWNCLOCK	(1 << 16)
   5785   1.3  riastrad #define   PIPECONF_EDP_RR_MODE_SWITCH_VLV	(1 << 14)
   5786   1.2     kamil #define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
   5787  1.15  riastrad #define   PIPECONF_OUTPUT_COLORSPACE_MASK	(3 << 11) /* ilk-ivb */
   5788  1.15  riastrad #define   PIPECONF_OUTPUT_COLORSPACE_RGB	(0 << 11) /* ilk-ivb */
   5789  1.15  riastrad #define   PIPECONF_OUTPUT_COLORSPACE_YUV601	(1 << 11) /* ilk-ivb */
   5790  1.15  riastrad #define   PIPECONF_OUTPUT_COLORSPACE_YUV709	(2 << 11) /* ilk-ivb */
   5791  1.15  riastrad #define   PIPECONF_OUTPUT_COLORSPACE_YUV_HSW	(1 << 11) /* hsw only */
   5792   1.2     kamil #define   PIPECONF_BPC_MASK	(0x7 << 5)
   5793  1.15  riastrad #define   PIPECONF_8BPC		(0 << 5)
   5794  1.15  riastrad #define   PIPECONF_10BPC	(1 << 5)
   5795  1.15  riastrad #define   PIPECONF_6BPC		(2 << 5)
   5796  1.15  riastrad #define   PIPECONF_12BPC	(3 << 5)
   5797  1.15  riastrad #define   PIPECONF_DITHER_EN	(1 << 4)
   5798   1.1  riastrad #define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
   5799  1.15  riastrad #define   PIPECONF_DITHER_TYPE_SP (0 << 2)
   5800  1.15  riastrad #define   PIPECONF_DITHER_TYPE_ST1 (1 << 2)
   5801  1.15  riastrad #define   PIPECONF_DITHER_TYPE_ST2 (2 << 2)
   5802  1.15  riastrad #define   PIPECONF_DITHER_TYPE_TEMP (3 << 2)
   5803   1.1  riastrad #define _PIPEASTAT		0x70024
   5804  1.15  riastrad #define   PIPE_FIFO_UNDERRUN_STATUS		(1UL << 31)
   5805  1.15  riastrad #define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL << 30)
   5806  1.15  riastrad #define   PIPE_CRC_ERROR_ENABLE			(1UL << 29)
   5807  1.15  riastrad #define   PIPE_CRC_DONE_ENABLE			(1UL << 28)
   5808  1.15  riastrad #define   PERF_COUNTER2_INTERRUPT_EN		(1UL << 27)
   5809  1.15  riastrad #define   PIPE_GMBUS_EVENT_ENABLE		(1UL << 27)
   5810  1.15  riastrad #define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL << 26)
   5811  1.15  riastrad #define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL << 26)
   5812  1.15  riastrad #define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL << 25)
   5813  1.15  riastrad #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL << 24)
   5814  1.15  riastrad #define   PIPE_DPST_EVENT_ENABLE		(1UL << 23)
   5815  1.15  riastrad #define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL << 22)
   5816  1.15  riastrad #define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL << 22)
   5817  1.15  riastrad #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL << 21)
   5818  1.15  riastrad #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL << 20)
   5819  1.15  riastrad #define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL << 19)
   5820  1.15  riastrad #define   PERF_COUNTER_INTERRUPT_EN		(1UL << 19)
   5821  1.15  riastrad #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL << 18) /* pre-965 */
   5822  1.15  riastrad #define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL << 18) /* 965 or later */
   5823  1.15  riastrad #define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL << 17)
   5824  1.15  riastrad #define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL << 17)
   5825  1.15  riastrad #define   PIPEA_HBLANK_INT_EN_VLV		(1UL << 16)
   5826  1.15  riastrad #define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL << 16)
   5827  1.15  riastrad #define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL << 15)
   5828  1.15  riastrad #define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL << 14)
   5829  1.15  riastrad #define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL << 13)
   5830  1.15  riastrad #define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL << 12)
   5831  1.15  riastrad #define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL << 11)
   5832  1.15  riastrad #define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL << 11)
   5833  1.15  riastrad #define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL << 10)
   5834  1.15  riastrad #define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL << 10)
   5835  1.15  riastrad #define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL << 9)
   5836  1.15  riastrad #define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL << 8)
   5837  1.15  riastrad #define   PIPE_DPST_EVENT_STATUS		(1UL << 7)
   5838  1.15  riastrad #define   PIPE_A_PSR_STATUS_VLV			(1UL << 6)
   5839  1.15  riastrad #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL << 6)
   5840  1.15  riastrad #define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL << 5)
   5841  1.15  riastrad #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL << 4)
   5842  1.15  riastrad #define   PIPE_B_PSR_STATUS_VLV			(1UL << 3)
   5843  1.15  riastrad #define   PERF_COUNTER_INTERRUPT_STATUS		(1UL << 3)
   5844  1.15  riastrad #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL << 2) /* pre-965 */
   5845  1.15  riastrad #define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL << 2) /* 965 or later */
   5846  1.15  riastrad #define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL << 1)
   5847  1.15  riastrad #define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL << 1)
   5848  1.15  riastrad #define   PIPE_HBLANK_INT_STATUS		(1UL << 0)
   5849  1.15  riastrad #define   PIPE_OVERLAY_UPDATED_STATUS		(1UL << 0)
   5850   1.1  riastrad 
   5851   1.2     kamil #define PIPESTAT_INT_ENABLE_MASK		0x7fff0000
   5852   1.2     kamil #define PIPESTAT_INT_STATUS_MASK		0x0000ffff
   5853   1.2     kamil 
   5854   1.3  riastrad #define PIPE_A_OFFSET		0x70000
   5855   1.3  riastrad #define PIPE_B_OFFSET		0x71000
   5856   1.3  riastrad #define PIPE_C_OFFSET		0x72000
   5857  1.15  riastrad #define PIPE_D_OFFSET		0x73000
   5858   1.3  riastrad #define CHV_PIPE_C_OFFSET	0x74000
   5859   1.2     kamil /*
   5860   1.2     kamil  * There's actually no pipe EDP. Some pipe registers have
   5861   1.2     kamil  * simply shifted from the pipe to the transcoder, while
   5862   1.2     kamil  * keeping their original offset. Thus we need PIPE_EDP_OFFSET
   5863   1.2     kamil  * to access such registers in transcoder EDP.
   5864   1.2     kamil  */
   5865   1.2     kamil #define PIPE_EDP_OFFSET	0x7f000
   5866   1.2     kamil 
   5867  1.15  riastrad /* ICL DSI 0 and 1 */
   5868  1.15  riastrad #define PIPE_DSI0_OFFSET	0x7b000
   5869  1.15  riastrad #define PIPE_DSI1_OFFSET	0x7b800
   5870  1.15  riastrad 
   5871  1.15  riastrad #define PIPECONF(pipe)		_MMIO_PIPE2(pipe, _PIPEACONF)
   5872  1.15  riastrad #define PIPEDSL(pipe)		_MMIO_PIPE2(pipe, _PIPEADSL)
   5873  1.15  riastrad #define PIPEFRAME(pipe)		_MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
   5874  1.15  riastrad #define PIPEFRAMEPIXEL(pipe)	_MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
   5875  1.15  riastrad #define PIPESTAT(pipe)		_MMIO_PIPE2(pipe, _PIPEASTAT)
   5876  1.15  riastrad 
   5877  1.15  riastrad #define  _PIPEAGCMAX           0x70010
   5878  1.15  riastrad #define  _PIPEBGCMAX           0x71010
   5879  1.15  riastrad #define PIPEGCMAX_RGB_MASK     REG_GENMASK(15, 0)
   5880  1.15  riastrad #define PIPEGCMAX(pipe, i)     _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
   5881   1.2     kamil 
   5882   1.2     kamil #define _PIPE_MISC_A			0x70030
   5883   1.2     kamil #define _PIPE_MISC_B			0x71030
   5884  1.15  riastrad #define   PIPEMISC_YUV420_ENABLE	(1 << 27) /* glk+ */
   5885  1.15  riastrad #define   PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
   5886  1.15  riastrad #define   PIPEMISC_HDR_MODE_PRECISION	(1 << 23) /* icl+ */
   5887  1.15  riastrad #define   PIPEMISC_OUTPUT_COLORSPACE_YUV  (1 << 11)
   5888  1.15  riastrad #define   PIPEMISC_DITHER_BPC_MASK	(7 << 5)
   5889  1.15  riastrad #define   PIPEMISC_DITHER_8_BPC		(0 << 5)
   5890  1.15  riastrad #define   PIPEMISC_DITHER_10_BPC	(1 << 5)
   5891  1.15  riastrad #define   PIPEMISC_DITHER_6_BPC		(2 << 5)
   5892  1.15  riastrad #define   PIPEMISC_DITHER_12_BPC	(3 << 5)
   5893  1.15  riastrad #define   PIPEMISC_DITHER_ENABLE	(1 << 4)
   5894  1.15  riastrad #define   PIPEMISC_DITHER_TYPE_MASK	(3 << 2)
   5895  1.15  riastrad #define   PIPEMISC_DITHER_TYPE_SP	(0 << 2)
   5896  1.15  riastrad #define PIPEMISC(pipe)			_MMIO_PIPE2(pipe, _PIPE_MISC_A)
   5897  1.15  riastrad 
   5898  1.15  riastrad /* Skylake+ pipe bottom (background) color */
   5899  1.15  riastrad #define _SKL_BOTTOM_COLOR_A		0x70034
   5900  1.15  riastrad #define   SKL_BOTTOM_COLOR_GAMMA_ENABLE	(1 << 31)
   5901  1.15  riastrad #define   SKL_BOTTOM_COLOR_CSC_ENABLE	(1 << 30)
   5902  1.15  riastrad #define SKL_BOTTOM_COLOR(pipe)		_MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
   5903  1.15  riastrad 
   5904  1.15  riastrad #define VLV_DPFLIPSTAT				_MMIO(VLV_DISPLAY_BASE + 0x70028)
   5905  1.15  riastrad #define   PIPEB_LINE_COMPARE_INT_EN		(1 << 29)
   5906  1.15  riastrad #define   PIPEB_HLINE_INT_EN			(1 << 28)
   5907  1.15  riastrad #define   PIPEB_VBLANK_INT_EN			(1 << 27)
   5908  1.15  riastrad #define   SPRITED_FLIP_DONE_INT_EN		(1 << 26)
   5909  1.15  riastrad #define   SPRITEC_FLIP_DONE_INT_EN		(1 << 25)
   5910  1.15  riastrad #define   PLANEB_FLIP_DONE_INT_EN		(1 << 24)
   5911  1.15  riastrad #define   PIPE_PSR_INT_EN			(1 << 22)
   5912  1.15  riastrad #define   PIPEA_LINE_COMPARE_INT_EN		(1 << 21)
   5913  1.15  riastrad #define   PIPEA_HLINE_INT_EN			(1 << 20)
   5914  1.15  riastrad #define   PIPEA_VBLANK_INT_EN			(1 << 19)
   5915  1.15  riastrad #define   SPRITEB_FLIP_DONE_INT_EN		(1 << 18)
   5916  1.15  riastrad #define   SPRITEA_FLIP_DONE_INT_EN		(1 << 17)
   5917  1.15  riastrad #define   PLANEA_FLIPDONE_INT_EN		(1 << 16)
   5918  1.15  riastrad #define   PIPEC_LINE_COMPARE_INT_EN		(1 << 13)
   5919  1.15  riastrad #define   PIPEC_HLINE_INT_EN			(1 << 12)
   5920  1.15  riastrad #define   PIPEC_VBLANK_INT_EN			(1 << 11)
   5921  1.15  riastrad #define   SPRITEF_FLIPDONE_INT_EN		(1 << 10)
   5922  1.15  riastrad #define   SPRITEE_FLIPDONE_INT_EN		(1 << 9)
   5923  1.15  riastrad #define   PLANEC_FLIPDONE_INT_EN		(1 << 8)
   5924  1.15  riastrad 
   5925  1.15  riastrad #define DPINVGTT				_MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
   5926  1.15  riastrad #define   SPRITEF_INVALID_GTT_INT_EN		(1 << 27)
   5927  1.15  riastrad #define   SPRITEE_INVALID_GTT_INT_EN		(1 << 26)
   5928  1.15  riastrad #define   PLANEC_INVALID_GTT_INT_EN		(1 << 25)
   5929  1.15  riastrad #define   CURSORC_INVALID_GTT_INT_EN		(1 << 24)
   5930  1.15  riastrad #define   CURSORB_INVALID_GTT_INT_EN		(1 << 23)
   5931  1.15  riastrad #define   CURSORA_INVALID_GTT_INT_EN		(1 << 22)
   5932  1.15  riastrad #define   SPRITED_INVALID_GTT_INT_EN		(1 << 21)
   5933  1.15  riastrad #define   SPRITEC_INVALID_GTT_INT_EN		(1 << 20)
   5934  1.15  riastrad #define   PLANEB_INVALID_GTT_INT_EN		(1 << 19)
   5935  1.15  riastrad #define   SPRITEB_INVALID_GTT_INT_EN		(1 << 18)
   5936  1.15  riastrad #define   SPRITEA_INVALID_GTT_INT_EN		(1 << 17)
   5937  1.15  riastrad #define   PLANEA_INVALID_GTT_INT_EN		(1 << 16)
   5938   1.1  riastrad #define   DPINVGTT_EN_MASK			0xff0000
   5939   1.3  riastrad #define   DPINVGTT_EN_MASK_CHV			0xfff0000
   5940  1.15  riastrad #define   SPRITEF_INVALID_GTT_STATUS		(1 << 11)
   5941  1.15  riastrad #define   SPRITEE_INVALID_GTT_STATUS		(1 << 10)
   5942  1.15  riastrad #define   PLANEC_INVALID_GTT_STATUS		(1 << 9)
   5943  1.15  riastrad #define   CURSORC_INVALID_GTT_STATUS		(1 << 8)
   5944  1.15  riastrad #define   CURSORB_INVALID_GTT_STATUS		(1 << 7)
   5945  1.15  riastrad #define   CURSORA_INVALID_GTT_STATUS		(1 << 6)
   5946  1.15  riastrad #define   SPRITED_INVALID_GTT_STATUS		(1 << 5)
   5947  1.15  riastrad #define   SPRITEC_INVALID_GTT_STATUS		(1 << 4)
   5948  1.15  riastrad #define   PLANEB_INVALID_GTT_STATUS		(1 << 3)
   5949  1.15  riastrad #define   SPRITEB_INVALID_GTT_STATUS		(1 << 2)
   5950  1.15  riastrad #define   SPRITEA_INVALID_GTT_STATUS		(1 << 1)
   5951  1.15  riastrad #define   PLANEA_INVALID_GTT_STATUS		(1 << 0)
   5952   1.1  riastrad #define   DPINVGTT_STATUS_MASK			0xff
   5953   1.3  riastrad #define   DPINVGTT_STATUS_MASK_CHV		0xfff
   5954   1.1  riastrad 
   5955  1.15  riastrad #define DSPARB			_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
   5956   1.1  riastrad #define   DSPARB_CSTART_MASK	(0x7f << 7)
   5957   1.1  riastrad #define   DSPARB_CSTART_SHIFT	7
   5958   1.1  riastrad #define   DSPARB_BSTART_MASK	(0x7f)
   5959   1.1  riastrad #define   DSPARB_BSTART_SHIFT	0
   5960   1.1  riastrad #define   DSPARB_BEND_SHIFT	9 /* on 855 */
   5961   1.1  riastrad #define   DSPARB_AEND_SHIFT	0
   5962   1.3  riastrad #define   DSPARB_SPRITEA_SHIFT_VLV	0
   5963   1.3  riastrad #define   DSPARB_SPRITEA_MASK_VLV	(0xff << 0)
   5964   1.3  riastrad #define   DSPARB_SPRITEB_SHIFT_VLV	8
   5965   1.3  riastrad #define   DSPARB_SPRITEB_MASK_VLV	(0xff << 8)
   5966   1.3  riastrad #define   DSPARB_SPRITEC_SHIFT_VLV	16
   5967   1.3  riastrad #define   DSPARB_SPRITEC_MASK_VLV	(0xff << 16)
   5968   1.3  riastrad #define   DSPARB_SPRITED_SHIFT_VLV	24
   5969   1.3  riastrad #define   DSPARB_SPRITED_MASK_VLV	(0xff << 24)
   5970  1.15  riastrad #define DSPARB2				_MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
   5971   1.3  riastrad #define   DSPARB_SPRITEA_HI_SHIFT_VLV	0
   5972   1.3  riastrad #define   DSPARB_SPRITEA_HI_MASK_VLV	(0x1 << 0)
   5973   1.3  riastrad #define   DSPARB_SPRITEB_HI_SHIFT_VLV	4
   5974   1.3  riastrad #define   DSPARB_SPRITEB_HI_MASK_VLV	(0x1 << 4)
   5975   1.3  riastrad #define   DSPARB_SPRITEC_HI_SHIFT_VLV	8
   5976   1.3  riastrad #define   DSPARB_SPRITEC_HI_MASK_VLV	(0x1 << 8)
   5977   1.3  riastrad #define   DSPARB_SPRITED_HI_SHIFT_VLV	12
   5978   1.3  riastrad #define   DSPARB_SPRITED_HI_MASK_VLV	(0x1 << 12)
   5979   1.3  riastrad #define   DSPARB_SPRITEE_HI_SHIFT_VLV	16
   5980   1.3  riastrad #define   DSPARB_SPRITEE_HI_MASK_VLV	(0x1 << 16)
   5981   1.3  riastrad #define   DSPARB_SPRITEF_HI_SHIFT_VLV	20
   5982   1.3  riastrad #define   DSPARB_SPRITEF_HI_MASK_VLV	(0x1 << 20)
   5983  1.15  riastrad #define DSPARB3				_MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
   5984   1.3  riastrad #define   DSPARB_SPRITEE_SHIFT_VLV	0
   5985   1.3  riastrad #define   DSPARB_SPRITEE_MASK_VLV	(0xff << 0)
   5986   1.3  riastrad #define   DSPARB_SPRITEF_SHIFT_VLV	8
   5987   1.3  riastrad #define   DSPARB_SPRITEF_MASK_VLV	(0xff << 8)
   5988   1.1  riastrad 
   5989   1.3  riastrad /* pnv/gen4/g4x/vlv/chv */
   5990  1.15  riastrad #define DSPFW1		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
   5991   1.3  riastrad #define   DSPFW_SR_SHIFT		23
   5992  1.19  riastrad #define   DSPFW_SR_MASK			(0x1ff << 23)
   5993   1.3  riastrad #define   DSPFW_CURSORB_SHIFT		16
   5994  1.15  riastrad #define   DSPFW_CURSORB_MASK		(0x3f << 16)
   5995   1.3  riastrad #define   DSPFW_PLANEB_SHIFT		8
   5996  1.15  riastrad #define   DSPFW_PLANEB_MASK		(0x7f << 8)
   5997  1.15  riastrad #define   DSPFW_PLANEB_MASK_VLV		(0xff << 8) /* vlv/chv */
   5998   1.3  riastrad #define   DSPFW_PLANEA_SHIFT		0
   5999  1.15  riastrad #define   DSPFW_PLANEA_MASK		(0x7f << 0)
   6000  1.15  riastrad #define   DSPFW_PLANEA_MASK_VLV		(0xff << 0) /* vlv/chv */
   6001  1.15  riastrad #define DSPFW2		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
   6002  1.15  riastrad #define   DSPFW_FBC_SR_EN		(1 << 31)	  /* g4x */
   6003   1.3  riastrad #define   DSPFW_FBC_SR_SHIFT		28
   6004  1.15  riastrad #define   DSPFW_FBC_SR_MASK		(0x7 << 28) /* g4x */
   6005   1.3  riastrad #define   DSPFW_FBC_HPLL_SR_SHIFT	24
   6006  1.15  riastrad #define   DSPFW_FBC_HPLL_SR_MASK	(0xf << 24) /* g4x */
   6007   1.3  riastrad #define   DSPFW_SPRITEB_SHIFT		(16)
   6008  1.15  riastrad #define   DSPFW_SPRITEB_MASK		(0x7f << 16) /* g4x */
   6009  1.15  riastrad #define   DSPFW_SPRITEB_MASK_VLV	(0xff << 16) /* vlv/chv */
   6010   1.3  riastrad #define   DSPFW_CURSORA_SHIFT		8
   6011  1.15  riastrad #define   DSPFW_CURSORA_MASK		(0x3f << 8)
   6012   1.3  riastrad #define   DSPFW_PLANEC_OLD_SHIFT	0
   6013  1.15  riastrad #define   DSPFW_PLANEC_OLD_MASK		(0x7f << 0) /* pre-gen4 sprite C */
   6014   1.3  riastrad #define   DSPFW_SPRITEA_SHIFT		0
   6015  1.15  riastrad #define   DSPFW_SPRITEA_MASK		(0x7f << 0) /* g4x */
   6016  1.15  riastrad #define   DSPFW_SPRITEA_MASK_VLV	(0xff << 0) /* vlv/chv */
   6017  1.15  riastrad #define DSPFW3		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
   6018  1.19  riastrad #define   DSPFW_HPLL_SR_EN		(1 << 31)
   6019  1.15  riastrad #define   PINEVIEW_SELF_REFRESH_EN	(1 << 30)
   6020   1.3  riastrad #define   DSPFW_CURSOR_SR_SHIFT		24
   6021  1.15  riastrad #define   DSPFW_CURSOR_SR_MASK		(0x3f << 24)
   6022   1.1  riastrad #define   DSPFW_HPLL_CURSOR_SHIFT	16
   6023  1.15  riastrad #define   DSPFW_HPLL_CURSOR_MASK	(0x3f << 16)
   6024   1.3  riastrad #define   DSPFW_HPLL_SR_SHIFT		0
   6025  1.15  riastrad #define   DSPFW_HPLL_SR_MASK		(0x1ff << 0)
   6026   1.3  riastrad 
   6027   1.3  riastrad /* vlv/chv */
   6028  1.15  riastrad #define DSPFW4		_MMIO(VLV_DISPLAY_BASE + 0x70070)
   6029   1.3  riastrad #define   DSPFW_SPRITEB_WM1_SHIFT	16
   6030  1.15  riastrad #define   DSPFW_SPRITEB_WM1_MASK	(0xff << 16)
   6031   1.3  riastrad #define   DSPFW_CURSORA_WM1_SHIFT	8
   6032  1.15  riastrad #define   DSPFW_CURSORA_WM1_MASK	(0x3f << 8)
   6033   1.3  riastrad #define   DSPFW_SPRITEA_WM1_SHIFT	0
   6034  1.15  riastrad #define   DSPFW_SPRITEA_WM1_MASK	(0xff << 0)
   6035  1.15  riastrad #define DSPFW5		_MMIO(VLV_DISPLAY_BASE + 0x70074)
   6036   1.3  riastrad #define   DSPFW_PLANEB_WM1_SHIFT	24
   6037  1.15  riastrad #define   DSPFW_PLANEB_WM1_MASK		(0xff << 24)
   6038   1.3  riastrad #define   DSPFW_PLANEA_WM1_SHIFT	16
   6039  1.15  riastrad #define   DSPFW_PLANEA_WM1_MASK		(0xff << 16)
   6040   1.3  riastrad #define   DSPFW_CURSORB_WM1_SHIFT	8
   6041  1.15  riastrad #define   DSPFW_CURSORB_WM1_MASK	(0x3f << 8)
   6042   1.3  riastrad #define   DSPFW_CURSOR_SR_WM1_SHIFT	0
   6043  1.15  riastrad #define   DSPFW_CURSOR_SR_WM1_MASK	(0x3f << 0)
   6044  1.15  riastrad #define DSPFW6		_MMIO(VLV_DISPLAY_BASE + 0x70078)
   6045   1.3  riastrad #define   DSPFW_SR_WM1_SHIFT		0
   6046  1.15  riastrad #define   DSPFW_SR_WM1_MASK		(0x1ff << 0)
   6047  1.15  riastrad #define DSPFW7		_MMIO(VLV_DISPLAY_BASE + 0x7007c)
   6048  1.15  riastrad #define DSPFW7_CHV	_MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
   6049   1.3  riastrad #define   DSPFW_SPRITED_WM1_SHIFT	24
   6050  1.15  riastrad #define   DSPFW_SPRITED_WM1_MASK	(0xff << 24)
   6051   1.3  riastrad #define   DSPFW_SPRITED_SHIFT		16
   6052  1.15  riastrad #define   DSPFW_SPRITED_MASK_VLV	(0xff << 16)
   6053   1.3  riastrad #define   DSPFW_SPRITEC_WM1_SHIFT	8
   6054  1.15  riastrad #define   DSPFW_SPRITEC_WM1_MASK	(0xff << 8)
   6055   1.3  riastrad #define   DSPFW_SPRITEC_SHIFT		0
   6056  1.15  riastrad #define   DSPFW_SPRITEC_MASK_VLV	(0xff << 0)
   6057  1.15  riastrad #define DSPFW8_CHV	_MMIO(VLV_DISPLAY_BASE + 0x700b8)
   6058   1.3  riastrad #define   DSPFW_SPRITEF_WM1_SHIFT	24
   6059  1.15  riastrad #define   DSPFW_SPRITEF_WM1_MASK	(0xff << 24)
   6060   1.3  riastrad #define   DSPFW_SPRITEF_SHIFT		16
   6061  1.15  riastrad #define   DSPFW_SPRITEF_MASK_VLV	(0xff << 16)
   6062   1.3  riastrad #define   DSPFW_SPRITEE_WM1_SHIFT	8
   6063  1.15  riastrad #define   DSPFW_SPRITEE_WM1_MASK	(0xff << 8)
   6064   1.3  riastrad #define   DSPFW_SPRITEE_SHIFT		0
   6065  1.15  riastrad #define   DSPFW_SPRITEE_MASK_VLV	(0xff << 0)
   6066  1.15  riastrad #define DSPFW9_CHV	_MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
   6067   1.3  riastrad #define   DSPFW_PLANEC_WM1_SHIFT	24
   6068  1.15  riastrad #define   DSPFW_PLANEC_WM1_MASK		(0xff << 24)
   6069   1.3  riastrad #define   DSPFW_PLANEC_SHIFT		16
   6070  1.15  riastrad #define   DSPFW_PLANEC_MASK_VLV		(0xff << 16)
   6071   1.3  riastrad #define   DSPFW_CURSORC_WM1_SHIFT	8
   6072  1.15  riastrad #define   DSPFW_CURSORC_WM1_MASK	(0x3f << 16)
   6073   1.3  riastrad #define   DSPFW_CURSORC_SHIFT		0
   6074  1.15  riastrad #define   DSPFW_CURSORC_MASK		(0x3f << 0)
   6075   1.3  riastrad 
   6076   1.3  riastrad /* vlv/chv high order bits */
   6077  1.15  riastrad #define DSPHOWM		_MMIO(VLV_DISPLAY_BASE + 0x70064)
   6078   1.3  riastrad #define   DSPFW_SR_HI_SHIFT		24
   6079  1.15  riastrad #define   DSPFW_SR_HI_MASK		(3 << 24) /* 2 bits for chv, 1 for vlv */
   6080   1.3  riastrad #define   DSPFW_SPRITEF_HI_SHIFT	23
   6081  1.15  riastrad #define   DSPFW_SPRITEF_HI_MASK		(1 << 23)
   6082   1.3  riastrad #define   DSPFW_SPRITEE_HI_SHIFT	22
   6083  1.15  riastrad #define   DSPFW_SPRITEE_HI_MASK		(1 << 22)
   6084   1.3  riastrad #define   DSPFW_PLANEC_HI_SHIFT		21
   6085  1.15  riastrad #define   DSPFW_PLANEC_HI_MASK		(1 << 21)
   6086   1.3  riastrad #define   DSPFW_SPRITED_HI_SHIFT	20
   6087  1.15  riastrad #define   DSPFW_SPRITED_HI_MASK		(1 << 20)
   6088   1.3  riastrad #define   DSPFW_SPRITEC_HI_SHIFT	16
   6089  1.15  riastrad #define   DSPFW_SPRITEC_HI_MASK		(1 << 16)
   6090   1.3  riastrad #define   DSPFW_PLANEB_HI_SHIFT		12
   6091  1.15  riastrad #define   DSPFW_PLANEB_HI_MASK		(1 << 12)
   6092   1.3  riastrad #define   DSPFW_SPRITEB_HI_SHIFT	8
   6093  1.15  riastrad #define   DSPFW_SPRITEB_HI_MASK		(1 << 8)
   6094   1.3  riastrad #define   DSPFW_SPRITEA_HI_SHIFT	4
   6095  1.15  riastrad #define   DSPFW_SPRITEA_HI_MASK		(1 << 4)
   6096   1.3  riastrad #define   DSPFW_PLANEA_HI_SHIFT		0
   6097  1.15  riastrad #define   DSPFW_PLANEA_HI_MASK		(1 << 0)
   6098  1.15  riastrad #define DSPHOWM1	_MMIO(VLV_DISPLAY_BASE + 0x70068)
   6099   1.3  riastrad #define   DSPFW_SR_WM1_HI_SHIFT		24
   6100  1.15  riastrad #define   DSPFW_SR_WM1_HI_MASK		(3 << 24) /* 2 bits for chv, 1 for vlv */
   6101   1.3  riastrad #define   DSPFW_SPRITEF_WM1_HI_SHIFT	23
   6102  1.15  riastrad #define   DSPFW_SPRITEF_WM1_HI_MASK	(1 << 23)
   6103   1.3  riastrad #define   DSPFW_SPRITEE_WM1_HI_SHIFT	22
   6104  1.15  riastrad #define   DSPFW_SPRITEE_WM1_HI_MASK	(1 << 22)
   6105   1.3  riastrad #define   DSPFW_PLANEC_WM1_HI_SHIFT	21
   6106  1.15  riastrad #define   DSPFW_PLANEC_WM1_HI_MASK	(1 << 21)
   6107   1.3  riastrad #define   DSPFW_SPRITED_WM1_HI_SHIFT	20
   6108  1.15  riastrad #define   DSPFW_SPRITED_WM1_HI_MASK	(1 << 20)
   6109   1.3  riastrad #define   DSPFW_SPRITEC_WM1_HI_SHIFT	16
   6110  1.15  riastrad #define   DSPFW_SPRITEC_WM1_HI_MASK	(1 << 16)
   6111   1.3  riastrad #define   DSPFW_PLANEB_WM1_HI_SHIFT	12
   6112  1.15  riastrad #define   DSPFW_PLANEB_WM1_HI_MASK	(1 << 12)
   6113   1.3  riastrad #define   DSPFW_SPRITEB_WM1_HI_SHIFT	8
   6114  1.15  riastrad #define   DSPFW_SPRITEB_WM1_HI_MASK	(1 << 8)
   6115   1.3  riastrad #define   DSPFW_SPRITEA_WM1_HI_SHIFT	4
   6116  1.15  riastrad #define   DSPFW_SPRITEA_WM1_HI_MASK	(1 << 4)
   6117   1.3  riastrad #define   DSPFW_PLANEA_WM1_HI_SHIFT	0
   6118  1.15  riastrad #define   DSPFW_PLANEA_WM1_HI_MASK	(1 << 0)
   6119   1.1  riastrad 
   6120   1.1  riastrad /* drain latency register values*/
   6121  1.15  riastrad #define VLV_DDL(pipe)			_MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
   6122   1.3  riastrad #define DDL_CURSOR_SHIFT		24
   6123  1.15  riastrad #define DDL_SPRITE_SHIFT(sprite)	(8 + 8 * (sprite))
   6124   1.3  riastrad #define DDL_PLANE_SHIFT			0
   6125  1.15  riastrad #define DDL_PRECISION_HIGH		(1 << 7)
   6126  1.15  riastrad #define DDL_PRECISION_LOW		(0 << 7)
   6127   1.3  riastrad #define DRAIN_LATENCY_MASK		0x7f
   6128   1.3  riastrad 
   6129  1.15  riastrad #define CBR1_VLV			_MMIO(VLV_DISPLAY_BASE + 0x70400)
   6130  1.15  riastrad #define  CBR_PND_DEADLINE_DISABLE	(1 << 31)
   6131  1.15  riastrad #define  CBR_PWM_CLOCK_MUX_SELECT	(1 << 30)
   6132  1.15  riastrad 
   6133  1.15  riastrad #define CBR4_VLV			_MMIO(VLV_DISPLAY_BASE + 0x70450)
   6134  1.15  riastrad #define  CBR_DPLLBMD_PIPE(pipe)		(1 << (7 + (pipe) * 11)) /* pipes B and C */
   6135   1.1  riastrad 
   6136   1.1  riastrad /* FIFO watermark sizes etc */
   6137   1.1  riastrad #define G4X_FIFO_LINE_SIZE	64
   6138   1.1  riastrad #define I915_FIFO_LINE_SIZE	64
   6139   1.1  riastrad #define I830_FIFO_LINE_SIZE	32
   6140   1.1  riastrad 
   6141   1.1  riastrad #define VALLEYVIEW_FIFO_SIZE	255
   6142   1.1  riastrad #define G4X_FIFO_SIZE		127
   6143   1.1  riastrad #define I965_FIFO_SIZE		512
   6144   1.1  riastrad #define I945_FIFO_SIZE		127
   6145   1.1  riastrad #define I915_FIFO_SIZE		95
   6146   1.1  riastrad #define I855GM_FIFO_SIZE	127 /* In cachelines */
   6147   1.1  riastrad #define I830_FIFO_SIZE		95
   6148   1.1  riastrad 
   6149   1.1  riastrad #define VALLEYVIEW_MAX_WM	0xff
   6150   1.1  riastrad #define G4X_MAX_WM		0x3f
   6151   1.1  riastrad #define I915_MAX_WM		0x3f
   6152   1.1  riastrad 
   6153   1.1  riastrad #define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
   6154   1.1  riastrad #define PINEVIEW_FIFO_LINE_SIZE	64
   6155   1.1  riastrad #define PINEVIEW_MAX_WM		0x1ff
   6156   1.1  riastrad #define PINEVIEW_DFT_WM		0x3f
   6157   1.1  riastrad #define PINEVIEW_DFT_HPLLOFF_WM	0
   6158   1.1  riastrad #define PINEVIEW_GUARD_WM		10
   6159   1.1  riastrad #define PINEVIEW_CURSOR_FIFO		64
   6160   1.1  riastrad #define PINEVIEW_CURSOR_MAX_WM	0x3f
   6161   1.1  riastrad #define PINEVIEW_CURSOR_DFT_WM	0
   6162   1.1  riastrad #define PINEVIEW_CURSOR_GUARD_WM	5
   6163   1.1  riastrad 
   6164   1.1  riastrad #define VALLEYVIEW_CURSOR_MAX_WM 64
   6165   1.1  riastrad #define I965_CURSOR_FIFO	64
   6166   1.1  riastrad #define I965_CURSOR_MAX_WM	32
   6167   1.1  riastrad #define I965_CURSOR_DFT_WM	8
   6168   1.1  riastrad 
   6169   1.3  riastrad /* Watermark register definitions for SKL */
   6170  1.15  riastrad #define _CUR_WM_A_0		0x70140
   6171  1.15  riastrad #define _CUR_WM_B_0		0x71140
   6172  1.15  riastrad #define _PLANE_WM_1_A_0		0x70240
   6173  1.15  riastrad #define _PLANE_WM_1_B_0		0x71240
   6174  1.15  riastrad #define _PLANE_WM_2_A_0		0x70340
   6175  1.15  riastrad #define _PLANE_WM_2_B_0		0x71340
   6176  1.15  riastrad #define _PLANE_WM_TRANS_1_A_0	0x70268
   6177  1.15  riastrad #define _PLANE_WM_TRANS_1_B_0	0x71268
   6178  1.15  riastrad #define _PLANE_WM_TRANS_2_A_0	0x70368
   6179  1.15  riastrad #define _PLANE_WM_TRANS_2_B_0	0x71368
   6180  1.15  riastrad #define _CUR_WM_TRANS_A_0	0x70168
   6181  1.15  riastrad #define _CUR_WM_TRANS_B_0	0x71168
   6182   1.3  riastrad #define   PLANE_WM_EN		(1 << 31)
   6183  1.15  riastrad #define   PLANE_WM_IGNORE_LINES	(1 << 30)
   6184   1.3  riastrad #define   PLANE_WM_LINES_SHIFT	14
   6185   1.3  riastrad #define   PLANE_WM_LINES_MASK	0x1f
   6186  1.15  riastrad #define   PLANE_WM_BLOCKS_MASK	0x7ff /* skl+: 10 bits, icl+ 11 bits */
   6187   1.3  riastrad 
   6188  1.15  riastrad #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
   6189  1.15  riastrad #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
   6190  1.15  riastrad #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
   6191   1.3  riastrad 
   6192  1.15  riastrad #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
   6193  1.15  riastrad #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
   6194   1.3  riastrad #define _PLANE_WM_BASE(pipe, plane)	\
   6195   1.3  riastrad 			_PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
   6196   1.3  riastrad #define PLANE_WM(pipe, plane, level)	\
   6197  1.15  riastrad 			_MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
   6198   1.3  riastrad #define _PLANE_WM_TRANS_1(pipe)	\
   6199  1.15  riastrad 			_PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
   6200   1.3  riastrad #define _PLANE_WM_TRANS_2(pipe)	\
   6201  1.15  riastrad 			_PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
   6202   1.3  riastrad #define PLANE_WM_TRANS(pipe, plane)	\
   6203  1.15  riastrad 	_MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
   6204   1.3  riastrad 
   6205   1.1  riastrad /* define the Watermark register on Ironlake */
   6206  1.15  riastrad #define WM0_PIPEA_ILK		_MMIO(0x45100)
   6207  1.19  riastrad #define  WM0_PIPE_PLANE_MASK	(0xffff << 16)
   6208   1.1  riastrad #define  WM0_PIPE_PLANE_SHIFT	16
   6209  1.15  riastrad #define  WM0_PIPE_SPRITE_MASK	(0xff << 8)
   6210   1.1  riastrad #define  WM0_PIPE_SPRITE_SHIFT	8
   6211   1.2     kamil #define  WM0_PIPE_CURSOR_MASK	(0xff)
   6212   1.1  riastrad 
   6213  1.15  riastrad #define WM0_PIPEB_ILK		_MMIO(0x45104)
   6214  1.15  riastrad #define WM0_PIPEC_IVB		_MMIO(0x45200)
   6215  1.15  riastrad #define WM1_LP_ILK		_MMIO(0x45108)
   6216  1.19  riastrad #define  WM1_LP_SR_EN		(1 << 31)
   6217   1.1  riastrad #define  WM1_LP_LATENCY_SHIFT	24
   6218  1.15  riastrad #define  WM1_LP_LATENCY_MASK	(0x7f << 24)
   6219  1.15  riastrad #define  WM1_LP_FBC_MASK	(0xf << 20)
   6220   1.1  riastrad #define  WM1_LP_FBC_SHIFT	20
   6221   1.2     kamil #define  WM1_LP_FBC_SHIFT_BDW	19
   6222  1.15  riastrad #define  WM1_LP_SR_MASK		(0x7ff << 8)
   6223   1.1  riastrad #define  WM1_LP_SR_SHIFT	8
   6224   1.2     kamil #define  WM1_LP_CURSOR_MASK	(0xff)
   6225  1.15  riastrad #define WM2_LP_ILK		_MMIO(0x4510c)
   6226  1.15  riastrad #define  WM2_LP_EN		(1 << 31)
   6227  1.15  riastrad #define WM3_LP_ILK		_MMIO(0x45110)
   6228  1.15  riastrad #define  WM3_LP_EN		(1 << 31)
   6229  1.15  riastrad #define WM1S_LP_ILK		_MMIO(0x45120)
   6230  1.15  riastrad #define WM2S_LP_IVB		_MMIO(0x45124)
   6231  1.15  riastrad #define WM3S_LP_IVB		_MMIO(0x45128)
   6232  1.15  riastrad #define  WM1S_LP_EN		(1 << 31)
   6233   1.1  riastrad 
   6234   1.2     kamil #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
   6235   1.2     kamil 	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
   6236   1.2     kamil 	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
   6237   1.2     kamil 
   6238   1.1  riastrad /* Memory latency timer register */
   6239  1.15  riastrad #define MLTR_ILK		_MMIO(0x11222)
   6240   1.1  riastrad #define  MLTR_WM1_SHIFT		0
   6241   1.1  riastrad #define  MLTR_WM2_SHIFT		8
   6242   1.1  riastrad /* the unit of memory self-refresh latency time is 0.5us */
   6243   1.1  riastrad #define  ILK_SRLT_MASK		0x3f
   6244   1.1  riastrad 
   6245   1.1  riastrad 
   6246   1.1  riastrad /* the address where we get all kinds of latency value */
   6247  1.15  riastrad #define SSKPD			_MMIO(0x5d10)
   6248   1.1  riastrad #define SSKPD_WM_MASK		0x3f
   6249   1.1  riastrad #define SSKPD_WM0_SHIFT		0
   6250   1.1  riastrad #define SSKPD_WM1_SHIFT		8
   6251   1.1  riastrad #define SSKPD_WM2_SHIFT		16
   6252   1.1  riastrad #define SSKPD_WM3_SHIFT		24
   6253   1.1  riastrad 
   6254   1.1  riastrad /*
   6255   1.1  riastrad  * The two pipe frame counter registers are not synchronized, so
   6256   1.1  riastrad  * reading a stable value is somewhat tricky. The following code
   6257   1.1  riastrad  * should work:
   6258   1.1  riastrad  *
   6259   1.1  riastrad  *  do {
   6260   1.1  riastrad  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
   6261   1.1  riastrad  *             PIPE_FRAME_HIGH_SHIFT;
   6262   1.1  riastrad  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
   6263   1.1  riastrad  *             PIPE_FRAME_LOW_SHIFT);
   6264   1.1  riastrad  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
   6265   1.1  riastrad  *             PIPE_FRAME_HIGH_SHIFT);
   6266   1.1  riastrad  *  } while (high1 != high2);
   6267   1.1  riastrad  *  frame = (high1 << 8) | low1;
   6268   1.1  riastrad  */
   6269   1.1  riastrad #define _PIPEAFRAMEHIGH          0x70040
   6270   1.1  riastrad #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
   6271   1.1  riastrad #define   PIPE_FRAME_HIGH_SHIFT   0
   6272   1.1  riastrad #define _PIPEAFRAMEPIXEL         0x70044
   6273   1.1  riastrad #define   PIPE_FRAME_LOW_MASK     0xff000000
   6274   1.1  riastrad #define   PIPE_FRAME_LOW_SHIFT    24
   6275   1.1  riastrad #define   PIPE_PIXEL_MASK         0x00ffffff
   6276   1.1  riastrad #define   PIPE_PIXEL_SHIFT        0
   6277   1.1  riastrad /* GM45+ just has to be different */
   6278   1.3  riastrad #define _PIPEA_FRMCOUNT_G4X	0x70040
   6279   1.3  riastrad #define _PIPEA_FLIPCOUNT_G4X	0x70044
   6280  1.15  riastrad #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
   6281  1.15  riastrad #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
   6282   1.1  riastrad 
   6283   1.1  riastrad /* Cursor A & B regs */
   6284   1.3  riastrad #define _CURACNTR		0x70080
   6285   1.1  riastrad /* Old style CUR*CNTR flags (desktop 8xx) */
   6286   1.1  riastrad #define   CURSOR_ENABLE		0x80000000
   6287   1.1  riastrad #define   CURSOR_GAMMA_ENABLE	0x40000000
   6288   1.3  riastrad #define   CURSOR_STRIDE_SHIFT	28
   6289  1.15  riastrad #define   CURSOR_STRIDE(x)	((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
   6290   1.1  riastrad #define   CURSOR_FORMAT_SHIFT	24
   6291   1.1  riastrad #define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
   6292   1.1  riastrad #define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
   6293   1.1  riastrad #define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
   6294   1.1  riastrad #define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
   6295   1.1  riastrad #define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
   6296   1.1  riastrad #define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
   6297   1.1  riastrad /* New style CUR*CNTR flags */
   6298  1.15  riastrad #define   MCURSOR_MODE		0x27
   6299  1.15  riastrad #define   MCURSOR_MODE_DISABLE   0x00
   6300  1.15  riastrad #define   MCURSOR_MODE_128_32B_AX 0x02
   6301  1.15  riastrad #define   MCURSOR_MODE_256_32B_AX 0x03
   6302  1.15  riastrad #define   MCURSOR_MODE_64_32B_AX 0x07
   6303  1.15  riastrad #define   MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
   6304  1.15  riastrad #define   MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
   6305  1.15  riastrad #define   MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
   6306  1.15  riastrad #define   MCURSOR_PIPE_SELECT_MASK	(0x3 << 28)
   6307  1.15  riastrad #define   MCURSOR_PIPE_SELECT_SHIFT	28
   6308  1.15  riastrad #define   MCURSOR_PIPE_SELECT(pipe)	((pipe) << 28)
   6309   1.1  riastrad #define   MCURSOR_GAMMA_ENABLE  (1 << 26)
   6310  1.15  riastrad #define   MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
   6311  1.15  riastrad #define   MCURSOR_ROTATE_180	(1 << 15)
   6312  1.15  riastrad #define   MCURSOR_TRICKLE_FEED_DISABLE	(1 << 14)
   6313   1.3  riastrad #define _CURABASE		0x70084
   6314   1.3  riastrad #define _CURAPOS		0x70088
   6315   1.1  riastrad #define   CURSOR_POS_MASK       0x007FF
   6316   1.1  riastrad #define   CURSOR_POS_SIGN       0x8000
   6317   1.1  riastrad #define   CURSOR_X_SHIFT        0
   6318   1.1  riastrad #define   CURSOR_Y_SHIFT        16
   6319  1.15  riastrad #define CURSIZE			_MMIO(0x700a0) /* 845/865 */
   6320  1.15  riastrad #define _CUR_FBC_CTL_A		0x700a0 /* ivb+ */
   6321  1.15  riastrad #define   CUR_FBC_CTL_EN	(1 << 31)
   6322  1.15  riastrad #define _CURASURFLIVE		0x700ac /* g4x+ */
   6323   1.3  riastrad #define _CURBCNTR		0x700c0
   6324   1.3  riastrad #define _CURBBASE		0x700c4
   6325   1.3  riastrad #define _CURBPOS		0x700c8
   6326   1.1  riastrad 
   6327   1.1  riastrad #define _CURBCNTR_IVB		0x71080
   6328   1.1  riastrad #define _CURBBASE_IVB		0x71084
   6329   1.1  riastrad #define _CURBPOS_IVB		0x71088
   6330   1.1  riastrad 
   6331   1.3  riastrad #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
   6332   1.3  riastrad #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
   6333   1.3  riastrad #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
   6334  1.15  riastrad #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
   6335  1.15  riastrad #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
   6336   1.3  riastrad 
   6337   1.3  riastrad #define CURSOR_A_OFFSET 0x70080
   6338   1.3  riastrad #define CURSOR_B_OFFSET 0x700c0
   6339   1.3  riastrad #define CHV_CURSOR_C_OFFSET 0x700e0
   6340   1.3  riastrad #define IVB_CURSOR_B_OFFSET 0x71080
   6341   1.3  riastrad #define IVB_CURSOR_C_OFFSET 0x72080
   6342  1.15  riastrad #define TGL_CURSOR_D_OFFSET 0x73080
   6343   1.1  riastrad 
   6344   1.1  riastrad /* Display A control */
   6345   1.2     kamil #define _DSPACNTR				0x70180
   6346  1.19  riastrad #define   DISPLAY_PLANE_ENABLE			(1 << 31)
   6347   1.1  riastrad #define   DISPLAY_PLANE_DISABLE			0
   6348  1.15  riastrad #define   DISPPLANE_GAMMA_ENABLE		(1 << 30)
   6349   1.1  riastrad #define   DISPPLANE_GAMMA_DISABLE		0
   6350  1.15  riastrad #define   DISPPLANE_PIXFORMAT_MASK		(0xf << 26)
   6351  1.15  riastrad #define   DISPPLANE_YUV422			(0x0 << 26)
   6352  1.15  riastrad #define   DISPPLANE_8BPP			(0x2 << 26)
   6353  1.15  riastrad #define   DISPPLANE_BGRA555			(0x3 << 26)
   6354  1.15  riastrad #define   DISPPLANE_BGRX555			(0x4 << 26)
   6355  1.15  riastrad #define   DISPPLANE_BGRX565			(0x5 << 26)
   6356  1.15  riastrad #define   DISPPLANE_BGRX888			(0x6 << 26)
   6357  1.15  riastrad #define   DISPPLANE_BGRA888			(0x7 << 26)
   6358  1.15  riastrad #define   DISPPLANE_RGBX101010			(0x8 << 26)
   6359  1.15  riastrad #define   DISPPLANE_RGBA101010			(0x9 << 26)
   6360  1.15  riastrad #define   DISPPLANE_BGRX101010			(0xa << 26)
   6361  1.15  riastrad #define   DISPPLANE_BGRA101010			(0xb << 26)
   6362  1.15  riastrad #define   DISPPLANE_RGBX161616			(0xc << 26)
   6363  1.15  riastrad #define   DISPPLANE_RGBX888			(0xe << 26)
   6364  1.15  riastrad #define   DISPPLANE_RGBA888			(0xf << 26)
   6365  1.15  riastrad #define   DISPPLANE_STEREO_ENABLE		(1 << 25)
   6366   1.1  riastrad #define   DISPPLANE_STEREO_DISABLE		0
   6367  1.15  riastrad #define   DISPPLANE_PIPE_CSC_ENABLE		(1 << 24) /* ilk+ */
   6368   1.1  riastrad #define   DISPPLANE_SEL_PIPE_SHIFT		24
   6369  1.15  riastrad #define   DISPPLANE_SEL_PIPE_MASK		(3 << DISPPLANE_SEL_PIPE_SHIFT)
   6370  1.15  riastrad #define   DISPPLANE_SEL_PIPE(pipe)		((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
   6371  1.15  riastrad #define   DISPPLANE_SRC_KEY_ENABLE		(1 << 22)
   6372   1.1  riastrad #define   DISPPLANE_SRC_KEY_DISABLE		0
   6373  1.15  riastrad #define   DISPPLANE_LINE_DOUBLE			(1 << 20)
   6374   1.1  riastrad #define   DISPPLANE_NO_LINE_DOUBLE		0
   6375   1.1  riastrad #define   DISPPLANE_STEREO_POLARITY_FIRST	0
   6376  1.15  riastrad #define   DISPPLANE_STEREO_POLARITY_SECOND	(1 << 18)
   6377  1.15  riastrad #define   DISPPLANE_ALPHA_PREMULTIPLY		(1 << 16) /* CHV pipe B */
   6378  1.15  riastrad #define   DISPPLANE_ROTATE_180			(1 << 15)
   6379  1.15  riastrad #define   DISPPLANE_TRICKLE_FEED_DISABLE	(1 << 14) /* Ironlake */
   6380  1.15  riastrad #define   DISPPLANE_TILED			(1 << 10)
   6381  1.15  riastrad #define   DISPPLANE_MIRROR			(1 << 8) /* CHV pipe B */
   6382   1.2     kamil #define _DSPAADDR				0x70184
   6383   1.2     kamil #define _DSPASTRIDE				0x70188
   6384   1.2     kamil #define _DSPAPOS				0x7018C /* reserved */
   6385   1.2     kamil #define _DSPASIZE				0x70190
   6386   1.2     kamil #define _DSPASURF				0x7019C /* 965+ only */
   6387   1.2     kamil #define _DSPATILEOFF				0x701A4 /* 965+ only */
   6388   1.2     kamil #define _DSPAOFFSET				0x701A4 /* HSW */
   6389   1.2     kamil #define _DSPASURFLIVE				0x701AC
   6390  1.15  riastrad #define _DSPAGAMC				0x701E0
   6391   1.2     kamil 
   6392  1.15  riastrad #define DSPCNTR(plane)		_MMIO_PIPE2(plane, _DSPACNTR)
   6393  1.15  riastrad #define DSPADDR(plane)		_MMIO_PIPE2(plane, _DSPAADDR)
   6394  1.15  riastrad #define DSPSTRIDE(plane)	_MMIO_PIPE2(plane, _DSPASTRIDE)
   6395  1.15  riastrad #define DSPPOS(plane)		_MMIO_PIPE2(plane, _DSPAPOS)
   6396  1.15  riastrad #define DSPSIZE(plane)		_MMIO_PIPE2(plane, _DSPASIZE)
   6397  1.15  riastrad #define DSPSURF(plane)		_MMIO_PIPE2(plane, _DSPASURF)
   6398  1.15  riastrad #define DSPTILEOFF(plane)	_MMIO_PIPE2(plane, _DSPATILEOFF)
   6399  1.15  riastrad #define DSPLINOFF(plane)	DSPADDR(plane)
   6400  1.15  riastrad #define DSPOFFSET(plane)	_MMIO_PIPE2(plane, _DSPAOFFSET)
   6401  1.15  riastrad #define DSPSURFLIVE(plane)	_MMIO_PIPE2(plane, _DSPASURFLIVE)
   6402  1.15  riastrad #define DSPGAMC(plane, i)	_MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
   6403   1.1  riastrad 
   6404   1.3  riastrad /* CHV pipe B blender and primary plane */
   6405   1.3  riastrad #define _CHV_BLEND_A		0x60a00
   6406  1.15  riastrad #define   CHV_BLEND_LEGACY		(0 << 30)
   6407  1.15  riastrad #define   CHV_BLEND_ANDROID		(1 << 30)
   6408  1.15  riastrad #define   CHV_BLEND_MPO			(2 << 30)
   6409  1.15  riastrad #define   CHV_BLEND_MASK		(3 << 30)
   6410   1.3  riastrad #define _CHV_CANVAS_A		0x60a04
   6411   1.3  riastrad #define _PRIMPOS_A		0x60a08
   6412   1.3  riastrad #define _PRIMSIZE_A		0x60a0c
   6413   1.3  riastrad #define _PRIMCNSTALPHA_A	0x60a10
   6414  1.15  riastrad #define   PRIM_CONST_ALPHA_ENABLE	(1 << 31)
   6415   1.3  riastrad 
   6416  1.15  riastrad #define CHV_BLEND(pipe)		_MMIO_TRANS2(pipe, _CHV_BLEND_A)
   6417  1.15  riastrad #define CHV_CANVAS(pipe)	_MMIO_TRANS2(pipe, _CHV_CANVAS_A)
   6418  1.15  riastrad #define PRIMPOS(plane)		_MMIO_TRANS2(plane, _PRIMPOS_A)
   6419  1.15  riastrad #define PRIMSIZE(plane)		_MMIO_TRANS2(plane, _PRIMSIZE_A)
   6420  1.15  riastrad #define PRIMCNSTALPHA(plane)	_MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
   6421   1.3  riastrad 
   6422   1.1  riastrad /* Display/Sprite base address macros */
   6423   1.1  riastrad #define DISP_BASEADDR_MASK	(0xfffff000)
   6424  1.15  riastrad #define I915_LO_DISPBASE(val)	((val) & ~DISP_BASEADDR_MASK)
   6425  1.15  riastrad #define I915_HI_DISPBASE(val)	((val) & DISP_BASEADDR_MASK)
   6426   1.1  riastrad 
   6427   1.3  riastrad /*
   6428   1.3  riastrad  * VBIOS flags
   6429   1.3  riastrad  * gen2:
   6430   1.3  riastrad  * [00:06] alm,mgm
   6431   1.3  riastrad  * [10:16] all
   6432   1.3  riastrad  * [30:32] alm,mgm
   6433   1.3  riastrad  * gen3+:
   6434   1.3  riastrad  * [00:0f] all
   6435   1.3  riastrad  * [10:1f] all
   6436   1.3  riastrad  * [30:32] all
   6437   1.3  riastrad  */
   6438  1.15  riastrad #define SWF0(i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
   6439  1.15  riastrad #define SWF1(i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
   6440  1.15  riastrad #define SWF3(i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
   6441  1.15  riastrad #define SWF_ILK(i)	_MMIO(0x4F000 + (i) * 4)
   6442   1.1  riastrad 
   6443   1.1  riastrad /* Pipe B */
   6444  1.15  riastrad #define _PIPEBDSL		(DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
   6445  1.15  riastrad #define _PIPEBCONF		(DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
   6446  1.15  riastrad #define _PIPEBSTAT		(DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
   6447   1.1  riastrad #define _PIPEBFRAMEHIGH		0x71040
   6448   1.2     kamil #define _PIPEBFRAMEPIXEL	0x71044
   6449  1.15  riastrad #define _PIPEB_FRMCOUNT_G4X	(DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
   6450  1.15  riastrad #define _PIPEB_FLIPCOUNT_G4X	(DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
   6451   1.1  riastrad 
   6452   1.1  riastrad 
   6453   1.1  riastrad /* Display B control */
   6454  1.15  riastrad #define _DSPBCNTR		(DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
   6455  1.15  riastrad #define   DISPPLANE_ALPHA_TRANS_ENABLE		(1 << 15)
   6456   1.1  riastrad #define   DISPPLANE_ALPHA_TRANS_DISABLE		0
   6457   1.1  riastrad #define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
   6458   1.1  riastrad #define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
   6459  1.15  riastrad #define _DSPBADDR		(DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
   6460  1.15  riastrad #define _DSPBSTRIDE		(DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
   6461  1.15  riastrad #define _DSPBPOS		(DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
   6462  1.15  riastrad #define _DSPBSIZE		(DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
   6463  1.15  riastrad #define _DSPBSURF		(DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
   6464  1.15  riastrad #define _DSPBTILEOFF		(DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
   6465  1.15  riastrad #define _DSPBOFFSET		(DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
   6466  1.15  riastrad #define _DSPBSURFLIVE		(DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
   6467  1.15  riastrad 
   6468  1.15  riastrad /* ICL DSI 0 and 1 */
   6469  1.15  riastrad #define _PIPEDSI0CONF		0x7b008
   6470  1.15  riastrad #define _PIPEDSI1CONF		0x7b808
   6471   1.1  riastrad 
   6472   1.1  riastrad /* Sprite A control */
   6473   1.1  riastrad #define _DVSACNTR		0x72180
   6474  1.19  riastrad #define   DVS_ENABLE		(1 << 31)
   6475  1.15  riastrad #define   DVS_GAMMA_ENABLE	(1 << 30)
   6476  1.15  riastrad #define   DVS_YUV_RANGE_CORRECTION_DISABLE	(1 << 27)
   6477  1.15  riastrad #define   DVS_PIXFORMAT_MASK	(3 << 25)
   6478  1.15  riastrad #define   DVS_FORMAT_YUV422	(0 << 25)
   6479  1.15  riastrad #define   DVS_FORMAT_RGBX101010	(1 << 25)
   6480  1.15  riastrad #define   DVS_FORMAT_RGBX888	(2 << 25)
   6481  1.15  riastrad #define   DVS_FORMAT_RGBX161616	(3 << 25)
   6482  1.15  riastrad #define   DVS_PIPE_CSC_ENABLE   (1 << 24)
   6483  1.15  riastrad #define   DVS_SOURCE_KEY	(1 << 22)
   6484  1.15  riastrad #define   DVS_RGB_ORDER_XBGR	(1 << 20)
   6485  1.15  riastrad #define   DVS_YUV_FORMAT_BT709	(1 << 18)
   6486  1.15  riastrad #define   DVS_YUV_BYTE_ORDER_MASK (3 << 16)
   6487  1.15  riastrad #define   DVS_YUV_ORDER_YUYV	(0 << 16)
   6488  1.15  riastrad #define   DVS_YUV_ORDER_UYVY	(1 << 16)
   6489  1.15  riastrad #define   DVS_YUV_ORDER_YVYU	(2 << 16)
   6490  1.15  riastrad #define   DVS_YUV_ORDER_VYUY	(3 << 16)
   6491  1.15  riastrad #define   DVS_ROTATE_180	(1 << 15)
   6492  1.15  riastrad #define   DVS_DEST_KEY		(1 << 2)
   6493  1.15  riastrad #define   DVS_TRICKLE_FEED_DISABLE (1 << 14)
   6494  1.15  riastrad #define   DVS_TILED		(1 << 10)
   6495   1.1  riastrad #define _DVSALINOFF		0x72184
   6496   1.1  riastrad #define _DVSASTRIDE		0x72188
   6497   1.1  riastrad #define _DVSAPOS		0x7218c
   6498   1.1  riastrad #define _DVSASIZE		0x72190
   6499   1.1  riastrad #define _DVSAKEYVAL		0x72194
   6500   1.1  riastrad #define _DVSAKEYMSK		0x72198
   6501   1.1  riastrad #define _DVSASURF		0x7219c
   6502   1.1  riastrad #define _DVSAKEYMAXVAL		0x721a0
   6503   1.1  riastrad #define _DVSATILEOFF		0x721a4
   6504   1.1  riastrad #define _DVSASURFLIVE		0x721ac
   6505  1.15  riastrad #define _DVSAGAMC_G4X		0x721e0 /* g4x */
   6506   1.1  riastrad #define _DVSASCALE		0x72204
   6507  1.15  riastrad #define   DVS_SCALE_ENABLE	(1 << 31)
   6508  1.15  riastrad #define   DVS_FILTER_MASK	(3 << 29)
   6509  1.15  riastrad #define   DVS_FILTER_MEDIUM	(0 << 29)
   6510  1.15  riastrad #define   DVS_FILTER_ENHANCING	(1 << 29)
   6511  1.15  riastrad #define   DVS_FILTER_SOFTENING	(2 << 29)
   6512  1.15  riastrad #define   DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
   6513  1.15  riastrad #define   DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
   6514  1.15  riastrad #define _DVSAGAMC_ILK		0x72300 /* ilk/snb */
   6515  1.15  riastrad #define _DVSAGAMCMAX_ILK	0x72340 /* ilk/snb */
   6516   1.1  riastrad 
   6517   1.1  riastrad #define _DVSBCNTR		0x73180
   6518   1.1  riastrad #define _DVSBLINOFF		0x73184
   6519   1.1  riastrad #define _DVSBSTRIDE		0x73188
   6520   1.1  riastrad #define _DVSBPOS		0x7318c
   6521   1.1  riastrad #define _DVSBSIZE		0x73190
   6522   1.1  riastrad #define _DVSBKEYVAL		0x73194
   6523   1.1  riastrad #define _DVSBKEYMSK		0x73198
   6524   1.1  riastrad #define _DVSBSURF		0x7319c
   6525   1.1  riastrad #define _DVSBKEYMAXVAL		0x731a0
   6526   1.1  riastrad #define _DVSBTILEOFF		0x731a4
   6527   1.1  riastrad #define _DVSBSURFLIVE		0x731ac
   6528  1.15  riastrad #define _DVSBGAMC_G4X		0x731e0 /* g4x */
   6529   1.1  riastrad #define _DVSBSCALE		0x73204
   6530  1.15  riastrad #define _DVSBGAMC_ILK		0x73300 /* ilk/snb */
   6531  1.15  riastrad #define _DVSBGAMCMAX_ILK	0x73340 /* ilk/snb */
   6532   1.1  riastrad 
   6533  1.15  riastrad #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
   6534  1.15  riastrad #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
   6535  1.15  riastrad #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
   6536  1.15  riastrad #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
   6537  1.15  riastrad #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
   6538  1.15  riastrad #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
   6539  1.15  riastrad #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
   6540  1.15  riastrad #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
   6541  1.15  riastrad #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
   6542  1.15  riastrad #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
   6543  1.15  riastrad #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
   6544  1.15  riastrad #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
   6545  1.15  riastrad #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
   6546  1.15  riastrad #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
   6547  1.15  riastrad #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
   6548   1.1  riastrad 
   6549   1.1  riastrad #define _SPRA_CTL		0x70280
   6550  1.19  riastrad #define   SPRITE_ENABLE			(1 << 31)
   6551  1.15  riastrad #define   SPRITE_GAMMA_ENABLE		(1 << 30)
   6552  1.15  riastrad #define   SPRITE_YUV_RANGE_CORRECTION_DISABLE	(1 << 28)
   6553  1.15  riastrad #define   SPRITE_PIXFORMAT_MASK		(7 << 25)
   6554  1.15  riastrad #define   SPRITE_FORMAT_YUV422		(0 << 25)
   6555  1.15  riastrad #define   SPRITE_FORMAT_RGBX101010	(1 << 25)
   6556  1.15  riastrad #define   SPRITE_FORMAT_RGBX888		(2 << 25)
   6557  1.15  riastrad #define   SPRITE_FORMAT_RGBX161616	(3 << 25)
   6558  1.15  riastrad #define   SPRITE_FORMAT_YUV444		(4 << 25)
   6559  1.15  riastrad #define   SPRITE_FORMAT_XR_BGR101010	(5 << 25) /* Extended range */
   6560  1.15  riastrad #define   SPRITE_PIPE_CSC_ENABLE	(1 << 24)
   6561  1.15  riastrad #define   SPRITE_SOURCE_KEY		(1 << 22)
   6562  1.15  riastrad #define   SPRITE_RGB_ORDER_RGBX		(1 << 20) /* only for 888 and 161616 */
   6563  1.15  riastrad #define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1 << 19)
   6564  1.15  riastrad #define   SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709	(1 << 18) /* 0 is BT601 */
   6565  1.15  riastrad #define   SPRITE_YUV_BYTE_ORDER_MASK	(3 << 16)
   6566  1.15  riastrad #define   SPRITE_YUV_ORDER_YUYV		(0 << 16)
   6567  1.15  riastrad #define   SPRITE_YUV_ORDER_UYVY		(1 << 16)
   6568  1.15  riastrad #define   SPRITE_YUV_ORDER_YVYU		(2 << 16)
   6569  1.15  riastrad #define   SPRITE_YUV_ORDER_VYUY		(3 << 16)
   6570  1.15  riastrad #define   SPRITE_ROTATE_180		(1 << 15)
   6571  1.15  riastrad #define   SPRITE_TRICKLE_FEED_DISABLE	(1 << 14)
   6572  1.15  riastrad #define   SPRITE_INT_GAMMA_DISABLE	(1 << 13)
   6573  1.15  riastrad #define   SPRITE_TILED			(1 << 10)
   6574  1.15  riastrad #define   SPRITE_DEST_KEY		(1 << 2)
   6575   1.1  riastrad #define _SPRA_LINOFF		0x70284
   6576   1.1  riastrad #define _SPRA_STRIDE		0x70288
   6577   1.1  riastrad #define _SPRA_POS		0x7028c
   6578   1.1  riastrad #define _SPRA_SIZE		0x70290
   6579   1.1  riastrad #define _SPRA_KEYVAL		0x70294
   6580   1.1  riastrad #define _SPRA_KEYMSK		0x70298
   6581   1.1  riastrad #define _SPRA_SURF		0x7029c
   6582   1.1  riastrad #define _SPRA_KEYMAX		0x702a0
   6583   1.1  riastrad #define _SPRA_TILEOFF		0x702a4
   6584   1.1  riastrad #define _SPRA_OFFSET		0x702a4
   6585   1.1  riastrad #define _SPRA_SURFLIVE		0x702ac
   6586   1.1  riastrad #define _SPRA_SCALE		0x70304
   6587  1.15  riastrad #define   SPRITE_SCALE_ENABLE	(1 << 31)
   6588  1.15  riastrad #define   SPRITE_FILTER_MASK	(3 << 29)
   6589  1.15  riastrad #define   SPRITE_FILTER_MEDIUM	(0 << 29)
   6590  1.15  riastrad #define   SPRITE_FILTER_ENHANCING	(1 << 29)
   6591  1.15  riastrad #define   SPRITE_FILTER_SOFTENING	(2 << 29)
   6592  1.15  riastrad #define   SPRITE_VERTICAL_OFFSET_HALF	(1 << 28) /* must be enabled below */
   6593  1.15  riastrad #define   SPRITE_VERTICAL_OFFSET_ENABLE	(1 << 27)
   6594   1.1  riastrad #define _SPRA_GAMC		0x70400
   6595  1.15  riastrad #define _SPRA_GAMC16		0x70440
   6596  1.15  riastrad #define _SPRA_GAMC17		0x7044c
   6597   1.1  riastrad 
   6598   1.1  riastrad #define _SPRB_CTL		0x71280
   6599   1.1  riastrad #define _SPRB_LINOFF		0x71284
   6600   1.1  riastrad #define _SPRB_STRIDE		0x71288
   6601   1.1  riastrad #define _SPRB_POS		0x7128c
   6602   1.1  riastrad #define _SPRB_SIZE		0x71290
   6603   1.1  riastrad #define _SPRB_KEYVAL		0x71294
   6604   1.1  riastrad #define _SPRB_KEYMSK		0x71298
   6605   1.1  riastrad #define _SPRB_SURF		0x7129c
   6606   1.1  riastrad #define _SPRB_KEYMAX		0x712a0
   6607   1.1  riastrad #define _SPRB_TILEOFF		0x712a4
   6608   1.1  riastrad #define _SPRB_OFFSET		0x712a4
   6609   1.1  riastrad #define _SPRB_SURFLIVE		0x712ac
   6610   1.1  riastrad #define _SPRB_SCALE		0x71304
   6611   1.1  riastrad #define _SPRB_GAMC		0x71400
   6612  1.15  riastrad #define _SPRB_GAMC16		0x71440
   6613  1.15  riastrad #define _SPRB_GAMC17		0x7144c
   6614   1.1  riastrad 
   6615  1.15  riastrad #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
   6616  1.15  riastrad #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
   6617  1.15  riastrad #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
   6618  1.15  riastrad #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
   6619  1.15  riastrad #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
   6620  1.15  riastrad #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
   6621  1.15  riastrad #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
   6622  1.15  riastrad #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
   6623  1.15  riastrad #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
   6624  1.15  riastrad #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
   6625  1.15  riastrad #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
   6626  1.15  riastrad #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
   6627  1.15  riastrad #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
   6628  1.15  riastrad #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
   6629  1.15  riastrad #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
   6630  1.15  riastrad #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
   6631   1.1  riastrad 
   6632   1.2     kamil #define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
   6633  1.15  riastrad #define   SP_ENABLE			(1 << 31)
   6634  1.15  riastrad #define   SP_GAMMA_ENABLE		(1 << 30)
   6635  1.15  riastrad #define   SP_PIXFORMAT_MASK		(0xf << 26)
   6636  1.15  riastrad #define   SP_FORMAT_YUV422		(0x0 << 26)
   6637  1.15  riastrad #define   SP_FORMAT_8BPP		(0x2 << 26)
   6638  1.15  riastrad #define   SP_FORMAT_BGR565		(0x5 << 26)
   6639  1.15  riastrad #define   SP_FORMAT_BGRX8888		(0x6 << 26)
   6640  1.15  riastrad #define   SP_FORMAT_BGRA8888		(0x7 << 26)
   6641  1.15  riastrad #define   SP_FORMAT_RGBX1010102		(0x8 << 26)
   6642  1.15  riastrad #define   SP_FORMAT_RGBA1010102		(0x9 << 26)
   6643  1.15  riastrad #define   SP_FORMAT_BGRX1010102		(0xa << 26) /* CHV pipe B */
   6644  1.15  riastrad #define   SP_FORMAT_BGRA1010102		(0xb << 26) /* CHV pipe B */
   6645  1.15  riastrad #define   SP_FORMAT_RGBX8888		(0xe << 26)
   6646  1.15  riastrad #define   SP_FORMAT_RGBA8888		(0xf << 26)
   6647  1.15  riastrad #define   SP_ALPHA_PREMULTIPLY		(1 << 23) /* CHV pipe B */
   6648  1.15  riastrad #define   SP_SOURCE_KEY			(1 << 22)
   6649  1.15  riastrad #define   SP_YUV_FORMAT_BT709		(1 << 18)
   6650  1.15  riastrad #define   SP_YUV_BYTE_ORDER_MASK	(3 << 16)
   6651  1.15  riastrad #define   SP_YUV_ORDER_YUYV		(0 << 16)
   6652  1.15  riastrad #define   SP_YUV_ORDER_UYVY		(1 << 16)
   6653  1.15  riastrad #define   SP_YUV_ORDER_YVYU		(2 << 16)
   6654  1.15  riastrad #define   SP_YUV_ORDER_VYUY		(3 << 16)
   6655  1.15  riastrad #define   SP_ROTATE_180			(1 << 15)
   6656  1.15  riastrad #define   SP_TILED			(1 << 10)
   6657  1.15  riastrad #define   SP_MIRROR			(1 << 8) /* CHV pipe B */
   6658   1.2     kamil #define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
   6659   1.2     kamil #define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
   6660   1.2     kamil #define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
   6661   1.2     kamil #define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
   6662   1.2     kamil #define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
   6663   1.2     kamil #define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
   6664   1.2     kamil #define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
   6665   1.2     kamil #define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
   6666   1.2     kamil #define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
   6667   1.2     kamil #define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
   6668  1.15  riastrad #define   SP_CONST_ALPHA_ENABLE		(1 << 31)
   6669  1.15  riastrad #define _SPACLRC0		(VLV_DISPLAY_BASE + 0x721d0)
   6670  1.15  riastrad #define   SP_CONTRAST(x)		((x) << 18) /* u3.6 */
   6671  1.15  riastrad #define   SP_BRIGHTNESS(x)		((x) & 0xff) /* s8 */
   6672  1.15  riastrad #define _SPACLRC1		(VLV_DISPLAY_BASE + 0x721d4)
   6673  1.15  riastrad #define   SP_SH_SIN(x)			(((x) & 0x7ff) << 16) /* s4.7 */
   6674  1.15  riastrad #define   SP_SH_COS(x)			(x) /* u3.7 */
   6675  1.15  riastrad #define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721e0)
   6676   1.2     kamil 
   6677   1.2     kamil #define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
   6678   1.2     kamil #define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
   6679   1.2     kamil #define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
   6680   1.2     kamil #define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
   6681   1.2     kamil #define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
   6682   1.2     kamil #define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
   6683   1.2     kamil #define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
   6684   1.2     kamil #define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
   6685   1.2     kamil #define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
   6686   1.2     kamil #define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
   6687   1.2     kamil #define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
   6688  1.15  riastrad #define _SPBCLRC0		(VLV_DISPLAY_BASE + 0x722d0)
   6689  1.15  riastrad #define _SPBCLRC1		(VLV_DISPLAY_BASE + 0x722d4)
   6690  1.15  riastrad #define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722e0)
   6691  1.15  riastrad 
   6692  1.15  riastrad #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
   6693  1.15  riastrad 	_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
   6694  1.15  riastrad #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
   6695  1.15  riastrad 	_MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
   6696  1.15  riastrad 
   6697  1.15  riastrad #define SPCNTR(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
   6698  1.15  riastrad #define SPLINOFF(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
   6699  1.15  riastrad #define SPSTRIDE(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
   6700  1.15  riastrad #define SPPOS(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
   6701  1.15  riastrad #define SPSIZE(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
   6702  1.15  riastrad #define SPKEYMINVAL(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
   6703  1.15  riastrad #define SPKEYMSK(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
   6704  1.15  riastrad #define SPSURF(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
   6705  1.15  riastrad #define SPKEYMAXVAL(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
   6706  1.15  riastrad #define SPTILEOFF(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
   6707  1.15  riastrad #define SPCONSTALPHA(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
   6708  1.15  riastrad #define SPCLRC0(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
   6709  1.15  riastrad #define SPCLRC1(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
   6710  1.15  riastrad #define SPGAMC(pipe, plane_id, i)	_MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
   6711   1.3  riastrad 
   6712   1.3  riastrad /*
   6713   1.3  riastrad  * CHV pipe B sprite CSC
   6714   1.3  riastrad  *
   6715   1.3  riastrad  * |cr|   |c0 c1 c2|   |cr + cr_ioff|   |cr_ooff|
   6716   1.3  riastrad  * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
   6717   1.3  riastrad  * |cb|   |c6 c7 c8|   |cb + cr_ioff|   |cb_ooff|
   6718   1.3  riastrad  */
   6719  1.15  riastrad #define _MMIO_CHV_SPCSC(plane_id, reg) \
   6720  1.15  riastrad 	_MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
   6721  1.15  riastrad 
   6722  1.15  riastrad #define SPCSCYGOFF(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d900)
   6723  1.15  riastrad #define SPCSCCBOFF(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d904)
   6724  1.15  riastrad #define SPCSCCROFF(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d908)
   6725   1.3  riastrad #define  SPCSC_OOFF(x)		(((x) & 0x7ff) << 16) /* s11 */
   6726   1.3  riastrad #define  SPCSC_IOFF(x)		(((x) & 0x7ff) << 0) /* s11 */
   6727   1.3  riastrad 
   6728  1.15  riastrad #define SPCSCC01(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d90c)
   6729  1.15  riastrad #define SPCSCC23(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d910)
   6730  1.15  riastrad #define SPCSCC45(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d914)
   6731  1.15  riastrad #define SPCSCC67(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d918)
   6732  1.15  riastrad #define SPCSCC8(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d91c)
   6733   1.3  riastrad #define  SPCSC_C1(x)		(((x) & 0x7fff) << 16) /* s3.12 */
   6734   1.3  riastrad #define  SPCSC_C0(x)		(((x) & 0x7fff) << 0) /* s3.12 */
   6735   1.3  riastrad 
   6736  1.15  riastrad #define SPCSCYGICLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d920)
   6737  1.15  riastrad #define SPCSCCBICLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d924)
   6738  1.15  riastrad #define SPCSCCRICLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d928)
   6739   1.3  riastrad #define  SPCSC_IMAX(x)		(((x) & 0x7ff) << 16) /* s11 */
   6740   1.3  riastrad #define  SPCSC_IMIN(x)		(((x) & 0x7ff) << 0) /* s11 */
   6741   1.3  riastrad 
   6742  1.15  riastrad #define SPCSCYGOCLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d92c)
   6743  1.15  riastrad #define SPCSCCBOCLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d930)
   6744  1.15  riastrad #define SPCSCCROCLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d934)
   6745   1.3  riastrad #define  SPCSC_OMAX(x)		((x) << 16) /* u10 */
   6746   1.3  riastrad #define  SPCSC_OMIN(x)		((x) << 0) /* u10 */
   6747   1.3  riastrad 
   6748   1.3  riastrad /* Skylake plane registers */
   6749   1.3  riastrad 
   6750   1.3  riastrad #define _PLANE_CTL_1_A				0x70180
   6751   1.3  riastrad #define _PLANE_CTL_2_A				0x70280
   6752   1.3  riastrad #define _PLANE_CTL_3_A				0x70380
   6753   1.3  riastrad #define   PLANE_CTL_ENABLE			(1 << 31)
   6754  1.15  riastrad #define   PLANE_CTL_PIPE_GAMMA_ENABLE		(1 << 30)   /* Pre-GLK */
   6755  1.15  riastrad #define   PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE	(1 << 28)
   6756  1.15  riastrad /*
   6757  1.15  riastrad  * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
   6758  1.15  riastrad  * expanded to include bit 23 as well. However, the shift-24 based values
   6759  1.15  riastrad  * correctly map to the same formats in ICL, as long as bit 23 is set to 0
   6760  1.15  riastrad  */
   6761   1.3  riastrad #define   PLANE_CTL_FORMAT_MASK			(0xf << 24)
   6762  1.15  riastrad #define   PLANE_CTL_FORMAT_YUV422		(0 << 24)
   6763  1.15  riastrad #define   PLANE_CTL_FORMAT_NV12			(1 << 24)
   6764  1.15  riastrad #define   PLANE_CTL_FORMAT_XRGB_2101010		(2 << 24)
   6765  1.15  riastrad #define   PLANE_CTL_FORMAT_P010			(3 << 24)
   6766  1.15  riastrad #define   PLANE_CTL_FORMAT_XRGB_8888		(4 << 24)
   6767  1.15  riastrad #define   PLANE_CTL_FORMAT_P012			(5 << 24)
   6768  1.15  riastrad #define   PLANE_CTL_FORMAT_XRGB_16161616F	(6 << 24)
   6769  1.15  riastrad #define   PLANE_CTL_FORMAT_P016			(7 << 24)
   6770  1.15  riastrad #define   PLANE_CTL_FORMAT_AYUV			(8 << 24)
   6771  1.15  riastrad #define   PLANE_CTL_FORMAT_INDEXED		(12 << 24)
   6772  1.15  riastrad #define   PLANE_CTL_FORMAT_RGB_565		(14 << 24)
   6773  1.15  riastrad #define   ICL_PLANE_CTL_FORMAT_MASK		(0x1f << 23)
   6774  1.15  riastrad #define   PLANE_CTL_PIPE_CSC_ENABLE		(1 << 23) /* Pre-GLK */
   6775  1.15  riastrad #define   PLANE_CTL_FORMAT_Y210                 (1 << 23)
   6776  1.15  riastrad #define   PLANE_CTL_FORMAT_Y212                 (3 << 23)
   6777  1.15  riastrad #define   PLANE_CTL_FORMAT_Y216                 (5 << 23)
   6778  1.15  riastrad #define   PLANE_CTL_FORMAT_Y410                 (7 << 23)
   6779  1.15  riastrad #define   PLANE_CTL_FORMAT_Y412                 (9 << 23)
   6780  1.15  riastrad #define   PLANE_CTL_FORMAT_Y416                 (0xb << 23)
   6781   1.3  riastrad #define   PLANE_CTL_KEY_ENABLE_MASK		(0x3 << 21)
   6782  1.15  riastrad #define   PLANE_CTL_KEY_ENABLE_SOURCE		(1 << 21)
   6783  1.15  riastrad #define   PLANE_CTL_KEY_ENABLE_DESTINATION	(2 << 21)
   6784   1.3  riastrad #define   PLANE_CTL_ORDER_BGRX			(0 << 20)
   6785   1.3  riastrad #define   PLANE_CTL_ORDER_RGBX			(1 << 20)
   6786  1.15  riastrad #define   PLANE_CTL_YUV420_Y_PLANE		(1 << 19)
   6787  1.15  riastrad #define   PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709	(1 << 18)
   6788   1.3  riastrad #define   PLANE_CTL_YUV422_ORDER_MASK		(0x3 << 16)
   6789  1.15  riastrad #define   PLANE_CTL_YUV422_YUYV			(0 << 16)
   6790  1.15  riastrad #define   PLANE_CTL_YUV422_UYVY			(1 << 16)
   6791  1.15  riastrad #define   PLANE_CTL_YUV422_YVYU			(2 << 16)
   6792  1.15  riastrad #define   PLANE_CTL_YUV422_VYUY			(3 << 16)
   6793  1.15  riastrad #define   PLANE_CTL_RENDER_DECOMPRESSION_ENABLE	(1 << 15)
   6794   1.3  riastrad #define   PLANE_CTL_TRICKLE_FEED_DISABLE	(1 << 14)
   6795  1.15  riastrad #define   PLANE_CTL_CLEAR_COLOR_DISABLE		(1 << 13) /* TGL+ */
   6796  1.15  riastrad #define   PLANE_CTL_PLANE_GAMMA_DISABLE		(1 << 13) /* Pre-GLK */
   6797   1.3  riastrad #define   PLANE_CTL_TILED_MASK			(0x7 << 10)
   6798  1.15  riastrad #define   PLANE_CTL_TILED_LINEAR		(0 << 10)
   6799  1.15  riastrad #define   PLANE_CTL_TILED_X			(1 << 10)
   6800  1.15  riastrad #define   PLANE_CTL_TILED_Y			(4 << 10)
   6801  1.15  riastrad #define   PLANE_CTL_TILED_YF			(5 << 10)
   6802  1.15  riastrad #define   PLANE_CTL_FLIP_HORIZONTAL		(1 << 8)
   6803  1.15  riastrad #define   PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE	(1 << 4) /* TGL+ */
   6804  1.15  riastrad #define   PLANE_CTL_ALPHA_MASK			(0x3 << 4) /* Pre-GLK */
   6805  1.15  riastrad #define   PLANE_CTL_ALPHA_DISABLE		(0 << 4)
   6806  1.15  riastrad #define   PLANE_CTL_ALPHA_SW_PREMULTIPLY	(2 << 4)
   6807  1.15  riastrad #define   PLANE_CTL_ALPHA_HW_PREMULTIPLY	(3 << 4)
   6808   1.3  riastrad #define   PLANE_CTL_ROTATE_MASK			0x3
   6809   1.3  riastrad #define   PLANE_CTL_ROTATE_0			0x0
   6810   1.3  riastrad #define   PLANE_CTL_ROTATE_90			0x1
   6811   1.3  riastrad #define   PLANE_CTL_ROTATE_180			0x2
   6812   1.3  riastrad #define   PLANE_CTL_ROTATE_270			0x3
   6813   1.3  riastrad #define _PLANE_STRIDE_1_A			0x70188
   6814   1.3  riastrad #define _PLANE_STRIDE_2_A			0x70288
   6815   1.3  riastrad #define _PLANE_STRIDE_3_A			0x70388
   6816   1.3  riastrad #define _PLANE_POS_1_A				0x7018c
   6817   1.3  riastrad #define _PLANE_POS_2_A				0x7028c
   6818   1.3  riastrad #define _PLANE_POS_3_A				0x7038c
   6819   1.3  riastrad #define _PLANE_SIZE_1_A				0x70190
   6820   1.3  riastrad #define _PLANE_SIZE_2_A				0x70290
   6821   1.3  riastrad #define _PLANE_SIZE_3_A				0x70390
   6822   1.3  riastrad #define _PLANE_SURF_1_A				0x7019c
   6823   1.3  riastrad #define _PLANE_SURF_2_A				0x7029c
   6824   1.3  riastrad #define _PLANE_SURF_3_A				0x7039c
   6825   1.3  riastrad #define _PLANE_OFFSET_1_A			0x701a4
   6826   1.3  riastrad #define _PLANE_OFFSET_2_A			0x702a4
   6827   1.3  riastrad #define _PLANE_OFFSET_3_A			0x703a4
   6828   1.3  riastrad #define _PLANE_KEYVAL_1_A			0x70194
   6829   1.3  riastrad #define _PLANE_KEYVAL_2_A			0x70294
   6830   1.3  riastrad #define _PLANE_KEYMSK_1_A			0x70198
   6831   1.3  riastrad #define _PLANE_KEYMSK_2_A			0x70298
   6832  1.15  riastrad #define  PLANE_KEYMSK_ALPHA_ENABLE		(1 << 31)
   6833   1.3  riastrad #define _PLANE_KEYMAX_1_A			0x701a0
   6834   1.3  riastrad #define _PLANE_KEYMAX_2_A			0x702a0
   6835  1.15  riastrad #define  PLANE_KEYMAX_ALPHA(a)			((a) << 24)
   6836  1.15  riastrad #define _PLANE_AUX_DIST_1_A			0x701c0
   6837  1.15  riastrad #define _PLANE_AUX_DIST_2_A			0x702c0
   6838  1.15  riastrad #define _PLANE_AUX_OFFSET_1_A			0x701c4
   6839  1.15  riastrad #define _PLANE_AUX_OFFSET_2_A			0x702c4
   6840  1.15  riastrad #define _PLANE_CUS_CTL_1_A			0x701c8
   6841  1.15  riastrad #define _PLANE_CUS_CTL_2_A			0x702c8
   6842  1.15  riastrad #define  PLANE_CUS_ENABLE			(1 << 31)
   6843  1.15  riastrad #define  PLANE_CUS_PLANE_6			(0 << 30)
   6844  1.15  riastrad #define  PLANE_CUS_PLANE_7			(1 << 30)
   6845  1.15  riastrad #define  PLANE_CUS_HPHASE_SIGN_NEGATIVE		(1 << 19)
   6846  1.15  riastrad #define  PLANE_CUS_HPHASE_0			(0 << 16)
   6847  1.15  riastrad #define  PLANE_CUS_HPHASE_0_25			(1 << 16)
   6848  1.15  riastrad #define  PLANE_CUS_HPHASE_0_5			(2 << 16)
   6849  1.15  riastrad #define  PLANE_CUS_VPHASE_SIGN_NEGATIVE		(1 << 15)
   6850  1.15  riastrad #define  PLANE_CUS_VPHASE_0			(0 << 12)
   6851  1.15  riastrad #define  PLANE_CUS_VPHASE_0_25			(1 << 12)
   6852  1.15  riastrad #define  PLANE_CUS_VPHASE_0_5			(2 << 12)
   6853  1.15  riastrad #define _PLANE_COLOR_CTL_1_A			0x701CC /* GLK+ */
   6854  1.15  riastrad #define _PLANE_COLOR_CTL_2_A			0x702CC /* GLK+ */
   6855  1.15  riastrad #define _PLANE_COLOR_CTL_3_A			0x703CC /* GLK+ */
   6856  1.15  riastrad #define   PLANE_COLOR_PIPE_GAMMA_ENABLE		(1 << 30) /* Pre-ICL */
   6857  1.15  riastrad #define   PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE	(1 << 28)
   6858  1.15  riastrad #define   PLANE_COLOR_INPUT_CSC_ENABLE		(1 << 20) /* ICL+ */
   6859  1.15  riastrad #define   PLANE_COLOR_PIPE_CSC_ENABLE		(1 << 23) /* Pre-ICL */
   6860  1.15  riastrad #define   PLANE_COLOR_CSC_MODE_BYPASS			(0 << 17)
   6861  1.15  riastrad #define   PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709		(1 << 17)
   6862  1.15  riastrad #define   PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709		(2 << 17)
   6863  1.15  riastrad #define   PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020	(3 << 17)
   6864  1.15  riastrad #define   PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020	(4 << 17)
   6865  1.15  riastrad #define   PLANE_COLOR_PLANE_GAMMA_DISABLE	(1 << 13)
   6866  1.15  riastrad #define   PLANE_COLOR_ALPHA_MASK		(0x3 << 4)
   6867  1.15  riastrad #define   PLANE_COLOR_ALPHA_DISABLE		(0 << 4)
   6868  1.15  riastrad #define   PLANE_COLOR_ALPHA_SW_PREMULTIPLY	(2 << 4)
   6869  1.15  riastrad #define   PLANE_COLOR_ALPHA_HW_PREMULTIPLY	(3 << 4)
   6870   1.3  riastrad #define _PLANE_BUF_CFG_1_A			0x7027c
   6871   1.3  riastrad #define _PLANE_BUF_CFG_2_A			0x7037c
   6872   1.3  riastrad #define _PLANE_NV12_BUF_CFG_1_A		0x70278
   6873   1.3  riastrad #define _PLANE_NV12_BUF_CFG_2_A		0x70378
   6874   1.3  riastrad 
   6875  1.15  riastrad /* Input CSC Register Definitions */
   6876  1.15  riastrad #define _PLANE_INPUT_CSC_RY_GY_1_A	0x701E0
   6877  1.15  riastrad #define _PLANE_INPUT_CSC_RY_GY_2_A	0x702E0
   6878  1.15  riastrad 
   6879  1.15  riastrad #define _PLANE_INPUT_CSC_RY_GY_1_B	0x711E0
   6880  1.15  riastrad #define _PLANE_INPUT_CSC_RY_GY_2_B	0x712E0
   6881  1.15  riastrad 
   6882  1.15  riastrad #define _PLANE_INPUT_CSC_RY_GY_1(pipe)	\
   6883  1.15  riastrad 	_PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
   6884  1.15  riastrad 	     _PLANE_INPUT_CSC_RY_GY_1_B)
   6885  1.15  riastrad #define _PLANE_INPUT_CSC_RY_GY_2(pipe)	\
   6886  1.15  riastrad 	_PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
   6887  1.15  riastrad 	     _PLANE_INPUT_CSC_RY_GY_2_B)
   6888  1.15  riastrad 
   6889  1.15  riastrad #define PLANE_INPUT_CSC_COEFF(pipe, plane, index)	\
   6890  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) +  (index) * 4, \
   6891  1.15  riastrad 		    _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
   6892  1.15  riastrad 
   6893  1.15  riastrad #define _PLANE_INPUT_CSC_PREOFF_HI_1_A		0x701F8
   6894  1.15  riastrad #define _PLANE_INPUT_CSC_PREOFF_HI_2_A		0x702F8
   6895  1.15  riastrad 
   6896  1.15  riastrad #define _PLANE_INPUT_CSC_PREOFF_HI_1_B		0x711F8
   6897  1.15  riastrad #define _PLANE_INPUT_CSC_PREOFF_HI_2_B		0x712F8
   6898  1.15  riastrad 
   6899  1.15  riastrad #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe)	\
   6900  1.15  riastrad 	_PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
   6901  1.15  riastrad 	     _PLANE_INPUT_CSC_PREOFF_HI_1_B)
   6902  1.15  riastrad #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe)	\
   6903  1.15  riastrad 	_PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
   6904  1.15  riastrad 	     _PLANE_INPUT_CSC_PREOFF_HI_2_B)
   6905  1.15  riastrad #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index)	\
   6906  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
   6907  1.15  riastrad 		    _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
   6908  1.15  riastrad 
   6909  1.15  riastrad #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A		0x70204
   6910  1.15  riastrad #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A		0x70304
   6911  1.15  riastrad 
   6912  1.15  riastrad #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B		0x71204
   6913  1.15  riastrad #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B		0x71304
   6914  1.15  riastrad 
   6915  1.15  riastrad #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe)	\
   6916  1.15  riastrad 	_PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
   6917  1.15  riastrad 	     _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
   6918  1.15  riastrad #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe)	\
   6919  1.15  riastrad 	_PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
   6920  1.15  riastrad 	     _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
   6921  1.15  riastrad #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index)	\
   6922  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
   6923  1.15  riastrad 		    _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
   6924  1.15  riastrad 
   6925   1.3  riastrad #define _PLANE_CTL_1_B				0x71180
   6926   1.3  riastrad #define _PLANE_CTL_2_B				0x71280
   6927   1.3  riastrad #define _PLANE_CTL_3_B				0x71380
   6928   1.3  riastrad #define _PLANE_CTL_1(pipe)	_PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
   6929   1.3  riastrad #define _PLANE_CTL_2(pipe)	_PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
   6930   1.3  riastrad #define _PLANE_CTL_3(pipe)	_PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
   6931   1.3  riastrad #define PLANE_CTL(pipe, plane)	\
   6932  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
   6933   1.3  riastrad 
   6934   1.3  riastrad #define _PLANE_STRIDE_1_B			0x71188
   6935   1.3  riastrad #define _PLANE_STRIDE_2_B			0x71288
   6936   1.3  riastrad #define _PLANE_STRIDE_3_B			0x71388
   6937   1.3  riastrad #define _PLANE_STRIDE_1(pipe)	\
   6938   1.3  riastrad 	_PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
   6939   1.3  riastrad #define _PLANE_STRIDE_2(pipe)	\
   6940   1.3  riastrad 	_PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
   6941   1.3  riastrad #define _PLANE_STRIDE_3(pipe)	\
   6942   1.3  riastrad 	_PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
   6943   1.3  riastrad #define PLANE_STRIDE(pipe, plane)	\
   6944  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
   6945   1.3  riastrad 
   6946   1.3  riastrad #define _PLANE_POS_1_B				0x7118c
   6947   1.3  riastrad #define _PLANE_POS_2_B				0x7128c
   6948   1.3  riastrad #define _PLANE_POS_3_B				0x7138c
   6949   1.3  riastrad #define _PLANE_POS_1(pipe)	_PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
   6950   1.3  riastrad #define _PLANE_POS_2(pipe)	_PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
   6951   1.3  riastrad #define _PLANE_POS_3(pipe)	_PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
   6952   1.3  riastrad #define PLANE_POS(pipe, plane)	\
   6953  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
   6954   1.3  riastrad 
   6955   1.3  riastrad #define _PLANE_SIZE_1_B				0x71190
   6956   1.3  riastrad #define _PLANE_SIZE_2_B				0x71290
   6957   1.3  riastrad #define _PLANE_SIZE_3_B				0x71390
   6958   1.3  riastrad #define _PLANE_SIZE_1(pipe)	_PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
   6959   1.3  riastrad #define _PLANE_SIZE_2(pipe)	_PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
   6960   1.3  riastrad #define _PLANE_SIZE_3(pipe)	_PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
   6961   1.3  riastrad #define PLANE_SIZE(pipe, plane)	\
   6962  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
   6963   1.3  riastrad 
   6964   1.3  riastrad #define _PLANE_SURF_1_B				0x7119c
   6965   1.3  riastrad #define _PLANE_SURF_2_B				0x7129c
   6966   1.3  riastrad #define _PLANE_SURF_3_B				0x7139c
   6967   1.3  riastrad #define _PLANE_SURF_1(pipe)	_PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
   6968   1.3  riastrad #define _PLANE_SURF_2(pipe)	_PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
   6969   1.3  riastrad #define _PLANE_SURF_3(pipe)	_PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
   6970   1.3  riastrad #define PLANE_SURF(pipe, plane)	\
   6971  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
   6972   1.3  riastrad 
   6973   1.3  riastrad #define _PLANE_OFFSET_1_B			0x711a4
   6974   1.3  riastrad #define _PLANE_OFFSET_2_B			0x712a4
   6975   1.3  riastrad #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
   6976   1.3  riastrad #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
   6977   1.3  riastrad #define PLANE_OFFSET(pipe, plane)	\
   6978  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
   6979   1.3  riastrad 
   6980   1.3  riastrad #define _PLANE_KEYVAL_1_B			0x71194
   6981   1.3  riastrad #define _PLANE_KEYVAL_2_B			0x71294
   6982   1.3  riastrad #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
   6983   1.3  riastrad #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
   6984   1.3  riastrad #define PLANE_KEYVAL(pipe, plane)	\
   6985  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
   6986   1.3  riastrad 
   6987   1.3  riastrad #define _PLANE_KEYMSK_1_B			0x71198
   6988   1.3  riastrad #define _PLANE_KEYMSK_2_B			0x71298
   6989   1.3  riastrad #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
   6990   1.3  riastrad #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
   6991   1.3  riastrad #define PLANE_KEYMSK(pipe, plane)	\
   6992  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
   6993   1.3  riastrad 
   6994   1.3  riastrad #define _PLANE_KEYMAX_1_B			0x711a0
   6995   1.3  riastrad #define _PLANE_KEYMAX_2_B			0x712a0
   6996   1.3  riastrad #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
   6997   1.3  riastrad #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
   6998   1.3  riastrad #define PLANE_KEYMAX(pipe, plane)	\
   6999  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
   7000   1.3  riastrad 
   7001   1.3  riastrad #define _PLANE_BUF_CFG_1_B			0x7127c
   7002   1.3  riastrad #define _PLANE_BUF_CFG_2_B			0x7137c
   7003  1.15  riastrad #define  DDB_ENTRY_MASK				0x7FF /* skl+: 10 bits, icl+ 11 bits */
   7004  1.15  riastrad #define  DDB_ENTRY_END_SHIFT			16
   7005   1.3  riastrad #define _PLANE_BUF_CFG_1(pipe)	\
   7006   1.3  riastrad 	_PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
   7007   1.3  riastrad #define _PLANE_BUF_CFG_2(pipe)	\
   7008   1.3  riastrad 	_PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
   7009   1.3  riastrad #define PLANE_BUF_CFG(pipe, plane)	\
   7010  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
   7011   1.3  riastrad 
   7012   1.3  riastrad #define _PLANE_NV12_BUF_CFG_1_B		0x71278
   7013   1.3  riastrad #define _PLANE_NV12_BUF_CFG_2_B		0x71378
   7014   1.3  riastrad #define _PLANE_NV12_BUF_CFG_1(pipe)	\
   7015   1.3  riastrad 	_PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
   7016   1.3  riastrad #define _PLANE_NV12_BUF_CFG_2(pipe)	\
   7017   1.3  riastrad 	_PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
   7018   1.3  riastrad #define PLANE_NV12_BUF_CFG(pipe, plane)	\
   7019  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
   7020  1.15  riastrad 
   7021  1.15  riastrad #define _PLANE_AUX_DIST_1_B		0x711c0
   7022  1.15  riastrad #define _PLANE_AUX_DIST_2_B		0x712c0
   7023  1.15  riastrad #define _PLANE_AUX_DIST_1(pipe) \
   7024  1.15  riastrad 			_PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
   7025  1.15  riastrad #define _PLANE_AUX_DIST_2(pipe) \
   7026  1.15  riastrad 			_PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
   7027  1.15  riastrad #define PLANE_AUX_DIST(pipe, plane)     \
   7028  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
   7029  1.15  riastrad 
   7030  1.15  riastrad #define _PLANE_AUX_OFFSET_1_B		0x711c4
   7031  1.15  riastrad #define _PLANE_AUX_OFFSET_2_B		0x712c4
   7032  1.15  riastrad #define _PLANE_AUX_OFFSET_1(pipe)       \
   7033  1.15  riastrad 		_PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
   7034  1.15  riastrad #define _PLANE_AUX_OFFSET_2(pipe)       \
   7035  1.15  riastrad 		_PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
   7036  1.15  riastrad #define PLANE_AUX_OFFSET(pipe, plane)   \
   7037  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
   7038  1.15  riastrad 
   7039  1.15  riastrad #define _PLANE_CUS_CTL_1_B		0x711c8
   7040  1.15  riastrad #define _PLANE_CUS_CTL_2_B		0x712c8
   7041  1.15  riastrad #define _PLANE_CUS_CTL_1(pipe)       \
   7042  1.15  riastrad 		_PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
   7043  1.15  riastrad #define _PLANE_CUS_CTL_2(pipe)       \
   7044  1.15  riastrad 		_PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
   7045  1.15  riastrad #define PLANE_CUS_CTL(pipe, plane)   \
   7046  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
   7047  1.15  riastrad 
   7048  1.15  riastrad #define _PLANE_COLOR_CTL_1_B			0x711CC
   7049  1.15  riastrad #define _PLANE_COLOR_CTL_2_B			0x712CC
   7050  1.15  riastrad #define _PLANE_COLOR_CTL_3_B			0x713CC
   7051  1.15  riastrad #define _PLANE_COLOR_CTL_1(pipe)	\
   7052  1.15  riastrad 	_PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
   7053  1.15  riastrad #define _PLANE_COLOR_CTL_2(pipe)	\
   7054  1.15  riastrad 	_PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
   7055  1.15  riastrad #define PLANE_COLOR_CTL(pipe, plane)	\
   7056  1.15  riastrad 	_MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
   7057   1.3  riastrad 
   7058  1.15  riastrad #/* SKL new cursor registers */
   7059   1.3  riastrad #define _CUR_BUF_CFG_A				0x7017c
   7060   1.3  riastrad #define _CUR_BUF_CFG_B				0x7117c
   7061  1.15  riastrad #define CUR_BUF_CFG(pipe)	_MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
   7062   1.2     kamil 
   7063   1.1  riastrad /* VBIOS regs */
   7064  1.15  riastrad #define VGACNTRL		_MMIO(0x71400)
   7065  1.19  riastrad # define VGA_DISP_DISABLE			(1 << 31)
   7066   1.1  riastrad # define VGA_2X_MODE				(1 << 30)
   7067   1.1  riastrad # define VGA_PIPE_B_SELECT			(1 << 29)
   7068   1.1  riastrad 
   7069  1.15  riastrad #define VLV_VGACNTRL		_MMIO(VLV_DISPLAY_BASE + 0x71400)
   7070   1.2     kamil 
   7071   1.1  riastrad /* Ironlake */
   7072   1.1  riastrad 
   7073  1.15  riastrad #define CPU_VGACNTRL	_MMIO(0x41000)
   7074   1.1  riastrad 
   7075  1.15  riastrad #define DIGITAL_PORT_HOTPLUG_CNTRL	_MMIO(0x44030)
   7076   1.3  riastrad #define  DIGITAL_PORTA_HOTPLUG_ENABLE		(1 << 4)
   7077   1.3  riastrad #define  DIGITAL_PORTA_PULSE_DURATION_2ms	(0 << 2) /* pre-HSW */
   7078   1.3  riastrad #define  DIGITAL_PORTA_PULSE_DURATION_4_5ms	(1 << 2) /* pre-HSW */
   7079   1.3  riastrad #define  DIGITAL_PORTA_PULSE_DURATION_6ms	(2 << 2) /* pre-HSW */
   7080   1.3  riastrad #define  DIGITAL_PORTA_PULSE_DURATION_100ms	(3 << 2) /* pre-HSW */
   7081   1.3  riastrad #define  DIGITAL_PORTA_PULSE_DURATION_MASK	(3 << 2) /* pre-HSW */
   7082   1.3  riastrad #define  DIGITAL_PORTA_HOTPLUG_STATUS_MASK	(3 << 0)
   7083   1.3  riastrad #define  DIGITAL_PORTA_HOTPLUG_NO_DETECT	(0 << 0)
   7084   1.3  riastrad #define  DIGITAL_PORTA_HOTPLUG_SHORT_DETECT	(1 << 0)
   7085   1.3  riastrad #define  DIGITAL_PORTA_HOTPLUG_LONG_DETECT	(2 << 0)
   7086   1.1  riastrad 
   7087   1.1  riastrad /* refresh rate hardware control */
   7088  1.15  riastrad #define RR_HW_CTL       _MMIO(0x45300)
   7089   1.1  riastrad #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
   7090   1.1  riastrad #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
   7091   1.1  riastrad 
   7092  1.15  riastrad #define FDI_PLL_BIOS_0  _MMIO(0x46000)
   7093   1.1  riastrad #define  FDI_PLL_FB_CLOCK_MASK  0xff
   7094  1.15  riastrad #define FDI_PLL_BIOS_1  _MMIO(0x46004)
   7095  1.15  riastrad #define FDI_PLL_BIOS_2  _MMIO(0x46008)
   7096  1.15  riastrad #define DISPLAY_PORT_PLL_BIOS_0         _MMIO(0x4600c)
   7097  1.15  riastrad #define DISPLAY_PORT_PLL_BIOS_1         _MMIO(0x46010)
   7098  1.15  riastrad #define DISPLAY_PORT_PLL_BIOS_2         _MMIO(0x46014)
   7099   1.1  riastrad 
   7100  1.15  riastrad #define PCH_3DCGDIS0		_MMIO(0x46020)
   7101   1.1  riastrad # define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
   7102   1.1  riastrad # define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
   7103   1.1  riastrad 
   7104  1.15  riastrad #define PCH_3DCGDIS1		_MMIO(0x46024)
   7105   1.1  riastrad # define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   7106   1.1  riastrad 
   7107  1.15  riastrad #define FDI_PLL_FREQ_CTL        _MMIO(0x46030)
   7108  1.15  riastrad #define  FDI_PLL_FREQ_CHANGE_REQUEST    (1 << 24)
   7109   1.1  riastrad #define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
   7110   1.1  riastrad #define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
   7111   1.1  riastrad 
   7112   1.1  riastrad 
   7113   1.2     kamil #define _PIPEA_DATA_M1		0x60030
   7114   1.1  riastrad #define  PIPE_DATA_M1_OFFSET    0
   7115   1.2     kamil #define _PIPEA_DATA_N1		0x60034
   7116   1.1  riastrad #define  PIPE_DATA_N1_OFFSET    0
   7117   1.1  riastrad 
   7118   1.2     kamil #define _PIPEA_DATA_M2		0x60038
   7119   1.1  riastrad #define  PIPE_DATA_M2_OFFSET    0
   7120   1.2     kamil #define _PIPEA_DATA_N2		0x6003c
   7121   1.1  riastrad #define  PIPE_DATA_N2_OFFSET    0
   7122   1.1  riastrad 
   7123   1.2     kamil #define _PIPEA_LINK_M1		0x60040
   7124   1.1  riastrad #define  PIPE_LINK_M1_OFFSET    0
   7125   1.2     kamil #define _PIPEA_LINK_N1		0x60044
   7126   1.1  riastrad #define  PIPE_LINK_N1_OFFSET    0
   7127   1.1  riastrad 
   7128   1.2     kamil #define _PIPEA_LINK_M2		0x60048
   7129   1.1  riastrad #define  PIPE_LINK_M2_OFFSET    0
   7130   1.2     kamil #define _PIPEA_LINK_N2		0x6004c
   7131   1.1  riastrad #define  PIPE_LINK_N2_OFFSET    0
   7132   1.1  riastrad 
   7133   1.1  riastrad /* PIPEB timing regs are same start from 0x61000 */
   7134   1.1  riastrad 
   7135   1.2     kamil #define _PIPEB_DATA_M1		0x61030
   7136   1.2     kamil #define _PIPEB_DATA_N1		0x61034
   7137   1.2     kamil #define _PIPEB_DATA_M2		0x61038
   7138   1.2     kamil #define _PIPEB_DATA_N2		0x6103c
   7139   1.2     kamil #define _PIPEB_LINK_M1		0x61040
   7140   1.2     kamil #define _PIPEB_LINK_N1		0x61044
   7141   1.2     kamil #define _PIPEB_LINK_M2		0x61048
   7142   1.2     kamil #define _PIPEB_LINK_N2		0x6104c
   7143   1.2     kamil 
   7144  1.15  riastrad #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
   7145  1.15  riastrad #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
   7146  1.15  riastrad #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
   7147  1.15  riastrad #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
   7148  1.15  riastrad #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
   7149  1.15  riastrad #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
   7150  1.15  riastrad #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
   7151  1.15  riastrad #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
   7152   1.1  riastrad 
   7153   1.1  riastrad /* CPU panel fitter */
   7154   1.1  riastrad /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
   7155   1.1  riastrad #define _PFA_CTL_1               0x68080
   7156   1.1  riastrad #define _PFB_CTL_1               0x68880
   7157  1.19  riastrad #define  PF_ENABLE              (1 << 31)
   7158  1.15  riastrad #define  PF_PIPE_SEL_MASK_IVB	(3 << 29)
   7159  1.15  riastrad #define  PF_PIPE_SEL_IVB(pipe)	((pipe) << 29)
   7160  1.15  riastrad #define  PF_FILTER_MASK		(3 << 23)
   7161  1.15  riastrad #define  PF_FILTER_PROGRAMMED	(0 << 23)
   7162  1.15  riastrad #define  PF_FILTER_MED_3x3	(1 << 23)
   7163  1.15  riastrad #define  PF_FILTER_EDGE_ENHANCE	(2 << 23)
   7164  1.15  riastrad #define  PF_FILTER_EDGE_SOFTEN	(3 << 23)
   7165   1.1  riastrad #define _PFA_WIN_SZ		0x68074
   7166   1.1  riastrad #define _PFB_WIN_SZ		0x68874
   7167   1.1  riastrad #define _PFA_WIN_POS		0x68070
   7168   1.1  riastrad #define _PFB_WIN_POS		0x68870
   7169   1.1  riastrad #define _PFA_VSCALE		0x68084
   7170   1.1  riastrad #define _PFB_VSCALE		0x68884
   7171   1.1  riastrad #define _PFA_HSCALE		0x68090
   7172   1.1  riastrad #define _PFB_HSCALE		0x68890
   7173   1.1  riastrad 
   7174  1.15  riastrad #define PF_CTL(pipe)		_MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
   7175  1.15  riastrad #define PF_WIN_SZ(pipe)		_MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
   7176  1.15  riastrad #define PF_WIN_POS(pipe)	_MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
   7177  1.15  riastrad #define PF_VSCALE(pipe)		_MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
   7178  1.15  riastrad #define PF_HSCALE(pipe)		_MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
   7179   1.1  riastrad 
   7180   1.3  riastrad #define _PSA_CTL		0x68180
   7181   1.3  riastrad #define _PSB_CTL		0x68980
   7182  1.15  riastrad #define PS_ENABLE		(1 << 31)
   7183   1.3  riastrad #define _PSA_WIN_SZ		0x68174
   7184   1.3  riastrad #define _PSB_WIN_SZ		0x68974
   7185   1.3  riastrad #define _PSA_WIN_POS		0x68170
   7186   1.3  riastrad #define _PSB_WIN_POS		0x68970
   7187   1.3  riastrad 
   7188  1.15  riastrad #define PS_CTL(pipe)		_MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
   7189  1.15  riastrad #define PS_WIN_SZ(pipe)		_MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
   7190  1.15  riastrad #define PS_WIN_POS(pipe)	_MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
   7191   1.3  riastrad 
   7192   1.3  riastrad /*
   7193   1.3  riastrad  * Skylake scalers
   7194   1.3  riastrad  */
   7195   1.3  riastrad #define _PS_1A_CTRL      0x68180
   7196   1.3  riastrad #define _PS_2A_CTRL      0x68280
   7197   1.3  riastrad #define _PS_1B_CTRL      0x68980
   7198   1.3  riastrad #define _PS_2B_CTRL      0x68A80
   7199   1.3  riastrad #define _PS_1C_CTRL      0x69180
   7200   1.3  riastrad #define PS_SCALER_EN        (1 << 31)
   7201  1.15  riastrad #define SKL_PS_SCALER_MODE_MASK (3 << 28)
   7202  1.15  riastrad #define SKL_PS_SCALER_MODE_DYN  (0 << 28)
   7203  1.15  riastrad #define SKL_PS_SCALER_MODE_HQ  (1 << 28)
   7204  1.15  riastrad #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
   7205  1.15  riastrad #define PS_SCALER_MODE_PLANAR (1 << 29)
   7206  1.15  riastrad #define PS_SCALER_MODE_NORMAL (0 << 29)
   7207   1.3  riastrad #define PS_PLANE_SEL_MASK  (7 << 25)
   7208   1.3  riastrad #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
   7209   1.3  riastrad #define PS_FILTER_MASK         (3 << 23)
   7210   1.3  riastrad #define PS_FILTER_MEDIUM       (0 << 23)
   7211   1.3  riastrad #define PS_FILTER_EDGE_ENHANCE (2 << 23)
   7212   1.3  riastrad #define PS_FILTER_BILINEAR     (3 << 23)
   7213   1.3  riastrad #define PS_VERT3TAP            (1 << 21)
   7214   1.3  riastrad #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
   7215   1.3  riastrad #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
   7216   1.3  riastrad #define PS_PWRUP_PROGRESS         (1 << 17)
   7217   1.3  riastrad #define PS_V_FILTER_BYPASS        (1 << 8)
   7218   1.3  riastrad #define PS_VADAPT_EN              (1 << 7)
   7219   1.3  riastrad #define PS_VADAPT_MODE_MASK        (3 << 5)
   7220   1.3  riastrad #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
   7221   1.3  riastrad #define PS_VADAPT_MODE_MOD_ADAPT   (1 << 5)
   7222   1.3  riastrad #define PS_VADAPT_MODE_MOST_ADAPT  (3 << 5)
   7223  1.15  riastrad #define PS_PLANE_Y_SEL_MASK  (7 << 5)
   7224  1.15  riastrad #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
   7225   1.3  riastrad 
   7226   1.3  riastrad #define _PS_PWR_GATE_1A     0x68160
   7227   1.3  riastrad #define _PS_PWR_GATE_2A     0x68260
   7228   1.3  riastrad #define _PS_PWR_GATE_1B     0x68960
   7229   1.3  riastrad #define _PS_PWR_GATE_2B     0x68A60
   7230   1.3  riastrad #define _PS_PWR_GATE_1C     0x69160
   7231   1.3  riastrad #define PS_PWR_GATE_DIS_OVERRIDE       (1 << 31)
   7232   1.3  riastrad #define PS_PWR_GATE_SETTLING_TIME_32   (0 << 3)
   7233   1.3  riastrad #define PS_PWR_GATE_SETTLING_TIME_64   (1 << 3)
   7234   1.3  riastrad #define PS_PWR_GATE_SETTLING_TIME_96   (2 << 3)
   7235   1.3  riastrad #define PS_PWR_GATE_SETTLING_TIME_128  (3 << 3)
   7236   1.3  riastrad #define PS_PWR_GATE_SLPEN_8             0
   7237   1.3  riastrad #define PS_PWR_GATE_SLPEN_16            1
   7238   1.3  riastrad #define PS_PWR_GATE_SLPEN_24            2
   7239   1.3  riastrad #define PS_PWR_GATE_SLPEN_32            3
   7240   1.3  riastrad 
   7241   1.3  riastrad #define _PS_WIN_POS_1A      0x68170
   7242   1.3  riastrad #define _PS_WIN_POS_2A      0x68270
   7243   1.3  riastrad #define _PS_WIN_POS_1B      0x68970
   7244   1.3  riastrad #define _PS_WIN_POS_2B      0x68A70
   7245   1.3  riastrad #define _PS_WIN_POS_1C      0x69170
   7246   1.3  riastrad 
   7247   1.3  riastrad #define _PS_WIN_SZ_1A       0x68174
   7248   1.3  riastrad #define _PS_WIN_SZ_2A       0x68274
   7249   1.3  riastrad #define _PS_WIN_SZ_1B       0x68974
   7250   1.3  riastrad #define _PS_WIN_SZ_2B       0x68A74
   7251   1.3  riastrad #define _PS_WIN_SZ_1C       0x69174
   7252   1.3  riastrad 
   7253   1.3  riastrad #define _PS_VSCALE_1A       0x68184
   7254   1.3  riastrad #define _PS_VSCALE_2A       0x68284
   7255   1.3  riastrad #define _PS_VSCALE_1B       0x68984
   7256   1.3  riastrad #define _PS_VSCALE_2B       0x68A84
   7257   1.3  riastrad #define _PS_VSCALE_1C       0x69184
   7258   1.3  riastrad 
   7259   1.3  riastrad #define _PS_HSCALE_1A       0x68190
   7260   1.3  riastrad #define _PS_HSCALE_2A       0x68290
   7261   1.3  riastrad #define _PS_HSCALE_1B       0x68990
   7262   1.3  riastrad #define _PS_HSCALE_2B       0x68A90
   7263   1.3  riastrad #define _PS_HSCALE_1C       0x69190
   7264   1.3  riastrad 
   7265   1.3  riastrad #define _PS_VPHASE_1A       0x68188
   7266   1.3  riastrad #define _PS_VPHASE_2A       0x68288
   7267   1.3  riastrad #define _PS_VPHASE_1B       0x68988
   7268   1.3  riastrad #define _PS_VPHASE_2B       0x68A88
   7269   1.3  riastrad #define _PS_VPHASE_1C       0x69188
   7270  1.15  riastrad #define  PS_Y_PHASE(x)		((x) << 16)
   7271  1.15  riastrad #define  PS_UV_RGB_PHASE(x)	((x) << 0)
   7272  1.15  riastrad #define   PS_PHASE_MASK	(0x7fff << 1) /* u2.13 */
   7273  1.15  riastrad #define   PS_PHASE_TRIP	(1 << 0)
   7274   1.3  riastrad 
   7275   1.3  riastrad #define _PS_HPHASE_1A       0x68194
   7276   1.3  riastrad #define _PS_HPHASE_2A       0x68294
   7277   1.3  riastrad #define _PS_HPHASE_1B       0x68994
   7278   1.3  riastrad #define _PS_HPHASE_2B       0x68A94
   7279   1.3  riastrad #define _PS_HPHASE_1C       0x69194
   7280   1.3  riastrad 
   7281   1.3  riastrad #define _PS_ECC_STAT_1A     0x681D0
   7282   1.3  riastrad #define _PS_ECC_STAT_2A     0x682D0
   7283   1.3  riastrad #define _PS_ECC_STAT_1B     0x689D0
   7284   1.3  riastrad #define _PS_ECC_STAT_2B     0x68AD0
   7285   1.3  riastrad #define _PS_ECC_STAT_1C     0x691D0
   7286   1.3  riastrad 
   7287  1.15  riastrad #define _ID(id, a, b) _PICK_EVEN(id, a, b)
   7288  1.15  riastrad #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe,        \
   7289   1.3  riastrad 			_ID(id, _PS_1A_CTRL, _PS_2A_CTRL),       \
   7290   1.3  riastrad 			_ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
   7291  1.15  riastrad #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe,    \
   7292   1.3  riastrad 			_ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
   7293   1.3  riastrad 			_ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
   7294  1.15  riastrad #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe,     \
   7295   1.3  riastrad 			_ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
   7296   1.3  riastrad 			_ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
   7297  1.15  riastrad #define SKL_PS_WIN_SZ(pipe, id)  _MMIO_PIPE(pipe,     \
   7298   1.3  riastrad 			_ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A),   \
   7299   1.3  riastrad 			_ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
   7300  1.15  riastrad #define SKL_PS_VSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
   7301   1.3  riastrad 			_ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A),   \
   7302   1.3  riastrad 			_ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
   7303  1.15  riastrad #define SKL_PS_HSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
   7304   1.3  riastrad 			_ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A),   \
   7305   1.3  riastrad 			_ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
   7306  1.15  riastrad #define SKL_PS_VPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
   7307   1.3  riastrad 			_ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A),   \
   7308   1.3  riastrad 			_ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
   7309  1.15  riastrad #define SKL_PS_HPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
   7310   1.3  riastrad 			_ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A),   \
   7311   1.3  riastrad 			_ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
   7312  1.15  riastrad #define SKL_PS_ECC_STAT(pipe, id)  _MMIO_PIPE(pipe,     \
   7313   1.3  riastrad 			_ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A),   \
   7314  1.15  riastrad 			_ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
   7315   1.3  riastrad 
   7316   1.1  riastrad /* legacy palette */
   7317   1.1  riastrad #define _LGC_PALETTE_A           0x4a000
   7318   1.1  riastrad #define _LGC_PALETTE_B           0x4a800
   7319  1.15  riastrad #define LGC_PALETTE_RED_MASK     REG_GENMASK(23, 16)
   7320  1.15  riastrad #define LGC_PALETTE_GREEN_MASK   REG_GENMASK(15, 8)
   7321  1.15  riastrad #define LGC_PALETTE_BLUE_MASK    REG_GENMASK(7, 0)
   7322  1.15  riastrad #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
   7323  1.15  riastrad 
   7324  1.15  riastrad /* ilk/snb precision palette */
   7325  1.15  riastrad #define _PREC_PALETTE_A           0x4b000
   7326  1.15  riastrad #define _PREC_PALETTE_B           0x4c000
   7327  1.15  riastrad #define   PREC_PALETTE_RED_MASK   REG_GENMASK(29, 20)
   7328  1.15  riastrad #define   PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
   7329  1.15  riastrad #define   PREC_PALETTE_BLUE_MASK  REG_GENMASK(9, 0)
   7330  1.15  riastrad #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
   7331  1.15  riastrad 
   7332  1.15  riastrad #define  _PREC_PIPEAGCMAX              0x4d000
   7333  1.15  riastrad #define  _PREC_PIPEBGCMAX              0x4d010
   7334  1.15  riastrad #define PREC_PIPEGCMAX(pipe, i)        _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
   7335   1.1  riastrad 
   7336   1.2     kamil #define _GAMMA_MODE_A		0x4a480
   7337   1.2     kamil #define _GAMMA_MODE_B		0x4ac80
   7338  1.15  riastrad #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
   7339  1.15  riastrad #define  PRE_CSC_GAMMA_ENABLE	(1 << 31)
   7340  1.15  riastrad #define  POST_CSC_GAMMA_ENABLE	(1 << 30)
   7341  1.15  riastrad #define  GAMMA_MODE_MODE_MASK	(3 << 0)
   7342  1.15  riastrad #define  GAMMA_MODE_MODE_8BIT	(0 << 0)
   7343  1.15  riastrad #define  GAMMA_MODE_MODE_10BIT	(1 << 0)
   7344  1.15  riastrad #define  GAMMA_MODE_MODE_12BIT	(2 << 0)
   7345  1.15  riastrad #define  GAMMA_MODE_MODE_SPLIT	(3 << 0) /* ivb-bdw */
   7346  1.15  riastrad #define  GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED	(3 << 0) /* icl + */
   7347  1.15  riastrad 
   7348  1.15  riastrad /* DMC/CSR */
   7349  1.15  riastrad #define CSR_PROGRAM(i)		_MMIO(0x80000 + (i) * 4)
   7350  1.15  riastrad #define CSR_SSP_BASE_ADDR_GEN9	0x00002FC0
   7351  1.15  riastrad #define CSR_HTP_ADDR_SKL	0x00500034
   7352  1.15  riastrad #define CSR_SSP_BASE		_MMIO(0x8F074)
   7353  1.15  riastrad #define CSR_HTP_SKL		_MMIO(0x8F004)
   7354  1.15  riastrad #define CSR_LAST_WRITE		_MMIO(0x8F034)
   7355  1.15  riastrad #define CSR_LAST_WRITE_VALUE	0xc003b400
   7356  1.15  riastrad /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
   7357  1.15  riastrad #define CSR_MMIO_START_RANGE	0x80000
   7358  1.15  riastrad #define CSR_MMIO_END_RANGE	0x8FFFF
   7359  1.15  riastrad #define SKL_CSR_DC3_DC5_COUNT	_MMIO(0x80030)
   7360  1.15  riastrad #define SKL_CSR_DC5_DC6_COUNT	_MMIO(0x8002C)
   7361  1.15  riastrad #define BXT_CSR_DC3_DC5_COUNT	_MMIO(0x80038)
   7362  1.15  riastrad #define TGL_DMC_DEBUG_DC5_COUNT	_MMIO(0x101084)
   7363  1.15  riastrad #define TGL_DMC_DEBUG_DC6_COUNT	_MMIO(0x101088)
   7364  1.15  riastrad 
   7365  1.15  riastrad #define DMC_DEBUG3		_MMIO(0x101090)
   7366  1.15  riastrad 
   7367  1.15  riastrad /* Display Internal Timeout Register */
   7368  1.15  riastrad #define RM_TIMEOUT		_MMIO(0x42060)
   7369  1.15  riastrad #define  MMIO_TIMEOUT_US(us)	((us) << 0)
   7370   1.2     kamil 
   7371   1.1  riastrad /* interrupts */
   7372  1.19  riastrad #define DE_MASTER_IRQ_CONTROL   (1 << 31)
   7373   1.1  riastrad #define DE_SPRITEB_FLIP_DONE    (1 << 29)
   7374   1.1  riastrad #define DE_SPRITEA_FLIP_DONE    (1 << 28)
   7375   1.1  riastrad #define DE_PLANEB_FLIP_DONE     (1 << 27)
   7376   1.1  riastrad #define DE_PLANEA_FLIP_DONE     (1 << 26)
   7377   1.2     kamil #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
   7378   1.1  riastrad #define DE_PCU_EVENT            (1 << 25)
   7379   1.1  riastrad #define DE_GTT_FAULT            (1 << 24)
   7380   1.1  riastrad #define DE_POISON               (1 << 23)
   7381   1.1  riastrad #define DE_PERFORM_COUNTER      (1 << 22)
   7382   1.1  riastrad #define DE_PCH_EVENT            (1 << 21)
   7383   1.1  riastrad #define DE_AUX_CHANNEL_A        (1 << 20)
   7384   1.1  riastrad #define DE_DP_A_HOTPLUG         (1 << 19)
   7385   1.1  riastrad #define DE_GSE                  (1 << 18)
   7386   1.1  riastrad #define DE_PIPEB_VBLANK         (1 << 15)
   7387   1.1  riastrad #define DE_PIPEB_EVEN_FIELD     (1 << 14)
   7388   1.1  riastrad #define DE_PIPEB_ODD_FIELD      (1 << 13)
   7389   1.1  riastrad #define DE_PIPEB_LINE_COMPARE   (1 << 12)
   7390   1.1  riastrad #define DE_PIPEB_VSYNC          (1 << 11)
   7391   1.2     kamil #define DE_PIPEB_CRC_DONE	(1 << 10)
   7392   1.1  riastrad #define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
   7393   1.1  riastrad #define DE_PIPEA_VBLANK         (1 << 7)
   7394  1.15  riastrad #define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8 * (pipe)))
   7395   1.1  riastrad #define DE_PIPEA_EVEN_FIELD     (1 << 6)
   7396   1.1  riastrad #define DE_PIPEA_ODD_FIELD      (1 << 5)
   7397   1.1  riastrad #define DE_PIPEA_LINE_COMPARE   (1 << 4)
   7398   1.1  riastrad #define DE_PIPEA_VSYNC          (1 << 3)
   7399   1.2     kamil #define DE_PIPEA_CRC_DONE	(1 << 2)
   7400  1.15  riastrad #define DE_PIPE_CRC_DONE(pipe)	(1 << (2 + 8 * (pipe)))
   7401   1.1  riastrad #define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
   7402  1.15  riastrad #define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8 * (pipe)))
   7403   1.1  riastrad 
   7404   1.1  riastrad /* More Ivybridge lolz */
   7405  1.15  riastrad #define DE_ERR_INT_IVB			(1 << 30)
   7406  1.15  riastrad #define DE_GSE_IVB			(1 << 29)
   7407  1.15  riastrad #define DE_PCH_EVENT_IVB		(1 << 28)
   7408  1.15  riastrad #define DE_DP_A_HOTPLUG_IVB		(1 << 27)
   7409  1.15  riastrad #define DE_AUX_CHANNEL_A_IVB		(1 << 26)
   7410  1.15  riastrad #define DE_EDP_PSR_INT_HSW		(1 << 19)
   7411  1.15  riastrad #define DE_SPRITEC_FLIP_DONE_IVB	(1 << 14)
   7412  1.15  riastrad #define DE_PLANEC_FLIP_DONE_IVB		(1 << 13)
   7413  1.15  riastrad #define DE_PIPEC_VBLANK_IVB		(1 << 10)
   7414  1.15  riastrad #define DE_SPRITEB_FLIP_DONE_IVB	(1 << 9)
   7415  1.15  riastrad #define DE_PLANEB_FLIP_DONE_IVB		(1 << 8)
   7416  1.15  riastrad #define DE_PIPEB_VBLANK_IVB		(1 << 5)
   7417  1.15  riastrad #define DE_SPRITEA_FLIP_DONE_IVB	(1 << 4)
   7418  1.15  riastrad #define DE_PLANEA_FLIP_DONE_IVB		(1 << 3)
   7419  1.15  riastrad #define DE_PLANE_FLIP_DONE_IVB(plane)	(1 << (3 + 5 * (plane)))
   7420  1.15  riastrad #define DE_PIPEA_VBLANK_IVB		(1 << 0)
   7421   1.3  riastrad #define DE_PIPE_VBLANK_IVB(pipe)	(1 << ((pipe) * 5))
   7422   1.1  riastrad 
   7423  1.15  riastrad #define VLV_MASTER_IER			_MMIO(0x4400c) /* Gunit master IER */
   7424  1.15  riastrad #define   MASTER_INTERRUPT_ENABLE	(1 << 31)
   7425   1.1  riastrad 
   7426  1.15  riastrad #define DEISR   _MMIO(0x44000)
   7427  1.15  riastrad #define DEIMR   _MMIO(0x44004)
   7428  1.15  riastrad #define DEIIR   _MMIO(0x44008)
   7429  1.15  riastrad #define DEIER   _MMIO(0x4400c)
   7430  1.15  riastrad 
   7431  1.15  riastrad #define GTISR   _MMIO(0x44010)
   7432  1.15  riastrad #define GTIMR   _MMIO(0x44014)
   7433  1.15  riastrad #define GTIIR   _MMIO(0x44018)
   7434  1.15  riastrad #define GTIER   _MMIO(0x4401c)
   7435   1.1  riastrad 
   7436  1.15  riastrad #define GEN8_MASTER_IRQ			_MMIO(0x44200)
   7437  1.19  riastrad #define  GEN8_MASTER_IRQ_CONTROL	(1 << 31)
   7438  1.15  riastrad #define  GEN8_PCU_IRQ			(1 << 30)
   7439  1.15  riastrad #define  GEN8_DE_PCH_IRQ		(1 << 23)
   7440  1.15  riastrad #define  GEN8_DE_MISC_IRQ		(1 << 22)
   7441  1.15  riastrad #define  GEN8_DE_PORT_IRQ		(1 << 20)
   7442  1.15  riastrad #define  GEN8_DE_PIPE_C_IRQ		(1 << 18)
   7443  1.15  riastrad #define  GEN8_DE_PIPE_B_IRQ		(1 << 17)
   7444  1.15  riastrad #define  GEN8_DE_PIPE_A_IRQ		(1 << 16)
   7445  1.15  riastrad #define  GEN8_DE_PIPE_IRQ(pipe)		(1 << (16 + (pipe)))
   7446  1.15  riastrad #define  GEN8_GT_VECS_IRQ		(1 << 6)
   7447  1.15  riastrad #define  GEN8_GT_GUC_IRQ		(1 << 5)
   7448  1.15  riastrad #define  GEN8_GT_PM_IRQ			(1 << 4)
   7449  1.15  riastrad #define  GEN8_GT_VCS1_IRQ		(1 << 3) /* NB: VCS2 in bspec! */
   7450  1.15  riastrad #define  GEN8_GT_VCS0_IRQ		(1 << 2) /* NB: VCS1 in bpsec! */
   7451  1.15  riastrad #define  GEN8_GT_BCS_IRQ		(1 << 1)
   7452  1.15  riastrad #define  GEN8_GT_RCS_IRQ		(1 << 0)
   7453  1.15  riastrad 
   7454  1.15  riastrad #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
   7455  1.15  riastrad #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
   7456  1.15  riastrad #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
   7457  1.15  riastrad #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
   7458   1.2     kamil 
   7459   1.3  riastrad #define GEN8_RCS_IRQ_SHIFT 0
   7460   1.2     kamil #define GEN8_BCS_IRQ_SHIFT 16
   7461  1.15  riastrad #define GEN8_VCS0_IRQ_SHIFT 0  /* NB: VCS1 in bspec! */
   7462  1.15  riastrad #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
   7463   1.2     kamil #define GEN8_VECS_IRQ_SHIFT 0
   7464   1.3  riastrad #define GEN8_WD_IRQ_SHIFT 16
   7465   1.2     kamil 
   7466  1.15  riastrad #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
   7467  1.15  riastrad #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
   7468  1.15  riastrad #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
   7469  1.15  riastrad #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
   7470  1.19  riastrad #define  GEN8_PIPE_FIFO_UNDERRUN	(1 << 31)
   7471   1.2     kamil #define  GEN8_PIPE_CDCLK_CRC_ERROR	(1 << 29)
   7472   1.2     kamil #define  GEN8_PIPE_CDCLK_CRC_DONE	(1 << 28)
   7473   1.2     kamil #define  GEN8_PIPE_CURSOR_FAULT		(1 << 10)
   7474   1.2     kamil #define  GEN8_PIPE_SPRITE_FAULT		(1 << 9)
   7475   1.2     kamil #define  GEN8_PIPE_PRIMARY_FAULT	(1 << 8)
   7476   1.2     kamil #define  GEN8_PIPE_SPRITE_FLIP_DONE	(1 << 5)
   7477   1.3  riastrad #define  GEN8_PIPE_PRIMARY_FLIP_DONE	(1 << 4)
   7478   1.2     kamil #define  GEN8_PIPE_SCAN_LINE_EVENT	(1 << 2)
   7479   1.2     kamil #define  GEN8_PIPE_VSYNC		(1 << 1)
   7480   1.2     kamil #define  GEN8_PIPE_VBLANK		(1 << 0)
   7481   1.3  riastrad #define  GEN9_PIPE_CURSOR_FAULT		(1 << 11)
   7482  1.15  riastrad #define  GEN11_PIPE_PLANE7_FAULT	(1 << 22)
   7483  1.15  riastrad #define  GEN11_PIPE_PLANE6_FAULT	(1 << 21)
   7484  1.15  riastrad #define  GEN11_PIPE_PLANE5_FAULT	(1 << 20)
   7485   1.3  riastrad #define  GEN9_PIPE_PLANE4_FAULT		(1 << 10)
   7486   1.3  riastrad #define  GEN9_PIPE_PLANE3_FAULT		(1 << 9)
   7487   1.3  riastrad #define  GEN9_PIPE_PLANE2_FAULT		(1 << 8)
   7488   1.3  riastrad #define  GEN9_PIPE_PLANE1_FAULT		(1 << 7)
   7489   1.3  riastrad #define  GEN9_PIPE_PLANE4_FLIP_DONE	(1 << 6)
   7490   1.3  riastrad #define  GEN9_PIPE_PLANE3_FLIP_DONE	(1 << 5)
   7491   1.3  riastrad #define  GEN9_PIPE_PLANE2_FLIP_DONE	(1 << 4)
   7492   1.3  riastrad #define  GEN9_PIPE_PLANE1_FLIP_DONE	(1 << 3)
   7493   1.3  riastrad #define  GEN9_PIPE_PLANE_FLIP_DONE(p)	(1 << (3 + (p)))
   7494   1.2     kamil #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
   7495   1.2     kamil 	(GEN8_PIPE_CURSOR_FAULT | \
   7496   1.2     kamil 	 GEN8_PIPE_SPRITE_FAULT | \
   7497   1.2     kamil 	 GEN8_PIPE_PRIMARY_FAULT)
   7498   1.3  riastrad #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
   7499   1.3  riastrad 	(GEN9_PIPE_CURSOR_FAULT | \
   7500   1.3  riastrad 	 GEN9_PIPE_PLANE4_FAULT | \
   7501   1.3  riastrad 	 GEN9_PIPE_PLANE3_FAULT | \
   7502   1.3  riastrad 	 GEN9_PIPE_PLANE2_FAULT | \
   7503   1.3  riastrad 	 GEN9_PIPE_PLANE1_FAULT)
   7504  1.15  riastrad #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
   7505  1.15  riastrad 	(GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
   7506  1.15  riastrad 	 GEN11_PIPE_PLANE7_FAULT | \
   7507  1.15  riastrad 	 GEN11_PIPE_PLANE6_FAULT | \
   7508  1.15  riastrad 	 GEN11_PIPE_PLANE5_FAULT)
   7509  1.15  riastrad 
   7510  1.15  riastrad #define GEN8_DE_PORT_ISR _MMIO(0x44440)
   7511  1.15  riastrad #define GEN8_DE_PORT_IMR _MMIO(0x44444)
   7512  1.15  riastrad #define GEN8_DE_PORT_IIR _MMIO(0x44448)
   7513  1.15  riastrad #define GEN8_DE_PORT_IER _MMIO(0x4444c)
   7514  1.15  riastrad #define  DSI1_NON_TE			(1 << 31)
   7515  1.15  riastrad #define  DSI0_NON_TE			(1 << 30)
   7516  1.15  riastrad #define  ICL_AUX_CHANNEL_E		(1 << 29)
   7517  1.15  riastrad #define  CNL_AUX_CHANNEL_F		(1 << 28)
   7518   1.3  riastrad #define  GEN9_AUX_CHANNEL_D		(1 << 27)
   7519   1.3  riastrad #define  GEN9_AUX_CHANNEL_C		(1 << 26)
   7520   1.3  riastrad #define  GEN9_AUX_CHANNEL_B		(1 << 25)
   7521  1.15  riastrad #define  DSI1_TE			(1 << 24)
   7522  1.15  riastrad #define  DSI0_TE			(1 << 23)
   7523   1.3  riastrad #define  BXT_DE_PORT_HP_DDIC		(1 << 5)
   7524   1.3  riastrad #define  BXT_DE_PORT_HP_DDIB		(1 << 4)
   7525   1.3  riastrad #define  BXT_DE_PORT_HP_DDIA		(1 << 3)
   7526   1.3  riastrad #define  BXT_DE_PORT_HOTPLUG_MASK	(BXT_DE_PORT_HP_DDIA | \
   7527   1.3  riastrad 					 BXT_DE_PORT_HP_DDIB | \
   7528   1.3  riastrad 					 BXT_DE_PORT_HP_DDIC)
   7529   1.2     kamil #define  GEN8_PORT_DP_A_HOTPLUG		(1 << 3)
   7530   1.3  riastrad #define  BXT_DE_PORT_GMBUS		(1 << 1)
   7531   1.2     kamil #define  GEN8_AUX_CHANNEL_A		(1 << 0)
   7532  1.15  riastrad #define  TGL_DE_PORT_AUX_USBC6		(1 << 13)
   7533  1.15  riastrad #define  TGL_DE_PORT_AUX_USBC5		(1 << 12)
   7534  1.15  riastrad #define  TGL_DE_PORT_AUX_USBC4		(1 << 11)
   7535  1.15  riastrad #define  TGL_DE_PORT_AUX_USBC3		(1 << 10)
   7536  1.15  riastrad #define  TGL_DE_PORT_AUX_USBC2		(1 << 9)
   7537  1.15  riastrad #define  TGL_DE_PORT_AUX_USBC1		(1 << 8)
   7538  1.15  riastrad #define  TGL_DE_PORT_AUX_DDIC		(1 << 2)
   7539  1.15  riastrad #define  TGL_DE_PORT_AUX_DDIB		(1 << 1)
   7540  1.15  riastrad #define  TGL_DE_PORT_AUX_DDIA		(1 << 0)
   7541  1.15  riastrad 
   7542  1.15  riastrad #define GEN8_DE_MISC_ISR _MMIO(0x44460)
   7543  1.15  riastrad #define GEN8_DE_MISC_IMR _MMIO(0x44464)
   7544  1.15  riastrad #define GEN8_DE_MISC_IIR _MMIO(0x44468)
   7545  1.15  riastrad #define GEN8_DE_MISC_IER _MMIO(0x4446c)
   7546  1.15  riastrad #define  GEN8_DE_MISC_GSE		(1 << 27)
   7547  1.15  riastrad #define  GEN8_DE_EDP_PSR		(1 << 19)
   7548   1.2     kamil 
   7549  1.15  riastrad #define GEN8_PCU_ISR _MMIO(0x444e0)
   7550  1.15  riastrad #define GEN8_PCU_IMR _MMIO(0x444e4)
   7551  1.15  riastrad #define GEN8_PCU_IIR _MMIO(0x444e8)
   7552  1.15  riastrad #define GEN8_PCU_IER _MMIO(0x444ec)
   7553  1.15  riastrad 
   7554  1.15  riastrad #define GEN11_GU_MISC_ISR	_MMIO(0x444f0)
   7555  1.15  riastrad #define GEN11_GU_MISC_IMR	_MMIO(0x444f4)
   7556  1.15  riastrad #define GEN11_GU_MISC_IIR	_MMIO(0x444f8)
   7557  1.15  riastrad #define GEN11_GU_MISC_IER	_MMIO(0x444fc)
   7558  1.15  riastrad #define  GEN11_GU_MISC_GSE	(1 << 27)
   7559  1.15  riastrad 
   7560  1.15  riastrad #define GEN11_GFX_MSTR_IRQ		_MMIO(0x190010)
   7561  1.15  riastrad #define  GEN11_MASTER_IRQ		(1 << 31)
   7562  1.15  riastrad #define  GEN11_PCU_IRQ			(1 << 30)
   7563  1.15  riastrad #define  GEN11_GU_MISC_IRQ		(1 << 29)
   7564  1.15  riastrad #define  GEN11_DISPLAY_IRQ		(1 << 16)
   7565  1.15  riastrad #define  GEN11_GT_DW_IRQ(x)		(1 << (x))
   7566  1.15  riastrad #define  GEN11_GT_DW1_IRQ		(1 << 1)
   7567  1.15  riastrad #define  GEN11_GT_DW0_IRQ		(1 << 0)
   7568  1.15  riastrad 
   7569  1.15  riastrad #define GEN11_DISPLAY_INT_CTL		_MMIO(0x44200)
   7570  1.15  riastrad #define  GEN11_DISPLAY_IRQ_ENABLE	(1 << 31)
   7571  1.15  riastrad #define  GEN11_AUDIO_CODEC_IRQ		(1 << 24)
   7572  1.15  riastrad #define  GEN11_DE_PCH_IRQ		(1 << 23)
   7573  1.15  riastrad #define  GEN11_DE_MISC_IRQ		(1 << 22)
   7574  1.15  riastrad #define  GEN11_DE_HPD_IRQ		(1 << 21)
   7575  1.15  riastrad #define  GEN11_DE_PORT_IRQ		(1 << 20)
   7576  1.15  riastrad #define  GEN11_DE_PIPE_C		(1 << 18)
   7577  1.15  riastrad #define  GEN11_DE_PIPE_B		(1 << 17)
   7578  1.15  riastrad #define  GEN11_DE_PIPE_A		(1 << 16)
   7579  1.15  riastrad 
   7580  1.15  riastrad #define GEN11_DE_HPD_ISR		_MMIO(0x44470)
   7581  1.15  riastrad #define GEN11_DE_HPD_IMR		_MMIO(0x44474)
   7582  1.15  riastrad #define GEN11_DE_HPD_IIR		_MMIO(0x44478)
   7583  1.15  riastrad #define GEN11_DE_HPD_IER		_MMIO(0x4447c)
   7584  1.15  riastrad #define  GEN12_TC6_HOTPLUG			(1 << 21)
   7585  1.15  riastrad #define  GEN12_TC5_HOTPLUG			(1 << 20)
   7586  1.15  riastrad #define  GEN11_TC4_HOTPLUG			(1 << 19)
   7587  1.15  riastrad #define  GEN11_TC3_HOTPLUG			(1 << 18)
   7588  1.15  riastrad #define  GEN11_TC2_HOTPLUG			(1 << 17)
   7589  1.15  riastrad #define  GEN11_TC1_HOTPLUG			(1 << 16)
   7590  1.15  riastrad #define  GEN11_TC_HOTPLUG(tc_port)		(1 << ((tc_port) + 16))
   7591  1.15  riastrad #define  GEN11_DE_TC_HOTPLUG_MASK		(GEN12_TC6_HOTPLUG | \
   7592  1.15  riastrad 						 GEN12_TC5_HOTPLUG | \
   7593  1.15  riastrad 						 GEN11_TC4_HOTPLUG | \
   7594  1.15  riastrad 						 GEN11_TC3_HOTPLUG | \
   7595  1.15  riastrad 						 GEN11_TC2_HOTPLUG | \
   7596  1.15  riastrad 						 GEN11_TC1_HOTPLUG)
   7597  1.15  riastrad #define  GEN12_TBT6_HOTPLUG			(1 << 5)
   7598  1.15  riastrad #define  GEN12_TBT5_HOTPLUG			(1 << 4)
   7599  1.15  riastrad #define  GEN11_TBT4_HOTPLUG			(1 << 3)
   7600  1.15  riastrad #define  GEN11_TBT3_HOTPLUG			(1 << 2)
   7601  1.15  riastrad #define  GEN11_TBT2_HOTPLUG			(1 << 1)
   7602  1.15  riastrad #define  GEN11_TBT1_HOTPLUG			(1 << 0)
   7603  1.15  riastrad #define  GEN11_TBT_HOTPLUG(tc_port)		(1 << (tc_port))
   7604  1.15  riastrad #define  GEN11_DE_TBT_HOTPLUG_MASK		(GEN12_TBT6_HOTPLUG | \
   7605  1.15  riastrad 						 GEN12_TBT5_HOTPLUG | \
   7606  1.15  riastrad 						 GEN11_TBT4_HOTPLUG | \
   7607  1.15  riastrad 						 GEN11_TBT3_HOTPLUG | \
   7608  1.15  riastrad 						 GEN11_TBT2_HOTPLUG | \
   7609  1.15  riastrad 						 GEN11_TBT1_HOTPLUG)
   7610  1.15  riastrad 
   7611  1.15  riastrad #define GEN11_TBT_HOTPLUG_CTL				_MMIO(0x44030)
   7612  1.15  riastrad #define GEN11_TC_HOTPLUG_CTL				_MMIO(0x44038)
   7613  1.15  riastrad #define  GEN11_HOTPLUG_CTL_ENABLE(tc_port)		(8 << (tc_port) * 4)
   7614  1.15  riastrad #define  GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port)		(2 << (tc_port) * 4)
   7615  1.15  riastrad #define  GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port)	(1 << (tc_port) * 4)
   7616  1.15  riastrad #define  GEN11_HOTPLUG_CTL_NO_DETECT(tc_port)		(0 << (tc_port) * 4)
   7617  1.15  riastrad 
   7618  1.15  riastrad #define GEN11_GT_INTR_DW0		_MMIO(0x190018)
   7619  1.15  riastrad #define  GEN11_CSME			(31)
   7620  1.15  riastrad #define  GEN11_GUNIT			(28)
   7621  1.15  riastrad #define  GEN11_GUC			(25)
   7622  1.15  riastrad #define  GEN11_WDPERF			(20)
   7623  1.15  riastrad #define  GEN11_KCR			(19)
   7624  1.15  riastrad #define  GEN11_GTPM			(16)
   7625  1.15  riastrad #define  GEN11_BCS			(15)
   7626  1.15  riastrad #define  GEN11_RCS0			(0)
   7627  1.15  riastrad 
   7628  1.15  riastrad #define GEN11_GT_INTR_DW1		_MMIO(0x19001c)
   7629  1.15  riastrad #define  GEN11_VECS(x)			(31 - (x))
   7630  1.15  riastrad #define  GEN11_VCS(x)			(x)
   7631  1.15  riastrad 
   7632  1.15  riastrad #define GEN11_GT_INTR_DW(x)		_MMIO(0x190018 + ((x) * 4))
   7633  1.15  riastrad 
   7634  1.15  riastrad #define GEN11_INTR_IDENTITY_REG0	_MMIO(0x190060)
   7635  1.15  riastrad #define GEN11_INTR_IDENTITY_REG1	_MMIO(0x190064)
   7636  1.15  riastrad #define  GEN11_INTR_DATA_VALID		(1 << 31)
   7637  1.15  riastrad #define  GEN11_INTR_ENGINE_CLASS(x)	(((x) & GENMASK(18, 16)) >> 16)
   7638  1.15  riastrad #define  GEN11_INTR_ENGINE_INSTANCE(x)	(((x) & GENMASK(25, 20)) >> 20)
   7639  1.15  riastrad #define  GEN11_INTR_ENGINE_INTR(x)	((x) & 0xffff)
   7640  1.15  riastrad /* irq instances for OTHER_CLASS */
   7641  1.15  riastrad #define OTHER_GUC_INSTANCE	0
   7642  1.15  riastrad #define OTHER_GTPM_INSTANCE	1
   7643  1.15  riastrad 
   7644  1.15  riastrad #define GEN11_INTR_IDENTITY_REG(x)	_MMIO(0x190060 + ((x) * 4))
   7645  1.15  riastrad 
   7646  1.15  riastrad #define GEN11_IIR_REG0_SELECTOR		_MMIO(0x190070)
   7647  1.15  riastrad #define GEN11_IIR_REG1_SELECTOR		_MMIO(0x190074)
   7648  1.15  riastrad 
   7649  1.15  riastrad #define GEN11_IIR_REG_SELECTOR(x)	_MMIO(0x190070 + ((x) * 4))
   7650  1.15  riastrad 
   7651  1.15  riastrad #define GEN11_RENDER_COPY_INTR_ENABLE	_MMIO(0x190030)
   7652  1.15  riastrad #define GEN11_VCS_VECS_INTR_ENABLE	_MMIO(0x190034)
   7653  1.15  riastrad #define GEN11_GUC_SG_INTR_ENABLE	_MMIO(0x190038)
   7654  1.15  riastrad #define GEN11_GPM_WGBOXPERF_INTR_ENABLE	_MMIO(0x19003c)
   7655  1.15  riastrad #define GEN11_CRYPTO_RSVD_INTR_ENABLE	_MMIO(0x190040)
   7656  1.15  riastrad #define GEN11_GUNIT_CSME_INTR_ENABLE	_MMIO(0x190044)
   7657  1.15  riastrad 
   7658  1.15  riastrad #define GEN11_RCS0_RSVD_INTR_MASK	_MMIO(0x190090)
   7659  1.15  riastrad #define GEN11_BCS_RSVD_INTR_MASK	_MMIO(0x1900a0)
   7660  1.15  riastrad #define GEN11_VCS0_VCS1_INTR_MASK	_MMIO(0x1900a8)
   7661  1.15  riastrad #define GEN11_VCS2_VCS3_INTR_MASK	_MMIO(0x1900ac)
   7662  1.15  riastrad #define GEN11_VECS0_VECS1_INTR_MASK	_MMIO(0x1900d0)
   7663  1.15  riastrad #define GEN11_GUC_SG_INTR_MASK		_MMIO(0x1900e8)
   7664  1.15  riastrad #define GEN11_GPM_WGBOXPERF_INTR_MASK	_MMIO(0x1900ec)
   7665  1.15  riastrad #define GEN11_CRYPTO_RSVD_INTR_MASK	_MMIO(0x1900f0)
   7666  1.15  riastrad #define GEN11_GUNIT_CSME_INTR_MASK	_MMIO(0x1900f4)
   7667   1.2     kamil 
   7668  1.15  riastrad #define   ENGINE1_MASK			REG_GENMASK(31, 16)
   7669  1.15  riastrad #define   ENGINE0_MASK			REG_GENMASK(15, 0)
   7670   1.2     kamil 
   7671  1.15  riastrad #define ILK_DISPLAY_CHICKEN2	_MMIO(0x42004)
   7672   1.1  riastrad /* Required on all Ironlake and Sandybridge according to the B-Spec. */
   7673   1.1  riastrad #define  ILK_ELPIN_409_SELECT	(1 << 25)
   7674  1.15  riastrad #define  ILK_DPARB_GATE	(1 << 22)
   7675  1.15  riastrad #define  ILK_VSDPFD_FULL	(1 << 21)
   7676  1.15  riastrad #define FUSE_STRAP			_MMIO(0x42014)
   7677   1.2     kamil #define  ILK_INTERNAL_GRAPHICS_DISABLE	(1 << 31)
   7678   1.2     kamil #define  ILK_INTERNAL_DISPLAY_DISABLE	(1 << 30)
   7679   1.2     kamil #define  ILK_DISPLAY_DEBUG_DISABLE	(1 << 29)
   7680  1.15  riastrad #define  IVB_PIPE_C_DISABLE		(1 << 28)
   7681   1.2     kamil #define  ILK_HDCP_DISABLE		(1 << 25)
   7682   1.2     kamil #define  ILK_eDP_A_DISABLE		(1 << 24)
   7683   1.2     kamil #define  HSW_CDCLK_LIMIT		(1 << 24)
   7684   1.2     kamil #define  ILK_DESKTOP			(1 << 23)
   7685  1.15  riastrad #define  HSW_CPU_SSC_ENABLE		(1 << 21)
   7686   1.1  riastrad 
   7687  1.15  riastrad #define FUSE_STRAP3			_MMIO(0x42020)
   7688  1.15  riastrad #define  HSW_REF_CLK_SELECT		(1 << 1)
   7689  1.15  riastrad 
   7690  1.15  riastrad #define ILK_DSPCLK_GATE_D			_MMIO(0x42020)
   7691   1.1  riastrad #define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
   7692   1.1  riastrad #define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
   7693   1.1  riastrad #define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
   7694   1.1  riastrad #define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
   7695   1.1  riastrad #define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
   7696   1.1  riastrad 
   7697  1.15  riastrad #define IVB_CHICKEN3	_MMIO(0x4200c)
   7698   1.1  riastrad # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
   7699   1.1  riastrad # define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
   7700   1.1  riastrad 
   7701  1.15  riastrad #define CHICKEN_PAR1_1		_MMIO(0x42080)
   7702  1.15  riastrad #define  SKL_DE_COMPRESSED_HASH_MODE	(1 << 15)
   7703   1.2     kamil #define  DPA_MASK_VBLANK_SRD	(1 << 15)
   7704   1.2     kamil #define  FORCE_ARB_IDLE_PLANES	(1 << 14)
   7705  1.15  riastrad #define  SKL_EDP_PSR_FIX_RDWRAP	(1 << 3)
   7706  1.15  riastrad 
   7707  1.15  riastrad #define CHICKEN_PAR2_1		_MMIO(0x42090)
   7708  1.15  riastrad #define  KVM_CONFIG_CHANGE_NOTIFICATION_SELECT	(1 << 14)
   7709  1.15  riastrad 
   7710  1.15  riastrad #define CHICKEN_MISC_2		_MMIO(0x42084)
   7711  1.15  riastrad #define  CNL_COMP_PWR_DOWN	(1 << 23)
   7712  1.15  riastrad #define  GLK_CL2_PWR_DOWN	(1 << 12)
   7713  1.15  riastrad #define  GLK_CL1_PWR_DOWN	(1 << 11)
   7714  1.15  riastrad #define  GLK_CL0_PWR_DOWN	(1 << 10)
   7715  1.15  riastrad 
   7716  1.15  riastrad #define CHICKEN_MISC_4		_MMIO(0x4208c)
   7717  1.15  riastrad #define   FBC_STRIDE_OVERRIDE	(1 << 13)
   7718  1.15  riastrad #define   FBC_STRIDE_MASK	0x1FFF
   7719   1.2     kamil 
   7720   1.2     kamil #define _CHICKEN_PIPESL_1_A	0x420b0
   7721   1.2     kamil #define _CHICKEN_PIPESL_1_B	0x420b4
   7722   1.2     kamil #define  HSW_FBCQ_DIS			(1 << 22)
   7723   1.2     kamil #define  BDW_DPRS_MASK_VBLANK_SRD	(1 << 0)
   7724  1.15  riastrad #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
   7725   1.2     kamil 
   7726  1.15  riastrad #define _CHICKEN_TRANS_A	0x420c0
   7727  1.15  riastrad #define _CHICKEN_TRANS_B	0x420c4
   7728  1.15  riastrad #define _CHICKEN_TRANS_C	0x420c8
   7729  1.15  riastrad #define _CHICKEN_TRANS_EDP	0x420cc
   7730  1.15  riastrad #define _CHICKEN_TRANS_D	0x420d8
   7731  1.15  riastrad #define CHICKEN_TRANS(trans)	_MMIO(_PICK((trans), \
   7732  1.15  riastrad 					    [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
   7733  1.15  riastrad 					    [TRANSCODER_A] = _CHICKEN_TRANS_A, \
   7734  1.15  riastrad 					    [TRANSCODER_B] = _CHICKEN_TRANS_B, \
   7735  1.15  riastrad 					    [TRANSCODER_C] = _CHICKEN_TRANS_C, \
   7736  1.15  riastrad 					    [TRANSCODER_D] = _CHICKEN_TRANS_D))
   7737  1.15  riastrad #define  HSW_FRAME_START_DELAY_MASK	(3 << 27)
   7738  1.15  riastrad #define  HSW_FRAME_START_DELAY(x)	((x) << 27) /* 0-3 */
   7739  1.15  riastrad #define  VSC_DATA_SEL_SOFTWARE_CONTROL	(1 << 25) /* GLK and CNL+ */
   7740  1.15  riastrad #define  DDI_TRAINING_OVERRIDE_ENABLE	(1 << 19)
   7741  1.15  riastrad #define  DDI_TRAINING_OVERRIDE_VALUE	(1 << 18)
   7742  1.15  riastrad #define  DDIE_TRAINING_OVERRIDE_ENABLE	(1 << 17) /* CHICKEN_TRANS_A only */
   7743  1.15  riastrad #define  DDIE_TRAINING_OVERRIDE_VALUE	(1 << 16) /* CHICKEN_TRANS_A only */
   7744  1.15  riastrad #define  PSR2_ADD_VERTICAL_LINE_COUNT   (1 << 15)
   7745  1.15  riastrad #define  PSR2_VSC_ENABLE_PROG_HEADER    (1 << 12)
   7746  1.15  riastrad 
   7747  1.15  riastrad #define DISP_ARB_CTL	_MMIO(0x45000)
   7748  1.15  riastrad #define  DISP_FBC_MEMORY_WAKE		(1 << 31)
   7749  1.15  riastrad #define  DISP_TILE_SURFACE_SWIZZLING	(1 << 13)
   7750  1.15  riastrad #define  DISP_FBC_WM_DIS		(1 << 15)
   7751  1.15  riastrad #define DISP_ARB_CTL2	_MMIO(0x45004)
   7752  1.15  riastrad #define  DISP_DATA_PARTITION_5_6	(1 << 6)
   7753  1.15  riastrad #define  DISP_IPC_ENABLE		(1 << 3)
   7754  1.15  riastrad #define DBUF_CTL	_MMIO(0x45008)
   7755  1.15  riastrad #define DBUF_CTL_S1	_MMIO(0x45008)
   7756  1.15  riastrad #define DBUF_CTL_S2	_MMIO(0x44FE8)
   7757  1.15  riastrad #define  DBUF_POWER_REQUEST		(1 << 31)
   7758  1.15  riastrad #define  DBUF_POWER_STATE		(1 << 30)
   7759  1.15  riastrad #define GEN7_MSG_CTL	_MMIO(0x45010)
   7760  1.15  riastrad #define  WAIT_FOR_PCH_RESET_ACK		(1 << 1)
   7761  1.15  riastrad #define  WAIT_FOR_PCH_FLR_ACK		(1 << 0)
   7762  1.15  riastrad 
   7763  1.15  riastrad #define BW_BUDDY1_CTL			_MMIO(0x45140)
   7764  1.15  riastrad #define BW_BUDDY2_CTL			_MMIO(0x45150)
   7765  1.15  riastrad #define   BW_BUDDY_DISABLE		REG_BIT(31)
   7766  1.15  riastrad 
   7767  1.15  riastrad #define BW_BUDDY1_PAGE_MASK		_MMIO(0x45144)
   7768  1.15  riastrad #define BW_BUDDY2_PAGE_MASK		_MMIO(0x45154)
   7769  1.15  riastrad 
   7770  1.15  riastrad #define HSW_NDE_RSTWRN_OPT	_MMIO(0x46408)
   7771  1.15  riastrad #define  RESET_PCH_HANDSHAKE_ENABLE	(1 << 4)
   7772  1.15  riastrad 
   7773  1.15  riastrad #define GEN8_CHICKEN_DCPR_1		_MMIO(0x46430)
   7774  1.15  riastrad #define   SKL_SELECT_ALTERNATE_DC_EXIT	(1 << 30)
   7775  1.15  riastrad #define   MASK_WAKEMEM			(1 << 13)
   7776  1.15  riastrad #define   CNL_DDI_CLOCK_REG_ACCESS_ON	(1 << 7)
   7777  1.15  riastrad 
   7778  1.15  riastrad #define SKL_DFSM			_MMIO(0x51000)
   7779  1.15  riastrad #define   SKL_DFSM_DISPLAY_PM_DISABLE	(1 << 27)
   7780  1.15  riastrad #define   SKL_DFSM_DISPLAY_HDCP_DISABLE	(1 << 25)
   7781  1.15  riastrad #define   SKL_DFSM_CDCLK_LIMIT_MASK	(3 << 23)
   7782  1.15  riastrad #define   SKL_DFSM_CDCLK_LIMIT_675	(0 << 23)
   7783  1.15  riastrad #define   SKL_DFSM_CDCLK_LIMIT_540	(1 << 23)
   7784  1.15  riastrad #define   SKL_DFSM_CDCLK_LIMIT_450	(2 << 23)
   7785  1.15  riastrad #define   SKL_DFSM_CDCLK_LIMIT_337_5	(3 << 23)
   7786  1.15  riastrad #define   ICL_DFSM_DMC_DISABLE		(1 << 23)
   7787  1.15  riastrad #define   SKL_DFSM_PIPE_A_DISABLE	(1 << 30)
   7788  1.15  riastrad #define   SKL_DFSM_PIPE_B_DISABLE	(1 << 21)
   7789  1.15  riastrad #define   SKL_DFSM_PIPE_C_DISABLE	(1 << 28)
   7790  1.15  riastrad #define   TGL_DFSM_PIPE_D_DISABLE	(1 << 22)
   7791  1.15  riastrad #define   CNL_DFSM_DISPLAY_DSC_DISABLE	(1 << 7)
   7792  1.15  riastrad 
   7793  1.15  riastrad #define SKL_DSSM				_MMIO(0x51004)
   7794  1.15  riastrad #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz		(1 << 31)
   7795  1.15  riastrad #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK		(7 << 29)
   7796  1.15  riastrad #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz		(0 << 29)
   7797  1.15  riastrad #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz	(1 << 29)
   7798  1.15  riastrad #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz	(2 << 29)
   7799  1.15  riastrad 
   7800  1.15  riastrad #define GEN7_FF_SLICE_CS_CHICKEN1	_MMIO(0x20e0)
   7801  1.15  riastrad #define   GEN9_FFSC_PERCTX_PREEMPT_CTRL	(1 << 14)
   7802  1.15  riastrad 
   7803  1.15  riastrad #define FF_SLICE_CS_CHICKEN2			_MMIO(0x20e4)
   7804  1.15  riastrad #define  GEN9_TSG_BARRIER_ACK_DISABLE		(1 << 8)
   7805  1.15  riastrad #define  GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE  (1 << 10)
   7806  1.15  riastrad 
   7807  1.15  riastrad #define GEN9_CS_DEBUG_MODE1		_MMIO(0x20ec)
   7808  1.15  riastrad #define   FF_DOP_CLOCK_GATE_DISABLE	REG_BIT(1)
   7809  1.15  riastrad #define GEN9_CTX_PREEMPT_REG		_MMIO(0x2248)
   7810  1.15  riastrad #define   GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
   7811  1.15  riastrad 
   7812  1.15  riastrad #define GEN8_CS_CHICKEN1		_MMIO(0x2580)
   7813  1.15  riastrad #define GEN9_PREEMPT_3D_OBJECT_LEVEL		(1 << 0)
   7814  1.15  riastrad #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo)	(((hi) << 2) | ((lo) << 1))
   7815  1.15  riastrad #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
   7816  1.15  riastrad #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
   7817  1.15  riastrad #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
   7818  1.15  riastrad #define GEN9_PREEMPT_GPGPU_LEVEL_MASK		GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
   7819   1.3  riastrad 
   7820   1.1  riastrad /* GEN7 chicken */
   7821  1.15  riastrad #define GEN7_COMMON_SLICE_CHICKEN1		_MMIO(0x7010)
   7822  1.15  riastrad   #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1 << 10) | (1 << 26))
   7823  1.15  riastrad   #define GEN9_RHWO_OPTIMIZATION_DISABLE	(1 << 14)
   7824  1.15  riastrad 
   7825  1.15  riastrad #define COMMON_SLICE_CHICKEN2					_MMIO(0x7014)
   7826  1.15  riastrad   #define GEN9_PBE_COMPRESSED_HASH_SELECTION			(1 << 13)
   7827  1.15  riastrad   #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE	(1 << 12)
   7828  1.15  riastrad   #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION		(1 << 8)
   7829  1.15  riastrad   #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE			(1 << 0)
   7830  1.15  riastrad 
   7831  1.15  riastrad #define GEN8_L3CNTLREG	_MMIO(0x7034)
   7832  1.15  riastrad   #define GEN8_ERRDETBCTRL (1 << 9)
   7833  1.15  riastrad 
   7834  1.15  riastrad #define GEN11_COMMON_SLICE_CHICKEN3		_MMIO(0x7304)
   7835  1.15  riastrad   #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC	(1 << 11)
   7836  1.15  riastrad   #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE	(1 << 9)
   7837  1.15  riastrad 
   7838  1.15  riastrad #define HIZ_CHICKEN					_MMIO(0x7018)
   7839  1.15  riastrad # define CHV_HZ_8X8_MODE_IN_1X				(1 << 15)
   7840  1.15  riastrad # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	(1 << 3)
   7841  1.15  riastrad 
   7842  1.15  riastrad #define GEN9_SLICE_COMMON_ECO_CHICKEN0		_MMIO(0x7308)
   7843  1.15  riastrad #define  DISABLE_PIXEL_MASK_CAMMING		(1 << 14)
   7844  1.15  riastrad 
   7845  1.15  riastrad #define GEN9_SLICE_COMMON_ECO_CHICKEN1		_MMIO(0x731c)
   7846  1.15  riastrad #define   GEN11_STATE_CACHE_REDIRECT_TO_CS	(1 << 11)
   7847  1.15  riastrad 
   7848  1.15  riastrad #define GEN7_SARCHKMD				_MMIO(0xB000)
   7849  1.15  riastrad #define GEN7_DISABLE_DEMAND_PREFETCH		(1 << 31)
   7850  1.15  riastrad #define GEN7_DISABLE_SAMPLER_PREFETCH           (1 << 30)
   7851   1.3  riastrad 
   7852  1.15  riastrad #define GEN7_L3SQCREG1				_MMIO(0xB010)
   7853   1.2     kamil #define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
   7854   1.1  riastrad 
   7855  1.15  riastrad #define GEN8_L3SQCREG1				_MMIO(0xB100)
   7856  1.15  riastrad /*
   7857  1.15  riastrad  * Note that on CHV the following has an off-by-one error wrt. to BSpec.
   7858  1.15  riastrad  * Using the formula in BSpec leads to a hang, while the formula here works
   7859  1.15  riastrad  * fine and matches the formulas for all other platforms. A BSpec change
   7860  1.15  riastrad  * request has been filed to clarify this.
   7861  1.15  riastrad  */
   7862  1.15  riastrad #define  L3_GENERAL_PRIO_CREDITS(x)		(((x) >> 1) << 19)
   7863  1.15  riastrad #define  L3_HIGH_PRIO_CREDITS(x)		(((x) >> 1) << 14)
   7864  1.15  riastrad #define  L3_PRIO_CREDITS_MASK			((0x1f << 19) | (0x1f << 14))
   7865   1.3  riastrad 
   7866  1.15  riastrad #define GEN7_L3CNTLREG1				_MMIO(0xB01C)
   7867   1.2     kamil #define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
   7868  1.15  riastrad #define  GEN7_L3AGDIS				(1 << 19)
   7869  1.15  riastrad #define GEN7_L3CNTLREG2				_MMIO(0xB020)
   7870  1.15  riastrad #define GEN7_L3CNTLREG3				_MMIO(0xB024)
   7871  1.15  riastrad 
   7872  1.15  riastrad #define GEN7_L3_CHICKEN_MODE_REGISTER		_MMIO(0xB030)
   7873  1.15  riastrad #define   GEN7_WA_L3_CHICKEN_MODE		0x20000000
   7874  1.15  riastrad #define GEN10_L3_CHICKEN_MODE_REGISTER		_MMIO(0xB114)
   7875  1.15  riastrad #define   GEN11_I2M_WRITE_DISABLE		(1 << 28)
   7876  1.15  riastrad 
   7877  1.15  riastrad #define GEN7_L3SQCREG4				_MMIO(0xb034)
   7878  1.15  riastrad #define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1 << 27)
   7879  1.15  riastrad 
   7880  1.15  riastrad #define GEN11_SCRATCH2					_MMIO(0xb140)
   7881  1.15  riastrad #define  GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE	(1 << 19)
   7882  1.15  riastrad 
   7883  1.15  riastrad #define GEN8_L3SQCREG4				_MMIO(0xb118)
   7884  1.15  riastrad #define  GEN11_LQSC_CLEAN_EVICT_DISABLE		(1 << 6)
   7885  1.15  riastrad #define  GEN8_LQSC_RO_PERF_DIS			(1 << 27)
   7886  1.15  riastrad #define  GEN8_LQSC_FLUSH_COHERENT_LINES		(1 << 21)
   7887   1.3  riastrad 
   7888   1.2     kamil /* GEN8 chicken */
   7889  1.15  riastrad #define HDC_CHICKEN0				_MMIO(0x7300)
   7890  1.15  riastrad #define CNL_HDC_CHICKEN0			_MMIO(0xE5F0)
   7891  1.15  riastrad #define ICL_HDC_MODE				_MMIO(0xE5F4)
   7892  1.15  riastrad #define  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE	(1 << 15)
   7893  1.15  riastrad #define  HDC_FENCE_DEST_SLM_DISABLE		(1 << 14)
   7894  1.15  riastrad #define  HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1 << 11)
   7895  1.15  riastrad #define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1 << 5)
   7896  1.15  riastrad #define  HDC_FORCE_NON_COHERENT			(1 << 4)
   7897  1.15  riastrad #define  HDC_BARRIER_PERFORMANCE_DISABLE	(1 << 10)
   7898  1.15  riastrad 
   7899  1.15  riastrad #define GEN8_HDC_CHICKEN1			_MMIO(0x7304)
   7900   1.3  riastrad 
   7901   1.3  riastrad /* GEN9 chicken */
   7902  1.15  riastrad #define SLICE_ECO_CHICKEN0			_MMIO(0x7308)
   7903   1.3  riastrad #define   PIXEL_MASK_CAMMING_DISABLE		(1 << 14)
   7904   1.2     kamil 
   7905  1.15  riastrad #define GEN9_WM_CHICKEN3			_MMIO(0x5588)
   7906  1.15  riastrad #define   GEN9_FACTOR_IN_CLR_VAL_HIZ		(1 << 9)
   7907  1.15  riastrad 
   7908   1.1  riastrad /* WaCatErrorRejectionIssue */
   7909  1.15  riastrad #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		_MMIO(0x9030)
   7910  1.15  riastrad #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1 << 11)
   7911  1.15  riastrad 
   7912  1.15  riastrad #define HSW_SCRATCH1				_MMIO(0xb038)
   7913  1.15  riastrad #define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1 << 27)
   7914   1.1  riastrad 
   7915  1.15  riastrad #define BDW_SCRATCH1					_MMIO(0xb11c)
   7916  1.15  riastrad #define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1 << 2)
   7917   1.1  riastrad 
   7918  1.15  riastrad /*GEN11 chicken */
   7919  1.15  riastrad #define _PIPEA_CHICKEN				0x70038
   7920  1.15  riastrad #define _PIPEB_CHICKEN				0x71038
   7921  1.15  riastrad #define _PIPEC_CHICKEN				0x72038
   7922  1.15  riastrad #define PIPE_CHICKEN(pipe)			_MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
   7923  1.15  riastrad 							   _PIPEB_CHICKEN)
   7924  1.15  riastrad #define   PIXEL_ROUNDING_TRUNC_FB_PASSTHRU 	(1 << 15)
   7925  1.15  riastrad #define   PER_PIXEL_ALPHA_BYPASS_EN		(1 << 7)
   7926  1.15  riastrad 
   7927  1.15  riastrad #define FF_MODE2			_MMIO(0x6604)
   7928  1.15  riastrad #define   FF_MODE2_TDS_TIMER_MASK	REG_GENMASK(23, 16)
   7929  1.15  riastrad #define   FF_MODE2_TDS_TIMER_128	REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
   7930   1.3  riastrad 
   7931   1.1  riastrad /* PCH */
   7932   1.1  riastrad 
   7933  1.15  riastrad #define PCH_DISPLAY_BASE	0xc0000u
   7934  1.15  riastrad 
   7935   1.1  riastrad /* south display engine interrupt: IBX */
   7936   1.1  riastrad #define SDE_AUDIO_POWER_D	(1 << 27)
   7937   1.1  riastrad #define SDE_AUDIO_POWER_C	(1 << 26)
   7938   1.1  riastrad #define SDE_AUDIO_POWER_B	(1 << 25)
   7939   1.1  riastrad #define SDE_AUDIO_POWER_SHIFT	(25)
   7940   1.1  riastrad #define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
   7941   1.1  riastrad #define SDE_GMBUS		(1 << 24)
   7942   1.1  riastrad #define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
   7943   1.1  riastrad #define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
   7944   1.1  riastrad #define SDE_AUDIO_HDCP_MASK	(3 << 22)
   7945   1.1  riastrad #define SDE_AUDIO_TRANSB	(1 << 21)
   7946   1.1  riastrad #define SDE_AUDIO_TRANSA	(1 << 20)
   7947   1.1  riastrad #define SDE_AUDIO_TRANS_MASK	(3 << 20)
   7948   1.1  riastrad #define SDE_POISON		(1 << 19)
   7949   1.1  riastrad /* 18 reserved */
   7950   1.1  riastrad #define SDE_FDI_RXB		(1 << 17)
   7951   1.1  riastrad #define SDE_FDI_RXA		(1 << 16)
   7952   1.1  riastrad #define SDE_FDI_MASK		(3 << 16)
   7953   1.1  riastrad #define SDE_AUXD		(1 << 15)
   7954   1.1  riastrad #define SDE_AUXC		(1 << 14)
   7955   1.1  riastrad #define SDE_AUXB		(1 << 13)
   7956   1.1  riastrad #define SDE_AUX_MASK		(7 << 13)
   7957   1.1  riastrad /* 12 reserved */
   7958   1.1  riastrad #define SDE_CRT_HOTPLUG         (1 << 11)
   7959   1.1  riastrad #define SDE_PORTD_HOTPLUG       (1 << 10)
   7960   1.1  riastrad #define SDE_PORTC_HOTPLUG       (1 << 9)
   7961   1.1  riastrad #define SDE_PORTB_HOTPLUG       (1 << 8)
   7962   1.1  riastrad #define SDE_SDVOB_HOTPLUG       (1 << 6)
   7963   1.2     kamil #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
   7964   1.2     kamil 				 SDE_SDVOB_HOTPLUG |	\
   7965   1.2     kamil 				 SDE_PORTB_HOTPLUG |	\
   7966   1.2     kamil 				 SDE_PORTC_HOTPLUG |	\
   7967   1.2     kamil 				 SDE_PORTD_HOTPLUG)
   7968   1.1  riastrad #define SDE_TRANSB_CRC_DONE	(1 << 5)
   7969   1.1  riastrad #define SDE_TRANSB_CRC_ERR	(1 << 4)
   7970   1.1  riastrad #define SDE_TRANSB_FIFO_UNDER	(1 << 3)
   7971   1.1  riastrad #define SDE_TRANSA_CRC_DONE	(1 << 2)
   7972   1.1  riastrad #define SDE_TRANSA_CRC_ERR	(1 << 1)
   7973   1.1  riastrad #define SDE_TRANSA_FIFO_UNDER	(1 << 0)
   7974   1.1  riastrad #define SDE_TRANS_MASK		(0x3f)
   7975   1.1  riastrad 
   7976  1.15  riastrad /* south display engine interrupt: CPT - CNP */
   7977   1.1  riastrad #define SDE_AUDIO_POWER_D_CPT	(1 << 31)
   7978   1.1  riastrad #define SDE_AUDIO_POWER_C_CPT	(1 << 30)
   7979   1.1  riastrad #define SDE_AUDIO_POWER_B_CPT	(1 << 29)
   7980   1.1  riastrad #define SDE_AUDIO_POWER_SHIFT_CPT   29
   7981  1.19  riastrad #define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
   7982   1.1  riastrad #define SDE_AUXD_CPT		(1 << 27)
   7983   1.1  riastrad #define SDE_AUXC_CPT		(1 << 26)
   7984   1.1  riastrad #define SDE_AUXB_CPT		(1 << 25)
   7985   1.1  riastrad #define SDE_AUX_MASK_CPT	(7 << 25)
   7986   1.3  riastrad #define SDE_PORTE_HOTPLUG_SPT	(1 << 25)
   7987   1.3  riastrad #define SDE_PORTA_HOTPLUG_SPT	(1 << 24)
   7988   1.1  riastrad #define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
   7989   1.1  riastrad #define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
   7990   1.1  riastrad #define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
   7991   1.1  riastrad #define SDE_CRT_HOTPLUG_CPT	(1 << 19)
   7992   1.2     kamil #define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
   7993   1.1  riastrad #define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
   7994   1.2     kamil 				 SDE_SDVOB_HOTPLUG_CPT |	\
   7995   1.1  riastrad 				 SDE_PORTD_HOTPLUG_CPT |	\
   7996   1.1  riastrad 				 SDE_PORTC_HOTPLUG_CPT |	\
   7997   1.1  riastrad 				 SDE_PORTB_HOTPLUG_CPT)
   7998   1.3  riastrad #define SDE_HOTPLUG_MASK_SPT	(SDE_PORTE_HOTPLUG_SPT |	\
   7999   1.3  riastrad 				 SDE_PORTD_HOTPLUG_CPT |	\
   8000   1.3  riastrad 				 SDE_PORTC_HOTPLUG_CPT |	\
   8001   1.3  riastrad 				 SDE_PORTB_HOTPLUG_CPT |	\
   8002   1.3  riastrad 				 SDE_PORTA_HOTPLUG_SPT)
   8003   1.1  riastrad #define SDE_GMBUS_CPT		(1 << 17)
   8004   1.2     kamil #define SDE_ERROR_CPT		(1 << 16)
   8005   1.1  riastrad #define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
   8006   1.1  riastrad #define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
   8007   1.1  riastrad #define SDE_FDI_RXC_CPT		(1 << 8)
   8008   1.1  riastrad #define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
   8009   1.1  riastrad #define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
   8010   1.1  riastrad #define SDE_FDI_RXB_CPT		(1 << 4)
   8011   1.1  riastrad #define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
   8012   1.1  riastrad #define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
   8013   1.1  riastrad #define SDE_FDI_RXA_CPT		(1 << 0)
   8014   1.1  riastrad #define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
   8015   1.1  riastrad 				 SDE_AUDIO_CP_REQ_B_CPT | \
   8016   1.1  riastrad 				 SDE_AUDIO_CP_REQ_A_CPT)
   8017   1.1  riastrad #define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
   8018   1.1  riastrad 				 SDE_AUDIO_CP_CHG_B_CPT | \
   8019   1.1  riastrad 				 SDE_AUDIO_CP_CHG_A_CPT)
   8020   1.1  riastrad #define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
   8021   1.1  riastrad 				 SDE_FDI_RXB_CPT | \
   8022   1.1  riastrad 				 SDE_FDI_RXA_CPT)
   8023   1.1  riastrad 
   8024  1.15  riastrad /* south display engine interrupt: ICP/TGP */
   8025  1.15  riastrad #define SDE_GMBUS_ICP			(1 << 23)
   8026  1.15  riastrad #define SDE_TC_HOTPLUG_ICP(tc_port)	(1 << ((tc_port) + 24))
   8027  1.15  riastrad #define SDE_DDI_HOTPLUG_ICP(port)	(1 << ((port) + 16))
   8028  1.15  riastrad #define SDE_DDI_MASK_ICP		(SDE_DDI_HOTPLUG_ICP(PORT_B) | \
   8029  1.15  riastrad 					 SDE_DDI_HOTPLUG_ICP(PORT_A))
   8030  1.15  riastrad #define SDE_TC_MASK_ICP			(SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
   8031  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
   8032  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
   8033  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC1))
   8034  1.15  riastrad #define SDE_DDI_MASK_TGP		(SDE_DDI_HOTPLUG_ICP(PORT_C) | \
   8035  1.15  riastrad 					 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
   8036  1.15  riastrad 					 SDE_DDI_HOTPLUG_ICP(PORT_A))
   8037  1.15  riastrad #define SDE_TC_MASK_TGP			(SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
   8038  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
   8039  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
   8040  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
   8041  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
   8042  1.15  riastrad 					 SDE_TC_HOTPLUG_ICP(PORT_TC1))
   8043  1.15  riastrad 
   8044  1.15  riastrad #define SDEISR  _MMIO(0xc4000)
   8045  1.15  riastrad #define SDEIMR  _MMIO(0xc4004)
   8046  1.15  riastrad #define SDEIIR  _MMIO(0xc4008)
   8047  1.15  riastrad #define SDEIER  _MMIO(0xc400c)
   8048  1.15  riastrad 
   8049  1.15  riastrad #define SERR_INT			_MMIO(0xc4040)
   8050  1.19  riastrad #define  SERR_INT_POISON		(1 << 31)
   8051  1.15  riastrad #define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1 << ((pipe) * 3))
   8052   1.2     kamil 
   8053   1.1  riastrad /* digital port hotplug */
   8054  1.15  riastrad #define PCH_PORT_HOTPLUG		_MMIO(0xc4030)	/* SHOTPLUG_CTL */
   8055   1.3  riastrad #define  PORTA_HOTPLUG_ENABLE		(1 << 28) /* LPT:LP+ & BXT */
   8056  1.15  riastrad #define  BXT_DDIA_HPD_INVERT            (1 << 27)
   8057   1.3  riastrad #define  PORTA_HOTPLUG_STATUS_MASK	(3 << 24) /* SPT+ & BXT */
   8058   1.3  riastrad #define  PORTA_HOTPLUG_NO_DETECT	(0 << 24) /* SPT+ & BXT */
   8059   1.3  riastrad #define  PORTA_HOTPLUG_SHORT_DETECT	(1 << 24) /* SPT+ & BXT */
   8060   1.3  riastrad #define  PORTA_HOTPLUG_LONG_DETECT	(2 << 24) /* SPT+ & BXT */
   8061   1.3  riastrad #define  PORTD_HOTPLUG_ENABLE		(1 << 20)
   8062   1.3  riastrad #define  PORTD_PULSE_DURATION_2ms	(0 << 18) /* pre-LPT */
   8063   1.3  riastrad #define  PORTD_PULSE_DURATION_4_5ms	(1 << 18) /* pre-LPT */
   8064   1.3  riastrad #define  PORTD_PULSE_DURATION_6ms	(2 << 18) /* pre-LPT */
   8065   1.3  riastrad #define  PORTD_PULSE_DURATION_100ms	(3 << 18) /* pre-LPT */
   8066   1.3  riastrad #define  PORTD_PULSE_DURATION_MASK	(3 << 18) /* pre-LPT */
   8067   1.3  riastrad #define  PORTD_HOTPLUG_STATUS_MASK	(3 << 16)
   8068   1.2     kamil #define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
   8069   1.2     kamil #define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
   8070   1.2     kamil #define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
   8071   1.3  riastrad #define  PORTC_HOTPLUG_ENABLE		(1 << 12)
   8072  1.15  riastrad #define  BXT_DDIC_HPD_INVERT            (1 << 11)
   8073   1.3  riastrad #define  PORTC_PULSE_DURATION_2ms	(0 << 10) /* pre-LPT */
   8074   1.3  riastrad #define  PORTC_PULSE_DURATION_4_5ms	(1 << 10) /* pre-LPT */
   8075   1.3  riastrad #define  PORTC_PULSE_DURATION_6ms	(2 << 10) /* pre-LPT */
   8076   1.3  riastrad #define  PORTC_PULSE_DURATION_100ms	(3 << 10) /* pre-LPT */
   8077   1.3  riastrad #define  PORTC_PULSE_DURATION_MASK	(3 << 10) /* pre-LPT */
   8078   1.3  riastrad #define  PORTC_HOTPLUG_STATUS_MASK	(3 << 8)
   8079   1.2     kamil #define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
   8080   1.2     kamil #define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
   8081   1.2     kamil #define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
   8082   1.3  riastrad #define  PORTB_HOTPLUG_ENABLE		(1 << 4)
   8083  1.15  riastrad #define  BXT_DDIB_HPD_INVERT            (1 << 3)
   8084   1.3  riastrad #define  PORTB_PULSE_DURATION_2ms	(0 << 2) /* pre-LPT */
   8085   1.3  riastrad #define  PORTB_PULSE_DURATION_4_5ms	(1 << 2) /* pre-LPT */
   8086   1.3  riastrad #define  PORTB_PULSE_DURATION_6ms	(2 << 2) /* pre-LPT */
   8087   1.3  riastrad #define  PORTB_PULSE_DURATION_100ms	(3 << 2) /* pre-LPT */
   8088   1.3  riastrad #define  PORTB_PULSE_DURATION_MASK	(3 << 2) /* pre-LPT */
   8089   1.3  riastrad #define  PORTB_HOTPLUG_STATUS_MASK	(3 << 0)
   8090   1.2     kamil #define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
   8091   1.2     kamil #define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
   8092   1.2     kamil #define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
   8093  1.15  riastrad #define  BXT_DDI_HPD_INVERT_MASK	(BXT_DDIA_HPD_INVERT | \
   8094  1.15  riastrad 					BXT_DDIB_HPD_INVERT | \
   8095  1.15  riastrad 					BXT_DDIC_HPD_INVERT)
   8096   1.1  riastrad 
   8097  1.15  riastrad #define PCH_PORT_HOTPLUG2		_MMIO(0xc403C)	/* SHOTPLUG_CTL2 SPT+ */
   8098   1.3  riastrad #define  PORTE_HOTPLUG_ENABLE		(1 << 4)
   8099   1.3  riastrad #define  PORTE_HOTPLUG_STATUS_MASK	(3 << 0)
   8100   1.3  riastrad #define  PORTE_HOTPLUG_NO_DETECT	(0 << 0)
   8101   1.3  riastrad #define  PORTE_HOTPLUG_SHORT_DETECT	(1 << 0)
   8102   1.3  riastrad #define  PORTE_HOTPLUG_LONG_DETECT	(2 << 0)
   8103   1.3  riastrad 
   8104  1.15  riastrad /* This register is a reuse of PCH_PORT_HOTPLUG register. The
   8105  1.15  riastrad  * functionality covered in PCH_PORT_HOTPLUG is split into
   8106  1.15  riastrad  * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
   8107  1.15  riastrad  */
   8108  1.15  riastrad 
   8109  1.15  riastrad #define SHOTPLUG_CTL_DDI				_MMIO(0xc4030)
   8110  1.15  riastrad #define   SHOTPLUG_CTL_DDI_HPD_ENABLE(port)		(0x8 << (4 * (port)))
   8111  1.15  riastrad #define   SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port)	(0x3 << (4 * (port)))
   8112  1.15  riastrad #define   SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port)		(0x0 << (4 * (port)))
   8113  1.15  riastrad #define   SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port)	(0x1 << (4 * (port)))
   8114  1.15  riastrad #define   SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port)	(0x2 << (4 * (port)))
   8115  1.15  riastrad #define   SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port)	(0x3 << (4 * (port)))
   8116  1.15  riastrad 
   8117  1.15  riastrad #define SHOTPLUG_CTL_TC				_MMIO(0xc4034)
   8118  1.15  riastrad #define   ICP_TC_HPD_ENABLE(tc_port)		(8 << (tc_port) * 4)
   8119  1.15  riastrad 
   8120  1.15  riastrad #define SHPD_FILTER_CNT				_MMIO(0xc4038)
   8121  1.15  riastrad #define   SHPD_FILTER_CNT_500_ADJ		0x001D9
   8122  1.15  riastrad 
   8123  1.15  riastrad /* Icelake DSC Rate Control Range Parameter Registers */
   8124  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_0		_MMIO(0x6B240)
   8125  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_0_UDW		_MMIO(0x6B240 + 4)
   8126  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_0		_MMIO(0x6BA40)
   8127  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_0_UDW		_MMIO(0x6BA40 + 4)
   8128  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB	(0x78208)
   8129  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB	(0x78208 + 4)
   8130  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB	(0x78308)
   8131  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB	(0x78308 + 4)
   8132  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC	(0x78408)
   8133  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC	(0x78408 + 4)
   8134  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC	(0x78508)
   8135  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC	(0x78508 + 4)
   8136  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8137  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
   8138  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
   8139  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8140  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
   8141  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
   8142  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8143  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
   8144  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
   8145  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8146  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
   8147  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
   8148  1.15  riastrad #define RC_BPG_OFFSET_SHIFT			10
   8149  1.15  riastrad #define RC_MAX_QP_SHIFT				5
   8150  1.15  riastrad #define RC_MIN_QP_SHIFT				0
   8151  1.15  riastrad 
   8152  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_1		_MMIO(0x6B248)
   8153  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_1_UDW		_MMIO(0x6B248 + 4)
   8154  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_1		_MMIO(0x6BA48)
   8155  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_1_UDW		_MMIO(0x6BA48 + 4)
   8156  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB	(0x78210)
   8157  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB	(0x78210 + 4)
   8158  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB	(0x78310)
   8159  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB	(0x78310 + 4)
   8160  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC	(0x78410)
   8161  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC	(0x78410 + 4)
   8162  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC	(0x78510)
   8163  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC	(0x78510 + 4)
   8164  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8165  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
   8166  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
   8167  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8168  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
   8169  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
   8170  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8171  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
   8172  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
   8173  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8174  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
   8175  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
   8176  1.15  riastrad 
   8177  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_2		_MMIO(0x6B250)
   8178  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_2_UDW		_MMIO(0x6B250 + 4)
   8179  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_2		_MMIO(0x6BA50)
   8180  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_2_UDW		_MMIO(0x6BA50 + 4)
   8181  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB	(0x78218)
   8182  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB	(0x78218 + 4)
   8183  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB	(0x78318)
   8184  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB	(0x78318 + 4)
   8185  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC	(0x78418)
   8186  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC	(0x78418 + 4)
   8187  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC	(0x78518)
   8188  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC	(0x78518 + 4)
   8189  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8190  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
   8191  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
   8192  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8193  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
   8194  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
   8195  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8196  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
   8197  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
   8198  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8199  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
   8200  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
   8201  1.15  riastrad 
   8202  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_3		_MMIO(0x6B258)
   8203  1.15  riastrad #define DSCA_RC_RANGE_PARAMETERS_3_UDW		_MMIO(0x6B258 + 4)
   8204  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_3		_MMIO(0x6BA58)
   8205  1.15  riastrad #define DSCC_RC_RANGE_PARAMETERS_3_UDW		_MMIO(0x6BA58 + 4)
   8206  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB	(0x78220)
   8207  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB	(0x78220 + 4)
   8208  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB	(0x78320)
   8209  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB	(0x78320 + 4)
   8210  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC	(0x78420)
   8211  1.15  riastrad #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC	(0x78420 + 4)
   8212  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC	(0x78520)
   8213  1.15  riastrad #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC	(0x78520 + 4)
   8214  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8215  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
   8216  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
   8217  1.15  riastrad #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8218  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
   8219  1.15  riastrad 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
   8220  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8221  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
   8222  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
   8223  1.15  riastrad #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8224  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
   8225  1.15  riastrad 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
   8226  1.15  riastrad 
   8227  1.15  riastrad #define   ICP_TC_HPD_LONG_DETECT(tc_port)	(2 << (tc_port) * 4)
   8228  1.15  riastrad #define   ICP_TC_HPD_SHORT_DETECT(tc_port)	(1 << (tc_port) * 4)
   8229  1.15  riastrad 
   8230  1.15  riastrad #define ICP_DDI_HPD_ENABLE_MASK		(SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
   8231  1.15  riastrad 					 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
   8232  1.15  riastrad #define ICP_TC_HPD_ENABLE_MASK		(ICP_TC_HPD_ENABLE(PORT_TC4) | \
   8233  1.15  riastrad 					 ICP_TC_HPD_ENABLE(PORT_TC3) | \
   8234  1.15  riastrad 					 ICP_TC_HPD_ENABLE(PORT_TC2) | \
   8235  1.15  riastrad 					 ICP_TC_HPD_ENABLE(PORT_TC1))
   8236  1.15  riastrad #define TGP_DDI_HPD_ENABLE_MASK		(SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
   8237  1.15  riastrad 					 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
   8238  1.15  riastrad 					 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
   8239  1.15  riastrad #define TGP_TC_HPD_ENABLE_MASK		(ICP_TC_HPD_ENABLE(PORT_TC6) | \
   8240  1.15  riastrad 					 ICP_TC_HPD_ENABLE(PORT_TC5) | \
   8241  1.15  riastrad 					 ICP_TC_HPD_ENABLE_MASK)
   8242   1.1  riastrad 
   8243   1.1  riastrad #define _PCH_DPLL_A              0xc6014
   8244   1.1  riastrad #define _PCH_DPLL_B              0xc6018
   8245  1.15  riastrad #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
   8246   1.1  riastrad 
   8247   1.1  riastrad #define _PCH_FPA0                0xc6040
   8248  1.15  riastrad #define  FP_CB_TUNE		(0x3 << 22)
   8249   1.1  riastrad #define _PCH_FPA1                0xc6044
   8250   1.1  riastrad #define _PCH_FPB0                0xc6048
   8251   1.1  riastrad #define _PCH_FPB1                0xc604c
   8252  1.15  riastrad #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
   8253  1.15  riastrad #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
   8254   1.1  riastrad 
   8255  1.15  riastrad #define PCH_DPLL_TEST           _MMIO(0xc606c)
   8256   1.1  riastrad 
   8257  1.15  riastrad #define PCH_DREF_CONTROL        _MMIO(0xC6200)
   8258   1.1  riastrad #define  DREF_CONTROL_MASK      0x7fc3
   8259  1.15  riastrad #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0 << 13)
   8260  1.15  riastrad #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2 << 13)
   8261  1.15  riastrad #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3 << 13)
   8262  1.15  riastrad #define  DREF_CPU_SOURCE_OUTPUT_MASK		(3 << 13)
   8263  1.15  riastrad #define  DREF_SSC_SOURCE_DISABLE                (0 << 11)
   8264  1.15  riastrad #define  DREF_SSC_SOURCE_ENABLE                 (2 << 11)
   8265  1.15  riastrad #define  DREF_SSC_SOURCE_MASK			(3 << 11)
   8266  1.15  riastrad #define  DREF_NONSPREAD_SOURCE_DISABLE          (0 << 9)
   8267  1.15  riastrad #define  DREF_NONSPREAD_CK505_ENABLE		(1 << 9)
   8268  1.15  riastrad #define  DREF_NONSPREAD_SOURCE_ENABLE           (2 << 9)
   8269  1.15  riastrad #define  DREF_NONSPREAD_SOURCE_MASK		(3 << 9)
   8270  1.15  riastrad #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0 << 7)
   8271  1.15  riastrad #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2 << 7)
   8272  1.15  riastrad #define  DREF_SUPERSPREAD_SOURCE_MASK		(3 << 7)
   8273  1.15  riastrad #define  DREF_SSC4_DOWNSPREAD                   (0 << 6)
   8274  1.15  riastrad #define  DREF_SSC4_CENTERSPREAD                 (1 << 6)
   8275  1.15  riastrad #define  DREF_SSC1_DISABLE                      (0 << 1)
   8276  1.15  riastrad #define  DREF_SSC1_ENABLE                       (1 << 1)
   8277   1.1  riastrad #define  DREF_SSC4_DISABLE                      (0)
   8278   1.1  riastrad #define  DREF_SSC4_ENABLE                       (1)
   8279   1.1  riastrad 
   8280  1.15  riastrad #define PCH_RAWCLK_FREQ         _MMIO(0xc6204)
   8281   1.1  riastrad #define  FDL_TP1_TIMER_SHIFT    12
   8282  1.15  riastrad #define  FDL_TP1_TIMER_MASK     (3 << 12)
   8283   1.1  riastrad #define  FDL_TP2_TIMER_SHIFT    10
   8284  1.15  riastrad #define  FDL_TP2_TIMER_MASK     (3 << 10)
   8285   1.1  riastrad #define  RAWCLK_FREQ_MASK       0x3ff
   8286  1.15  riastrad #define  CNP_RAWCLK_DIV_MASK	(0x3ff << 16)
   8287  1.15  riastrad #define  CNP_RAWCLK_DIV(div)	((div) << 16)
   8288  1.15  riastrad #define  CNP_RAWCLK_FRAC_MASK	(0xf << 26)
   8289  1.15  riastrad #define  CNP_RAWCLK_DEN(den)	((den) << 26)
   8290  1.15  riastrad #define  ICP_RAWCLK_NUM(num)	((num) << 11)
   8291   1.1  riastrad 
   8292  1.15  riastrad #define PCH_DPLL_TMR_CFG        _MMIO(0xc6208)
   8293   1.1  riastrad 
   8294  1.15  riastrad #define PCH_SSC4_PARMS          _MMIO(0xc6210)
   8295  1.15  riastrad #define PCH_SSC4_AUX_PARMS      _MMIO(0xc6214)
   8296   1.1  riastrad 
   8297  1.15  riastrad #define PCH_DPLL_SEL		_MMIO(0xc7000)
   8298   1.3  riastrad #define	 TRANS_DPLLB_SEL(pipe)		(1 << ((pipe) * 4))
   8299   1.2     kamil #define	 TRANS_DPLLA_SEL(pipe)		0
   8300   1.3  riastrad #define  TRANS_DPLL_ENABLE(pipe)	(1 << ((pipe) * 4 + 3))
   8301   1.1  riastrad 
   8302   1.1  riastrad /* transcoder */
   8303   1.1  riastrad 
   8304   1.2     kamil #define _PCH_TRANS_HTOTAL_A		0xe0000
   8305   1.2     kamil #define  TRANS_HTOTAL_SHIFT		16
   8306   1.2     kamil #define  TRANS_HACTIVE_SHIFT		0
   8307   1.2     kamil #define _PCH_TRANS_HBLANK_A		0xe0004
   8308   1.2     kamil #define  TRANS_HBLANK_END_SHIFT		16
   8309   1.2     kamil #define  TRANS_HBLANK_START_SHIFT	0
   8310   1.2     kamil #define _PCH_TRANS_HSYNC_A		0xe0008
   8311   1.2     kamil #define  TRANS_HSYNC_END_SHIFT		16
   8312   1.2     kamil #define  TRANS_HSYNC_START_SHIFT	0
   8313   1.2     kamil #define _PCH_TRANS_VTOTAL_A		0xe000c
   8314   1.2     kamil #define  TRANS_VTOTAL_SHIFT		16
   8315   1.2     kamil #define  TRANS_VACTIVE_SHIFT		0
   8316   1.2     kamil #define _PCH_TRANS_VBLANK_A		0xe0010
   8317   1.2     kamil #define  TRANS_VBLANK_END_SHIFT		16
   8318   1.2     kamil #define  TRANS_VBLANK_START_SHIFT	0
   8319   1.2     kamil #define _PCH_TRANS_VSYNC_A		0xe0014
   8320  1.15  riastrad #define  TRANS_VSYNC_END_SHIFT		16
   8321   1.2     kamil #define  TRANS_VSYNC_START_SHIFT	0
   8322   1.2     kamil #define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
   8323   1.2     kamil 
   8324   1.2     kamil #define _PCH_TRANSA_DATA_M1	0xe0030
   8325   1.2     kamil #define _PCH_TRANSA_DATA_N1	0xe0034
   8326   1.2     kamil #define _PCH_TRANSA_DATA_M2	0xe0038
   8327   1.2     kamil #define _PCH_TRANSA_DATA_N2	0xe003c
   8328   1.2     kamil #define _PCH_TRANSA_LINK_M1	0xe0040
   8329   1.2     kamil #define _PCH_TRANSA_LINK_N1	0xe0044
   8330   1.2     kamil #define _PCH_TRANSA_LINK_M2	0xe0048
   8331   1.2     kamil #define _PCH_TRANSA_LINK_N2	0xe004c
   8332   1.1  riastrad 
   8333   1.3  riastrad /* Per-transcoder DIP controls (PCH) */
   8334   1.1  riastrad #define _VIDEO_DIP_CTL_A         0xe0200
   8335   1.1  riastrad #define _VIDEO_DIP_DATA_A        0xe0208
   8336   1.1  riastrad #define _VIDEO_DIP_GCP_A         0xe0210
   8337   1.3  riastrad #define  GCP_COLOR_INDICATION		(1 << 2)
   8338   1.3  riastrad #define  GCP_DEFAULT_PHASE_ENABLE	(1 << 1)
   8339   1.3  riastrad #define  GCP_AV_MUTE			(1 << 0)
   8340   1.1  riastrad 
   8341   1.1  riastrad #define _VIDEO_DIP_CTL_B         0xe1200
   8342   1.1  riastrad #define _VIDEO_DIP_DATA_B        0xe1208
   8343   1.1  riastrad #define _VIDEO_DIP_GCP_B         0xe1210
   8344   1.1  riastrad 
   8345  1.15  riastrad #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
   8346  1.15  riastrad #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
   8347  1.15  riastrad #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
   8348   1.1  riastrad 
   8349   1.3  riastrad /* Per-transcoder DIP controls (VLV) */
   8350  1.15  riastrad #define _VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
   8351  1.15  riastrad #define _VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
   8352  1.15  riastrad #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
   8353  1.15  riastrad 
   8354  1.15  riastrad #define _VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
   8355  1.15  riastrad #define _VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
   8356  1.15  riastrad #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
   8357  1.15  riastrad 
   8358  1.15  riastrad #define _CHV_VIDEO_DIP_CTL_C		(VLV_DISPLAY_BASE + 0x611f0)
   8359  1.15  riastrad #define _CHV_VIDEO_DIP_DATA_C		(VLV_DISPLAY_BASE + 0x611f4)
   8360  1.15  riastrad #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C	(VLV_DISPLAY_BASE + 0x611f8)
   8361   1.3  riastrad 
   8362   1.1  riastrad #define VLV_TVIDEO_DIP_CTL(pipe) \
   8363  1.15  riastrad 	_MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
   8364  1.15  riastrad 	       _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
   8365   1.1  riastrad #define VLV_TVIDEO_DIP_DATA(pipe) \
   8366  1.15  riastrad 	_MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
   8367  1.15  riastrad 	       _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
   8368   1.1  riastrad #define VLV_TVIDEO_DIP_GCP(pipe) \
   8369  1.15  riastrad 	_MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
   8370  1.15  riastrad 		_VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
   8371   1.1  riastrad 
   8372   1.1  riastrad /* Haswell DIP controls */
   8373   1.2     kamil 
   8374  1.15  riastrad #define _HSW_VIDEO_DIP_CTL_A		0x60200
   8375  1.15  riastrad #define _HSW_VIDEO_DIP_AVI_DATA_A	0x60220
   8376  1.15  riastrad #define _HSW_VIDEO_DIP_VS_DATA_A	0x60260
   8377  1.15  riastrad #define _HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
   8378  1.15  riastrad #define _HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
   8379  1.15  riastrad #define _HSW_VIDEO_DIP_VSC_DATA_A	0x60320
   8380  1.15  riastrad #define _GLK_VIDEO_DIP_DRM_DATA_A	0x60440
   8381  1.15  riastrad #define _HSW_VIDEO_DIP_AVI_ECC_A	0x60240
   8382  1.15  riastrad #define _HSW_VIDEO_DIP_VS_ECC_A		0x60280
   8383  1.15  riastrad #define _HSW_VIDEO_DIP_SPD_ECC_A	0x602C0
   8384  1.15  riastrad #define _HSW_VIDEO_DIP_GMP_ECC_A	0x60300
   8385  1.15  riastrad #define _HSW_VIDEO_DIP_VSC_ECC_A	0x60344
   8386  1.15  riastrad #define _HSW_VIDEO_DIP_GCP_A		0x60210
   8387  1.15  riastrad 
   8388  1.15  riastrad #define _HSW_VIDEO_DIP_CTL_B		0x61200
   8389  1.15  riastrad #define _HSW_VIDEO_DIP_AVI_DATA_B	0x61220
   8390  1.15  riastrad #define _HSW_VIDEO_DIP_VS_DATA_B	0x61260
   8391  1.15  riastrad #define _HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
   8392  1.15  riastrad #define _HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
   8393  1.15  riastrad #define _HSW_VIDEO_DIP_VSC_DATA_B	0x61320
   8394  1.15  riastrad #define _GLK_VIDEO_DIP_DRM_DATA_B	0x61440
   8395  1.15  riastrad #define _HSW_VIDEO_DIP_BVI_ECC_B	0x61240
   8396  1.15  riastrad #define _HSW_VIDEO_DIP_VS_ECC_B		0x61280
   8397  1.15  riastrad #define _HSW_VIDEO_DIP_SPD_ECC_B	0x612C0
   8398  1.15  riastrad #define _HSW_VIDEO_DIP_GMP_ECC_B	0x61300
   8399  1.15  riastrad #define _HSW_VIDEO_DIP_VSC_ECC_B	0x61344
   8400  1.15  riastrad #define _HSW_VIDEO_DIP_GCP_B		0x61210
   8401  1.15  riastrad 
   8402  1.15  riastrad /* Icelake PPS_DATA and _ECC DIP Registers.
   8403  1.15  riastrad  * These are available for transcoders B,C and eDP.
   8404  1.15  riastrad  * Adding the _A so as to reuse the _MMIO_TRANS2
   8405  1.15  riastrad  * definition, with which it offsets to the right location.
   8406  1.15  riastrad  */
   8407  1.15  riastrad 
   8408  1.15  riastrad #define _ICL_VIDEO_DIP_PPS_DATA_A	0x60350
   8409  1.15  riastrad #define _ICL_VIDEO_DIP_PPS_DATA_B	0x61350
   8410  1.15  riastrad #define _ICL_VIDEO_DIP_PPS_ECC_A	0x603D4
   8411  1.15  riastrad #define _ICL_VIDEO_DIP_PPS_ECC_B	0x613D4
   8412  1.15  riastrad 
   8413  1.15  riastrad #define HSW_TVIDEO_DIP_CTL(trans)		_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
   8414  1.15  riastrad #define HSW_TVIDEO_DIP_GCP(trans)		_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
   8415  1.15  riastrad #define HSW_TVIDEO_DIP_AVI_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
   8416  1.15  riastrad #define HSW_TVIDEO_DIP_VS_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
   8417  1.15  riastrad #define HSW_TVIDEO_DIP_SPD_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
   8418  1.15  riastrad #define HSW_TVIDEO_DIP_GMP_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
   8419  1.15  riastrad #define HSW_TVIDEO_DIP_VSC_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
   8420  1.15  riastrad #define GLK_TVIDEO_DIP_DRM_DATA(trans, i)	_MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
   8421  1.15  riastrad #define ICL_VIDEO_DIP_PPS_DATA(trans, i)	_MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
   8422  1.15  riastrad #define ICL_VIDEO_DIP_PPS_ECC(trans, i)		_MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
   8423  1.15  riastrad 
   8424  1.15  riastrad #define _HSW_STEREO_3D_CTL_A		0x70020
   8425  1.15  riastrad #define   S3D_ENABLE			(1 << 31)
   8426  1.15  riastrad #define _HSW_STEREO_3D_CTL_B		0x71020
   8427  1.15  riastrad 
   8428  1.15  riastrad #define HSW_STEREO_3D_CTL(trans)	_MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
   8429   1.2     kamil 
   8430   1.2     kamil #define _PCH_TRANS_HTOTAL_B          0xe1000
   8431   1.2     kamil #define _PCH_TRANS_HBLANK_B          0xe1004
   8432   1.2     kamil #define _PCH_TRANS_HSYNC_B           0xe1008
   8433   1.2     kamil #define _PCH_TRANS_VTOTAL_B          0xe100c
   8434   1.2     kamil #define _PCH_TRANS_VBLANK_B          0xe1010
   8435   1.2     kamil #define _PCH_TRANS_VSYNC_B           0xe1014
   8436  1.15  riastrad #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
   8437   1.2     kamil 
   8438  1.15  riastrad #define PCH_TRANS_HTOTAL(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
   8439  1.15  riastrad #define PCH_TRANS_HBLANK(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
   8440  1.15  riastrad #define PCH_TRANS_HSYNC(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
   8441  1.15  riastrad #define PCH_TRANS_VTOTAL(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
   8442  1.15  riastrad #define PCH_TRANS_VBLANK(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
   8443  1.15  riastrad #define PCH_TRANS_VSYNC(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
   8444  1.15  riastrad #define PCH_TRANS_VSYNCSHIFT(pipe)	_MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
   8445   1.2     kamil 
   8446   1.2     kamil #define _PCH_TRANSB_DATA_M1	0xe1030
   8447   1.2     kamil #define _PCH_TRANSB_DATA_N1	0xe1034
   8448   1.2     kamil #define _PCH_TRANSB_DATA_M2	0xe1038
   8449   1.2     kamil #define _PCH_TRANSB_DATA_N2	0xe103c
   8450   1.2     kamil #define _PCH_TRANSB_LINK_M1	0xe1040
   8451   1.2     kamil #define _PCH_TRANSB_LINK_N1	0xe1044
   8452   1.2     kamil #define _PCH_TRANSB_LINK_M2	0xe1048
   8453   1.2     kamil #define _PCH_TRANSB_LINK_N2	0xe104c
   8454   1.2     kamil 
   8455  1.15  riastrad #define PCH_TRANS_DATA_M1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
   8456  1.15  riastrad #define PCH_TRANS_DATA_N1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
   8457  1.15  riastrad #define PCH_TRANS_DATA_M2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
   8458  1.15  riastrad #define PCH_TRANS_DATA_N2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
   8459  1.15  riastrad #define PCH_TRANS_LINK_M1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
   8460  1.15  riastrad #define PCH_TRANS_LINK_N1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
   8461  1.15  riastrad #define PCH_TRANS_LINK_M2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
   8462  1.15  riastrad #define PCH_TRANS_LINK_N2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
   8463   1.2     kamil 
   8464   1.2     kamil #define _PCH_TRANSACONF              0xf0008
   8465   1.2     kamil #define _PCH_TRANSBCONF              0xf1008
   8466  1.15  riastrad #define PCH_TRANSCONF(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
   8467  1.15  riastrad #define LPT_TRANSCONF		PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
   8468  1.15  riastrad #define  TRANS_DISABLE          (0 << 31)
   8469  1.19  riastrad #define  TRANS_ENABLE           (1 << 31)
   8470  1.15  riastrad #define  TRANS_STATE_MASK       (1 << 30)
   8471  1.15  riastrad #define  TRANS_STATE_DISABLE    (0 << 30)
   8472  1.15  riastrad #define  TRANS_STATE_ENABLE     (1 << 30)
   8473  1.15  riastrad #define  TRANS_FRAME_START_DELAY_MASK	(3 << 27) /* ibx */
   8474  1.15  riastrad #define  TRANS_FRAME_START_DELAY(x)	((x) << 27) /* ibx: 0-3 */
   8475  1.15  riastrad #define  TRANS_INTERLACE_MASK   (7 << 21)
   8476  1.15  riastrad #define  TRANS_PROGRESSIVE      (0 << 21)
   8477  1.15  riastrad #define  TRANS_INTERLACED       (3 << 21)
   8478  1.15  riastrad #define  TRANS_LEGACY_INTERLACED_ILK (2 << 21)
   8479  1.15  riastrad #define  TRANS_8BPC             (0 << 5)
   8480  1.15  riastrad #define  TRANS_10BPC            (1 << 5)
   8481  1.15  riastrad #define  TRANS_6BPC             (2 << 5)
   8482  1.15  riastrad #define  TRANS_12BPC            (3 << 5)
   8483   1.1  riastrad 
   8484   1.1  riastrad #define _TRANSA_CHICKEN1	 0xf0060
   8485   1.1  riastrad #define _TRANSB_CHICKEN1	 0xf1060
   8486  1.15  riastrad #define TRANS_CHICKEN1(pipe)	_MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
   8487  1.15  riastrad #define  TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE	(1 << 10)
   8488  1.15  riastrad #define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1 << 4)
   8489   1.1  riastrad #define _TRANSA_CHICKEN2	 0xf0064
   8490   1.1  riastrad #define _TRANSB_CHICKEN2	 0xf1064
   8491  1.15  riastrad #define TRANS_CHICKEN2(pipe)	_MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
   8492  1.19  riastrad #define  TRANS_CHICKEN2_TIMING_OVERRIDE			(1 << 31)
   8493  1.15  riastrad #define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1 << 29)
   8494  1.15  riastrad #define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3 << 27)
   8495  1.15  riastrad #define  TRANS_CHICKEN2_FRAME_START_DELAY(x)		((x) << 27) /* 0-3 */
   8496  1.15  riastrad #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1 << 26)
   8497  1.15  riastrad #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1 << 25)
   8498   1.1  riastrad 
   8499  1.15  riastrad #define SOUTH_CHICKEN1		_MMIO(0xc2000)
   8500   1.1  riastrad #define  FDIA_PHASE_SYNC_SHIFT_OVR	19
   8501   1.1  riastrad #define  FDIA_PHASE_SYNC_SHIFT_EN	18
   8502  1.15  riastrad #define  FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
   8503  1.15  riastrad #define  FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
   8504   1.1  riastrad #define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
   8505  1.15  riastrad #define  CHASSIS_CLK_REQ_DURATION_MASK	(0xf << 8)
   8506  1.15  riastrad #define  CHASSIS_CLK_REQ_DURATION(x)	((x) << 8)
   8507  1.15  riastrad #define  SPT_PWM_GRANULARITY		(1 << 0)
   8508  1.15  riastrad #define SOUTH_CHICKEN2		_MMIO(0xc2004)
   8509  1.15  riastrad #define  FDI_MPHY_IOSFSB_RESET_STATUS	(1 << 13)
   8510  1.15  riastrad #define  FDI_MPHY_IOSFSB_RESET_CTL	(1 << 12)
   8511  1.15  riastrad #define  LPT_PWM_GRANULARITY		(1 << 5)
   8512  1.15  riastrad #define  DPLS_EDP_PPS_FIX_DIS		(1 << 0)
   8513  1.15  riastrad 
   8514  1.15  riastrad #define _FDI_RXA_CHICKEN        0xc200c
   8515  1.15  riastrad #define _FDI_RXB_CHICKEN        0xc2010
   8516  1.15  riastrad #define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1 << 1)
   8517  1.15  riastrad #define  FDI_RX_PHASE_SYNC_POINTER_EN	(1 << 0)
   8518  1.15  riastrad #define FDI_RX_CHICKEN(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
   8519  1.15  riastrad 
   8520  1.15  riastrad #define SOUTH_DSPCLK_GATE_D	_MMIO(0xc2020)
   8521  1.15  riastrad #define  PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
   8522  1.15  riastrad #define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
   8523  1.15  riastrad #define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
   8524  1.15  riastrad #define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
   8525  1.15  riastrad #define  CNP_PWM_CGE_GATING_DISABLE (1 << 13)
   8526  1.15  riastrad #define  PCH_LP_PARTITION_LEVEL_DISABLE  (1 << 12)
   8527   1.1  riastrad 
   8528   1.1  riastrad /* CPU: FDI_TX */
   8529  1.15  riastrad #define _FDI_TXA_CTL            0x60100
   8530  1.15  riastrad #define _FDI_TXB_CTL            0x61100
   8531  1.15  riastrad #define FDI_TX_CTL(pipe)	_MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
   8532  1.15  riastrad #define  FDI_TX_DISABLE         (0 << 31)
   8533  1.19  riastrad #define  FDI_TX_ENABLE          (1 << 31)
   8534  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_1       (0 << 28)
   8535  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_2       (1 << 28)
   8536  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_IDLE    (2 << 28)
   8537  1.15  riastrad #define  FDI_LINK_TRAIN_NONE            (3 << 28)
   8538  1.15  riastrad #define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0 << 25)
   8539  1.15  riastrad #define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1 << 25)
   8540  1.15  riastrad #define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2 << 25)
   8541  1.15  riastrad #define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3 << 25)
   8542  1.15  riastrad #define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
   8543  1.15  riastrad #define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
   8544  1.15  riastrad #define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2 << 22)
   8545  1.15  riastrad #define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3 << 22)
   8546   1.1  riastrad /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
   8547   1.1  riastrad    SNB has different settings. */
   8548   1.1  riastrad /* SNB A-stepping */
   8549  1.15  riastrad #define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38 << 22)
   8550  1.15  riastrad #define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02 << 22)
   8551  1.15  riastrad #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01 << 22)
   8552  1.15  riastrad #define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0 << 22)
   8553   1.1  riastrad /* SNB B-stepping */
   8554  1.15  riastrad #define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0 << 22)
   8555  1.15  riastrad #define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a << 22)
   8556  1.15  riastrad #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39 << 22)
   8557  1.15  riastrad #define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38 << 22)
   8558  1.15  riastrad #define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f << 22)
   8559   1.2     kamil #define  FDI_DP_PORT_WIDTH_SHIFT		19
   8560   1.2     kamil #define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
   8561   1.2     kamil #define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
   8562  1.15  riastrad #define  FDI_TX_ENHANCE_FRAME_ENABLE    (1 << 18)
   8563   1.1  riastrad /* Ironlake: hardwired to 1 */
   8564  1.15  riastrad #define  FDI_TX_PLL_ENABLE              (1 << 14)
   8565   1.1  riastrad 
   8566   1.1  riastrad /* Ivybridge has different bits for lolz */
   8567  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0 << 8)
   8568  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1 << 8)
   8569  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2 << 8)
   8570  1.15  riastrad #define  FDI_LINK_TRAIN_NONE_IVB            (3 << 8)
   8571   1.1  riastrad 
   8572   1.1  riastrad /* both Tx and Rx */
   8573  1.15  riastrad #define  FDI_COMPOSITE_SYNC		(1 << 11)
   8574  1.15  riastrad #define  FDI_LINK_TRAIN_AUTO		(1 << 10)
   8575  1.15  riastrad #define  FDI_SCRAMBLING_ENABLE          (0 << 7)
   8576  1.15  riastrad #define  FDI_SCRAMBLING_DISABLE         (1 << 7)
   8577   1.1  riastrad 
   8578   1.1  riastrad /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
   8579   1.1  riastrad #define _FDI_RXA_CTL             0xf000c
   8580   1.1  riastrad #define _FDI_RXB_CTL             0xf100c
   8581  1.15  riastrad #define FDI_RX_CTL(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
   8582  1.19  riastrad #define  FDI_RX_ENABLE          (1 << 31)
   8583   1.1  riastrad /* train, dp width same as FDI_TX */
   8584  1.15  riastrad #define  FDI_FS_ERRC_ENABLE		(1 << 27)
   8585  1.15  riastrad #define  FDI_FE_ERRC_ENABLE		(1 << 26)
   8586  1.15  riastrad #define  FDI_RX_POLARITY_REVERSED_LPT	(1 << 16)
   8587  1.15  riastrad #define  FDI_8BPC                       (0 << 16)
   8588  1.15  riastrad #define  FDI_10BPC                      (1 << 16)
   8589  1.15  riastrad #define  FDI_6BPC                       (2 << 16)
   8590  1.15  riastrad #define  FDI_12BPC                      (3 << 16)
   8591  1.15  riastrad #define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1 << 15)
   8592  1.15  riastrad #define  FDI_DMI_LINK_REVERSE_MASK      (1 << 14)
   8593  1.15  riastrad #define  FDI_RX_PLL_ENABLE              (1 << 13)
   8594  1.15  riastrad #define  FDI_FS_ERR_CORRECT_ENABLE      (1 << 11)
   8595  1.15  riastrad #define  FDI_FE_ERR_CORRECT_ENABLE      (1 << 10)
   8596  1.15  riastrad #define  FDI_FS_ERR_REPORT_ENABLE       (1 << 9)
   8597  1.15  riastrad #define  FDI_FE_ERR_REPORT_ENABLE       (1 << 8)
   8598  1.15  riastrad #define  FDI_RX_ENHANCE_FRAME_ENABLE    (1 << 6)
   8599  1.15  riastrad #define  FDI_PCDCLK	                (1 << 4)
   8600   1.1  riastrad /* CPT */
   8601  1.15  riastrad #define  FDI_AUTO_TRAINING			(1 << 10)
   8602  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0 << 8)
   8603  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1 << 8)
   8604  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2 << 8)
   8605  1.15  riastrad #define  FDI_LINK_TRAIN_NORMAL_CPT		(3 << 8)
   8606  1.15  riastrad #define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3 << 8)
   8607   1.1  riastrad 
   8608   1.1  riastrad #define _FDI_RXA_MISC			0xf0010
   8609   1.1  riastrad #define _FDI_RXB_MISC			0xf1010
   8610  1.15  riastrad #define  FDI_RX_PWRDN_LANE1_MASK	(3 << 26)
   8611  1.15  riastrad #define  FDI_RX_PWRDN_LANE1_VAL(x)	((x) << 26)
   8612  1.15  riastrad #define  FDI_RX_PWRDN_LANE0_MASK	(3 << 24)
   8613  1.15  riastrad #define  FDI_RX_PWRDN_LANE0_VAL(x)	((x) << 24)
   8614  1.15  riastrad #define  FDI_RX_TP1_TO_TP2_48		(2 << 20)
   8615  1.15  riastrad #define  FDI_RX_TP1_TO_TP2_64		(3 << 20)
   8616  1.15  riastrad #define  FDI_RX_FDI_DELAY_90		(0x90 << 0)
   8617  1.15  riastrad #define FDI_RX_MISC(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
   8618  1.15  riastrad 
   8619  1.15  riastrad #define _FDI_RXA_TUSIZE1        0xf0030
   8620  1.15  riastrad #define _FDI_RXA_TUSIZE2        0xf0038
   8621  1.15  riastrad #define _FDI_RXB_TUSIZE1        0xf1030
   8622  1.15  riastrad #define _FDI_RXB_TUSIZE2        0xf1038
   8623  1.15  riastrad #define FDI_RX_TUSIZE1(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
   8624  1.15  riastrad #define FDI_RX_TUSIZE2(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
   8625   1.1  riastrad 
   8626   1.1  riastrad /* FDI_RX interrupt register format */
   8627  1.15  riastrad #define FDI_RX_INTER_LANE_ALIGN         (1 << 10)
   8628  1.15  riastrad #define FDI_RX_SYMBOL_LOCK              (1 << 9) /* train 2 */
   8629  1.15  riastrad #define FDI_RX_BIT_LOCK                 (1 << 8) /* train 1 */
   8630  1.15  riastrad #define FDI_RX_TRAIN_PATTERN_2_FAIL     (1 << 7)
   8631  1.15  riastrad #define FDI_RX_FS_CODE_ERR              (1 << 6)
   8632  1.15  riastrad #define FDI_RX_FE_CODE_ERR              (1 << 5)
   8633  1.15  riastrad #define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1 << 4)
   8634  1.15  riastrad #define FDI_RX_HDCP_LINK_FAIL           (1 << 3)
   8635  1.15  riastrad #define FDI_RX_PIXEL_FIFO_OVERFLOW      (1 << 2)
   8636  1.15  riastrad #define FDI_RX_CROSS_CLOCK_OVERFLOW     (1 << 1)
   8637  1.15  riastrad #define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1 << 0)
   8638  1.15  riastrad 
   8639  1.15  riastrad #define _FDI_RXA_IIR            0xf0014
   8640  1.15  riastrad #define _FDI_RXA_IMR            0xf0018
   8641  1.15  riastrad #define _FDI_RXB_IIR            0xf1014
   8642  1.15  riastrad #define _FDI_RXB_IMR            0xf1018
   8643  1.15  riastrad #define FDI_RX_IIR(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
   8644  1.15  riastrad #define FDI_RX_IMR(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
   8645   1.1  riastrad 
   8646  1.15  riastrad #define FDI_PLL_CTL_1           _MMIO(0xfe000)
   8647  1.15  riastrad #define FDI_PLL_CTL_2           _MMIO(0xfe004)
   8648   1.1  riastrad 
   8649  1.15  riastrad #define PCH_LVDS	_MMIO(0xe1180)
   8650   1.1  riastrad #define  LVDS_DETECTED	(1 << 1)
   8651   1.1  riastrad 
   8652  1.15  riastrad #define _PCH_DP_B		0xe4100
   8653  1.15  riastrad #define PCH_DP_B		_MMIO(_PCH_DP_B)
   8654  1.15  riastrad #define _PCH_DPB_AUX_CH_CTL	0xe4110
   8655  1.15  riastrad #define _PCH_DPB_AUX_CH_DATA1	0xe4114
   8656  1.15  riastrad #define _PCH_DPB_AUX_CH_DATA2	0xe4118
   8657  1.15  riastrad #define _PCH_DPB_AUX_CH_DATA3	0xe411c
   8658  1.15  riastrad #define _PCH_DPB_AUX_CH_DATA4	0xe4120
   8659  1.15  riastrad #define _PCH_DPB_AUX_CH_DATA5	0xe4124
   8660  1.15  riastrad 
   8661  1.15  riastrad #define _PCH_DP_C		0xe4200
   8662  1.15  riastrad #define PCH_DP_C		_MMIO(_PCH_DP_C)
   8663  1.15  riastrad #define _PCH_DPC_AUX_CH_CTL	0xe4210
   8664  1.15  riastrad #define _PCH_DPC_AUX_CH_DATA1	0xe4214
   8665  1.15  riastrad #define _PCH_DPC_AUX_CH_DATA2	0xe4218
   8666  1.15  riastrad #define _PCH_DPC_AUX_CH_DATA3	0xe421c
   8667  1.15  riastrad #define _PCH_DPC_AUX_CH_DATA4	0xe4220
   8668  1.15  riastrad #define _PCH_DPC_AUX_CH_DATA5	0xe4224
   8669  1.15  riastrad 
   8670  1.15  riastrad #define _PCH_DP_D		0xe4300
   8671  1.15  riastrad #define PCH_DP_D		_MMIO(_PCH_DP_D)
   8672  1.15  riastrad #define _PCH_DPD_AUX_CH_CTL	0xe4310
   8673  1.15  riastrad #define _PCH_DPD_AUX_CH_DATA1	0xe4314
   8674  1.15  riastrad #define _PCH_DPD_AUX_CH_DATA2	0xe4318
   8675  1.15  riastrad #define _PCH_DPD_AUX_CH_DATA3	0xe431c
   8676  1.15  riastrad #define _PCH_DPD_AUX_CH_DATA4	0xe4320
   8677  1.15  riastrad #define _PCH_DPD_AUX_CH_DATA5	0xe4324
   8678  1.15  riastrad 
   8679  1.15  riastrad #define PCH_DP_AUX_CH_CTL(aux_ch)		_MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
   8680  1.15  riastrad #define PCH_DP_AUX_CH_DATA(aux_ch, i)	_MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
   8681   1.1  riastrad 
   8682   1.1  riastrad /* CPT */
   8683  1.15  riastrad #define _TRANS_DP_CTL_A		0xe0300
   8684  1.15  riastrad #define _TRANS_DP_CTL_B		0xe1300
   8685  1.15  riastrad #define _TRANS_DP_CTL_C		0xe2300
   8686  1.15  riastrad #define TRANS_DP_CTL(pipe)	_MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
   8687  1.15  riastrad #define  TRANS_DP_OUTPUT_ENABLE	(1 << 31)
   8688  1.15  riastrad #define  TRANS_DP_PORT_SEL_MASK		(3 << 29)
   8689  1.15  riastrad #define  TRANS_DP_PORT_SEL_NONE		(3 << 29)
   8690  1.15  riastrad #define  TRANS_DP_PORT_SEL(port)	(((port) - PORT_B) << 29)
   8691  1.15  riastrad #define  TRANS_DP_AUDIO_ONLY	(1 << 26)
   8692  1.15  riastrad #define  TRANS_DP_ENH_FRAMING	(1 << 18)
   8693  1.15  riastrad #define  TRANS_DP_8BPC		(0 << 9)
   8694  1.15  riastrad #define  TRANS_DP_10BPC		(1 << 9)
   8695  1.15  riastrad #define  TRANS_DP_6BPC		(2 << 9)
   8696  1.15  riastrad #define  TRANS_DP_12BPC		(3 << 9)
   8697  1.15  riastrad #define  TRANS_DP_BPC_MASK	(3 << 9)
   8698  1.15  riastrad #define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1 << 4)
   8699   1.1  riastrad #define  TRANS_DP_VSYNC_ACTIVE_LOW	0
   8700  1.15  riastrad #define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1 << 3)
   8701   1.1  riastrad #define  TRANS_DP_HSYNC_ACTIVE_LOW	0
   8702  1.15  riastrad #define  TRANS_DP_SYNC_MASK	(3 << 3)
   8703   1.1  riastrad 
   8704   1.1  riastrad /* SNB eDP training params */
   8705   1.1  riastrad /* SNB A-stepping */
   8706  1.15  riastrad #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38 << 22)
   8707  1.15  riastrad #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02 << 22)
   8708  1.15  riastrad #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01 << 22)
   8709  1.15  riastrad #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0 << 22)
   8710   1.1  riastrad /* SNB B-stepping */
   8711  1.15  riastrad #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0 << 22)
   8712  1.15  riastrad #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1 << 22)
   8713  1.15  riastrad #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a << 22)
   8714  1.15  riastrad #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39 << 22)
   8715  1.15  riastrad #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38 << 22)
   8716  1.15  riastrad #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f << 22)
   8717   1.1  riastrad 
   8718   1.1  riastrad /* IVB */
   8719  1.15  riastrad #define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 << 22)
   8720  1.15  riastrad #define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a << 22)
   8721  1.15  riastrad #define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f << 22)
   8722  1.15  riastrad #define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 << 22)
   8723  1.15  riastrad #define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 << 22)
   8724  1.15  riastrad #define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 << 22)
   8725  1.15  riastrad #define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e << 22)
   8726   1.1  riastrad 
   8727   1.1  riastrad /* legacy values */
   8728  1.15  riastrad #define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 << 22)
   8729  1.15  riastrad #define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 << 22)
   8730  1.15  riastrad #define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 << 22)
   8731  1.15  riastrad #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 << 22)
   8732  1.15  riastrad #define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 << 22)
   8733  1.15  riastrad 
   8734  1.15  riastrad #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f << 22)
   8735  1.15  riastrad 
   8736  1.15  riastrad #define  VLV_PMWGICZ				_MMIO(0x1300a4)
   8737  1.15  riastrad 
   8738  1.15  riastrad #define  RC6_LOCATION				_MMIO(0xD40)
   8739  1.15  riastrad #define	   RC6_CTX_IN_DRAM			(1 << 0)
   8740  1.15  riastrad #define  RC6_CTX_BASE				_MMIO(0xD48)
   8741  1.15  riastrad #define    RC6_CTX_BASE_MASK			0xFFFFFFF0
   8742  1.15  riastrad #define  PWRCTX_MAXCNT_RCSUNIT			_MMIO(0x2054)
   8743  1.15  riastrad #define  PWRCTX_MAXCNT_VCSUNIT0			_MMIO(0x12054)
   8744  1.15  riastrad #define  PWRCTX_MAXCNT_BCSUNIT			_MMIO(0x22054)
   8745  1.15  riastrad #define  PWRCTX_MAXCNT_VECSUNIT			_MMIO(0x1A054)
   8746  1.15  riastrad #define  PWRCTX_MAXCNT_VCSUNIT1			_MMIO(0x1C054)
   8747  1.15  riastrad #define    IDLE_TIME_MASK			0xFFFFF
   8748  1.15  riastrad #define  FORCEWAKE				_MMIO(0xA18C)
   8749  1.15  riastrad #define  FORCEWAKE_VLV				_MMIO(0x1300b0)
   8750  1.15  riastrad #define  FORCEWAKE_ACK_VLV			_MMIO(0x1300b4)
   8751  1.15  riastrad #define  FORCEWAKE_MEDIA_VLV			_MMIO(0x1300b8)
   8752  1.15  riastrad #define  FORCEWAKE_ACK_MEDIA_VLV		_MMIO(0x1300bc)
   8753  1.15  riastrad #define  FORCEWAKE_ACK_HSW			_MMIO(0x130044)
   8754  1.15  riastrad #define  FORCEWAKE_ACK				_MMIO(0x130090)
   8755  1.15  riastrad #define  VLV_GTLC_WAKE_CTRL			_MMIO(0x130090)
   8756   1.3  riastrad #define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
   8757   1.3  riastrad #define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
   8758   1.3  riastrad #define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
   8759   1.3  riastrad 
   8760  1.15  riastrad #define  VLV_GTLC_PW_STATUS			_MMIO(0x130094)
   8761   1.3  riastrad #define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
   8762   1.3  riastrad #define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
   8763   1.3  riastrad #define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
   8764   1.3  riastrad #define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
   8765  1.15  riastrad #define  FORCEWAKE_MT				_MMIO(0xa188) /* multi-threaded */
   8766  1.15  riastrad #define  FORCEWAKE_MEDIA_GEN9			_MMIO(0xa270)
   8767  1.15  riastrad #define  FORCEWAKE_MEDIA_VDBOX_GEN11(n)		_MMIO(0xa540 + (n) * 4)
   8768  1.15  riastrad #define  FORCEWAKE_MEDIA_VEBOX_GEN11(n)		_MMIO(0xa560 + (n) * 4)
   8769  1.15  riastrad #define  FORCEWAKE_RENDER_GEN9			_MMIO(0xa278)
   8770  1.15  riastrad #define  FORCEWAKE_BLITTER_GEN9			_MMIO(0xa188)
   8771  1.15  riastrad #define  FORCEWAKE_ACK_MEDIA_GEN9		_MMIO(0x0D88)
   8772  1.15  riastrad #define  FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n)	_MMIO(0x0D50 + (n) * 4)
   8773  1.15  riastrad #define  FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n)	_MMIO(0x0D70 + (n) * 4)
   8774  1.15  riastrad #define  FORCEWAKE_ACK_RENDER_GEN9		_MMIO(0x0D84)
   8775  1.15  riastrad #define  FORCEWAKE_ACK_BLITTER_GEN9		_MMIO(0x130044)
   8776  1.15  riastrad #define   FORCEWAKE_KERNEL			BIT(0)
   8777  1.15  riastrad #define   FORCEWAKE_USER			BIT(1)
   8778  1.15  riastrad #define   FORCEWAKE_KERNEL_FALLBACK		BIT(15)
   8779  1.15  riastrad #define  FORCEWAKE_MT_ACK			_MMIO(0x130040)
   8780  1.15  riastrad #define  ECOBUS					_MMIO(0xa180)
   8781  1.15  riastrad #define    FORCEWAKE_MT_ENABLE			(1 << 5)
   8782  1.15  riastrad #define  VLV_SPAREG2H				_MMIO(0xA194)
   8783  1.15  riastrad #define  GEN9_PWRGT_DOMAIN_STATUS		_MMIO(0xA2A0)
   8784  1.15  riastrad #define   GEN9_PWRGT_MEDIA_STATUS_MASK		(1 << 0)
   8785  1.15  riastrad #define   GEN9_PWRGT_RENDER_STATUS_MASK		(1 << 1)
   8786  1.15  riastrad 
   8787  1.15  riastrad #define POWERGATE_ENABLE			_MMIO(0xa210)
   8788  1.15  riastrad #define    VDN_HCP_POWERGATE_ENABLE(n)		BIT(((n) * 2) + 3)
   8789  1.15  riastrad #define    VDN_MFX_POWERGATE_ENABLE(n)		BIT(((n) * 2) + 4)
   8790  1.15  riastrad 
   8791  1.15  riastrad #define  GTFIFODBG				_MMIO(0x120000)
   8792  1.15  riastrad #define    GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV	(0x1f << 20)
   8793  1.15  riastrad #define    GT_FIFO_FREE_ENTRIES_CHV		(0x7f << 13)
   8794  1.15  riastrad #define    GT_FIFO_SBDROPERR			(1 << 6)
   8795  1.15  riastrad #define    GT_FIFO_BLOBDROPERR			(1 << 5)
   8796  1.15  riastrad #define    GT_FIFO_SB_READ_ABORTERR		(1 << 4)
   8797  1.15  riastrad #define    GT_FIFO_DROPERR			(1 << 3)
   8798  1.15  riastrad #define    GT_FIFO_OVFERR			(1 << 2)
   8799  1.15  riastrad #define    GT_FIFO_IAWRERR			(1 << 1)
   8800  1.15  riastrad #define    GT_FIFO_IARDERR			(1 << 0)
   8801   1.1  riastrad 
   8802  1.15  riastrad #define  GTFIFOCTL				_MMIO(0x120008)
   8803   1.2     kamil #define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
   8804   1.1  riastrad #define    GT_FIFO_NUM_RESERVED_ENTRIES		20
   8805   1.3  riastrad #define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
   8806   1.3  riastrad #define    GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
   8807   1.1  riastrad 
   8808  1.15  riastrad #define  HSW_IDICR				_MMIO(0x9008)
   8809   1.2     kamil #define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
   8810  1.15  riastrad #define  HSW_EDRAM_CAP				_MMIO(0x120010)
   8811   1.3  riastrad #define    EDRAM_ENABLED			0x1
   8812  1.15  riastrad #define    EDRAM_NUM_BANKS(cap)			(((cap) >> 1) & 0xf)
   8813  1.15  riastrad #define    EDRAM_WAYS_IDX(cap)			(((cap) >> 5) & 0x7)
   8814  1.15  riastrad #define    EDRAM_SETS_IDX(cap)			(((cap) >> 8) & 0x3)
   8815   1.2     kamil 
   8816  1.15  riastrad #define GEN6_UCGCTL1				_MMIO(0x9400)
   8817  1.15  riastrad # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE		(1 << 22)
   8818   1.3  riastrad # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
   8819   1.1  riastrad # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
   8820   1.1  riastrad # define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
   8821   1.1  riastrad 
   8822  1.15  riastrad #define GEN6_UCGCTL2				_MMIO(0x9404)
   8823   1.3  riastrad # define GEN6_VFUNIT_CLOCK_GATE_DISABLE			(1 << 31)
   8824   1.1  riastrad # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
   8825   1.1  riastrad # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
   8826   1.1  riastrad # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
   8827   1.1  riastrad # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
   8828   1.1  riastrad # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   8829   1.1  riastrad 
   8830  1.15  riastrad #define GEN6_UCGCTL3				_MMIO(0x9408)
   8831  1.15  riastrad # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE		(1 << 20)
   8832   1.3  riastrad 
   8833  1.15  riastrad #define GEN7_UCGCTL4				_MMIO(0x940c)
   8834  1.15  riastrad #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1 << 25)
   8835  1.15  riastrad #define  GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE	(1 << 14)
   8836  1.15  riastrad 
   8837  1.15  riastrad #define GEN6_RCGCTL1				_MMIO(0x9410)
   8838  1.15  riastrad #define GEN6_RCGCTL2				_MMIO(0x9414)
   8839  1.15  riastrad #define GEN6_RSTCTL				_MMIO(0x9420)
   8840  1.15  riastrad 
   8841  1.15  riastrad #define GEN8_UCGCTL6				_MMIO(0x9430)
   8842  1.15  riastrad #define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1 << 24)
   8843  1.15  riastrad #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1 << 14)
   8844  1.15  riastrad #define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
   8845  1.15  riastrad 
   8846  1.15  riastrad #define GEN6_GFXPAUSE				_MMIO(0xA000)
   8847  1.15  riastrad #define GEN6_RPNSWREQ				_MMIO(0xA008)
   8848  1.15  riastrad #define   GEN6_TURBO_DISABLE			(1 << 31)
   8849  1.15  riastrad #define   GEN6_FREQUENCY(x)			((x) << 25)
   8850  1.15  riastrad #define   HSW_FREQUENCY(x)			((x) << 24)
   8851  1.15  riastrad #define   GEN9_FREQUENCY(x)			((x) << 23)
   8852  1.15  riastrad #define   GEN6_OFFSET(x)			((x) << 19)
   8853  1.15  riastrad #define   GEN6_AGGRESSIVE_TURBO			(0 << 15)
   8854  1.15  riastrad #define GEN6_RC_VIDEO_FREQ			_MMIO(0xA00C)
   8855  1.15  riastrad #define GEN6_RC_CONTROL				_MMIO(0xA090)
   8856  1.15  riastrad #define   GEN6_RC_CTL_RC6pp_ENABLE		(1 << 16)
   8857  1.15  riastrad #define   GEN6_RC_CTL_RC6p_ENABLE		(1 << 17)
   8858  1.15  riastrad #define   GEN6_RC_CTL_RC6_ENABLE		(1 << 18)
   8859  1.15  riastrad #define   GEN6_RC_CTL_RC1e_ENABLE		(1 << 20)
   8860  1.15  riastrad #define   GEN6_RC_CTL_RC7_ENABLE		(1 << 22)
   8861  1.15  riastrad #define   VLV_RC_CTL_CTX_RST_PARALLEL		(1 << 24)
   8862  1.15  riastrad #define   GEN7_RC_CTL_TO_MODE			(1 << 28)
   8863  1.15  riastrad #define   GEN6_RC_CTL_EI_MODE(x)		((x) << 27)
   8864  1.19  riastrad #define   GEN6_RC_CTL_HW_ENABLE			(1 << 31)
   8865  1.15  riastrad #define GEN6_RP_DOWN_TIMEOUT			_MMIO(0xA010)
   8866  1.15  riastrad #define GEN6_RP_INTERRUPT_LIMITS		_MMIO(0xA014)
   8867  1.15  riastrad #define GEN6_RPSTAT1				_MMIO(0xA01C)
   8868   1.1  riastrad #define   GEN6_CAGF_SHIFT			8
   8869   1.2     kamil #define   HSW_CAGF_SHIFT			7
   8870   1.3  riastrad #define   GEN9_CAGF_SHIFT			23
   8871   1.1  riastrad #define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
   8872   1.2     kamil #define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
   8873   1.3  riastrad #define   GEN9_CAGF_MASK			(0x1ff << GEN9_CAGF_SHIFT)
   8874  1.15  riastrad #define GEN6_RP_CONTROL				_MMIO(0xA024)
   8875  1.15  riastrad #define   GEN6_RP_MEDIA_TURBO			(1 << 11)
   8876  1.15  riastrad #define   GEN6_RP_MEDIA_MODE_MASK		(3 << 9)
   8877  1.15  riastrad #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3 << 9)
   8878  1.15  riastrad #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2 << 9)
   8879  1.15  riastrad #define   GEN6_RP_MEDIA_HW_MODE			(1 << 9)
   8880  1.15  riastrad #define   GEN6_RP_MEDIA_SW_MODE			(0 << 9)
   8881  1.15  riastrad #define   GEN6_RP_MEDIA_IS_GFX			(1 << 8)
   8882  1.15  riastrad #define   GEN6_RP_ENABLE			(1 << 7)
   8883  1.15  riastrad #define   GEN6_RP_UP_IDLE_MIN			(0x1 << 3)
   8884  1.15  riastrad #define   GEN6_RP_UP_BUSY_AVG			(0x2 << 3)
   8885  1.15  riastrad #define   GEN6_RP_UP_BUSY_CONT			(0x4 << 3)
   8886  1.15  riastrad #define   GEN6_RP_DOWN_IDLE_AVG			(0x2 << 0)
   8887  1.15  riastrad #define   GEN6_RP_DOWN_IDLE_CONT		(0x1 << 0)
   8888  1.15  riastrad #define GEN6_RP_UP_THRESHOLD			_MMIO(0xA02C)
   8889  1.15  riastrad #define GEN6_RP_DOWN_THRESHOLD			_MMIO(0xA030)
   8890  1.15  riastrad #define GEN6_RP_CUR_UP_EI			_MMIO(0xA050)
   8891  1.15  riastrad #define   GEN6_RP_EI_MASK			0xffffff
   8892  1.15  riastrad #define   GEN6_CURICONT_MASK			GEN6_RP_EI_MASK
   8893  1.15  riastrad #define GEN6_RP_CUR_UP				_MMIO(0xA054)
   8894  1.15  riastrad #define   GEN6_CURBSYTAVG_MASK			GEN6_RP_EI_MASK
   8895  1.15  riastrad #define GEN6_RP_PREV_UP				_MMIO(0xA058)
   8896  1.15  riastrad #define GEN6_RP_CUR_DOWN_EI			_MMIO(0xA05C)
   8897  1.15  riastrad #define   GEN6_CURIAVG_MASK			GEN6_RP_EI_MASK
   8898  1.15  riastrad #define GEN6_RP_CUR_DOWN			_MMIO(0xA060)
   8899  1.15  riastrad #define GEN6_RP_PREV_DOWN			_MMIO(0xA064)
   8900  1.15  riastrad #define GEN6_RP_UP_EI				_MMIO(0xA068)
   8901  1.15  riastrad #define GEN6_RP_DOWN_EI				_MMIO(0xA06C)
   8902  1.15  riastrad #define GEN6_RP_IDLE_HYSTERSIS			_MMIO(0xA070)
   8903  1.15  riastrad #define GEN6_RPDEUHWTC				_MMIO(0xA080)
   8904  1.15  riastrad #define GEN6_RPDEUC				_MMIO(0xA084)
   8905  1.15  riastrad #define GEN6_RPDEUCSW				_MMIO(0xA088)
   8906  1.15  riastrad #define GEN6_RC_STATE				_MMIO(0xA094)
   8907  1.15  riastrad #define   RC_SW_TARGET_STATE_SHIFT		16
   8908  1.15  riastrad #define   RC_SW_TARGET_STATE_MASK		(7 << RC_SW_TARGET_STATE_SHIFT)
   8909  1.15  riastrad #define GEN6_RC1_WAKE_RATE_LIMIT		_MMIO(0xA098)
   8910  1.15  riastrad #define GEN6_RC6_WAKE_RATE_LIMIT		_MMIO(0xA09C)
   8911  1.15  riastrad #define GEN6_RC6pp_WAKE_RATE_LIMIT		_MMIO(0xA0A0)
   8912  1.15  riastrad #define GEN10_MEDIA_WAKE_RATE_LIMIT		_MMIO(0xA0A0)
   8913  1.15  riastrad #define GEN6_RC_EVALUATION_INTERVAL		_MMIO(0xA0A8)
   8914  1.15  riastrad #define GEN6_RC_IDLE_HYSTERSIS			_MMIO(0xA0AC)
   8915  1.15  riastrad #define GEN6_RC_SLEEP				_MMIO(0xA0B0)
   8916  1.15  riastrad #define GEN6_RCUBMABDTMR			_MMIO(0xA0B0)
   8917  1.15  riastrad #define GEN6_RC1e_THRESHOLD			_MMIO(0xA0B4)
   8918  1.15  riastrad #define GEN6_RC6_THRESHOLD			_MMIO(0xA0B8)
   8919  1.15  riastrad #define GEN6_RC6p_THRESHOLD			_MMIO(0xA0BC)
   8920  1.15  riastrad #define VLV_RCEDATA				_MMIO(0xA0BC)
   8921  1.15  riastrad #define GEN6_RC6pp_THRESHOLD			_MMIO(0xA0C0)
   8922  1.15  riastrad #define GEN6_PMINTRMSK				_MMIO(0xA168)
   8923  1.19  riastrad #define   GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC	(1 << 31)
   8924  1.15  riastrad #define   ARAT_EXPIRED_INTRMSK			(1 << 9)
   8925  1.15  riastrad #define GEN8_MISC_CTRL0				_MMIO(0xA180)
   8926  1.15  riastrad #define VLV_PWRDWNUPCTL				_MMIO(0xA294)
   8927  1.15  riastrad #define GEN9_MEDIA_PG_IDLE_HYSTERESIS		_MMIO(0xA0C4)
   8928  1.15  riastrad #define GEN9_RENDER_PG_IDLE_HYSTERESIS		_MMIO(0xA0C8)
   8929  1.15  riastrad #define GEN9_PG_ENABLE				_MMIO(0xA210)
   8930  1.15  riastrad #define GEN9_RENDER_PG_ENABLE			REG_BIT(0)
   8931  1.15  riastrad #define GEN9_MEDIA_PG_ENABLE			REG_BIT(1)
   8932  1.15  riastrad #define GEN11_MEDIA_SAMPLER_PG_ENABLE		REG_BIT(2)
   8933  1.15  riastrad #define GEN8_PUSHBUS_CONTROL			_MMIO(0xA248)
   8934  1.15  riastrad #define GEN8_PUSHBUS_ENABLE			_MMIO(0xA250)
   8935  1.15  riastrad #define GEN8_PUSHBUS_SHIFT			_MMIO(0xA25C)
   8936   1.3  riastrad 
   8937  1.15  riastrad #define VLV_CHICKEN_3				_MMIO(VLV_DISPLAY_BASE + 0x7040C)
   8938   1.3  riastrad #define  PIXEL_OVERLAP_CNT_MASK			(3 << 30)
   8939   1.3  riastrad #define  PIXEL_OVERLAP_CNT_SHIFT		30
   8940   1.1  riastrad 
   8941  1.15  riastrad #define GEN6_PMISR				_MMIO(0x44020)
   8942  1.15  riastrad #define GEN6_PMIMR				_MMIO(0x44024) /* rps_lock */
   8943  1.15  riastrad #define GEN6_PMIIR				_MMIO(0x44028)
   8944  1.15  riastrad #define GEN6_PMIER				_MMIO(0x4402C)
   8945  1.15  riastrad #define  GEN6_PM_MBOX_EVENT			(1 << 25)
   8946  1.15  riastrad #define  GEN6_PM_THERMAL_EVENT			(1 << 24)
   8947  1.15  riastrad 
   8948  1.15  riastrad /*
   8949  1.15  riastrad  * For Gen11 these are in the upper word of the GPM_WGBOXPERF
   8950  1.15  riastrad  * registers. Shifting is handled on accessing the imr and ier.
   8951  1.15  riastrad  */
   8952  1.15  riastrad #define  GEN6_PM_RP_DOWN_TIMEOUT		(1 << 6)
   8953  1.15  riastrad #define  GEN6_PM_RP_UP_THRESHOLD		(1 << 5)
   8954  1.15  riastrad #define  GEN6_PM_RP_DOWN_THRESHOLD		(1 << 4)
   8955  1.15  riastrad #define  GEN6_PM_RP_UP_EI_EXPIRED		(1 << 2)
   8956  1.15  riastrad #define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1 << 1)
   8957  1.15  riastrad #define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_EI_EXPIRED   | \
   8958  1.15  riastrad 						 GEN6_PM_RP_UP_THRESHOLD    | \
   8959  1.15  riastrad 						 GEN6_PM_RP_DOWN_EI_EXPIRED | \
   8960  1.15  riastrad 						 GEN6_PM_RP_DOWN_THRESHOLD  | \
   8961   1.1  riastrad 						 GEN6_PM_RP_DOWN_TIMEOUT)
   8962   1.1  riastrad 
   8963  1.15  riastrad #define GEN7_GT_SCRATCH(i)			_MMIO(0x4F100 + (i) * 4)
   8964   1.3  riastrad #define GEN7_GT_SCRATCH_REG_NUM			8
   8965   1.3  riastrad 
   8966  1.15  riastrad #define VLV_GTLC_SURVIVABILITY_REG              _MMIO(0x130098)
   8967  1.15  riastrad #define VLV_GFX_CLK_STATUS_BIT			(1 << 3)
   8968  1.15  riastrad #define VLV_GFX_CLK_FORCE_ON_BIT		(1 << 2)
   8969  1.15  riastrad 
   8970  1.15  riastrad #define GEN6_GT_GFX_RC6_LOCKED			_MMIO(0x138104)
   8971  1.15  riastrad #define VLV_COUNTER_CONTROL			_MMIO(0x138104)
   8972  1.15  riastrad #define   VLV_COUNT_RANGE_HIGH			(1 << 15)
   8973  1.15  riastrad #define   VLV_MEDIA_RC0_COUNT_EN		(1 << 5)
   8974  1.15  riastrad #define   VLV_RENDER_RC0_COUNT_EN		(1 << 4)
   8975  1.15  riastrad #define   VLV_MEDIA_RC6_COUNT_EN		(1 << 1)
   8976  1.15  riastrad #define   VLV_RENDER_RC6_COUNT_EN		(1 << 0)
   8977  1.15  riastrad #define GEN6_GT_GFX_RC6				_MMIO(0x138108)
   8978  1.15  riastrad #define VLV_GT_RENDER_RC6			_MMIO(0x138108)
   8979  1.15  riastrad #define VLV_GT_MEDIA_RC6			_MMIO(0x13810C)
   8980  1.15  riastrad 
   8981  1.15  riastrad #define GEN6_GT_GFX_RC6p			_MMIO(0x13810C)
   8982  1.15  riastrad #define GEN6_GT_GFX_RC6pp			_MMIO(0x138110)
   8983  1.15  riastrad #define VLV_RENDER_C0_COUNT			_MMIO(0x138118)
   8984  1.15  riastrad #define VLV_MEDIA_C0_COUNT			_MMIO(0x13811C)
   8985   1.1  riastrad 
   8986  1.15  riastrad #define GEN6_PCODE_MAILBOX			_MMIO(0x138124)
   8987  1.19  riastrad #define   GEN6_PCODE_READY			(1 << 31)
   8988  1.15  riastrad #define   GEN6_PCODE_ERROR_MASK			0xFF
   8989  1.15  riastrad #define     GEN6_PCODE_SUCCESS			0x0
   8990  1.15  riastrad #define     GEN6_PCODE_ILLEGAL_CMD		0x1
   8991  1.15  riastrad #define     GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
   8992  1.15  riastrad #define     GEN6_PCODE_TIMEOUT			0x3
   8993  1.15  riastrad #define     GEN6_PCODE_UNIMPLEMENTED_CMD	0xFF
   8994  1.15  riastrad #define     GEN7_PCODE_TIMEOUT			0x2
   8995  1.15  riastrad #define     GEN7_PCODE_ILLEGAL_DATA		0x3
   8996  1.15  riastrad #define     GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
   8997  1.15  riastrad #define   GEN6_PCODE_WRITE_RC6VIDS		0x4
   8998  1.15  riastrad #define   GEN6_PCODE_READ_RC6VIDS		0x5
   8999   1.3  riastrad #define     GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
   9000   1.3  riastrad #define     GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
   9001   1.3  riastrad #define   BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ	0x18
   9002   1.3  riastrad #define   GEN9_PCODE_READ_MEM_LATENCY		0x6
   9003   1.3  riastrad #define     GEN9_MEM_LATENCY_LEVEL_MASK		0xFF
   9004   1.3  riastrad #define     GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT	8
   9005   1.3  riastrad #define     GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT	16
   9006   1.3  riastrad #define     GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT	24
   9007  1.15  riastrad #define   SKL_PCODE_LOAD_HDCP_KEYS		0x5
   9008   1.3  riastrad #define   SKL_PCODE_CDCLK_CONTROL		0x7
   9009   1.3  riastrad #define     SKL_CDCLK_PREPARE_FOR_CHANGE	0x3
   9010   1.3  riastrad #define     SKL_CDCLK_READY_FOR_CHANGE		0x1
   9011   1.1  riastrad #define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
   9012   1.1  riastrad #define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
   9013   1.3  riastrad #define   GEN6_READ_OC_PARAMS			0xc
   9014  1.15  riastrad #define   ICL_PCODE_MEM_SUBSYSYSTEM_INFO	0xd
   9015  1.15  riastrad #define     ICL_PCODE_MEM_SS_READ_GLOBAL_INFO	(0x0 << 8)
   9016  1.15  riastrad #define     ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point)	(((point) << 16) | (0x1 << 8))
   9017   1.2     kamil #define   GEN6_PCODE_READ_D_COMP		0x10
   9018   1.2     kamil #define   GEN6_PCODE_WRITE_D_COMP		0x11
   9019   1.3  riastrad #define   HSW_PCODE_DE_WRITE_FREQ_REQ		0x17
   9020   1.2     kamil #define   DISPLAY_IPS_CONTROL			0x19
   9021  1.15  riastrad             /* See also IPS_CTL */
   9022  1.15  riastrad #define     IPS_PCODE_CONTROL			(1 << 30)
   9023  1.15  riastrad #define   HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL	0x1A
   9024  1.15  riastrad #define   GEN9_PCODE_SAGV_CONTROL		0x21
   9025  1.15  riastrad #define     GEN9_SAGV_DISABLE			0x0
   9026  1.15  riastrad #define     GEN9_SAGV_IS_DISABLED		0x1
   9027  1.15  riastrad #define     GEN9_SAGV_ENABLE			0x3
   9028  1.15  riastrad #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US	0x23
   9029  1.15  riastrad #define GEN6_PCODE_DATA				_MMIO(0x138128)
   9030   1.1  riastrad #define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
   9031   1.2     kamil #define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
   9032  1.15  riastrad #define GEN6_PCODE_DATA1			_MMIO(0x13812C)
   9033   1.1  riastrad 
   9034  1.15  riastrad #define GEN6_GT_CORE_STATUS		_MMIO(0x138060)
   9035  1.15  riastrad #define   GEN6_CORE_CPD_STATE_MASK	(7 << 4)
   9036   1.1  riastrad #define   GEN6_RCn_MASK			7
   9037   1.1  riastrad #define   GEN6_RC0			0
   9038   1.1  riastrad #define   GEN6_RC3			2
   9039   1.1  riastrad #define   GEN6_RC6			3
   9040   1.1  riastrad #define   GEN6_RC7			4
   9041   1.1  riastrad 
   9042  1.15  riastrad #define GEN8_GT_SLICE_INFO		_MMIO(0x138064)
   9043   1.3  riastrad #define   GEN8_LSLICESTAT_MASK		0x7
   9044   1.3  riastrad 
   9045  1.15  riastrad #define CHV_POWER_SS0_SIG1		_MMIO(0xa720)
   9046  1.15  riastrad #define CHV_POWER_SS1_SIG1		_MMIO(0xa728)
   9047  1.15  riastrad #define   CHV_SS_PG_ENABLE		(1 << 1)
   9048  1.15  riastrad #define   CHV_EU08_PG_ENABLE		(1 << 9)
   9049  1.15  riastrad #define   CHV_EU19_PG_ENABLE		(1 << 17)
   9050  1.15  riastrad #define   CHV_EU210_PG_ENABLE		(1 << 25)
   9051  1.15  riastrad 
   9052  1.15  riastrad #define CHV_POWER_SS0_SIG2		_MMIO(0xa724)
   9053  1.15  riastrad #define CHV_POWER_SS1_SIG2		_MMIO(0xa72c)
   9054  1.15  riastrad #define   CHV_EU311_PG_ENABLE		(1 << 1)
   9055  1.15  riastrad 
   9056  1.15  riastrad #define GEN9_SLICE_PGCTL_ACK(slice)	_MMIO(0x804c + (slice) * 0x4)
   9057  1.15  riastrad #define GEN10_SLICE_PGCTL_ACK(slice)	_MMIO(0x804c + ((slice) / 3) * 0x34 + \
   9058  1.15  riastrad 					      ((slice) % 3) * 0x4)
   9059   1.3  riastrad #define   GEN9_PGCTL_SLICE_ACK		(1 << 0)
   9060  1.15  riastrad #define   GEN9_PGCTL_SS_ACK(subslice)	(1 << (2 + (subslice) * 2))
   9061  1.15  riastrad #define   GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
   9062   1.3  riastrad 
   9063  1.15  riastrad #define GEN9_SS01_EU_PGCTL_ACK(slice)	_MMIO(0x805c + (slice) * 0x8)
   9064  1.15  riastrad #define GEN10_SS01_EU_PGCTL_ACK(slice)	_MMIO(0x805c + ((slice) / 3) * 0x30 + \
   9065  1.15  riastrad 					      ((slice) % 3) * 0x8)
   9066  1.15  riastrad #define GEN9_SS23_EU_PGCTL_ACK(slice)	_MMIO(0x8060 + (slice) * 0x8)
   9067  1.15  riastrad #define GEN10_SS23_EU_PGCTL_ACK(slice)	_MMIO(0x8060 + ((slice) / 3) * 0x30 + \
   9068  1.15  riastrad 					      ((slice) % 3) * 0x8)
   9069   1.3  riastrad #define   GEN9_PGCTL_SSA_EU08_ACK	(1 << 0)
   9070   1.3  riastrad #define   GEN9_PGCTL_SSA_EU19_ACK	(1 << 2)
   9071   1.3  riastrad #define   GEN9_PGCTL_SSA_EU210_ACK	(1 << 4)
   9072   1.3  riastrad #define   GEN9_PGCTL_SSA_EU311_ACK	(1 << 6)
   9073   1.3  riastrad #define   GEN9_PGCTL_SSB_EU08_ACK	(1 << 8)
   9074   1.3  riastrad #define   GEN9_PGCTL_SSB_EU19_ACK	(1 << 10)
   9075   1.3  riastrad #define   GEN9_PGCTL_SSB_EU210_ACK	(1 << 12)
   9076   1.3  riastrad #define   GEN9_PGCTL_SSB_EU311_ACK	(1 << 14)
   9077   1.3  riastrad 
   9078  1.15  riastrad #define GEN7_MISCCPCTL				_MMIO(0x9424)
   9079  1.15  riastrad #define   GEN7_DOP_CLOCK_GATE_ENABLE		(1 << 0)
   9080  1.15  riastrad #define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE	(1 << 2)
   9081  1.15  riastrad #define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE	(1 << 4)
   9082  1.15  riastrad #define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE     (1 << 6)
   9083  1.15  riastrad 
   9084  1.15  riastrad #define GEN8_GARBCNTL				_MMIO(0xB004)
   9085  1.15  riastrad #define   GEN9_GAPS_TSV_CREDIT_DISABLE		(1 << 7)
   9086  1.15  riastrad #define   GEN11_ARBITRATION_PRIO_ORDER_MASK	(0x3f << 22)
   9087  1.15  riastrad #define   GEN11_HASH_CTRL_EXCL_MASK		(0x7f << 0)
   9088  1.15  riastrad #define   GEN11_HASH_CTRL_EXCL_BIT0		(1 << 0)
   9089  1.15  riastrad 
   9090  1.15  riastrad #define GEN11_GLBLINVL				_MMIO(0xB404)
   9091  1.15  riastrad #define   GEN11_BANK_HASH_ADDR_EXCL_MASK	(0x7f << 5)
   9092  1.15  riastrad #define   GEN11_BANK_HASH_ADDR_EXCL_BIT0	(1 << 5)
   9093  1.15  riastrad 
   9094  1.15  riastrad #define GEN10_DFR_RATIO_EN_AND_CHICKEN	_MMIO(0x9550)
   9095  1.15  riastrad #define   DFR_DISABLE			(1 << 9)
   9096  1.15  riastrad 
   9097  1.15  riastrad #define GEN11_GACB_PERF_CTRL			_MMIO(0x4B80)
   9098  1.15  riastrad #define   GEN11_HASH_CTRL_MASK			(0x3 << 12 | 0xf << 0)
   9099  1.15  riastrad #define   GEN11_HASH_CTRL_BIT0			(1 << 0)
   9100  1.15  riastrad #define   GEN11_HASH_CTRL_BIT4			(1 << 12)
   9101  1.15  riastrad 
   9102  1.15  riastrad #define GEN11_LSN_UNSLCVC				_MMIO(0xB43C)
   9103  1.15  riastrad #define   GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC	(1 << 9)
   9104  1.15  riastrad #define   GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC	(1 << 7)
   9105   1.3  riastrad 
   9106  1.15  riastrad #define GEN10_SAMPLER_MODE		_MMIO(0xE18C)
   9107  1.15  riastrad #define   GEN11_SAMPLER_ENABLE_HEADLESS_MSG	REG_BIT(5)
   9108   1.1  riastrad 
   9109   1.1  riastrad /* IVYBRIDGE DPF */
   9110  1.15  riastrad #define GEN7_L3CDERRST1(slice)		_MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
   9111  1.15  riastrad #define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff << 14)
   9112  1.15  riastrad #define   GEN7_PARITY_ERROR_VALID	(1 << 13)
   9113  1.15  riastrad #define   GEN7_L3CDERRST1_BANK_MASK	(3 << 11)
   9114  1.15  riastrad #define   GEN7_L3CDERRST1_SUBBANK_MASK	(7 << 8)
   9115   1.1  riastrad #define GEN7_PARITY_ERROR_ROW(reg) \
   9116  1.15  riastrad 		(((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
   9117   1.1  riastrad #define GEN7_PARITY_ERROR_BANK(reg) \
   9118  1.15  riastrad 		(((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
   9119   1.1  riastrad #define GEN7_PARITY_ERROR_SUBBANK(reg) \
   9120  1.15  riastrad 		(((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
   9121  1.15  riastrad #define   GEN7_L3CDERRST1_ENABLE	(1 << 7)
   9122   1.1  riastrad 
   9123  1.15  riastrad #define GEN7_L3LOG(slice, i)		_MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
   9124   1.1  riastrad #define GEN7_L3LOG_SIZE			0x80
   9125   1.1  riastrad 
   9126  1.15  riastrad #define GEN7_HALF_SLICE_CHICKEN1	_MMIO(0xe100) /* IVB GT1 + VLV */
   9127  1.15  riastrad #define GEN7_HALF_SLICE_CHICKEN1_GT2	_MMIO(0xf100)
   9128  1.15  riastrad #define   GEN7_MAX_PS_THREAD_DEP		(8 << 12)
   9129  1.15  riastrad #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1 << 10)
   9130  1.15  riastrad #define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE	(1 << 4)
   9131  1.15  riastrad #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1 << 3)
   9132  1.15  riastrad 
   9133  1.15  riastrad #define GEN9_HALF_SLICE_CHICKEN5	_MMIO(0xe188)
   9134  1.15  riastrad #define   GEN9_DG_MIRROR_FIX_ENABLE	(1 << 5)
   9135  1.15  riastrad #define   GEN9_CCS_TLB_PREFETCH_ENABLE	(1 << 3)
   9136  1.15  riastrad 
   9137  1.15  riastrad #define GEN8_ROW_CHICKEN		_MMIO(0xe4f0)
   9138  1.15  riastrad #define   FLOW_CONTROL_ENABLE		(1 << 15)
   9139  1.15  riastrad #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	(1 << 8)
   9140  1.15  riastrad #define   STALL_DOP_GATING_DISABLE		(1 << 5)
   9141  1.15  riastrad #define   THROTTLE_12_5				(7 << 2)
   9142  1.15  riastrad #define   DISABLE_EARLY_EOT			(1 << 1)
   9143  1.15  riastrad 
   9144  1.15  riastrad #define GEN7_ROW_CHICKEN2		_MMIO(0xe4f4)
   9145  1.15  riastrad #define GEN7_ROW_CHICKEN2_GT2		_MMIO(0xf4f4)
   9146  1.15  riastrad #define   DOP_CLOCK_GATING_DISABLE	(1 << 0)
   9147  1.15  riastrad #define   PUSH_CONSTANT_DEREF_DISABLE	(1 << 8)
   9148  1.15  riastrad #define   GEN11_TDL_CLOCK_GATING_FIX_DISABLE	(1 << 1)
   9149   1.1  riastrad 
   9150  1.15  riastrad #define HSW_ROW_CHICKEN3		_MMIO(0xe49c)
   9151   1.2     kamil #define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
   9152   1.2     kamil 
   9153  1.15  riastrad #define HALF_SLICE_CHICKEN2		_MMIO(0xe180)
   9154  1.15  riastrad #define   GEN8_ST_PO_DISABLE		(1 << 13)
   9155   1.3  riastrad 
   9156  1.15  riastrad #define HALF_SLICE_CHICKEN3		_MMIO(0xe184)
   9157  1.15  riastrad #define   HSW_SAMPLE_C_PERFORMANCE	(1 << 9)
   9158  1.15  riastrad #define   GEN8_CENTROID_PIXEL_OPT_DIS	(1 << 8)
   9159  1.15  riastrad #define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1 << 5)
   9160  1.15  riastrad #define   CNL_FAST_ANISO_L1_BANKING_FIX	(1 << 4)
   9161  1.15  riastrad #define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1 << 1)
   9162  1.15  riastrad 
   9163  1.15  riastrad #define GEN9_HALF_SLICE_CHICKEN7	_MMIO(0xe194)
   9164  1.15  riastrad #define   GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR	(1 << 8)
   9165  1.15  riastrad #define   GEN9_ENABLE_YV12_BUGFIX	(1 << 4)
   9166  1.15  riastrad #define   GEN9_ENABLE_GPGPU_PREEMPTION	(1 << 2)
   9167   1.3  riastrad 
   9168   1.3  riastrad /* Audio */
   9169  1.15  riastrad #define G4X_AUD_VID_DID			_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
   9170   1.3  riastrad #define   INTEL_AUDIO_DEVCL		0x808629FB
   9171   1.3  riastrad #define   INTEL_AUDIO_DEVBLC		0x80862801
   9172   1.3  riastrad #define   INTEL_AUDIO_DEVCTG		0x80862802
   9173   1.1  riastrad 
   9174  1.15  riastrad #define G4X_AUD_CNTL_ST			_MMIO(0x620B4)
   9175   1.3  riastrad #define   G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
   9176   1.3  riastrad #define   G4X_ELDV_DEVCTG		(1 << 14)
   9177   1.3  riastrad #define   G4X_ELD_ADDR_MASK		(0xf << 5)
   9178   1.3  riastrad #define   G4X_ELD_ACK			(1 << 4)
   9179  1.15  riastrad #define G4X_HDMIW_HDMIEDID		_MMIO(0x6210C)
   9180   1.1  riastrad 
   9181   1.3  riastrad #define _IBX_HDMIW_HDMIEDID_A		0xE2050
   9182   1.3  riastrad #define _IBX_HDMIW_HDMIEDID_B		0xE2150
   9183  1.15  riastrad #define IBX_HDMIW_HDMIEDID(pipe)	_MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
   9184  1.15  riastrad 						  _IBX_HDMIW_HDMIEDID_B)
   9185   1.3  riastrad #define _IBX_AUD_CNTL_ST_A		0xE20B4
   9186   1.3  riastrad #define _IBX_AUD_CNTL_ST_B		0xE21B4
   9187  1.15  riastrad #define IBX_AUD_CNTL_ST(pipe)		_MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
   9188  1.15  riastrad 						  _IBX_AUD_CNTL_ST_B)
   9189   1.3  riastrad #define   IBX_ELD_BUFFER_SIZE_MASK	(0x1f << 10)
   9190   1.3  riastrad #define   IBX_ELD_ADDRESS_MASK		(0x1f << 5)
   9191   1.3  riastrad #define   IBX_ELD_ACK			(1 << 4)
   9192  1.15  riastrad #define IBX_AUD_CNTL_ST2		_MMIO(0xE20C0)
   9193   1.3  riastrad #define   IBX_CP_READY(port)		((1 << 1) << (((port) - 1) * 4))
   9194   1.3  riastrad #define   IBX_ELD_VALID(port)		((1 << 0) << (((port) - 1) * 4))
   9195   1.1  riastrad 
   9196   1.3  riastrad #define _CPT_HDMIW_HDMIEDID_A		0xE5050
   9197   1.3  riastrad #define _CPT_HDMIW_HDMIEDID_B		0xE5150
   9198  1.15  riastrad #define CPT_HDMIW_HDMIEDID(pipe)	_MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
   9199   1.3  riastrad #define _CPT_AUD_CNTL_ST_A		0xE50B4
   9200   1.3  riastrad #define _CPT_AUD_CNTL_ST_B		0xE51B4
   9201  1.15  riastrad #define CPT_AUD_CNTL_ST(pipe)		_MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
   9202  1.15  riastrad #define CPT_AUD_CNTRL_ST2		_MMIO(0xE50C0)
   9203   1.1  riastrad 
   9204   1.3  riastrad #define _VLV_HDMIW_HDMIEDID_A		(VLV_DISPLAY_BASE + 0x62050)
   9205   1.3  riastrad #define _VLV_HDMIW_HDMIEDID_B		(VLV_DISPLAY_BASE + 0x62150)
   9206  1.15  riastrad #define VLV_HDMIW_HDMIEDID(pipe)	_MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
   9207   1.3  riastrad #define _VLV_AUD_CNTL_ST_A		(VLV_DISPLAY_BASE + 0x620B4)
   9208   1.3  riastrad #define _VLV_AUD_CNTL_ST_B		(VLV_DISPLAY_BASE + 0x621B4)
   9209  1.15  riastrad #define VLV_AUD_CNTL_ST(pipe)		_MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
   9210  1.15  riastrad #define VLV_AUD_CNTL_ST2		_MMIO(VLV_DISPLAY_BASE + 0x620C0)
   9211   1.2     kamil 
   9212   1.1  riastrad /* These are the 4 32-bit write offset registers for each stream
   9213   1.1  riastrad  * output buffer.  It determines the offset from the
   9214   1.1  riastrad  * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
   9215   1.1  riastrad  */
   9216  1.15  riastrad #define GEN7_SO_WRITE_OFFSET(n)		_MMIO(0x5280 + (n) * 4)
   9217   1.1  riastrad 
   9218   1.3  riastrad #define _IBX_AUD_CONFIG_A		0xe2000
   9219   1.3  riastrad #define _IBX_AUD_CONFIG_B		0xe2100
   9220  1.15  riastrad #define IBX_AUD_CFG(pipe)		_MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
   9221   1.3  riastrad #define _CPT_AUD_CONFIG_A		0xe5000
   9222   1.3  riastrad #define _CPT_AUD_CONFIG_B		0xe5100
   9223  1.15  riastrad #define CPT_AUD_CFG(pipe)		_MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
   9224   1.3  riastrad #define _VLV_AUD_CONFIG_A		(VLV_DISPLAY_BASE + 0x62000)
   9225   1.3  riastrad #define _VLV_AUD_CONFIG_B		(VLV_DISPLAY_BASE + 0x62100)
   9226  1.15  riastrad #define VLV_AUD_CFG(pipe)		_MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
   9227   1.2     kamil 
   9228   1.1  riastrad #define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
   9229   1.1  riastrad #define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
   9230   1.1  riastrad #define   AUD_CONFIG_UPPER_N_SHIFT		20
   9231   1.3  riastrad #define   AUD_CONFIG_UPPER_N_MASK		(0xff << 20)
   9232   1.1  riastrad #define   AUD_CONFIG_LOWER_N_SHIFT		4
   9233   1.3  riastrad #define   AUD_CONFIG_LOWER_N_MASK		(0xfff << 4)
   9234  1.15  riastrad #define   AUD_CONFIG_N_MASK			(AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
   9235  1.15  riastrad #define   AUD_CONFIG_N(n) \
   9236  1.15  riastrad 	(((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) |	\
   9237  1.15  riastrad 	 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
   9238   1.1  riastrad #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
   9239   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK	(0xf << 16)
   9240   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175	(0 << 16)
   9241   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200	(1 << 16)
   9242   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000	(2 << 16)
   9243   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027	(3 << 16)
   9244   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000	(4 << 16)
   9245   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054	(5 << 16)
   9246   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176	(6 << 16)
   9247   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250	(7 << 16)
   9248   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352	(8 << 16)
   9249   1.2     kamil #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500	(9 << 16)
   9250   1.1  riastrad #define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
   9251   1.1  riastrad 
   9252   1.1  riastrad /* HSW Audio */
   9253   1.3  riastrad #define _HSW_AUD_CONFIG_A		0x65000
   9254   1.3  riastrad #define _HSW_AUD_CONFIG_B		0x65100
   9255  1.15  riastrad #define HSW_AUD_CFG(trans)		_MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
   9256   1.3  riastrad 
   9257   1.3  riastrad #define _HSW_AUD_MISC_CTRL_A		0x65010
   9258   1.3  riastrad #define _HSW_AUD_MISC_CTRL_B		0x65110
   9259  1.15  riastrad #define HSW_AUD_MISC_CTRL(trans)	_MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
   9260  1.15  riastrad 
   9261  1.15  riastrad #define _HSW_AUD_M_CTS_ENABLE_A		0x65028
   9262  1.15  riastrad #define _HSW_AUD_M_CTS_ENABLE_B		0x65128
   9263  1.15  riastrad #define HSW_AUD_M_CTS_ENABLE(trans)	_MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
   9264  1.15  riastrad #define   AUD_M_CTS_M_VALUE_INDEX	(1 << 21)
   9265  1.15  riastrad #define   AUD_M_CTS_M_PROG_ENABLE	(1 << 20)
   9266  1.15  riastrad #define   AUD_CONFIG_M_MASK		0xfffff
   9267   1.3  riastrad 
   9268   1.3  riastrad #define _HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4
   9269   1.3  riastrad #define _HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4
   9270  1.15  riastrad #define HSW_AUD_DIP_ELD_CTRL(trans)	_MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
   9271   1.1  riastrad 
   9272   1.1  riastrad /* Audio Digital Converter */
   9273   1.3  riastrad #define _HSW_AUD_DIG_CNVT_1		0x65080
   9274   1.3  riastrad #define _HSW_AUD_DIG_CNVT_2		0x65180
   9275  1.15  riastrad #define AUD_DIG_CNVT(trans)		_MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
   9276   1.3  riastrad #define DIP_PORT_SEL_MASK		0x3
   9277   1.3  riastrad 
   9278   1.3  riastrad #define _HSW_AUD_EDID_DATA_A		0x65050
   9279   1.3  riastrad #define _HSW_AUD_EDID_DATA_B		0x65150
   9280  1.15  riastrad #define HSW_AUD_EDID_DATA(trans)	_MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
   9281   1.3  riastrad 
   9282  1.15  riastrad #define HSW_AUD_PIPE_CONV_CFG		_MMIO(0x6507c)
   9283  1.15  riastrad #define HSW_AUD_PIN_ELD_CP_VLD		_MMIO(0x650c0)
   9284   1.3  riastrad #define   AUDIO_INACTIVE(trans)		((1 << 3) << ((trans) * 4))
   9285   1.3  riastrad #define   AUDIO_OUTPUT_ENABLE(trans)	((1 << 2) << ((trans) * 4))
   9286   1.3  riastrad #define   AUDIO_CP_READY(trans)		((1 << 1) << ((trans) * 4))
   9287   1.3  riastrad #define   AUDIO_ELD_VALID(trans)	((1 << 0) << ((trans) * 4))
   9288   1.3  riastrad 
   9289  1.15  riastrad #define HSW_AUD_CHICKENBIT			_MMIO(0x65f10)
   9290   1.3  riastrad #define   SKL_AUD_CODEC_WAKE_SIGNAL		(1 << 15)
   9291   1.1  riastrad 
   9292  1.15  riastrad #define AUD_FREQ_CNTRL			_MMIO(0x65900)
   9293  1.15  riastrad #define AUD_PIN_BUF_CTL		_MMIO(0x48414)
   9294  1.15  riastrad #define   AUD_PIN_BUF_ENABLE		REG_BIT(31)
   9295  1.15  riastrad 
   9296  1.15  riastrad /*
   9297  1.15  riastrad  * HSW - ICL power wells
   9298  1.15  riastrad  *
   9299  1.15  riastrad  * Platforms have up to 3 power well control register sets, each set
   9300  1.15  riastrad  * controlling up to 16 power wells via a request/status HW flag tuple:
   9301  1.15  riastrad  * - main (HSW_PWR_WELL_CTL[1-4])
   9302  1.15  riastrad  * - AUX  (ICL_PWR_WELL_CTL_AUX[1-4])
   9303  1.15  riastrad  * - DDI  (ICL_PWR_WELL_CTL_DDI[1-4])
   9304  1.15  riastrad  * Each control register set consists of up to 4 registers used by different
   9305  1.15  riastrad  * sources that can request a power well to be enabled:
   9306  1.15  riastrad  * - BIOS   (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
   9307  1.15  riastrad  * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
   9308  1.15  riastrad  * - KVMR   (HSW_PWR_WELL_CTL3)   (only in the main register set)
   9309  1.15  riastrad  * - DEBUG  (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
   9310  1.15  riastrad  */
   9311  1.15  riastrad #define HSW_PWR_WELL_CTL1			_MMIO(0x45400)
   9312  1.15  riastrad #define HSW_PWR_WELL_CTL2			_MMIO(0x45404)
   9313  1.15  riastrad #define HSW_PWR_WELL_CTL3			_MMIO(0x45408)
   9314  1.15  riastrad #define HSW_PWR_WELL_CTL4			_MMIO(0x4540C)
   9315  1.15  riastrad #define   HSW_PWR_WELL_CTL_REQ(pw_idx)		(0x2 << ((pw_idx) * 2))
   9316  1.15  riastrad #define   HSW_PWR_WELL_CTL_STATE(pw_idx)	(0x1 << ((pw_idx) * 2))
   9317  1.15  riastrad 
   9318  1.15  riastrad /* HSW/BDW power well */
   9319  1.15  riastrad #define   HSW_PW_CTL_IDX_GLOBAL			15
   9320  1.15  riastrad 
   9321  1.15  riastrad /* SKL/BXT/GLK/CNL power wells */
   9322  1.15  riastrad #define   SKL_PW_CTL_IDX_PW_2			15
   9323  1.15  riastrad #define   SKL_PW_CTL_IDX_PW_1			14
   9324  1.15  riastrad #define   CNL_PW_CTL_IDX_AUX_F			12
   9325  1.15  riastrad #define   CNL_PW_CTL_IDX_AUX_D			11
   9326  1.15  riastrad #define   GLK_PW_CTL_IDX_AUX_C			10
   9327  1.15  riastrad #define   GLK_PW_CTL_IDX_AUX_B			9
   9328  1.15  riastrad #define   GLK_PW_CTL_IDX_AUX_A			8
   9329  1.15  riastrad #define   CNL_PW_CTL_IDX_DDI_F			6
   9330  1.15  riastrad #define   SKL_PW_CTL_IDX_DDI_D			4
   9331  1.15  riastrad #define   SKL_PW_CTL_IDX_DDI_C			3
   9332  1.15  riastrad #define   SKL_PW_CTL_IDX_DDI_B			2
   9333  1.15  riastrad #define   SKL_PW_CTL_IDX_DDI_A_E		1
   9334  1.15  riastrad #define   GLK_PW_CTL_IDX_DDI_A			1
   9335  1.15  riastrad #define   SKL_PW_CTL_IDX_MISC_IO		0
   9336  1.15  riastrad 
   9337  1.15  riastrad /* ICL/TGL - power wells */
   9338  1.15  riastrad #define   TGL_PW_CTL_IDX_PW_5			4
   9339  1.15  riastrad #define   ICL_PW_CTL_IDX_PW_4			3
   9340  1.15  riastrad #define   ICL_PW_CTL_IDX_PW_3			2
   9341  1.15  riastrad #define   ICL_PW_CTL_IDX_PW_2			1
   9342  1.15  riastrad #define   ICL_PW_CTL_IDX_PW_1			0
   9343  1.15  riastrad 
   9344  1.15  riastrad #define ICL_PWR_WELL_CTL_AUX1			_MMIO(0x45440)
   9345  1.15  riastrad #define ICL_PWR_WELL_CTL_AUX2			_MMIO(0x45444)
   9346  1.15  riastrad #define ICL_PWR_WELL_CTL_AUX4			_MMIO(0x4544C)
   9347  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TBT6		14
   9348  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TBT5		13
   9349  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TBT4		12
   9350  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_TBT4		11
   9351  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TBT3		11
   9352  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_TBT3		10
   9353  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TBT2		10
   9354  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_TBT2		9
   9355  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TBT1		9
   9356  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_TBT1		8
   9357  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TC6		8
   9358  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TC5		7
   9359  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TC4		6
   9360  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_F			5
   9361  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TC3		5
   9362  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_E			4
   9363  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TC2		4
   9364  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_D			3
   9365  1.15  riastrad #define   TGL_PW_CTL_IDX_AUX_TC1		3
   9366  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_C			2
   9367  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_B			1
   9368  1.15  riastrad #define   ICL_PW_CTL_IDX_AUX_A			0
   9369  1.15  riastrad 
   9370  1.15  riastrad #define ICL_PWR_WELL_CTL_DDI1			_MMIO(0x45450)
   9371  1.15  riastrad #define ICL_PWR_WELL_CTL_DDI2			_MMIO(0x45454)
   9372  1.15  riastrad #define ICL_PWR_WELL_CTL_DDI4			_MMIO(0x4545C)
   9373  1.15  riastrad #define   TGL_PW_CTL_IDX_DDI_TC6		8
   9374  1.15  riastrad #define   TGL_PW_CTL_IDX_DDI_TC5		7
   9375  1.15  riastrad #define   TGL_PW_CTL_IDX_DDI_TC4		6
   9376  1.15  riastrad #define   ICL_PW_CTL_IDX_DDI_F			5
   9377  1.15  riastrad #define   TGL_PW_CTL_IDX_DDI_TC3		5
   9378  1.15  riastrad #define   ICL_PW_CTL_IDX_DDI_E			4
   9379  1.15  riastrad #define   TGL_PW_CTL_IDX_DDI_TC2		4
   9380  1.15  riastrad #define   ICL_PW_CTL_IDX_DDI_D			3
   9381  1.15  riastrad #define   TGL_PW_CTL_IDX_DDI_TC1		3
   9382  1.15  riastrad #define   ICL_PW_CTL_IDX_DDI_C			2
   9383  1.15  riastrad #define   ICL_PW_CTL_IDX_DDI_B			1
   9384  1.15  riastrad #define   ICL_PW_CTL_IDX_DDI_A			0
   9385  1.15  riastrad 
   9386  1.15  riastrad /* HSW - power well misc debug registers */
   9387  1.15  riastrad #define HSW_PWR_WELL_CTL5			_MMIO(0x45410)
   9388  1.19  riastrad #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1 << 31)
   9389  1.15  riastrad #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1 << 20)
   9390  1.15  riastrad #define   HSW_PWR_WELL_FORCE_ON			(1 << 19)
   9391  1.15  riastrad #define HSW_PWR_WELL_CTL6			_MMIO(0x45414)
   9392   1.1  riastrad 
   9393   1.3  riastrad /* SKL Fuse Status */
   9394  1.15  riastrad enum skl_power_gate {
   9395  1.15  riastrad 	SKL_PG0,
   9396  1.15  riastrad 	SKL_PG1,
   9397  1.15  riastrad 	SKL_PG2,
   9398  1.15  riastrad 	ICL_PG3,
   9399  1.15  riastrad 	ICL_PG4,
   9400  1.15  riastrad };
   9401  1.15  riastrad 
   9402  1.15  riastrad #define SKL_FUSE_STATUS				_MMIO(0x42000)
   9403  1.15  riastrad #define  SKL_FUSE_DOWNLOAD_STATUS		(1 << 31)
   9404  1.15  riastrad /*
   9405  1.15  riastrad  * PG0 is HW controlled, so doesn't have a corresponding power well control knob
   9406  1.15  riastrad  * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
   9407  1.15  riastrad  */
   9408  1.15  riastrad #define  SKL_PW_CTL_IDX_TO_PG(pw_idx)		\
   9409  1.15  riastrad 	((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
   9410  1.15  riastrad /*
   9411  1.15  riastrad  * PG0 is HW controlled, so doesn't have a corresponding power well control knob
   9412  1.15  riastrad  * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
   9413  1.15  riastrad  */
   9414  1.15  riastrad #define  ICL_PW_CTL_IDX_TO_PG(pw_idx)		\
   9415  1.15  riastrad 	((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
   9416  1.15  riastrad #define  SKL_FUSE_PG_DIST_STATUS(pg)		(1 << (27 - (pg)))
   9417  1.15  riastrad 
   9418  1.15  riastrad #define _CNL_AUX_REG_IDX(pw_idx)	((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
   9419  1.15  riastrad #define _CNL_AUX_ANAOVRD1_B		0x162250
   9420  1.15  riastrad #define _CNL_AUX_ANAOVRD1_C		0x162210
   9421  1.15  riastrad #define _CNL_AUX_ANAOVRD1_D		0x1622D0
   9422  1.15  riastrad #define _CNL_AUX_ANAOVRD1_F		0x162A90
   9423  1.15  riastrad #define CNL_AUX_ANAOVRD1(pw_idx)	_MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
   9424  1.15  riastrad 						    _CNL_AUX_ANAOVRD1_B, \
   9425  1.15  riastrad 						    _CNL_AUX_ANAOVRD1_C, \
   9426  1.15  riastrad 						    _CNL_AUX_ANAOVRD1_D, \
   9427  1.15  riastrad 						    _CNL_AUX_ANAOVRD1_F))
   9428  1.15  riastrad #define   CNL_AUX_ANAOVRD1_ENABLE	(1 << 16)
   9429  1.15  riastrad #define   CNL_AUX_ANAOVRD1_LDO_BYPASS	(1 << 23)
   9430  1.15  riastrad 
   9431  1.15  riastrad #define _ICL_AUX_REG_IDX(pw_idx)	((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
   9432  1.15  riastrad #define _ICL_AUX_ANAOVRD1_A		0x162398
   9433  1.15  riastrad #define _ICL_AUX_ANAOVRD1_B		0x6C398
   9434  1.15  riastrad #define ICL_AUX_ANAOVRD1(pw_idx)	_MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
   9435  1.15  riastrad 						    _ICL_AUX_ANAOVRD1_A, \
   9436  1.15  riastrad 						    _ICL_AUX_ANAOVRD1_B))
   9437  1.15  riastrad #define   ICL_AUX_ANAOVRD1_LDO_BYPASS	(1 << 7)
   9438  1.15  riastrad #define   ICL_AUX_ANAOVRD1_ENABLE	(1 << 0)
   9439  1.15  riastrad 
   9440  1.15  riastrad /* HDCP Key Registers */
   9441  1.15  riastrad #define HDCP_KEY_CONF			_MMIO(0x66c00)
   9442  1.15  riastrad #define  HDCP_AKSV_SEND_TRIGGER		BIT(31)
   9443  1.15  riastrad #define  HDCP_CLEAR_KEYS_TRIGGER	BIT(30)
   9444  1.15  riastrad #define  HDCP_KEY_LOAD_TRIGGER		BIT(8)
   9445  1.15  riastrad #define HDCP_KEY_STATUS			_MMIO(0x66c04)
   9446  1.15  riastrad #define  HDCP_FUSE_IN_PROGRESS		BIT(7)
   9447  1.15  riastrad #define  HDCP_FUSE_ERROR		BIT(6)
   9448  1.15  riastrad #define  HDCP_FUSE_DONE			BIT(5)
   9449  1.15  riastrad #define  HDCP_KEY_LOAD_STATUS		BIT(1)
   9450  1.15  riastrad #define  HDCP_KEY_LOAD_DONE		BIT(0)
   9451  1.15  riastrad #define HDCP_AKSV_LO			_MMIO(0x66c10)
   9452  1.15  riastrad #define HDCP_AKSV_HI			_MMIO(0x66c14)
   9453  1.15  riastrad 
   9454  1.15  riastrad /* HDCP Repeater Registers */
   9455  1.15  riastrad #define HDCP_REP_CTL			_MMIO(0x66d00)
   9456  1.15  riastrad #define  HDCP_TRANSA_REP_PRESENT	BIT(31)
   9457  1.15  riastrad #define  HDCP_TRANSB_REP_PRESENT	BIT(30)
   9458  1.15  riastrad #define  HDCP_TRANSC_REP_PRESENT	BIT(29)
   9459  1.15  riastrad #define  HDCP_TRANSD_REP_PRESENT	BIT(28)
   9460  1.15  riastrad #define  HDCP_DDIB_REP_PRESENT		BIT(30)
   9461  1.15  riastrad #define  HDCP_DDIA_REP_PRESENT		BIT(29)
   9462  1.15  riastrad #define  HDCP_DDIC_REP_PRESENT		BIT(28)
   9463  1.15  riastrad #define  HDCP_DDID_REP_PRESENT		BIT(27)
   9464  1.15  riastrad #define  HDCP_DDIF_REP_PRESENT		BIT(26)
   9465  1.15  riastrad #define  HDCP_DDIE_REP_PRESENT		BIT(25)
   9466  1.15  riastrad #define  HDCP_TRANSA_SHA1_M0		(1 << 20)
   9467  1.15  riastrad #define  HDCP_TRANSB_SHA1_M0		(2 << 20)
   9468  1.15  riastrad #define  HDCP_TRANSC_SHA1_M0		(3 << 20)
   9469  1.15  riastrad #define  HDCP_TRANSD_SHA1_M0		(4 << 20)
   9470  1.15  riastrad #define  HDCP_DDIB_SHA1_M0		(1 << 20)
   9471  1.15  riastrad #define  HDCP_DDIA_SHA1_M0		(2 << 20)
   9472  1.15  riastrad #define  HDCP_DDIC_SHA1_M0		(3 << 20)
   9473  1.15  riastrad #define  HDCP_DDID_SHA1_M0		(4 << 20)
   9474  1.15  riastrad #define  HDCP_DDIF_SHA1_M0		(5 << 20)
   9475  1.15  riastrad #define  HDCP_DDIE_SHA1_M0		(6 << 20) /* Bspec says 5? */
   9476  1.15  riastrad #define  HDCP_SHA1_BUSY			BIT(16)
   9477  1.15  riastrad #define  HDCP_SHA1_READY		BIT(17)
   9478  1.15  riastrad #define  HDCP_SHA1_COMPLETE		BIT(18)
   9479  1.15  riastrad #define  HDCP_SHA1_V_MATCH		BIT(19)
   9480  1.15  riastrad #define  HDCP_SHA1_TEXT_32		(1 << 1)
   9481  1.15  riastrad #define  HDCP_SHA1_COMPLETE_HASH	(2 << 1)
   9482  1.15  riastrad #define  HDCP_SHA1_TEXT_24		(4 << 1)
   9483  1.15  riastrad #define  HDCP_SHA1_TEXT_16		(5 << 1)
   9484  1.15  riastrad #define  HDCP_SHA1_TEXT_8		(6 << 1)
   9485  1.15  riastrad #define  HDCP_SHA1_TEXT_0		(7 << 1)
   9486  1.15  riastrad #define HDCP_SHA_V_PRIME_H0		_MMIO(0x66d04)
   9487  1.15  riastrad #define HDCP_SHA_V_PRIME_H1		_MMIO(0x66d08)
   9488  1.15  riastrad #define HDCP_SHA_V_PRIME_H2		_MMIO(0x66d0C)
   9489  1.15  riastrad #define HDCP_SHA_V_PRIME_H3		_MMIO(0x66d10)
   9490  1.15  riastrad #define HDCP_SHA_V_PRIME_H4		_MMIO(0x66d14)
   9491  1.15  riastrad #define HDCP_SHA_V_PRIME(h)		_MMIO((0x66d04 + (h) * 4))
   9492  1.15  riastrad #define HDCP_SHA_TEXT			_MMIO(0x66d18)
   9493  1.15  riastrad 
   9494  1.15  riastrad /* HDCP Auth Registers */
   9495  1.15  riastrad #define _PORTA_HDCP_AUTHENC		0x66800
   9496  1.15  riastrad #define _PORTB_HDCP_AUTHENC		0x66500
   9497  1.15  riastrad #define _PORTC_HDCP_AUTHENC		0x66600
   9498  1.15  riastrad #define _PORTD_HDCP_AUTHENC		0x66700
   9499  1.15  riastrad #define _PORTE_HDCP_AUTHENC		0x66A00
   9500  1.15  riastrad #define _PORTF_HDCP_AUTHENC		0x66900
   9501  1.15  riastrad #define _PORT_HDCP_AUTHENC(port, x)	_MMIO(_PICK(port, \
   9502  1.15  riastrad 					  _PORTA_HDCP_AUTHENC, \
   9503  1.15  riastrad 					  _PORTB_HDCP_AUTHENC, \
   9504  1.15  riastrad 					  _PORTC_HDCP_AUTHENC, \
   9505  1.15  riastrad 					  _PORTD_HDCP_AUTHENC, \
   9506  1.15  riastrad 					  _PORTE_HDCP_AUTHENC, \
   9507  1.15  riastrad 					  _PORTF_HDCP_AUTHENC) + (x))
   9508  1.15  riastrad #define PORT_HDCP_CONF(port)		_PORT_HDCP_AUTHENC(port, 0x0)
   9509  1.15  riastrad #define _TRANSA_HDCP_CONF		0x66400
   9510  1.15  riastrad #define _TRANSB_HDCP_CONF		0x66500
   9511  1.15  riastrad #define TRANS_HDCP_CONF(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
   9512  1.15  riastrad 						    _TRANSB_HDCP_CONF)
   9513  1.15  riastrad #define HDCP_CONF(dev_priv, trans, port) \
   9514  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9515  1.15  riastrad 					 TRANS_HDCP_CONF(trans) : \
   9516  1.15  riastrad 					 PORT_HDCP_CONF(port))
   9517  1.15  riastrad 
   9518  1.15  riastrad #define  HDCP_CONF_CAPTURE_AN		BIT(0)
   9519  1.15  riastrad #define  HDCP_CONF_AUTH_AND_ENC		(BIT(1) | BIT(0))
   9520  1.15  riastrad #define PORT_HDCP_ANINIT(port)		_PORT_HDCP_AUTHENC(port, 0x4)
   9521  1.15  riastrad #define _TRANSA_HDCP_ANINIT		0x66404
   9522  1.15  riastrad #define _TRANSB_HDCP_ANINIT		0x66504
   9523  1.15  riastrad #define TRANS_HDCP_ANINIT(trans)	_MMIO_TRANS(trans, \
   9524  1.15  riastrad 						    _TRANSA_HDCP_ANINIT, \
   9525  1.15  riastrad 						    _TRANSB_HDCP_ANINIT)
   9526  1.15  riastrad #define HDCP_ANINIT(dev_priv, trans, port) \
   9527  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9528  1.15  riastrad 					 TRANS_HDCP_ANINIT(trans) : \
   9529  1.15  riastrad 					 PORT_HDCP_ANINIT(port))
   9530  1.15  riastrad 
   9531  1.15  riastrad #define PORT_HDCP_ANLO(port)		_PORT_HDCP_AUTHENC(port, 0x8)
   9532  1.15  riastrad #define _TRANSA_HDCP_ANLO		0x66408
   9533  1.15  riastrad #define _TRANSB_HDCP_ANLO		0x66508
   9534  1.15  riastrad #define TRANS_HDCP_ANLO(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
   9535  1.15  riastrad 						    _TRANSB_HDCP_ANLO)
   9536  1.15  riastrad #define HDCP_ANLO(dev_priv, trans, port) \
   9537  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9538  1.15  riastrad 					 TRANS_HDCP_ANLO(trans) : \
   9539  1.15  riastrad 					 PORT_HDCP_ANLO(port))
   9540  1.15  riastrad 
   9541  1.15  riastrad #define PORT_HDCP_ANHI(port)		_PORT_HDCP_AUTHENC(port, 0xC)
   9542  1.15  riastrad #define _TRANSA_HDCP_ANHI		0x6640C
   9543  1.15  riastrad #define _TRANSB_HDCP_ANHI		0x6650C
   9544  1.15  riastrad #define TRANS_HDCP_ANHI(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
   9545  1.15  riastrad 						    _TRANSB_HDCP_ANHI)
   9546  1.15  riastrad #define HDCP_ANHI(dev_priv, trans, port) \
   9547  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9548  1.15  riastrad 					 TRANS_HDCP_ANHI(trans) : \
   9549  1.15  riastrad 					 PORT_HDCP_ANHI(port))
   9550  1.15  riastrad 
   9551  1.15  riastrad #define PORT_HDCP_BKSVLO(port)		_PORT_HDCP_AUTHENC(port, 0x10)
   9552  1.15  riastrad #define _TRANSA_HDCP_BKSVLO		0x66410
   9553  1.15  riastrad #define _TRANSB_HDCP_BKSVLO		0x66510
   9554  1.15  riastrad #define TRANS_HDCP_BKSVLO(trans)	_MMIO_TRANS(trans, \
   9555  1.15  riastrad 						    _TRANSA_HDCP_BKSVLO, \
   9556  1.15  riastrad 						    _TRANSB_HDCP_BKSVLO)
   9557  1.15  riastrad #define HDCP_BKSVLO(dev_priv, trans, port) \
   9558  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9559  1.15  riastrad 					 TRANS_HDCP_BKSVLO(trans) : \
   9560  1.15  riastrad 					 PORT_HDCP_BKSVLO(port))
   9561  1.15  riastrad 
   9562  1.15  riastrad #define PORT_HDCP_BKSVHI(port)		_PORT_HDCP_AUTHENC(port, 0x14)
   9563  1.15  riastrad #define _TRANSA_HDCP_BKSVHI		0x66414
   9564  1.15  riastrad #define _TRANSB_HDCP_BKSVHI		0x66514
   9565  1.15  riastrad #define TRANS_HDCP_BKSVHI(trans)	_MMIO_TRANS(trans, \
   9566  1.15  riastrad 						    _TRANSA_HDCP_BKSVHI, \
   9567  1.15  riastrad 						    _TRANSB_HDCP_BKSVHI)
   9568  1.15  riastrad #define HDCP_BKSVHI(dev_priv, trans, port) \
   9569  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9570  1.15  riastrad 					 TRANS_HDCP_BKSVHI(trans) : \
   9571  1.15  riastrad 					 PORT_HDCP_BKSVHI(port))
   9572  1.15  riastrad 
   9573  1.15  riastrad #define PORT_HDCP_RPRIME(port)		_PORT_HDCP_AUTHENC(port, 0x18)
   9574  1.15  riastrad #define _TRANSA_HDCP_RPRIME		0x66418
   9575  1.15  riastrad #define _TRANSB_HDCP_RPRIME		0x66518
   9576  1.15  riastrad #define TRANS_HDCP_RPRIME(trans)	_MMIO_TRANS(trans, \
   9577  1.15  riastrad 						    _TRANSA_HDCP_RPRIME, \
   9578  1.15  riastrad 						    _TRANSB_HDCP_RPRIME)
   9579  1.15  riastrad #define HDCP_RPRIME(dev_priv, trans, port) \
   9580  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9581  1.15  riastrad 					 TRANS_HDCP_RPRIME(trans) : \
   9582  1.15  riastrad 					 PORT_HDCP_RPRIME(port))
   9583  1.15  riastrad 
   9584  1.15  riastrad #define PORT_HDCP_STATUS(port)		_PORT_HDCP_AUTHENC(port, 0x1C)
   9585  1.15  riastrad #define _TRANSA_HDCP_STATUS		0x6641C
   9586  1.15  riastrad #define _TRANSB_HDCP_STATUS		0x6651C
   9587  1.15  riastrad #define TRANS_HDCP_STATUS(trans)	_MMIO_TRANS(trans, \
   9588  1.15  riastrad 						    _TRANSA_HDCP_STATUS, \
   9589  1.15  riastrad 						    _TRANSB_HDCP_STATUS)
   9590  1.15  riastrad #define HDCP_STATUS(dev_priv, trans, port) \
   9591  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9592  1.15  riastrad 					 TRANS_HDCP_STATUS(trans) : \
   9593  1.15  riastrad 					 PORT_HDCP_STATUS(port))
   9594  1.15  riastrad 
   9595  1.15  riastrad #define  HDCP_STATUS_STREAM_A_ENC	BIT(31)
   9596  1.15  riastrad #define  HDCP_STATUS_STREAM_B_ENC	BIT(30)
   9597  1.15  riastrad #define  HDCP_STATUS_STREAM_C_ENC	BIT(29)
   9598  1.15  riastrad #define  HDCP_STATUS_STREAM_D_ENC	BIT(28)
   9599  1.15  riastrad #define  HDCP_STATUS_AUTH		BIT(21)
   9600  1.15  riastrad #define  HDCP_STATUS_ENC		BIT(20)
   9601  1.15  riastrad #define  HDCP_STATUS_RI_MATCH		BIT(19)
   9602  1.15  riastrad #define  HDCP_STATUS_R0_READY		BIT(18)
   9603  1.15  riastrad #define  HDCP_STATUS_AN_READY		BIT(17)
   9604  1.15  riastrad #define  HDCP_STATUS_CIPHER		BIT(16)
   9605  1.15  riastrad #define  HDCP_STATUS_FRAME_CNT(x)	(((x) >> 8) & 0xff)
   9606  1.15  riastrad 
   9607  1.15  riastrad /* HDCP2.2 Registers */
   9608  1.15  riastrad #define _PORTA_HDCP2_BASE		0x66800
   9609  1.15  riastrad #define _PORTB_HDCP2_BASE		0x66500
   9610  1.15  riastrad #define _PORTC_HDCP2_BASE		0x66600
   9611  1.15  riastrad #define _PORTD_HDCP2_BASE		0x66700
   9612  1.15  riastrad #define _PORTE_HDCP2_BASE		0x66A00
   9613  1.15  riastrad #define _PORTF_HDCP2_BASE		0x66900
   9614  1.15  riastrad #define _PORT_HDCP2_BASE(port, x)	_MMIO(_PICK((port), \
   9615  1.15  riastrad 					  _PORTA_HDCP2_BASE, \
   9616  1.15  riastrad 					  _PORTB_HDCP2_BASE, \
   9617  1.15  riastrad 					  _PORTC_HDCP2_BASE, \
   9618  1.15  riastrad 					  _PORTD_HDCP2_BASE, \
   9619  1.15  riastrad 					  _PORTE_HDCP2_BASE, \
   9620  1.15  riastrad 					  _PORTF_HDCP2_BASE) + (x))
   9621  1.15  riastrad #define PORT_HDCP2_AUTH(port)		_PORT_HDCP2_BASE(port, 0x98)
   9622  1.15  riastrad #define _TRANSA_HDCP2_AUTH		0x66498
   9623  1.15  riastrad #define _TRANSB_HDCP2_AUTH		0x66598
   9624  1.15  riastrad #define TRANS_HDCP2_AUTH(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
   9625  1.15  riastrad 						    _TRANSB_HDCP2_AUTH)
   9626  1.15  riastrad #define   AUTH_LINK_AUTHENTICATED	BIT(31)
   9627  1.15  riastrad #define   AUTH_LINK_TYPE		BIT(30)
   9628  1.15  riastrad #define   AUTH_FORCE_CLR_INPUTCTR	BIT(19)
   9629  1.15  riastrad #define   AUTH_CLR_KEYS			BIT(18)
   9630  1.15  riastrad #define HDCP2_AUTH(dev_priv, trans, port) \
   9631  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9632  1.15  riastrad 					 TRANS_HDCP2_AUTH(trans) : \
   9633  1.15  riastrad 					 PORT_HDCP2_AUTH(port))
   9634  1.15  riastrad 
   9635  1.15  riastrad #define PORT_HDCP2_CTL(port)		_PORT_HDCP2_BASE(port, 0xB0)
   9636  1.15  riastrad #define _TRANSA_HDCP2_CTL		0x664B0
   9637  1.15  riastrad #define _TRANSB_HDCP2_CTL		0x665B0
   9638  1.15  riastrad #define TRANS_HDCP2_CTL(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
   9639  1.15  riastrad 						    _TRANSB_HDCP2_CTL)
   9640  1.15  riastrad #define   CTL_LINK_ENCRYPTION_REQ	BIT(31)
   9641  1.15  riastrad #define HDCP2_CTL(dev_priv, trans, port) \
   9642  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9643  1.15  riastrad 					 TRANS_HDCP2_CTL(trans) : \
   9644  1.15  riastrad 					 PORT_HDCP2_CTL(port))
   9645  1.15  riastrad 
   9646  1.15  riastrad #define PORT_HDCP2_STATUS(port)		_PORT_HDCP2_BASE(port, 0xB4)
   9647  1.15  riastrad #define _TRANSA_HDCP2_STATUS		0x664B4
   9648  1.15  riastrad #define _TRANSB_HDCP2_STATUS		0x665B4
   9649  1.15  riastrad #define TRANS_HDCP2_STATUS(trans)	_MMIO_TRANS(trans, \
   9650  1.15  riastrad 						    _TRANSA_HDCP2_STATUS, \
   9651  1.15  riastrad 						    _TRANSB_HDCP2_STATUS)
   9652  1.15  riastrad #define   LINK_TYPE_STATUS		BIT(22)
   9653  1.15  riastrad #define   LINK_AUTH_STATUS		BIT(21)
   9654  1.15  riastrad #define   LINK_ENCRYPTION_STATUS	BIT(20)
   9655  1.15  riastrad #define HDCP2_STATUS(dev_priv, trans, port) \
   9656  1.15  riastrad 					(INTEL_GEN(dev_priv) >= 12 ? \
   9657  1.15  riastrad 					 TRANS_HDCP2_STATUS(trans) : \
   9658  1.15  riastrad 					 PORT_HDCP2_STATUS(port))
   9659   1.3  riastrad 
   9660   1.1  riastrad /* Per-pipe DDI Function Control */
   9661  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_A		0x60400
   9662  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_B		0x61400
   9663  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_C		0x62400
   9664  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_D		0x63400
   9665  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_EDP		0x6F400
   9666  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_DSI0	0x6b400
   9667  1.15  riastrad #define _TRANS_DDI_FUNC_CTL_DSI1	0x6bc00
   9668  1.15  riastrad #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
   9669   1.2     kamil 
   9670  1.19  riastrad #define  TRANS_DDI_FUNC_ENABLE		(1 << 31)
   9671   1.1  riastrad /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
   9672   1.3  riastrad #define  TRANS_DDI_PORT_SHIFT		28
   9673  1.15  riastrad #define  TGL_TRANS_DDI_PORT_SHIFT	27
   9674  1.15  riastrad #define  TRANS_DDI_PORT_MASK		(7 << TRANS_DDI_PORT_SHIFT)
   9675  1.15  riastrad #define  TGL_TRANS_DDI_PORT_MASK	(0xf << TGL_TRANS_DDI_PORT_SHIFT)
   9676  1.15  riastrad #define  TRANS_DDI_SELECT_PORT(x)	((x) << TRANS_DDI_PORT_SHIFT)
   9677  1.15  riastrad #define  TGL_TRANS_DDI_SELECT_PORT(x)	(((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
   9678  1.15  riastrad #define  TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val)	 (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
   9679  1.15  riastrad #define  TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
   9680  1.15  riastrad #define  TRANS_DDI_MODE_SELECT_MASK	(7 << 24)
   9681  1.15  riastrad #define  TRANS_DDI_MODE_SELECT_HDMI	(0 << 24)
   9682  1.15  riastrad #define  TRANS_DDI_MODE_SELECT_DVI	(1 << 24)
   9683  1.15  riastrad #define  TRANS_DDI_MODE_SELECT_DP_SST	(2 << 24)
   9684  1.15  riastrad #define  TRANS_DDI_MODE_SELECT_DP_MST	(3 << 24)
   9685  1.15  riastrad #define  TRANS_DDI_MODE_SELECT_FDI	(4 << 24)
   9686  1.15  riastrad #define  TRANS_DDI_BPC_MASK		(7 << 20)
   9687  1.15  riastrad #define  TRANS_DDI_BPC_8		(0 << 20)
   9688  1.15  riastrad #define  TRANS_DDI_BPC_10		(1 << 20)
   9689  1.15  riastrad #define  TRANS_DDI_BPC_6		(2 << 20)
   9690  1.15  riastrad #define  TRANS_DDI_BPC_12		(3 << 20)
   9691  1.15  riastrad #define  TRANS_DDI_PVSYNC		(1 << 17)
   9692  1.15  riastrad #define  TRANS_DDI_PHSYNC		(1 << 16)
   9693  1.15  riastrad #define  TRANS_DDI_EDP_INPUT_MASK	(7 << 12)
   9694  1.15  riastrad #define  TRANS_DDI_EDP_INPUT_A_ON	(0 << 12)
   9695  1.15  riastrad #define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4 << 12)
   9696  1.15  riastrad #define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5 << 12)
   9697  1.15  riastrad #define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6 << 12)
   9698  1.15  riastrad #define  TRANS_DDI_EDP_INPUT_D_ONOFF	(7 << 12)
   9699  1.15  riastrad #define  TRANS_DDI_MST_TRANSPORT_SELECT_MASK	REG_GENMASK(11, 10)
   9700  1.15  riastrad #define  TRANS_DDI_MST_TRANSPORT_SELECT(trans)	\
   9701  1.15  riastrad 	REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
   9702  1.15  riastrad #define  TRANS_DDI_HDCP_SIGNALLING	(1 << 9)
   9703  1.15  riastrad #define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1 << 8)
   9704  1.15  riastrad #define  TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
   9705  1.15  riastrad #define  TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
   9706  1.15  riastrad #define  TRANS_DDI_BFI_ENABLE		(1 << 4)
   9707  1.15  riastrad #define  TRANS_DDI_HIGH_TMDS_CHAR_RATE	(1 << 4)
   9708  1.15  riastrad #define  TRANS_DDI_HDMI_SCRAMBLING	(1 << 0)
   9709  1.15  riastrad #define  TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
   9710  1.15  riastrad 					| TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
   9711  1.15  riastrad 					| TRANS_DDI_HDMI_SCRAMBLING)
   9712  1.15  riastrad 
   9713  1.15  riastrad #define _TRANS_DDI_FUNC_CTL2_A		0x60404
   9714  1.15  riastrad #define _TRANS_DDI_FUNC_CTL2_B		0x61404
   9715  1.15  riastrad #define _TRANS_DDI_FUNC_CTL2_C		0x62404
   9716  1.15  riastrad #define _TRANS_DDI_FUNC_CTL2_EDP	0x6f404
   9717  1.15  riastrad #define _TRANS_DDI_FUNC_CTL2_DSI0	0x6b404
   9718  1.15  riastrad #define _TRANS_DDI_FUNC_CTL2_DSI1	0x6bc04
   9719  1.15  riastrad #define TRANS_DDI_FUNC_CTL2(tran)	_MMIO_TRANS2(tran, \
   9720  1.15  riastrad 						     _TRANS_DDI_FUNC_CTL2_A)
   9721  1.15  riastrad #define  PORT_SYNC_MODE_ENABLE			(1 << 4)
   9722  1.15  riastrad #define  PORT_SYNC_MODE_MASTER_SELECT(x)	((x) << 0)
   9723  1.15  riastrad #define  PORT_SYNC_MODE_MASTER_SELECT_MASK	(0x7 << 0)
   9724  1.15  riastrad #define  PORT_SYNC_MODE_MASTER_SELECT_SHIFT	0
   9725   1.1  riastrad 
   9726   1.1  riastrad /* DisplayPort Transport Control */
   9727  1.15  riastrad #define _DP_TP_CTL_A			0x64040
   9728  1.15  riastrad #define _DP_TP_CTL_B			0x64140
   9729  1.15  riastrad #define _TGL_DP_TP_CTL_A		0x60540
   9730  1.15  riastrad #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
   9731  1.15  riastrad #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
   9732  1.19  riastrad #define  DP_TP_CTL_ENABLE			(1 << 31)
   9733  1.15  riastrad #define  DP_TP_CTL_FEC_ENABLE			(1 << 30)
   9734  1.15  riastrad #define  DP_TP_CTL_MODE_SST			(0 << 27)
   9735  1.15  riastrad #define  DP_TP_CTL_MODE_MST			(1 << 27)
   9736  1.15  riastrad #define  DP_TP_CTL_FORCE_ACT			(1 << 25)
   9737  1.15  riastrad #define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1 << 18)
   9738  1.15  riastrad #define  DP_TP_CTL_FDI_AUTOTRAIN		(1 << 15)
   9739  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_MASK		(7 << 8)
   9740  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_PAT1		(0 << 8)
   9741  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_PAT2		(1 << 8)
   9742  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_PAT3		(4 << 8)
   9743  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_PAT4		(5 << 8)
   9744  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_IDLE		(2 << 8)
   9745  1.15  riastrad #define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3 << 8)
   9746  1.15  riastrad #define  DP_TP_CTL_SCRAMBLE_DISABLE		(1 << 7)
   9747   1.1  riastrad 
   9748   1.1  riastrad /* DisplayPort Transport Status */
   9749  1.15  riastrad #define _DP_TP_STATUS_A			0x64044
   9750  1.15  riastrad #define _DP_TP_STATUS_B			0x64144
   9751  1.15  riastrad #define _TGL_DP_TP_STATUS_A		0x60544
   9752  1.15  riastrad #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
   9753  1.15  riastrad #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
   9754  1.15  riastrad #define  DP_TP_STATUS_FEC_ENABLE_LIVE		(1 << 28)
   9755  1.15  riastrad #define  DP_TP_STATUS_IDLE_DONE			(1 << 25)
   9756  1.15  riastrad #define  DP_TP_STATUS_ACT_SENT			(1 << 24)
   9757  1.15  riastrad #define  DP_TP_STATUS_MODE_STATUS_MST		(1 << 23)
   9758  1.15  riastrad #define  DP_TP_STATUS_AUTOTRAIN_DONE		(1 << 12)
   9759   1.3  riastrad #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2	(3 << 8)
   9760   1.3  riastrad #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1	(3 << 4)
   9761   1.3  riastrad #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0	(3 << 0)
   9762   1.1  riastrad 
   9763   1.1  riastrad /* DDI Buffer Control */
   9764  1.15  riastrad #define _DDI_BUF_CTL_A				0x64000
   9765  1.15  riastrad #define _DDI_BUF_CTL_B				0x64100
   9766  1.15  riastrad #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
   9767  1.19  riastrad #define  DDI_BUF_CTL_ENABLE			(1 << 31)
   9768   1.3  riastrad #define  DDI_BUF_TRANS_SELECT(n)	((n) << 24)
   9769  1.15  riastrad #define  DDI_BUF_EMP_MASK			(0xf << 24)
   9770  1.15  riastrad #define  DDI_BUF_PORT_REVERSAL			(1 << 16)
   9771  1.15  riastrad #define  DDI_BUF_IS_IDLE			(1 << 7)
   9772  1.15  riastrad #define  DDI_A_4_LANES				(1 << 4)
   9773   1.2     kamil #define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
   9774   1.3  riastrad #define  DDI_PORT_WIDTH_MASK			(7 << 1)
   9775   1.3  riastrad #define  DDI_PORT_WIDTH_SHIFT			1
   9776  1.15  riastrad #define  DDI_INIT_DISPLAY_DETECTED		(1 << 0)
   9777   1.1  riastrad 
   9778   1.1  riastrad /* DDI Buffer Translations */
   9779  1.15  riastrad #define _DDI_BUF_TRANS_A		0x64E00
   9780  1.15  riastrad #define _DDI_BUF_TRANS_B		0x64E60
   9781  1.15  riastrad #define DDI_BUF_TRANS_LO(port, i)	_MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
   9782  1.15  riastrad #define  DDI_BUF_BALANCE_LEG_ENABLE	(1 << 31)
   9783  1.15  riastrad #define DDI_BUF_TRANS_HI(port, i)	_MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
   9784   1.1  riastrad 
   9785   1.1  riastrad /* Sideband Interface (SBI) is programmed indirectly, via
   9786   1.1  riastrad  * SBI_ADDR, which contains the register offset; and SBI_DATA,
   9787   1.1  riastrad  * which contains the payload */
   9788  1.15  riastrad #define SBI_ADDR			_MMIO(0xC6000)
   9789  1.15  riastrad #define SBI_DATA			_MMIO(0xC6004)
   9790  1.15  riastrad #define SBI_CTL_STAT			_MMIO(0xC6008)
   9791  1.15  riastrad #define  SBI_CTL_DEST_ICLK		(0x0 << 16)
   9792  1.15  riastrad #define  SBI_CTL_DEST_MPHY		(0x1 << 16)
   9793  1.15  riastrad #define  SBI_CTL_OP_IORD		(0x2 << 8)
   9794  1.15  riastrad #define  SBI_CTL_OP_IOWR		(0x3 << 8)
   9795  1.15  riastrad #define  SBI_CTL_OP_CRRD		(0x6 << 8)
   9796  1.15  riastrad #define  SBI_CTL_OP_CRWR		(0x7 << 8)
   9797  1.15  riastrad #define  SBI_RESPONSE_FAIL		(0x1 << 1)
   9798  1.15  riastrad #define  SBI_RESPONSE_SUCCESS		(0x0 << 1)
   9799  1.15  riastrad #define  SBI_BUSY			(0x1 << 0)
   9800  1.15  riastrad #define  SBI_READY			(0x0 << 0)
   9801   1.1  riastrad 
   9802   1.1  riastrad /* SBI offsets */
   9803  1.15  riastrad #define  SBI_SSCDIVINTPHASE			0x0200
   9804   1.1  riastrad #define  SBI_SSCDIVINTPHASE6			0x0600
   9805  1.15  riastrad #define   SBI_SSCDIVINTPHASE_DIVSEL_SHIFT	1
   9806  1.15  riastrad #define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	(0x7f << 1)
   9807  1.15  riastrad #define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x) << 1)
   9808  1.15  riastrad #define   SBI_SSCDIVINTPHASE_INCVAL_SHIFT	8
   9809  1.15  riastrad #define   SBI_SSCDIVINTPHASE_INCVAL_MASK	(0x7f << 8)
   9810  1.15  riastrad #define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x) << 8)
   9811  1.15  riastrad #define   SBI_SSCDIVINTPHASE_DIR(x)		((x) << 15)
   9812  1.15  riastrad #define   SBI_SSCDIVINTPHASE_PROPAGATE		(1 << 0)
   9813  1.15  riastrad #define  SBI_SSCDITHPHASE			0x0204
   9814   1.1  riastrad #define  SBI_SSCCTL				0x020c
   9815   1.1  riastrad #define  SBI_SSCCTL6				0x060C
   9816  1.15  riastrad #define   SBI_SSCCTL_PATHALT			(1 << 3)
   9817  1.15  riastrad #define   SBI_SSCCTL_DISABLE			(1 << 0)
   9818   1.1  riastrad #define  SBI_SSCAUXDIV6				0x0610
   9819  1.15  riastrad #define   SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT	4
   9820  1.15  riastrad #define   SBI_SSCAUXDIV_FINALDIV2SEL_MASK	(1 << 4)
   9821  1.15  riastrad #define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x) << 4)
   9822   1.1  riastrad #define  SBI_DBUFF0				0x2a00
   9823   1.2     kamil #define  SBI_GEN0				0x1f00
   9824  1.15  riastrad #define   SBI_GEN0_CFG_BUFFENABLE_DISABLE	(1 << 0)
   9825   1.1  riastrad 
   9826   1.1  riastrad /* LPT PIXCLK_GATE */
   9827  1.15  riastrad #define PIXCLK_GATE			_MMIO(0xC6020)
   9828  1.15  riastrad #define  PIXCLK_GATE_UNGATE		(1 << 0)
   9829  1.15  riastrad #define  PIXCLK_GATE_GATE		(0 << 0)
   9830   1.1  riastrad 
   9831   1.1  riastrad /* SPLL */
   9832  1.15  riastrad #define SPLL_CTL			_MMIO(0x46020)
   9833  1.19  riastrad #define  SPLL_PLL_ENABLE		(1 << 31)
   9834  1.15  riastrad #define  SPLL_REF_BCLK			(0 << 28)
   9835  1.15  riastrad #define  SPLL_REF_MUXED_SSC		(1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
   9836  1.15  riastrad #define  SPLL_REF_NON_SSC_HSW		(2 << 28)
   9837  1.15  riastrad #define  SPLL_REF_PCH_SSC_BDW		(2 << 28)
   9838  1.15  riastrad #define  SPLL_REF_LCPLL			(3 << 28)
   9839  1.15  riastrad #define  SPLL_REF_MASK			(3 << 28)
   9840  1.15  riastrad #define  SPLL_FREQ_810MHz		(0 << 26)
   9841  1.15  riastrad #define  SPLL_FREQ_1350MHz		(1 << 26)
   9842  1.15  riastrad #define  SPLL_FREQ_2700MHz		(2 << 26)
   9843  1.15  riastrad #define  SPLL_FREQ_MASK			(3 << 26)
   9844   1.1  riastrad 
   9845   1.1  riastrad /* WRPLL */
   9846  1.15  riastrad #define _WRPLL_CTL1			0x46040
   9847  1.15  riastrad #define _WRPLL_CTL2			0x46060
   9848  1.15  riastrad #define WRPLL_CTL(pll)			_MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
   9849  1.19  riastrad #define  WRPLL_PLL_ENABLE		(1 << 31)
   9850  1.15  riastrad #define  WRPLL_REF_BCLK			(0 << 28)
   9851  1.15  riastrad #define  WRPLL_REF_PCH_SSC		(1 << 28)
   9852  1.15  riastrad #define  WRPLL_REF_MUXED_SSC_BDW	(2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
   9853  1.15  riastrad #define  WRPLL_REF_SPECIAL_HSW		(2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
   9854  1.15  riastrad #define  WRPLL_REF_LCPLL		(3 << 28)
   9855  1.15  riastrad #define  WRPLL_REF_MASK			(3 << 28)
   9856   1.1  riastrad /* WRPLL divider programming */
   9857  1.15  riastrad #define  WRPLL_DIVIDER_REFERENCE(x)	((x) << 0)
   9858   1.2     kamil #define  WRPLL_DIVIDER_REF_MASK		(0xff)
   9859  1.15  riastrad #define  WRPLL_DIVIDER_POST(x)		((x) << 8)
   9860  1.15  riastrad #define  WRPLL_DIVIDER_POST_MASK	(0x3f << 8)
   9861   1.2     kamil #define  WRPLL_DIVIDER_POST_SHIFT	8
   9862  1.15  riastrad #define  WRPLL_DIVIDER_FEEDBACK(x)	((x) << 16)
   9863   1.2     kamil #define  WRPLL_DIVIDER_FB_SHIFT		16
   9864  1.15  riastrad #define  WRPLL_DIVIDER_FB_MASK		(0xff << 16)
   9865   1.1  riastrad 
   9866   1.1  riastrad /* Port clock selection */
   9867  1.15  riastrad #define _PORT_CLK_SEL_A			0x46100
   9868  1.15  riastrad #define _PORT_CLK_SEL_B			0x46104
   9869  1.15  riastrad #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
   9870  1.15  riastrad #define  PORT_CLK_SEL_LCPLL_2700	(0 << 29)
   9871  1.15  riastrad #define  PORT_CLK_SEL_LCPLL_1350	(1 << 29)
   9872  1.15  riastrad #define  PORT_CLK_SEL_LCPLL_810		(2 << 29)
   9873  1.15  riastrad #define  PORT_CLK_SEL_SPLL		(3 << 29)
   9874  1.15  riastrad #define  PORT_CLK_SEL_WRPLL(pll)	(((pll) + 4) << 29)
   9875  1.19  riastrad #define  PORT_CLK_SEL_WRPLL1		(4 << 29)
   9876  1.19  riastrad #define  PORT_CLK_SEL_WRPLL2		(5 << 29)
   9877  1.19  riastrad #define  PORT_CLK_SEL_NONE		(7 << 29)
   9878  1.19  riastrad #define  PORT_CLK_SEL_MASK		(7 << 29)
   9879  1.15  riastrad 
   9880  1.15  riastrad /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
   9881  1.15  riastrad #define DDI_CLK_SEL(port)		PORT_CLK_SEL(port)
   9882  1.15  riastrad #define  DDI_CLK_SEL_NONE		(0x0 << 28)
   9883  1.15  riastrad #define  DDI_CLK_SEL_MG			(0x8 << 28)
   9884  1.15  riastrad #define  DDI_CLK_SEL_TBT_162		(0xC << 28)
   9885  1.15  riastrad #define  DDI_CLK_SEL_TBT_270		(0xD << 28)
   9886  1.15  riastrad #define  DDI_CLK_SEL_TBT_540		(0xE << 28)
   9887  1.15  riastrad #define  DDI_CLK_SEL_TBT_810		(0xF << 28)
   9888  1.15  riastrad #define  DDI_CLK_SEL_MASK		(0xF << 28)
   9889   1.1  riastrad 
   9890   1.1  riastrad /* Transcoder clock selection */
   9891  1.15  riastrad #define _TRANS_CLK_SEL_A		0x46140
   9892  1.15  riastrad #define _TRANS_CLK_SEL_B		0x46144
   9893  1.15  riastrad #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
   9894   1.1  riastrad /* For each transcoder, we need to select the corresponding port clock */
   9895  1.15  riastrad #define  TRANS_CLK_SEL_DISABLED		(0x0 << 29)
   9896  1.15  riastrad #define  TRANS_CLK_SEL_PORT(x)		(((x) + 1) << 29)
   9897  1.15  riastrad #define  TGL_TRANS_CLK_SEL_DISABLED	(0x0 << 28)
   9898  1.15  riastrad #define  TGL_TRANS_CLK_SEL_PORT(x)	(((x) + 1) << 28)
   9899   1.3  riastrad 
   9900   1.1  riastrad 
   9901  1.15  riastrad #define CDCLK_FREQ			_MMIO(0x46200)
   9902  1.15  riastrad 
   9903  1.15  riastrad #define _TRANSA_MSA_MISC		0x60410
   9904  1.15  riastrad #define _TRANSB_MSA_MISC		0x61410
   9905  1.15  riastrad #define _TRANSC_MSA_MISC		0x62410
   9906  1.15  riastrad #define _TRANS_EDP_MSA_MISC		0x6f410
   9907  1.15  riastrad #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
   9908  1.15  riastrad /* See DP_MSA_MISC_* for the bit definitions */
   9909   1.1  riastrad 
   9910   1.1  riastrad /* LCPLL Control */
   9911  1.15  riastrad #define LCPLL_CTL			_MMIO(0x130040)
   9912  1.19  riastrad #define  LCPLL_PLL_DISABLE		(1 << 31)
   9913  1.15  riastrad #define  LCPLL_PLL_LOCK			(1 << 30)
   9914  1.15  riastrad #define  LCPLL_REF_NON_SSC		(0 << 28)
   9915  1.15  riastrad #define  LCPLL_REF_BCLK			(2 << 28)
   9916  1.15  riastrad #define  LCPLL_REF_PCH_SSC		(3 << 28)
   9917  1.15  riastrad #define  LCPLL_REF_MASK			(3 << 28)
   9918  1.15  riastrad #define  LCPLL_CLK_FREQ_MASK		(3 << 26)
   9919  1.15  riastrad #define  LCPLL_CLK_FREQ_450		(0 << 26)
   9920  1.15  riastrad #define  LCPLL_CLK_FREQ_54O_BDW		(1 << 26)
   9921  1.15  riastrad #define  LCPLL_CLK_FREQ_337_5_BDW	(2 << 26)
   9922  1.15  riastrad #define  LCPLL_CLK_FREQ_675_BDW		(3 << 26)
   9923  1.15  riastrad #define  LCPLL_CD_CLOCK_DISABLE		(1 << 25)
   9924  1.15  riastrad #define  LCPLL_ROOT_CD_CLOCK_DISABLE	(1 << 24)
   9925  1.15  riastrad #define  LCPLL_CD2X_CLOCK_DISABLE	(1 << 23)
   9926  1.15  riastrad #define  LCPLL_POWER_DOWN_ALLOW		(1 << 22)
   9927  1.15  riastrad #define  LCPLL_CD_SOURCE_FCLK		(1 << 21)
   9928  1.15  riastrad #define  LCPLL_CD_SOURCE_FCLK_DONE	(1 << 19)
   9929   1.2     kamil 
   9930   1.3  riastrad /*
   9931   1.3  riastrad  * SKL Clocks
   9932   1.3  riastrad  */
   9933   1.3  riastrad 
   9934   1.3  riastrad /* CDCLK_CTL */
   9935  1.15  riastrad #define CDCLK_CTL			_MMIO(0x46000)
   9936  1.15  riastrad #define  CDCLK_FREQ_SEL_MASK		(3 << 26)
   9937  1.15  riastrad #define  CDCLK_FREQ_450_432		(0 << 26)
   9938  1.15  riastrad #define  CDCLK_FREQ_540			(1 << 26)
   9939  1.15  riastrad #define  CDCLK_FREQ_337_308		(2 << 26)
   9940  1.15  riastrad #define  CDCLK_FREQ_675_617		(3 << 26)
   9941  1.15  riastrad #define  BXT_CDCLK_CD2X_DIV_SEL_MASK	(3 << 22)
   9942  1.15  riastrad #define  BXT_CDCLK_CD2X_DIV_SEL_1	(0 << 22)
   9943  1.15  riastrad #define  BXT_CDCLK_CD2X_DIV_SEL_1_5	(1 << 22)
   9944  1.15  riastrad #define  BXT_CDCLK_CD2X_DIV_SEL_2	(2 << 22)
   9945  1.15  riastrad #define  BXT_CDCLK_CD2X_DIV_SEL_4	(3 << 22)
   9946  1.15  riastrad #define  BXT_CDCLK_CD2X_PIPE(pipe)	((pipe) << 20)
   9947  1.15  riastrad #define  CDCLK_DIVMUX_CD_OVERRIDE	(1 << 19)
   9948  1.15  riastrad #define  BXT_CDCLK_CD2X_PIPE_NONE	BXT_CDCLK_CD2X_PIPE(3)
   9949  1.15  riastrad #define  ICL_CDCLK_CD2X_PIPE(pipe)	(_PICK(pipe, 0, 2, 6) << 19)
   9950  1.15  riastrad #define  ICL_CDCLK_CD2X_PIPE_NONE	(7 << 19)
   9951  1.15  riastrad #define  TGL_CDCLK_CD2X_PIPE(pipe)	BXT_CDCLK_CD2X_PIPE(pipe)
   9952  1.15  riastrad #define  TGL_CDCLK_CD2X_PIPE_NONE	ICL_CDCLK_CD2X_PIPE_NONE
   9953  1.15  riastrad #define  BXT_CDCLK_SSA_PRECHARGE_ENABLE	(1 << 16)
   9954   1.3  riastrad #define  CDCLK_FREQ_DECIMAL_MASK	(0x7ff)
   9955   1.3  riastrad 
   9956   1.3  riastrad /* LCPLL_CTL */
   9957  1.15  riastrad #define LCPLL1_CTL		_MMIO(0x46010)
   9958  1.15  riastrad #define LCPLL2_CTL		_MMIO(0x46014)
   9959  1.19  riastrad #define  LCPLL_PLL_ENABLE	(1 << 31)
   9960   1.3  riastrad 
   9961   1.3  riastrad /* DPLL control1 */
   9962  1.15  riastrad #define DPLL_CTRL1		_MMIO(0x6C058)
   9963  1.15  riastrad #define  DPLL_CTRL1_HDMI_MODE(id)		(1 << ((id) * 6 + 5))
   9964  1.15  riastrad #define  DPLL_CTRL1_SSC(id)			(1 << ((id) * 6 + 4))
   9965  1.15  riastrad #define  DPLL_CTRL1_LINK_RATE_MASK(id)		(7 << ((id) * 6 + 1))
   9966  1.15  riastrad #define  DPLL_CTRL1_LINK_RATE_SHIFT(id)		((id) * 6 + 1)
   9967  1.15  riastrad #define  DPLL_CTRL1_LINK_RATE(linkrate, id)	((linkrate) << ((id) * 6 + 1))
   9968  1.15  riastrad #define  DPLL_CTRL1_OVERRIDE(id)		(1 << ((id) * 6))
   9969   1.3  riastrad #define  DPLL_CTRL1_LINK_RATE_2700		0
   9970   1.3  riastrad #define  DPLL_CTRL1_LINK_RATE_1350		1
   9971   1.3  riastrad #define  DPLL_CTRL1_LINK_RATE_810		2
   9972   1.3  riastrad #define  DPLL_CTRL1_LINK_RATE_1620		3
   9973   1.3  riastrad #define  DPLL_CTRL1_LINK_RATE_1080		4
   9974   1.3  riastrad #define  DPLL_CTRL1_LINK_RATE_2160		5
   9975   1.3  riastrad 
   9976   1.3  riastrad /* DPLL control2 */
   9977  1.15  riastrad #define DPLL_CTRL2				_MMIO(0x6C05C)
   9978  1.15  riastrad #define  DPLL_CTRL2_DDI_CLK_OFF(port)		(1 << ((port) + 15))
   9979  1.15  riastrad #define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)	(3 << ((port) * 3 + 1))
   9980  1.15  riastrad #define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port) * 3 + 1)
   9981  1.15  riastrad #define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)	((clk) << ((port) * 3 + 1))
   9982  1.15  riastrad #define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1 << ((port) * 3))
   9983   1.3  riastrad 
   9984   1.3  riastrad /* DPLL Status */
   9985  1.15  riastrad #define DPLL_STATUS	_MMIO(0x6C060)
   9986  1.15  riastrad #define  DPLL_LOCK(id) (1 << ((id) * 8))
   9987   1.3  riastrad 
   9988   1.3  riastrad /* DPLL cfg */
   9989  1.15  riastrad #define _DPLL1_CFGCR1	0x6C040
   9990  1.15  riastrad #define _DPLL2_CFGCR1	0x6C048
   9991  1.15  riastrad #define _DPLL3_CFGCR1	0x6C050
   9992  1.15  riastrad #define  DPLL_CFGCR1_FREQ_ENABLE	(1 << 31)
   9993  1.15  riastrad #define  DPLL_CFGCR1_DCO_FRACTION_MASK	(0x7fff << 9)
   9994  1.15  riastrad #define  DPLL_CFGCR1_DCO_FRACTION(x)	((x) << 9)
   9995   1.3  riastrad #define  DPLL_CFGCR1_DCO_INTEGER_MASK	(0x1ff)
   9996   1.3  riastrad 
   9997  1.15  riastrad #define _DPLL1_CFGCR2	0x6C044
   9998  1.15  riastrad #define _DPLL2_CFGCR2	0x6C04C
   9999  1.15  riastrad #define _DPLL3_CFGCR2	0x6C054
   10000  1.15  riastrad #define  DPLL_CFGCR2_QDIV_RATIO_MASK	(0xff << 8)
   10001  1.15  riastrad #define  DPLL_CFGCR2_QDIV_RATIO(x)	((x) << 8)
   10002  1.15  riastrad #define  DPLL_CFGCR2_QDIV_MODE(x)	((x) << 7)
   10003  1.15  riastrad #define  DPLL_CFGCR2_KDIV_MASK		(3 << 5)
   10004  1.15  riastrad #define  DPLL_CFGCR2_KDIV(x)		((x) << 5)
   10005  1.15  riastrad #define  DPLL_CFGCR2_KDIV_5 (0 << 5)
   10006  1.15  riastrad #define  DPLL_CFGCR2_KDIV_2 (1 << 5)
   10007  1.15  riastrad #define  DPLL_CFGCR2_KDIV_3 (2 << 5)
   10008  1.15  riastrad #define  DPLL_CFGCR2_KDIV_1 (3 << 5)
   10009  1.15  riastrad #define  DPLL_CFGCR2_PDIV_MASK		(7 << 2)
   10010  1.15  riastrad #define  DPLL_CFGCR2_PDIV(x)		((x) << 2)
   10011  1.15  riastrad #define  DPLL_CFGCR2_PDIV_1 (0 << 2)
   10012  1.15  riastrad #define  DPLL_CFGCR2_PDIV_2 (1 << 2)
   10013  1.15  riastrad #define  DPLL_CFGCR2_PDIV_3 (2 << 2)
   10014  1.15  riastrad #define  DPLL_CFGCR2_PDIV_7 (4 << 2)
   10015   1.3  riastrad #define  DPLL_CFGCR2_CENTRAL_FREQ_MASK	(3)
   10016   1.3  riastrad 
   10017  1.15  riastrad #define DPLL_CFGCR1(id)	_MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
   10018  1.15  riastrad #define DPLL_CFGCR2(id)	_MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
   10019  1.15  riastrad 
   10020  1.15  riastrad /*
   10021  1.15  riastrad  * CNL Clocks
   10022  1.15  riastrad  */
   10023  1.15  riastrad #define DPCLKA_CFGCR0				_MMIO(0x6C200)
   10024  1.15  riastrad #define  DPCLKA_CFGCR0_DDI_CLK_OFF(port)	(1 << ((port) ==  PORT_F ? 23 : \
   10025  1.15  riastrad 						      (port) + 10))
   10026  1.15  riastrad #define  DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)	((port) == PORT_F ? 21 : \
   10027  1.15  riastrad 						(port) * 2)
   10028  1.15  riastrad #define  DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port)	(3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
   10029  1.15  riastrad #define  DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port)	((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
   10030  1.15  riastrad 
   10031  1.15  riastrad #define ICL_DPCLKA_CFGCR0			_MMIO(0x164280)
   10032  1.15  riastrad #define  ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)	(1 << _PICK(phy, 10, 11, 24))
   10033  1.15  riastrad #define  ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port)	(1 << ((tc_port) < PORT_TC4 ? \
   10034  1.15  riastrad 						       (tc_port) + 12 : \
   10035  1.15  riastrad 						       (tc_port) - PORT_TC4 + 21))
   10036  1.15  riastrad #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)	((phy) * 2)
   10037  1.15  riastrad #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy)	(3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
   10038  1.15  riastrad #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy)	((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
   10039  1.15  riastrad 
   10040  1.15  riastrad /* CNL PLL */
   10041  1.15  riastrad #define DPLL0_ENABLE		0x46010
   10042  1.15  riastrad #define DPLL1_ENABLE		0x46014
   10043  1.15  riastrad #define  PLL_ENABLE		(1 << 31)
   10044  1.15  riastrad #define  PLL_LOCK		(1 << 30)
   10045  1.15  riastrad #define  PLL_POWER_ENABLE	(1 << 27)
   10046  1.15  riastrad #define  PLL_POWER_STATE	(1 << 26)
   10047  1.15  riastrad #define CNL_DPLL_ENABLE(pll)	_MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
   10048  1.15  riastrad 
   10049  1.15  riastrad #define TBT_PLL_ENABLE		_MMIO(0x46020)
   10050  1.15  riastrad 
   10051  1.15  riastrad #define _MG_PLL1_ENABLE		0x46030
   10052  1.15  riastrad #define _MG_PLL2_ENABLE		0x46034
   10053  1.15  riastrad #define _MG_PLL3_ENABLE		0x46038
   10054  1.15  riastrad #define _MG_PLL4_ENABLE		0x4603C
   10055  1.15  riastrad /* Bits are the same as DPLL0_ENABLE */
   10056  1.15  riastrad #define MG_PLL_ENABLE(tc_port)	_MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
   10057  1.15  riastrad 					   _MG_PLL2_ENABLE)
   10058  1.15  riastrad 
   10059  1.15  riastrad #define _MG_REFCLKIN_CTL_PORT1				0x16892C
   10060  1.15  riastrad #define _MG_REFCLKIN_CTL_PORT2				0x16992C
   10061  1.15  riastrad #define _MG_REFCLKIN_CTL_PORT3				0x16A92C
   10062  1.15  riastrad #define _MG_REFCLKIN_CTL_PORT4				0x16B92C
   10063  1.15  riastrad #define   MG_REFCLKIN_CTL_OD_2_MUX(x)			((x) << 8)
   10064  1.15  riastrad #define   MG_REFCLKIN_CTL_OD_2_MUX_MASK			(0x7 << 8)
   10065  1.15  riastrad #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
   10066  1.15  riastrad 					    _MG_REFCLKIN_CTL_PORT1, \
   10067  1.15  riastrad 					    _MG_REFCLKIN_CTL_PORT2)
   10068  1.15  riastrad 
   10069  1.15  riastrad #define _MG_CLKTOP2_CORECLKCTL1_PORT1			0x1688D8
   10070  1.15  riastrad #define _MG_CLKTOP2_CORECLKCTL1_PORT2			0x1698D8
   10071  1.15  riastrad #define _MG_CLKTOP2_CORECLKCTL1_PORT3			0x16A8D8
   10072  1.15  riastrad #define _MG_CLKTOP2_CORECLKCTL1_PORT4			0x16B8D8
   10073  1.15  riastrad #define   MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x)		((x) << 16)
   10074  1.15  riastrad #define   MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK	(0xff << 16)
   10075  1.15  riastrad #define   MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x)		((x) << 8)
   10076  1.15  riastrad #define   MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK	(0xff << 8)
   10077  1.15  riastrad #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
   10078  1.15  riastrad 						   _MG_CLKTOP2_CORECLKCTL1_PORT1, \
   10079  1.15  riastrad 						   _MG_CLKTOP2_CORECLKCTL1_PORT2)
   10080  1.15  riastrad 
   10081  1.15  riastrad #define _MG_CLKTOP2_HSCLKCTL_PORT1			0x1688D4
   10082  1.15  riastrad #define _MG_CLKTOP2_HSCLKCTL_PORT2			0x1698D4
   10083  1.15  riastrad #define _MG_CLKTOP2_HSCLKCTL_PORT3			0x16A8D4
   10084  1.15  riastrad #define _MG_CLKTOP2_HSCLKCTL_PORT4			0x16B8D4
   10085  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x)		((x) << 16)
   10086  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK	(0x1 << 16)
   10087  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x)	((x) << 14)
   10088  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK	(0x3 << 14)
   10089  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK		(0x3 << 12)
   10090  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2		(0 << 12)
   10091  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3		(1 << 12)
   10092  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5		(2 << 12)
   10093  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7		(3 << 12)
   10094  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x)		((x) << 8)
   10095  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT		8
   10096  1.15  riastrad #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK		(0xf << 8)
   10097  1.15  riastrad #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
   10098  1.15  riastrad 						_MG_CLKTOP2_HSCLKCTL_PORT1, \
   10099  1.15  riastrad 						_MG_CLKTOP2_HSCLKCTL_PORT2)
   10100  1.15  riastrad 
   10101  1.15  riastrad #define _MG_PLL_DIV0_PORT1				0x168A00
   10102  1.15  riastrad #define _MG_PLL_DIV0_PORT2				0x169A00
   10103  1.15  riastrad #define _MG_PLL_DIV0_PORT3				0x16AA00
   10104  1.15  riastrad #define _MG_PLL_DIV0_PORT4				0x16BA00
   10105  1.15  riastrad #define   MG_PLL_DIV0_FRACNEN_H				(1 << 30)
   10106  1.15  riastrad #define   MG_PLL_DIV0_FBDIV_FRAC_MASK			(0x3fffff << 8)
   10107  1.15  riastrad #define   MG_PLL_DIV0_FBDIV_FRAC_SHIFT			8
   10108  1.15  riastrad #define   MG_PLL_DIV0_FBDIV_FRAC(x)			((x) << 8)
   10109  1.15  riastrad #define   MG_PLL_DIV0_FBDIV_INT_MASK			(0xff << 0)
   10110  1.15  riastrad #define   MG_PLL_DIV0_FBDIV_INT(x)			((x) << 0)
   10111  1.15  riastrad #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
   10112  1.15  riastrad 					_MG_PLL_DIV0_PORT2)
   10113  1.15  riastrad 
   10114  1.15  riastrad #define _MG_PLL_DIV1_PORT1				0x168A04
   10115  1.15  riastrad #define _MG_PLL_DIV1_PORT2				0x169A04
   10116  1.15  riastrad #define _MG_PLL_DIV1_PORT3				0x16AA04
   10117  1.15  riastrad #define _MG_PLL_DIV1_PORT4				0x16BA04
   10118  1.15  riastrad #define   MG_PLL_DIV1_IREF_NDIVRATIO(x)			((x) << 16)
   10119  1.15  riastrad #define   MG_PLL_DIV1_DITHER_DIV_1			(0 << 12)
   10120  1.15  riastrad #define   MG_PLL_DIV1_DITHER_DIV_2			(1 << 12)
   10121  1.15  riastrad #define   MG_PLL_DIV1_DITHER_DIV_4			(2 << 12)
   10122  1.15  riastrad #define   MG_PLL_DIV1_DITHER_DIV_8			(3 << 12)
   10123  1.15  riastrad #define   MG_PLL_DIV1_NDIVRATIO(x)			((x) << 4)
   10124  1.15  riastrad #define   MG_PLL_DIV1_FBPREDIV_MASK			(0xf << 0)
   10125  1.15  riastrad #define   MG_PLL_DIV1_FBPREDIV(x)			((x) << 0)
   10126  1.15  riastrad #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
   10127  1.15  riastrad 					_MG_PLL_DIV1_PORT2)
   10128  1.15  riastrad 
   10129  1.15  riastrad #define _MG_PLL_LF_PORT1				0x168A08
   10130  1.15  riastrad #define _MG_PLL_LF_PORT2				0x169A08
   10131  1.15  riastrad #define _MG_PLL_LF_PORT3				0x16AA08
   10132  1.15  riastrad #define _MG_PLL_LF_PORT4				0x16BA08
   10133  1.15  riastrad #define   MG_PLL_LF_TDCTARGETCNT(x)			((x) << 24)
   10134  1.15  riastrad #define   MG_PLL_LF_AFCCNTSEL_256			(0 << 20)
   10135  1.15  riastrad #define   MG_PLL_LF_AFCCNTSEL_512			(1 << 20)
   10136  1.15  riastrad #define   MG_PLL_LF_GAINCTRL(x)				((x) << 16)
   10137  1.15  riastrad #define   MG_PLL_LF_INT_COEFF(x)			((x) << 8)
   10138  1.15  riastrad #define   MG_PLL_LF_PROP_COEFF(x)			((x) << 0)
   10139  1.15  riastrad #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
   10140  1.15  riastrad 				      _MG_PLL_LF_PORT2)
   10141  1.15  riastrad 
   10142  1.15  riastrad #define _MG_PLL_FRAC_LOCK_PORT1				0x168A0C
   10143  1.15  riastrad #define _MG_PLL_FRAC_LOCK_PORT2				0x169A0C
   10144  1.15  riastrad #define _MG_PLL_FRAC_LOCK_PORT3				0x16AA0C
   10145  1.15  riastrad #define _MG_PLL_FRAC_LOCK_PORT4				0x16BA0C
   10146  1.15  riastrad #define   MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32		(1 << 18)
   10147  1.15  riastrad #define   MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32		(1 << 16)
   10148  1.15  riastrad #define   MG_PLL_FRAC_LOCK_LOCKTHRESH(x)		((x) << 11)
   10149  1.15  riastrad #define   MG_PLL_FRAC_LOCK_DCODITHEREN			(1 << 10)
   10150  1.15  riastrad #define   MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN		(1 << 8)
   10151  1.15  riastrad #define   MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x)		((x) << 0)
   10152  1.15  riastrad #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
   10153  1.15  riastrad 					     _MG_PLL_FRAC_LOCK_PORT1, \
   10154  1.15  riastrad 					     _MG_PLL_FRAC_LOCK_PORT2)
   10155  1.15  riastrad 
   10156  1.15  riastrad #define _MG_PLL_SSC_PORT1				0x168A10
   10157  1.15  riastrad #define _MG_PLL_SSC_PORT2				0x169A10
   10158  1.15  riastrad #define _MG_PLL_SSC_PORT3				0x16AA10
   10159  1.15  riastrad #define _MG_PLL_SSC_PORT4				0x16BA10
   10160  1.15  riastrad #define   MG_PLL_SSC_EN					(1 << 28)
   10161  1.15  riastrad #define   MG_PLL_SSC_TYPE(x)				((x) << 26)
   10162  1.15  riastrad #define   MG_PLL_SSC_STEPLENGTH(x)			((x) << 16)
   10163  1.15  riastrad #define   MG_PLL_SSC_STEPNUM(x)				((x) << 10)
   10164  1.15  riastrad #define   MG_PLL_SSC_FLLEN				(1 << 9)
   10165  1.15  riastrad #define   MG_PLL_SSC_STEPSIZE(x)			((x) << 0)
   10166  1.15  riastrad #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
   10167  1.15  riastrad 				       _MG_PLL_SSC_PORT2)
   10168  1.15  riastrad 
   10169  1.15  riastrad #define _MG_PLL_BIAS_PORT1				0x168A14
   10170  1.15  riastrad #define _MG_PLL_BIAS_PORT2				0x169A14
   10171  1.15  riastrad #define _MG_PLL_BIAS_PORT3				0x16AA14
   10172  1.15  riastrad #define _MG_PLL_BIAS_PORT4				0x16BA14
   10173  1.15  riastrad #define   MG_PLL_BIAS_BIAS_GB_SEL(x)			((x) << 30)
   10174  1.15  riastrad #define   MG_PLL_BIAS_BIAS_GB_SEL_MASK			(0x3 << 30)
   10175  1.15  riastrad #define   MG_PLL_BIAS_INIT_DCOAMP(x)			((x) << 24)
   10176  1.15  riastrad #define   MG_PLL_BIAS_INIT_DCOAMP_MASK			(0x3f << 24)
   10177  1.15  riastrad #define   MG_PLL_BIAS_BIAS_BONUS(x)			((x) << 16)
   10178  1.15  riastrad #define   MG_PLL_BIAS_BIAS_BONUS_MASK			(0xff << 16)
   10179  1.15  riastrad #define   MG_PLL_BIAS_BIASCAL_EN			(1 << 15)
   10180  1.15  riastrad #define   MG_PLL_BIAS_CTRIM(x)				((x) << 8)
   10181  1.15  riastrad #define   MG_PLL_BIAS_CTRIM_MASK			(0x1f << 8)
   10182  1.15  riastrad #define   MG_PLL_BIAS_VREF_RDAC(x)			((x) << 5)
   10183  1.15  riastrad #define   MG_PLL_BIAS_VREF_RDAC_MASK			(0x7 << 5)
   10184  1.15  riastrad #define   MG_PLL_BIAS_IREFTRIM(x)			((x) << 0)
   10185  1.15  riastrad #define   MG_PLL_BIAS_IREFTRIM_MASK			(0x1f << 0)
   10186  1.15  riastrad #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
   10187  1.15  riastrad 					_MG_PLL_BIAS_PORT2)
   10188  1.15  riastrad 
   10189  1.15  riastrad #define _MG_PLL_TDC_COLDST_BIAS_PORT1			0x168A18
   10190  1.15  riastrad #define _MG_PLL_TDC_COLDST_BIAS_PORT2			0x169A18
   10191  1.15  riastrad #define _MG_PLL_TDC_COLDST_BIAS_PORT3			0x16AA18
   10192  1.15  riastrad #define _MG_PLL_TDC_COLDST_BIAS_PORT4			0x16BA18
   10193  1.15  riastrad #define   MG_PLL_TDC_COLDST_IREFINT_EN			(1 << 27)
   10194  1.15  riastrad #define   MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x)	((x) << 17)
   10195  1.15  riastrad #define   MG_PLL_TDC_COLDST_COLDSTART			(1 << 16)
   10196  1.15  riastrad #define   MG_PLL_TDC_TDCOVCCORR_EN			(1 << 2)
   10197  1.15  riastrad #define   MG_PLL_TDC_TDCSEL(x)				((x) << 0)
   10198  1.15  riastrad #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
   10199  1.15  riastrad 						   _MG_PLL_TDC_COLDST_BIAS_PORT1, \
   10200  1.15  riastrad 						   _MG_PLL_TDC_COLDST_BIAS_PORT2)
   10201  1.15  riastrad 
   10202  1.15  riastrad #define _CNL_DPLL0_CFGCR0		0x6C000
   10203  1.15  riastrad #define _CNL_DPLL1_CFGCR0		0x6C080
   10204  1.15  riastrad #define  DPLL_CFGCR0_HDMI_MODE		(1 << 30)
   10205  1.15  riastrad #define  DPLL_CFGCR0_SSC_ENABLE		(1 << 29)
   10206  1.15  riastrad #define  DPLL_CFGCR0_SSC_ENABLE_ICL	(1 << 25)
   10207  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_MASK	(0xf << 25)
   10208  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_2700	(0 << 25)
   10209  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_1350	(1 << 25)
   10210  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_810	(2 << 25)
   10211  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_1620	(3 << 25)
   10212  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_1080	(4 << 25)
   10213  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_2160	(5 << 25)
   10214  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_3240	(6 << 25)
   10215  1.15  riastrad #define  DPLL_CFGCR0_LINK_RATE_4050	(7 << 25)
   10216  1.15  riastrad #define  DPLL_CFGCR0_DCO_FRACTION_MASK	(0x7fff << 10)
   10217  1.15  riastrad #define  DPLL_CFGCR0_DCO_FRACTION_SHIFT	(10)
   10218  1.15  riastrad #define  DPLL_CFGCR0_DCO_FRACTION(x)	((x) << 10)
   10219  1.15  riastrad #define  DPLL_CFGCR0_DCO_INTEGER_MASK	(0x3ff)
   10220  1.15  riastrad #define CNL_DPLL_CFGCR0(pll)		_MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
   10221  1.15  riastrad 
   10222  1.15  riastrad #define _CNL_DPLL0_CFGCR1		0x6C004
   10223  1.15  riastrad #define _CNL_DPLL1_CFGCR1		0x6C084
   10224  1.15  riastrad #define  DPLL_CFGCR1_QDIV_RATIO_MASK	(0xff << 10)
   10225  1.15  riastrad #define  DPLL_CFGCR1_QDIV_RATIO_SHIFT	(10)
   10226  1.15  riastrad #define  DPLL_CFGCR1_QDIV_RATIO(x)	((x) << 10)
   10227  1.15  riastrad #define  DPLL_CFGCR1_QDIV_MODE_SHIFT	(9)
   10228  1.15  riastrad #define  DPLL_CFGCR1_QDIV_MODE(x)	((x) << 9)
   10229  1.15  riastrad #define  DPLL_CFGCR1_KDIV_MASK		(7 << 6)
   10230  1.15  riastrad #define  DPLL_CFGCR1_KDIV_SHIFT		(6)
   10231  1.15  riastrad #define  DPLL_CFGCR1_KDIV(x)		((x) << 6)
   10232  1.15  riastrad #define  DPLL_CFGCR1_KDIV_1		(1 << 6)
   10233  1.15  riastrad #define  DPLL_CFGCR1_KDIV_2		(2 << 6)
   10234  1.15  riastrad #define  DPLL_CFGCR1_KDIV_3		(4 << 6)
   10235  1.15  riastrad #define  DPLL_CFGCR1_PDIV_MASK		(0xf << 2)
   10236  1.15  riastrad #define  DPLL_CFGCR1_PDIV_SHIFT		(2)
   10237  1.15  riastrad #define  DPLL_CFGCR1_PDIV(x)		((x) << 2)
   10238  1.15  riastrad #define  DPLL_CFGCR1_PDIV_2		(1 << 2)
   10239  1.15  riastrad #define  DPLL_CFGCR1_PDIV_3		(2 << 2)
   10240  1.15  riastrad #define  DPLL_CFGCR1_PDIV_5		(4 << 2)
   10241  1.15  riastrad #define  DPLL_CFGCR1_PDIV_7		(8 << 2)
   10242  1.15  riastrad #define  DPLL_CFGCR1_CENTRAL_FREQ	(3 << 0)
   10243  1.15  riastrad #define  DPLL_CFGCR1_CENTRAL_FREQ_8400	(3 << 0)
   10244  1.15  riastrad #define  TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL	(0 << 0)
   10245  1.15  riastrad #define CNL_DPLL_CFGCR1(pll)		_MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
   10246  1.15  riastrad 
   10247  1.15  riastrad #define _ICL_DPLL0_CFGCR0		0x164000
   10248  1.15  riastrad #define _ICL_DPLL1_CFGCR0		0x164080
   10249  1.15  riastrad #define ICL_DPLL_CFGCR0(pll)		_MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
   10250  1.15  riastrad 						  _ICL_DPLL1_CFGCR0)
   10251  1.15  riastrad 
   10252  1.15  riastrad #define _ICL_DPLL0_CFGCR1		0x164004
   10253  1.15  riastrad #define _ICL_DPLL1_CFGCR1		0x164084
   10254  1.15  riastrad #define ICL_DPLL_CFGCR1(pll)		_MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
   10255  1.15  riastrad 						  _ICL_DPLL1_CFGCR1)
   10256  1.15  riastrad 
   10257  1.15  riastrad #define _TGL_DPLL0_CFGCR0		0x164284
   10258  1.15  riastrad #define _TGL_DPLL1_CFGCR0		0x16428C
   10259  1.15  riastrad /* TODO: add DPLL4 */
   10260  1.15  riastrad #define _TGL_TBTPLL_CFGCR0		0x16429C
   10261  1.15  riastrad #define TGL_DPLL_CFGCR0(pll)		_MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
   10262  1.15  riastrad 						  _TGL_DPLL1_CFGCR0, \
   10263  1.15  riastrad 						  _TGL_TBTPLL_CFGCR0)
   10264  1.15  riastrad 
   10265  1.15  riastrad #define _TGL_DPLL0_CFGCR1		0x164288
   10266  1.15  riastrad #define _TGL_DPLL1_CFGCR1		0x164290
   10267  1.15  riastrad /* TODO: add DPLL4 */
   10268  1.15  riastrad #define _TGL_TBTPLL_CFGCR1		0x1642A0
   10269  1.15  riastrad #define TGL_DPLL_CFGCR1(pll)		_MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
   10270  1.15  riastrad 						   _TGL_DPLL1_CFGCR1, \
   10271  1.15  riastrad 						   _TGL_TBTPLL_CFGCR1)
   10272  1.15  riastrad 
   10273  1.15  riastrad #define _DKL_PHY1_BASE			0x168000
   10274  1.15  riastrad #define _DKL_PHY2_BASE			0x169000
   10275  1.15  riastrad #define _DKL_PHY3_BASE			0x16A000
   10276  1.15  riastrad #define _DKL_PHY4_BASE			0x16B000
   10277  1.15  riastrad #define _DKL_PHY5_BASE			0x16C000
   10278  1.15  riastrad #define _DKL_PHY6_BASE			0x16D000
   10279  1.15  riastrad 
   10280  1.15  riastrad /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
   10281  1.15  riastrad #define _DKL_PLL_DIV0			0x200
   10282  1.15  riastrad #define   DKL_PLL_DIV0_INTEG_COEFF(x)	((x) << 16)
   10283  1.15  riastrad #define   DKL_PLL_DIV0_INTEG_COEFF_MASK	(0x1F << 16)
   10284  1.15  riastrad #define   DKL_PLL_DIV0_PROP_COEFF(x)	((x) << 12)
   10285  1.15  riastrad #define   DKL_PLL_DIV0_PROP_COEFF_MASK	(0xF << 12)
   10286  1.15  riastrad #define   DKL_PLL_DIV0_FBPREDIV_SHIFT   (8)
   10287  1.15  riastrad #define   DKL_PLL_DIV0_FBPREDIV(x)	((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
   10288  1.15  riastrad #define   DKL_PLL_DIV0_FBPREDIV_MASK	(0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
   10289  1.15  riastrad #define   DKL_PLL_DIV0_FBDIV_INT(x)	((x) << 0)
   10290  1.15  riastrad #define   DKL_PLL_DIV0_FBDIV_INT_MASK	(0xFF << 0)
   10291  1.15  riastrad #define DKL_PLL_DIV0(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10292  1.15  riastrad 						    _DKL_PHY2_BASE) + \
   10293  1.15  riastrad 						    _DKL_PLL_DIV0)
   10294  1.15  riastrad 
   10295  1.15  riastrad #define _DKL_PLL_DIV1				0x204
   10296  1.15  riastrad #define   DKL_PLL_DIV1_IREF_TRIM(x)		((x) << 16)
   10297  1.15  riastrad #define   DKL_PLL_DIV1_IREF_TRIM_MASK		(0x1F << 16)
   10298  1.15  riastrad #define   DKL_PLL_DIV1_TDC_TARGET_CNT(x)	((x) << 0)
   10299  1.15  riastrad #define   DKL_PLL_DIV1_TDC_TARGET_CNT_MASK	(0xFF << 0)
   10300  1.15  riastrad #define DKL_PLL_DIV1(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10301  1.15  riastrad 						    _DKL_PHY2_BASE) + \
   10302  1.15  riastrad 						    _DKL_PLL_DIV1)
   10303  1.15  riastrad 
   10304  1.15  riastrad #define _DKL_PLL_SSC				0x210
   10305  1.15  riastrad #define   DKL_PLL_SSC_IREF_NDIV_RATIO(x)	((x) << 29)
   10306  1.15  riastrad #define   DKL_PLL_SSC_IREF_NDIV_RATIO_MASK	(0x7 << 29)
   10307  1.15  riastrad #define   DKL_PLL_SSC_STEP_LEN(x)		((x) << 16)
   10308  1.15  riastrad #define   DKL_PLL_SSC_STEP_LEN_MASK		(0xFF << 16)
   10309  1.15  riastrad #define   DKL_PLL_SSC_STEP_NUM(x)		((x) << 11)
   10310  1.15  riastrad #define   DKL_PLL_SSC_STEP_NUM_MASK		(0x7 << 11)
   10311  1.15  riastrad #define   DKL_PLL_SSC_EN			(1 << 9)
   10312  1.15  riastrad #define DKL_PLL_SSC(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10313  1.15  riastrad 						    _DKL_PHY2_BASE) + \
   10314  1.15  riastrad 						    _DKL_PLL_SSC)
   10315  1.15  riastrad 
   10316  1.15  riastrad #define _DKL_PLL_BIAS			0x214
   10317  1.15  riastrad #define   DKL_PLL_BIAS_FRAC_EN_H	(1 << 30)
   10318  1.15  riastrad #define   DKL_PLL_BIAS_FBDIV_SHIFT	(8)
   10319  1.15  riastrad #define   DKL_PLL_BIAS_FBDIV_FRAC(x)	((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
   10320  1.15  riastrad #define   DKL_PLL_BIAS_FBDIV_FRAC_MASK	(0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
   10321  1.15  riastrad #define DKL_PLL_BIAS(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10322  1.15  riastrad 						    _DKL_PHY2_BASE) + \
   10323  1.15  riastrad 						    _DKL_PLL_BIAS)
   10324  1.15  riastrad 
   10325  1.15  riastrad #define _DKL_PLL_TDC_COLDST_BIAS		0x218
   10326  1.15  riastrad #define   DKL_PLL_TDC_SSC_STEP_SIZE(x)		((x) << 8)
   10327  1.15  riastrad #define   DKL_PLL_TDC_SSC_STEP_SIZE_MASK	(0xFF << 8)
   10328  1.15  riastrad #define   DKL_PLL_TDC_FEED_FWD_GAIN(x)		((x) << 0)
   10329  1.15  riastrad #define   DKL_PLL_TDC_FEED_FWD_GAIN_MASK	(0xFF << 0)
   10330  1.15  riastrad #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
   10331  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10332  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10333  1.15  riastrad 						     _DKL_PLL_TDC_COLDST_BIAS)
   10334  1.15  riastrad 
   10335  1.15  riastrad #define _DKL_REFCLKIN_CTL		0x12C
   10336  1.15  riastrad /* Bits are the same as MG_REFCLKIN_CTL */
   10337  1.15  riastrad #define DKL_REFCLKIN_CTL(tc_port)	_MMIO(_PORT(tc_port, \
   10338  1.15  riastrad 						    _DKL_PHY1_BASE, \
   10339  1.15  riastrad 						    _DKL_PHY2_BASE) + \
   10340  1.15  riastrad 					      _DKL_REFCLKIN_CTL)
   10341  1.15  riastrad 
   10342  1.15  riastrad #define _DKL_CLKTOP2_HSCLKCTL		0xD4
   10343  1.15  riastrad /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
   10344  1.15  riastrad #define DKL_CLKTOP2_HSCLKCTL(tc_port)	_MMIO(_PORT(tc_port, \
   10345  1.15  riastrad 						    _DKL_PHY1_BASE, \
   10346  1.15  riastrad 						    _DKL_PHY2_BASE) + \
   10347  1.15  riastrad 					      _DKL_CLKTOP2_HSCLKCTL)
   10348  1.15  riastrad 
   10349  1.15  riastrad #define _DKL_CLKTOP2_CORECLKCTL1		0xD8
   10350  1.15  riastrad /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
   10351  1.15  riastrad #define DKL_CLKTOP2_CORECLKCTL1(tc_port)	_MMIO(_PORT(tc_port, \
   10352  1.15  riastrad 							    _DKL_PHY1_BASE, \
   10353  1.15  riastrad 							    _DKL_PHY2_BASE) + \
   10354  1.15  riastrad 						      _DKL_CLKTOP2_CORECLKCTL1)
   10355  1.15  riastrad 
   10356  1.15  riastrad #define _DKL_TX_DPCNTL0				0x2C0
   10357  1.15  riastrad #define  DKL_TX_PRESHOOT_COEFF(x)			((x) << 13)
   10358  1.15  riastrad #define  DKL_TX_PRESHOOT_COEFF_MASK			(0x1f << 13)
   10359  1.15  riastrad #define  DKL_TX_DE_EMPHASIS_COEFF(x)		((x) << 8)
   10360  1.15  riastrad #define  DKL_TX_DE_EMPAHSIS_COEFF_MASK		(0x1f << 8)
   10361  1.15  riastrad #define  DKL_TX_VSWING_CONTROL(x)			((x) << 0)
   10362  1.15  riastrad #define  DKL_TX_VSWING_CONTROL_MASK			(0x7 << 0)
   10363  1.15  riastrad #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
   10364  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10365  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10366  1.15  riastrad 						     _DKL_TX_DPCNTL0)
   10367  1.15  riastrad 
   10368  1.15  riastrad #define _DKL_TX_DPCNTL1				0x2C4
   10369  1.15  riastrad /* Bits are the same as DKL_TX_DPCNTRL0 */
   10370  1.15  riastrad #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
   10371  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10372  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10373  1.15  riastrad 						     _DKL_TX_DPCNTL1)
   10374  1.15  riastrad 
   10375  1.15  riastrad #define _DKL_TX_DPCNTL2				0x2C8
   10376  1.15  riastrad #define  DKL_TX_DP20BITMODE				(1 << 2)
   10377  1.15  riastrad #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
   10378  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10379  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10380  1.15  riastrad 						     _DKL_TX_DPCNTL2)
   10381  1.15  riastrad 
   10382  1.15  riastrad #define _DKL_TX_FW_CALIB				0x2F8
   10383  1.15  riastrad #define  DKL_TX_CFG_DISABLE_WAIT_INIT			(1 << 7)
   10384  1.15  riastrad #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
   10385  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10386  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10387  1.15  riastrad 						     _DKL_TX_FW_CALIB)
   10388  1.15  riastrad 
   10389  1.15  riastrad #define _DKL_TX_PMD_LANE_SUS				0xD00
   10390  1.15  riastrad #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
   10391  1.15  riastrad 							  _DKL_PHY1_BASE, \
   10392  1.15  riastrad 							  _DKL_PHY2_BASE) + \
   10393  1.15  riastrad 							  _DKL_TX_PMD_LANE_SUS)
   10394  1.15  riastrad 
   10395  1.15  riastrad #define _DKL_TX_DW17					0xDC4
   10396  1.15  riastrad #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
   10397  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10398  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10399  1.15  riastrad 						     _DKL_TX_DW17)
   10400  1.15  riastrad 
   10401  1.15  riastrad #define _DKL_TX_DW18					0xDC8
   10402  1.15  riastrad #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
   10403  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10404  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10405  1.15  riastrad 						     _DKL_TX_DW18)
   10406  1.15  riastrad 
   10407  1.15  riastrad #define _DKL_DP_MODE					0xA0
   10408  1.15  riastrad #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
   10409  1.15  riastrad 						     _DKL_PHY1_BASE, \
   10410  1.15  riastrad 						     _DKL_PHY2_BASE) + \
   10411  1.15  riastrad 						     _DKL_DP_MODE)
   10412  1.15  riastrad 
   10413  1.15  riastrad #define _DKL_CMN_UC_DW27			0x36C
   10414  1.15  riastrad #define  DKL_CMN_UC_DW27_UC_HEALTH		(0x1 << 15)
   10415  1.15  riastrad #define DKL_CMN_UC_DW_27(tc_port)		_MMIO(_PORT(tc_port, \
   10416  1.15  riastrad 							    _DKL_PHY1_BASE, \
   10417  1.15  riastrad 							    _DKL_PHY2_BASE) + \
   10418  1.15  riastrad 							    _DKL_CMN_UC_DW27)
   10419  1.15  riastrad 
   10420  1.15  riastrad /*
   10421  1.15  riastrad  * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
   10422  1.15  riastrad  * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
   10423  1.15  riastrad  * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
   10424  1.15  riastrad  * bits that point the 4KB window into the full PHY register space.
   10425  1.15  riastrad  */
   10426  1.15  riastrad #define _HIP_INDEX_REG0			0x1010A0
   10427  1.15  riastrad #define _HIP_INDEX_REG1			0x1010A4
   10428  1.15  riastrad #define HIP_INDEX_REG(tc_port)		_MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
   10429  1.15  riastrad 					      : _HIP_INDEX_REG1)
   10430  1.15  riastrad #define _HIP_INDEX_SHIFT(tc_port)	(8 * ((tc_port) % 4))
   10431  1.15  riastrad #define HIP_INDEX_VAL(tc_port, val)	((val) << _HIP_INDEX_SHIFT(tc_port))
   10432   1.3  riastrad 
   10433   1.3  riastrad /* BXT display engine PLL */
   10434  1.15  riastrad #define BXT_DE_PLL_CTL			_MMIO(0x6d000)
   10435   1.3  riastrad #define   BXT_DE_PLL_RATIO(x)		(x)	/* {60,65,100} * 19.2MHz */
   10436   1.3  riastrad #define   BXT_DE_PLL_RATIO_MASK		0xff
   10437   1.3  riastrad 
   10438  1.15  riastrad #define BXT_DE_PLL_ENABLE		_MMIO(0x46070)
   10439   1.3  riastrad #define   BXT_DE_PLL_PLL_ENABLE		(1 << 31)
   10440   1.3  riastrad #define   BXT_DE_PLL_LOCK		(1 << 30)
   10441  1.15  riastrad #define   CNL_CDCLK_PLL_RATIO(x)	(x)
   10442  1.15  riastrad #define   CNL_CDCLK_PLL_RATIO_MASK	0xff
   10443   1.3  riastrad 
   10444   1.3  riastrad /* GEN9 DC */
   10445  1.15  riastrad #define DC_STATE_EN			_MMIO(0x45504)
   10446  1.15  riastrad #define  DC_STATE_DISABLE		0
   10447  1.15  riastrad #define  DC_STATE_EN_DC3CO		REG_BIT(30)
   10448  1.15  riastrad #define  DC_STATE_DC3CO_STATUS		REG_BIT(29)
   10449  1.15  riastrad #define  DC_STATE_EN_UPTO_DC5		(1 << 0)
   10450  1.15  riastrad #define  DC_STATE_EN_DC9		(1 << 3)
   10451  1.15  riastrad #define  DC_STATE_EN_UPTO_DC6		(2 << 0)
   10452   1.3  riastrad #define  DC_STATE_EN_UPTO_DC5_DC6_MASK   0x3
   10453   1.3  riastrad 
   10454  1.15  riastrad #define  DC_STATE_DEBUG                  _MMIO(0x45520)
   10455  1.15  riastrad #define  DC_STATE_DEBUG_MASK_CORES	(1 << 0)
   10456  1.15  riastrad #define  DC_STATE_DEBUG_MASK_MEMORY_UP	(1 << 1)
   10457  1.15  riastrad 
   10458  1.15  riastrad #define BXT_P_CR_MC_BIOS_REQ_0_0_0	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
   10459  1.15  riastrad #define  BXT_REQ_DATA_MASK			0x3F
   10460  1.15  riastrad #define  BXT_DRAM_CHANNEL_ACTIVE_SHIFT		12
   10461  1.15  riastrad #define  BXT_DRAM_CHANNEL_ACTIVE_MASK		(0xF << 12)
   10462  1.15  riastrad #define  BXT_MEMORY_FREQ_MULTIPLIER_HZ		133333333
   10463  1.15  riastrad 
   10464  1.15  riastrad #define BXT_D_CR_DRP0_DUNIT8			0x1000
   10465  1.15  riastrad #define BXT_D_CR_DRP0_DUNIT9			0x1200
   10466  1.15  riastrad #define  BXT_D_CR_DRP0_DUNIT_START		8
   10467  1.15  riastrad #define  BXT_D_CR_DRP0_DUNIT_END		11
   10468  1.15  riastrad #define BXT_D_CR_DRP0_DUNIT(x)	_MMIO(MCHBAR_MIRROR_BASE_SNB + \
   10469  1.15  riastrad 				      _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
   10470  1.15  riastrad 						 BXT_D_CR_DRP0_DUNIT9))
   10471  1.15  riastrad #define  BXT_DRAM_RANK_MASK			0x3
   10472  1.15  riastrad #define  BXT_DRAM_RANK_SINGLE			0x1
   10473  1.15  riastrad #define  BXT_DRAM_RANK_DUAL			0x3
   10474  1.15  riastrad #define  BXT_DRAM_WIDTH_MASK			(0x3 << 4)
   10475  1.15  riastrad #define  BXT_DRAM_WIDTH_SHIFT			4
   10476  1.15  riastrad #define  BXT_DRAM_WIDTH_X8			(0x0 << 4)
   10477  1.15  riastrad #define  BXT_DRAM_WIDTH_X16			(0x1 << 4)
   10478  1.15  riastrad #define  BXT_DRAM_WIDTH_X32			(0x2 << 4)
   10479  1.15  riastrad #define  BXT_DRAM_WIDTH_X64			(0x3 << 4)
   10480  1.15  riastrad #define  BXT_DRAM_SIZE_MASK			(0x7 << 6)
   10481  1.15  riastrad #define  BXT_DRAM_SIZE_SHIFT			6
   10482  1.15  riastrad #define  BXT_DRAM_SIZE_4GBIT			(0x0 << 6)
   10483  1.15  riastrad #define  BXT_DRAM_SIZE_6GBIT			(0x1 << 6)
   10484  1.15  riastrad #define  BXT_DRAM_SIZE_8GBIT			(0x2 << 6)
   10485  1.15  riastrad #define  BXT_DRAM_SIZE_12GBIT			(0x3 << 6)
   10486  1.15  riastrad #define  BXT_DRAM_SIZE_16GBIT			(0x4 << 6)
   10487  1.15  riastrad #define  BXT_DRAM_TYPE_MASK			(0x7 << 22)
   10488  1.15  riastrad #define  BXT_DRAM_TYPE_SHIFT			22
   10489  1.15  riastrad #define  BXT_DRAM_TYPE_DDR3			(0x0 << 22)
   10490  1.15  riastrad #define  BXT_DRAM_TYPE_LPDDR3			(0x1 << 22)
   10491  1.15  riastrad #define  BXT_DRAM_TYPE_LPDDR4			(0x2 << 22)
   10492  1.15  riastrad #define  BXT_DRAM_TYPE_DDR4			(0x4 << 22)
   10493  1.15  riastrad 
   10494  1.15  riastrad #define SKL_MEMORY_FREQ_MULTIPLIER_HZ		266666666
   10495  1.15  riastrad #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
   10496  1.15  riastrad #define  SKL_REQ_DATA_MASK			(0xF << 0)
   10497  1.15  riastrad 
   10498  1.15  riastrad #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
   10499  1.15  riastrad #define  SKL_DRAM_DDR_TYPE_MASK			(0x3 << 0)
   10500  1.15  riastrad #define  SKL_DRAM_DDR_TYPE_DDR4			(0 << 0)
   10501  1.15  riastrad #define  SKL_DRAM_DDR_TYPE_DDR3			(1 << 0)
   10502  1.15  riastrad #define  SKL_DRAM_DDR_TYPE_LPDDR3		(2 << 0)
   10503  1.15  riastrad #define  SKL_DRAM_DDR_TYPE_LPDDR4		(3 << 0)
   10504  1.15  riastrad 
   10505  1.15  riastrad #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
   10506  1.15  riastrad #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
   10507  1.15  riastrad #define  SKL_DRAM_S_SHIFT			16
   10508  1.15  riastrad #define  SKL_DRAM_SIZE_MASK			0x3F
   10509  1.15  riastrad #define  SKL_DRAM_WIDTH_MASK			(0x3 << 8)
   10510  1.15  riastrad #define  SKL_DRAM_WIDTH_SHIFT			8
   10511  1.15  riastrad #define  SKL_DRAM_WIDTH_X8			(0x0 << 8)
   10512  1.15  riastrad #define  SKL_DRAM_WIDTH_X16			(0x1 << 8)
   10513  1.15  riastrad #define  SKL_DRAM_WIDTH_X32			(0x2 << 8)
   10514  1.15  riastrad #define  SKL_DRAM_RANK_MASK			(0x1 << 10)
   10515  1.15  riastrad #define  SKL_DRAM_RANK_SHIFT			10
   10516  1.15  riastrad #define  SKL_DRAM_RANK_1			(0x0 << 10)
   10517  1.15  riastrad #define  SKL_DRAM_RANK_2			(0x1 << 10)
   10518  1.15  riastrad #define  SKL_DRAM_RANK_MASK			(0x1 << 10)
   10519  1.15  riastrad #define  CNL_DRAM_SIZE_MASK			0x7F
   10520  1.15  riastrad #define  CNL_DRAM_WIDTH_MASK			(0x3 << 7)
   10521  1.15  riastrad #define  CNL_DRAM_WIDTH_SHIFT			7
   10522  1.15  riastrad #define  CNL_DRAM_WIDTH_X8			(0x0 << 7)
   10523  1.15  riastrad #define  CNL_DRAM_WIDTH_X16			(0x1 << 7)
   10524  1.15  riastrad #define  CNL_DRAM_WIDTH_X32			(0x2 << 7)
   10525  1.15  riastrad #define  CNL_DRAM_RANK_MASK			(0x3 << 9)
   10526  1.15  riastrad #define  CNL_DRAM_RANK_SHIFT			9
   10527  1.15  riastrad #define  CNL_DRAM_RANK_1			(0x0 << 9)
   10528  1.15  riastrad #define  CNL_DRAM_RANK_2			(0x1 << 9)
   10529  1.15  riastrad #define  CNL_DRAM_RANK_3			(0x2 << 9)
   10530  1.15  riastrad #define  CNL_DRAM_RANK_4			(0x3 << 9)
   10531   1.3  riastrad 
   10532   1.3  riastrad /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
   10533   1.3  riastrad  * since on HSW we can't write to it using I915_WRITE. */
   10534  1.15  riastrad #define D_COMP_HSW			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
   10535  1.15  riastrad #define D_COMP_BDW			_MMIO(0x138144)
   10536  1.15  riastrad #define  D_COMP_RCOMP_IN_PROGRESS	(1 << 9)
   10537  1.15  riastrad #define  D_COMP_COMP_FORCE		(1 << 8)
   10538  1.15  riastrad #define  D_COMP_COMP_DISABLE		(1 << 0)
   10539   1.1  riastrad 
   10540   1.1  riastrad /* Pipe WM_LINETIME - watermark line time */
   10541  1.15  riastrad #define _PIPE_WM_LINETIME_A		0x45270
   10542  1.15  riastrad #define _PIPE_WM_LINETIME_B		0x45274
   10543  1.15  riastrad #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
   10544   1.1  riastrad #define   PIPE_WM_LINETIME_MASK			(0x1ff)
   10545   1.1  riastrad #define   PIPE_WM_LINETIME_TIME(x)		((x))
   10546  1.15  riastrad #define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff << 16)
   10547  1.15  riastrad #define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x) << 16)
   10548   1.1  riastrad 
   10549   1.1  riastrad /* SFUSE_STRAP */
   10550  1.15  riastrad #define SFUSE_STRAP			_MMIO(0xc2014)
   10551  1.15  riastrad #define  SFUSE_STRAP_FUSE_LOCK		(1 << 13)
   10552  1.15  riastrad #define  SFUSE_STRAP_RAW_FREQUENCY	(1 << 8)
   10553  1.15  riastrad #define  SFUSE_STRAP_DISPLAY_DISABLED	(1 << 7)
   10554  1.15  riastrad #define  SFUSE_STRAP_CRT_DISABLED	(1 << 6)
   10555  1.15  riastrad #define  SFUSE_STRAP_DDIF_DETECTED	(1 << 3)
   10556  1.15  riastrad #define  SFUSE_STRAP_DDIB_DETECTED	(1 << 2)
   10557  1.15  riastrad #define  SFUSE_STRAP_DDIC_DETECTED	(1 << 1)
   10558  1.15  riastrad #define  SFUSE_STRAP_DDID_DETECTED	(1 << 0)
   10559   1.1  riastrad 
   10560  1.15  riastrad #define WM_MISC				_MMIO(0x45260)
   10561   1.2     kamil #define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
   10562   1.2     kamil 
   10563  1.15  riastrad #define WM_DBG				_MMIO(0x45280)
   10564  1.15  riastrad #define  WM_DBG_DISALLOW_MULTIPLE_LP	(1 << 0)
   10565  1.15  riastrad #define  WM_DBG_DISALLOW_MAXFIFO	(1 << 1)
   10566  1.15  riastrad #define  WM_DBG_DISALLOW_SPRITE		(1 << 2)
   10567   1.1  riastrad 
   10568   1.2     kamil /* pipe CSC */
   10569   1.2     kamil #define _PIPE_A_CSC_COEFF_RY_GY	0x49010
   10570   1.2     kamil #define _PIPE_A_CSC_COEFF_BY	0x49014
   10571   1.2     kamil #define _PIPE_A_CSC_COEFF_RU_GU	0x49018
   10572   1.2     kamil #define _PIPE_A_CSC_COEFF_BU	0x4901c
   10573   1.2     kamil #define _PIPE_A_CSC_COEFF_RV_GV	0x49020
   10574   1.2     kamil #define _PIPE_A_CSC_COEFF_BV	0x49024
   10575  1.15  riastrad 
   10576   1.2     kamil #define _PIPE_A_CSC_MODE	0x49028
   10577  1.15  riastrad #define  ICL_CSC_ENABLE			(1 << 31) /* icl+ */
   10578  1.15  riastrad #define  ICL_OUTPUT_CSC_ENABLE		(1 << 30) /* icl+ */
   10579  1.15  riastrad #define  CSC_BLACK_SCREEN_OFFSET	(1 << 2) /* ilk/snb */
   10580  1.15  riastrad #define  CSC_POSITION_BEFORE_GAMMA	(1 << 1) /* pre-glk */
   10581  1.15  riastrad #define  CSC_MODE_YUV_TO_RGB		(1 << 0) /* ilk/snb */
   10582  1.15  riastrad 
   10583   1.2     kamil #define _PIPE_A_CSC_PREOFF_HI	0x49030
   10584   1.2     kamil #define _PIPE_A_CSC_PREOFF_ME	0x49034
   10585   1.2     kamil #define _PIPE_A_CSC_PREOFF_LO	0x49038
   10586   1.2     kamil #define _PIPE_A_CSC_POSTOFF_HI	0x49040
   10587   1.2     kamil #define _PIPE_A_CSC_POSTOFF_ME	0x49044
   10588   1.2     kamil #define _PIPE_A_CSC_POSTOFF_LO	0x49048
   10589   1.2     kamil 
   10590   1.2     kamil #define _PIPE_B_CSC_COEFF_RY_GY	0x49110
   10591   1.2     kamil #define _PIPE_B_CSC_COEFF_BY	0x49114
   10592   1.2     kamil #define _PIPE_B_CSC_COEFF_RU_GU	0x49118
   10593   1.2     kamil #define _PIPE_B_CSC_COEFF_BU	0x4911c
   10594   1.2     kamil #define _PIPE_B_CSC_COEFF_RV_GV	0x49120
   10595   1.2     kamil #define _PIPE_B_CSC_COEFF_BV	0x49124
   10596   1.2     kamil #define _PIPE_B_CSC_MODE	0x49128
   10597   1.2     kamil #define _PIPE_B_CSC_PREOFF_HI	0x49130
   10598   1.2     kamil #define _PIPE_B_CSC_PREOFF_ME	0x49134
   10599   1.2     kamil #define _PIPE_B_CSC_PREOFF_LO	0x49138
   10600   1.2     kamil #define _PIPE_B_CSC_POSTOFF_HI	0x49140
   10601   1.2     kamil #define _PIPE_B_CSC_POSTOFF_ME	0x49144
   10602   1.2     kamil #define _PIPE_B_CSC_POSTOFF_LO	0x49148
   10603   1.2     kamil 
   10604  1.15  riastrad #define PIPE_CSC_COEFF_RY_GY(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
   10605  1.15  riastrad #define PIPE_CSC_COEFF_BY(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
   10606  1.15  riastrad #define PIPE_CSC_COEFF_RU_GU(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
   10607  1.15  riastrad #define PIPE_CSC_COEFF_BU(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
   10608  1.15  riastrad #define PIPE_CSC_COEFF_RV_GV(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
   10609  1.15  riastrad #define PIPE_CSC_COEFF_BV(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
   10610  1.15  riastrad #define PIPE_CSC_MODE(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
   10611  1.15  riastrad #define PIPE_CSC_PREOFF_HI(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
   10612  1.15  riastrad #define PIPE_CSC_PREOFF_ME(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
   10613  1.15  riastrad #define PIPE_CSC_PREOFF_LO(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
   10614  1.15  riastrad #define PIPE_CSC_POSTOFF_HI(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
   10615  1.15  riastrad #define PIPE_CSC_POSTOFF_ME(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
   10616  1.15  riastrad #define PIPE_CSC_POSTOFF_LO(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
   10617  1.15  riastrad 
   10618  1.15  riastrad /* Pipe Output CSC */
   10619  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY	0x49050
   10620  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_COEFF_BY	0x49054
   10621  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU	0x49058
   10622  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_COEFF_BU	0x4905c
   10623  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV	0x49060
   10624  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_COEFF_BV	0x49064
   10625  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_PREOFF_HI	0x49068
   10626  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_PREOFF_ME	0x4906c
   10627  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_PREOFF_LO	0x49070
   10628  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI	0x49074
   10629  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME	0x49078
   10630  1.15  riastrad #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO	0x4907c
   10631  1.15  riastrad 
   10632  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY	0x49150
   10633  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_COEFF_BY	0x49154
   10634  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU	0x49158
   10635  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_COEFF_BU	0x4915c
   10636  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV	0x49160
   10637  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_COEFF_BV	0x49164
   10638  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_PREOFF_HI	0x49168
   10639  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_PREOFF_ME	0x4916c
   10640  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_PREOFF_LO	0x49170
   10641  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI	0x49174
   10642  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME	0x49178
   10643  1.15  riastrad #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO	0x4917c
   10644  1.15  riastrad 
   10645  1.15  riastrad #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe)	_MMIO_PIPE(pipe,\
   10646  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
   10647  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
   10648  1.15  riastrad #define PIPE_CSC_OUTPUT_COEFF_BY(pipe)		_MMIO_PIPE(pipe, \
   10649  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_COEFF_BY, \
   10650  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_COEFF_BY)
   10651  1.15  riastrad #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe)	_MMIO_PIPE(pipe, \
   10652  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
   10653  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
   10654  1.15  riastrad #define PIPE_CSC_OUTPUT_COEFF_BU(pipe)		_MMIO_PIPE(pipe, \
   10655  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_COEFF_BU, \
   10656  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_COEFF_BU)
   10657  1.15  riastrad #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe)	_MMIO_PIPE(pipe, \
   10658  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
   10659  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
   10660  1.15  riastrad #define PIPE_CSC_OUTPUT_COEFF_BV(pipe)		_MMIO_PIPE(pipe, \
   10661  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_COEFF_BV, \
   10662  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_COEFF_BV)
   10663  1.15  riastrad #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe)		_MMIO_PIPE(pipe, \
   10664  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
   10665  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_PREOFF_HI)
   10666  1.15  riastrad #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe)		_MMIO_PIPE(pipe, \
   10667  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
   10668  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_PREOFF_ME)
   10669  1.15  riastrad #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe)		_MMIO_PIPE(pipe, \
   10670  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
   10671  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_PREOFF_LO)
   10672  1.15  riastrad #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe)	_MMIO_PIPE(pipe, \
   10673  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
   10674  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
   10675  1.15  riastrad #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe)	_MMIO_PIPE(pipe, \
   10676  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
   10677  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
   10678  1.15  riastrad #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe)	_MMIO_PIPE(pipe, \
   10679  1.15  riastrad 							   _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
   10680  1.15  riastrad 							   _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
   10681  1.15  riastrad 
   10682  1.15  riastrad /* pipe degamma/gamma LUTs on IVB+ */
   10683  1.15  riastrad #define _PAL_PREC_INDEX_A	0x4A400
   10684  1.15  riastrad #define _PAL_PREC_INDEX_B	0x4AC00
   10685  1.15  riastrad #define _PAL_PREC_INDEX_C	0x4B400
   10686  1.15  riastrad #define   PAL_PREC_10_12_BIT		(0 << 31)
   10687  1.15  riastrad #define   PAL_PREC_SPLIT_MODE		(1 << 31)
   10688  1.15  riastrad #define   PAL_PREC_AUTO_INCREMENT	(1 << 15)
   10689  1.15  riastrad #define   PAL_PREC_INDEX_VALUE_MASK	(0x3ff << 0)
   10690  1.15  riastrad #define   PAL_PREC_INDEX_VALUE(x)	((x) << 0)
   10691  1.15  riastrad #define _PAL_PREC_DATA_A	0x4A404
   10692  1.15  riastrad #define _PAL_PREC_DATA_B	0x4AC04
   10693  1.15  riastrad #define _PAL_PREC_DATA_C	0x4B404
   10694  1.15  riastrad #define _PAL_PREC_GC_MAX_A	0x4A410
   10695  1.15  riastrad #define _PAL_PREC_GC_MAX_B	0x4AC10
   10696  1.15  riastrad #define _PAL_PREC_GC_MAX_C	0x4B410
   10697  1.15  riastrad #define   PREC_PAL_DATA_RED_MASK	REG_GENMASK(29, 20)
   10698  1.15  riastrad #define   PREC_PAL_DATA_GREEN_MASK	REG_GENMASK(19, 10)
   10699  1.15  riastrad #define   PREC_PAL_DATA_BLUE_MASK	REG_GENMASK(9, 0)
   10700  1.15  riastrad #define _PAL_PREC_EXT_GC_MAX_A	0x4A420
   10701  1.15  riastrad #define _PAL_PREC_EXT_GC_MAX_B	0x4AC20
   10702  1.15  riastrad #define _PAL_PREC_EXT_GC_MAX_C	0x4B420
   10703  1.15  riastrad #define _PAL_PREC_EXT2_GC_MAX_A	0x4A430
   10704  1.15  riastrad #define _PAL_PREC_EXT2_GC_MAX_B	0x4AC30
   10705  1.15  riastrad #define _PAL_PREC_EXT2_GC_MAX_C	0x4B430
   10706  1.15  riastrad 
   10707  1.15  riastrad #define PREC_PAL_INDEX(pipe)		_MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
   10708  1.15  riastrad #define PREC_PAL_DATA(pipe)		_MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
   10709  1.15  riastrad #define PREC_PAL_GC_MAX(pipe, i)	_MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
   10710  1.15  riastrad #define PREC_PAL_EXT_GC_MAX(pipe, i)	_MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
   10711  1.15  riastrad #define PREC_PAL_EXT2_GC_MAX(pipe, i)	_MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
   10712  1.15  riastrad 
   10713  1.15  riastrad #define _PRE_CSC_GAMC_INDEX_A	0x4A484
   10714  1.15  riastrad #define _PRE_CSC_GAMC_INDEX_B	0x4AC84
   10715  1.15  riastrad #define _PRE_CSC_GAMC_INDEX_C	0x4B484
   10716  1.15  riastrad #define   PRE_CSC_GAMC_AUTO_INCREMENT	(1 << 10)
   10717  1.15  riastrad #define _PRE_CSC_GAMC_DATA_A	0x4A488
   10718  1.15  riastrad #define _PRE_CSC_GAMC_DATA_B	0x4AC88
   10719  1.15  riastrad #define _PRE_CSC_GAMC_DATA_C	0x4B488
   10720  1.15  riastrad 
   10721  1.15  riastrad #define PRE_CSC_GAMC_INDEX(pipe)	_MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
   10722  1.15  riastrad #define PRE_CSC_GAMC_DATA(pipe)		_MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
   10723  1.15  riastrad 
   10724  1.15  riastrad /* ICL Multi segmented gamma */
   10725  1.15  riastrad #define _PAL_PREC_MULTI_SEG_INDEX_A	0x4A408
   10726  1.15  riastrad #define _PAL_PREC_MULTI_SEG_INDEX_B	0x4AC08
   10727  1.15  riastrad #define  PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT		REG_BIT(15)
   10728  1.15  riastrad #define  PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK	REG_GENMASK(4, 0)
   10729  1.15  riastrad 
   10730  1.15  riastrad #define _PAL_PREC_MULTI_SEG_DATA_A	0x4A40C
   10731  1.15  riastrad #define _PAL_PREC_MULTI_SEG_DATA_B	0x4AC0C
   10732  1.15  riastrad 
   10733  1.15  riastrad #define PREC_PAL_MULTI_SEG_INDEX(pipe)	_MMIO_PIPE(pipe, \
   10734  1.15  riastrad 					_PAL_PREC_MULTI_SEG_INDEX_A, \
   10735  1.15  riastrad 					_PAL_PREC_MULTI_SEG_INDEX_B)
   10736  1.15  riastrad #define PREC_PAL_MULTI_SEG_DATA(pipe)	_MMIO_PIPE(pipe, \
   10737  1.15  riastrad 					_PAL_PREC_MULTI_SEG_DATA_A, \
   10738  1.15  riastrad 					_PAL_PREC_MULTI_SEG_DATA_B)
   10739  1.15  riastrad 
   10740  1.15  riastrad /* pipe CSC & degamma/gamma LUTs on CHV */
   10741  1.15  riastrad #define _CGM_PIPE_A_CSC_COEFF01	(VLV_DISPLAY_BASE + 0x67900)
   10742  1.15  riastrad #define _CGM_PIPE_A_CSC_COEFF23	(VLV_DISPLAY_BASE + 0x67904)
   10743  1.15  riastrad #define _CGM_PIPE_A_CSC_COEFF45	(VLV_DISPLAY_BASE + 0x67908)
   10744  1.15  riastrad #define _CGM_PIPE_A_CSC_COEFF67	(VLV_DISPLAY_BASE + 0x6790C)
   10745  1.15  riastrad #define _CGM_PIPE_A_CSC_COEFF8	(VLV_DISPLAY_BASE + 0x67910)
   10746  1.15  riastrad #define _CGM_PIPE_A_DEGAMMA	(VLV_DISPLAY_BASE + 0x66000)
   10747  1.15  riastrad #define _CGM_PIPE_A_GAMMA	(VLV_DISPLAY_BASE + 0x67000)
   10748  1.15  riastrad #define _CGM_PIPE_A_MODE	(VLV_DISPLAY_BASE + 0x67A00)
   10749  1.15  riastrad #define   CGM_PIPE_MODE_GAMMA	(1 << 2)
   10750  1.15  riastrad #define   CGM_PIPE_MODE_CSC	(1 << 1)
   10751  1.15  riastrad #define   CGM_PIPE_MODE_DEGAMMA	(1 << 0)
   10752  1.15  riastrad #define   CGM_PIPE_GAMMA_RED_MASK   REG_GENMASK(9, 0)
   10753  1.15  riastrad #define   CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
   10754  1.15  riastrad #define   CGM_PIPE_GAMMA_BLUE_MASK  REG_GENMASK(9, 0)
   10755  1.15  riastrad 
   10756  1.15  riastrad #define _CGM_PIPE_B_CSC_COEFF01	(VLV_DISPLAY_BASE + 0x69900)
   10757  1.15  riastrad #define _CGM_PIPE_B_CSC_COEFF23	(VLV_DISPLAY_BASE + 0x69904)
   10758  1.15  riastrad #define _CGM_PIPE_B_CSC_COEFF45	(VLV_DISPLAY_BASE + 0x69908)
   10759  1.15  riastrad #define _CGM_PIPE_B_CSC_COEFF67	(VLV_DISPLAY_BASE + 0x6990C)
   10760  1.15  riastrad #define _CGM_PIPE_B_CSC_COEFF8	(VLV_DISPLAY_BASE + 0x69910)
   10761  1.15  riastrad #define _CGM_PIPE_B_DEGAMMA	(VLV_DISPLAY_BASE + 0x68000)
   10762  1.15  riastrad #define _CGM_PIPE_B_GAMMA	(VLV_DISPLAY_BASE + 0x69000)
   10763  1.15  riastrad #define _CGM_PIPE_B_MODE	(VLV_DISPLAY_BASE + 0x69A00)
   10764  1.15  riastrad 
   10765  1.15  riastrad #define CGM_PIPE_CSC_COEFF01(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
   10766  1.15  riastrad #define CGM_PIPE_CSC_COEFF23(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
   10767  1.15  riastrad #define CGM_PIPE_CSC_COEFF45(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
   10768  1.15  riastrad #define CGM_PIPE_CSC_COEFF67(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
   10769  1.15  riastrad #define CGM_PIPE_CSC_COEFF8(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
   10770  1.15  riastrad #define CGM_PIPE_DEGAMMA(pipe, i, w)	_MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
   10771  1.15  riastrad #define CGM_PIPE_GAMMA(pipe, i, w)	_MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
   10772  1.15  riastrad #define CGM_PIPE_MODE(pipe)		_MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
   10773   1.2     kamil 
   10774   1.3  riastrad /* MIPI DSI registers */
   10775   1.3  riastrad 
   10776  1.15  riastrad #define _MIPI_PORT(port, a, c)	(((port) == PORT_A) ? a : c)	/* ports A and C only */
   10777  1.15  riastrad #define _MMIO_MIPI(port, a, c)	_MMIO(_MIPI_PORT(port, a, c))
   10778  1.15  riastrad 
   10779  1.15  riastrad /* Gen11 DSI */
   10780  1.15  riastrad #define _MMIO_DSI(tc, dsi0, dsi1)	_MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
   10781  1.15  riastrad 						    dsi0, dsi1)
   10782  1.15  riastrad 
   10783  1.15  riastrad #define MIPIO_TXESC_CLK_DIV1			_MMIO(0x160004)
   10784  1.15  riastrad #define  GLK_TX_ESC_CLK_DIV1_MASK			0x3FF
   10785  1.15  riastrad #define MIPIO_TXESC_CLK_DIV2			_MMIO(0x160008)
   10786  1.15  riastrad #define  GLK_TX_ESC_CLK_DIV2_MASK			0x3FF
   10787  1.15  riastrad 
   10788  1.15  riastrad #define _ICL_DSI_ESC_CLK_DIV0		0x6b090
   10789  1.15  riastrad #define _ICL_DSI_ESC_CLK_DIV1		0x6b890
   10790  1.15  riastrad #define ICL_DSI_ESC_CLK_DIV(port)	_MMIO_PORT((port),	\
   10791  1.15  riastrad 							_ICL_DSI_ESC_CLK_DIV0, \
   10792  1.15  riastrad 							_ICL_DSI_ESC_CLK_DIV1)
   10793  1.15  riastrad #define _ICL_DPHY_ESC_CLK_DIV0		0x162190
   10794  1.15  riastrad #define _ICL_DPHY_ESC_CLK_DIV1		0x6C190
   10795  1.15  riastrad #define ICL_DPHY_ESC_CLK_DIV(port)	_MMIO_PORT((port),	\
   10796  1.15  riastrad 						_ICL_DPHY_ESC_CLK_DIV0, \
   10797  1.15  riastrad 						_ICL_DPHY_ESC_CLK_DIV1)
   10798  1.15  riastrad #define  ICL_BYTE_CLK_PER_ESC_CLK_MASK		(0x1f << 16)
   10799  1.15  riastrad #define  ICL_BYTE_CLK_PER_ESC_CLK_SHIFT	16
   10800  1.15  riastrad #define  ICL_ESC_CLK_DIV_MASK			0x1ff
   10801  1.15  riastrad #define  ICL_ESC_CLK_DIV_SHIFT			0
   10802  1.15  riastrad #define DSI_MAX_ESC_CLK			20000		/* in KHz */
   10803  1.15  riastrad 
   10804  1.15  riastrad #define _DSI_CMD_FRMCTL_0		0x6b034
   10805  1.15  riastrad #define _DSI_CMD_FRMCTL_1		0x6b834
   10806  1.15  riastrad #define DSI_CMD_FRMCTL(port)		_MMIO_PORT(port,	\
   10807  1.15  riastrad 						   _DSI_CMD_FRMCTL_0,\
   10808  1.15  riastrad 						   _DSI_CMD_FRMCTL_1)
   10809  1.15  riastrad #define   DSI_FRAME_UPDATE_REQUEST		(1 << 31)
   10810  1.15  riastrad #define   DSI_PERIODIC_FRAME_UPDATE_ENABLE	(1 << 29)
   10811  1.15  riastrad #define   DSI_NULL_PACKET_ENABLE		(1 << 28)
   10812  1.15  riastrad #define   DSI_FRAME_IN_PROGRESS			(1 << 0)
   10813  1.15  riastrad 
   10814  1.15  riastrad #define _DSI_INTR_MASK_REG_0		0x6b070
   10815  1.15  riastrad #define _DSI_INTR_MASK_REG_1		0x6b870
   10816  1.15  riastrad #define DSI_INTR_MASK_REG(port)		_MMIO_PORT(port,	\
   10817  1.15  riastrad 						   _DSI_INTR_MASK_REG_0,\
   10818  1.15  riastrad 						   _DSI_INTR_MASK_REG_1)
   10819  1.15  riastrad 
   10820  1.15  riastrad #define _DSI_INTR_IDENT_REG_0		0x6b074
   10821  1.15  riastrad #define _DSI_INTR_IDENT_REG_1		0x6b874
   10822  1.15  riastrad #define DSI_INTR_IDENT_REG(port)	_MMIO_PORT(port,	\
   10823  1.15  riastrad 						   _DSI_INTR_IDENT_REG_0,\
   10824  1.15  riastrad 						   _DSI_INTR_IDENT_REG_1)
   10825  1.15  riastrad #define   DSI_TE_EVENT				(1 << 31)
   10826  1.15  riastrad #define   DSI_RX_DATA_OR_BTA_TERMINATED		(1 << 30)
   10827  1.15  riastrad #define   DSI_TX_DATA				(1 << 29)
   10828  1.15  riastrad #define   DSI_ULPS_ENTRY_DONE			(1 << 28)
   10829  1.15  riastrad #define   DSI_NON_TE_TRIGGER_RECEIVED		(1 << 27)
   10830  1.15  riastrad #define   DSI_HOST_CHKSUM_ERROR			(1 << 26)
   10831  1.15  riastrad #define   DSI_HOST_MULTI_ECC_ERROR		(1 << 25)
   10832  1.15  riastrad #define   DSI_HOST_SINGL_ECC_ERROR		(1 << 24)
   10833  1.15  riastrad #define   DSI_HOST_CONTENTION_DETECTED		(1 << 23)
   10834  1.15  riastrad #define   DSI_HOST_FALSE_CONTROL_ERROR		(1 << 22)
   10835  1.15  riastrad #define   DSI_HOST_TIMEOUT_ERROR		(1 << 21)
   10836  1.15  riastrad #define   DSI_HOST_LOW_POWER_TX_SYNC_ERROR	(1 << 20)
   10837  1.15  riastrad #define   DSI_HOST_ESCAPE_MODE_ENTRY_ERROR	(1 << 19)
   10838  1.15  riastrad #define   DSI_FRAME_UPDATE_DONE			(1 << 16)
   10839  1.15  riastrad #define   DSI_PROTOCOL_VIOLATION_REPORTED	(1 << 15)
   10840  1.15  riastrad #define   DSI_INVALID_TX_LENGTH			(1 << 13)
   10841  1.15  riastrad #define   DSI_INVALID_VC			(1 << 12)
   10842  1.15  riastrad #define   DSI_INVALID_DATA_TYPE			(1 << 11)
   10843  1.15  riastrad #define   DSI_PERIPHERAL_CHKSUM_ERROR		(1 << 10)
   10844  1.15  riastrad #define   DSI_PERIPHERAL_MULTI_ECC_ERROR	(1 << 9)
   10845  1.15  riastrad #define   DSI_PERIPHERAL_SINGLE_ECC_ERROR	(1 << 8)
   10846  1.15  riastrad #define   DSI_PERIPHERAL_CONTENTION_DETECTED	(1 << 7)
   10847  1.15  riastrad #define   DSI_PERIPHERAL_FALSE_CTRL_ERROR	(1 << 6)
   10848  1.15  riastrad #define   DSI_PERIPHERAL_TIMEOUT_ERROR		(1 << 5)
   10849  1.15  riastrad #define   DSI_PERIPHERAL_LP_TX_SYNC_ERROR	(1 << 4)
   10850  1.15  riastrad #define   DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR	(1 << 3)
   10851  1.15  riastrad #define   DSI_EOT_SYNC_ERROR			(1 << 2)
   10852  1.15  riastrad #define   DSI_SOT_SYNC_ERROR			(1 << 1)
   10853  1.15  riastrad #define   DSI_SOT_ERROR				(1 << 0)
   10854  1.15  riastrad 
   10855  1.15  riastrad /* Gen4+ Timestamp and Pipe Frame time stamp registers */
   10856  1.15  riastrad #define GEN4_TIMESTAMP		_MMIO(0x2358)
   10857  1.15  riastrad #define ILK_TIMESTAMP_HI	_MMIO(0x70070)
   10858  1.15  riastrad #define IVB_TIMESTAMP_CTR	_MMIO(0x44070)
   10859  1.15  riastrad 
   10860  1.15  riastrad #define GEN9_TIMESTAMP_OVERRIDE				_MMIO(0x44074)
   10861  1.15  riastrad #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT	0
   10862  1.15  riastrad #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK	0x3ff
   10863  1.15  riastrad #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT	12
   10864  1.15  riastrad #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK	(0xf << 12)
   10865  1.15  riastrad 
   10866  1.15  riastrad #define _PIPE_FRMTMSTMP_A		0x70048
   10867  1.15  riastrad #define PIPE_FRMTMSTMP(pipe)		\
   10868  1.15  riastrad 			_MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
   10869   1.3  riastrad 
   10870   1.3  riastrad /* BXT MIPI clock controls */
   10871   1.3  riastrad #define BXT_MAX_VAR_OUTPUT_KHZ			39500
   10872   1.3  riastrad 
   10873  1.15  riastrad #define BXT_MIPI_CLOCK_CTL			_MMIO(0x46090)
   10874   1.3  riastrad #define  BXT_MIPI1_DIV_SHIFT			26
   10875   1.3  riastrad #define  BXT_MIPI2_DIV_SHIFT			10
   10876   1.3  riastrad #define  BXT_MIPI_DIV_SHIFT(port)		\
   10877   1.3  riastrad 			_MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
   10878   1.3  riastrad 					BXT_MIPI2_DIV_SHIFT)
   10879   1.3  riastrad 
   10880   1.3  riastrad /* TX control divider to select actual TX clock output from (8x/var) */
   10881  1.15  riastrad #define  BXT_MIPI1_TX_ESCLK_SHIFT		26
   10882  1.15  riastrad #define  BXT_MIPI2_TX_ESCLK_SHIFT		10
   10883   1.3  riastrad #define  BXT_MIPI_TX_ESCLK_SHIFT(port)		\
   10884   1.3  riastrad 			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
   10885   1.3  riastrad 					BXT_MIPI2_TX_ESCLK_SHIFT)
   10886  1.15  riastrad #define  BXT_MIPI1_TX_ESCLK_FIXDIV_MASK		(0x3F << 26)
   10887  1.15  riastrad #define  BXT_MIPI2_TX_ESCLK_FIXDIV_MASK		(0x3F << 10)
   10888   1.3  riastrad #define  BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port)	\
   10889   1.3  riastrad 			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
   10890  1.15  riastrad 					BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
   10891  1.15  riastrad #define  BXT_MIPI_TX_ESCLK_DIVIDER(port, val)	\
   10892  1.15  riastrad 		(((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
   10893  1.15  riastrad /* RX upper control divider to select actual RX clock output from 8x */
   10894  1.15  riastrad #define  BXT_MIPI1_RX_ESCLK_UPPER_SHIFT		21
   10895  1.15  riastrad #define  BXT_MIPI2_RX_ESCLK_UPPER_SHIFT		5
   10896  1.15  riastrad #define  BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)		\
   10897  1.15  riastrad 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
   10898  1.15  riastrad 					BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
   10899  1.15  riastrad #define  BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK		(3 << 21)
   10900  1.15  riastrad #define  BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK		(3 << 5)
   10901  1.15  riastrad #define  BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port)	\
   10902  1.15  riastrad 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
   10903  1.15  riastrad 					BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
   10904  1.15  riastrad #define  BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val)	\
   10905  1.15  riastrad 		(((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
   10906  1.15  riastrad /* 8/3X divider to select the actual 8/3X clock output from 8x */
   10907  1.15  riastrad #define  BXT_MIPI1_8X_BY3_SHIFT                19
   10908  1.15  riastrad #define  BXT_MIPI2_8X_BY3_SHIFT                3
   10909  1.15  riastrad #define  BXT_MIPI_8X_BY3_SHIFT(port)          \
   10910  1.15  riastrad 			_MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
   10911  1.15  riastrad 					BXT_MIPI2_8X_BY3_SHIFT)
   10912  1.15  riastrad #define  BXT_MIPI1_8X_BY3_DIVIDER_MASK         (3 << 19)
   10913  1.15  riastrad #define  BXT_MIPI2_8X_BY3_DIVIDER_MASK         (3 << 3)
   10914  1.15  riastrad #define  BXT_MIPI_8X_BY3_DIVIDER_MASK(port)    \
   10915  1.15  riastrad 			_MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
   10916  1.15  riastrad 						BXT_MIPI2_8X_BY3_DIVIDER_MASK)
   10917  1.15  riastrad #define  BXT_MIPI_8X_BY3_DIVIDER(port, val)    \
   10918  1.15  riastrad 			(((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
   10919  1.15  riastrad /* RX lower control divider to select actual RX clock output from 8x */
   10920  1.15  riastrad #define  BXT_MIPI1_RX_ESCLK_LOWER_SHIFT		16
   10921  1.15  riastrad #define  BXT_MIPI2_RX_ESCLK_LOWER_SHIFT		0
   10922  1.15  riastrad #define  BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)		\
   10923  1.15  riastrad 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
   10924  1.15  riastrad 					BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
   10925  1.15  riastrad #define  BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK		(3 << 16)
   10926  1.15  riastrad #define  BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK		(3 << 0)
   10927  1.15  riastrad #define  BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port)	\
   10928  1.15  riastrad 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
   10929  1.15  riastrad 					BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
   10930  1.15  riastrad #define  BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val)	\
   10931  1.15  riastrad 		(((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
   10932  1.15  riastrad 
   10933  1.15  riastrad #define RX_DIVIDER_BIT_1_2                     0x3
   10934  1.15  riastrad #define RX_DIVIDER_BIT_3_4                     0xC
   10935   1.3  riastrad 
   10936   1.3  riastrad /* BXT MIPI mode configure */
   10937   1.3  riastrad #define  _BXT_MIPIA_TRANS_HACTIVE			0x6B0F8
   10938   1.3  riastrad #define  _BXT_MIPIC_TRANS_HACTIVE			0x6B8F8
   10939  1.15  riastrad #define  BXT_MIPI_TRANS_HACTIVE(tc)	_MMIO_MIPI(tc, \
   10940   1.3  riastrad 		_BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
   10941   1.3  riastrad 
   10942   1.3  riastrad #define  _BXT_MIPIA_TRANS_VACTIVE			0x6B0FC
   10943   1.3  riastrad #define  _BXT_MIPIC_TRANS_VACTIVE			0x6B8FC
   10944  1.15  riastrad #define  BXT_MIPI_TRANS_VACTIVE(tc)	_MMIO_MIPI(tc, \
   10945   1.3  riastrad 		_BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
   10946   1.3  riastrad 
   10947   1.3  riastrad #define  _BXT_MIPIA_TRANS_VTOTAL			0x6B100
   10948   1.3  riastrad #define  _BXT_MIPIC_TRANS_VTOTAL			0x6B900
   10949  1.15  riastrad #define  BXT_MIPI_TRANS_VTOTAL(tc)	_MMIO_MIPI(tc, \
   10950   1.3  riastrad 		_BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
   10951   1.3  riastrad 
   10952  1.15  riastrad #define BXT_DSI_PLL_CTL			_MMIO(0x161000)
   10953   1.3  riastrad #define  BXT_DSI_PLL_PVD_RATIO_SHIFT	16
   10954   1.3  riastrad #define  BXT_DSI_PLL_PVD_RATIO_MASK	(3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
   10955   1.3  riastrad #define  BXT_DSI_PLL_PVD_RATIO_1	(1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
   10956  1.15  riastrad #define  BXT_DSIC_16X_BY1		(0 << 10)
   10957   1.3  riastrad #define  BXT_DSIC_16X_BY2		(1 << 10)
   10958   1.3  riastrad #define  BXT_DSIC_16X_BY3		(2 << 10)
   10959   1.3  riastrad #define  BXT_DSIC_16X_BY4		(3 << 10)
   10960  1.15  riastrad #define  BXT_DSIC_16X_MASK		(3 << 10)
   10961  1.15  riastrad #define  BXT_DSIA_16X_BY1		(0 << 8)
   10962   1.3  riastrad #define  BXT_DSIA_16X_BY2		(1 << 8)
   10963   1.3  riastrad #define  BXT_DSIA_16X_BY3		(2 << 8)
   10964   1.3  riastrad #define  BXT_DSIA_16X_BY4		(3 << 8)
   10965  1.15  riastrad #define  BXT_DSIA_16X_MASK		(3 << 8)
   10966   1.3  riastrad #define  BXT_DSI_FREQ_SEL_SHIFT		8
   10967   1.3  riastrad #define  BXT_DSI_FREQ_SEL_MASK		(0xF << BXT_DSI_FREQ_SEL_SHIFT)
   10968   1.3  riastrad 
   10969   1.3  riastrad #define BXT_DSI_PLL_RATIO_MAX		0x7D
   10970   1.3  riastrad #define BXT_DSI_PLL_RATIO_MIN		0x22
   10971  1.15  riastrad #define GLK_DSI_PLL_RATIO_MAX		0x6F
   10972  1.15  riastrad #define GLK_DSI_PLL_RATIO_MIN		0x22
   10973   1.3  riastrad #define BXT_DSI_PLL_RATIO_MASK		0xFF
   10974  1.15  riastrad #define BXT_REF_CLOCK_KHZ		19200
   10975   1.3  riastrad 
   10976  1.15  riastrad #define BXT_DSI_PLL_ENABLE		_MMIO(0x46080)
   10977   1.3  riastrad #define  BXT_DSI_PLL_DO_ENABLE		(1 << 31)
   10978   1.3  riastrad #define  BXT_DSI_PLL_LOCKED		(1 << 30)
   10979   1.2     kamil 
   10980   1.2     kamil #define _MIPIA_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61190)
   10981   1.3  riastrad #define _MIPIC_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61700)
   10982  1.15  riastrad #define MIPI_PORT_CTRL(port)	_MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
   10983   1.3  riastrad 
   10984   1.3  riastrad  /* BXT port control */
   10985   1.3  riastrad #define _BXT_MIPIA_PORT_CTRL				0x6B0C0
   10986   1.3  riastrad #define _BXT_MIPIC_PORT_CTRL				0x6B8C0
   10987  1.15  riastrad #define BXT_MIPI_PORT_CTRL(tc)	_MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
   10988  1.15  riastrad 
   10989  1.15  riastrad /* ICL DSI MODE control */
   10990  1.15  riastrad #define _ICL_DSI_IO_MODECTL_0				0x6B094
   10991  1.15  riastrad #define _ICL_DSI_IO_MODECTL_1				0x6B894
   10992  1.15  riastrad #define ICL_DSI_IO_MODECTL(port)	_MMIO_PORT(port,	\
   10993  1.15  riastrad 						    _ICL_DSI_IO_MODECTL_0, \
   10994  1.15  riastrad 						    _ICL_DSI_IO_MODECTL_1)
   10995  1.15  riastrad #define  COMBO_PHY_MODE_DSI				(1 << 0)
   10996  1.15  riastrad 
   10997  1.15  riastrad /* Display Stream Splitter Control */
   10998  1.15  riastrad #define DSS_CTL1				_MMIO(0x67400)
   10999  1.15  riastrad #define  SPLITTER_ENABLE			(1 << 31)
   11000  1.15  riastrad #define  JOINER_ENABLE				(1 << 30)
   11001  1.15  riastrad #define  DUAL_LINK_MODE_INTERLEAVE		(1 << 24)
   11002  1.15  riastrad #define  DUAL_LINK_MODE_FRONTBACK		(0 << 24)
   11003  1.15  riastrad #define  OVERLAP_PIXELS_MASK			(0xf << 16)
   11004  1.15  riastrad #define  OVERLAP_PIXELS(pixels)			((pixels) << 16)
   11005  1.15  riastrad #define  LEFT_DL_BUF_TARGET_DEPTH_MASK		(0xfff << 0)
   11006  1.15  riastrad #define  LEFT_DL_BUF_TARGET_DEPTH(pixels)	((pixels) << 0)
   11007  1.15  riastrad #define  MAX_DL_BUFFER_TARGET_DEPTH		0x5a0
   11008  1.15  riastrad 
   11009  1.15  riastrad #define DSS_CTL2				_MMIO(0x67404)
   11010  1.15  riastrad #define  LEFT_BRANCH_VDSC_ENABLE		(1 << 31)
   11011  1.15  riastrad #define  RIGHT_BRANCH_VDSC_ENABLE		(1 << 15)
   11012  1.15  riastrad #define  RIGHT_DL_BUF_TARGET_DEPTH_MASK		(0xfff << 0)
   11013  1.15  riastrad #define  RIGHT_DL_BUF_TARGET_DEPTH(pixels)	((pixels) << 0)
   11014  1.15  riastrad 
   11015  1.15  riastrad #define _ICL_PIPE_DSS_CTL1_PB			0x78200
   11016  1.15  riastrad #define _ICL_PIPE_DSS_CTL1_PC			0x78400
   11017  1.15  riastrad #define ICL_PIPE_DSS_CTL1(pipe)			_MMIO_PIPE((pipe) - PIPE_B, \
   11018  1.15  riastrad 							   _ICL_PIPE_DSS_CTL1_PB, \
   11019  1.15  riastrad 							   _ICL_PIPE_DSS_CTL1_PC)
   11020  1.15  riastrad #define  BIG_JOINER_ENABLE			(1 << 29)
   11021  1.15  riastrad #define  MASTER_BIG_JOINER_ENABLE		(1 << 28)
   11022  1.15  riastrad #define  VGA_CENTERING_ENABLE			(1 << 27)
   11023  1.15  riastrad 
   11024  1.15  riastrad #define _ICL_PIPE_DSS_CTL2_PB			0x78204
   11025  1.15  riastrad #define _ICL_PIPE_DSS_CTL2_PC			0x78404
   11026  1.15  riastrad #define ICL_PIPE_DSS_CTL2(pipe)			_MMIO_PIPE((pipe) - PIPE_B, \
   11027  1.15  riastrad 							   _ICL_PIPE_DSS_CTL2_PB, \
   11028  1.15  riastrad 							   _ICL_PIPE_DSS_CTL2_PC)
   11029  1.15  riastrad 
   11030  1.15  riastrad #define BXT_P_DSI_REGULATOR_CFG			_MMIO(0x160020)
   11031  1.15  riastrad #define  STAP_SELECT					(1 << 0)
   11032  1.15  riastrad 
   11033  1.15  riastrad #define BXT_P_DSI_REGULATOR_TX_CTRL		_MMIO(0x160054)
   11034  1.15  riastrad #define  HS_IO_CTRL_SELECT				(1 << 0)
   11035   1.3  riastrad 
   11036   1.3  riastrad #define  DPI_ENABLE					(1 << 31) /* A + C */
   11037   1.2     kamil #define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT		27
   11038   1.2     kamil #define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 27)
   11039   1.3  riastrad #define  DUAL_LINK_MODE_SHIFT				26
   11040   1.2     kamil #define  DUAL_LINK_MODE_MASK				(1 << 26)
   11041   1.2     kamil #define  DUAL_LINK_MODE_FRONT_BACK			(0 << 26)
   11042   1.2     kamil #define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE		(1 << 26)
   11043   1.3  riastrad #define  DITHERING_ENABLE				(1 << 25) /* A + C */
   11044   1.2     kamil #define  FLOPPED_HSTX					(1 << 23)
   11045   1.2     kamil #define  DE_INVERT					(1 << 19) /* XXX */
   11046   1.2     kamil #define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT		18
   11047   1.2     kamil #define  MIPIA_FLISDSI_DELAY_COUNT_MASK			(0xf << 18)
   11048   1.2     kamil #define  AFE_LATCHOUT					(1 << 17)
   11049   1.2     kamil #define  LP_OUTPUT_HOLD					(1 << 16)
   11050   1.3  riastrad #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT		15
   11051   1.3  riastrad #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK		(1 << 15)
   11052   1.3  riastrad #define  MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT		11
   11053   1.3  riastrad #define  MIPIC_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 11)
   11054   1.2     kamil #define  CSB_SHIFT					9
   11055   1.2     kamil #define  CSB_MASK					(3 << 9)
   11056   1.2     kamil #define  CSB_20MHZ					(0 << 9)
   11057   1.2     kamil #define  CSB_10MHZ					(1 << 9)
   11058   1.2     kamil #define  CSB_40MHZ					(2 << 9)
   11059   1.2     kamil #define  BANDGAP_MASK					(1 << 8)
   11060   1.2     kamil #define  BANDGAP_PNW_CIRCUIT				(0 << 8)
   11061   1.2     kamil #define  BANDGAP_LNC_CIRCUIT				(1 << 8)
   11062   1.3  riastrad #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT		5
   11063   1.3  riastrad #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK		(7 << 5)
   11064   1.3  riastrad #define  TEARING_EFFECT_DELAY				(1 << 4) /* A + C */
   11065   1.3  riastrad #define  TEARING_EFFECT_SHIFT				2 /* A + C */
   11066   1.2     kamil #define  TEARING_EFFECT_MASK				(3 << 2)
   11067   1.2     kamil #define  TEARING_EFFECT_OFF				(0 << 2)
   11068   1.2     kamil #define  TEARING_EFFECT_DSI				(1 << 2)
   11069   1.2     kamil #define  TEARING_EFFECT_GPIO				(2 << 2)
   11070   1.2     kamil #define  LANE_CONFIGURATION_SHIFT			0
   11071   1.2     kamil #define  LANE_CONFIGURATION_MASK			(3 << 0)
   11072   1.2     kamil #define  LANE_CONFIGURATION_4LANE			(0 << 0)
   11073   1.2     kamil #define  LANE_CONFIGURATION_DUAL_LINK_A			(1 << 0)
   11074   1.2     kamil #define  LANE_CONFIGURATION_DUAL_LINK_B			(2 << 0)
   11075   1.2     kamil 
   11076   1.2     kamil #define _MIPIA_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61194)
   11077   1.3  riastrad #define _MIPIC_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61704)
   11078  1.15  riastrad #define MIPI_TEARING_CTRL(port)			_MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
   11079   1.2     kamil #define  TEARING_EFFECT_DELAY_SHIFT			0
   11080   1.2     kamil #define  TEARING_EFFECT_DELAY_MASK			(0xffff << 0)
   11081   1.2     kamil 
   11082   1.2     kamil /* XXX: all bits reserved */
   11083   1.3  riastrad #define _MIPIA_AUTOPWG			(VLV_DISPLAY_BASE + 0x611a0)
   11084   1.2     kamil 
   11085   1.2     kamil /* MIPI DSI Controller and D-PHY registers */
   11086   1.2     kamil 
   11087   1.3  riastrad #define _MIPIA_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb000)
   11088   1.3  riastrad #define _MIPIC_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb800)
   11089  1.15  riastrad #define MIPI_DEVICE_READY(port)		_MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
   11090   1.2     kamil #define  BUS_POSSESSION					(1 << 3) /* set to give bus to receiver */
   11091   1.2     kamil #define  ULPS_STATE_MASK				(3 << 1)
   11092   1.2     kamil #define  ULPS_STATE_ENTER				(2 << 1)
   11093   1.2     kamil #define  ULPS_STATE_EXIT				(1 << 1)
   11094   1.2     kamil #define  ULPS_STATE_NORMAL_OPERATION			(0 << 1)
   11095   1.2     kamil #define  DEVICE_READY					(1 << 0)
   11096   1.2     kamil 
   11097   1.3  riastrad #define _MIPIA_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb004)
   11098   1.3  riastrad #define _MIPIC_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb804)
   11099  1.15  riastrad #define MIPI_INTR_STAT(port)		_MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
   11100   1.3  riastrad #define _MIPIA_INTR_EN			(dev_priv->mipi_mmio_base + 0xb008)
   11101   1.3  riastrad #define _MIPIC_INTR_EN			(dev_priv->mipi_mmio_base + 0xb808)
   11102  1.15  riastrad #define MIPI_INTR_EN(port)		_MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
   11103   1.2     kamil #define  TEARING_EFFECT					(1 << 31)
   11104   1.2     kamil #define  SPL_PKT_SENT_INTERRUPT				(1 << 30)
   11105   1.2     kamil #define  GEN_READ_DATA_AVAIL				(1 << 29)
   11106   1.2     kamil #define  LP_GENERIC_WR_FIFO_FULL			(1 << 28)
   11107   1.2     kamil #define  HS_GENERIC_WR_FIFO_FULL			(1 << 27)
   11108   1.2     kamil #define  RX_PROT_VIOLATION				(1 << 26)
   11109   1.2     kamil #define  RX_INVALID_TX_LENGTH				(1 << 25)
   11110   1.2     kamil #define  ACK_WITH_NO_ERROR				(1 << 24)
   11111   1.2     kamil #define  TURN_AROUND_ACK_TIMEOUT			(1 << 23)
   11112   1.2     kamil #define  LP_RX_TIMEOUT					(1 << 22)
   11113   1.2     kamil #define  HS_TX_TIMEOUT					(1 << 21)
   11114   1.2     kamil #define  DPI_FIFO_UNDERRUN				(1 << 20)
   11115   1.2     kamil #define  LOW_CONTENTION					(1 << 19)
   11116   1.2     kamil #define  HIGH_CONTENTION				(1 << 18)
   11117   1.2     kamil #define  TXDSI_VC_ID_INVALID				(1 << 17)
   11118   1.2     kamil #define  TXDSI_DATA_TYPE_NOT_RECOGNISED			(1 << 16)
   11119   1.2     kamil #define  TXCHECKSUM_ERROR				(1 << 15)
   11120   1.2     kamil #define  TXECC_MULTIBIT_ERROR				(1 << 14)
   11121   1.2     kamil #define  TXECC_SINGLE_BIT_ERROR				(1 << 13)
   11122   1.2     kamil #define  TXFALSE_CONTROL_ERROR				(1 << 12)
   11123   1.2     kamil #define  RXDSI_VC_ID_INVALID				(1 << 11)
   11124   1.2     kamil #define  RXDSI_DATA_TYPE_NOT_REGOGNISED			(1 << 10)
   11125   1.2     kamil #define  RXCHECKSUM_ERROR				(1 << 9)
   11126   1.2     kamil #define  RXECC_MULTIBIT_ERROR				(1 << 8)
   11127   1.2     kamil #define  RXECC_SINGLE_BIT_ERROR				(1 << 7)
   11128   1.2     kamil #define  RXFALSE_CONTROL_ERROR				(1 << 6)
   11129   1.2     kamil #define  RXHS_RECEIVE_TIMEOUT_ERROR			(1 << 5)
   11130   1.2     kamil #define  RX_LP_TX_SYNC_ERROR				(1 << 4)
   11131   1.2     kamil #define  RXEXCAPE_MODE_ENTRY_ERROR			(1 << 3)
   11132   1.2     kamil #define  RXEOT_SYNC_ERROR				(1 << 2)
   11133   1.2     kamil #define  RXSOT_SYNC_ERROR				(1 << 1)
   11134   1.2     kamil #define  RXSOT_ERROR					(1 << 0)
   11135   1.2     kamil 
   11136   1.3  riastrad #define _MIPIA_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb00c)
   11137   1.3  riastrad #define _MIPIC_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb80c)
   11138  1.15  riastrad #define MIPI_DSI_FUNC_PRG(port)		_MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
   11139   1.2     kamil #define  CMD_MODE_DATA_WIDTH_MASK			(7 << 13)
   11140   1.2     kamil #define  CMD_MODE_NOT_SUPPORTED				(0 << 13)
   11141   1.2     kamil #define  CMD_MODE_DATA_WIDTH_16_BIT			(1 << 13)
   11142   1.2     kamil #define  CMD_MODE_DATA_WIDTH_9_BIT			(2 << 13)
   11143   1.2     kamil #define  CMD_MODE_DATA_WIDTH_8_BIT			(3 << 13)
   11144   1.2     kamil #define  CMD_MODE_DATA_WIDTH_OPTION1			(4 << 13)
   11145   1.2     kamil #define  CMD_MODE_DATA_WIDTH_OPTION2			(5 << 13)
   11146   1.2     kamil #define  VID_MODE_FORMAT_MASK				(0xf << 7)
   11147   1.2     kamil #define  VID_MODE_NOT_SUPPORTED				(0 << 7)
   11148   1.2     kamil #define  VID_MODE_FORMAT_RGB565				(1 << 7)
   11149  1.15  riastrad #define  VID_MODE_FORMAT_RGB666_PACKED			(2 << 7)
   11150  1.15  riastrad #define  VID_MODE_FORMAT_RGB666				(3 << 7)
   11151   1.2     kamil #define  VID_MODE_FORMAT_RGB888				(4 << 7)
   11152   1.2     kamil #define  CMD_MODE_CHANNEL_NUMBER_SHIFT			5
   11153   1.2     kamil #define  CMD_MODE_CHANNEL_NUMBER_MASK			(3 << 5)
   11154   1.2     kamil #define  VID_MODE_CHANNEL_NUMBER_SHIFT			3
   11155   1.2     kamil #define  VID_MODE_CHANNEL_NUMBER_MASK			(3 << 3)
   11156   1.2     kamil #define  DATA_LANES_PRG_REG_SHIFT			0
   11157   1.2     kamil #define  DATA_LANES_PRG_REG_MASK			(7 << 0)
   11158   1.2     kamil 
   11159   1.3  riastrad #define _MIPIA_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb010)
   11160   1.3  riastrad #define _MIPIC_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb810)
   11161  1.15  riastrad #define MIPI_HS_TX_TIMEOUT(port)	_MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
   11162   1.2     kamil #define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK		0xffffff
   11163   1.2     kamil 
   11164   1.3  riastrad #define _MIPIA_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb014)
   11165   1.3  riastrad #define _MIPIC_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb814)
   11166  1.15  riastrad #define MIPI_LP_RX_TIMEOUT(port)	_MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
   11167   1.2     kamil #define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK		0xffffff
   11168   1.2     kamil 
   11169   1.3  riastrad #define _MIPIA_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb018)
   11170   1.3  riastrad #define _MIPIC_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb818)
   11171  1.15  riastrad #define MIPI_TURN_AROUND_TIMEOUT(port)	_MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
   11172   1.2     kamil #define  TURN_AROUND_TIMEOUT_MASK			0x3f
   11173   1.2     kamil 
   11174   1.3  riastrad #define _MIPIA_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb01c)
   11175   1.3  riastrad #define _MIPIC_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb81c)
   11176  1.15  riastrad #define MIPI_DEVICE_RESET_TIMER(port)	_MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
   11177   1.2     kamil #define  DEVICE_RESET_TIMER_MASK			0xffff
   11178   1.2     kamil 
   11179   1.3  riastrad #define _MIPIA_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb020)
   11180   1.3  riastrad #define _MIPIC_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb820)
   11181  1.15  riastrad #define MIPI_DPI_RESOLUTION(port)	_MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
   11182   1.2     kamil #define  VERTICAL_ADDRESS_SHIFT				16
   11183   1.2     kamil #define  VERTICAL_ADDRESS_MASK				(0xffff << 16)
   11184   1.2     kamil #define  HORIZONTAL_ADDRESS_SHIFT			0
   11185   1.2     kamil #define  HORIZONTAL_ADDRESS_MASK			0xffff
   11186   1.2     kamil 
   11187   1.3  riastrad #define _MIPIA_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb024)
   11188   1.3  riastrad #define _MIPIC_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb824)
   11189  1.15  riastrad #define MIPI_DBI_FIFO_THROTTLE(port)	_MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
   11190   1.2     kamil #define  DBI_FIFO_EMPTY_HALF				(0 << 0)
   11191   1.2     kamil #define  DBI_FIFO_EMPTY_QUARTER				(1 << 0)
   11192   1.2     kamil #define  DBI_FIFO_EMPTY_7_LOCATIONS			(2 << 0)
   11193   1.2     kamil 
   11194   1.2     kamil /* regs below are bits 15:0 */
   11195   1.3  riastrad #define _MIPIA_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb028)
   11196   1.3  riastrad #define _MIPIC_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb828)
   11197  1.15  riastrad #define MIPI_HSYNC_PADDING_COUNT(port)	_MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
   11198   1.3  riastrad 
   11199   1.3  riastrad #define _MIPIA_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb02c)
   11200   1.3  riastrad #define _MIPIC_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb82c)
   11201  1.15  riastrad #define MIPI_HBP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
   11202   1.3  riastrad 
   11203   1.3  riastrad #define _MIPIA_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb030)
   11204   1.3  riastrad #define _MIPIC_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb830)
   11205  1.15  riastrad #define MIPI_HFP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
   11206   1.3  riastrad 
   11207   1.3  riastrad #define _MIPIA_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb034)
   11208   1.3  riastrad #define _MIPIC_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb834)
   11209  1.15  riastrad #define MIPI_HACTIVE_AREA_COUNT(port)	_MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
   11210   1.3  riastrad 
   11211   1.3  riastrad #define _MIPIA_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb038)
   11212   1.3  riastrad #define _MIPIC_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb838)
   11213  1.15  riastrad #define MIPI_VSYNC_PADDING_COUNT(port)	_MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
   11214   1.3  riastrad 
   11215   1.3  riastrad #define _MIPIA_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb03c)
   11216   1.3  riastrad #define _MIPIC_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb83c)
   11217  1.15  riastrad #define MIPI_VBP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
   11218   1.3  riastrad 
   11219   1.3  riastrad #define _MIPIA_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb040)
   11220   1.3  riastrad #define _MIPIC_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb840)
   11221  1.15  riastrad #define MIPI_VFP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
   11222   1.3  riastrad 
   11223   1.3  riastrad #define _MIPIA_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb044)
   11224   1.3  riastrad #define _MIPIC_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb844)
   11225  1.15  riastrad #define MIPI_HIGH_LOW_SWITCH_COUNT(port)	_MMIO_MIPI(port,	_MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
   11226   1.3  riastrad 
   11227   1.2     kamil /* regs above are bits 15:0 */
   11228   1.2     kamil 
   11229   1.3  riastrad #define _MIPIA_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb048)
   11230   1.3  riastrad #define _MIPIC_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb848)
   11231  1.15  riastrad #define MIPI_DPI_CONTROL(port)		_MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
   11232   1.2     kamil #define  DPI_LP_MODE					(1 << 6)
   11233   1.2     kamil #define  BACKLIGHT_OFF					(1 << 5)
   11234   1.2     kamil #define  BACKLIGHT_ON					(1 << 4)
   11235   1.2     kamil #define  COLOR_MODE_OFF					(1 << 3)
   11236   1.2     kamil #define  COLOR_MODE_ON					(1 << 2)
   11237   1.2     kamil #define  TURN_ON					(1 << 1)
   11238   1.2     kamil #define  SHUTDOWN					(1 << 0)
   11239   1.2     kamil 
   11240   1.3  riastrad #define _MIPIA_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb04c)
   11241   1.3  riastrad #define _MIPIC_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb84c)
   11242  1.15  riastrad #define MIPI_DPI_DATA(port)		_MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
   11243   1.2     kamil #define  COMMAND_BYTE_SHIFT				0
   11244   1.2     kamil #define  COMMAND_BYTE_MASK				(0x3f << 0)
   11245   1.2     kamil 
   11246   1.3  riastrad #define _MIPIA_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb050)
   11247   1.3  riastrad #define _MIPIC_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb850)
   11248  1.15  riastrad #define MIPI_INIT_COUNT(port)		_MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
   11249   1.2     kamil #define  MASTER_INIT_TIMER_SHIFT			0
   11250   1.2     kamil #define  MASTER_INIT_TIMER_MASK				(0xffff << 0)
   11251   1.2     kamil 
   11252   1.3  riastrad #define _MIPIA_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb054)
   11253   1.3  riastrad #define _MIPIC_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb854)
   11254  1.15  riastrad #define MIPI_MAX_RETURN_PKT_SIZE(port)	_MMIO_MIPI(port, \
   11255   1.3  riastrad 			_MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
   11256   1.2     kamil #define  MAX_RETURN_PKT_SIZE_SHIFT			0
   11257   1.2     kamil #define  MAX_RETURN_PKT_SIZE_MASK			(0x3ff << 0)
   11258   1.2     kamil 
   11259   1.3  riastrad #define _MIPIA_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb058)
   11260   1.3  riastrad #define _MIPIC_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb858)
   11261  1.15  riastrad #define MIPI_VIDEO_MODE_FORMAT(port)	_MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
   11262   1.2     kamil #define  RANDOM_DPI_DISPLAY_RESOLUTION			(1 << 4)
   11263   1.2     kamil #define  DISABLE_VIDEO_BTA				(1 << 3)
   11264   1.2     kamil #define  IP_TG_CONFIG					(1 << 2)
   11265   1.2     kamil #define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE		(1 << 0)
   11266   1.2     kamil #define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS		(2 << 0)
   11267   1.2     kamil #define  VIDEO_MODE_BURST				(3 << 0)
   11268   1.2     kamil 
   11269   1.3  riastrad #define _MIPIA_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb05c)
   11270   1.3  riastrad #define _MIPIC_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb85c)
   11271  1.15  riastrad #define MIPI_EOT_DISABLE(port)		_MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
   11272  1.15  riastrad #define  BXT_DEFEATURE_DPI_FIFO_CTR			(1 << 9)
   11273  1.15  riastrad #define  BXT_DPHY_DEFEATURE_EN				(1 << 8)
   11274   1.2     kamil #define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 7)
   11275   1.2     kamil #define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 6)
   11276   1.2     kamil #define  LOW_CONTENTION_RECOVERY_DISABLE		(1 << 5)
   11277   1.2     kamil #define  HIGH_CONTENTION_RECOVERY_DISABLE		(1 << 4)
   11278   1.2     kamil #define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
   11279   1.2     kamil #define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE		(1 << 2)
   11280   1.2     kamil #define  CLOCKSTOP					(1 << 1)
   11281   1.2     kamil #define  EOT_DISABLE					(1 << 0)
   11282   1.2     kamil 
   11283   1.3  riastrad #define _MIPIA_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb060)
   11284   1.3  riastrad #define _MIPIC_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb860)
   11285  1.15  riastrad #define MIPI_LP_BYTECLK(port)		_MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
   11286   1.2     kamil #define  LP_BYTECLK_SHIFT				0
   11287   1.2     kamil #define  LP_BYTECLK_MASK				(0xffff << 0)
   11288   1.2     kamil 
   11289  1.15  riastrad #define _MIPIA_TLPX_TIME_COUNT		(dev_priv->mipi_mmio_base + 0xb0a4)
   11290  1.15  riastrad #define _MIPIC_TLPX_TIME_COUNT		(dev_priv->mipi_mmio_base + 0xb8a4)
   11291  1.15  riastrad #define MIPI_TLPX_TIME_COUNT(port)	 _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
   11292  1.15  riastrad 
   11293  1.15  riastrad #define _MIPIA_CLK_LANE_TIMING		(dev_priv->mipi_mmio_base + 0xb098)
   11294  1.15  riastrad #define _MIPIC_CLK_LANE_TIMING		(dev_priv->mipi_mmio_base + 0xb898)
   11295  1.15  riastrad #define MIPI_CLK_LANE_TIMING(port)	 _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
   11296  1.15  riastrad 
   11297   1.2     kamil /* bits 31:0 */
   11298   1.3  riastrad #define _MIPIA_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb064)
   11299   1.3  riastrad #define _MIPIC_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb864)
   11300  1.15  riastrad #define MIPI_LP_GEN_DATA(port)		_MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
   11301   1.2     kamil 
   11302   1.2     kamil /* bits 31:0 */
   11303   1.3  riastrad #define _MIPIA_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb068)
   11304   1.3  riastrad #define _MIPIC_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb868)
   11305  1.15  riastrad #define MIPI_HS_GEN_DATA(port)		_MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
   11306   1.3  riastrad 
   11307   1.3  riastrad #define _MIPIA_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb06c)
   11308   1.3  riastrad #define _MIPIC_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb86c)
   11309  1.15  riastrad #define MIPI_LP_GEN_CTRL(port)		_MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
   11310   1.3  riastrad #define _MIPIA_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb070)
   11311   1.3  riastrad #define _MIPIC_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb870)
   11312  1.15  riastrad #define MIPI_HS_GEN_CTRL(port)		_MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
   11313   1.2     kamil #define  LONG_PACKET_WORD_COUNT_SHIFT			8
   11314   1.2     kamil #define  LONG_PACKET_WORD_COUNT_MASK			(0xffff << 8)
   11315   1.2     kamil #define  SHORT_PACKET_PARAM_SHIFT			8
   11316   1.2     kamil #define  SHORT_PACKET_PARAM_MASK			(0xffff << 8)
   11317   1.2     kamil #define  VIRTUAL_CHANNEL_SHIFT				6
   11318   1.2     kamil #define  VIRTUAL_CHANNEL_MASK				(3 << 6)
   11319   1.2     kamil #define  DATA_TYPE_SHIFT				0
   11320   1.3  riastrad #define  DATA_TYPE_MASK					(0x3f << 0)
   11321   1.2     kamil /* data type values, see include/video/mipi_display.h */
   11322   1.2     kamil 
   11323   1.3  riastrad #define _MIPIA_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb074)
   11324   1.3  riastrad #define _MIPIC_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb874)
   11325  1.15  riastrad #define MIPI_GEN_FIFO_STAT(port)	_MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
   11326   1.2     kamil #define  DPI_FIFO_EMPTY					(1 << 28)
   11327   1.2     kamil #define  DBI_FIFO_EMPTY					(1 << 27)
   11328   1.2     kamil #define  LP_CTRL_FIFO_EMPTY				(1 << 26)
   11329   1.2     kamil #define  LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
   11330   1.2     kamil #define  LP_CTRL_FIFO_FULL				(1 << 24)
   11331   1.2     kamil #define  HS_CTRL_FIFO_EMPTY				(1 << 18)
   11332   1.2     kamil #define  HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
   11333   1.2     kamil #define  HS_CTRL_FIFO_FULL				(1 << 16)
   11334   1.2     kamil #define  LP_DATA_FIFO_EMPTY				(1 << 10)
   11335   1.2     kamil #define  LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
   11336   1.2     kamil #define  LP_DATA_FIFO_FULL				(1 << 8)
   11337   1.2     kamil #define  HS_DATA_FIFO_EMPTY				(1 << 2)
   11338   1.2     kamil #define  HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
   11339   1.2     kamil #define  HS_DATA_FIFO_FULL				(1 << 0)
   11340   1.2     kamil 
   11341   1.3  riastrad #define _MIPIA_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb078)
   11342   1.3  riastrad #define _MIPIC_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb878)
   11343  1.15  riastrad #define MIPI_HS_LP_DBI_ENABLE(port)	_MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
   11344   1.2     kamil #define  DBI_HS_LP_MODE_MASK				(1 << 0)
   11345   1.2     kamil #define  DBI_LP_MODE					(1 << 0)
   11346   1.2     kamil #define  DBI_HS_MODE					(0 << 0)
   11347   1.2     kamil 
   11348   1.3  riastrad #define _MIPIA_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb080)
   11349   1.3  riastrad #define _MIPIC_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb880)
   11350  1.15  riastrad #define MIPI_DPHY_PARAM(port)		_MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
   11351   1.2     kamil #define  EXIT_ZERO_COUNT_SHIFT				24
   11352   1.2     kamil #define  EXIT_ZERO_COUNT_MASK				(0x3f << 24)
   11353   1.2     kamil #define  TRAIL_COUNT_SHIFT				16
   11354   1.2     kamil #define  TRAIL_COUNT_MASK				(0x1f << 16)
   11355   1.2     kamil #define  CLK_ZERO_COUNT_SHIFT				8
   11356   1.2     kamil #define  CLK_ZERO_COUNT_MASK				(0xff << 8)
   11357   1.2     kamil #define  PREPARE_COUNT_SHIFT				0
   11358   1.2     kamil #define  PREPARE_COUNT_MASK				(0x3f << 0)
   11359   1.2     kamil 
   11360  1.15  riastrad #define _ICL_DSI_T_INIT_MASTER_0	0x6b088
   11361  1.15  riastrad #define _ICL_DSI_T_INIT_MASTER_1	0x6b888
   11362  1.15  riastrad #define ICL_DSI_T_INIT_MASTER(port)	_MMIO_PORT(port,	\
   11363  1.15  riastrad 						   _ICL_DSI_T_INIT_MASTER_0,\
   11364  1.15  riastrad 						   _ICL_DSI_T_INIT_MASTER_1)
   11365  1.15  riastrad 
   11366  1.15  riastrad #define _DPHY_CLK_TIMING_PARAM_0	0x162180
   11367  1.15  riastrad #define _DPHY_CLK_TIMING_PARAM_1	0x6c180
   11368  1.15  riastrad #define DPHY_CLK_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11369  1.15  riastrad 						   _DPHY_CLK_TIMING_PARAM_0,\
   11370  1.15  riastrad 						   _DPHY_CLK_TIMING_PARAM_1)
   11371  1.15  riastrad #define _DSI_CLK_TIMING_PARAM_0		0x6b080
   11372  1.15  riastrad #define _DSI_CLK_TIMING_PARAM_1		0x6b880
   11373  1.15  riastrad #define DSI_CLK_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11374  1.15  riastrad 						   _DSI_CLK_TIMING_PARAM_0,\
   11375  1.15  riastrad 						   _DSI_CLK_TIMING_PARAM_1)
   11376  1.15  riastrad #define  CLK_PREPARE_OVERRIDE		(1 << 31)
   11377  1.15  riastrad #define  CLK_PREPARE(x)		((x) << 28)
   11378  1.15  riastrad #define  CLK_PREPARE_MASK		(0x7 << 28)
   11379  1.15  riastrad #define  CLK_PREPARE_SHIFT		28
   11380  1.15  riastrad #define  CLK_ZERO_OVERRIDE		(1 << 27)
   11381  1.15  riastrad #define  CLK_ZERO(x)			((x) << 20)
   11382  1.15  riastrad #define  CLK_ZERO_MASK			(0xf << 20)
   11383  1.15  riastrad #define  CLK_ZERO_SHIFT		20
   11384  1.15  riastrad #define  CLK_PRE_OVERRIDE		(1 << 19)
   11385  1.15  riastrad #define  CLK_PRE(x)			((x) << 16)
   11386  1.15  riastrad #define  CLK_PRE_MASK			(0x3 << 16)
   11387  1.15  riastrad #define  CLK_PRE_SHIFT			16
   11388  1.15  riastrad #define  CLK_POST_OVERRIDE		(1 << 15)
   11389  1.15  riastrad #define  CLK_POST(x)			((x) << 8)
   11390  1.15  riastrad #define  CLK_POST_MASK			(0x7 << 8)
   11391  1.15  riastrad #define  CLK_POST_SHIFT		8
   11392  1.15  riastrad #define  CLK_TRAIL_OVERRIDE		(1 << 7)
   11393  1.15  riastrad #define  CLK_TRAIL(x)			((x) << 0)
   11394  1.15  riastrad #define  CLK_TRAIL_MASK		(0xf << 0)
   11395  1.15  riastrad #define  CLK_TRAIL_SHIFT		0
   11396  1.15  riastrad 
   11397  1.15  riastrad #define _DPHY_DATA_TIMING_PARAM_0	0x162184
   11398  1.15  riastrad #define _DPHY_DATA_TIMING_PARAM_1	0x6c184
   11399  1.15  riastrad #define DPHY_DATA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11400  1.15  riastrad 						   _DPHY_DATA_TIMING_PARAM_0,\
   11401  1.15  riastrad 						   _DPHY_DATA_TIMING_PARAM_1)
   11402  1.15  riastrad #define _DSI_DATA_TIMING_PARAM_0	0x6B084
   11403  1.15  riastrad #define _DSI_DATA_TIMING_PARAM_1	0x6B884
   11404  1.15  riastrad #define DSI_DATA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11405  1.15  riastrad 						   _DSI_DATA_TIMING_PARAM_0,\
   11406  1.15  riastrad 						   _DSI_DATA_TIMING_PARAM_1)
   11407  1.15  riastrad #define  HS_PREPARE_OVERRIDE		(1 << 31)
   11408  1.15  riastrad #define  HS_PREPARE(x)			((x) << 24)
   11409  1.15  riastrad #define  HS_PREPARE_MASK		(0x7 << 24)
   11410  1.15  riastrad #define  HS_PREPARE_SHIFT		24
   11411  1.15  riastrad #define  HS_ZERO_OVERRIDE		(1 << 23)
   11412  1.15  riastrad #define  HS_ZERO(x)			((x) << 16)
   11413  1.15  riastrad #define  HS_ZERO_MASK			(0xf << 16)
   11414  1.15  riastrad #define  HS_ZERO_SHIFT			16
   11415  1.15  riastrad #define  HS_TRAIL_OVERRIDE		(1 << 15)
   11416  1.15  riastrad #define  HS_TRAIL(x)			((x) << 8)
   11417  1.15  riastrad #define  HS_TRAIL_MASK			(0x7 << 8)
   11418  1.15  riastrad #define  HS_TRAIL_SHIFT		8
   11419  1.15  riastrad #define  HS_EXIT_OVERRIDE		(1 << 7)
   11420  1.15  riastrad #define  HS_EXIT(x)			((x) << 0)
   11421  1.15  riastrad #define  HS_EXIT_MASK			(0x7 << 0)
   11422  1.15  riastrad #define  HS_EXIT_SHIFT			0
   11423  1.15  riastrad 
   11424  1.15  riastrad #define _DPHY_TA_TIMING_PARAM_0		0x162188
   11425  1.15  riastrad #define _DPHY_TA_TIMING_PARAM_1		0x6c188
   11426  1.15  riastrad #define DPHY_TA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11427  1.15  riastrad 						   _DPHY_TA_TIMING_PARAM_0,\
   11428  1.15  riastrad 						   _DPHY_TA_TIMING_PARAM_1)
   11429  1.15  riastrad #define _DSI_TA_TIMING_PARAM_0		0x6b098
   11430  1.15  riastrad #define _DSI_TA_TIMING_PARAM_1		0x6b898
   11431  1.15  riastrad #define DSI_TA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11432  1.15  riastrad 						   _DSI_TA_TIMING_PARAM_0,\
   11433  1.15  riastrad 						   _DSI_TA_TIMING_PARAM_1)
   11434  1.15  riastrad #define  TA_SURE_OVERRIDE		(1 << 31)
   11435  1.15  riastrad #define  TA_SURE(x)			((x) << 16)
   11436  1.15  riastrad #define  TA_SURE_MASK			(0x1f << 16)
   11437  1.15  riastrad #define  TA_SURE_SHIFT			16
   11438  1.15  riastrad #define  TA_GO_OVERRIDE		(1 << 15)
   11439  1.15  riastrad #define  TA_GO(x)			((x) << 8)
   11440  1.15  riastrad #define  TA_GO_MASK			(0xf << 8)
   11441  1.15  riastrad #define  TA_GO_SHIFT			8
   11442  1.15  riastrad #define  TA_GET_OVERRIDE		(1 << 7)
   11443  1.15  riastrad #define  TA_GET(x)			((x) << 0)
   11444  1.15  riastrad #define  TA_GET_MASK			(0xf << 0)
   11445  1.15  riastrad #define  TA_GET_SHIFT			0
   11446  1.15  riastrad 
   11447  1.15  riastrad /* DSI transcoder configuration */
   11448  1.15  riastrad #define _DSI_TRANS_FUNC_CONF_0		0x6b030
   11449  1.15  riastrad #define _DSI_TRANS_FUNC_CONF_1		0x6b830
   11450  1.15  riastrad #define DSI_TRANS_FUNC_CONF(tc)		_MMIO_DSI(tc,	\
   11451  1.15  riastrad 						  _DSI_TRANS_FUNC_CONF_0,\
   11452  1.15  riastrad 						  _DSI_TRANS_FUNC_CONF_1)
   11453  1.15  riastrad #define  OP_MODE_MASK			(0x3 << 28)
   11454  1.15  riastrad #define  OP_MODE_SHIFT			28
   11455  1.15  riastrad #define  CMD_MODE_NO_GATE		(0x0 << 28)
   11456  1.15  riastrad #define  CMD_MODE_TE_GATE		(0x1 << 28)
   11457  1.15  riastrad #define  VIDEO_MODE_SYNC_EVENT		(0x2 << 28)
   11458  1.15  riastrad #define  VIDEO_MODE_SYNC_PULSE		(0x3 << 28)
   11459  1.15  riastrad #define  TE_SOURCE_GPIO			(1 << 27)
   11460  1.15  riastrad #define  LINK_READY			(1 << 20)
   11461  1.15  riastrad #define  PIX_FMT_MASK			(0x3 << 16)
   11462  1.15  riastrad #define  PIX_FMT_SHIFT			16
   11463  1.15  riastrad #define  PIX_FMT_RGB565			(0x0 << 16)
   11464  1.15  riastrad #define  PIX_FMT_RGB666_PACKED		(0x1 << 16)
   11465  1.15  riastrad #define  PIX_FMT_RGB666_LOOSE		(0x2 << 16)
   11466  1.15  riastrad #define  PIX_FMT_RGB888			(0x3 << 16)
   11467  1.15  riastrad #define  PIX_FMT_RGB101010		(0x4 << 16)
   11468  1.15  riastrad #define  PIX_FMT_RGB121212		(0x5 << 16)
   11469  1.15  riastrad #define  PIX_FMT_COMPRESSED		(0x6 << 16)
   11470  1.15  riastrad #define  BGR_TRANSMISSION		(1 << 15)
   11471  1.15  riastrad #define  PIX_VIRT_CHAN(x)		((x) << 12)
   11472  1.15  riastrad #define  PIX_VIRT_CHAN_MASK		(0x3 << 12)
   11473  1.15  riastrad #define  PIX_VIRT_CHAN_SHIFT		12
   11474  1.15  riastrad #define  PIX_BUF_THRESHOLD_MASK		(0x3 << 10)
   11475  1.15  riastrad #define  PIX_BUF_THRESHOLD_SHIFT	10
   11476  1.15  riastrad #define  PIX_BUF_THRESHOLD_1_4		(0x0 << 10)
   11477  1.15  riastrad #define  PIX_BUF_THRESHOLD_1_2		(0x1 << 10)
   11478  1.15  riastrad #define  PIX_BUF_THRESHOLD_3_4		(0x2 << 10)
   11479  1.15  riastrad #define  PIX_BUF_THRESHOLD_FULL		(0x3 << 10)
   11480  1.15  riastrad #define  CONTINUOUS_CLK_MASK		(0x3 << 8)
   11481  1.15  riastrad #define  CONTINUOUS_CLK_SHIFT		8
   11482  1.15  riastrad #define  CLK_ENTER_LP_AFTER_DATA	(0x0 << 8)
   11483  1.15  riastrad #define  CLK_HS_OR_LP			(0x2 << 8)
   11484  1.15  riastrad #define  CLK_HS_CONTINUOUS		(0x3 << 8)
   11485  1.15  riastrad #define  LINK_CALIBRATION_MASK		(0x3 << 4)
   11486  1.15  riastrad #define  LINK_CALIBRATION_SHIFT		4
   11487  1.15  riastrad #define  CALIBRATION_DISABLED		(0x0 << 4)
   11488  1.15  riastrad #define  CALIBRATION_ENABLED_INITIAL_ONLY	(0x2 << 4)
   11489  1.15  riastrad #define  CALIBRATION_ENABLED_INITIAL_PERIODIC	(0x3 << 4)
   11490  1.15  riastrad #define  BLANKING_PACKET_ENABLE		(1 << 2)
   11491  1.15  riastrad #define  S3D_ORIENTATION_LANDSCAPE	(1 << 1)
   11492  1.15  riastrad #define  EOTP_DISABLED			(1 << 0)
   11493  1.15  riastrad 
   11494  1.15  riastrad #define _DSI_CMD_RXCTL_0		0x6b0d4
   11495  1.15  riastrad #define _DSI_CMD_RXCTL_1		0x6b8d4
   11496  1.15  riastrad #define DSI_CMD_RXCTL(tc)		_MMIO_DSI(tc,	\
   11497  1.15  riastrad 						  _DSI_CMD_RXCTL_0,\
   11498  1.15  riastrad 						  _DSI_CMD_RXCTL_1)
   11499  1.15  riastrad #define  READ_UNLOADS_DW		(1 << 16)
   11500  1.15  riastrad #define  RECEIVED_UNASSIGNED_TRIGGER	(1 << 15)
   11501  1.15  riastrad #define  RECEIVED_ACKNOWLEDGE_TRIGGER	(1 << 14)
   11502  1.15  riastrad #define  RECEIVED_TEAR_EFFECT_TRIGGER	(1 << 13)
   11503  1.15  riastrad #define  RECEIVED_RESET_TRIGGER		(1 << 12)
   11504  1.15  riastrad #define  RECEIVED_PAYLOAD_WAS_LOST	(1 << 11)
   11505  1.15  riastrad #define  RECEIVED_CRC_WAS_LOST		(1 << 10)
   11506  1.15  riastrad #define  NUMBER_RX_PLOAD_DW_MASK	(0xff << 0)
   11507  1.15  riastrad #define  NUMBER_RX_PLOAD_DW_SHIFT	0
   11508  1.15  riastrad 
   11509  1.15  riastrad #define _DSI_CMD_TXCTL_0		0x6b0d0
   11510  1.15  riastrad #define _DSI_CMD_TXCTL_1		0x6b8d0
   11511  1.15  riastrad #define DSI_CMD_TXCTL(tc)		_MMIO_DSI(tc,	\
   11512  1.15  riastrad 						  _DSI_CMD_TXCTL_0,\
   11513  1.15  riastrad 						  _DSI_CMD_TXCTL_1)
   11514  1.15  riastrad #define  KEEP_LINK_IN_HS		(1 << 24)
   11515  1.15  riastrad #define  FREE_HEADER_CREDIT_MASK	(0x1f << 8)
   11516  1.15  riastrad #define  FREE_HEADER_CREDIT_SHIFT	0x8
   11517  1.15  riastrad #define  FREE_PLOAD_CREDIT_MASK		(0xff << 0)
   11518  1.15  riastrad #define  FREE_PLOAD_CREDIT_SHIFT	0
   11519  1.15  riastrad #define  MAX_HEADER_CREDIT		0x10
   11520  1.15  riastrad #define  MAX_PLOAD_CREDIT		0x40
   11521  1.15  riastrad 
   11522  1.15  riastrad #define _DSI_CMD_TXHDR_0		0x6b100
   11523  1.15  riastrad #define _DSI_CMD_TXHDR_1		0x6b900
   11524  1.15  riastrad #define DSI_CMD_TXHDR(tc)		_MMIO_DSI(tc,	\
   11525  1.15  riastrad 						  _DSI_CMD_TXHDR_0,\
   11526  1.15  riastrad 						  _DSI_CMD_TXHDR_1)
   11527  1.15  riastrad #define  PAYLOAD_PRESENT		(1 << 31)
   11528  1.15  riastrad #define  LP_DATA_TRANSFER		(1 << 30)
   11529  1.15  riastrad #define  VBLANK_FENCE			(1 << 29)
   11530  1.15  riastrad #define  PARAM_WC_MASK			(0xffff << 8)
   11531  1.15  riastrad #define  PARAM_WC_LOWER_SHIFT		8
   11532  1.15  riastrad #define  PARAM_WC_UPPER_SHIFT		16
   11533  1.15  riastrad #define  VC_MASK			(0x3 << 6)
   11534  1.15  riastrad #define  VC_SHIFT			6
   11535  1.15  riastrad #define  DT_MASK			(0x3f << 0)
   11536  1.15  riastrad #define  DT_SHIFT			0
   11537  1.15  riastrad 
   11538  1.15  riastrad #define _DSI_CMD_TXPYLD_0		0x6b104
   11539  1.15  riastrad #define _DSI_CMD_TXPYLD_1		0x6b904
   11540  1.15  riastrad #define DSI_CMD_TXPYLD(tc)		_MMIO_DSI(tc,	\
   11541  1.15  riastrad 						  _DSI_CMD_TXPYLD_0,\
   11542  1.15  riastrad 						  _DSI_CMD_TXPYLD_1)
   11543  1.15  riastrad 
   11544  1.15  riastrad #define _DSI_LP_MSG_0			0x6b0d8
   11545  1.15  riastrad #define _DSI_LP_MSG_1			0x6b8d8
   11546  1.15  riastrad #define DSI_LP_MSG(tc)			_MMIO_DSI(tc,	\
   11547  1.15  riastrad 						  _DSI_LP_MSG_0,\
   11548  1.15  riastrad 						  _DSI_LP_MSG_1)
   11549  1.15  riastrad #define  LPTX_IN_PROGRESS		(1 << 17)
   11550  1.15  riastrad #define  LINK_IN_ULPS			(1 << 16)
   11551  1.15  riastrad #define  LINK_ULPS_TYPE_LP11		(1 << 8)
   11552  1.15  riastrad #define  LINK_ENTER_ULPS		(1 << 0)
   11553  1.15  riastrad 
   11554  1.15  riastrad /* DSI timeout registers */
   11555  1.15  riastrad #define _DSI_HSTX_TO_0			0x6b044
   11556  1.15  riastrad #define _DSI_HSTX_TO_1			0x6b844
   11557  1.15  riastrad #define DSI_HSTX_TO(tc)			_MMIO_DSI(tc,	\
   11558  1.15  riastrad 						  _DSI_HSTX_TO_0,\
   11559  1.15  riastrad 						  _DSI_HSTX_TO_1)
   11560  1.15  riastrad #define  HSTX_TIMEOUT_VALUE_MASK	(0xffff << 16)
   11561  1.15  riastrad #define  HSTX_TIMEOUT_VALUE_SHIFT	16
   11562  1.15  riastrad #define  HSTX_TIMEOUT_VALUE(x)		((x) << 16)
   11563  1.15  riastrad #define  HSTX_TIMED_OUT			(1 << 0)
   11564  1.15  riastrad 
   11565  1.15  riastrad #define _DSI_LPRX_HOST_TO_0		0x6b048
   11566  1.15  riastrad #define _DSI_LPRX_HOST_TO_1		0x6b848
   11567  1.15  riastrad #define DSI_LPRX_HOST_TO(tc)		_MMIO_DSI(tc,	\
   11568  1.15  riastrad 						  _DSI_LPRX_HOST_TO_0,\
   11569  1.15  riastrad 						  _DSI_LPRX_HOST_TO_1)
   11570  1.15  riastrad #define  LPRX_TIMED_OUT			(1 << 16)
   11571  1.15  riastrad #define  LPRX_TIMEOUT_VALUE_MASK	(0xffff << 0)
   11572  1.15  riastrad #define  LPRX_TIMEOUT_VALUE_SHIFT	0
   11573  1.15  riastrad #define  LPRX_TIMEOUT_VALUE(x)		((x) << 0)
   11574  1.15  riastrad 
   11575  1.15  riastrad #define _DSI_PWAIT_TO_0			0x6b040
   11576  1.15  riastrad #define _DSI_PWAIT_TO_1			0x6b840
   11577  1.15  riastrad #define DSI_PWAIT_TO(tc)		_MMIO_DSI(tc,	\
   11578  1.15  riastrad 						  _DSI_PWAIT_TO_0,\
   11579  1.15  riastrad 						  _DSI_PWAIT_TO_1)
   11580  1.15  riastrad #define  PRESET_TIMEOUT_VALUE_MASK	(0xffff << 16)
   11581  1.15  riastrad #define  PRESET_TIMEOUT_VALUE_SHIFT	16
   11582  1.15  riastrad #define  PRESET_TIMEOUT_VALUE(x)	((x) << 16)
   11583  1.15  riastrad #define  PRESPONSE_TIMEOUT_VALUE_MASK	(0xffff << 0)
   11584  1.15  riastrad #define  PRESPONSE_TIMEOUT_VALUE_SHIFT	0
   11585  1.15  riastrad #define  PRESPONSE_TIMEOUT_VALUE(x)	((x) << 0)
   11586  1.15  riastrad 
   11587  1.15  riastrad #define _DSI_TA_TO_0			0x6b04c
   11588  1.15  riastrad #define _DSI_TA_TO_1			0x6b84c
   11589  1.15  riastrad #define DSI_TA_TO(tc)			_MMIO_DSI(tc,	\
   11590  1.15  riastrad 						  _DSI_TA_TO_0,\
   11591  1.15  riastrad 						  _DSI_TA_TO_1)
   11592  1.15  riastrad #define  TA_TIMED_OUT			(1 << 16)
   11593  1.15  riastrad #define  TA_TIMEOUT_VALUE_MASK		(0xffff << 0)
   11594  1.15  riastrad #define  TA_TIMEOUT_VALUE_SHIFT		0
   11595  1.15  riastrad #define  TA_TIMEOUT_VALUE(x)		((x) << 0)
   11596  1.15  riastrad 
   11597   1.2     kamil /* bits 31:0 */
   11598   1.3  riastrad #define _MIPIA_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb084)
   11599   1.3  riastrad #define _MIPIC_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb884)
   11600  1.15  riastrad #define MIPI_DBI_BW_CTRL(port)		_MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
   11601   1.3  riastrad 
   11602  1.15  riastrad #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base + 0xb088)
   11603  1.15  riastrad #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base + 0xb888)
   11604  1.15  riastrad #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port)	_MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
   11605   1.2     kamil #define  LP_HS_SSW_CNT_SHIFT				16
   11606   1.2     kamil #define  LP_HS_SSW_CNT_MASK				(0xffff << 16)
   11607   1.2     kamil #define  HS_LP_PWR_SW_CNT_SHIFT				0
   11608   1.2     kamil #define  HS_LP_PWR_SW_CNT_MASK				(0xffff << 0)
   11609   1.2     kamil 
   11610   1.3  riastrad #define _MIPIA_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb08c)
   11611   1.3  riastrad #define _MIPIC_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb88c)
   11612  1.15  riastrad #define MIPI_STOP_STATE_STALL(port)	_MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
   11613   1.2     kamil #define  STOP_STATE_STALL_COUNTER_SHIFT			0
   11614   1.2     kamil #define  STOP_STATE_STALL_COUNTER_MASK			(0xff << 0)
   11615   1.2     kamil 
   11616   1.3  riastrad #define _MIPIA_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb090)
   11617   1.3  riastrad #define _MIPIC_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb890)
   11618  1.15  riastrad #define MIPI_INTR_STAT_REG_1(port)	_MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
   11619   1.3  riastrad #define _MIPIA_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb094)
   11620   1.3  riastrad #define _MIPIC_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb894)
   11621  1.15  riastrad #define MIPI_INTR_EN_REG_1(port)	_MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
   11622   1.2     kamil #define  RX_CONTENTION_DETECTED				(1 << 0)
   11623   1.2     kamil 
   11624   1.2     kamil /* XXX: only pipe A ?!? */
   11625   1.3  riastrad #define MIPIA_DBI_TYPEC_CTRL		(dev_priv->mipi_mmio_base + 0xb100)
   11626   1.2     kamil #define  DBI_TYPEC_ENABLE				(1 << 31)
   11627   1.2     kamil #define  DBI_TYPEC_WIP					(1 << 30)
   11628   1.2     kamil #define  DBI_TYPEC_OPTION_SHIFT				28
   11629   1.2     kamil #define  DBI_TYPEC_OPTION_MASK				(3 << 28)
   11630   1.2     kamil #define  DBI_TYPEC_FREQ_SHIFT				24
   11631   1.2     kamil #define  DBI_TYPEC_FREQ_MASK				(0xf << 24)
   11632   1.2     kamil #define  DBI_TYPEC_OVERRIDE				(1 << 8)
   11633   1.2     kamil #define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT		0
   11634   1.2     kamil #define  DBI_TYPEC_OVERRIDE_COUNTER_MASK		(0xff << 0)
   11635   1.2     kamil 
   11636   1.2     kamil 
   11637   1.2     kamil /* MIPI adapter registers */
   11638   1.2     kamil 
   11639   1.3  riastrad #define _MIPIA_CTRL			(dev_priv->mipi_mmio_base + 0xb104)
   11640   1.3  riastrad #define _MIPIC_CTRL			(dev_priv->mipi_mmio_base + 0xb904)
   11641  1.15  riastrad #define MIPI_CTRL(port)			_MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
   11642   1.2     kamil #define  ESCAPE_CLOCK_DIVIDER_SHIFT			5 /* A only */
   11643   1.2     kamil #define  ESCAPE_CLOCK_DIVIDER_MASK			(3 << 5)
   11644   1.2     kamil #define  ESCAPE_CLOCK_DIVIDER_1				(0 << 5)
   11645   1.2     kamil #define  ESCAPE_CLOCK_DIVIDER_2				(1 << 5)
   11646   1.2     kamil #define  ESCAPE_CLOCK_DIVIDER_4				(2 << 5)
   11647   1.2     kamil #define  READ_REQUEST_PRIORITY_SHIFT			3
   11648   1.2     kamil #define  READ_REQUEST_PRIORITY_MASK			(3 << 3)
   11649   1.2     kamil #define  READ_REQUEST_PRIORITY_LOW			(0 << 3)
   11650   1.2     kamil #define  READ_REQUEST_PRIORITY_HIGH			(3 << 3)
   11651   1.2     kamil #define  RGB_FLIP_TO_BGR				(1 << 2)
   11652   1.2     kamil 
   11653  1.15  riastrad #define  BXT_PIPE_SELECT_SHIFT				7
   11654   1.3  riastrad #define  BXT_PIPE_SELECT_MASK				(7 << 7)
   11655  1.15  riastrad #define  BXT_PIPE_SELECT(pipe)				((pipe) << 7)
   11656  1.15  riastrad #define  GLK_PHY_STATUS_PORT_READY			(1 << 31) /* RO */
   11657  1.15  riastrad #define  GLK_ULPS_NOT_ACTIVE				(1 << 30) /* RO */
   11658  1.15  riastrad #define  GLK_MIPIIO_RESET_RELEASED			(1 << 28)
   11659  1.15  riastrad #define  GLK_CLOCK_LANE_STOP_STATE			(1 << 27) /* RO */
   11660  1.15  riastrad #define  GLK_DATA_LANE_STOP_STATE			(1 << 26) /* RO */
   11661  1.15  riastrad #define  GLK_LP_WAKE					(1 << 22)
   11662  1.15  riastrad #define  GLK_LP11_LOW_PWR_MODE				(1 << 21)
   11663  1.15  riastrad #define  GLK_LP00_LOW_PWR_MODE				(1 << 20)
   11664  1.15  riastrad #define  GLK_FIREWALL_ENABLE				(1 << 16)
   11665  1.15  riastrad #define  BXT_PIXEL_OVERLAP_CNT_MASK			(0xf << 10)
   11666  1.15  riastrad #define  BXT_PIXEL_OVERLAP_CNT_SHIFT			10
   11667  1.15  riastrad #define  BXT_DSC_ENABLE					(1 << 3)
   11668  1.15  riastrad #define  BXT_RGB_FLIP					(1 << 2)
   11669  1.15  riastrad #define  GLK_MIPIIO_PORT_POWERED			(1 << 1) /* RO */
   11670  1.15  riastrad #define  GLK_MIPIIO_ENABLE				(1 << 0)
   11671   1.3  riastrad 
   11672   1.3  riastrad #define _MIPIA_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb108)
   11673   1.3  riastrad #define _MIPIC_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb908)
   11674  1.15  riastrad #define MIPI_DATA_ADDRESS(port)		_MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
   11675   1.2     kamil #define  DATA_MEM_ADDRESS_SHIFT				5
   11676   1.2     kamil #define  DATA_MEM_ADDRESS_MASK				(0x7ffffff << 5)
   11677   1.2     kamil #define  DATA_VALID					(1 << 0)
   11678   1.2     kamil 
   11679   1.3  riastrad #define _MIPIA_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb10c)
   11680   1.3  riastrad #define _MIPIC_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb90c)
   11681  1.15  riastrad #define MIPI_DATA_LENGTH(port)		_MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
   11682   1.2     kamil #define  DATA_LENGTH_SHIFT				0
   11683   1.2     kamil #define  DATA_LENGTH_MASK				(0xfffff << 0)
   11684   1.2     kamil 
   11685   1.3  riastrad #define _MIPIA_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb110)
   11686   1.3  riastrad #define _MIPIC_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb910)
   11687  1.15  riastrad #define MIPI_COMMAND_ADDRESS(port)	_MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
   11688   1.2     kamil #define  COMMAND_MEM_ADDRESS_SHIFT			5
   11689   1.2     kamil #define  COMMAND_MEM_ADDRESS_MASK			(0x7ffffff << 5)
   11690   1.2     kamil #define  AUTO_PWG_ENABLE				(1 << 2)
   11691   1.2     kamil #define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING		(1 << 1)
   11692   1.2     kamil #define  COMMAND_VALID					(1 << 0)
   11693   1.2     kamil 
   11694   1.3  riastrad #define _MIPIA_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb114)
   11695   1.3  riastrad #define _MIPIC_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb914)
   11696  1.15  riastrad #define MIPI_COMMAND_LENGTH(port)	_MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
   11697   1.2     kamil #define  COMMAND_LENGTH_SHIFT(n)			(8 * (n)) /* n: 0...3 */
   11698   1.2     kamil #define  COMMAND_LENGTH_MASK(n)				(0xff << (8 * (n)))
   11699   1.2     kamil 
   11700   1.3  riastrad #define _MIPIA_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb118)
   11701   1.3  riastrad #define _MIPIC_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb918)
   11702  1.15  riastrad #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
   11703   1.3  riastrad 
   11704   1.3  riastrad #define _MIPIA_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb138)
   11705   1.3  riastrad #define _MIPIC_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb938)
   11706  1.15  riastrad #define MIPI_READ_DATA_VALID(port)	_MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
   11707   1.2     kamil #define  READ_DATA_VALID(n)				(1 << (n))
   11708   1.2     kamil 
   11709   1.3  riastrad /* MOCS (Memory Object Control State) registers */
   11710  1.15  riastrad #define GEN9_LNCFCMOCS(i)	_MMIO(0xb020 + (i) * 4)	/* L3 Cache Control */
   11711   1.3  riastrad 
   11712  1.15  riastrad #define __GEN9_RCS0_MOCS0	0xc800
   11713  1.15  riastrad #define GEN9_GFX_MOCS(i)	_MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
   11714  1.15  riastrad #define __GEN9_VCS0_MOCS0	0xc900
   11715  1.15  riastrad #define GEN9_MFX0_MOCS(i)	_MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
   11716  1.15  riastrad #define __GEN9_VCS1_MOCS0	0xca00
   11717  1.15  riastrad #define GEN9_MFX1_MOCS(i)	_MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
   11718  1.15  riastrad #define __GEN9_VECS0_MOCS0	0xcb00
   11719  1.15  riastrad #define GEN9_VEBOX_MOCS(i)	_MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
   11720  1.15  riastrad #define __GEN9_BCS0_MOCS0	0xcc00
   11721  1.15  riastrad #define GEN9_BLT_MOCS(i)	_MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
   11722  1.15  riastrad #define __GEN11_VCS2_MOCS0	0x10000
   11723  1.15  riastrad #define GEN11_MFX2_MOCS(i)	_MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
   11724  1.15  riastrad 
   11725  1.15  riastrad #define GEN10_SCRATCH_LNCF2		_MMIO(0xb0a0)
   11726  1.15  riastrad #define   PMFLUSHDONE_LNICRSDROP	(1 << 20)
   11727  1.15  riastrad #define   PMFLUSH_GAPL3UNBLOCK		(1 << 21)
   11728  1.15  riastrad #define   PMFLUSHDONE_LNEBLK		(1 << 22)
   11729  1.15  riastrad 
   11730  1.15  riastrad #define GEN12_GLOBAL_MOCS(i)	_MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
   11731  1.15  riastrad 
   11732  1.15  riastrad /* gamt regs */
   11733  1.15  riastrad #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
   11734  1.15  riastrad #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW  0x67F1427F /* max/min for LRA1/2 */
   11735  1.15  riastrad #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV  0x5FF101FF /* max/min for LRA1/2 */
   11736  1.15  riastrad #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL  0x67F1427F /*    "        " */
   11737  1.15  riastrad #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT  0x5FF101FF /*    "        " */
   11738  1.15  riastrad 
   11739  1.15  riastrad #define MMCD_MISC_CTRL		_MMIO(0x4ddc) /* skl+ */
   11740  1.15  riastrad #define  MMCD_PCLA		(1 << 31)
   11741  1.15  riastrad #define  MMCD_HOTSPOT_EN	(1 << 27)
   11742  1.15  riastrad 
   11743  1.15  riastrad #define _ICL_PHY_MISC_A		0x64C00
   11744  1.15  riastrad #define _ICL_PHY_MISC_B		0x64C04
   11745  1.15  riastrad #define ICL_PHY_MISC(port)	_MMIO_PORT(port, _ICL_PHY_MISC_A, \
   11746  1.15  riastrad 						 _ICL_PHY_MISC_B)
   11747  1.15  riastrad #define  ICL_PHY_MISC_MUX_DDID			(1 << 28)
   11748  1.15  riastrad #define  ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN	(1 << 23)
   11749  1.15  riastrad 
   11750  1.15  riastrad /* Icelake Display Stream Compression Registers */
   11751  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_0		_MMIO(0x6B200)
   11752  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_0		_MMIO(0x6BA00)
   11753  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB	0x78270
   11754  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB	0x78370
   11755  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC	0x78470
   11756  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC	0x78570
   11757  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11758  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
   11759  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
   11760  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11761  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
   11762  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
   11763  1.15  riastrad #define  DSC_VBR_ENABLE			(1 << 19)
   11764  1.15  riastrad #define  DSC_422_ENABLE			(1 << 18)
   11765  1.15  riastrad #define  DSC_COLOR_SPACE_CONVERSION	(1 << 17)
   11766  1.15  riastrad #define  DSC_BLOCK_PREDICTION		(1 << 16)
   11767  1.15  riastrad #define  DSC_LINE_BUF_DEPTH_SHIFT	12
   11768  1.15  riastrad #define  DSC_BPC_SHIFT			8
   11769  1.15  riastrad #define  DSC_VER_MIN_SHIFT		4
   11770  1.15  riastrad #define  DSC_VER_MAJ			(0x1 << 0)
   11771  1.15  riastrad 
   11772  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_1		_MMIO(0x6B204)
   11773  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_1		_MMIO(0x6BA04)
   11774  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB	0x78274
   11775  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB	0x78374
   11776  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC	0x78474
   11777  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC	0x78574
   11778  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11779  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
   11780  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
   11781  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11782  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
   11783  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
   11784  1.15  riastrad #define  DSC_BPP(bpp)				((bpp) << 0)
   11785  1.15  riastrad 
   11786  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_2		_MMIO(0x6B208)
   11787  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_2		_MMIO(0x6BA08)
   11788  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB	0x78278
   11789  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB	0x78378
   11790  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC	0x78478
   11791  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC	0x78578
   11792  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11793  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
   11794  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
   11795  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11796  1.15  riastrad 					    _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
   11797  1.15  riastrad 					    _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
   11798  1.15  riastrad #define  DSC_PIC_WIDTH(pic_width)	((pic_width) << 16)
   11799  1.15  riastrad #define  DSC_PIC_HEIGHT(pic_height)	((pic_height) << 0)
   11800  1.15  riastrad 
   11801  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_3		_MMIO(0x6B20C)
   11802  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_3		_MMIO(0x6BA0C)
   11803  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB	0x7827C
   11804  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB	0x7837C
   11805  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC	0x7847C
   11806  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC	0x7857C
   11807  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11808  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
   11809  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
   11810  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11811  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
   11812  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
   11813  1.15  riastrad #define  DSC_SLICE_WIDTH(slice_width)   ((slice_width) << 16)
   11814  1.15  riastrad #define  DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
   11815  1.15  riastrad 
   11816  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_4		_MMIO(0x6B210)
   11817  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_4		_MMIO(0x6BA10)
   11818  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB	0x78280
   11819  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB	0x78380
   11820  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC	0x78480
   11821  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC	0x78580
   11822  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11823  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
   11824  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
   11825  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11826  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
   11827  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
   11828  1.15  riastrad #define  DSC_INITIAL_DEC_DELAY(dec_delay)       ((dec_delay) << 16)
   11829  1.15  riastrad #define  DSC_INITIAL_XMIT_DELAY(xmit_delay)     ((xmit_delay) << 0)
   11830  1.15  riastrad 
   11831  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_5		_MMIO(0x6B214)
   11832  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_5		_MMIO(0x6BA14)
   11833  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB	0x78284
   11834  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB	0x78384
   11835  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC	0x78484
   11836  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC	0x78584
   11837  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11838  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
   11839  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
   11840  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11841  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
   11842  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
   11843  1.15  riastrad #define  DSC_SCALE_DEC_INT(scale_dec)	((scale_dec) << 16)
   11844  1.15  riastrad #define  DSC_SCALE_INC_INT(scale_inc)		((scale_inc) << 0)
   11845  1.15  riastrad 
   11846  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_6		_MMIO(0x6B218)
   11847  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_6		_MMIO(0x6BA18)
   11848  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB	0x78288
   11849  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB	0x78388
   11850  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC	0x78488
   11851  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC	0x78588
   11852  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11853  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
   11854  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
   11855  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11856  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
   11857  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
   11858  1.15  riastrad #define  DSC_FLATNESS_MAX_QP(max_qp)		((max_qp) << 24)
   11859  1.15  riastrad #define  DSC_FLATNESS_MIN_QP(min_qp)		((min_qp) << 16)
   11860  1.15  riastrad #define  DSC_FIRST_LINE_BPG_OFFSET(offset)	((offset) << 8)
   11861  1.15  riastrad #define  DSC_INITIAL_SCALE_VALUE(value)		((value) << 0)
   11862  1.15  riastrad 
   11863  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_7		_MMIO(0x6B21C)
   11864  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_7		_MMIO(0x6BA1C)
   11865  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB	0x7828C
   11866  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB	0x7838C
   11867  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC	0x7848C
   11868  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC	0x7858C
   11869  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11870  1.15  riastrad 							    _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
   11871  1.15  riastrad 							    _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
   11872  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11873  1.15  riastrad 							    _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
   11874  1.15  riastrad 							    _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
   11875  1.15  riastrad #define  DSC_NFL_BPG_OFFSET(bpg_offset)		((bpg_offset) << 16)
   11876  1.15  riastrad #define  DSC_SLICE_BPG_OFFSET(bpg_offset)	((bpg_offset) << 0)
   11877  1.15  riastrad 
   11878  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_8		_MMIO(0x6B220)
   11879  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_8		_MMIO(0x6BA20)
   11880  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB	0x78290
   11881  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB	0x78390
   11882  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC	0x78490
   11883  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC	0x78590
   11884  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11885  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
   11886  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
   11887  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11888  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
   11889  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
   11890  1.15  riastrad #define  DSC_INITIAL_OFFSET(initial_offset)		((initial_offset) << 16)
   11891  1.15  riastrad #define  DSC_FINAL_OFFSET(final_offset)			((final_offset) << 0)
   11892  1.15  riastrad 
   11893  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_9		_MMIO(0x6B224)
   11894  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_9		_MMIO(0x6BA24)
   11895  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB	0x78294
   11896  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB	0x78394
   11897  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC	0x78494
   11898  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC	0x78594
   11899  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11900  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
   11901  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
   11902  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11903  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
   11904  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
   11905  1.15  riastrad #define  DSC_RC_EDGE_FACTOR(rc_edge_fact)	((rc_edge_fact) << 16)
   11906  1.15  riastrad #define  DSC_RC_MODEL_SIZE(rc_model_size)	((rc_model_size) << 0)
   11907  1.15  riastrad 
   11908  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_10		_MMIO(0x6B228)
   11909  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_10		_MMIO(0x6BA28)
   11910  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB	0x78298
   11911  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB	0x78398
   11912  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC	0x78498
   11913  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC	0x78598
   11914  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11915  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
   11916  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
   11917  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11918  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
   11919  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
   11920  1.15  riastrad #define  DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low)		((rc_tgt_off_low) << 20)
   11921  1.15  riastrad #define  DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high)	((rc_tgt_off_high) << 16)
   11922  1.15  riastrad #define  DSC_RC_QUANT_INC_LIMIT1(lim)			((lim) << 8)
   11923  1.15  riastrad #define  DSC_RC_QUANT_INC_LIMIT0(lim)			((lim) << 0)
   11924  1.15  riastrad 
   11925  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_11		_MMIO(0x6B22C)
   11926  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_11		_MMIO(0x6BA2C)
   11927  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB	0x7829C
   11928  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB	0x7839C
   11929  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC	0x7849C
   11930  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC	0x7859C
   11931  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11932  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
   11933  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
   11934  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11935  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
   11936  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
   11937  1.15  riastrad 
   11938  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_12		_MMIO(0x6B260)
   11939  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_12		_MMIO(0x6BA60)
   11940  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB	0x782A0
   11941  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB	0x783A0
   11942  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC	0x784A0
   11943  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC	0x785A0
   11944  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11945  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
   11946  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
   11947  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11948  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
   11949  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
   11950  1.15  riastrad 
   11951  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_13		_MMIO(0x6B264)
   11952  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_13		_MMIO(0x6BA64)
   11953  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB	0x782A4
   11954  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB	0x783A4
   11955  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC	0x784A4
   11956  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC	0x785A4
   11957  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11958  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
   11959  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
   11960  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11961  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
   11962  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
   11963  1.15  riastrad 
   11964  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_14		_MMIO(0x6B268)
   11965  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_14		_MMIO(0x6BA68)
   11966  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB	0x782A8
   11967  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB	0x783A8
   11968  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC	0x784A8
   11969  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC	0x785A8
   11970  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11971  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
   11972  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
   11973  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11974  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
   11975  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
   11976  1.15  riastrad 
   11977  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_15		_MMIO(0x6B26C)
   11978  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_15		_MMIO(0x6BA6C)
   11979  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB	0x782AC
   11980  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB	0x783AC
   11981  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC	0x784AC
   11982  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC	0x785AC
   11983  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11984  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
   11985  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
   11986  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11987  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
   11988  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
   11989  1.15  riastrad 
   11990  1.15  riastrad #define DSCA_PICTURE_PARAMETER_SET_16		_MMIO(0x6B270)
   11991  1.15  riastrad #define DSCC_PICTURE_PARAMETER_SET_16		_MMIO(0x6BA70)
   11992  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB	0x782B0
   11993  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB	0x783B0
   11994  1.15  riastrad #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC	0x784B0
   11995  1.15  riastrad #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC	0x785B0
   11996  1.15  riastrad #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11997  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
   11998  1.15  riastrad 							   _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
   11999  1.15  riastrad #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12000  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
   12001  1.15  riastrad 							   _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
   12002  1.15  riastrad #define  DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame)	((slice_row_per_frame) << 20)
   12003  1.15  riastrad #define  DSC_SLICE_PER_LINE(slice_per_line)		((slice_per_line) << 16)
   12004  1.15  riastrad #define  DSC_SLICE_CHUNK_SIZE(slice_chunk_size)		((slice_chunk_size) << 0)
   12005  1.15  riastrad 
   12006  1.15  riastrad /* Icelake Rate Control Buffer Threshold Registers */
   12007  1.15  riastrad #define DSCA_RC_BUF_THRESH_0			_MMIO(0x6B230)
   12008  1.15  riastrad #define DSCA_RC_BUF_THRESH_0_UDW		_MMIO(0x6B230 + 4)
   12009  1.15  riastrad #define DSCC_RC_BUF_THRESH_0			_MMIO(0x6BA30)
   12010  1.15  riastrad #define DSCC_RC_BUF_THRESH_0_UDW		_MMIO(0x6BA30 + 4)
   12011  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_0_PB		(0x78254)
   12012  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB	(0x78254 + 4)
   12013  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_0_PB		(0x78354)
   12014  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB	(0x78354 + 4)
   12015  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_0_PC		(0x78454)
   12016  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC	(0x78454 + 4)
   12017  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_0_PC		(0x78554)
   12018  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC	(0x78554 + 4)
   12019  1.15  riastrad #define ICL_DSC0_RC_BUF_THRESH_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12020  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_0_PB, \
   12021  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_0_PC)
   12022  1.15  riastrad #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12023  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
   12024  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
   12025  1.15  riastrad #define ICL_DSC1_RC_BUF_THRESH_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12026  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_0_PB, \
   12027  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_0_PC)
   12028  1.15  riastrad #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12029  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
   12030  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
   12031  1.15  riastrad 
   12032  1.15  riastrad #define DSCA_RC_BUF_THRESH_1			_MMIO(0x6B238)
   12033  1.15  riastrad #define DSCA_RC_BUF_THRESH_1_UDW		_MMIO(0x6B238 + 4)
   12034  1.15  riastrad #define DSCC_RC_BUF_THRESH_1			_MMIO(0x6BA38)
   12035  1.15  riastrad #define DSCC_RC_BUF_THRESH_1_UDW		_MMIO(0x6BA38 + 4)
   12036  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_1_PB		(0x7825C)
   12037  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB	(0x7825C + 4)
   12038  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_1_PB		(0x7835C)
   12039  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB	(0x7835C + 4)
   12040  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_1_PC		(0x7845C)
   12041  1.15  riastrad #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC	(0x7845C + 4)
   12042  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_1_PC		(0x7855C)
   12043  1.15  riastrad #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC	(0x7855C + 4)
   12044  1.15  riastrad #define ICL_DSC0_RC_BUF_THRESH_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12045  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_1_PB, \
   12046  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_1_PC)
   12047  1.15  riastrad #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12048  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
   12049  1.15  riastrad 						_ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
   12050  1.15  riastrad #define ICL_DSC1_RC_BUF_THRESH_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12051  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_1_PB, \
   12052  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_1_PC)
   12053  1.15  riastrad #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12054  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
   12055  1.15  riastrad 						_ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
   12056  1.15  riastrad 
   12057  1.15  riastrad #define PORT_TX_DFLEXDPSP(fia)			_MMIO_FIA((fia), 0x008A0)
   12058  1.15  riastrad #define   MODULAR_FIA_MASK			(1 << 4)
   12059  1.15  riastrad #define   TC_LIVE_STATE_TBT(idx)		(1 << ((idx) * 8 + 6))
   12060  1.15  riastrad #define   TC_LIVE_STATE_TC(idx)			(1 << ((idx) * 8 + 5))
   12061  1.15  riastrad #define   DP_LANE_ASSIGNMENT_SHIFT(idx)		((idx) * 8)
   12062  1.15  riastrad #define   DP_LANE_ASSIGNMENT_MASK(idx)		(0xf << ((idx) * 8))
   12063  1.15  riastrad #define   DP_LANE_ASSIGNMENT(idx, x)		((x) << ((idx) * 8))
   12064  1.15  riastrad 
   12065  1.15  riastrad #define PORT_TX_DFLEXDPPMS(fia)			_MMIO_FIA((fia), 0x00890)
   12066  1.15  riastrad #define   DP_PHY_MODE_STATUS_COMPLETED(idx)	(1 << (idx))
   12067  1.15  riastrad 
   12068  1.15  riastrad #define PORT_TX_DFLEXDPCSSS(fia)		_MMIO_FIA((fia), 0x00894)
   12069  1.15  riastrad #define   DP_PHY_MODE_STATUS_NOT_SAFE(idx)	(1 << (idx))
   12070  1.15  riastrad 
   12071  1.15  riastrad #define PORT_TX_DFLEXPA1(fia)			_MMIO_FIA((fia), 0x00880)
   12072  1.15  riastrad #define   DP_PIN_ASSIGNMENT_SHIFT(idx)		((idx) * 4)
   12073  1.15  riastrad #define   DP_PIN_ASSIGNMENT_MASK(idx)		(0xf << ((idx) * 4))
   12074  1.15  riastrad #define   DP_PIN_ASSIGNMENT(idx, x)		((x) << ((idx) * 4))
   12075  1.15  riastrad 
   12076  1.15  riastrad /* This register controls the Display State Buffer (DSB) engines. */
   12077  1.15  riastrad #define _DSBSL_INSTANCE_BASE		0x70B00
   12078  1.15  riastrad #define DSBSL_INSTANCE(pipe, id)	(_DSBSL_INSTANCE_BASE + \
   12079  1.15  riastrad 					 (pipe) * 0x1000 + (id) * 0x100)
   12080  1.15  riastrad #define DSB_HEAD(pipe, id)		_MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
   12081  1.15  riastrad #define DSB_TAIL(pipe, id)		_MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
   12082  1.15  riastrad #define DSB_CTRL(pipe, id)		_MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
   12083  1.15  riastrad #define   DSB_ENABLE			(1 << 31)
   12084  1.15  riastrad #define   DSB_STATUS			(1 << 0)
   12085   1.2     kamil 
   12086   1.1  riastrad #endif /* _I915_REG_H_ */
   12087