Home | History | Annotate | Line # | Download | only in i915
i915_reg.h revision 1.1.1.4
      1 /*	$NetBSD: i915_reg.h,v 1.1.1.4 2021/12/18 20:15:26 riastradh Exp $	*/
      2 
      3 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
      4  * All Rights Reserved.
      5  *
      6  * Permission is hereby granted, free of charge, to any person obtaining a
      7  * copy of this software and associated documentation files (the
      8  * "Software"), to deal in the Software without restriction, including
      9  * without limitation the rights to use, copy, modify, merge, publish,
     10  * distribute, sub license, and/or sell copies of the Software, and to
     11  * permit persons to whom the Software is furnished to do so, subject to
     12  * the following conditions:
     13  *
     14  * The above copyright notice and this permission notice (including the
     15  * next paragraph) shall be included in all copies or substantial portions
     16  * of the Software.
     17  *
     18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
     19  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
     20  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
     21  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
     22  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
     23  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
     24  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
     25  */
     26 
     27 #ifndef _I915_REG_H_
     28 #define _I915_REG_H_
     29 
     30 #include <linux/bitfield.h>
     31 #include <linux/bits.h>
     32 
     33 /**
     34  * DOC: The i915 register macro definition style guide
     35  *
     36  * Follow the style described here for new macros, and while changing existing
     37  * macros. Do **not** mass change existing definitions just to update the style.
     38  *
     39  * Layout
     40  * ~~~~~~
     41  *
     42  * Keep helper macros near the top. For example, _PIPE() and friends.
     43  *
     44  * Prefix macros that generally should not be used outside of this file with
     45  * underscore '_'. For example, _PIPE() and friends, single instances of
     46  * registers that are defined solely for the use by function-like macros.
     47  *
     48  * Avoid using the underscore prefixed macros outside of this file. There are
     49  * exceptions, but keep them to a minimum.
     50  *
     51  * There are two basic types of register definitions: Single registers and
     52  * register groups. Register groups are registers which have two or more
     53  * instances, for example one per pipe, port, transcoder, etc. Register groups
     54  * should be defined using function-like macros.
     55  *
     56  * For single registers, define the register offset first, followed by register
     57  * contents.
     58  *
     59  * For register groups, define the register instance offsets first, prefixed
     60  * with underscore, followed by a function-like macro choosing the right
     61  * instance based on the parameter, followed by register contents.
     62  *
     63  * Define the register contents (i.e. bit and bit field macros) from most
     64  * significant to least significant bit. Indent the register content macros
     65  * using two extra spaces between ``#define`` and the macro name.
     66  *
     67  * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
     68  * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
     69  * shifted in place, so they can be directly OR'd together. For convenience,
     70  * function-like macros may be used to define bit fields, but do note that the
     71  * macros may be needed to read as well as write the register contents.
     72  *
     73  * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
     74  *
     75  * Group the register and its contents together without blank lines, separate
     76  * from other registers and their contents with one blank line.
     77  *
     78  * Indent macro values from macro names using TABs. Align values vertically. Use
     79  * braces in macro values as needed to avoid unintended precedence after macro
     80  * substitution. Use spaces in macro values according to kernel coding
     81  * style. Use lower case in hexadecimal values.
     82  *
     83  * Naming
     84  * ~~~~~~
     85  *
     86  * Try to name registers according to the specs. If the register name changes in
     87  * the specs from platform to another, stick to the original name.
     88  *
     89  * Try to re-use existing register macro definitions. Only add new macros for
     90  * new register offsets, or when the register contents have changed enough to
     91  * warrant a full redefinition.
     92  *
     93  * When a register macro changes for a new platform, prefix the new macro using
     94  * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
     95  * prefix signifies the start platform/generation using the register.
     96  *
     97  * When a bit (field) macro changes or gets added for a new platform, while
     98  * retaining the existing register macro, add a platform acronym or generation
     99  * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
    100  *
    101  * Examples
    102  * ~~~~~~~~
    103  *
    104  * (Note that the values in the example are indented using spaces instead of
    105  * TABs to avoid misalignment in generated documentation. Use TABs in the
    106  * definitions.)::
    107  *
    108  *  #define _FOO_A                      0xf000
    109  *  #define _FOO_B                      0xf001
    110  *  #define FOO(pipe)                   _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
    111  *  #define   FOO_ENABLE                REG_BIT(31)
    112  *  #define   FOO_MODE_MASK             REG_GENMASK(19, 16)
    113  *  #define   FOO_MODE_BAR              REG_FIELD_PREP(FOO_MODE_MASK, 0)
    114  *  #define   FOO_MODE_BAZ              REG_FIELD_PREP(FOO_MODE_MASK, 1)
    115  *  #define   FOO_MODE_QUX_SNB          REG_FIELD_PREP(FOO_MODE_MASK, 2)
    116  *
    117  *  #define BAR                         _MMIO(0xb000)
    118  *  #define GEN8_BAR                    _MMIO(0xb888)
    119  */
    120 
    121 /**
    122  * REG_BIT() - Prepare a u32 bit value
    123  * @__n: 0-based bit number
    124  *
    125  * Local wrapper for BIT() to force u32, with compile time checks.
    126  *
    127  * @return: Value with bit @__n set.
    128  */
    129 #define REG_BIT(__n)							\
    130 	((u32)(BIT(__n) +						\
    131 	       BUILD_BUG_ON_ZERO(__is_constexpr(__n) &&		\
    132 				 ((__n) < 0 || (__n) > 31))))
    133 
    134 /**
    135  * REG_GENMASK() - Prepare a continuous u32 bitmask
    136  * @__high: 0-based high bit
    137  * @__low: 0-based low bit
    138  *
    139  * Local wrapper for GENMASK() to force u32, with compile time checks.
    140  *
    141  * @return: Continuous bitmask from @__high to @__low, inclusive.
    142  */
    143 #define REG_GENMASK(__high, __low)					\
    144 	((u32)(GENMASK(__high, __low) +					\
    145 	       BUILD_BUG_ON_ZERO(__is_constexpr(__high) &&	\
    146 				 __is_constexpr(__low) &&		\
    147 				 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
    148 
    149 /*
    150  * Local integer constant expression version of is_power_of_2().
    151  */
    152 #define IS_POWER_OF_2(__x)		((__x) && (((__x) & ((__x) - 1)) == 0))
    153 
    154 /**
    155  * REG_FIELD_PREP() - Prepare a u32 bitfield value
    156  * @__mask: shifted mask defining the field's length and position
    157  * @__val: value to put in the field
    158  *
    159  * Local copy of FIELD_PREP() to generate an integer constant expression, force
    160  * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
    161  *
    162  * @return: @__val masked and shifted into the field defined by @__mask.
    163  */
    164 #define REG_FIELD_PREP(__mask, __val)						\
    165 	((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) +	\
    166 	       BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) +		\
    167 	       BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) +		\
    168 	       BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
    169 	       BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
    170 
    171 /**
    172  * REG_FIELD_GET() - Extract a u32 bitfield value
    173  * @__mask: shifted mask defining the field's length and position
    174  * @__val: value to extract the bitfield value from
    175  *
    176  * Local wrapper for FIELD_GET() to force u32 and for consistency with
    177  * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
    178  *
    179  * @return: Masked and shifted value of the field defined by @__mask in @__val.
    180  */
    181 #define REG_FIELD_GET(__mask, __val)	((u32)FIELD_GET(__mask, __val))
    182 
    183 typedef struct {
    184 	u32 reg;
    185 } i915_reg_t;
    186 
    187 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
    188 
    189 #define INVALID_MMIO_REG _MMIO(0)
    190 
    191 static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
    192 {
    193 	return reg.reg;
    194 }
    195 
    196 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
    197 {
    198 	return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
    199 }
    200 
    201 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
    202 {
    203 	return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
    204 }
    205 
    206 #define VLV_DISPLAY_BASE		0x180000
    207 #define VLV_MIPI_BASE			VLV_DISPLAY_BASE
    208 #define BXT_MIPI_BASE			0x60000
    209 
    210 #define DISPLAY_MMIO_BASE(dev_priv)	(INTEL_INFO(dev_priv)->display_mmio_offset)
    211 
    212 /*
    213  * Given the first two numbers __a and __b of arbitrarily many evenly spaced
    214  * numbers, pick the 0-based __index'th value.
    215  *
    216  * Always prefer this over _PICK() if the numbers are evenly spaced.
    217  */
    218 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
    219 
    220 /*
    221  * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
    222  *
    223  * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
    224  */
    225 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
    226 
    227 /*
    228  * Named helper wrappers around _PICK_EVEN() and _PICK().
    229  */
    230 #define _PIPE(pipe, a, b)		_PICK_EVEN(pipe, a, b)
    231 #define _PLANE(plane, a, b)		_PICK_EVEN(plane, a, b)
    232 #define _TRANS(tran, a, b)		_PICK_EVEN(tran, a, b)
    233 #define _PORT(port, a, b)		_PICK_EVEN(port, a, b)
    234 #define _PLL(pll, a, b)			_PICK_EVEN(pll, a, b)
    235 
    236 #define _MMIO_PIPE(pipe, a, b)		_MMIO(_PIPE(pipe, a, b))
    237 #define _MMIO_PLANE(plane, a, b)	_MMIO(_PLANE(plane, a, b))
    238 #define _MMIO_TRANS(tran, a, b)		_MMIO(_TRANS(tran, a, b))
    239 #define _MMIO_PORT(port, a, b)		_MMIO(_PORT(port, a, b))
    240 #define _MMIO_PLL(pll, a, b)		_MMIO(_PLL(pll, a, b))
    241 
    242 #define _PHY3(phy, ...)			_PICK(phy, __VA_ARGS__)
    243 
    244 #define _MMIO_PIPE3(pipe, a, b, c)	_MMIO(_PICK(pipe, a, b, c))
    245 #define _MMIO_PORT3(pipe, a, b, c)	_MMIO(_PICK(pipe, a, b, c))
    246 #define _MMIO_PHY3(phy, a, b, c)	_MMIO(_PHY3(phy, a, b, c))
    247 #define _MMIO_PLL3(pll, a, b, c)	_MMIO(_PICK(pll, a, b, c))
    248 
    249 /*
    250  * Device info offset array based helpers for groups of registers with unevenly
    251  * spaced base offsets.
    252  */
    253 #define _MMIO_PIPE2(pipe, reg)		_MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
    254 					      INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
    255 					      DISPLAY_MMIO_BASE(dev_priv))
    256 #define _TRANS2(tran, reg)		(INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
    257 					 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
    258 					 DISPLAY_MMIO_BASE(dev_priv))
    259 #define _MMIO_TRANS2(tran, reg)		_MMIO(_TRANS2(tran, reg))
    260 #define _CURSOR2(pipe, reg)		_MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
    261 					      INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
    262 					      DISPLAY_MMIO_BASE(dev_priv))
    263 
    264 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
    265 #define _MASKED_FIELD(mask, value) ({					   \
    266 	if (__builtin_constant_p(mask))					   \
    267 		BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
    268 	if (__builtin_constant_p(value))				   \
    269 		BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
    270 	if (__builtin_constant_p(mask) && __builtin_constant_p(value))	   \
    271 		BUILD_BUG_ON_MSG((value) & ~(mask),			   \
    272 				 "Incorrect value for mask");		   \
    273 	__MASKED_FIELD(mask, value); })
    274 #define _MASKED_BIT_ENABLE(a)	({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
    275 #define _MASKED_BIT_DISABLE(a)	(_MASKED_FIELD((a), 0))
    276 
    277 /* PCI config space */
    278 
    279 #define MCHBAR_I915 0x44
    280 #define MCHBAR_I965 0x48
    281 #define MCHBAR_SIZE (4 * 4096)
    282 
    283 #define DEVEN 0x54
    284 #define   DEVEN_MCHBAR_EN (1 << 28)
    285 
    286 /* BSM in include/drm/i915_drm.h */
    287 
    288 #define HPLLCC	0xc0 /* 85x only */
    289 #define   GC_CLOCK_CONTROL_MASK		(0x7 << 0)
    290 #define   GC_CLOCK_133_200		(0 << 0)
    291 #define   GC_CLOCK_100_200		(1 << 0)
    292 #define   GC_CLOCK_100_133		(2 << 0)
    293 #define   GC_CLOCK_133_266		(3 << 0)
    294 #define   GC_CLOCK_133_200_2		(4 << 0)
    295 #define   GC_CLOCK_133_266_2		(5 << 0)
    296 #define   GC_CLOCK_166_266		(6 << 0)
    297 #define   GC_CLOCK_166_250		(7 << 0)
    298 
    299 #define I915_GDRST 0xc0 /* PCI config register */
    300 #define   GRDOM_FULL		(0 << 2)
    301 #define   GRDOM_RENDER		(1 << 2)
    302 #define   GRDOM_MEDIA		(3 << 2)
    303 #define   GRDOM_MASK		(3 << 2)
    304 #define   GRDOM_RESET_STATUS	(1 << 1)
    305 #define   GRDOM_RESET_ENABLE	(1 << 0)
    306 
    307 /* BSpec only has register offset, PCI device and bit found empirically */
    308 #define I830_CLOCK_GATE	0xc8 /* device 0 */
    309 #define   I830_L2_CACHE_CLOCK_GATE_DISABLE	(1 << 2)
    310 
    311 #define GCDGMBUS 0xcc
    312 
    313 #define GCFGC2	0xda
    314 #define GCFGC	0xf0 /* 915+ only */
    315 #define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
    316 #define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
    317 #define   GC_DISPLAY_CLOCK_333_320_MHZ	(4 << 4)
    318 #define   GC_DISPLAY_CLOCK_267_MHZ_PNV	(0 << 4)
    319 #define   GC_DISPLAY_CLOCK_333_MHZ_PNV	(1 << 4)
    320 #define   GC_DISPLAY_CLOCK_444_MHZ_PNV	(2 << 4)
    321 #define   GC_DISPLAY_CLOCK_200_MHZ_PNV	(5 << 4)
    322 #define   GC_DISPLAY_CLOCK_133_MHZ_PNV	(6 << 4)
    323 #define   GC_DISPLAY_CLOCK_167_MHZ_PNV	(7 << 4)
    324 #define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
    325 #define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
    326 #define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
    327 #define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
    328 #define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
    329 #define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
    330 #define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
    331 #define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
    332 #define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
    333 #define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
    334 #define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
    335 #define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
    336 #define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
    337 #define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
    338 #define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
    339 #define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
    340 #define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
    341 #define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
    342 #define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
    343 #define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
    344 
    345 #define ASLE	0xe4
    346 #define ASLS	0xfc
    347 
    348 #define SWSCI	0xe8
    349 #define   SWSCI_SCISEL	(1 << 15)
    350 #define   SWSCI_GSSCIE	(1 << 0)
    351 
    352 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
    353 
    354 
    355 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
    356 #define  ILK_GRDOM_FULL		(0 << 1)
    357 #define  ILK_GRDOM_RENDER	(1 << 1)
    358 #define  ILK_GRDOM_MEDIA	(3 << 1)
    359 #define  ILK_GRDOM_MASK		(3 << 1)
    360 #define  ILK_GRDOM_RESET_ENABLE (1 << 0)
    361 
    362 #define GEN6_MBCUNIT_SNPCR	_MMIO(0x900c) /* for LLC config */
    363 #define   GEN6_MBC_SNPCR_SHIFT	21
    364 #define   GEN6_MBC_SNPCR_MASK	(3 << 21)
    365 #define   GEN6_MBC_SNPCR_MAX	(0 << 21)
    366 #define   GEN6_MBC_SNPCR_MED	(1 << 21)
    367 #define   GEN6_MBC_SNPCR_LOW	(2 << 21)
    368 #define   GEN6_MBC_SNPCR_MIN	(3 << 21) /* only 1/16th of the cache is shared */
    369 
    370 #define VLV_G3DCTL		_MMIO(0x9024)
    371 #define VLV_GSCKGCTL		_MMIO(0x9028)
    372 
    373 #define GEN6_MBCTL		_MMIO(0x0907c)
    374 #define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
    375 #define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
    376 #define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
    377 #define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
    378 #define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
    379 
    380 #define GEN6_GDRST	_MMIO(0x941c)
    381 #define  GEN6_GRDOM_FULL		(1 << 0)
    382 #define  GEN6_GRDOM_RENDER		(1 << 1)
    383 #define  GEN6_GRDOM_MEDIA		(1 << 2)
    384 #define  GEN6_GRDOM_BLT			(1 << 3)
    385 #define  GEN6_GRDOM_VECS		(1 << 4)
    386 #define  GEN9_GRDOM_GUC			(1 << 5)
    387 #define  GEN8_GRDOM_MEDIA2		(1 << 7)
    388 /* GEN11 changed all bit defs except for FULL & RENDER */
    389 #define  GEN11_GRDOM_FULL		GEN6_GRDOM_FULL
    390 #define  GEN11_GRDOM_RENDER		GEN6_GRDOM_RENDER
    391 #define  GEN11_GRDOM_BLT		(1 << 2)
    392 #define  GEN11_GRDOM_GUC		(1 << 3)
    393 #define  GEN11_GRDOM_MEDIA		(1 << 5)
    394 #define  GEN11_GRDOM_MEDIA2		(1 << 6)
    395 #define  GEN11_GRDOM_MEDIA3		(1 << 7)
    396 #define  GEN11_GRDOM_MEDIA4		(1 << 8)
    397 #define  GEN11_GRDOM_VECS		(1 << 13)
    398 #define  GEN11_GRDOM_VECS2		(1 << 14)
    399 #define  GEN11_GRDOM_SFC0		(1 << 17)
    400 #define  GEN11_GRDOM_SFC1		(1 << 18)
    401 
    402 #define  GEN11_VCS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << ((instance) >> 1))
    403 #define  GEN11_VECS_SFC_RESET_BIT(instance)	(GEN11_GRDOM_SFC0 << (instance))
    404 
    405 #define GEN11_VCS_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x88C)
    406 #define   GEN11_VCS_SFC_FORCED_LOCK_BIT		(1 << 0)
    407 #define GEN11_VCS_SFC_LOCK_STATUS(engine)	_MMIO((engine)->mmio_base + 0x890)
    408 #define   GEN11_VCS_SFC_USAGE_BIT		(1 << 0)
    409 #define   GEN11_VCS_SFC_LOCK_ACK_BIT		(1 << 1)
    410 
    411 #define GEN11_VECS_SFC_FORCED_LOCK(engine)	_MMIO((engine)->mmio_base + 0x201C)
    412 #define   GEN11_VECS_SFC_FORCED_LOCK_BIT	(1 << 0)
    413 #define GEN11_VECS_SFC_LOCK_ACK(engine)		_MMIO((engine)->mmio_base + 0x2018)
    414 #define   GEN11_VECS_SFC_LOCK_ACK_BIT		(1 << 0)
    415 #define GEN11_VECS_SFC_USAGE(engine)		_MMIO((engine)->mmio_base + 0x2014)
    416 #define   GEN11_VECS_SFC_USAGE_BIT		(1 << 0)
    417 
    418 #define GEN12_SFC_DONE(n)		_MMIO(0x1cc00 + (n) * 0x100)
    419 #define GEN12_SFC_DONE_MAX		4
    420 
    421 #define RING_PP_DIR_BASE(base)		_MMIO((base) + 0x228)
    422 #define RING_PP_DIR_BASE_READ(base)	_MMIO((base) + 0x518)
    423 #define RING_PP_DIR_DCLV(base)		_MMIO((base) + 0x220)
    424 #define   PP_DIR_DCLV_2G		0xffffffff
    425 
    426 #define GEN8_RING_PDP_UDW(base, n)	_MMIO((base) + 0x270 + (n) * 8 + 4)
    427 #define GEN8_RING_PDP_LDW(base, n)	_MMIO((base) + 0x270 + (n) * 8)
    428 
    429 #define GEN8_R_PWR_CLK_STATE		_MMIO(0x20C8)
    430 #define   GEN8_RPCS_ENABLE		(1 << 31)
    431 #define   GEN8_RPCS_S_CNT_ENABLE	(1 << 18)
    432 #define   GEN8_RPCS_S_CNT_SHIFT		15
    433 #define   GEN8_RPCS_S_CNT_MASK		(0x7 << GEN8_RPCS_S_CNT_SHIFT)
    434 #define   GEN11_RPCS_S_CNT_SHIFT	12
    435 #define   GEN11_RPCS_S_CNT_MASK		(0x3f << GEN11_RPCS_S_CNT_SHIFT)
    436 #define   GEN8_RPCS_SS_CNT_ENABLE	(1 << 11)
    437 #define   GEN8_RPCS_SS_CNT_SHIFT	8
    438 #define   GEN8_RPCS_SS_CNT_MASK		(0x7 << GEN8_RPCS_SS_CNT_SHIFT)
    439 #define   GEN8_RPCS_EU_MAX_SHIFT	4
    440 #define   GEN8_RPCS_EU_MAX_MASK		(0xf << GEN8_RPCS_EU_MAX_SHIFT)
    441 #define   GEN8_RPCS_EU_MIN_SHIFT	0
    442 #define   GEN8_RPCS_EU_MIN_MASK		(0xf << GEN8_RPCS_EU_MIN_SHIFT)
    443 
    444 #define WAIT_FOR_RC6_EXIT		_MMIO(0x20CC)
    445 /* HSW only */
    446 #define   HSW_SELECTIVE_READ_ADDRESSING_SHIFT		2
    447 #define   HSW_SELECTIVE_READ_ADDRESSING_MASK		(0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
    448 #define   HSW_SELECTIVE_WRITE_ADDRESS_SHIFT		4
    449 #define   HSW_SELECTIVE_WRITE_ADDRESS_MASK		(0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
    450 /* HSW+ */
    451 #define   HSW_WAIT_FOR_RC6_EXIT_ENABLE			(1 << 0)
    452 #define   HSW_RCS_CONTEXT_ENABLE			(1 << 7)
    453 #define   HSW_RCS_INHIBIT				(1 << 8)
    454 /* Gen8 */
    455 #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT		4
    456 #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK		(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
    457 #define   GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT		4
    458 #define   GEN8_SELECTIVE_WRITE_ADDRESS_MASK		(0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
    459 #define   GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE	(1 << 6)
    460 #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT	9
    461 #define   GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK	(0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
    462 #define   GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT	11
    463 #define   GEN8_SELECTIVE_READ_SLICE_SELECT_MASK		(0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
    464 #define   GEN8_SELECTIVE_READ_ADDRESSING_ENABLE         (1 << 13)
    465 
    466 #define GAM_ECOCHK			_MMIO(0x4090)
    467 #define   BDW_DISABLE_HDC_INVALIDATION	(1 << 25)
    468 #define   ECOCHK_SNB_BIT		(1 << 10)
    469 #define   ECOCHK_DIS_TLB		(1 << 8)
    470 #define   HSW_ECOCHK_ARB_PRIO_SOL	(1 << 6)
    471 #define   ECOCHK_PPGTT_CACHE64B		(0x3 << 3)
    472 #define   ECOCHK_PPGTT_CACHE4B		(0x0 << 3)
    473 #define   ECOCHK_PPGTT_GFDT_IVB		(0x1 << 4)
    474 #define   ECOCHK_PPGTT_LLC_IVB		(0x1 << 3)
    475 #define   ECOCHK_PPGTT_UC_HSW		(0x1 << 3)
    476 #define   ECOCHK_PPGTT_WT_HSW		(0x2 << 3)
    477 #define   ECOCHK_PPGTT_WB_HSW		(0x3 << 3)
    478 
    479 #define GEN8_RC6_CTX_INFO		_MMIO(0x8504)
    480 
    481 #define GAC_ECO_BITS			_MMIO(0x14090)
    482 #define   ECOBITS_SNB_BIT		(1 << 13)
    483 #define   ECOBITS_PPGTT_CACHE64B	(3 << 8)
    484 #define   ECOBITS_PPGTT_CACHE4B		(0 << 8)
    485 
    486 #define GAB_CTL				_MMIO(0x24000)
    487 #define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1 << 8)
    488 
    489 #define GEN6_STOLEN_RESERVED		_MMIO(0x1082C0)
    490 #define GEN6_STOLEN_RESERVED_ADDR_MASK	(0xFFF << 20)
    491 #define GEN7_STOLEN_RESERVED_ADDR_MASK	(0x3FFF << 18)
    492 #define GEN6_STOLEN_RESERVED_SIZE_MASK	(3 << 4)
    493 #define GEN6_STOLEN_RESERVED_1M		(0 << 4)
    494 #define GEN6_STOLEN_RESERVED_512K	(1 << 4)
    495 #define GEN6_STOLEN_RESERVED_256K	(2 << 4)
    496 #define GEN6_STOLEN_RESERVED_128K	(3 << 4)
    497 #define GEN7_STOLEN_RESERVED_SIZE_MASK	(1 << 5)
    498 #define GEN7_STOLEN_RESERVED_1M		(0 << 5)
    499 #define GEN7_STOLEN_RESERVED_256K	(1 << 5)
    500 #define GEN8_STOLEN_RESERVED_SIZE_MASK	(3 << 7)
    501 #define GEN8_STOLEN_RESERVED_1M		(0 << 7)
    502 #define GEN8_STOLEN_RESERVED_2M		(1 << 7)
    503 #define GEN8_STOLEN_RESERVED_4M		(2 << 7)
    504 #define GEN8_STOLEN_RESERVED_8M		(3 << 7)
    505 #define GEN6_STOLEN_RESERVED_ENABLE	(1 << 0)
    506 #define GEN11_STOLEN_RESERVED_ADDR_MASK	(0xFFFFFFFFFFFULL << 20)
    507 
    508 /* VGA stuff */
    509 
    510 #define VGA_ST01_MDA 0x3ba
    511 #define VGA_ST01_CGA 0x3da
    512 
    513 #define _VGA_MSR_WRITE _MMIO(0x3c2)
    514 #define VGA_MSR_WRITE 0x3c2
    515 #define VGA_MSR_READ 0x3cc
    516 #define   VGA_MSR_MEM_EN (1 << 1)
    517 #define   VGA_MSR_CGA_MODE (1 << 0)
    518 
    519 #define VGA_SR_INDEX 0x3c4
    520 #define SR01			1
    521 #define VGA_SR_DATA 0x3c5
    522 
    523 #define VGA_AR_INDEX 0x3c0
    524 #define   VGA_AR_VID_EN (1 << 5)
    525 #define VGA_AR_DATA_WRITE 0x3c0
    526 #define VGA_AR_DATA_READ 0x3c1
    527 
    528 #define VGA_GR_INDEX 0x3ce
    529 #define VGA_GR_DATA 0x3cf
    530 /* GR05 */
    531 #define   VGA_GR_MEM_READ_MODE_SHIFT 3
    532 #define     VGA_GR_MEM_READ_MODE_PLANE 1
    533 /* GR06 */
    534 #define   VGA_GR_MEM_MODE_MASK 0xc
    535 #define   VGA_GR_MEM_MODE_SHIFT 2
    536 #define   VGA_GR_MEM_A0000_AFFFF 0
    537 #define   VGA_GR_MEM_A0000_BFFFF 1
    538 #define   VGA_GR_MEM_B0000_B7FFF 2
    539 #define   VGA_GR_MEM_B0000_BFFFF 3
    540 
    541 #define VGA_DACMASK 0x3c6
    542 #define VGA_DACRX 0x3c7
    543 #define VGA_DACWX 0x3c8
    544 #define VGA_DACDATA 0x3c9
    545 
    546 #define VGA_CR_INDEX_MDA 0x3b4
    547 #define VGA_CR_DATA_MDA 0x3b5
    548 #define VGA_CR_INDEX_CGA 0x3d4
    549 #define VGA_CR_DATA_CGA 0x3d5
    550 
    551 #define MI_PREDICATE_SRC0	_MMIO(0x2400)
    552 #define MI_PREDICATE_SRC0_UDW	_MMIO(0x2400 + 4)
    553 #define MI_PREDICATE_SRC1	_MMIO(0x2408)
    554 #define MI_PREDICATE_SRC1_UDW	_MMIO(0x2408 + 4)
    555 #define MI_PREDICATE_DATA       _MMIO(0x2410)
    556 #define MI_PREDICATE_RESULT     _MMIO(0x2418)
    557 #define MI_PREDICATE_RESULT_1   _MMIO(0x241c)
    558 #define MI_PREDICATE_RESULT_2	_MMIO(0x2214)
    559 #define  LOWER_SLICE_ENABLED	(1 << 0)
    560 #define  LOWER_SLICE_DISABLED	(0 << 0)
    561 
    562 /*
    563  * Registers used only by the command parser
    564  */
    565 #define BCS_SWCTRL _MMIO(0x22200)
    566 
    567 /* There are 16 GPR registers */
    568 #define BCS_GPR(n)	_MMIO(0x22600 + (n) * 8)
    569 #define BCS_GPR_UDW(n)	_MMIO(0x22600 + (n) * 8 + 4)
    570 
    571 #define GPGPU_THREADS_DISPATCHED        _MMIO(0x2290)
    572 #define GPGPU_THREADS_DISPATCHED_UDW	_MMIO(0x2290 + 4)
    573 #define HS_INVOCATION_COUNT             _MMIO(0x2300)
    574 #define HS_INVOCATION_COUNT_UDW		_MMIO(0x2300 + 4)
    575 #define DS_INVOCATION_COUNT             _MMIO(0x2308)
    576 #define DS_INVOCATION_COUNT_UDW		_MMIO(0x2308 + 4)
    577 #define IA_VERTICES_COUNT               _MMIO(0x2310)
    578 #define IA_VERTICES_COUNT_UDW		_MMIO(0x2310 + 4)
    579 #define IA_PRIMITIVES_COUNT             _MMIO(0x2318)
    580 #define IA_PRIMITIVES_COUNT_UDW		_MMIO(0x2318 + 4)
    581 #define VS_INVOCATION_COUNT             _MMIO(0x2320)
    582 #define VS_INVOCATION_COUNT_UDW		_MMIO(0x2320 + 4)
    583 #define GS_INVOCATION_COUNT             _MMIO(0x2328)
    584 #define GS_INVOCATION_COUNT_UDW		_MMIO(0x2328 + 4)
    585 #define GS_PRIMITIVES_COUNT             _MMIO(0x2330)
    586 #define GS_PRIMITIVES_COUNT_UDW		_MMIO(0x2330 + 4)
    587 #define CL_INVOCATION_COUNT             _MMIO(0x2338)
    588 #define CL_INVOCATION_COUNT_UDW		_MMIO(0x2338 + 4)
    589 #define CL_PRIMITIVES_COUNT             _MMIO(0x2340)
    590 #define CL_PRIMITIVES_COUNT_UDW		_MMIO(0x2340 + 4)
    591 #define PS_INVOCATION_COUNT             _MMIO(0x2348)
    592 #define PS_INVOCATION_COUNT_UDW		_MMIO(0x2348 + 4)
    593 #define PS_DEPTH_COUNT                  _MMIO(0x2350)
    594 #define PS_DEPTH_COUNT_UDW		_MMIO(0x2350 + 4)
    595 
    596 /* There are the 4 64-bit counter registers, one for each stream output */
    597 #define GEN7_SO_NUM_PRIMS_WRITTEN(n)		_MMIO(0x5200 + (n) * 8)
    598 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n)	_MMIO(0x5200 + (n) * 8 + 4)
    599 
    600 #define GEN7_SO_PRIM_STORAGE_NEEDED(n)		_MMIO(0x5240 + (n) * 8)
    601 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n)	_MMIO(0x5240 + (n) * 8 + 4)
    602 
    603 #define GEN7_3DPRIM_END_OFFSET          _MMIO(0x2420)
    604 #define GEN7_3DPRIM_START_VERTEX        _MMIO(0x2430)
    605 #define GEN7_3DPRIM_VERTEX_COUNT        _MMIO(0x2434)
    606 #define GEN7_3DPRIM_INSTANCE_COUNT      _MMIO(0x2438)
    607 #define GEN7_3DPRIM_START_INSTANCE      _MMIO(0x243C)
    608 #define GEN7_3DPRIM_BASE_VERTEX         _MMIO(0x2440)
    609 
    610 #define GEN7_GPGPU_DISPATCHDIMX         _MMIO(0x2500)
    611 #define GEN7_GPGPU_DISPATCHDIMY         _MMIO(0x2504)
    612 #define GEN7_GPGPU_DISPATCHDIMZ         _MMIO(0x2508)
    613 
    614 /* There are the 16 64-bit CS General Purpose Registers */
    615 #define HSW_CS_GPR(n)                   _MMIO(0x2600 + (n) * 8)
    616 #define HSW_CS_GPR_UDW(n)               _MMIO(0x2600 + (n) * 8 + 4)
    617 
    618 #define GEN7_OACONTROL _MMIO(0x2360)
    619 #define  GEN7_OACONTROL_CTX_MASK	    0xFFFFF000
    620 #define  GEN7_OACONTROL_TIMER_PERIOD_MASK   0x3F
    621 #define  GEN7_OACONTROL_TIMER_PERIOD_SHIFT  6
    622 #define  GEN7_OACONTROL_TIMER_ENABLE	    (1 << 5)
    623 #define  GEN7_OACONTROL_FORMAT_A13	    (0 << 2)
    624 #define  GEN7_OACONTROL_FORMAT_A29	    (1 << 2)
    625 #define  GEN7_OACONTROL_FORMAT_A13_B8_C8    (2 << 2)
    626 #define  GEN7_OACONTROL_FORMAT_A29_B8_C8    (3 << 2)
    627 #define  GEN7_OACONTROL_FORMAT_B4_C8	    (4 << 2)
    628 #define  GEN7_OACONTROL_FORMAT_A45_B8_C8    (5 << 2)
    629 #define  GEN7_OACONTROL_FORMAT_B4_C8_A16    (6 << 2)
    630 #define  GEN7_OACONTROL_FORMAT_C4_B8	    (7 << 2)
    631 #define  GEN7_OACONTROL_FORMAT_SHIFT	    2
    632 #define  GEN7_OACONTROL_PER_CTX_ENABLE	    (1 << 1)
    633 #define  GEN7_OACONTROL_ENABLE		    (1 << 0)
    634 
    635 #define GEN8_OACTXID _MMIO(0x2364)
    636 
    637 #define GEN8_OA_DEBUG _MMIO(0x2B04)
    638 #define  GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS    (1 << 5)
    639 #define  GEN9_OA_DEBUG_INCLUDE_CLK_RATIO	    (1 << 6)
    640 #define  GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS	    (1 << 2)
    641 #define  GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS   (1 << 1)
    642 
    643 #define GEN8_OACONTROL _MMIO(0x2B00)
    644 #define  GEN8_OA_REPORT_FORMAT_A12	    (0 << 2)
    645 #define  GEN8_OA_REPORT_FORMAT_A12_B8_C8    (2 << 2)
    646 #define  GEN8_OA_REPORT_FORMAT_A36_B8_C8    (5 << 2)
    647 #define  GEN8_OA_REPORT_FORMAT_C4_B8	    (7 << 2)
    648 #define  GEN8_OA_REPORT_FORMAT_SHIFT	    2
    649 #define  GEN8_OA_SPECIFIC_CONTEXT_ENABLE    (1 << 1)
    650 #define  GEN8_OA_COUNTER_ENABLE             (1 << 0)
    651 
    652 #define GEN8_OACTXCONTROL _MMIO(0x2360)
    653 #define  GEN8_OA_TIMER_PERIOD_MASK	    0x3F
    654 #define  GEN8_OA_TIMER_PERIOD_SHIFT	    2
    655 #define  GEN8_OA_TIMER_ENABLE		    (1 << 1)
    656 #define  GEN8_OA_COUNTER_RESUME		    (1 << 0)
    657 
    658 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
    659 #define  GEN7_OABUFFER_OVERRUN_DISABLE	    (1 << 3)
    660 #define  GEN7_OABUFFER_EDGE_TRIGGER	    (1 << 2)
    661 #define  GEN7_OABUFFER_STOP_RESUME_ENABLE   (1 << 1)
    662 #define  GEN7_OABUFFER_RESUME		    (1 << 0)
    663 
    664 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
    665 #define GEN8_OABUFFER _MMIO(0x2b14)
    666 #define  GEN8_OABUFFER_MEM_SELECT_GGTT      (1 << 0)  /* 0: PPGTT, 1: GGTT */
    667 
    668 #define GEN7_OASTATUS1 _MMIO(0x2364)
    669 #define  GEN7_OASTATUS1_TAIL_MASK	    0xffffffc0
    670 #define  GEN7_OASTATUS1_COUNTER_OVERFLOW    (1 << 2)
    671 #define  GEN7_OASTATUS1_OABUFFER_OVERFLOW   (1 << 1)
    672 #define  GEN7_OASTATUS1_REPORT_LOST	    (1 << 0)
    673 
    674 #define GEN7_OASTATUS2 _MMIO(0x2368)
    675 #define  GEN7_OASTATUS2_HEAD_MASK           0xffffffc0
    676 #define  GEN7_OASTATUS2_MEM_SELECT_GGTT     (1 << 0) /* 0: PPGTT, 1: GGTT */
    677 
    678 #define GEN8_OASTATUS _MMIO(0x2b08)
    679 #define  GEN8_OASTATUS_OVERRUN_STATUS	    (1 << 3)
    680 #define  GEN8_OASTATUS_COUNTER_OVERFLOW     (1 << 2)
    681 #define  GEN8_OASTATUS_OABUFFER_OVERFLOW    (1 << 1)
    682 #define  GEN8_OASTATUS_REPORT_LOST	    (1 << 0)
    683 
    684 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
    685 #define GEN8_OAHEADPTR_MASK    0xffffffc0
    686 #define GEN8_OATAILPTR _MMIO(0x2B10)
    687 #define GEN8_OATAILPTR_MASK    0xffffffc0
    688 
    689 #define OABUFFER_SIZE_128K  (0 << 3)
    690 #define OABUFFER_SIZE_256K  (1 << 3)
    691 #define OABUFFER_SIZE_512K  (2 << 3)
    692 #define OABUFFER_SIZE_1M    (3 << 3)
    693 #define OABUFFER_SIZE_2M    (4 << 3)
    694 #define OABUFFER_SIZE_4M    (5 << 3)
    695 #define OABUFFER_SIZE_8M    (6 << 3)
    696 #define OABUFFER_SIZE_16M   (7 << 3)
    697 
    698 /* Gen12 OAR unit */
    699 #define GEN12_OAR_OACONTROL _MMIO(0x2960)
    700 #define  GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
    701 #define  GEN12_OAR_OACONTROL_COUNTER_ENABLE       (1 << 0)
    702 
    703 #define GEN12_OACTXCONTROL _MMIO(0x2360)
    704 #define GEN12_OAR_OASTATUS _MMIO(0x2968)
    705 
    706 /* Gen12 OAG unit */
    707 #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
    708 #define  GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
    709 #define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
    710 #define  GEN12_OAG_OATAILPTR_MASK 0xffffffc0
    711 
    712 #define GEN12_OAG_OABUFFER  _MMIO(0xdb08)
    713 #define  GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK  (0x7)
    714 #define  GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
    715 #define  GEN12_OAG_OABUFFER_MEMORY_SELECT     (1 << 0) /* 0: PPGTT, 1: GGTT */
    716 
    717 #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
    718 #define  GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
    719 #define  GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE       (1 << 1)
    720 #define  GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME     (1 << 0)
    721 
    722 #define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
    723 #define  GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
    724 #define  GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE       (1 << 0)
    725 
    726 #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
    727 #define  GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO          (1 << 6)
    728 #define  GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS  (1 << 5)
    729 #define  GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS     (1 << 2)
    730 #define  GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
    731 
    732 #define GEN12_OAG_OASTATUS _MMIO(0xdafc)
    733 #define  GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
    734 #define  GEN12_OAG_OASTATUS_BUFFER_OVERFLOW  (1 << 1)
    735 #define  GEN12_OAG_OASTATUS_REPORT_LOST      (1 << 0)
    736 
    737 /*
    738  * Flexible, Aggregate EU Counter Registers.
    739  * Note: these aren't contiguous
    740  */
    741 #define EU_PERF_CNTL0	    _MMIO(0xe458)
    742 #define EU_PERF_CNTL1	    _MMIO(0xe558)
    743 #define EU_PERF_CNTL2	    _MMIO(0xe658)
    744 #define EU_PERF_CNTL3	    _MMIO(0xe758)
    745 #define EU_PERF_CNTL4	    _MMIO(0xe45c)
    746 #define EU_PERF_CNTL5	    _MMIO(0xe55c)
    747 #define EU_PERF_CNTL6	    _MMIO(0xe65c)
    748 
    749 /*
    750  * OA Boolean state
    751  */
    752 
    753 #define OASTARTTRIG1 _MMIO(0x2710)
    754 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
    755 #define OASTARTTRIG1_THRESHOLD_MASK	      0xffff
    756 
    757 #define OASTARTTRIG2 _MMIO(0x2714)
    758 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
    759 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
    760 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
    761 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
    762 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
    763 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
    764 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
    765 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
    766 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
    767 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
    768 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
    769 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
    770 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
    771 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
    772 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
    773 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
    774 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
    775 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
    776 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
    777 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
    778 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
    779 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
    780 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
    781 #define OASTARTTRIG2_THRESHOLD_ENABLE	    (1 << 23)
    782 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ    (1 << 24)
    783 #define OASTARTTRIG2_EVENT_SELECT_0  (1 << 28)
    784 #define OASTARTTRIG2_EVENT_SELECT_1  (1 << 29)
    785 #define OASTARTTRIG2_EVENT_SELECT_2  (1 << 30)
    786 #define OASTARTTRIG2_EVENT_SELECT_3  (1 << 31)
    787 
    788 #define OASTARTTRIG3 _MMIO(0x2718)
    789 #define OASTARTTRIG3_NOA_SELECT_MASK	   0xf
    790 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT    0
    791 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT    4
    792 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT   8
    793 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT   12
    794 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT   16
    795 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT   20
    796 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT   24
    797 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT   28
    798 
    799 #define OASTARTTRIG4 _MMIO(0x271c)
    800 #define OASTARTTRIG4_NOA_SELECT_MASK	    0xf
    801 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT    0
    802 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT    4
    803 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT    8
    804 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT    12
    805 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT    16
    806 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT    20
    807 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT    24
    808 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT    28
    809 
    810 #define OASTARTTRIG5 _MMIO(0x2720)
    811 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
    812 #define OASTARTTRIG5_THRESHOLD_MASK	      0xffff
    813 
    814 #define OASTARTTRIG6 _MMIO(0x2724)
    815 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
    816 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
    817 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
    818 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
    819 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
    820 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
    821 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
    822 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
    823 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
    824 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
    825 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
    826 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
    827 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
    828 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
    829 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
    830 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
    831 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
    832 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
    833 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
    834 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
    835 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
    836 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
    837 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
    838 #define OASTARTTRIG6_THRESHOLD_ENABLE	    (1 << 23)
    839 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ    (1 << 24)
    840 #define OASTARTTRIG6_EVENT_SELECT_4  (1 << 28)
    841 #define OASTARTTRIG6_EVENT_SELECT_5  (1 << 29)
    842 #define OASTARTTRIG6_EVENT_SELECT_6  (1 << 30)
    843 #define OASTARTTRIG6_EVENT_SELECT_7  (1 << 31)
    844 
    845 #define OASTARTTRIG7 _MMIO(0x2728)
    846 #define OASTARTTRIG7_NOA_SELECT_MASK	   0xf
    847 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT    0
    848 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT    4
    849 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT   8
    850 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT   12
    851 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT   16
    852 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT   20
    853 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT   24
    854 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT   28
    855 
    856 #define OASTARTTRIG8 _MMIO(0x272c)
    857 #define OASTARTTRIG8_NOA_SELECT_MASK	   0xf
    858 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT    0
    859 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT    4
    860 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT    8
    861 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT    12
    862 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT    16
    863 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT    20
    864 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT    24
    865 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT    28
    866 
    867 #define OAREPORTTRIG1 _MMIO(0x2740)
    868 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
    869 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
    870 
    871 #define OAREPORTTRIG2 _MMIO(0x2744)
    872 #define OAREPORTTRIG2_INVERT_A_0  (1 << 0)
    873 #define OAREPORTTRIG2_INVERT_A_1  (1 << 1)
    874 #define OAREPORTTRIG2_INVERT_A_2  (1 << 2)
    875 #define OAREPORTTRIG2_INVERT_A_3  (1 << 3)
    876 #define OAREPORTTRIG2_INVERT_A_4  (1 << 4)
    877 #define OAREPORTTRIG2_INVERT_A_5  (1 << 5)
    878 #define OAREPORTTRIG2_INVERT_A_6  (1 << 6)
    879 #define OAREPORTTRIG2_INVERT_A_7  (1 << 7)
    880 #define OAREPORTTRIG2_INVERT_A_8  (1 << 8)
    881 #define OAREPORTTRIG2_INVERT_A_9  (1 << 9)
    882 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
    883 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
    884 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
    885 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
    886 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
    887 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
    888 #define OAREPORTTRIG2_INVERT_B_0  (1 << 16)
    889 #define OAREPORTTRIG2_INVERT_B_1  (1 << 17)
    890 #define OAREPORTTRIG2_INVERT_B_2  (1 << 18)
    891 #define OAREPORTTRIG2_INVERT_B_3  (1 << 19)
    892 #define OAREPORTTRIG2_INVERT_C_0  (1 << 20)
    893 #define OAREPORTTRIG2_INVERT_C_1  (1 << 21)
    894 #define OAREPORTTRIG2_INVERT_D_0  (1 << 22)
    895 #define OAREPORTTRIG2_THRESHOLD_ENABLE	    (1 << 23)
    896 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
    897 
    898 #define OAREPORTTRIG3 _MMIO(0x2748)
    899 #define OAREPORTTRIG3_NOA_SELECT_MASK	    0xf
    900 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT    0
    901 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT    4
    902 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT   8
    903 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT   12
    904 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT   16
    905 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT   20
    906 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT   24
    907 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT   28
    908 
    909 #define OAREPORTTRIG4 _MMIO(0x274c)
    910 #define OAREPORTTRIG4_NOA_SELECT_MASK	    0xf
    911 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT    0
    912 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT    4
    913 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT    8
    914 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT    12
    915 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT    16
    916 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT    20
    917 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT    24
    918 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT    28
    919 
    920 #define OAREPORTTRIG5 _MMIO(0x2750)
    921 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
    922 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
    923 
    924 #define OAREPORTTRIG6 _MMIO(0x2754)
    925 #define OAREPORTTRIG6_INVERT_A_0  (1 << 0)
    926 #define OAREPORTTRIG6_INVERT_A_1  (1 << 1)
    927 #define OAREPORTTRIG6_INVERT_A_2  (1 << 2)
    928 #define OAREPORTTRIG6_INVERT_A_3  (1 << 3)
    929 #define OAREPORTTRIG6_INVERT_A_4  (1 << 4)
    930 #define OAREPORTTRIG6_INVERT_A_5  (1 << 5)
    931 #define OAREPORTTRIG6_INVERT_A_6  (1 << 6)
    932 #define OAREPORTTRIG6_INVERT_A_7  (1 << 7)
    933 #define OAREPORTTRIG6_INVERT_A_8  (1 << 8)
    934 #define OAREPORTTRIG6_INVERT_A_9  (1 << 9)
    935 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
    936 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
    937 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
    938 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
    939 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
    940 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
    941 #define OAREPORTTRIG6_INVERT_B_0  (1 << 16)
    942 #define OAREPORTTRIG6_INVERT_B_1  (1 << 17)
    943 #define OAREPORTTRIG6_INVERT_B_2  (1 << 18)
    944 #define OAREPORTTRIG6_INVERT_B_3  (1 << 19)
    945 #define OAREPORTTRIG6_INVERT_C_0  (1 << 20)
    946 #define OAREPORTTRIG6_INVERT_C_1  (1 << 21)
    947 #define OAREPORTTRIG6_INVERT_D_0  (1 << 22)
    948 #define OAREPORTTRIG6_THRESHOLD_ENABLE	    (1 << 23)
    949 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
    950 
    951 #define OAREPORTTRIG7 _MMIO(0x2758)
    952 #define OAREPORTTRIG7_NOA_SELECT_MASK	    0xf
    953 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT    0
    954 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT    4
    955 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT   8
    956 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT   12
    957 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT   16
    958 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT   20
    959 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT   24
    960 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT   28
    961 
    962 #define OAREPORTTRIG8 _MMIO(0x275c)
    963 #define OAREPORTTRIG8_NOA_SELECT_MASK	    0xf
    964 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT    0
    965 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT    4
    966 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT    8
    967 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT    12
    968 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT    16
    969 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT    20
    970 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT    24
    971 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT    28
    972 
    973 /* Same layout as OASTARTTRIGX */
    974 #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
    975 #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
    976 #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
    977 #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
    978 #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
    979 #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
    980 #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
    981 #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
    982 
    983 /* Same layout as OAREPORTTRIGX */
    984 #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
    985 #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
    986 #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
    987 #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
    988 #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
    989 #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
    990 #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
    991 #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
    992 
    993 /* CECX_0 */
    994 #define OACEC_COMPARE_LESS_OR_EQUAL	6
    995 #define OACEC_COMPARE_NOT_EQUAL		5
    996 #define OACEC_COMPARE_LESS_THAN		4
    997 #define OACEC_COMPARE_GREATER_OR_EQUAL	3
    998 #define OACEC_COMPARE_EQUAL		2
    999 #define OACEC_COMPARE_GREATER_THAN	1
   1000 #define OACEC_COMPARE_ANY_EQUAL		0
   1001 
   1002 #define OACEC_COMPARE_VALUE_MASK    0xffff
   1003 #define OACEC_COMPARE_VALUE_SHIFT   3
   1004 
   1005 #define OACEC_SELECT_NOA	(0 << 19)
   1006 #define OACEC_SELECT_PREV	(1 << 19)
   1007 #define OACEC_SELECT_BOOLEAN	(2 << 19)
   1008 
   1009 /* 11-bit array 0: pass-through, 1: negated */
   1010 #define GEN12_OASCEC_NEGATE_MASK  0x7ff
   1011 #define GEN12_OASCEC_NEGATE_SHIFT 21
   1012 
   1013 /* CECX_1 */
   1014 #define OACEC_MASK_MASK		    0xffff
   1015 #define OACEC_CONSIDERATIONS_MASK   0xffff
   1016 #define OACEC_CONSIDERATIONS_SHIFT  16
   1017 
   1018 #define OACEC0_0 _MMIO(0x2770)
   1019 #define OACEC0_1 _MMIO(0x2774)
   1020 #define OACEC1_0 _MMIO(0x2778)
   1021 #define OACEC1_1 _MMIO(0x277c)
   1022 #define OACEC2_0 _MMIO(0x2780)
   1023 #define OACEC2_1 _MMIO(0x2784)
   1024 #define OACEC3_0 _MMIO(0x2788)
   1025 #define OACEC3_1 _MMIO(0x278c)
   1026 #define OACEC4_0 _MMIO(0x2790)
   1027 #define OACEC4_1 _MMIO(0x2794)
   1028 #define OACEC5_0 _MMIO(0x2798)
   1029 #define OACEC5_1 _MMIO(0x279c)
   1030 #define OACEC6_0 _MMIO(0x27a0)
   1031 #define OACEC6_1 _MMIO(0x27a4)
   1032 #define OACEC7_0 _MMIO(0x27a8)
   1033 #define OACEC7_1 _MMIO(0x27ac)
   1034 
   1035 /* Same layout as CECX_Y */
   1036 #define GEN12_OAG_CEC0_0 _MMIO(0xd940)
   1037 #define GEN12_OAG_CEC0_1 _MMIO(0xd944)
   1038 #define GEN12_OAG_CEC1_0 _MMIO(0xd948)
   1039 #define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
   1040 #define GEN12_OAG_CEC2_0 _MMIO(0xd950)
   1041 #define GEN12_OAG_CEC2_1 _MMIO(0xd954)
   1042 #define GEN12_OAG_CEC3_0 _MMIO(0xd958)
   1043 #define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
   1044 #define GEN12_OAG_CEC4_0 _MMIO(0xd960)
   1045 #define GEN12_OAG_CEC4_1 _MMIO(0xd964)
   1046 #define GEN12_OAG_CEC5_0 _MMIO(0xd968)
   1047 #define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
   1048 #define GEN12_OAG_CEC6_0 _MMIO(0xd970)
   1049 #define GEN12_OAG_CEC6_1 _MMIO(0xd974)
   1050 #define GEN12_OAG_CEC7_0 _MMIO(0xd978)
   1051 #define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
   1052 
   1053 /* Same layout as CECX_Y + negate 11-bit array */
   1054 #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
   1055 #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
   1056 #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
   1057 #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
   1058 #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
   1059 #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
   1060 #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
   1061 #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
   1062 #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
   1063 #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
   1064 #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
   1065 #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
   1066 #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
   1067 #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
   1068 #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
   1069 #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
   1070 
   1071 /* OA perf counters */
   1072 #define OA_PERFCNT1_LO      _MMIO(0x91B8)
   1073 #define OA_PERFCNT1_HI      _MMIO(0x91BC)
   1074 #define OA_PERFCNT2_LO      _MMIO(0x91C0)
   1075 #define OA_PERFCNT2_HI      _MMIO(0x91C4)
   1076 #define OA_PERFCNT3_LO      _MMIO(0x91C8)
   1077 #define OA_PERFCNT3_HI      _MMIO(0x91CC)
   1078 #define OA_PERFCNT4_LO      _MMIO(0x91D8)
   1079 #define OA_PERFCNT4_HI      _MMIO(0x91DC)
   1080 
   1081 #define OA_PERFMATRIX_LO    _MMIO(0x91C8)
   1082 #define OA_PERFMATRIX_HI    _MMIO(0x91CC)
   1083 
   1084 /* RPM unit config (Gen8+) */
   1085 #define RPM_CONFIG0	    _MMIO(0x0D00)
   1086 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
   1087 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
   1088 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	0
   1089 #define  GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	1
   1090 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT	3
   1091 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK	(0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
   1092 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ	0
   1093 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ	1
   1094 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ	2
   1095 #define  GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ	3
   1096 #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT	1
   1097 #define  GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK	(0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
   1098 
   1099 #define RPM_CONFIG1	    _MMIO(0x0D04)
   1100 #define  GEN10_GT_NOA_ENABLE  (1 << 9)
   1101 
   1102 /* GPM unit config (Gen9+) */
   1103 #define CTC_MODE			_MMIO(0xA26C)
   1104 #define  CTC_SOURCE_PARAMETER_MASK 1
   1105 #define  CTC_SOURCE_CRYSTAL_CLOCK	0
   1106 #define  CTC_SOURCE_DIVIDE_LOGIC	1
   1107 #define  CTC_SHIFT_PARAMETER_SHIFT	1
   1108 #define  CTC_SHIFT_PARAMETER_MASK	(0x3 << CTC_SHIFT_PARAMETER_SHIFT)
   1109 
   1110 /* RCP unit config (Gen8+) */
   1111 #define RCP_CONFIG	    _MMIO(0x0D08)
   1112 
   1113 /* NOA (HSW) */
   1114 #define HSW_MBVID2_NOA0		_MMIO(0x9E80)
   1115 #define HSW_MBVID2_NOA1		_MMIO(0x9E84)
   1116 #define HSW_MBVID2_NOA2		_MMIO(0x9E88)
   1117 #define HSW_MBVID2_NOA3		_MMIO(0x9E8C)
   1118 #define HSW_MBVID2_NOA4		_MMIO(0x9E90)
   1119 #define HSW_MBVID2_NOA5		_MMIO(0x9E94)
   1120 #define HSW_MBVID2_NOA6		_MMIO(0x9E98)
   1121 #define HSW_MBVID2_NOA7		_MMIO(0x9E9C)
   1122 #define HSW_MBVID2_NOA8		_MMIO(0x9EA0)
   1123 #define HSW_MBVID2_NOA9		_MMIO(0x9EA4)
   1124 
   1125 #define HSW_MBVID2_MISR0	_MMIO(0x9EC0)
   1126 
   1127 /* NOA (Gen8+) */
   1128 #define NOA_CONFIG(i)	    _MMIO(0x0D0C + (i) * 4)
   1129 
   1130 #define MICRO_BP0_0	    _MMIO(0x9800)
   1131 #define MICRO_BP0_2	    _MMIO(0x9804)
   1132 #define MICRO_BP0_1	    _MMIO(0x9808)
   1133 
   1134 #define MICRO_BP1_0	    _MMIO(0x980C)
   1135 #define MICRO_BP1_2	    _MMIO(0x9810)
   1136 #define MICRO_BP1_1	    _MMIO(0x9814)
   1137 
   1138 #define MICRO_BP2_0	    _MMIO(0x9818)
   1139 #define MICRO_BP2_2	    _MMIO(0x981C)
   1140 #define MICRO_BP2_1	    _MMIO(0x9820)
   1141 
   1142 #define MICRO_BP3_0	    _MMIO(0x9824)
   1143 #define MICRO_BP3_2	    _MMIO(0x9828)
   1144 #define MICRO_BP3_1	    _MMIO(0x982C)
   1145 
   1146 #define MICRO_BP_TRIGGER		_MMIO(0x9830)
   1147 #define MICRO_BP3_COUNT_STATUS01	_MMIO(0x9834)
   1148 #define MICRO_BP3_COUNT_STATUS23	_MMIO(0x9838)
   1149 #define MICRO_BP_FIRED_ARMED		_MMIO(0x983C)
   1150 
   1151 #define GEN12_OAA_DBG_REG _MMIO(0xdc44)
   1152 #define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
   1153 #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
   1154 
   1155 #define GDT_CHICKEN_BITS    _MMIO(0x9840)
   1156 #define   GT_NOA_ENABLE	    0x00000080
   1157 
   1158 #define NOA_DATA	    _MMIO(0x986C)
   1159 #define NOA_WRITE	    _MMIO(0x9888)
   1160 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
   1161 
   1162 #define _GEN7_PIPEA_DE_LOAD_SL	0x70068
   1163 #define _GEN7_PIPEB_DE_LOAD_SL	0x71068
   1164 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
   1165 
   1166 /*
   1167  * Reset registers
   1168  */
   1169 #define DEBUG_RESET_I830		_MMIO(0x6070)
   1170 #define  DEBUG_RESET_FULL		(1 << 7)
   1171 #define  DEBUG_RESET_RENDER		(1 << 8)
   1172 #define  DEBUG_RESET_DISPLAY		(1 << 9)
   1173 
   1174 /*
   1175  * IOSF sideband
   1176  */
   1177 #define VLV_IOSF_DOORBELL_REQ			_MMIO(VLV_DISPLAY_BASE + 0x2100)
   1178 #define   IOSF_DEVFN_SHIFT			24
   1179 #define   IOSF_OPCODE_SHIFT			16
   1180 #define   IOSF_PORT_SHIFT			8
   1181 #define   IOSF_BYTE_ENABLES_SHIFT		4
   1182 #define   IOSF_BAR_SHIFT			1
   1183 #define   IOSF_SB_BUSY				(1 << 0)
   1184 #define   IOSF_PORT_BUNIT			0x03
   1185 #define   IOSF_PORT_PUNIT			0x04
   1186 #define   IOSF_PORT_NC				0x11
   1187 #define   IOSF_PORT_DPIO			0x12
   1188 #define   IOSF_PORT_GPIO_NC			0x13
   1189 #define   IOSF_PORT_CCK				0x14
   1190 #define   IOSF_PORT_DPIO_2			0x1a
   1191 #define   IOSF_PORT_FLISDSI			0x1b
   1192 #define   IOSF_PORT_GPIO_SC			0x48
   1193 #define   IOSF_PORT_GPIO_SUS			0xa8
   1194 #define   IOSF_PORT_CCU				0xa9
   1195 #define   CHV_IOSF_PORT_GPIO_N			0x13
   1196 #define   CHV_IOSF_PORT_GPIO_SE			0x48
   1197 #define   CHV_IOSF_PORT_GPIO_E			0xa8
   1198 #define   CHV_IOSF_PORT_GPIO_SW			0xb2
   1199 #define VLV_IOSF_DATA				_MMIO(VLV_DISPLAY_BASE + 0x2104)
   1200 #define VLV_IOSF_ADDR				_MMIO(VLV_DISPLAY_BASE + 0x2108)
   1201 
   1202 /* See configdb bunit SB addr map */
   1203 #define BUNIT_REG_BISOC				0x11
   1204 
   1205 /* PUNIT_REG_*SSPM0 */
   1206 #define   _SSPM0_SSC(val)			((val) << 0)
   1207 #define   SSPM0_SSC_MASK			_SSPM0_SSC(0x3)
   1208 #define   SSPM0_SSC_PWR_ON			_SSPM0_SSC(0x0)
   1209 #define   SSPM0_SSC_CLK_GATE			_SSPM0_SSC(0x1)
   1210 #define   SSPM0_SSC_RESET			_SSPM0_SSC(0x2)
   1211 #define   SSPM0_SSC_PWR_GATE			_SSPM0_SSC(0x3)
   1212 #define   _SSPM0_SSS(val)			((val) << 24)
   1213 #define   SSPM0_SSS_MASK			_SSPM0_SSS(0x3)
   1214 #define   SSPM0_SSS_PWR_ON			_SSPM0_SSS(0x0)
   1215 #define   SSPM0_SSS_CLK_GATE			_SSPM0_SSS(0x1)
   1216 #define   SSPM0_SSS_RESET			_SSPM0_SSS(0x2)
   1217 #define   SSPM0_SSS_PWR_GATE			_SSPM0_SSS(0x3)
   1218 
   1219 /* PUNIT_REG_*SSPM1 */
   1220 #define   SSPM1_FREQSTAT_SHIFT			24
   1221 #define   SSPM1_FREQSTAT_MASK			(0x1f << SSPM1_FREQSTAT_SHIFT)
   1222 #define   SSPM1_FREQGUAR_SHIFT			8
   1223 #define   SSPM1_FREQGUAR_MASK			(0x1f << SSPM1_FREQGUAR_SHIFT)
   1224 #define   SSPM1_FREQ_SHIFT			0
   1225 #define   SSPM1_FREQ_MASK			(0x1f << SSPM1_FREQ_SHIFT)
   1226 
   1227 #define PUNIT_REG_VEDSSPM0			0x32
   1228 #define PUNIT_REG_VEDSSPM1			0x33
   1229 
   1230 #define PUNIT_REG_DSPSSPM			0x36
   1231 #define   DSPFREQSTAT_SHIFT_CHV			24
   1232 #define   DSPFREQSTAT_MASK_CHV			(0x1f << DSPFREQSTAT_SHIFT_CHV)
   1233 #define   DSPFREQGUAR_SHIFT_CHV			8
   1234 #define   DSPFREQGUAR_MASK_CHV			(0x1f << DSPFREQGUAR_SHIFT_CHV)
   1235 #define   DSPFREQSTAT_SHIFT			30
   1236 #define   DSPFREQSTAT_MASK			(0x3 << DSPFREQSTAT_SHIFT)
   1237 #define   DSPFREQGUAR_SHIFT			14
   1238 #define   DSPFREQGUAR_MASK			(0x3 << DSPFREQGUAR_SHIFT)
   1239 #define   DSP_MAXFIFO_PM5_STATUS		(1 << 22) /* chv */
   1240 #define   DSP_AUTO_CDCLK_GATE_DISABLE		(1 << 7) /* chv */
   1241 #define   DSP_MAXFIFO_PM5_ENABLE		(1 << 6) /* chv */
   1242 #define   _DP_SSC(val, pipe)			((val) << (2 * (pipe)))
   1243 #define   DP_SSC_MASK(pipe)			_DP_SSC(0x3, (pipe))
   1244 #define   DP_SSC_PWR_ON(pipe)			_DP_SSC(0x0, (pipe))
   1245 #define   DP_SSC_CLK_GATE(pipe)			_DP_SSC(0x1, (pipe))
   1246 #define   DP_SSC_RESET(pipe)			_DP_SSC(0x2, (pipe))
   1247 #define   DP_SSC_PWR_GATE(pipe)			_DP_SSC(0x3, (pipe))
   1248 #define   _DP_SSS(val, pipe)			((val) << (2 * (pipe) + 16))
   1249 #define   DP_SSS_MASK(pipe)			_DP_SSS(0x3, (pipe))
   1250 #define   DP_SSS_PWR_ON(pipe)			_DP_SSS(0x0, (pipe))
   1251 #define   DP_SSS_CLK_GATE(pipe)			_DP_SSS(0x1, (pipe))
   1252 #define   DP_SSS_RESET(pipe)			_DP_SSS(0x2, (pipe))
   1253 #define   DP_SSS_PWR_GATE(pipe)			_DP_SSS(0x3, (pipe))
   1254 
   1255 #define PUNIT_REG_ISPSSPM0			0x39
   1256 #define PUNIT_REG_ISPSSPM1			0x3a
   1257 
   1258 #define PUNIT_REG_PWRGT_CTRL			0x60
   1259 #define PUNIT_REG_PWRGT_STATUS			0x61
   1260 #define   PUNIT_PWRGT_MASK(pw_idx)		(3 << ((pw_idx) * 2))
   1261 #define   PUNIT_PWRGT_PWR_ON(pw_idx)		(0 << ((pw_idx) * 2))
   1262 #define   PUNIT_PWRGT_CLK_GATE(pw_idx)		(1 << ((pw_idx) * 2))
   1263 #define   PUNIT_PWRGT_RESET(pw_idx)		(2 << ((pw_idx) * 2))
   1264 #define   PUNIT_PWRGT_PWR_GATE(pw_idx)		(3 << ((pw_idx) * 2))
   1265 
   1266 #define PUNIT_PWGT_IDX_RENDER			0
   1267 #define PUNIT_PWGT_IDX_MEDIA			1
   1268 #define PUNIT_PWGT_IDX_DISP2D			3
   1269 #define PUNIT_PWGT_IDX_DPIO_CMN_BC		5
   1270 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01	6
   1271 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23	7
   1272 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01	8
   1273 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23	9
   1274 #define PUNIT_PWGT_IDX_DPIO_RX0			10
   1275 #define PUNIT_PWGT_IDX_DPIO_RX1			11
   1276 #define PUNIT_PWGT_IDX_DPIO_CMN_D		12
   1277 
   1278 #define PUNIT_REG_GPU_LFM			0xd3
   1279 #define PUNIT_REG_GPU_FREQ_REQ			0xd4
   1280 #define PUNIT_REG_GPU_FREQ_STS			0xd8
   1281 #define   GPLLENABLE				(1 << 4)
   1282 #define   GENFREQSTATUS				(1 << 0)
   1283 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
   1284 #define PUNIT_REG_CZ_TIMESTAMP			0xce
   1285 
   1286 #define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
   1287 #define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
   1288 
   1289 #define FB_GFX_FMAX_AT_VMAX_FUSE		0x136
   1290 #define FB_GFX_FREQ_FUSE_MASK			0xff
   1291 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT	24
   1292 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT	16
   1293 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT	8
   1294 
   1295 #define FB_GFX_FMIN_AT_VMIN_FUSE		0x137
   1296 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT		8
   1297 
   1298 #define PUNIT_REG_DDR_SETUP2			0x139
   1299 #define   FORCE_DDR_FREQ_REQ_ACK		(1 << 8)
   1300 #define   FORCE_DDR_LOW_FREQ			(1 << 1)
   1301 #define   FORCE_DDR_HIGH_FREQ			(1 << 0)
   1302 
   1303 #define PUNIT_GPU_STATUS_REG			0xdb
   1304 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT	16
   1305 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK		0xff
   1306 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT	8
   1307 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK	0xff
   1308 
   1309 #define PUNIT_GPU_DUTYCYCLE_REG		0xdf
   1310 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT	8
   1311 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK	0xff
   1312 
   1313 #define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
   1314 #define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
   1315 #define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
   1316 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
   1317 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
   1318 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
   1319 #define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
   1320 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
   1321 #define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
   1322 #define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
   1323 
   1324 #define VLV_TURBO_SOC_OVERRIDE		0x04
   1325 #define   VLV_OVERRIDE_EN		1
   1326 #define   VLV_SOC_TDP_EN		(1 << 1)
   1327 #define   VLV_BIAS_CPU_125_SOC_875	(6 << 2)
   1328 #define   CHV_BIAS_CPU_50_SOC_50	(3 << 2)
   1329 
   1330 /* vlv2 north clock has */
   1331 #define CCK_FUSE_REG				0x8
   1332 #define  CCK_FUSE_HPLL_FREQ_MASK		0x3
   1333 #define CCK_REG_DSI_PLL_FUSE			0x44
   1334 #define CCK_REG_DSI_PLL_CONTROL			0x48
   1335 #define  DSI_PLL_VCO_EN				(1 << 31)
   1336 #define  DSI_PLL_LDO_GATE			(1 << 30)
   1337 #define  DSI_PLL_P1_POST_DIV_SHIFT		17
   1338 #define  DSI_PLL_P1_POST_DIV_MASK		(0x1ff << 17)
   1339 #define  DSI_PLL_P2_MUX_DSI0_DIV2		(1 << 13)
   1340 #define  DSI_PLL_P3_MUX_DSI1_DIV2		(1 << 12)
   1341 #define  DSI_PLL_MUX_MASK			(3 << 9)
   1342 #define  DSI_PLL_MUX_DSI0_DSIPLL		(0 << 10)
   1343 #define  DSI_PLL_MUX_DSI0_CCK			(1 << 10)
   1344 #define  DSI_PLL_MUX_DSI1_DSIPLL		(0 << 9)
   1345 #define  DSI_PLL_MUX_DSI1_CCK			(1 << 9)
   1346 #define  DSI_PLL_CLK_GATE_MASK			(0xf << 5)
   1347 #define  DSI_PLL_CLK_GATE_DSI0_DSIPLL		(1 << 8)
   1348 #define  DSI_PLL_CLK_GATE_DSI1_DSIPLL		(1 << 7)
   1349 #define  DSI_PLL_CLK_GATE_DSI0_CCK		(1 << 6)
   1350 #define  DSI_PLL_CLK_GATE_DSI1_CCK		(1 << 5)
   1351 #define  DSI_PLL_LOCK				(1 << 0)
   1352 #define CCK_REG_DSI_PLL_DIVIDER			0x4c
   1353 #define  DSI_PLL_LFSR				(1 << 31)
   1354 #define  DSI_PLL_FRACTION_EN			(1 << 30)
   1355 #define  DSI_PLL_FRAC_COUNTER_SHIFT		27
   1356 #define  DSI_PLL_FRAC_COUNTER_MASK		(7 << 27)
   1357 #define  DSI_PLL_USYNC_CNT_SHIFT		18
   1358 #define  DSI_PLL_USYNC_CNT_MASK			(0x1ff << 18)
   1359 #define  DSI_PLL_N1_DIV_SHIFT			16
   1360 #define  DSI_PLL_N1_DIV_MASK			(3 << 16)
   1361 #define  DSI_PLL_M1_DIV_SHIFT			0
   1362 #define  DSI_PLL_M1_DIV_MASK			(0x1ff << 0)
   1363 #define CCK_CZ_CLOCK_CONTROL			0x62
   1364 #define CCK_GPLL_CLOCK_CONTROL			0x67
   1365 #define CCK_DISPLAY_CLOCK_CONTROL		0x6b
   1366 #define CCK_DISPLAY_REF_CLOCK_CONTROL		0x6c
   1367 #define  CCK_TRUNK_FORCE_ON			(1 << 17)
   1368 #define  CCK_TRUNK_FORCE_OFF			(1 << 16)
   1369 #define  CCK_FREQUENCY_STATUS			(0x1f << 8)
   1370 #define  CCK_FREQUENCY_STATUS_SHIFT		8
   1371 #define  CCK_FREQUENCY_VALUES			(0x1f << 0)
   1372 
   1373 /* DPIO registers */
   1374 #define DPIO_DEVFN			0
   1375 
   1376 #define DPIO_CTL			_MMIO(VLV_DISPLAY_BASE + 0x2110)
   1377 #define  DPIO_MODSEL1			(1 << 3) /* if ref clk b == 27 */
   1378 #define  DPIO_MODSEL0			(1 << 2) /* if ref clk a == 27 */
   1379 #define  DPIO_SFR_BYPASS		(1 << 1)
   1380 #define  DPIO_CMNRST			(1 << 0)
   1381 
   1382 #define DPIO_PHY(pipe)			((pipe) >> 1)
   1383 #define DPIO_PHY_IOSF_PORT(phy)		(dev_priv->dpio_phy_iosf_port[phy])
   1384 
   1385 /*
   1386  * Per pipe/PLL DPIO regs
   1387  */
   1388 #define _VLV_PLL_DW3_CH0		0x800c
   1389 #define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
   1390 #define   DPIO_POST_DIV_DAC		0
   1391 #define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
   1392 #define   DPIO_POST_DIV_LVDS1		2
   1393 #define   DPIO_POST_DIV_LVDS2		3
   1394 #define   DPIO_K_SHIFT			(24) /* 4 bits */
   1395 #define   DPIO_P1_SHIFT			(21) /* 3 bits */
   1396 #define   DPIO_P2_SHIFT			(16) /* 5 bits */
   1397 #define   DPIO_N_SHIFT			(12) /* 4 bits */
   1398 #define   DPIO_ENABLE_CALIBRATION	(1 << 11)
   1399 #define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
   1400 #define   DPIO_M2DIV_MASK		0xff
   1401 #define _VLV_PLL_DW3_CH1		0x802c
   1402 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
   1403 
   1404 #define _VLV_PLL_DW5_CH0		0x8014
   1405 #define   DPIO_REFSEL_OVERRIDE		27
   1406 #define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
   1407 #define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
   1408 #define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
   1409 #define   DPIO_PLL_REFCLK_SEL_MASK	3
   1410 #define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
   1411 #define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
   1412 #define _VLV_PLL_DW5_CH1		0x8034
   1413 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
   1414 
   1415 #define _VLV_PLL_DW7_CH0		0x801c
   1416 #define _VLV_PLL_DW7_CH1		0x803c
   1417 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
   1418 
   1419 #define _VLV_PLL_DW8_CH0		0x8040
   1420 #define _VLV_PLL_DW8_CH1		0x8060
   1421 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
   1422 
   1423 #define VLV_PLL_DW9_BCAST		0xc044
   1424 #define _VLV_PLL_DW9_CH0		0x8044
   1425 #define _VLV_PLL_DW9_CH1		0x8064
   1426 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
   1427 
   1428 #define _VLV_PLL_DW10_CH0		0x8048
   1429 #define _VLV_PLL_DW10_CH1		0x8068
   1430 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
   1431 
   1432 #define _VLV_PLL_DW11_CH0		0x804c
   1433 #define _VLV_PLL_DW11_CH1		0x806c
   1434 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
   1435 
   1436 /* Spec for ref block start counts at DW10 */
   1437 #define VLV_REF_DW13			0x80ac
   1438 
   1439 #define VLV_CMN_DW0			0x8100
   1440 
   1441 /*
   1442  * Per DDI channel DPIO regs
   1443  */
   1444 
   1445 #define _VLV_PCS_DW0_CH0		0x8200
   1446 #define _VLV_PCS_DW0_CH1		0x8400
   1447 #define   DPIO_PCS_TX_LANE2_RESET	(1 << 16)
   1448 #define   DPIO_PCS_TX_LANE1_RESET	(1 << 7)
   1449 #define   DPIO_LEFT_TXFIFO_RST_MASTER2	(1 << 4)
   1450 #define   DPIO_RIGHT_TXFIFO_RST_MASTER2	(1 << 3)
   1451 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
   1452 
   1453 #define _VLV_PCS01_DW0_CH0		0x200
   1454 #define _VLV_PCS23_DW0_CH0		0x400
   1455 #define _VLV_PCS01_DW0_CH1		0x2600
   1456 #define _VLV_PCS23_DW0_CH1		0x2800
   1457 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
   1458 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
   1459 
   1460 #define _VLV_PCS_DW1_CH0		0x8204
   1461 #define _VLV_PCS_DW1_CH1		0x8404
   1462 #define   CHV_PCS_REQ_SOFTRESET_EN	(1 << 23)
   1463 #define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1 << 22)
   1464 #define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
   1465 #define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
   1466 #define   DPIO_PCS_CLK_SOFT_RESET	(1 << 5)
   1467 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
   1468 
   1469 #define _VLV_PCS01_DW1_CH0		0x204
   1470 #define _VLV_PCS23_DW1_CH0		0x404
   1471 #define _VLV_PCS01_DW1_CH1		0x2604
   1472 #define _VLV_PCS23_DW1_CH1		0x2804
   1473 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
   1474 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
   1475 
   1476 #define _VLV_PCS_DW8_CH0		0x8220
   1477 #define _VLV_PCS_DW8_CH1		0x8420
   1478 #define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE	(1 << 20)
   1479 #define   CHV_PCS_USEDCLKCHANNEL		(1 << 21)
   1480 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
   1481 
   1482 #define _VLV_PCS01_DW8_CH0		0x0220
   1483 #define _VLV_PCS23_DW8_CH0		0x0420
   1484 #define _VLV_PCS01_DW8_CH1		0x2620
   1485 #define _VLV_PCS23_DW8_CH1		0x2820
   1486 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
   1487 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
   1488 
   1489 #define _VLV_PCS_DW9_CH0		0x8224
   1490 #define _VLV_PCS_DW9_CH1		0x8424
   1491 #define   DPIO_PCS_TX2MARGIN_MASK	(0x7 << 13)
   1492 #define   DPIO_PCS_TX2MARGIN_000	(0 << 13)
   1493 #define   DPIO_PCS_TX2MARGIN_101	(1 << 13)
   1494 #define   DPIO_PCS_TX1MARGIN_MASK	(0x7 << 10)
   1495 #define   DPIO_PCS_TX1MARGIN_000	(0 << 10)
   1496 #define   DPIO_PCS_TX1MARGIN_101	(1 << 10)
   1497 #define	VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
   1498 
   1499 #define _VLV_PCS01_DW9_CH0		0x224
   1500 #define _VLV_PCS23_DW9_CH0		0x424
   1501 #define _VLV_PCS01_DW9_CH1		0x2624
   1502 #define _VLV_PCS23_DW9_CH1		0x2824
   1503 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
   1504 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
   1505 
   1506 #define _CHV_PCS_DW10_CH0		0x8228
   1507 #define _CHV_PCS_DW10_CH1		0x8428
   1508 #define   DPIO_PCS_SWING_CALC_TX0_TX2	(1 << 30)
   1509 #define   DPIO_PCS_SWING_CALC_TX1_TX3	(1 << 31)
   1510 #define   DPIO_PCS_TX2DEEMP_MASK	(0xf << 24)
   1511 #define   DPIO_PCS_TX2DEEMP_9P5		(0 << 24)
   1512 #define   DPIO_PCS_TX2DEEMP_6P0		(2 << 24)
   1513 #define   DPIO_PCS_TX1DEEMP_MASK	(0xf << 16)
   1514 #define   DPIO_PCS_TX1DEEMP_9P5		(0 << 16)
   1515 #define   DPIO_PCS_TX1DEEMP_6P0		(2 << 16)
   1516 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
   1517 
   1518 #define _VLV_PCS01_DW10_CH0		0x0228
   1519 #define _VLV_PCS23_DW10_CH0		0x0428
   1520 #define _VLV_PCS01_DW10_CH1		0x2628
   1521 #define _VLV_PCS23_DW10_CH1		0x2828
   1522 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
   1523 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
   1524 
   1525 #define _VLV_PCS_DW11_CH0		0x822c
   1526 #define _VLV_PCS_DW11_CH1		0x842c
   1527 #define   DPIO_TX2_STAGGER_MASK(x)	((x) << 24)
   1528 #define   DPIO_LANEDESKEW_STRAP_OVRD	(1 << 3)
   1529 #define   DPIO_LEFT_TXFIFO_RST_MASTER	(1 << 1)
   1530 #define   DPIO_RIGHT_TXFIFO_RST_MASTER	(1 << 0)
   1531 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
   1532 
   1533 #define _VLV_PCS01_DW11_CH0		0x022c
   1534 #define _VLV_PCS23_DW11_CH0		0x042c
   1535 #define _VLV_PCS01_DW11_CH1		0x262c
   1536 #define _VLV_PCS23_DW11_CH1		0x282c
   1537 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
   1538 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
   1539 
   1540 #define _VLV_PCS01_DW12_CH0		0x0230
   1541 #define _VLV_PCS23_DW12_CH0		0x0430
   1542 #define _VLV_PCS01_DW12_CH1		0x2630
   1543 #define _VLV_PCS23_DW12_CH1		0x2830
   1544 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
   1545 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
   1546 
   1547 #define _VLV_PCS_DW12_CH0		0x8230
   1548 #define _VLV_PCS_DW12_CH1		0x8430
   1549 #define   DPIO_TX2_STAGGER_MULT(x)	((x) << 20)
   1550 #define   DPIO_TX1_STAGGER_MULT(x)	((x) << 16)
   1551 #define   DPIO_TX1_STAGGER_MASK(x)	((x) << 8)
   1552 #define   DPIO_LANESTAGGER_STRAP_OVRD	(1 << 6)
   1553 #define   DPIO_LANESTAGGER_STRAP(x)	((x) << 0)
   1554 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
   1555 
   1556 #define _VLV_PCS_DW14_CH0		0x8238
   1557 #define _VLV_PCS_DW14_CH1		0x8438
   1558 #define	VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
   1559 
   1560 #define _VLV_PCS_DW23_CH0		0x825c
   1561 #define _VLV_PCS_DW23_CH1		0x845c
   1562 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
   1563 
   1564 #define _VLV_TX_DW2_CH0			0x8288
   1565 #define _VLV_TX_DW2_CH1			0x8488
   1566 #define   DPIO_SWING_MARGIN000_SHIFT	16
   1567 #define   DPIO_SWING_MARGIN000_MASK	(0xff << DPIO_SWING_MARGIN000_SHIFT)
   1568 #define   DPIO_UNIQ_TRANS_SCALE_SHIFT	8
   1569 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
   1570 
   1571 #define _VLV_TX_DW3_CH0			0x828c
   1572 #define _VLV_TX_DW3_CH1			0x848c
   1573 /* The following bit for CHV phy */
   1574 #define   DPIO_TX_UNIQ_TRANS_SCALE_EN	(1 << 27)
   1575 #define   DPIO_SWING_MARGIN101_SHIFT	16
   1576 #define   DPIO_SWING_MARGIN101_MASK	(0xff << DPIO_SWING_MARGIN101_SHIFT)
   1577 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
   1578 
   1579 #define _VLV_TX_DW4_CH0			0x8290
   1580 #define _VLV_TX_DW4_CH1			0x8490
   1581 #define   DPIO_SWING_DEEMPH9P5_SHIFT	24
   1582 #define   DPIO_SWING_DEEMPH9P5_MASK	(0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
   1583 #define   DPIO_SWING_DEEMPH6P0_SHIFT	16
   1584 #define   DPIO_SWING_DEEMPH6P0_MASK	(0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
   1585 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
   1586 
   1587 #define _VLV_TX3_DW4_CH0		0x690
   1588 #define _VLV_TX3_DW4_CH1		0x2a90
   1589 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
   1590 
   1591 #define _VLV_TX_DW5_CH0			0x8294
   1592 #define _VLV_TX_DW5_CH1			0x8494
   1593 #define   DPIO_TX_OCALINIT_EN		(1 << 31)
   1594 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
   1595 
   1596 #define _VLV_TX_DW11_CH0		0x82ac
   1597 #define _VLV_TX_DW11_CH1		0x84ac
   1598 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
   1599 
   1600 #define _VLV_TX_DW14_CH0		0x82b8
   1601 #define _VLV_TX_DW14_CH1		0x84b8
   1602 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
   1603 
   1604 /* CHV dpPhy registers */
   1605 #define _CHV_PLL_DW0_CH0		0x8000
   1606 #define _CHV_PLL_DW0_CH1		0x8180
   1607 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
   1608 
   1609 #define _CHV_PLL_DW1_CH0		0x8004
   1610 #define _CHV_PLL_DW1_CH1		0x8184
   1611 #define   DPIO_CHV_N_DIV_SHIFT		8
   1612 #define   DPIO_CHV_M1_DIV_BY_2		(0 << 0)
   1613 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
   1614 
   1615 #define _CHV_PLL_DW2_CH0		0x8008
   1616 #define _CHV_PLL_DW2_CH1		0x8188
   1617 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
   1618 
   1619 #define _CHV_PLL_DW3_CH0		0x800c
   1620 #define _CHV_PLL_DW3_CH1		0x818c
   1621 #define  DPIO_CHV_FRAC_DIV_EN		(1 << 16)
   1622 #define  DPIO_CHV_FIRST_MOD		(0 << 8)
   1623 #define  DPIO_CHV_SECOND_MOD		(1 << 8)
   1624 #define  DPIO_CHV_FEEDFWD_GAIN_SHIFT	0
   1625 #define  DPIO_CHV_FEEDFWD_GAIN_MASK		(0xF << 0)
   1626 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
   1627 
   1628 #define _CHV_PLL_DW6_CH0		0x8018
   1629 #define _CHV_PLL_DW6_CH1		0x8198
   1630 #define   DPIO_CHV_GAIN_CTRL_SHIFT	16
   1631 #define	  DPIO_CHV_INT_COEFF_SHIFT	8
   1632 #define   DPIO_CHV_PROP_COEFF_SHIFT	0
   1633 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
   1634 
   1635 #define _CHV_PLL_DW8_CH0		0x8020
   1636 #define _CHV_PLL_DW8_CH1		0x81A0
   1637 #define   DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
   1638 #define   DPIO_CHV_TDC_TARGET_CNT_MASK  (0x3FF << 0)
   1639 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
   1640 
   1641 #define _CHV_PLL_DW9_CH0		0x8024
   1642 #define _CHV_PLL_DW9_CH1		0x81A4
   1643 #define  DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT		1 /* 3 bits */
   1644 #define  DPIO_CHV_INT_LOCK_THRESHOLD_MASK		(7 << 1)
   1645 #define  DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE	1 /* 1: coarse & 0 : fine  */
   1646 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
   1647 
   1648 #define _CHV_CMN_DW0_CH0               0x8100
   1649 #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH0	19
   1650 #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH0	18
   1651 #define   DPIO_ALLDL_POWERDOWN			(1 << 1)
   1652 #define   DPIO_ANYDL_POWERDOWN			(1 << 0)
   1653 
   1654 #define _CHV_CMN_DW5_CH0               0x8114
   1655 #define   CHV_BUFRIGHTENA1_DISABLE	(0 << 20)
   1656 #define   CHV_BUFRIGHTENA1_NORMAL	(1 << 20)
   1657 #define   CHV_BUFRIGHTENA1_FORCE	(3 << 20)
   1658 #define   CHV_BUFRIGHTENA1_MASK		(3 << 20)
   1659 #define   CHV_BUFLEFTENA1_DISABLE	(0 << 22)
   1660 #define   CHV_BUFLEFTENA1_NORMAL	(1 << 22)
   1661 #define   CHV_BUFLEFTENA1_FORCE		(3 << 22)
   1662 #define   CHV_BUFLEFTENA1_MASK		(3 << 22)
   1663 
   1664 #define _CHV_CMN_DW13_CH0		0x8134
   1665 #define _CHV_CMN_DW0_CH1		0x8080
   1666 #define   DPIO_CHV_S1_DIV_SHIFT		21
   1667 #define   DPIO_CHV_P1_DIV_SHIFT		13 /* 3 bits */
   1668 #define   DPIO_CHV_P2_DIV_SHIFT		8  /* 5 bits */
   1669 #define   DPIO_CHV_K_DIV_SHIFT		4
   1670 #define   DPIO_PLL_FREQLOCK		(1 << 1)
   1671 #define   DPIO_PLL_LOCK			(1 << 0)
   1672 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
   1673 
   1674 #define _CHV_CMN_DW14_CH0		0x8138
   1675 #define _CHV_CMN_DW1_CH1		0x8084
   1676 #define   DPIO_AFC_RECAL		(1 << 14)
   1677 #define   DPIO_DCLKP_EN			(1 << 13)
   1678 #define   CHV_BUFLEFTENA2_DISABLE	(0 << 17) /* CL2 DW1 only */
   1679 #define   CHV_BUFLEFTENA2_NORMAL	(1 << 17) /* CL2 DW1 only */
   1680 #define   CHV_BUFLEFTENA2_FORCE		(3 << 17) /* CL2 DW1 only */
   1681 #define   CHV_BUFLEFTENA2_MASK		(3 << 17) /* CL2 DW1 only */
   1682 #define   CHV_BUFRIGHTENA2_DISABLE	(0 << 19) /* CL2 DW1 only */
   1683 #define   CHV_BUFRIGHTENA2_NORMAL	(1 << 19) /* CL2 DW1 only */
   1684 #define   CHV_BUFRIGHTENA2_FORCE	(3 << 19) /* CL2 DW1 only */
   1685 #define   CHV_BUFRIGHTENA2_MASK		(3 << 19) /* CL2 DW1 only */
   1686 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
   1687 
   1688 #define _CHV_CMN_DW19_CH0		0x814c
   1689 #define _CHV_CMN_DW6_CH1		0x8098
   1690 #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH1	30 /* CL2 DW6 only */
   1691 #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH1	29 /* CL2 DW6 only */
   1692 #define   DPIO_DYNPWRDOWNEN_CH1		(1 << 28) /* CL2 DW6 only */
   1693 #define   CHV_CMN_USEDCLKCHANNEL	(1 << 13)
   1694 
   1695 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
   1696 
   1697 #define CHV_CMN_DW28			0x8170
   1698 #define   DPIO_CL1POWERDOWNEN		(1 << 23)
   1699 #define   DPIO_DYNPWRDOWNEN_CH0		(1 << 22)
   1700 #define   DPIO_SUS_CLK_CONFIG_ON		(0 << 0)
   1701 #define   DPIO_SUS_CLK_CONFIG_CLKREQ		(1 << 0)
   1702 #define   DPIO_SUS_CLK_CONFIG_GATE		(2 << 0)
   1703 #define   DPIO_SUS_CLK_CONFIG_GATE_CLKREQ	(3 << 0)
   1704 
   1705 #define CHV_CMN_DW30			0x8178
   1706 #define   DPIO_CL2_LDOFUSE_PWRENB	(1 << 6)
   1707 #define   DPIO_LRC_BYPASS		(1 << 3)
   1708 
   1709 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
   1710 					(lane) * 0x200 + (offset))
   1711 
   1712 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
   1713 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
   1714 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
   1715 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
   1716 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
   1717 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
   1718 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
   1719 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
   1720 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
   1721 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
   1722 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
   1723 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
   1724 #define   DPIO_FRC_LATENCY_SHFIT	8
   1725 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
   1726 #define   DPIO_UPAR_SHIFT		30
   1727 
   1728 /* BXT PHY registers */
   1729 #define _BXT_PHY0_BASE			0x6C000
   1730 #define _BXT_PHY1_BASE			0x162000
   1731 #define _BXT_PHY2_BASE			0x163000
   1732 #define BXT_PHY_BASE(phy)		_PHY3((phy), _BXT_PHY0_BASE, \
   1733 						     _BXT_PHY1_BASE, \
   1734 						     _BXT_PHY2_BASE)
   1735 
   1736 #define _BXT_PHY(phy, reg)						\
   1737 	_MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
   1738 
   1739 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)		\
   1740 	(BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE,	\
   1741 					 (reg_ch1) - _BXT_PHY0_BASE))
   1742 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)		\
   1743 	_MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
   1744 
   1745 #define BXT_P_CR_GT_DISP_PWRON		_MMIO(0x138090)
   1746 #define  MIPIO_RST_CTRL				(1 << 2)
   1747 
   1748 #define _BXT_PHY_CTL_DDI_A		0x64C00
   1749 #define _BXT_PHY_CTL_DDI_B		0x64C10
   1750 #define _BXT_PHY_CTL_DDI_C		0x64C20
   1751 #define   BXT_PHY_CMNLANE_POWERDOWN_ACK	(1 << 10)
   1752 #define   BXT_PHY_LANE_POWERDOWN_ACK	(1 << 9)
   1753 #define   BXT_PHY_LANE_ENABLED		(1 << 8)
   1754 #define BXT_PHY_CTL(port)		_MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
   1755 							 _BXT_PHY_CTL_DDI_B)
   1756 
   1757 #define _PHY_CTL_FAMILY_EDP		0x64C80
   1758 #define _PHY_CTL_FAMILY_DDI		0x64C90
   1759 #define _PHY_CTL_FAMILY_DDI_C		0x64CA0
   1760 #define   COMMON_RESET_DIS		(1 << 31)
   1761 #define BXT_PHY_CTL_FAMILY(phy)		_MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
   1762 							  _PHY_CTL_FAMILY_EDP, \
   1763 							  _PHY_CTL_FAMILY_DDI_C)
   1764 
   1765 /* BXT PHY PLL registers */
   1766 #define _PORT_PLL_A			0x46074
   1767 #define _PORT_PLL_B			0x46078
   1768 #define _PORT_PLL_C			0x4607c
   1769 #define   PORT_PLL_ENABLE		(1 << 31)
   1770 #define   PORT_PLL_LOCK			(1 << 30)
   1771 #define   PORT_PLL_REF_SEL		(1 << 27)
   1772 #define   PORT_PLL_POWER_ENABLE		(1 << 26)
   1773 #define   PORT_PLL_POWER_STATE		(1 << 25)
   1774 #define BXT_PORT_PLL_ENABLE(port)	_MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
   1775 
   1776 #define _PORT_PLL_EBB_0_A		0x162034
   1777 #define _PORT_PLL_EBB_0_B		0x6C034
   1778 #define _PORT_PLL_EBB_0_C		0x6C340
   1779 #define   PORT_PLL_P1_SHIFT		13
   1780 #define   PORT_PLL_P1_MASK		(0x07 << PORT_PLL_P1_SHIFT)
   1781 #define   PORT_PLL_P1(x)		((x)  << PORT_PLL_P1_SHIFT)
   1782 #define   PORT_PLL_P2_SHIFT		8
   1783 #define   PORT_PLL_P2_MASK		(0x1f << PORT_PLL_P2_SHIFT)
   1784 #define   PORT_PLL_P2(x)		((x)  << PORT_PLL_P2_SHIFT)
   1785 #define BXT_PORT_PLL_EBB_0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   1786 							 _PORT_PLL_EBB_0_B, \
   1787 							 _PORT_PLL_EBB_0_C)
   1788 
   1789 #define _PORT_PLL_EBB_4_A		0x162038
   1790 #define _PORT_PLL_EBB_4_B		0x6C038
   1791 #define _PORT_PLL_EBB_4_C		0x6C344
   1792 #define   PORT_PLL_10BIT_CLK_ENABLE	(1 << 13)
   1793 #define   PORT_PLL_RECALIBRATE		(1 << 14)
   1794 #define BXT_PORT_PLL_EBB_4(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   1795 							 _PORT_PLL_EBB_4_B, \
   1796 							 _PORT_PLL_EBB_4_C)
   1797 
   1798 #define _PORT_PLL_0_A			0x162100
   1799 #define _PORT_PLL_0_B			0x6C100
   1800 #define _PORT_PLL_0_C			0x6C380
   1801 /* PORT_PLL_0_A */
   1802 #define   PORT_PLL_M2_MASK		0xFF
   1803 /* PORT_PLL_1_A */
   1804 #define   PORT_PLL_N_SHIFT		8
   1805 #define   PORT_PLL_N_MASK		(0x0F << PORT_PLL_N_SHIFT)
   1806 #define   PORT_PLL_N(x)			((x) << PORT_PLL_N_SHIFT)
   1807 /* PORT_PLL_2_A */
   1808 #define   PORT_PLL_M2_FRAC_MASK		0x3FFFFF
   1809 /* PORT_PLL_3_A */
   1810 #define   PORT_PLL_M2_FRAC_ENABLE	(1 << 16)
   1811 /* PORT_PLL_6_A */
   1812 #define   PORT_PLL_PROP_COEFF_MASK	0xF
   1813 #define   PORT_PLL_INT_COEFF_MASK	(0x1F << 8)
   1814 #define   PORT_PLL_INT_COEFF(x)		((x)  << 8)
   1815 #define   PORT_PLL_GAIN_CTL_MASK	(0x07 << 16)
   1816 #define   PORT_PLL_GAIN_CTL(x)		((x)  << 16)
   1817 /* PORT_PLL_8_A */
   1818 #define   PORT_PLL_TARGET_CNT_MASK	0x3FF
   1819 /* PORT_PLL_9_A */
   1820 #define  PORT_PLL_LOCK_THRESHOLD_SHIFT	1
   1821 #define  PORT_PLL_LOCK_THRESHOLD_MASK	(0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
   1822 /* PORT_PLL_10_A */
   1823 #define  PORT_PLL_DCO_AMP_OVR_EN_H	(1 << 27)
   1824 #define  PORT_PLL_DCO_AMP_DEFAULT	15
   1825 #define  PORT_PLL_DCO_AMP_MASK		0x3c00
   1826 #define  PORT_PLL_DCO_AMP(x)		((x) << 10)
   1827 #define _PORT_PLL_BASE(phy, ch)		_BXT_PHY_CH(phy, ch, \
   1828 						    _PORT_PLL_0_B, \
   1829 						    _PORT_PLL_0_C)
   1830 #define BXT_PORT_PLL(phy, ch, idx)	_MMIO(_PORT_PLL_BASE(phy, ch) + \
   1831 					      (idx) * 4)
   1832 
   1833 /* BXT PHY common lane registers */
   1834 #define _PORT_CL1CM_DW0_A		0x162000
   1835 #define _PORT_CL1CM_DW0_BC		0x6C000
   1836 #define   PHY_POWER_GOOD		(1 << 16)
   1837 #define   PHY_RESERVED			(1 << 7)
   1838 #define BXT_PORT_CL1CM_DW0(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
   1839 
   1840 #define _PORT_CL1CM_DW9_A		0x162024
   1841 #define _PORT_CL1CM_DW9_BC		0x6C024
   1842 #define   IREF0RC_OFFSET_SHIFT		8
   1843 #define   IREF0RC_OFFSET_MASK		(0xFF << IREF0RC_OFFSET_SHIFT)
   1844 #define BXT_PORT_CL1CM_DW9(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
   1845 
   1846 #define _PORT_CL1CM_DW10_A		0x162028
   1847 #define _PORT_CL1CM_DW10_BC		0x6C028
   1848 #define   IREF1RC_OFFSET_SHIFT		8
   1849 #define   IREF1RC_OFFSET_MASK		(0xFF << IREF1RC_OFFSET_SHIFT)
   1850 #define BXT_PORT_CL1CM_DW10(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
   1851 
   1852 #define _PORT_CL1CM_DW28_A		0x162070
   1853 #define _PORT_CL1CM_DW28_BC		0x6C070
   1854 #define   OCL1_POWER_DOWN_EN		(1 << 23)
   1855 #define   DW28_OLDO_DYN_PWR_DOWN_EN	(1 << 22)
   1856 #define   SUS_CLK_CONFIG		0x3
   1857 #define BXT_PORT_CL1CM_DW28(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
   1858 
   1859 #define _PORT_CL1CM_DW30_A		0x162078
   1860 #define _PORT_CL1CM_DW30_BC		0x6C078
   1861 #define   OCL2_LDOFUSE_PWR_DIS		(1 << 6)
   1862 #define BXT_PORT_CL1CM_DW30(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
   1863 
   1864 /*
   1865  * CNL/ICL Port/COMBO-PHY Registers
   1866  */
   1867 #define _ICL_COMBOPHY_A			0x162000
   1868 #define _ICL_COMBOPHY_B			0x6C000
   1869 #define _EHL_COMBOPHY_C			0x160000
   1870 #define _ICL_COMBOPHY(phy)		_PICK(phy, _ICL_COMBOPHY_A, \
   1871 					      _ICL_COMBOPHY_B, \
   1872 					      _EHL_COMBOPHY_C)
   1873 
   1874 /* CNL/ICL Port CL_DW registers */
   1875 #define _ICL_PORT_CL_DW(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1876 					 4 * (dw))
   1877 
   1878 #define CNL_PORT_CL1CM_DW5		_MMIO(0x162014)
   1879 #define ICL_PORT_CL_DW5(phy)		_MMIO(_ICL_PORT_CL_DW(5, phy))
   1880 #define   CL_POWER_DOWN_ENABLE		(1 << 4)
   1881 #define   SUS_CLOCK_CONFIG		(3 << 0)
   1882 
   1883 #define ICL_PORT_CL_DW10(phy)		_MMIO(_ICL_PORT_CL_DW(10, phy))
   1884 #define  PG_SEQ_DELAY_OVERRIDE_MASK	(3 << 25)
   1885 #define  PG_SEQ_DELAY_OVERRIDE_SHIFT	25
   1886 #define  PG_SEQ_DELAY_OVERRIDE_ENABLE	(1 << 24)
   1887 #define  PWR_UP_ALL_LANES		(0x0 << 4)
   1888 #define  PWR_DOWN_LN_3_2_1		(0xe << 4)
   1889 #define  PWR_DOWN_LN_3_2		(0xc << 4)
   1890 #define  PWR_DOWN_LN_3			(0x8 << 4)
   1891 #define  PWR_DOWN_LN_2_1_0		(0x7 << 4)
   1892 #define  PWR_DOWN_LN_1_0		(0x3 << 4)
   1893 #define  PWR_DOWN_LN_3_1		(0xa << 4)
   1894 #define  PWR_DOWN_LN_3_1_0		(0xb << 4)
   1895 #define  PWR_DOWN_LN_MASK		(0xf << 4)
   1896 #define  PWR_DOWN_LN_SHIFT		4
   1897 
   1898 #define ICL_PORT_CL_DW12(phy)		_MMIO(_ICL_PORT_CL_DW(12, phy))
   1899 #define   ICL_LANE_ENABLE_AUX		(1 << 0)
   1900 
   1901 /* CNL/ICL Port COMP_DW registers */
   1902 #define _ICL_PORT_COMP			0x100
   1903 #define _ICL_PORT_COMP_DW(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1904 					 _ICL_PORT_COMP + 4 * (dw))
   1905 
   1906 #define CNL_PORT_COMP_DW0		_MMIO(0x162100)
   1907 #define ICL_PORT_COMP_DW0(phy)		_MMIO(_ICL_PORT_COMP_DW(0, phy))
   1908 #define   COMP_INIT			(1 << 31)
   1909 
   1910 #define CNL_PORT_COMP_DW1		_MMIO(0x162104)
   1911 #define ICL_PORT_COMP_DW1(phy)		_MMIO(_ICL_PORT_COMP_DW(1, phy))
   1912 
   1913 #define CNL_PORT_COMP_DW3		_MMIO(0x16210c)
   1914 #define ICL_PORT_COMP_DW3(phy)		_MMIO(_ICL_PORT_COMP_DW(3, phy))
   1915 #define   PROCESS_INFO_DOT_0		(0 << 26)
   1916 #define   PROCESS_INFO_DOT_1		(1 << 26)
   1917 #define   PROCESS_INFO_DOT_4		(2 << 26)
   1918 #define   PROCESS_INFO_MASK		(7 << 26)
   1919 #define   PROCESS_INFO_SHIFT		26
   1920 #define   VOLTAGE_INFO_0_85V		(0 << 24)
   1921 #define   VOLTAGE_INFO_0_95V		(1 << 24)
   1922 #define   VOLTAGE_INFO_1_05V		(2 << 24)
   1923 #define   VOLTAGE_INFO_MASK		(3 << 24)
   1924 #define   VOLTAGE_INFO_SHIFT		24
   1925 
   1926 #define ICL_PORT_COMP_DW8(phy)		_MMIO(_ICL_PORT_COMP_DW(8, phy))
   1927 #define   IREFGEN			(1 << 24)
   1928 
   1929 #define CNL_PORT_COMP_DW9		_MMIO(0x162124)
   1930 #define ICL_PORT_COMP_DW9(phy)		_MMIO(_ICL_PORT_COMP_DW(9, phy))
   1931 
   1932 #define CNL_PORT_COMP_DW10		_MMIO(0x162128)
   1933 #define ICL_PORT_COMP_DW10(phy)		_MMIO(_ICL_PORT_COMP_DW(10, phy))
   1934 
   1935 /* CNL/ICL Port PCS registers */
   1936 #define _CNL_PORT_PCS_DW1_GRP_AE	0x162304
   1937 #define _CNL_PORT_PCS_DW1_GRP_B		0x162384
   1938 #define _CNL_PORT_PCS_DW1_GRP_C		0x162B04
   1939 #define _CNL_PORT_PCS_DW1_GRP_D		0x162B84
   1940 #define _CNL_PORT_PCS_DW1_GRP_F		0x162A04
   1941 #define _CNL_PORT_PCS_DW1_LN0_AE	0x162404
   1942 #define _CNL_PORT_PCS_DW1_LN0_B		0x162604
   1943 #define _CNL_PORT_PCS_DW1_LN0_C		0x162C04
   1944 #define _CNL_PORT_PCS_DW1_LN0_D		0x162E04
   1945 #define _CNL_PORT_PCS_DW1_LN0_F		0x162804
   1946 #define CNL_PORT_PCS_DW1_GRP(phy)	_MMIO(_PICK(phy, \
   1947 						    _CNL_PORT_PCS_DW1_GRP_AE, \
   1948 						    _CNL_PORT_PCS_DW1_GRP_B, \
   1949 						    _CNL_PORT_PCS_DW1_GRP_C, \
   1950 						    _CNL_PORT_PCS_DW1_GRP_D, \
   1951 						    _CNL_PORT_PCS_DW1_GRP_AE, \
   1952 						    _CNL_PORT_PCS_DW1_GRP_F))
   1953 #define CNL_PORT_PCS_DW1_LN0(phy)	_MMIO(_PICK(phy, \
   1954 						    _CNL_PORT_PCS_DW1_LN0_AE, \
   1955 						    _CNL_PORT_PCS_DW1_LN0_B, \
   1956 						    _CNL_PORT_PCS_DW1_LN0_C, \
   1957 						    _CNL_PORT_PCS_DW1_LN0_D, \
   1958 						    _CNL_PORT_PCS_DW1_LN0_AE, \
   1959 						    _CNL_PORT_PCS_DW1_LN0_F))
   1960 
   1961 #define _ICL_PORT_PCS_AUX		0x300
   1962 #define _ICL_PORT_PCS_GRP		0x600
   1963 #define _ICL_PORT_PCS_LN(ln)		(0x800 + (ln) * 0x100)
   1964 #define _ICL_PORT_PCS_DW_AUX(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1965 					 _ICL_PORT_PCS_AUX + 4 * (dw))
   1966 #define _ICL_PORT_PCS_DW_GRP(dw, phy)	(_ICL_COMBOPHY(phy) + \
   1967 					 _ICL_PORT_PCS_GRP + 4 * (dw))
   1968 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
   1969 					  _ICL_PORT_PCS_LN(ln) + 4 * (dw))
   1970 #define ICL_PORT_PCS_DW1_AUX(phy)	_MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
   1971 #define ICL_PORT_PCS_DW1_GRP(phy)	_MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
   1972 #define ICL_PORT_PCS_DW1_LN0(phy)	_MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
   1973 #define   COMMON_KEEPER_EN		(1 << 26)
   1974 #define   LATENCY_OPTIM_MASK		(0x3 << 2)
   1975 #define   LATENCY_OPTIM_VAL(x)		((x) << 2)
   1976 
   1977 /* CNL/ICL Port TX registers */
   1978 #define _CNL_PORT_TX_AE_GRP_OFFSET		0x162340
   1979 #define _CNL_PORT_TX_B_GRP_OFFSET		0x1623C0
   1980 #define _CNL_PORT_TX_C_GRP_OFFSET		0x162B40
   1981 #define _CNL_PORT_TX_D_GRP_OFFSET		0x162BC0
   1982 #define _CNL_PORT_TX_F_GRP_OFFSET		0x162A40
   1983 #define _CNL_PORT_TX_AE_LN0_OFFSET		0x162440
   1984 #define _CNL_PORT_TX_B_LN0_OFFSET		0x162640
   1985 #define _CNL_PORT_TX_C_LN0_OFFSET		0x162C40
   1986 #define _CNL_PORT_TX_D_LN0_OFFSET		0x162E40
   1987 #define _CNL_PORT_TX_F_LN0_OFFSET		0x162840
   1988 #define _CNL_PORT_TX_DW_GRP(dw, port)	(_PICK((port), \
   1989 					       _CNL_PORT_TX_AE_GRP_OFFSET, \
   1990 					       _CNL_PORT_TX_B_GRP_OFFSET, \
   1991 					       _CNL_PORT_TX_B_GRP_OFFSET, \
   1992 					       _CNL_PORT_TX_D_GRP_OFFSET, \
   1993 					       _CNL_PORT_TX_AE_GRP_OFFSET, \
   1994 					       _CNL_PORT_TX_F_GRP_OFFSET) + \
   1995 					       4 * (dw))
   1996 #define _CNL_PORT_TX_DW_LN0(dw, port)	(_PICK((port), \
   1997 					       _CNL_PORT_TX_AE_LN0_OFFSET, \
   1998 					       _CNL_PORT_TX_B_LN0_OFFSET, \
   1999 					       _CNL_PORT_TX_B_LN0_OFFSET, \
   2000 					       _CNL_PORT_TX_D_LN0_OFFSET, \
   2001 					       _CNL_PORT_TX_AE_LN0_OFFSET, \
   2002 					       _CNL_PORT_TX_F_LN0_OFFSET) + \
   2003 					       4 * (dw))
   2004 
   2005 #define _ICL_PORT_TX_AUX		0x380
   2006 #define _ICL_PORT_TX_GRP		0x680
   2007 #define _ICL_PORT_TX_LN(ln)		(0x880 + (ln) * 0x100)
   2008 
   2009 #define _ICL_PORT_TX_DW_AUX(dw, phy)	(_ICL_COMBOPHY(phy) + \
   2010 					 _ICL_PORT_TX_AUX + 4 * (dw))
   2011 #define _ICL_PORT_TX_DW_GRP(dw, phy)	(_ICL_COMBOPHY(phy) + \
   2012 					 _ICL_PORT_TX_GRP + 4 * (dw))
   2013 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
   2014 					  _ICL_PORT_TX_LN(ln) + 4 * (dw))
   2015 
   2016 #define CNL_PORT_TX_DW2_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(2, port))
   2017 #define CNL_PORT_TX_DW2_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(2, port))
   2018 #define ICL_PORT_TX_DW2_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
   2019 #define ICL_PORT_TX_DW2_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
   2020 #define ICL_PORT_TX_DW2_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
   2021 #define   SWING_SEL_UPPER(x)		(((x) >> 3) << 15)
   2022 #define   SWING_SEL_UPPER_MASK		(1 << 15)
   2023 #define   SWING_SEL_LOWER(x)		(((x) & 0x7) << 11)
   2024 #define   SWING_SEL_LOWER_MASK		(0x7 << 11)
   2025 #define   FRC_LATENCY_OPTIM_MASK	(0x7 << 8)
   2026 #define   FRC_LATENCY_OPTIM_VAL(x)	((x) << 8)
   2027 #define   RCOMP_SCALAR(x)		((x) << 0)
   2028 #define   RCOMP_SCALAR_MASK		(0xFF << 0)
   2029 
   2030 #define _CNL_PORT_TX_DW4_LN0_AE		0x162450
   2031 #define _CNL_PORT_TX_DW4_LN1_AE		0x1624D0
   2032 #define CNL_PORT_TX_DW4_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
   2033 #define CNL_PORT_TX_DW4_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
   2034 #define CNL_PORT_TX_DW4_LN(ln, port)   _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
   2035 					   ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
   2036 						    _CNL_PORT_TX_DW4_LN0_AE)))
   2037 #define ICL_PORT_TX_DW4_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
   2038 #define ICL_PORT_TX_DW4_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
   2039 #define ICL_PORT_TX_DW4_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
   2040 #define ICL_PORT_TX_DW4_LN(ln, phy)	_MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
   2041 #define   LOADGEN_SELECT		(1 << 31)
   2042 #define   POST_CURSOR_1(x)		((x) << 12)
   2043 #define   POST_CURSOR_1_MASK		(0x3F << 12)
   2044 #define   POST_CURSOR_2(x)		((x) << 6)
   2045 #define   POST_CURSOR_2_MASK		(0x3F << 6)
   2046 #define   CURSOR_COEFF(x)		((x) << 0)
   2047 #define   CURSOR_COEFF_MASK		(0x3F << 0)
   2048 
   2049 #define CNL_PORT_TX_DW5_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(5, port))
   2050 #define CNL_PORT_TX_DW5_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(5, port))
   2051 #define ICL_PORT_TX_DW5_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
   2052 #define ICL_PORT_TX_DW5_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
   2053 #define ICL_PORT_TX_DW5_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
   2054 #define   TX_TRAINING_EN		(1 << 31)
   2055 #define   TAP2_DISABLE			(1 << 30)
   2056 #define   TAP3_DISABLE			(1 << 29)
   2057 #define   SCALING_MODE_SEL(x)		((x) << 18)
   2058 #define   SCALING_MODE_SEL_MASK		(0x7 << 18)
   2059 #define   RTERM_SELECT(x)		((x) << 3)
   2060 #define   RTERM_SELECT_MASK		(0x7 << 3)
   2061 
   2062 #define CNL_PORT_TX_DW7_GRP(port)	_MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
   2063 #define CNL_PORT_TX_DW7_LN0(port)	_MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
   2064 #define ICL_PORT_TX_DW7_AUX(phy)	_MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
   2065 #define ICL_PORT_TX_DW7_GRP(phy)	_MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
   2066 #define ICL_PORT_TX_DW7_LN0(phy)	_MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
   2067 #define ICL_PORT_TX_DW7_LN(ln, phy)	_MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
   2068 #define   N_SCALAR(x)			((x) << 24)
   2069 #define   N_SCALAR_MASK			(0x7F << 24)
   2070 
   2071 #define _ICL_DPHY_CHKN_REG			0x194
   2072 #define ICL_DPHY_CHKN(port)			_MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
   2073 #define   ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP	REG_BIT(7)
   2074 
   2075 #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
   2076 	_MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
   2077 
   2078 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1		0x16812C
   2079 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1		0x16852C
   2080 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2		0x16912C
   2081 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2		0x16952C
   2082 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3		0x16A12C
   2083 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3		0x16A52C
   2084 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4		0x16B12C
   2085 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4		0x16B52C
   2086 #define MG_TX1_LINK_PARAMS(ln, tc_port) \
   2087 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
   2088 				    MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
   2089 				    MG_TX_LINK_PARAMS_TX1LN1_PORT1)
   2090 
   2091 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1		0x1680AC
   2092 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1		0x1684AC
   2093 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2		0x1690AC
   2094 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2		0x1694AC
   2095 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3		0x16A0AC
   2096 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3		0x16A4AC
   2097 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4		0x16B0AC
   2098 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4		0x16B4AC
   2099 #define MG_TX2_LINK_PARAMS(ln, tc_port) \
   2100 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
   2101 				    MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
   2102 				    MG_TX_LINK_PARAMS_TX2LN1_PORT1)
   2103 #define   CRI_USE_FS32			(1 << 5)
   2104 
   2105 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1		0x16814C
   2106 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1		0x16854C
   2107 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2		0x16914C
   2108 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2		0x16954C
   2109 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3		0x16A14C
   2110 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3		0x16A54C
   2111 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4		0x16B14C
   2112 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4		0x16B54C
   2113 #define MG_TX1_PISO_READLOAD(ln, tc_port) \
   2114 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
   2115 				    MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
   2116 				    MG_TX_PISO_READLOAD_TX1LN1_PORT1)
   2117 
   2118 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1		0x1680CC
   2119 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1		0x1684CC
   2120 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2		0x1690CC
   2121 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2		0x1694CC
   2122 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3		0x16A0CC
   2123 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3		0x16A4CC
   2124 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4		0x16B0CC
   2125 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4		0x16B4CC
   2126 #define MG_TX2_PISO_READLOAD(ln, tc_port) \
   2127 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
   2128 				    MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
   2129 				    MG_TX_PISO_READLOAD_TX2LN1_PORT1)
   2130 #define   CRI_CALCINIT					(1 << 1)
   2131 
   2132 #define MG_TX_SWINGCTRL_TX1LN0_PORT1		0x168148
   2133 #define MG_TX_SWINGCTRL_TX1LN1_PORT1		0x168548
   2134 #define MG_TX_SWINGCTRL_TX1LN0_PORT2		0x169148
   2135 #define MG_TX_SWINGCTRL_TX1LN1_PORT2		0x169548
   2136 #define MG_TX_SWINGCTRL_TX1LN0_PORT3		0x16A148
   2137 #define MG_TX_SWINGCTRL_TX1LN1_PORT3		0x16A548
   2138 #define MG_TX_SWINGCTRL_TX1LN0_PORT4		0x16B148
   2139 #define MG_TX_SWINGCTRL_TX1LN1_PORT4		0x16B548
   2140 #define MG_TX1_SWINGCTRL(ln, tc_port) \
   2141 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
   2142 				    MG_TX_SWINGCTRL_TX1LN0_PORT2, \
   2143 				    MG_TX_SWINGCTRL_TX1LN1_PORT1)
   2144 
   2145 #define MG_TX_SWINGCTRL_TX2LN0_PORT1		0x1680C8
   2146 #define MG_TX_SWINGCTRL_TX2LN1_PORT1		0x1684C8
   2147 #define MG_TX_SWINGCTRL_TX2LN0_PORT2		0x1690C8
   2148 #define MG_TX_SWINGCTRL_TX2LN1_PORT2		0x1694C8
   2149 #define MG_TX_SWINGCTRL_TX2LN0_PORT3		0x16A0C8
   2150 #define MG_TX_SWINGCTRL_TX2LN1_PORT3		0x16A4C8
   2151 #define MG_TX_SWINGCTRL_TX2LN0_PORT4		0x16B0C8
   2152 #define MG_TX_SWINGCTRL_TX2LN1_PORT4		0x16B4C8
   2153 #define MG_TX2_SWINGCTRL(ln, tc_port) \
   2154 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
   2155 				    MG_TX_SWINGCTRL_TX2LN0_PORT2, \
   2156 				    MG_TX_SWINGCTRL_TX2LN1_PORT1)
   2157 #define   CRI_TXDEEMPH_OVERRIDE_17_12(x)		((x) << 0)
   2158 #define   CRI_TXDEEMPH_OVERRIDE_17_12_MASK		(0x3F << 0)
   2159 
   2160 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1			0x168144
   2161 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1			0x168544
   2162 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2			0x169144
   2163 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2			0x169544
   2164 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3			0x16A144
   2165 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3			0x16A544
   2166 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4			0x16B144
   2167 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4			0x16B544
   2168 #define MG_TX1_DRVCTRL(ln, tc_port) \
   2169 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
   2170 				    MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
   2171 				    MG_TX_DRVCTRL_TX1LN1_TXPORT1)
   2172 
   2173 #define MG_TX_DRVCTRL_TX2LN0_PORT1			0x1680C4
   2174 #define MG_TX_DRVCTRL_TX2LN1_PORT1			0x1684C4
   2175 #define MG_TX_DRVCTRL_TX2LN0_PORT2			0x1690C4
   2176 #define MG_TX_DRVCTRL_TX2LN1_PORT2			0x1694C4
   2177 #define MG_TX_DRVCTRL_TX2LN0_PORT3			0x16A0C4
   2178 #define MG_TX_DRVCTRL_TX2LN1_PORT3			0x16A4C4
   2179 #define MG_TX_DRVCTRL_TX2LN0_PORT4			0x16B0C4
   2180 #define MG_TX_DRVCTRL_TX2LN1_PORT4			0x16B4C4
   2181 #define MG_TX2_DRVCTRL(ln, tc_port) \
   2182 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
   2183 				    MG_TX_DRVCTRL_TX2LN0_PORT2, \
   2184 				    MG_TX_DRVCTRL_TX2LN1_PORT1)
   2185 #define   CRI_TXDEEMPH_OVERRIDE_11_6(x)			((x) << 24)
   2186 #define   CRI_TXDEEMPH_OVERRIDE_11_6_MASK		(0x3F << 24)
   2187 #define   CRI_TXDEEMPH_OVERRIDE_EN			(1 << 22)
   2188 #define   CRI_TXDEEMPH_OVERRIDE_5_0(x)			((x) << 16)
   2189 #define   CRI_TXDEEMPH_OVERRIDE_5_0_MASK		(0x3F << 16)
   2190 #define   CRI_LOADGEN_SEL(x)				((x) << 12)
   2191 #define   CRI_LOADGEN_SEL_MASK				(0x3 << 12)
   2192 
   2193 #define MG_CLKHUB_LN0_PORT1			0x16839C
   2194 #define MG_CLKHUB_LN1_PORT1			0x16879C
   2195 #define MG_CLKHUB_LN0_PORT2			0x16939C
   2196 #define MG_CLKHUB_LN1_PORT2			0x16979C
   2197 #define MG_CLKHUB_LN0_PORT3			0x16A39C
   2198 #define MG_CLKHUB_LN1_PORT3			0x16A79C
   2199 #define MG_CLKHUB_LN0_PORT4			0x16B39C
   2200 #define MG_CLKHUB_LN1_PORT4			0x16B79C
   2201 #define MG_CLKHUB(ln, tc_port) \
   2202 	MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
   2203 				    MG_CLKHUB_LN0_PORT2, \
   2204 				    MG_CLKHUB_LN1_PORT1)
   2205 #define   CFG_LOW_RATE_LKREN_EN				(1 << 11)
   2206 
   2207 #define MG_TX_DCC_TX1LN0_PORT1			0x168110
   2208 #define MG_TX_DCC_TX1LN1_PORT1			0x168510
   2209 #define MG_TX_DCC_TX1LN0_PORT2			0x169110
   2210 #define MG_TX_DCC_TX1LN1_PORT2			0x169510
   2211 #define MG_TX_DCC_TX1LN0_PORT3			0x16A110
   2212 #define MG_TX_DCC_TX1LN1_PORT3			0x16A510
   2213 #define MG_TX_DCC_TX1LN0_PORT4			0x16B110
   2214 #define MG_TX_DCC_TX1LN1_PORT4			0x16B510
   2215 #define MG_TX1_DCC(ln, tc_port) \
   2216 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
   2217 				    MG_TX_DCC_TX1LN0_PORT2, \
   2218 				    MG_TX_DCC_TX1LN1_PORT1)
   2219 #define MG_TX_DCC_TX2LN0_PORT1			0x168090
   2220 #define MG_TX_DCC_TX2LN1_PORT1			0x168490
   2221 #define MG_TX_DCC_TX2LN0_PORT2			0x169090
   2222 #define MG_TX_DCC_TX2LN1_PORT2			0x169490
   2223 #define MG_TX_DCC_TX2LN0_PORT3			0x16A090
   2224 #define MG_TX_DCC_TX2LN1_PORT3			0x16A490
   2225 #define MG_TX_DCC_TX2LN0_PORT4			0x16B090
   2226 #define MG_TX_DCC_TX2LN1_PORT4			0x16B490
   2227 #define MG_TX2_DCC(ln, tc_port) \
   2228 	MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
   2229 				    MG_TX_DCC_TX2LN0_PORT2, \
   2230 				    MG_TX_DCC_TX2LN1_PORT1)
   2231 #define   CFG_AMI_CK_DIV_OVERRIDE_VAL(x)	((x) << 25)
   2232 #define   CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK	(0x3 << 25)
   2233 #define   CFG_AMI_CK_DIV_OVERRIDE_EN		(1 << 24)
   2234 
   2235 #define MG_DP_MODE_LN0_ACU_PORT1			0x1683A0
   2236 #define MG_DP_MODE_LN1_ACU_PORT1			0x1687A0
   2237 #define MG_DP_MODE_LN0_ACU_PORT2			0x1693A0
   2238 #define MG_DP_MODE_LN1_ACU_PORT2			0x1697A0
   2239 #define MG_DP_MODE_LN0_ACU_PORT3			0x16A3A0
   2240 #define MG_DP_MODE_LN1_ACU_PORT3			0x16A7A0
   2241 #define MG_DP_MODE_LN0_ACU_PORT4			0x16B3A0
   2242 #define MG_DP_MODE_LN1_ACU_PORT4			0x16B7A0
   2243 #define MG_DP_MODE(ln, tc_port)	\
   2244 	MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
   2245 				    MG_DP_MODE_LN0_ACU_PORT2, \
   2246 				    MG_DP_MODE_LN1_ACU_PORT1)
   2247 #define   MG_DP_MODE_CFG_DP_X2_MODE			(1 << 7)
   2248 #define   MG_DP_MODE_CFG_DP_X1_MODE			(1 << 6)
   2249 
   2250 /* The spec defines this only for BXT PHY0, but lets assume that this
   2251  * would exist for PHY1 too if it had a second channel.
   2252  */
   2253 #define _PORT_CL2CM_DW6_A		0x162358
   2254 #define _PORT_CL2CM_DW6_BC		0x6C358
   2255 #define BXT_PORT_CL2CM_DW6(phy)		_BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
   2256 #define   DW6_OLDO_DYN_PWR_DOWN_EN	(1 << 28)
   2257 
   2258 #define FIA1_BASE			0x163000
   2259 #define FIA2_BASE			0x16E000
   2260 #define FIA3_BASE			0x16F000
   2261 #define _FIA(fia)			_PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
   2262 #define _MMIO_FIA(fia, off)		_MMIO(_FIA(fia) + (off))
   2263 
   2264 /* ICL PHY DFLEX registers */
   2265 #define PORT_TX_DFLEXDPMLE1(fia)		_MMIO_FIA((fia),  0x008C0)
   2266 #define   DFLEXDPMLE1_DPMLETC_MASK(idx)		(0xf << (4 * (idx)))
   2267 #define   DFLEXDPMLE1_DPMLETC_ML0(idx)		(1 << (4 * (idx)))
   2268 #define   DFLEXDPMLE1_DPMLETC_ML1_0(idx)	(3 << (4 * (idx)))
   2269 #define   DFLEXDPMLE1_DPMLETC_ML3(idx)		(8 << (4 * (idx)))
   2270 #define   DFLEXDPMLE1_DPMLETC_ML3_2(idx)	(12 << (4 * (idx)))
   2271 #define   DFLEXDPMLE1_DPMLETC_ML3_0(idx)	(15 << (4 * (idx)))
   2272 
   2273 /* BXT PHY Ref registers */
   2274 #define _PORT_REF_DW3_A			0x16218C
   2275 #define _PORT_REF_DW3_BC		0x6C18C
   2276 #define   GRC_DONE			(1 << 22)
   2277 #define BXT_PORT_REF_DW3(phy)		_BXT_PHY((phy), _PORT_REF_DW3_BC)
   2278 
   2279 #define _PORT_REF_DW6_A			0x162198
   2280 #define _PORT_REF_DW6_BC		0x6C198
   2281 #define   GRC_CODE_SHIFT		24
   2282 #define   GRC_CODE_MASK			(0xFF << GRC_CODE_SHIFT)
   2283 #define   GRC_CODE_FAST_SHIFT		16
   2284 #define   GRC_CODE_FAST_MASK		(0xFF << GRC_CODE_FAST_SHIFT)
   2285 #define   GRC_CODE_SLOW_SHIFT		8
   2286 #define   GRC_CODE_SLOW_MASK		(0xFF << GRC_CODE_SLOW_SHIFT)
   2287 #define   GRC_CODE_NOM_MASK		0xFF
   2288 #define BXT_PORT_REF_DW6(phy)		_BXT_PHY((phy), _PORT_REF_DW6_BC)
   2289 
   2290 #define _PORT_REF_DW8_A			0x1621A0
   2291 #define _PORT_REF_DW8_BC		0x6C1A0
   2292 #define   GRC_DIS			(1 << 15)
   2293 #define   GRC_RDY_OVRD			(1 << 1)
   2294 #define BXT_PORT_REF_DW8(phy)		_BXT_PHY((phy), _PORT_REF_DW8_BC)
   2295 
   2296 /* BXT PHY PCS registers */
   2297 #define _PORT_PCS_DW10_LN01_A		0x162428
   2298 #define _PORT_PCS_DW10_LN01_B		0x6C428
   2299 #define _PORT_PCS_DW10_LN01_C		0x6C828
   2300 #define _PORT_PCS_DW10_GRP_A		0x162C28
   2301 #define _PORT_PCS_DW10_GRP_B		0x6CC28
   2302 #define _PORT_PCS_DW10_GRP_C		0x6CE28
   2303 #define BXT_PORT_PCS_DW10_LN01(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2304 							 _PORT_PCS_DW10_LN01_B, \
   2305 							 _PORT_PCS_DW10_LN01_C)
   2306 #define BXT_PORT_PCS_DW10_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2307 							 _PORT_PCS_DW10_GRP_B, \
   2308 							 _PORT_PCS_DW10_GRP_C)
   2309 
   2310 #define   TX2_SWING_CALC_INIT		(1 << 31)
   2311 #define   TX1_SWING_CALC_INIT		(1 << 30)
   2312 
   2313 #define _PORT_PCS_DW12_LN01_A		0x162430
   2314 #define _PORT_PCS_DW12_LN01_B		0x6C430
   2315 #define _PORT_PCS_DW12_LN01_C		0x6C830
   2316 #define _PORT_PCS_DW12_LN23_A		0x162630
   2317 #define _PORT_PCS_DW12_LN23_B		0x6C630
   2318 #define _PORT_PCS_DW12_LN23_C		0x6CA30
   2319 #define _PORT_PCS_DW12_GRP_A		0x162c30
   2320 #define _PORT_PCS_DW12_GRP_B		0x6CC30
   2321 #define _PORT_PCS_DW12_GRP_C		0x6CE30
   2322 #define   LANESTAGGER_STRAP_OVRD	(1 << 6)
   2323 #define   LANE_STAGGER_MASK		0x1F
   2324 #define BXT_PORT_PCS_DW12_LN01(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2325 							 _PORT_PCS_DW12_LN01_B, \
   2326 							 _PORT_PCS_DW12_LN01_C)
   2327 #define BXT_PORT_PCS_DW12_LN23(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2328 							 _PORT_PCS_DW12_LN23_B, \
   2329 							 _PORT_PCS_DW12_LN23_C)
   2330 #define BXT_PORT_PCS_DW12_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2331 							 _PORT_PCS_DW12_GRP_B, \
   2332 							 _PORT_PCS_DW12_GRP_C)
   2333 
   2334 /* BXT PHY TX registers */
   2335 #define _BXT_LANE_OFFSET(lane)           (((lane) >> 1) * 0x200 +	\
   2336 					  ((lane) & 1) * 0x80)
   2337 
   2338 #define _PORT_TX_DW2_LN0_A		0x162508
   2339 #define _PORT_TX_DW2_LN0_B		0x6C508
   2340 #define _PORT_TX_DW2_LN0_C		0x6C908
   2341 #define _PORT_TX_DW2_GRP_A		0x162D08
   2342 #define _PORT_TX_DW2_GRP_B		0x6CD08
   2343 #define _PORT_TX_DW2_GRP_C		0x6CF08
   2344 #define BXT_PORT_TX_DW2_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2345 							 _PORT_TX_DW2_LN0_B, \
   2346 							 _PORT_TX_DW2_LN0_C)
   2347 #define BXT_PORT_TX_DW2_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2348 							 _PORT_TX_DW2_GRP_B, \
   2349 							 _PORT_TX_DW2_GRP_C)
   2350 #define   MARGIN_000_SHIFT		16
   2351 #define   MARGIN_000			(0xFF << MARGIN_000_SHIFT)
   2352 #define   UNIQ_TRANS_SCALE_SHIFT	8
   2353 #define   UNIQ_TRANS_SCALE		(0xFF << UNIQ_TRANS_SCALE_SHIFT)
   2354 
   2355 #define _PORT_TX_DW3_LN0_A		0x16250C
   2356 #define _PORT_TX_DW3_LN0_B		0x6C50C
   2357 #define _PORT_TX_DW3_LN0_C		0x6C90C
   2358 #define _PORT_TX_DW3_GRP_A		0x162D0C
   2359 #define _PORT_TX_DW3_GRP_B		0x6CD0C
   2360 #define _PORT_TX_DW3_GRP_C		0x6CF0C
   2361 #define BXT_PORT_TX_DW3_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2362 							 _PORT_TX_DW3_LN0_B, \
   2363 							 _PORT_TX_DW3_LN0_C)
   2364 #define BXT_PORT_TX_DW3_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2365 							 _PORT_TX_DW3_GRP_B, \
   2366 							 _PORT_TX_DW3_GRP_C)
   2367 #define   SCALE_DCOMP_METHOD		(1 << 26)
   2368 #define   UNIQUE_TRANGE_EN_METHOD	(1 << 27)
   2369 
   2370 #define _PORT_TX_DW4_LN0_A		0x162510
   2371 #define _PORT_TX_DW4_LN0_B		0x6C510
   2372 #define _PORT_TX_DW4_LN0_C		0x6C910
   2373 #define _PORT_TX_DW4_GRP_A		0x162D10
   2374 #define _PORT_TX_DW4_GRP_B		0x6CD10
   2375 #define _PORT_TX_DW4_GRP_C		0x6CF10
   2376 #define BXT_PORT_TX_DW4_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2377 							 _PORT_TX_DW4_LN0_B, \
   2378 							 _PORT_TX_DW4_LN0_C)
   2379 #define BXT_PORT_TX_DW4_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2380 							 _PORT_TX_DW4_GRP_B, \
   2381 							 _PORT_TX_DW4_GRP_C)
   2382 #define   DEEMPH_SHIFT			24
   2383 #define   DE_EMPHASIS			(0xFF << DEEMPH_SHIFT)
   2384 
   2385 #define _PORT_TX_DW5_LN0_A		0x162514
   2386 #define _PORT_TX_DW5_LN0_B		0x6C514
   2387 #define _PORT_TX_DW5_LN0_C		0x6C914
   2388 #define _PORT_TX_DW5_GRP_A		0x162D14
   2389 #define _PORT_TX_DW5_GRP_B		0x6CD14
   2390 #define _PORT_TX_DW5_GRP_C		0x6CF14
   2391 #define BXT_PORT_TX_DW5_LN0(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2392 							 _PORT_TX_DW5_LN0_B, \
   2393 							 _PORT_TX_DW5_LN0_C)
   2394 #define BXT_PORT_TX_DW5_GRP(phy, ch)	_MMIO_BXT_PHY_CH(phy, ch, \
   2395 							 _PORT_TX_DW5_GRP_B, \
   2396 							 _PORT_TX_DW5_GRP_C)
   2397 #define   DCC_DELAY_RANGE_1		(1 << 9)
   2398 #define   DCC_DELAY_RANGE_2		(1 << 8)
   2399 
   2400 #define _PORT_TX_DW14_LN0_A		0x162538
   2401 #define _PORT_TX_DW14_LN0_B		0x6C538
   2402 #define _PORT_TX_DW14_LN0_C		0x6C938
   2403 #define   LATENCY_OPTIM_SHIFT		30
   2404 #define   LATENCY_OPTIM			(1 << LATENCY_OPTIM_SHIFT)
   2405 #define BXT_PORT_TX_DW14_LN(phy, ch, lane)				\
   2406 	_MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B,			\
   2407 				   _PORT_TX_DW14_LN0_C) +		\
   2408 	      _BXT_LANE_OFFSET(lane))
   2409 
   2410 /* UAIMI scratch pad register 1 */
   2411 #define UAIMI_SPR1			_MMIO(0x4F074)
   2412 /* SKL VccIO mask */
   2413 #define SKL_VCCIO_MASK			0x1
   2414 /* SKL balance leg register */
   2415 #define DISPIO_CR_TX_BMU_CR0		_MMIO(0x6C00C)
   2416 /* I_boost values */
   2417 #define BALANCE_LEG_SHIFT(port)		(8 + 3 * (port))
   2418 #define BALANCE_LEG_MASK(port)		(7 << (8 + 3 * (port)))
   2419 /* Balance leg disable bits */
   2420 #define BALANCE_LEG_DISABLE_SHIFT	23
   2421 #define BALANCE_LEG_DISABLE(port)	(1 << (23 + (port)))
   2422 
   2423 /*
   2424  * Fence registers
   2425  * [0-7]  @ 0x2000 gen2,gen3
   2426  * [8-15] @ 0x3000 945,g33,pnv
   2427  *
   2428  * [0-15] @ 0x3000 gen4,gen5
   2429  *
   2430  * [0-15] @ 0x100000 gen6,vlv,chv
   2431  * [0-31] @ 0x100000 gen7+
   2432  */
   2433 #define FENCE_REG(i)			_MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
   2434 #define   I830_FENCE_START_MASK		0x07f80000
   2435 #define   I830_FENCE_TILING_Y_SHIFT	12
   2436 #define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
   2437 #define   I830_FENCE_PITCH_SHIFT	4
   2438 #define   I830_FENCE_REG_VALID		(1 << 0)
   2439 #define   I915_FENCE_MAX_PITCH_VAL	4
   2440 #define   I830_FENCE_MAX_PITCH_VAL	6
   2441 #define   I830_FENCE_MAX_SIZE_VAL	(1 << 8)
   2442 
   2443 #define   I915_FENCE_START_MASK		0x0ff00000
   2444 #define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
   2445 
   2446 #define FENCE_REG_965_LO(i)		_MMIO(0x03000 + (i) * 8)
   2447 #define FENCE_REG_965_HI(i)		_MMIO(0x03000 + (i) * 8 + 4)
   2448 #define   I965_FENCE_PITCH_SHIFT	2
   2449 #define   I965_FENCE_TILING_Y_SHIFT	1
   2450 #define   I965_FENCE_REG_VALID		(1 << 0)
   2451 #define   I965_FENCE_MAX_PITCH_VAL	0x0400
   2452 
   2453 #define FENCE_REG_GEN6_LO(i)		_MMIO(0x100000 + (i) * 8)
   2454 #define FENCE_REG_GEN6_HI(i)		_MMIO(0x100000 + (i) * 8 + 4)
   2455 #define   GEN6_FENCE_PITCH_SHIFT	32
   2456 #define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
   2457 
   2458 
   2459 /* control register for cpu gtt access */
   2460 #define TILECTL				_MMIO(0x101000)
   2461 #define   TILECTL_SWZCTL			(1 << 0)
   2462 #define   TILECTL_TLBPF			(1 << 1)
   2463 #define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
   2464 #define   TILECTL_BACKSNOOP_DIS		(1 << 3)
   2465 
   2466 /*
   2467  * Instruction and interrupt control regs
   2468  */
   2469 #define PGTBL_CTL	_MMIO(0x02020)
   2470 #define   PGTBL_ADDRESS_LO_MASK	0xfffff000 /* bits [31:12] */
   2471 #define   PGTBL_ADDRESS_HI_MASK	0x000000f0 /* bits [35:32] (gen4) */
   2472 #define PGTBL_ER	_MMIO(0x02024)
   2473 #define PRB0_BASE	(0x2030 - 0x30)
   2474 #define PRB1_BASE	(0x2040 - 0x30) /* 830,gen3 */
   2475 #define PRB2_BASE	(0x2050 - 0x30) /* gen3 */
   2476 #define SRB0_BASE	(0x2100 - 0x30) /* gen2 */
   2477 #define SRB1_BASE	(0x2110 - 0x30) /* gen2 */
   2478 #define SRB2_BASE	(0x2120 - 0x30) /* 830 */
   2479 #define SRB3_BASE	(0x2130 - 0x30) /* 830 */
   2480 #define RENDER_RING_BASE	0x02000
   2481 #define BSD_RING_BASE		0x04000
   2482 #define GEN6_BSD_RING_BASE	0x12000
   2483 #define GEN8_BSD2_RING_BASE	0x1c000
   2484 #define GEN11_BSD_RING_BASE	0x1c0000
   2485 #define GEN11_BSD2_RING_BASE	0x1c4000
   2486 #define GEN11_BSD3_RING_BASE	0x1d0000
   2487 #define GEN11_BSD4_RING_BASE	0x1d4000
   2488 #define VEBOX_RING_BASE		0x1a000
   2489 #define GEN11_VEBOX_RING_BASE		0x1c8000
   2490 #define GEN11_VEBOX2_RING_BASE		0x1d8000
   2491 #define BLT_RING_BASE		0x22000
   2492 #define RING_TAIL(base)		_MMIO((base) + 0x30)
   2493 #define RING_HEAD(base)		_MMIO((base) + 0x34)
   2494 #define RING_START(base)	_MMIO((base) + 0x38)
   2495 #define RING_CTL(base)		_MMIO((base) + 0x3c)
   2496 #define   RING_CTL_SIZE(size)	((size) - PAGE_SIZE) /* in bytes -> pages */
   2497 #define RING_SYNC_0(base)	_MMIO((base) + 0x40)
   2498 #define RING_SYNC_1(base)	_MMIO((base) + 0x44)
   2499 #define RING_SYNC_2(base)	_MMIO((base) + 0x48)
   2500 #define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
   2501 #define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
   2502 #define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
   2503 #define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
   2504 #define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
   2505 #define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
   2506 #define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
   2507 #define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
   2508 #define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
   2509 #define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
   2510 #define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
   2511 #define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
   2512 #define GEN6_NOSYNC	INVALID_MMIO_REG
   2513 #define RING_PSMI_CTL(base)	_MMIO((base) + 0x50)
   2514 #define RING_MAX_IDLE(base)	_MMIO((base) + 0x54)
   2515 #define RING_HWS_PGA(base)	_MMIO((base) + 0x80)
   2516 #define RING_HWS_PGA_GEN6(base)	_MMIO((base) + 0x2080)
   2517 #define RING_RESET_CTL(base)	_MMIO((base) + 0xd0)
   2518 #define   RESET_CTL_CAT_ERROR	   REG_BIT(2)
   2519 #define   RESET_CTL_READY_TO_RESET REG_BIT(1)
   2520 #define   RESET_CTL_REQUEST_RESET  REG_BIT(0)
   2521 
   2522 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
   2523 
   2524 #define HSW_GTT_CACHE_EN	_MMIO(0x4024)
   2525 #define   GTT_CACHE_EN_ALL	0xF0007FFF
   2526 #define GEN7_WR_WATERMARK	_MMIO(0x4028)
   2527 #define GEN7_GFX_PRIO_CTRL	_MMIO(0x402C)
   2528 #define ARB_MODE		_MMIO(0x4030)
   2529 #define   ARB_MODE_SWIZZLE_SNB	(1 << 4)
   2530 #define   ARB_MODE_SWIZZLE_IVB	(1 << 5)
   2531 #define GEN7_GFX_PEND_TLB0	_MMIO(0x4034)
   2532 #define GEN7_GFX_PEND_TLB1	_MMIO(0x4038)
   2533 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
   2534 #define GEN7_LRA_LIMITS(i)	_MMIO(0x403C + (i) * 4)
   2535 #define GEN7_LRA_LIMITS_REG_NUM	13
   2536 #define GEN7_MEDIA_MAX_REQ_COUNT	_MMIO(0x4070)
   2537 #define GEN7_GFX_MAX_REQ_COUNT		_MMIO(0x4074)
   2538 
   2539 #define GAMTARBMODE		_MMIO(0x04a08)
   2540 #define   ARB_MODE_BWGTLB_DISABLE (1 << 9)
   2541 #define   ARB_MODE_SWIZZLE_BDW	(1 << 1)
   2542 #define RENDER_HWS_PGA_GEN7	_MMIO(0x04080)
   2543 #define RING_FAULT_REG(engine)	_MMIO(0x4094 + 0x100 * (engine)->hw_id)
   2544 #define GEN8_RING_FAULT_REG	_MMIO(0x4094)
   2545 #define GEN12_RING_FAULT_REG	_MMIO(0xcec4)
   2546 #define   GEN8_RING_FAULT_ENGINE_ID(x)	(((x) >> 12) & 0x7)
   2547 #define   RING_FAULT_GTTSEL_MASK (1 << 11)
   2548 #define   RING_FAULT_SRCID(x)	(((x) >> 3) & 0xff)
   2549 #define   RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
   2550 #define   RING_FAULT_VALID	(1 << 0)
   2551 #define DONE_REG		_MMIO(0x40b0)
   2552 #define GEN12_GAM_DONE		_MMIO(0xcf68)
   2553 #define GEN8_PRIVATE_PAT_LO	_MMIO(0x40e0)
   2554 #define GEN8_PRIVATE_PAT_HI	_MMIO(0x40e0 + 4)
   2555 #define GEN10_PAT_INDEX(index)	_MMIO(0x40e0 + (index) * 4)
   2556 #define GEN12_PAT_INDEX(index)	_MMIO(0x4800 + (index) * 4)
   2557 #define BSD_HWS_PGA_GEN7	_MMIO(0x04180)
   2558 #define BLT_HWS_PGA_GEN7	_MMIO(0x04280)
   2559 #define VEBOX_HWS_PGA_GEN7	_MMIO(0x04380)
   2560 #define RING_ACTHD(base)	_MMIO((base) + 0x74)
   2561 #define RING_ACTHD_UDW(base)	_MMIO((base) + 0x5c)
   2562 #define RING_NOPID(base)	_MMIO((base) + 0x94)
   2563 #define RING_IMR(base)		_MMIO((base) + 0xa8)
   2564 #define RING_HWSTAM(base)	_MMIO((base) + 0x98)
   2565 #define RING_TIMESTAMP(base)		_MMIO((base) + 0x358)
   2566 #define RING_TIMESTAMP_UDW(base)	_MMIO((base) + 0x358 + 4)
   2567 #define   TAIL_ADDR		0x001FFFF8
   2568 #define   HEAD_WRAP_COUNT	0xFFE00000
   2569 #define   HEAD_WRAP_ONE		0x00200000
   2570 #define   HEAD_ADDR		0x001FFFFC
   2571 #define   RING_NR_PAGES		0x001FF000
   2572 #define   RING_REPORT_MASK	0x00000006
   2573 #define   RING_REPORT_64K	0x00000002
   2574 #define   RING_REPORT_128K	0x00000004
   2575 #define   RING_NO_REPORT	0x00000000
   2576 #define   RING_VALID_MASK	0x00000001
   2577 #define   RING_VALID		0x00000001
   2578 #define   RING_INVALID		0x00000000
   2579 #define   RING_WAIT_I8XX	(1 << 0) /* gen2, PRBx_HEAD */
   2580 #define   RING_WAIT		(1 << 11) /* gen3+, PRBx_CTL */
   2581 #define   RING_WAIT_SEMAPHORE	(1 << 10) /* gen6+ */
   2582 
   2583 /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
   2584 #define GEN8_RING_CS_GPR(base, n)	_MMIO((base) + 0x600 + (n) * 8)
   2585 #define GEN8_RING_CS_GPR_UDW(base, n)	_MMIO((base) + 0x600 + (n) * 8 + 4)
   2586 
   2587 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
   2588 #define   RING_FORCE_TO_NONPRIV_ADDRESS_MASK	REG_GENMASK(25, 2)
   2589 #define   RING_FORCE_TO_NONPRIV_ACCESS_RW	(0 << 28)    /* CFL+ & Gen11+ */
   2590 #define   RING_FORCE_TO_NONPRIV_ACCESS_RD	(1 << 28)
   2591 #define   RING_FORCE_TO_NONPRIV_ACCESS_WR	(2 << 28)
   2592 #define   RING_FORCE_TO_NONPRIV_ACCESS_INVALID	(3 << 28)
   2593 #define   RING_FORCE_TO_NONPRIV_ACCESS_MASK	(3 << 28)
   2594 #define   RING_FORCE_TO_NONPRIV_RANGE_1		(0 << 0)     /* CFL+ & Gen11+ */
   2595 #define   RING_FORCE_TO_NONPRIV_RANGE_4		(1 << 0)
   2596 #define   RING_FORCE_TO_NONPRIV_RANGE_16	(2 << 0)
   2597 #define   RING_FORCE_TO_NONPRIV_RANGE_64	(3 << 0)
   2598 #define   RING_FORCE_TO_NONPRIV_RANGE_MASK	(3 << 0)
   2599 #define   RING_FORCE_TO_NONPRIV_MASK_VALID	\
   2600 					(RING_FORCE_TO_NONPRIV_RANGE_MASK \
   2601 					| RING_FORCE_TO_NONPRIV_ACCESS_MASK)
   2602 #define   RING_MAX_NONPRIV_SLOTS  12
   2603 
   2604 #define GEN7_TLB_RD_ADDR	_MMIO(0x4700)
   2605 
   2606 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
   2607 #define   GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS	(1 << 18)
   2608 
   2609 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
   2610 #define   GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
   2611 #define   GAMW_ECO_DEV_CTX_RELOAD_DISABLE	(1 << 7)
   2612 
   2613 #define GAMT_CHKN_BIT_REG	_MMIO(0x4ab8)
   2614 #define   GAMT_CHKN_DISABLE_L3_COH_PIPE			(1 << 31)
   2615 #define   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING	(1 << 28)
   2616 #define   GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT	(1 << 24)
   2617 
   2618 #if 0
   2619 #define PRB0_TAIL	_MMIO(0x2030)
   2620 #define PRB0_HEAD	_MMIO(0x2034)
   2621 #define PRB0_START	_MMIO(0x2038)
   2622 #define PRB0_CTL	_MMIO(0x203c)
   2623 #define PRB1_TAIL	_MMIO(0x2040) /* 915+ only */
   2624 #define PRB1_HEAD	_MMIO(0x2044) /* 915+ only */
   2625 #define PRB1_START	_MMIO(0x2048) /* 915+ only */
   2626 #define PRB1_CTL	_MMIO(0x204c) /* 915+ only */
   2627 #endif
   2628 #define IPEIR_I965	_MMIO(0x2064)
   2629 #define IPEHR_I965	_MMIO(0x2068)
   2630 #define GEN7_SC_INSTDONE	_MMIO(0x7100)
   2631 #define GEN7_SAMPLER_INSTDONE	_MMIO(0xe160)
   2632 #define GEN7_ROW_INSTDONE	_MMIO(0xe164)
   2633 #define GEN8_MCR_SELECTOR		_MMIO(0xfdc)
   2634 #define   GEN8_MCR_SLICE(slice)		(((slice) & 3) << 26)
   2635 #define   GEN8_MCR_SLICE_MASK		GEN8_MCR_SLICE(3)
   2636 #define   GEN8_MCR_SUBSLICE(subslice)	(((subslice) & 3) << 24)
   2637 #define   GEN8_MCR_SUBSLICE_MASK	GEN8_MCR_SUBSLICE(3)
   2638 #define   GEN11_MCR_SLICE(slice)	(((slice) & 0xf) << 27)
   2639 #define   GEN11_MCR_SLICE_MASK		GEN11_MCR_SLICE(0xf)
   2640 #define   GEN11_MCR_SUBSLICE(subslice)	(((subslice) & 0x7) << 24)
   2641 #define   GEN11_MCR_SUBSLICE_MASK	GEN11_MCR_SUBSLICE(0x7)
   2642 #define RING_IPEIR(base)	_MMIO((base) + 0x64)
   2643 #define RING_IPEHR(base)	_MMIO((base) + 0x68)
   2644 /*
   2645  * On GEN4, only the render ring INSTDONE exists and has a different
   2646  * layout than the GEN7+ version.
   2647  * The GEN2 counterpart of this register is GEN2_INSTDONE.
   2648  */
   2649 #define RING_INSTDONE(base)	_MMIO((base) + 0x6c)
   2650 #define RING_INSTPS(base)	_MMIO((base) + 0x70)
   2651 #define RING_DMA_FADD(base)	_MMIO((base) + 0x78)
   2652 #define RING_DMA_FADD_UDW(base)	_MMIO((base) + 0x60) /* gen8+ */
   2653 #define RING_INSTPM(base)	_MMIO((base) + 0xc0)
   2654 #define RING_MI_MODE(base)	_MMIO((base) + 0x9c)
   2655 #define INSTPS		_MMIO(0x2070) /* 965+ only */
   2656 #define GEN4_INSTDONE1	_MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
   2657 #define ACTHD_I965	_MMIO(0x2074)
   2658 #define HWS_PGA		_MMIO(0x2080)
   2659 #define HWS_ADDRESS_MASK	0xfffff000
   2660 #define HWS_START_ADDRESS_SHIFT	4
   2661 #define PWRCTXA		_MMIO(0x2088) /* 965GM+ only */
   2662 #define   PWRCTX_EN	(1 << 0)
   2663 #define IPEIR(base)	_MMIO((base) + 0x88)
   2664 #define IPEHR(base)	_MMIO((base) + 0x8c)
   2665 #define GEN2_INSTDONE	_MMIO(0x2090)
   2666 #define NOPID		_MMIO(0x2094)
   2667 #define HWSTAM		_MMIO(0x2098)
   2668 #define DMA_FADD_I8XX(base)	_MMIO((base) + 0xd0)
   2669 #define RING_BBSTATE(base)	_MMIO((base) + 0x110)
   2670 #define   RING_BB_PPGTT		(1 << 5)
   2671 #define RING_SBBADDR(base)	_MMIO((base) + 0x114) /* hsw+ */
   2672 #define RING_SBBSTATE(base)	_MMIO((base) + 0x118) /* hsw+ */
   2673 #define RING_SBBADDR_UDW(base)	_MMIO((base) + 0x11c) /* gen8+ */
   2674 #define RING_BBADDR(base)	_MMIO((base) + 0x140)
   2675 #define RING_BBADDR_UDW(base)	_MMIO((base) + 0x168) /* gen8+ */
   2676 #define RING_BB_PER_CTX_PTR(base)	_MMIO((base) + 0x1c0) /* gen8+ */
   2677 #define RING_INDIRECT_CTX(base)		_MMIO((base) + 0x1c4) /* gen8+ */
   2678 #define RING_INDIRECT_CTX_OFFSET(base)	_MMIO((base) + 0x1c8) /* gen8+ */
   2679 #define RING_CTX_TIMESTAMP(base)	_MMIO((base) + 0x3a8) /* gen8+ */
   2680 
   2681 #define ERROR_GEN6	_MMIO(0x40a0)
   2682 #define GEN7_ERR_INT	_MMIO(0x44040)
   2683 #define   ERR_INT_POISON		(1 << 31)
   2684 #define   ERR_INT_MMIO_UNCLAIMED	(1 << 13)
   2685 #define   ERR_INT_PIPE_CRC_DONE_C	(1 << 8)
   2686 #define   ERR_INT_FIFO_UNDERRUN_C	(1 << 6)
   2687 #define   ERR_INT_PIPE_CRC_DONE_B	(1 << 5)
   2688 #define   ERR_INT_FIFO_UNDERRUN_B	(1 << 3)
   2689 #define   ERR_INT_PIPE_CRC_DONE_A	(1 << 2)
   2690 #define   ERR_INT_PIPE_CRC_DONE(pipe)	(1 << (2 + (pipe) * 3))
   2691 #define   ERR_INT_FIFO_UNDERRUN_A	(1 << 0)
   2692 #define   ERR_INT_FIFO_UNDERRUN(pipe)	(1 << ((pipe) * 3))
   2693 
   2694 #define GEN8_FAULT_TLB_DATA0		_MMIO(0x4b10)
   2695 #define GEN8_FAULT_TLB_DATA1		_MMIO(0x4b14)
   2696 #define GEN12_FAULT_TLB_DATA0		_MMIO(0xceb8)
   2697 #define GEN12_FAULT_TLB_DATA1		_MMIO(0xcebc)
   2698 #define   FAULT_VA_HIGH_BITS		(0xf << 0)
   2699 #define   FAULT_GTT_SEL			(1 << 4)
   2700 
   2701 #define GEN12_AUX_ERR_DBG		_MMIO(0x43f4)
   2702 
   2703 #define FPGA_DBG		_MMIO(0x42300)
   2704 #define   FPGA_DBG_RM_NOCLAIM	(1 << 31)
   2705 
   2706 #define CLAIM_ER		_MMIO(VLV_DISPLAY_BASE + 0x2028)
   2707 #define   CLAIM_ER_CLR		(1 << 31)
   2708 #define   CLAIM_ER_OVERFLOW	(1 << 16)
   2709 #define   CLAIM_ER_CTR_MASK	0xffff
   2710 
   2711 #define DERRMR		_MMIO(0x44050)
   2712 /* Note that HBLANK events are reserved on bdw+ */
   2713 #define   DERRMR_PIPEA_SCANLINE		(1 << 0)
   2714 #define   DERRMR_PIPEA_PRI_FLIP_DONE	(1 << 1)
   2715 #define   DERRMR_PIPEA_SPR_FLIP_DONE	(1 << 2)
   2716 #define   DERRMR_PIPEA_VBLANK		(1 << 3)
   2717 #define   DERRMR_PIPEA_HBLANK		(1 << 5)
   2718 #define   DERRMR_PIPEB_SCANLINE		(1 << 8)
   2719 #define   DERRMR_PIPEB_PRI_FLIP_DONE	(1 << 9)
   2720 #define   DERRMR_PIPEB_SPR_FLIP_DONE	(1 << 10)
   2721 #define   DERRMR_PIPEB_VBLANK		(1 << 11)
   2722 #define   DERRMR_PIPEB_HBLANK		(1 << 13)
   2723 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
   2724 #define   DERRMR_PIPEC_SCANLINE		(1 << 14)
   2725 #define   DERRMR_PIPEC_PRI_FLIP_DONE	(1 << 15)
   2726 #define   DERRMR_PIPEC_SPR_FLIP_DONE	(1 << 20)
   2727 #define   DERRMR_PIPEC_VBLANK		(1 << 21)
   2728 #define   DERRMR_PIPEC_HBLANK		(1 << 22)
   2729 
   2730 
   2731 /* GM45+ chicken bits -- debug workaround bits that may be required
   2732  * for various sorts of correct behavior.  The top 16 bits of each are
   2733  * the enables for writing to the corresponding low bit.
   2734  */
   2735 #define _3D_CHICKEN	_MMIO(0x2084)
   2736 #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
   2737 #define _3D_CHICKEN2	_MMIO(0x208c)
   2738 
   2739 #define FF_SLICE_CHICKEN	_MMIO(0x2088)
   2740 #define  FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX	(1 << 1)
   2741 
   2742 /* Disables pipelining of read flushes past the SF-WIZ interface.
   2743  * Required on all Ironlake steppings according to the B-Spec, but the
   2744  * particular danger of not doing so is not specified.
   2745  */
   2746 # define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
   2747 #define _3D_CHICKEN3	_MMIO(0x2090)
   2748 #define  _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX		(1 << 12)
   2749 #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
   2750 #define  _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE	(1 << 5)
   2751 #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
   2752 #define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x) << 1) /* gen8+ */
   2753 #define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
   2754 
   2755 #define MI_MODE		_MMIO(0x209c)
   2756 # define VS_TIMER_DISPATCH				(1 << 6)
   2757 # define MI_FLUSH_ENABLE				(1 << 12)
   2758 # define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
   2759 # define MODE_IDLE					(1 << 9)
   2760 # define STOP_RING					(1 << 8)
   2761 
   2762 #define GEN6_GT_MODE	_MMIO(0x20d0)
   2763 #define GEN7_GT_MODE	_MMIO(0x7008)
   2764 #define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
   2765 #define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
   2766 #define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
   2767 #define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
   2768 #define   GEN6_WIZ_HASHING_MASK				GEN6_WIZ_HASHING(1, 1)
   2769 #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
   2770 #define   GEN9_IZ_HASHING_MASK(slice)			(0x3 << ((slice) * 2))
   2771 #define   GEN9_IZ_HASHING(slice, val)			((val) << ((slice) * 2))
   2772 
   2773 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
   2774 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
   2775 #define   GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
   2776 #define   GEN11_ENABLE_32_PLANE_MODE (1 << 7)
   2777 
   2778 /* WaClearTdlStateAckDirtyBits */
   2779 #define GEN8_STATE_ACK		_MMIO(0x20F0)
   2780 #define GEN9_STATE_ACK_SLICE1	_MMIO(0x20F8)
   2781 #define GEN9_STATE_ACK_SLICE2	_MMIO(0x2100)
   2782 #define   GEN9_STATE_ACK_TDL0 (1 << 12)
   2783 #define   GEN9_STATE_ACK_TDL1 (1 << 13)
   2784 #define   GEN9_STATE_ACK_TDL2 (1 << 14)
   2785 #define   GEN9_STATE_ACK_TDL3 (1 << 15)
   2786 #define   GEN9_SUBSLICE_TDL_ACK_BITS \
   2787 	(GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
   2788 	 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
   2789 
   2790 #define GFX_MODE	_MMIO(0x2520)
   2791 #define GFX_MODE_GEN7	_MMIO(0x229c)
   2792 #define RING_MODE_GEN7(base)	_MMIO((base) + 0x29c)
   2793 #define   GFX_RUN_LIST_ENABLE		(1 << 15)
   2794 #define   GFX_INTERRUPT_STEERING	(1 << 14)
   2795 #define   GFX_TLB_INVALIDATE_EXPLICIT	(1 << 13)
   2796 #define   GFX_SURFACE_FAULT_ENABLE	(1 << 12)
   2797 #define   GFX_REPLAY_MODE		(1 << 11)
   2798 #define   GFX_PSMI_GRANULARITY		(1 << 10)
   2799 #define   GFX_PPGTT_ENABLE		(1 << 9)
   2800 #define   GEN8_GFX_PPGTT_48B		(1 << 7)
   2801 
   2802 #define   GFX_FORWARD_VBLANK_MASK	(3 << 5)
   2803 #define   GFX_FORWARD_VBLANK_NEVER	(0 << 5)
   2804 #define   GFX_FORWARD_VBLANK_ALWAYS	(1 << 5)
   2805 #define   GFX_FORWARD_VBLANK_COND	(2 << 5)
   2806 
   2807 #define   GEN11_GFX_DISABLE_LEGACY_MODE	(1 << 3)
   2808 
   2809 #define VLV_GU_CTL0	_MMIO(VLV_DISPLAY_BASE + 0x2030)
   2810 #define VLV_GU_CTL1	_MMIO(VLV_DISPLAY_BASE + 0x2034)
   2811 #define SCPD0		_MMIO(0x209c) /* 915+ only */
   2812 #define  CSTATE_RENDER_CLOCK_GATE_DISABLE	(1 << 5)
   2813 #define GEN2_IER	_MMIO(0x20a0)
   2814 #define GEN2_IIR	_MMIO(0x20a4)
   2815 #define GEN2_IMR	_MMIO(0x20a8)
   2816 #define GEN2_ISR	_MMIO(0x20ac)
   2817 #define VLV_GUNIT_CLOCK_GATE	_MMIO(VLV_DISPLAY_BASE + 0x2060)
   2818 #define   GINT_DIS		(1 << 22)
   2819 #define   GCFG_DIS		(1 << 8)
   2820 #define VLV_GUNIT_CLOCK_GATE2	_MMIO(VLV_DISPLAY_BASE + 0x2064)
   2821 #define VLV_IIR_RW	_MMIO(VLV_DISPLAY_BASE + 0x2084)
   2822 #define VLV_IER		_MMIO(VLV_DISPLAY_BASE + 0x20a0)
   2823 #define VLV_IIR		_MMIO(VLV_DISPLAY_BASE + 0x20a4)
   2824 #define VLV_IMR		_MMIO(VLV_DISPLAY_BASE + 0x20a8)
   2825 #define VLV_ISR		_MMIO(VLV_DISPLAY_BASE + 0x20ac)
   2826 #define VLV_PCBR	_MMIO(VLV_DISPLAY_BASE + 0x2120)
   2827 #define VLV_PCBR_ADDR_SHIFT	12
   2828 
   2829 #define   DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
   2830 #define EIR		_MMIO(0x20b0)
   2831 #define EMR		_MMIO(0x20b4)
   2832 #define ESR		_MMIO(0x20b8)
   2833 #define   GM45_ERROR_PAGE_TABLE				(1 << 5)
   2834 #define   GM45_ERROR_MEM_PRIV				(1 << 4)
   2835 #define   I915_ERROR_PAGE_TABLE				(1 << 4)
   2836 #define   GM45_ERROR_CP_PRIV				(1 << 3)
   2837 #define   I915_ERROR_MEMORY_REFRESH			(1 << 1)
   2838 #define   I915_ERROR_INSTRUCTION			(1 << 0)
   2839 #define INSTPM	        _MMIO(0x20c0)
   2840 #define   INSTPM_SELF_EN (1 << 12) /* 915GM only */
   2841 #define   INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
   2842 					will not assert AGPBUSY# and will only
   2843 					be delivered when out of C3. */
   2844 #define   INSTPM_FORCE_ORDERING				(1 << 7) /* GEN6+ */
   2845 #define   INSTPM_TLB_INVALIDATE	(1 << 9)
   2846 #define   INSTPM_SYNC_FLUSH	(1 << 5)
   2847 #define ACTHD(base)	_MMIO((base) + 0xc8)
   2848 #define MEM_MODE	_MMIO(0x20cc)
   2849 #define   MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
   2850 #define   MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
   2851 #define   MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
   2852 #define FW_BLC		_MMIO(0x20d8)
   2853 #define FW_BLC2		_MMIO(0x20dc)
   2854 #define FW_BLC_SELF	_MMIO(0x20e0) /* 915+ only */
   2855 #define   FW_BLC_SELF_EN_MASK      (1 << 31)
   2856 #define   FW_BLC_SELF_FIFO_MASK    (1 << 16) /* 945 only */
   2857 #define   FW_BLC_SELF_EN           (1 << 15) /* 945 only */
   2858 #define MM_BURST_LENGTH     0x00700000
   2859 #define MM_FIFO_WATERMARK   0x0001F000
   2860 #define LM_BURST_LENGTH     0x00000700
   2861 #define LM_FIFO_WATERMARK   0x0000001F
   2862 #define MI_ARB_STATE	_MMIO(0x20e4) /* 915+ only */
   2863 
   2864 #define MBUS_ABOX_CTL			_MMIO(0x45038)
   2865 #define MBUS_ABOX_BW_CREDIT_MASK	(3 << 20)
   2866 #define MBUS_ABOX_BW_CREDIT(x)		((x) << 20)
   2867 #define MBUS_ABOX_B_CREDIT_MASK		(0xF << 16)
   2868 #define MBUS_ABOX_B_CREDIT(x)		((x) << 16)
   2869 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK	(0x1F << 8)
   2870 #define MBUS_ABOX_BT_CREDIT_POOL2(x)	((x) << 8)
   2871 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK	(0x1F << 0)
   2872 #define MBUS_ABOX_BT_CREDIT_POOL1(x)	((x) << 0)
   2873 
   2874 #define _PIPEA_MBUS_DBOX_CTL		0x7003C
   2875 #define _PIPEB_MBUS_DBOX_CTL		0x7103C
   2876 #define PIPE_MBUS_DBOX_CTL(pipe)	_MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
   2877 						   _PIPEB_MBUS_DBOX_CTL)
   2878 #define MBUS_DBOX_BW_CREDIT_MASK	(3 << 14)
   2879 #define MBUS_DBOX_BW_CREDIT(x)		((x) << 14)
   2880 #define MBUS_DBOX_B_CREDIT_MASK		(0x1F << 8)
   2881 #define MBUS_DBOX_B_CREDIT(x)		((x) << 8)
   2882 #define MBUS_DBOX_A_CREDIT_MASK		(0xF << 0)
   2883 #define MBUS_DBOX_A_CREDIT(x)		((x) << 0)
   2884 
   2885 #define MBUS_UBOX_CTL			_MMIO(0x4503C)
   2886 #define MBUS_BBOX_CTL_S1		_MMIO(0x45040)
   2887 #define MBUS_BBOX_CTL_S2		_MMIO(0x45044)
   2888 
   2889 /* Make render/texture TLB fetches lower priorty than associated data
   2890  *   fetches. This is not turned on by default
   2891  */
   2892 #define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
   2893 
   2894 /* Isoch request wait on GTT enable (Display A/B/C streams).
   2895  * Make isoch requests stall on the TLB update. May cause
   2896  * display underruns (test mode only)
   2897  */
   2898 #define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
   2899 
   2900 /* Block grant count for isoch requests when block count is
   2901  * set to a finite value.
   2902  */
   2903 #define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
   2904 #define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
   2905 #define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
   2906 #define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
   2907 #define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
   2908 
   2909 /* Enable render writes to complete in C2/C3/C4 power states.
   2910  * If this isn't enabled, render writes are prevented in low
   2911  * power states. That seems bad to me.
   2912  */
   2913 #define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
   2914 
   2915 /* This acknowledges an async flip immediately instead
   2916  * of waiting for 2TLB fetches.
   2917  */
   2918 #define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
   2919 
   2920 /* Enables non-sequential data reads through arbiter
   2921  */
   2922 #define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
   2923 
   2924 /* Disable FSB snooping of cacheable write cycles from binner/render
   2925  * command stream
   2926  */
   2927 #define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
   2928 
   2929 /* Arbiter time slice for non-isoch streams */
   2930 #define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
   2931 #define   MI_ARB_TIME_SLICE_1			(0 << 5)
   2932 #define   MI_ARB_TIME_SLICE_2			(1 << 5)
   2933 #define   MI_ARB_TIME_SLICE_4			(2 << 5)
   2934 #define   MI_ARB_TIME_SLICE_6			(3 << 5)
   2935 #define   MI_ARB_TIME_SLICE_8			(4 << 5)
   2936 #define   MI_ARB_TIME_SLICE_10			(5 << 5)
   2937 #define   MI_ARB_TIME_SLICE_14			(6 << 5)
   2938 #define   MI_ARB_TIME_SLICE_16			(7 << 5)
   2939 
   2940 /* Low priority grace period page size */
   2941 #define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
   2942 #define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
   2943 
   2944 /* Disable display A/B trickle feed */
   2945 #define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
   2946 
   2947 /* Set display plane priority */
   2948 #define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
   2949 #define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
   2950 
   2951 #define MI_STATE	_MMIO(0x20e4) /* gen2 only */
   2952 #define   MI_AGPBUSY_INT_EN			(1 << 1) /* 85x only */
   2953 #define   MI_AGPBUSY_830_MODE			(1 << 0) /* 85x only */
   2954 
   2955 #define CACHE_MODE_0	_MMIO(0x2120) /* 915+ only */
   2956 #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
   2957 #define   CM0_IZ_OPT_DISABLE      (1 << 6)
   2958 #define   CM0_ZR_OPT_DISABLE      (1 << 5)
   2959 #define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1 << 5)
   2960 #define   CM0_DEPTH_EVICT_DISABLE (1 << 4)
   2961 #define   CM0_COLOR_EVICT_DISABLE (1 << 3)
   2962 #define   CM0_DEPTH_WRITE_DISABLE (1 << 1)
   2963 #define   CM0_RC_OP_FLUSH_DISABLE (1 << 0)
   2964 #define GFX_FLSH_CNTL	_MMIO(0x2170) /* 915+ only */
   2965 #define GFX_FLSH_CNTL_GEN6	_MMIO(0x101008)
   2966 #define   GFX_FLSH_CNTL_EN	(1 << 0)
   2967 #define ECOSKPD		_MMIO(0x21d0)
   2968 #define   ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
   2969 #define   ECO_GATING_CX_ONLY	(1 << 3)
   2970 #define   ECO_FLIP_DONE		(1 << 0)
   2971 
   2972 #define CACHE_MODE_0_GEN7	_MMIO(0x7000) /* IVB+ */
   2973 #define RC_OP_FLUSH_ENABLE (1 << 0)
   2974 #define   HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
   2975 #define CACHE_MODE_1		_MMIO(0x7004) /* IVB+ */
   2976 #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1 << 6)
   2977 #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1 << 6)
   2978 #define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	(1 << 1)
   2979 
   2980 #define GEN6_BLITTER_ECOSKPD	_MMIO(0x221d0)
   2981 #define   GEN6_BLITTER_LOCK_SHIFT			16
   2982 #define   GEN6_BLITTER_FBC_NOTIFY			(1 << 3)
   2983 
   2984 #define GEN6_RC_SLEEP_PSMI_CONTROL	_MMIO(0x2050)
   2985 #define   GEN6_PSMI_SLEEP_MSG_DISABLE	(1 << 0)
   2986 #define   GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
   2987 #define   GEN8_RC_SEMA_IDLE_MSG_DISABLE	(1 << 12)
   2988 #define   GEN8_FF_DOP_CLOCK_GATE_DISABLE	(1 << 10)
   2989 
   2990 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
   2991 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
   2992 
   2993 #define GEN10_CACHE_MODE_SS			_MMIO(0xe420)
   2994 #define   FLOAT_BLEND_OPTIMIZATION_ENABLE	(1 << 4)
   2995 
   2996 /* Fuse readout registers for GT */
   2997 #define HSW_PAVP_FUSE1			_MMIO(0x911C)
   2998 #define   HSW_F1_EU_DIS_SHIFT		16
   2999 #define   HSW_F1_EU_DIS_MASK		(0x3 << HSW_F1_EU_DIS_SHIFT)
   3000 #define   HSW_F1_EU_DIS_10EUS		0
   3001 #define   HSW_F1_EU_DIS_8EUS		1
   3002 #define   HSW_F1_EU_DIS_6EUS		2
   3003 
   3004 #define CHV_FUSE_GT			_MMIO(VLV_DISPLAY_BASE + 0x2168)
   3005 #define   CHV_FGT_DISABLE_SS0		(1 << 10)
   3006 #define   CHV_FGT_DISABLE_SS1		(1 << 11)
   3007 #define   CHV_FGT_EU_DIS_SS0_R0_SHIFT	16
   3008 #define   CHV_FGT_EU_DIS_SS0_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
   3009 #define   CHV_FGT_EU_DIS_SS0_R1_SHIFT	20
   3010 #define   CHV_FGT_EU_DIS_SS0_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
   3011 #define   CHV_FGT_EU_DIS_SS1_R0_SHIFT	24
   3012 #define   CHV_FGT_EU_DIS_SS1_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
   3013 #define   CHV_FGT_EU_DIS_SS1_R1_SHIFT	28
   3014 #define   CHV_FGT_EU_DIS_SS1_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
   3015 
   3016 #define GEN8_FUSE2			_MMIO(0x9120)
   3017 #define   GEN8_F2_SS_DIS_SHIFT		21
   3018 #define   GEN8_F2_SS_DIS_MASK		(0x7 << GEN8_F2_SS_DIS_SHIFT)
   3019 #define   GEN8_F2_S_ENA_SHIFT		25
   3020 #define   GEN8_F2_S_ENA_MASK		(0x7 << GEN8_F2_S_ENA_SHIFT)
   3021 
   3022 #define   GEN9_F2_SS_DIS_SHIFT		20
   3023 #define   GEN9_F2_SS_DIS_MASK		(0xf << GEN9_F2_SS_DIS_SHIFT)
   3024 
   3025 #define   GEN10_F2_S_ENA_SHIFT		22
   3026 #define   GEN10_F2_S_ENA_MASK		(0x3f << GEN10_F2_S_ENA_SHIFT)
   3027 #define   GEN10_F2_SS_DIS_SHIFT		18
   3028 #define   GEN10_F2_SS_DIS_MASK		(0xf << GEN10_F2_SS_DIS_SHIFT)
   3029 
   3030 #define	GEN10_MIRROR_FUSE3		_MMIO(0x9118)
   3031 #define GEN10_L3BANK_PAIR_COUNT     4
   3032 #define GEN10_L3BANK_MASK   0x0F
   3033 
   3034 #define GEN8_EU_DISABLE0		_MMIO(0x9134)
   3035 #define   GEN8_EU_DIS0_S0_MASK		0xffffff
   3036 #define   GEN8_EU_DIS0_S1_SHIFT		24
   3037 #define   GEN8_EU_DIS0_S1_MASK		(0xff << GEN8_EU_DIS0_S1_SHIFT)
   3038 
   3039 #define GEN8_EU_DISABLE1		_MMIO(0x9138)
   3040 #define   GEN8_EU_DIS1_S1_MASK		0xffff
   3041 #define   GEN8_EU_DIS1_S2_SHIFT		16
   3042 #define   GEN8_EU_DIS1_S2_MASK		(0xffff << GEN8_EU_DIS1_S2_SHIFT)
   3043 
   3044 #define GEN8_EU_DISABLE2		_MMIO(0x913c)
   3045 #define   GEN8_EU_DIS2_S2_MASK		0xff
   3046 
   3047 #define GEN9_EU_DISABLE(slice)		_MMIO(0x9134 + (slice) * 0x4)
   3048 
   3049 #define GEN10_EU_DISABLE3		_MMIO(0x9140)
   3050 #define   GEN10_EU_DIS_SS_MASK		0xff
   3051 
   3052 #define GEN11_GT_VEBOX_VDBOX_DISABLE	_MMIO(0x9140)
   3053 #define   GEN11_GT_VDBOX_DISABLE_MASK	0xff
   3054 #define   GEN11_GT_VEBOX_DISABLE_SHIFT	16
   3055 #define   GEN11_GT_VEBOX_DISABLE_MASK	(0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
   3056 
   3057 #define GEN11_EU_DISABLE _MMIO(0x9134)
   3058 #define GEN11_EU_DIS_MASK 0xFF
   3059 
   3060 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
   3061 #define GEN11_GT_S_ENA_MASK 0xFF
   3062 
   3063 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
   3064 
   3065 #define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
   3066 
   3067 #define GEN6_BSD_SLEEP_PSMI_CONTROL	_MMIO(0x12050)
   3068 #define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
   3069 #define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
   3070 #define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
   3071 #define   GEN6_BSD_GO_INDICATOR		(1 << 4)
   3072 
   3073 /* On modern GEN architectures interrupt control consists of two sets
   3074  * of registers. The first set pertains to the ring generating the
   3075  * interrupt. The second control is for the functional block generating the
   3076  * interrupt. These are PM, GT, DE, etc.
   3077  *
   3078  * Luckily *knocks on wood* all the ring interrupt bits match up with the
   3079  * GT interrupt bits, so we don't need to duplicate the defines.
   3080  *
   3081  * These defines should cover us well from SNB->HSW with minor exceptions
   3082  * it can also work on ILK.
   3083  */
   3084 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
   3085 #define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
   3086 #define GT_BLT_USER_INTERRUPT			(1 << 22)
   3087 #define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
   3088 #define GT_BSD_USER_INTERRUPT			(1 << 12)
   3089 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1	(1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
   3090 #define GT_CONTEXT_SWITCH_INTERRUPT		(1 <<  8)
   3091 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
   3092 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
   3093 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
   3094 #define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
   3095 #define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
   3096 #define GT_RENDER_USER_INTERRUPT		(1 <<  0)
   3097 
   3098 #define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
   3099 #define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
   3100 
   3101 #define GT_PARITY_ERROR(dev_priv) \
   3102 	(GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
   3103 	 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
   3104 
   3105 /* These are all the "old" interrupts */
   3106 #define ILK_BSD_USER_INTERRUPT				(1 << 5)
   3107 
   3108 #define I915_PM_INTERRUPT				(1 << 31)
   3109 #define I915_ISP_INTERRUPT				(1 << 22)
   3110 #define I915_LPE_PIPE_B_INTERRUPT			(1 << 21)
   3111 #define I915_LPE_PIPE_A_INTERRUPT			(1 << 20)
   3112 #define I915_MIPIC_INTERRUPT				(1 << 19)
   3113 #define I915_MIPIA_INTERRUPT				(1 << 18)
   3114 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1 << 18)
   3115 #define I915_DISPLAY_PORT_INTERRUPT			(1 << 17)
   3116 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT		(1 << 16)
   3117 #define I915_MASTER_ERROR_INTERRUPT			(1 << 15)
   3118 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT		(1 << 14)
   3119 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1 << 14) /* p-state */
   3120 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT		(1 << 13)
   3121 #define I915_HWB_OOM_INTERRUPT				(1 << 13)
   3122 #define I915_LPE_PIPE_C_INTERRUPT			(1 << 12)
   3123 #define I915_SYNC_STATUS_INTERRUPT			(1 << 12)
   3124 #define I915_MISC_INTERRUPT				(1 << 11)
   3125 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1 << 11)
   3126 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT		(1 << 10)
   3127 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1 << 10)
   3128 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT		(1 << 9)
   3129 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1 << 9)
   3130 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT		(1 << 8)
   3131 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1 << 8)
   3132 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1 << 7)
   3133 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1 << 6)
   3134 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1 << 5)
   3135 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1 << 4)
   3136 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT		(1 << 3)
   3137 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT		(1 << 2)
   3138 #define I915_DEBUG_INTERRUPT				(1 << 2)
   3139 #define I915_WINVALID_INTERRUPT				(1 << 1)
   3140 #define I915_USER_INTERRUPT				(1 << 1)
   3141 #define I915_ASLE_INTERRUPT				(1 << 0)
   3142 #define I915_BSD_USER_INTERRUPT				(1 << 25)
   3143 
   3144 #define I915_HDMI_LPE_AUDIO_BASE	(VLV_DISPLAY_BASE + 0x65000)
   3145 #define I915_HDMI_LPE_AUDIO_SIZE	0x1000
   3146 
   3147 /* DisplayPort Audio w/ LPE */
   3148 #define VLV_AUD_CHICKEN_BIT_REG		_MMIO(VLV_DISPLAY_BASE + 0x62F38)
   3149 #define VLV_CHICKEN_BIT_DBG_ENABLE	(1 << 0)
   3150 
   3151 #define _VLV_AUD_PORT_EN_B_DBG		(VLV_DISPLAY_BASE + 0x62F20)
   3152 #define _VLV_AUD_PORT_EN_C_DBG		(VLV_DISPLAY_BASE + 0x62F30)
   3153 #define _VLV_AUD_PORT_EN_D_DBG		(VLV_DISPLAY_BASE + 0x62F34)
   3154 #define VLV_AUD_PORT_EN_DBG(port)	_MMIO_PORT3((port) - PORT_B,	   \
   3155 						    _VLV_AUD_PORT_EN_B_DBG, \
   3156 						    _VLV_AUD_PORT_EN_C_DBG, \
   3157 						    _VLV_AUD_PORT_EN_D_DBG)
   3158 #define VLV_AMP_MUTE		        (1 << 1)
   3159 
   3160 #define GEN6_BSD_RNCID			_MMIO(0x12198)
   3161 
   3162 #define GEN7_FF_THREAD_MODE		_MMIO(0x20a0)
   3163 #define   GEN7_FF_SCHED_MASK		0x0077070
   3164 #define   GEN8_FF_DS_REF_CNT_FFME	(1 << 19)
   3165 #define   GEN7_FF_TS_SCHED_HS1		(0x5 << 16)
   3166 #define   GEN7_FF_TS_SCHED_HS0		(0x3 << 16)
   3167 #define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1 << 16)
   3168 #define   GEN7_FF_TS_SCHED_HW		(0x0 << 16) /* Default */
   3169 #define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
   3170 #define   GEN7_FF_VS_SCHED_HS1		(0x5 << 12)
   3171 #define   GEN7_FF_VS_SCHED_HS0		(0x3 << 12)
   3172 #define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1 << 12) /* Default */
   3173 #define   GEN7_FF_VS_SCHED_HW		(0x0 << 12)
   3174 #define   GEN7_FF_DS_SCHED_HS1		(0x5 << 4)
   3175 #define   GEN7_FF_DS_SCHED_HS0		(0x3 << 4)
   3176 #define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1 << 4)  /* Default */
   3177 #define   GEN7_FF_DS_SCHED_HW		(0x0 << 4)
   3178 
   3179 /*
   3180  * Framebuffer compression (915+ only)
   3181  */
   3182 
   3183 #define FBC_CFB_BASE		_MMIO(0x3200) /* 4k page aligned */
   3184 #define FBC_LL_BASE		_MMIO(0x3204) /* 4k page aligned */
   3185 #define FBC_CONTROL		_MMIO(0x3208)
   3186 #define   FBC_CTL_EN		(1 << 31)
   3187 #define   FBC_CTL_PERIODIC	(1 << 30)
   3188 #define   FBC_CTL_INTERVAL_SHIFT (16)
   3189 #define   FBC_CTL_UNCOMPRESSIBLE (1 << 14)
   3190 #define   FBC_CTL_C3_IDLE	(1 << 13)
   3191 #define   FBC_CTL_STRIDE_SHIFT	(5)
   3192 #define   FBC_CTL_FENCENO_SHIFT	(0)
   3193 #define FBC_COMMAND		_MMIO(0x320c)
   3194 #define   FBC_CMD_COMPRESS	(1 << 0)
   3195 #define FBC_STATUS		_MMIO(0x3210)
   3196 #define   FBC_STAT_COMPRESSING	(1 << 31)
   3197 #define   FBC_STAT_COMPRESSED	(1 << 30)
   3198 #define   FBC_STAT_MODIFIED	(1 << 29)
   3199 #define   FBC_STAT_CURRENT_LINE_SHIFT	(0)
   3200 #define FBC_CONTROL2		_MMIO(0x3214)
   3201 #define   FBC_CTL_FENCE_DBL	(0 << 4)
   3202 #define   FBC_CTL_IDLE_IMM	(0 << 2)
   3203 #define   FBC_CTL_IDLE_FULL	(1 << 2)
   3204 #define   FBC_CTL_IDLE_LINE	(2 << 2)
   3205 #define   FBC_CTL_IDLE_DEBUG	(3 << 2)
   3206 #define   FBC_CTL_CPU_FENCE	(1 << 1)
   3207 #define   FBC_CTL_PLANE(plane)	((plane) << 0)
   3208 #define FBC_FENCE_OFF		_MMIO(0x3218) /* BSpec typo has 321Bh */
   3209 #define FBC_TAG(i)		_MMIO(0x3300 + (i) * 4)
   3210 
   3211 #define FBC_LL_SIZE		(1536)
   3212 
   3213 #define FBC_LLC_READ_CTRL	_MMIO(0x9044)
   3214 #define   FBC_LLC_FULLY_OPEN	(1 << 30)
   3215 
   3216 /* Framebuffer compression for GM45+ */
   3217 #define DPFC_CB_BASE		_MMIO(0x3200)
   3218 #define DPFC_CONTROL		_MMIO(0x3208)
   3219 #define   DPFC_CTL_EN		(1 << 31)
   3220 #define   DPFC_CTL_PLANE(plane)	((plane) << 30)
   3221 #define   IVB_DPFC_CTL_PLANE(plane)	((plane) << 29)
   3222 #define   DPFC_CTL_FENCE_EN	(1 << 29)
   3223 #define   IVB_DPFC_CTL_FENCE_EN	(1 << 28)
   3224 #define   DPFC_CTL_PERSISTENT_MODE	(1 << 25)
   3225 #define   DPFC_SR_EN		(1 << 10)
   3226 #define   DPFC_CTL_LIMIT_1X	(0 << 6)
   3227 #define   DPFC_CTL_LIMIT_2X	(1 << 6)
   3228 #define   DPFC_CTL_LIMIT_4X	(2 << 6)
   3229 #define DPFC_RECOMP_CTL		_MMIO(0x320c)
   3230 #define   DPFC_RECOMP_STALL_EN	(1 << 27)
   3231 #define   DPFC_RECOMP_STALL_WM_SHIFT (16)
   3232 #define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
   3233 #define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
   3234 #define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
   3235 #define DPFC_STATUS		_MMIO(0x3210)
   3236 #define   DPFC_INVAL_SEG_SHIFT  (16)
   3237 #define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
   3238 #define   DPFC_COMP_SEG_SHIFT	(0)
   3239 #define   DPFC_COMP_SEG_MASK	(0x000007ff)
   3240 #define DPFC_STATUS2		_MMIO(0x3214)
   3241 #define DPFC_FENCE_YOFF		_MMIO(0x3218)
   3242 #define DPFC_CHICKEN		_MMIO(0x3224)
   3243 #define   DPFC_HT_MODIFY	(1 << 31)
   3244 
   3245 /* Framebuffer compression for Ironlake */
   3246 #define ILK_DPFC_CB_BASE	_MMIO(0x43200)
   3247 #define ILK_DPFC_CONTROL	_MMIO(0x43208)
   3248 #define   FBC_CTL_FALSE_COLOR	(1 << 10)
   3249 /* The bit 28-8 is reserved */
   3250 #define   DPFC_RESERVED		(0x1FFFFF00)
   3251 #define ILK_DPFC_RECOMP_CTL	_MMIO(0x4320c)
   3252 #define ILK_DPFC_STATUS		_MMIO(0x43210)
   3253 #define  ILK_DPFC_COMP_SEG_MASK	0x7ff
   3254 #define IVB_FBC_STATUS2		_MMIO(0x43214)
   3255 #define  IVB_FBC_COMP_SEG_MASK	0x7ff
   3256 #define  BDW_FBC_COMP_SEG_MASK	0xfff
   3257 #define ILK_DPFC_FENCE_YOFF	_MMIO(0x43218)
   3258 #define ILK_DPFC_CHICKEN	_MMIO(0x43224)
   3259 #define   ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
   3260 #define   ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL	(1 << 14)
   3261 #define   ILK_DPFC_NUKE_ON_ANY_MODIFICATION	(1 << 23)
   3262 #define ILK_FBC_RT_BASE		_MMIO(0x2128)
   3263 #define   ILK_FBC_RT_VALID	(1 << 0)
   3264 #define   SNB_FBC_FRONT_BUFFER	(1 << 1)
   3265 
   3266 #define ILK_DISPLAY_CHICKEN1	_MMIO(0x42000)
   3267 #define   ILK_FBCQ_DIS		(1 << 22)
   3268 #define	  ILK_PABSTRETCH_DIS	(1 << 21)
   3269 
   3270 
   3271 /*
   3272  * Framebuffer compression for Sandybridge
   3273  *
   3274  * The following two registers are of type GTTMMADR
   3275  */
   3276 #define SNB_DPFC_CTL_SA		_MMIO(0x100100)
   3277 #define   SNB_CPU_FENCE_ENABLE	(1 << 29)
   3278 #define DPFC_CPU_FENCE_OFFSET	_MMIO(0x100104)
   3279 
   3280 /* Framebuffer compression for Ivybridge */
   3281 #define IVB_FBC_RT_BASE			_MMIO(0x7020)
   3282 
   3283 #define IPS_CTL		_MMIO(0x43408)
   3284 #define   IPS_ENABLE	(1 << 31)
   3285 
   3286 #define MSG_FBC_REND_STATE	_MMIO(0x50380)
   3287 #define   FBC_REND_NUKE		(1 << 2)
   3288 #define   FBC_REND_CACHE_CLEAN	(1 << 1)
   3289 
   3290 /*
   3291  * GPIO regs
   3292  */
   3293 #define GPIO(gpio)		_MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
   3294 				      4 * (gpio))
   3295 
   3296 # define GPIO_CLOCK_DIR_MASK		(1 << 0)
   3297 # define GPIO_CLOCK_DIR_IN		(0 << 1)
   3298 # define GPIO_CLOCK_DIR_OUT		(1 << 1)
   3299 # define GPIO_CLOCK_VAL_MASK		(1 << 2)
   3300 # define GPIO_CLOCK_VAL_OUT		(1 << 3)
   3301 # define GPIO_CLOCK_VAL_IN		(1 << 4)
   3302 # define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
   3303 # define GPIO_DATA_DIR_MASK		(1 << 8)
   3304 # define GPIO_DATA_DIR_IN		(0 << 9)
   3305 # define GPIO_DATA_DIR_OUT		(1 << 9)
   3306 # define GPIO_DATA_VAL_MASK		(1 << 10)
   3307 # define GPIO_DATA_VAL_OUT		(1 << 11)
   3308 # define GPIO_DATA_VAL_IN		(1 << 12)
   3309 # define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
   3310 
   3311 #define GMBUS0			_MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
   3312 #define   GMBUS_AKSV_SELECT	(1 << 11)
   3313 #define   GMBUS_RATE_100KHZ	(0 << 8)
   3314 #define   GMBUS_RATE_50KHZ	(1 << 8)
   3315 #define   GMBUS_RATE_400KHZ	(2 << 8) /* reserved on Pineview */
   3316 #define   GMBUS_RATE_1MHZ	(3 << 8) /* reserved on Pineview */
   3317 #define   GMBUS_HOLD_EXT	(1 << 7) /* 300ns hold time, rsvd on Pineview */
   3318 #define   GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
   3319 
   3320 #define GMBUS1			_MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
   3321 #define   GMBUS_SW_CLR_INT	(1 << 31)
   3322 #define   GMBUS_SW_RDY		(1 << 30)
   3323 #define   GMBUS_ENT		(1 << 29) /* enable timeout */
   3324 #define   GMBUS_CYCLE_NONE	(0 << 25)
   3325 #define   GMBUS_CYCLE_WAIT	(1 << 25)
   3326 #define   GMBUS_CYCLE_INDEX	(2 << 25)
   3327 #define   GMBUS_CYCLE_STOP	(4 << 25)
   3328 #define   GMBUS_BYTE_COUNT_SHIFT 16
   3329 #define   GMBUS_BYTE_COUNT_MAX   256U
   3330 #define   GEN9_GMBUS_BYTE_COUNT_MAX 511U
   3331 #define   GMBUS_SLAVE_INDEX_SHIFT 8
   3332 #define   GMBUS_SLAVE_ADDR_SHIFT 1
   3333 #define   GMBUS_SLAVE_READ	(1 << 0)
   3334 #define   GMBUS_SLAVE_WRITE	(0 << 0)
   3335 #define GMBUS2			_MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
   3336 #define   GMBUS_INUSE		(1 << 15)
   3337 #define   GMBUS_HW_WAIT_PHASE	(1 << 14)
   3338 #define   GMBUS_STALL_TIMEOUT	(1 << 13)
   3339 #define   GMBUS_INT		(1 << 12)
   3340 #define   GMBUS_HW_RDY		(1 << 11)
   3341 #define   GMBUS_SATOER		(1 << 10)
   3342 #define   GMBUS_ACTIVE		(1 << 9)
   3343 #define GMBUS3			_MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
   3344 #define GMBUS4			_MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
   3345 #define   GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
   3346 #define   GMBUS_NAK_EN		(1 << 3)
   3347 #define   GMBUS_IDLE_EN		(1 << 2)
   3348 #define   GMBUS_HW_WAIT_EN	(1 << 1)
   3349 #define   GMBUS_HW_RDY_EN	(1 << 0)
   3350 #define GMBUS5			_MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
   3351 #define   GMBUS_2BYTE_INDEX_EN	(1 << 31)
   3352 
   3353 /*
   3354  * Clock control & power management
   3355  */
   3356 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
   3357 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
   3358 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
   3359 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
   3360 
   3361 #define VGA0	_MMIO(0x6000)
   3362 #define VGA1	_MMIO(0x6004)
   3363 #define VGA_PD	_MMIO(0x6010)
   3364 #define   VGA0_PD_P2_DIV_4	(1 << 7)
   3365 #define   VGA0_PD_P1_DIV_2	(1 << 5)
   3366 #define   VGA0_PD_P1_SHIFT	0
   3367 #define   VGA0_PD_P1_MASK	(0x1f << 0)
   3368 #define   VGA1_PD_P2_DIV_4	(1 << 15)
   3369 #define   VGA1_PD_P1_DIV_2	(1 << 13)
   3370 #define   VGA1_PD_P1_SHIFT	8
   3371 #define   VGA1_PD_P1_MASK	(0x1f << 8)
   3372 #define   DPLL_VCO_ENABLE		(1 << 31)
   3373 #define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
   3374 #define   DPLL_DVO_2X_MODE		(1 << 30)
   3375 #define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
   3376 #define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
   3377 #define   DPLL_REF_CLK_ENABLE_VLV	(1 << 29)
   3378 #define   DPLL_VGA_MODE_DIS		(1 << 28)
   3379 #define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
   3380 #define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
   3381 #define   DPLL_MODE_MASK		(3 << 26)
   3382 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
   3383 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
   3384 #define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
   3385 #define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
   3386 #define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
   3387 #define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
   3388 #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
   3389 #define   DPLL_LOCK_VLV			(1 << 15)
   3390 #define   DPLL_INTEGRATED_CRI_CLK_VLV	(1 << 14)
   3391 #define   DPLL_INTEGRATED_REF_CLK_VLV	(1 << 13)
   3392 #define   DPLL_SSC_REF_CLK_CHV		(1 << 13)
   3393 #define   DPLL_PORTC_READY_MASK		(0xf << 4)
   3394 #define   DPLL_PORTB_READY_MASK		(0xf)
   3395 
   3396 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
   3397 
   3398 /* Additional CHV pll/phy registers */
   3399 #define DPIO_PHY_STATUS			_MMIO(VLV_DISPLAY_BASE + 0x6240)
   3400 #define   DPLL_PORTD_READY_MASK		(0xf)
   3401 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
   3402 #define   PHY_CH_POWER_DOWN_OVRD_EN(phy, ch)	(1 << (2 * (phy) + (ch) + 27))
   3403 #define   PHY_LDO_DELAY_0NS			0x0
   3404 #define   PHY_LDO_DELAY_200NS			0x1
   3405 #define   PHY_LDO_DELAY_600NS			0x2
   3406 #define   PHY_LDO_SEQ_DELAY(delay, phy)		((delay) << (2 * (phy) + 23))
   3407 #define   PHY_CH_POWER_DOWN_OVRD(mask, phy, ch)	((mask) << (8 * (phy) + 4 * (ch) + 11))
   3408 #define   PHY_CH_SU_PSR				0x1
   3409 #define   PHY_CH_DEEP_PSR			0x7
   3410 #define   PHY_CH_POWER_MODE(mode, phy, ch)	((mode) << (6 * (phy) + 3 * (ch) + 2))
   3411 #define   PHY_COM_LANE_RESET_DEASSERT(phy)	(1 << (phy))
   3412 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
   3413 #define   PHY_POWERGOOD(phy)	(((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
   3414 #define   PHY_STATUS_CMN_LDO(phy, ch)                   (1 << (6 - (6 * (phy) + 3 * (ch))))
   3415 #define   PHY_STATUS_SPLINE_LDO(phy, ch, spline)        (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
   3416 
   3417 /*
   3418  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
   3419  * this field (only one bit may be set).
   3420  */
   3421 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
   3422 #define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
   3423 #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
   3424 /* i830, required in DVO non-gang */
   3425 #define   PLL_P2_DIVIDE_BY_4		(1 << 23)
   3426 #define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
   3427 #define   PLL_REF_INPUT_DREFCLK		(0 << 13)
   3428 #define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
   3429 #define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
   3430 #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
   3431 #define   PLL_REF_INPUT_MASK		(3 << 13)
   3432 #define   PLL_LOAD_PULSE_PHASE_SHIFT		9
   3433 /* Ironlake */
   3434 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
   3435 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
   3436 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x) - 1) << 9)
   3437 # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
   3438 # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
   3439 
   3440 /*
   3441  * Parallel to Serial Load Pulse phase selection.
   3442  * Selects the phase for the 10X DPLL clock for the PCIe
   3443  * digital display port. The range is 4 to 13; 10 or more
   3444  * is just a flip delay. The default is 6
   3445  */
   3446 #define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
   3447 #define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
   3448 /*
   3449  * SDVO multiplier for 945G/GM. Not used on 965.
   3450  */
   3451 #define   SDVO_MULTIPLIER_MASK			0x000000ff
   3452 #define   SDVO_MULTIPLIER_SHIFT_HIRES		4
   3453 #define   SDVO_MULTIPLIER_SHIFT_VGA		0
   3454 
   3455 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
   3456 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
   3457 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
   3458 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
   3459 
   3460 /*
   3461  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
   3462  *
   3463  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
   3464  */
   3465 #define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
   3466 #define   DPLL_MD_UDI_DIVIDER_SHIFT		24
   3467 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
   3468 #define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
   3469 #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
   3470 /*
   3471  * SDVO/UDI pixel multiplier.
   3472  *
   3473  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
   3474  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
   3475  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
   3476  * dummy bytes in the datastream at an increased clock rate, with both sides of
   3477  * the link knowing how many bytes are fill.
   3478  *
   3479  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
   3480  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
   3481  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
   3482  * through an SDVO command.
   3483  *
   3484  * This register field has values of multiplication factor minus 1, with
   3485  * a maximum multiplier of 5 for SDVO.
   3486  */
   3487 #define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
   3488 #define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
   3489 /*
   3490  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
   3491  * This best be set to the default value (3) or the CRT won't work. No,
   3492  * I don't entirely understand what this does...
   3493  */
   3494 #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
   3495 #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
   3496 
   3497 #define RAWCLK_FREQ_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6024)
   3498 
   3499 #define _FPA0	0x6040
   3500 #define _FPA1	0x6044
   3501 #define _FPB0	0x6048
   3502 #define _FPB1	0x604c
   3503 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
   3504 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
   3505 #define   FP_N_DIV_MASK		0x003f0000
   3506 #define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
   3507 #define   FP_N_DIV_SHIFT		16
   3508 #define   FP_M1_DIV_MASK	0x00003f00
   3509 #define   FP_M1_DIV_SHIFT		 8
   3510 #define   FP_M2_DIV_MASK	0x0000003f
   3511 #define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
   3512 #define   FP_M2_DIV_SHIFT		 0
   3513 #define DPLL_TEST	_MMIO(0x606c)
   3514 #define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
   3515 #define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
   3516 #define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
   3517 #define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
   3518 #define   DPLLB_TEST_N_BYPASS		(1 << 19)
   3519 #define   DPLLB_TEST_M_BYPASS		(1 << 18)
   3520 #define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
   3521 #define   DPLLA_TEST_N_BYPASS		(1 << 3)
   3522 #define   DPLLA_TEST_M_BYPASS		(1 << 2)
   3523 #define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
   3524 #define D_STATE		_MMIO(0x6104)
   3525 #define  DSTATE_GFX_RESET_I830			(1 << 6)
   3526 #define  DSTATE_PLL_D3_OFF			(1 << 3)
   3527 #define  DSTATE_GFX_CLOCK_GATING		(1 << 1)
   3528 #define  DSTATE_DOT_CLOCK_GATING		(1 << 0)
   3529 #define DSPCLK_GATE_D	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
   3530 # define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
   3531 # define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
   3532 # define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
   3533 # define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
   3534 # define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
   3535 # define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
   3536 # define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
   3537 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE	(1 << 24) /* pnv */
   3538 # define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
   3539 # define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
   3540 # define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
   3541 # define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
   3542 # define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
   3543 # define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
   3544 # define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
   3545 # define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
   3546 # define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
   3547 # define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
   3548 # define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
   3549 # define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
   3550 # define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   3551 # define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
   3552 # define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
   3553 # define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
   3554 # define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
   3555 # define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
   3556 # define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
   3557 # define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
   3558 # define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
   3559 /*
   3560  * This bit must be set on the 830 to prevent hangs when turning off the
   3561  * overlay scaler.
   3562  */
   3563 # define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
   3564 # define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
   3565 # define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
   3566 # define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
   3567 # define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
   3568 
   3569 #define RENCLK_GATE_D1		_MMIO(0x6204)
   3570 # define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
   3571 # define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
   3572 # define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
   3573 # define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
   3574 # define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
   3575 # define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
   3576 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
   3577 # define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
   3578 # define MAG_CLOCK_GATE_DISABLE			(1 << 5)
   3579 /* This bit must be unset on 855,865 */
   3580 # define MECI_CLOCK_GATE_DISABLE		(1 << 4)
   3581 # define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
   3582 # define MEC_CLOCK_GATE_DISABLE			(1 << 2)
   3583 # define MECO_CLOCK_GATE_DISABLE		(1 << 1)
   3584 /* This bit must be set on 855,865. */
   3585 # define SV_CLOCK_GATE_DISABLE			(1 << 0)
   3586 # define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
   3587 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
   3588 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
   3589 # define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
   3590 # define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
   3591 # define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
   3592 # define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
   3593 # define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
   3594 # define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
   3595 # define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
   3596 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
   3597 # define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
   3598 # define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
   3599 # define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
   3600 # define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
   3601 # define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
   3602 # define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
   3603 
   3604 # define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
   3605 /* This bit must always be set on 965G/965GM */
   3606 # define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
   3607 # define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
   3608 # define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
   3609 # define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
   3610 # define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
   3611 # define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
   3612 /* This bit must always be set on 965G */
   3613 # define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
   3614 # define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
   3615 # define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
   3616 # define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
   3617 # define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
   3618 # define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
   3619 # define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
   3620 # define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
   3621 # define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
   3622 # define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
   3623 # define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
   3624 # define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
   3625 # define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
   3626 # define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
   3627 # define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
   3628 # define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
   3629 # define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
   3630 # define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
   3631 # define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
   3632 
   3633 #define RENCLK_GATE_D2		_MMIO(0x6208)
   3634 #define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
   3635 #define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
   3636 #define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
   3637 
   3638 #define VDECCLK_GATE_D		_MMIO(0x620C)		/* g4x only */
   3639 #define  VCP_UNIT_CLOCK_GATE_DISABLE		(1 << 4)
   3640 
   3641 #define RAMCLK_GATE_D		_MMIO(0x6210)		/* CRL only */
   3642 #define DEUC			_MMIO(0x6214)          /* CRL only */
   3643 
   3644 #define FW_BLC_SELF_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6500)
   3645 #define  FW_CSPWRDWNEN		(1 << 15)
   3646 
   3647 #define MI_ARB_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6504)
   3648 
   3649 #define CZCLK_CDCLK_FREQ_RATIO	_MMIO(VLV_DISPLAY_BASE + 0x6508)
   3650 #define   CDCLK_FREQ_SHIFT	4
   3651 #define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
   3652 #define   CZCLK_FREQ_MASK	0xf
   3653 
   3654 #define GCI_CONTROL		_MMIO(VLV_DISPLAY_BASE + 0x650C)
   3655 #define   PFI_CREDIT_63		(9 << 28)		/* chv only */
   3656 #define   PFI_CREDIT_31		(8 << 28)		/* chv only */
   3657 #define   PFI_CREDIT(x)		(((x) - 8) << 28)	/* 8-15 */
   3658 #define   PFI_CREDIT_RESEND	(1 << 27)
   3659 #define   VGA_FAST_MODE_DISABLE	(1 << 14)
   3660 
   3661 #define GMBUSFREQ_VLV		_MMIO(VLV_DISPLAY_BASE + 0x6510)
   3662 
   3663 /*
   3664  * Palette regs
   3665  */
   3666 #define _PALETTE_A		0xa000
   3667 #define _PALETTE_B		0xa800
   3668 #define _CHV_PALETTE_C		0xc000
   3669 #define PALETTE_RED_MASK        REG_GENMASK(23, 16)
   3670 #define PALETTE_GREEN_MASK      REG_GENMASK(15, 8)
   3671 #define PALETTE_BLUE_MASK       REG_GENMASK(7, 0)
   3672 #define PALETTE(pipe, i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
   3673 				      _PICK((pipe), _PALETTE_A,		\
   3674 					    _PALETTE_B, _CHV_PALETTE_C) + \
   3675 				      (i) * 4)
   3676 
   3677 /* MCH MMIO space */
   3678 
   3679 /*
   3680  * MCHBAR mirror.
   3681  *
   3682  * This mirrors the MCHBAR MMIO space whose location is determined by
   3683  * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
   3684  * every way.  It is not accessible from the CP register read instructions.
   3685  *
   3686  * Starting from Haswell, you can't write registers using the MCHBAR mirror,
   3687  * just read.
   3688  */
   3689 #define MCHBAR_MIRROR_BASE	0x10000
   3690 
   3691 #define MCHBAR_MIRROR_BASE_SNB	0x140000
   3692 
   3693 #define CTG_STOLEN_RESERVED		_MMIO(MCHBAR_MIRROR_BASE + 0x34)
   3694 #define ELK_STOLEN_RESERVED		_MMIO(MCHBAR_MIRROR_BASE + 0x48)
   3695 #define G4X_STOLEN_RESERVED_ADDR1_MASK	(0xFFFF << 16)
   3696 #define G4X_STOLEN_RESERVED_ADDR2_MASK	(0xFFF << 4)
   3697 #define G4X_STOLEN_RESERVED_ENABLE	(1 << 0)
   3698 
   3699 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
   3700 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
   3701 
   3702 /* 915-945 and GM965 MCH register controlling DRAM channel access */
   3703 #define DCC			_MMIO(MCHBAR_MIRROR_BASE + 0x200)
   3704 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
   3705 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
   3706 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
   3707 #define DCC_ADDRESSING_MODE_MASK			(3 << 0)
   3708 #define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
   3709 #define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
   3710 #define DCC2			_MMIO(MCHBAR_MIRROR_BASE + 0x204)
   3711 #define DCC2_MODIFIED_ENHANCED_DISABLE			(1 << 20)
   3712 
   3713 /* Pineview MCH register contains DDR3 setting */
   3714 #define CSHRDDR3CTL            _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
   3715 #define CSHRDDR3CTL_DDR3       (1 << 2)
   3716 
   3717 /* 965 MCH register controlling DRAM channel configuration */
   3718 #define C0DRB3			_MMIO(MCHBAR_MIRROR_BASE + 0x206)
   3719 #define C1DRB3			_MMIO(MCHBAR_MIRROR_BASE + 0x606)
   3720 
   3721 /* snb MCH registers for reading the DRAM channel configuration */
   3722 #define MAD_DIMM_C0			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
   3723 #define MAD_DIMM_C1			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
   3724 #define MAD_DIMM_C2			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
   3725 #define   MAD_DIMM_ECC_MASK		(0x3 << 24)
   3726 #define   MAD_DIMM_ECC_OFF		(0x0 << 24)
   3727 #define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
   3728 #define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
   3729 #define   MAD_DIMM_ECC_ON		(0x3 << 24)
   3730 #define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
   3731 #define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
   3732 #define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
   3733 #define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
   3734 #define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
   3735 #define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
   3736 #define   MAD_DIMM_A_SELECT		(0x1 << 16)
   3737 /* DIMM sizes are in multiples of 256mb. */
   3738 #define   MAD_DIMM_B_SIZE_SHIFT		8
   3739 #define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
   3740 #define   MAD_DIMM_A_SIZE_SHIFT		0
   3741 #define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
   3742 
   3743 /* snb MCH registers for priority tuning */
   3744 #define MCH_SSKPD			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
   3745 #define   MCH_SSKPD_WM0_MASK		0x3f
   3746 #define   MCH_SSKPD_WM0_VAL		0xc
   3747 
   3748 #define MCH_SECP_NRG_STTS		_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
   3749 
   3750 /* Clocking configuration register */
   3751 #define CLKCFG			_MMIO(MCHBAR_MIRROR_BASE + 0xc00)
   3752 #define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
   3753 #define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
   3754 #define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
   3755 #define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
   3756 #define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
   3757 #define CLKCFG_FSB_1067_ALT				(0 << 0)	/* hrawclk 266 */
   3758 #define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
   3759 /*
   3760  * Note that on at least on ELK the below value is reported for both
   3761  * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
   3762  * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
   3763  */
   3764 #define CLKCFG_FSB_1333_ALT				(4 << 0)	/* hrawclk 333 */
   3765 #define CLKCFG_FSB_MASK					(7 << 0)
   3766 #define CLKCFG_MEM_533					(1 << 4)
   3767 #define CLKCFG_MEM_667					(2 << 4)
   3768 #define CLKCFG_MEM_800					(3 << 4)
   3769 #define CLKCFG_MEM_MASK					(7 << 4)
   3770 
   3771 #define HPLLVCO                 _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
   3772 #define HPLLVCO_MOBILE          _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
   3773 
   3774 #define TSC1			_MMIO(0x11001)
   3775 #define   TSE			(1 << 0)
   3776 #define TR1			_MMIO(0x11006)
   3777 #define TSFS			_MMIO(0x11020)
   3778 #define   TSFS_SLOPE_MASK	0x0000ff00
   3779 #define   TSFS_SLOPE_SHIFT	8
   3780 #define   TSFS_INTR_MASK	0x000000ff
   3781 
   3782 #define CRSTANDVID		_MMIO(0x11100)
   3783 #define PXVFREQ(fstart)		_MMIO(0x11110 + (fstart) * 4)  /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
   3784 #define   PXVFREQ_PX_MASK	0x7f000000
   3785 #define   PXVFREQ_PX_SHIFT	24
   3786 #define VIDFREQ_BASE		_MMIO(0x11110)
   3787 #define VIDFREQ1		_MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
   3788 #define VIDFREQ2		_MMIO(0x11114)
   3789 #define VIDFREQ3		_MMIO(0x11118)
   3790 #define VIDFREQ4		_MMIO(0x1111c)
   3791 #define   VIDFREQ_P0_MASK	0x1f000000
   3792 #define   VIDFREQ_P0_SHIFT	24
   3793 #define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
   3794 #define   VIDFREQ_P0_CSCLK_SHIFT 20
   3795 #define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
   3796 #define   VIDFREQ_P0_CRCLK_SHIFT 16
   3797 #define   VIDFREQ_P1_MASK	0x00001f00
   3798 #define   VIDFREQ_P1_SHIFT	8
   3799 #define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
   3800 #define   VIDFREQ_P1_CSCLK_SHIFT 4
   3801 #define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
   3802 #define INTTOEXT_BASE_ILK	_MMIO(0x11300)
   3803 #define INTTOEXT_BASE		_MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
   3804 #define   INTTOEXT_MAP3_SHIFT	24
   3805 #define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
   3806 #define   INTTOEXT_MAP2_SHIFT	16
   3807 #define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
   3808 #define   INTTOEXT_MAP1_SHIFT	8
   3809 #define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
   3810 #define   INTTOEXT_MAP0_SHIFT	0
   3811 #define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
   3812 #define MEMSWCTL		_MMIO(0x11170) /* Ironlake only */
   3813 #define   MEMCTL_CMD_MASK	0xe000
   3814 #define   MEMCTL_CMD_SHIFT	13
   3815 #define   MEMCTL_CMD_RCLK_OFF	0
   3816 #define   MEMCTL_CMD_RCLK_ON	1
   3817 #define   MEMCTL_CMD_CHFREQ	2
   3818 #define   MEMCTL_CMD_CHVID	3
   3819 #define   MEMCTL_CMD_VMMOFF	4
   3820 #define   MEMCTL_CMD_VMMON	5
   3821 #define   MEMCTL_CMD_STS	(1 << 12) /* write 1 triggers command, clears
   3822 					   when command complete */
   3823 #define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
   3824 #define   MEMCTL_FREQ_SHIFT	8
   3825 #define   MEMCTL_SFCAVM		(1 << 7)
   3826 #define   MEMCTL_TGT_VID_MASK	0x007f
   3827 #define MEMIHYST		_MMIO(0x1117c)
   3828 #define MEMINTREN		_MMIO(0x11180) /* 16 bits */
   3829 #define   MEMINT_RSEXIT_EN	(1 << 8)
   3830 #define   MEMINT_CX_SUPR_EN	(1 << 7)
   3831 #define   MEMINT_CONT_BUSY_EN	(1 << 6)
   3832 #define   MEMINT_AVG_BUSY_EN	(1 << 5)
   3833 #define   MEMINT_EVAL_CHG_EN	(1 << 4)
   3834 #define   MEMINT_MON_IDLE_EN	(1 << 3)
   3835 #define   MEMINT_UP_EVAL_EN	(1 << 2)
   3836 #define   MEMINT_DOWN_EVAL_EN	(1 << 1)
   3837 #define   MEMINT_SW_CMD_EN	(1 << 0)
   3838 #define MEMINTRSTR		_MMIO(0x11182) /* 16 bits */
   3839 #define   MEM_RSEXIT_MASK	0xc000
   3840 #define   MEM_RSEXIT_SHIFT	14
   3841 #define   MEM_CONT_BUSY_MASK	0x3000
   3842 #define   MEM_CONT_BUSY_SHIFT	12
   3843 #define   MEM_AVG_BUSY_MASK	0x0c00
   3844 #define   MEM_AVG_BUSY_SHIFT	10
   3845 #define   MEM_EVAL_CHG_MASK	0x0300
   3846 #define   MEM_EVAL_BUSY_SHIFT	8
   3847 #define   MEM_MON_IDLE_MASK	0x00c0
   3848 #define   MEM_MON_IDLE_SHIFT	6
   3849 #define   MEM_UP_EVAL_MASK	0x0030
   3850 #define   MEM_UP_EVAL_SHIFT	4
   3851 #define   MEM_DOWN_EVAL_MASK	0x000c
   3852 #define   MEM_DOWN_EVAL_SHIFT	2
   3853 #define   MEM_SW_CMD_MASK	0x0003
   3854 #define   MEM_INT_STEER_GFX	0
   3855 #define   MEM_INT_STEER_CMR	1
   3856 #define   MEM_INT_STEER_SMI	2
   3857 #define   MEM_INT_STEER_SCI	3
   3858 #define MEMINTRSTS		_MMIO(0x11184)
   3859 #define   MEMINT_RSEXIT		(1 << 7)
   3860 #define   MEMINT_CONT_BUSY	(1 << 6)
   3861 #define   MEMINT_AVG_BUSY	(1 << 5)
   3862 #define   MEMINT_EVAL_CHG	(1 << 4)
   3863 #define   MEMINT_MON_IDLE	(1 << 3)
   3864 #define   MEMINT_UP_EVAL	(1 << 2)
   3865 #define   MEMINT_DOWN_EVAL	(1 << 1)
   3866 #define   MEMINT_SW_CMD		(1 << 0)
   3867 #define MEMMODECTL		_MMIO(0x11190)
   3868 #define   MEMMODE_BOOST_EN	(1 << 31)
   3869 #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
   3870 #define   MEMMODE_BOOST_FREQ_SHIFT 24
   3871 #define   MEMMODE_IDLE_MODE_MASK 0x00030000
   3872 #define   MEMMODE_IDLE_MODE_SHIFT 16
   3873 #define   MEMMODE_IDLE_MODE_EVAL 0
   3874 #define   MEMMODE_IDLE_MODE_CONT 1
   3875 #define   MEMMODE_HWIDLE_EN	(1 << 15)
   3876 #define   MEMMODE_SWMODE_EN	(1 << 14)
   3877 #define   MEMMODE_RCLK_GATE	(1 << 13)
   3878 #define   MEMMODE_HW_UPDATE	(1 << 12)
   3879 #define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
   3880 #define   MEMMODE_FSTART_SHIFT	8
   3881 #define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
   3882 #define   MEMMODE_FMAX_SHIFT	4
   3883 #define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
   3884 #define RCBMAXAVG		_MMIO(0x1119c)
   3885 #define MEMSWCTL2		_MMIO(0x1119e) /* Cantiga only */
   3886 #define   SWMEMCMD_RENDER_OFF	(0 << 13)
   3887 #define   SWMEMCMD_RENDER_ON	(1 << 13)
   3888 #define   SWMEMCMD_SWFREQ	(2 << 13)
   3889 #define   SWMEMCMD_TARVID	(3 << 13)
   3890 #define   SWMEMCMD_VRM_OFF	(4 << 13)
   3891 #define   SWMEMCMD_VRM_ON	(5 << 13)
   3892 #define   CMDSTS		(1 << 12)
   3893 #define   SFCAVM		(1 << 11)
   3894 #define   SWFREQ_MASK		0x0380 /* P0-7 */
   3895 #define   SWFREQ_SHIFT		7
   3896 #define   TARVID_MASK		0x001f
   3897 #define MEMSTAT_CTG		_MMIO(0x111a0)
   3898 #define RCBMINAVG		_MMIO(0x111a0)
   3899 #define RCUPEI			_MMIO(0x111b0)
   3900 #define RCDNEI			_MMIO(0x111b4)
   3901 #define RSTDBYCTL		_MMIO(0x111b8)
   3902 #define   RS1EN			(1 << 31)
   3903 #define   RS2EN			(1 << 30)
   3904 #define   RS3EN			(1 << 29)
   3905 #define   D3RS3EN		(1 << 28) /* Display D3 imlies RS3 */
   3906 #define   SWPROMORSX		(1 << 27) /* RSx promotion timers ignored */
   3907 #define   RCWAKERW		(1 << 26) /* Resetwarn from PCH causes wakeup */
   3908 #define   DPRSLPVREN		(1 << 25) /* Fast voltage ramp enable */
   3909 #define   GFXTGHYST		(1 << 24) /* Hysteresis to allow trunk gating */
   3910 #define   RCX_SW_EXIT		(1 << 23) /* Leave RSx and prevent re-entry */
   3911 #define   RSX_STATUS_MASK	(7 << 20)
   3912 #define   RSX_STATUS_ON		(0 << 20)
   3913 #define   RSX_STATUS_RC1	(1 << 20)
   3914 #define   RSX_STATUS_RC1E	(2 << 20)
   3915 #define   RSX_STATUS_RS1	(3 << 20)
   3916 #define   RSX_STATUS_RS2	(4 << 20) /* aka rc6 */
   3917 #define   RSX_STATUS_RSVD	(5 << 20) /* deep rc6 unsupported on ilk */
   3918 #define   RSX_STATUS_RS3	(6 << 20) /* rs3 unsupported on ilk */
   3919 #define   RSX_STATUS_RSVD2	(7 << 20)
   3920 #define   UWRCRSXE		(1 << 19) /* wake counter limit prevents rsx */
   3921 #define   RSCRP			(1 << 18) /* rs requests control on rs1/2 reqs */
   3922 #define   JRSC			(1 << 17) /* rsx coupled to cpu c-state */
   3923 #define   RS2INC0		(1 << 16) /* allow rs2 in cpu c0 */
   3924 #define   RS1CONTSAV_MASK	(3 << 14)
   3925 #define   RS1CONTSAV_NO_RS1	(0 << 14) /* rs1 doesn't save/restore context */
   3926 #define   RS1CONTSAV_RSVD	(1 << 14)
   3927 #define   RS1CONTSAV_SAVE_RS1	(2 << 14) /* rs1 saves context */
   3928 #define   RS1CONTSAV_FULL_RS1	(3 << 14) /* rs1 saves and restores context */
   3929 #define   NORMSLEXLAT_MASK	(3 << 12)
   3930 #define   SLOW_RS123		(0 << 12)
   3931 #define   SLOW_RS23		(1 << 12)
   3932 #define   SLOW_RS3		(2 << 12)
   3933 #define   NORMAL_RS123		(3 << 12)
   3934 #define   RCMODE_TIMEOUT	(1 << 11) /* 0 is eval interval method */
   3935 #define   IMPROMOEN		(1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
   3936 #define   RCENTSYNC		(1 << 9) /* rs coupled to cpu c-state (3/6/7) */
   3937 #define   STATELOCK		(1 << 7) /* locked to rs_cstate if 0 */
   3938 #define   RS_CSTATE_MASK	(3 << 4)
   3939 #define   RS_CSTATE_C367_RS1	(0 << 4)
   3940 #define   RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
   3941 #define   RS_CSTATE_RSVD	(2 << 4)
   3942 #define   RS_CSTATE_C367_RS2	(3 << 4)
   3943 #define   REDSAVES		(1 << 3) /* no context save if was idle during rs0 */
   3944 #define   REDRESTORES		(1 << 2) /* no restore if was idle during rs0 */
   3945 #define VIDCTL			_MMIO(0x111c0)
   3946 #define VIDSTS			_MMIO(0x111c8)
   3947 #define VIDSTART		_MMIO(0x111cc) /* 8 bits */
   3948 #define MEMSTAT_ILK		_MMIO(0x111f8)
   3949 #define   MEMSTAT_VID_MASK	0x7f00
   3950 #define   MEMSTAT_VID_SHIFT	8
   3951 #define   MEMSTAT_PSTATE_MASK	0x00f8
   3952 #define   MEMSTAT_PSTATE_SHIFT  3
   3953 #define   MEMSTAT_MON_ACTV	(1 << 2)
   3954 #define   MEMSTAT_SRC_CTL_MASK	0x0003
   3955 #define   MEMSTAT_SRC_CTL_CORE	0
   3956 #define   MEMSTAT_SRC_CTL_TRB	1
   3957 #define   MEMSTAT_SRC_CTL_THM	2
   3958 #define   MEMSTAT_SRC_CTL_STDBY 3
   3959 #define RCPREVBSYTUPAVG		_MMIO(0x113b8)
   3960 #define RCPREVBSYTDNAVG		_MMIO(0x113bc)
   3961 #define PMMISC			_MMIO(0x11214)
   3962 #define   MCPPCE_EN		(1 << 0) /* enable PM_MSG from PCH->MPC */
   3963 #define SDEW			_MMIO(0x1124c)
   3964 #define CSIEW0			_MMIO(0x11250)
   3965 #define CSIEW1			_MMIO(0x11254)
   3966 #define CSIEW2			_MMIO(0x11258)
   3967 #define PEW(i)			_MMIO(0x1125c + (i) * 4) /* 5 registers */
   3968 #define DEW(i)			_MMIO(0x11270 + (i) * 4) /* 3 registers */
   3969 #define MCHAFE			_MMIO(0x112c0)
   3970 #define CSIEC			_MMIO(0x112e0)
   3971 #define DMIEC			_MMIO(0x112e4)
   3972 #define DDREC			_MMIO(0x112e8)
   3973 #define PEG0EC			_MMIO(0x112ec)
   3974 #define PEG1EC			_MMIO(0x112f0)
   3975 #define GFXEC			_MMIO(0x112f4)
   3976 #define RPPREVBSYTUPAVG		_MMIO(0x113b8)
   3977 #define RPPREVBSYTDNAVG		_MMIO(0x113bc)
   3978 #define ECR			_MMIO(0x11600)
   3979 #define   ECR_GPFE		(1 << 31)
   3980 #define   ECR_IMONE		(1 << 30)
   3981 #define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
   3982 #define OGW0			_MMIO(0x11608)
   3983 #define OGW1			_MMIO(0x1160c)
   3984 #define EG0			_MMIO(0x11610)
   3985 #define EG1			_MMIO(0x11614)
   3986 #define EG2			_MMIO(0x11618)
   3987 #define EG3			_MMIO(0x1161c)
   3988 #define EG4			_MMIO(0x11620)
   3989 #define EG5			_MMIO(0x11624)
   3990 #define EG6			_MMIO(0x11628)
   3991 #define EG7			_MMIO(0x1162c)
   3992 #define PXW(i)			_MMIO(0x11664 + (i) * 4) /* 4 registers */
   3993 #define PXWL(i)			_MMIO(0x11680 + (i) * 8) /* 8 registers */
   3994 #define LCFUSE02		_MMIO(0x116c0)
   3995 #define   LCFUSE_HIV_MASK	0x000000ff
   3996 #define CSIPLL0			_MMIO(0x12c10)
   3997 #define DDRMPLL1		_MMIO(0X12c20)
   3998 #define PEG_BAND_GAP_DATA	_MMIO(0x14d68)
   3999 
   4000 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
   4001 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
   4002 
   4003 #define GEN6_GT_PERF_STATUS	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
   4004 #define BXT_GT_PERF_STATUS      _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
   4005 #define GEN6_RP_STATE_LIMITS	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
   4006 #define GEN6_RP_STATE_CAP	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
   4007 #define BXT_RP_STATE_CAP        _MMIO(0x138170)
   4008 
   4009 /*
   4010  * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
   4011  * 8300) freezing up around GPU hangs. Looks as if even
   4012  * scheduling/timer interrupts start misbehaving if the RPS
   4013  * EI/thresholds are "bad", leading to a very sluggish or even
   4014  * frozen machine.
   4015  */
   4016 #define INTERVAL_1_28_US(us)	roundup(((us) * 100) >> 7, 25)
   4017 #define INTERVAL_1_33_US(us)	(((us) * 3)   >> 2)
   4018 #define INTERVAL_0_833_US(us)	(((us) * 6) / 5)
   4019 #define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
   4020 				(IS_GEN9_LP(dev_priv) ? \
   4021 				INTERVAL_0_833_US(us) : \
   4022 				INTERVAL_1_33_US(us)) : \
   4023 				INTERVAL_1_28_US(us))
   4024 
   4025 #define INTERVAL_1_28_TO_US(interval)  (((interval) << 7) / 100)
   4026 #define INTERVAL_1_33_TO_US(interval)  (((interval) << 2) / 3)
   4027 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5)  / 6)
   4028 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
   4029                            (IS_GEN9_LP(dev_priv) ? \
   4030                            INTERVAL_0_833_TO_US(interval) : \
   4031                            INTERVAL_1_33_TO_US(interval)) : \
   4032                            INTERVAL_1_28_TO_US(interval))
   4033 
   4034 /*
   4035  * Logical Context regs
   4036  */
   4037 #define CCID(base)			_MMIO((base) + 0x180)
   4038 #define   CCID_EN			BIT(0)
   4039 #define   CCID_EXTENDED_STATE_RESTORE	BIT(2)
   4040 #define   CCID_EXTENDED_STATE_SAVE	BIT(3)
   4041 /*
   4042  * Notes on SNB/IVB/VLV context size:
   4043  * - Power context is saved elsewhere (LLC or stolen)
   4044  * - Ring/execlist context is saved on SNB, not on IVB
   4045  * - Extended context size already includes render context size
   4046  * - We always need to follow the extended context size.
   4047  *   SNB BSpec has comments indicating that we should use the
   4048  *   render context size instead if execlists are disabled, but
   4049  *   based on empirical testing that's just nonsense.
   4050  * - Pipelined/VF state is saved on SNB/IVB respectively
   4051  * - GT1 size just indicates how much of render context
   4052  *   doesn't need saving on GT1
   4053  */
   4054 #define CXT_SIZE		_MMIO(0x21a0)
   4055 #define GEN6_CXT_POWER_SIZE(cxt_reg)	(((cxt_reg) >> 24) & 0x3f)
   4056 #define GEN6_CXT_RING_SIZE(cxt_reg)	(((cxt_reg) >> 18) & 0x3f)
   4057 #define GEN6_CXT_RENDER_SIZE(cxt_reg)	(((cxt_reg) >> 12) & 0x3f)
   4058 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	(((cxt_reg) >> 6) & 0x3f)
   4059 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	(((cxt_reg) >> 0) & 0x3f)
   4060 #define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
   4061 					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
   4062 					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
   4063 #define GEN7_CXT_SIZE		_MMIO(0x21a8)
   4064 #define GEN7_CXT_POWER_SIZE(ctx_reg)	(((ctx_reg) >> 25) & 0x7f)
   4065 #define GEN7_CXT_RING_SIZE(ctx_reg)	(((ctx_reg) >> 22) & 0x7)
   4066 #define GEN7_CXT_RENDER_SIZE(ctx_reg)	(((ctx_reg) >> 16) & 0x3f)
   4067 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	(((ctx_reg) >> 9) & 0x7f)
   4068 #define GEN7_CXT_GT1_SIZE(ctx_reg)	(((ctx_reg) >> 6) & 0x7)
   4069 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	(((ctx_reg) >> 0) & 0x3f)
   4070 #define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
   4071 					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
   4072 
   4073 enum {
   4074 	INTEL_ADVANCED_CONTEXT = 0,
   4075 	INTEL_LEGACY_32B_CONTEXT,
   4076 	INTEL_ADVANCED_AD_CONTEXT,
   4077 	INTEL_LEGACY_64B_CONTEXT
   4078 };
   4079 
   4080 enum {
   4081 	FAULT_AND_HANG = 0,
   4082 	FAULT_AND_HALT, /* Debug only */
   4083 	FAULT_AND_STREAM,
   4084 	FAULT_AND_CONTINUE /* Unsupported */
   4085 };
   4086 
   4087 #define GEN8_CTX_VALID (1 << 0)
   4088 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
   4089 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
   4090 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
   4091 #define GEN8_CTX_PRIVILEGE (1 << 8)
   4092 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
   4093 
   4094 #define GEN8_CTX_ID_SHIFT 32
   4095 #define GEN8_CTX_ID_WIDTH 21
   4096 #define GEN11_SW_CTX_ID_SHIFT 37
   4097 #define GEN11_SW_CTX_ID_WIDTH 11
   4098 #define GEN11_ENGINE_CLASS_SHIFT 61
   4099 #define GEN11_ENGINE_CLASS_WIDTH 3
   4100 #define GEN11_ENGINE_INSTANCE_SHIFT 48
   4101 #define GEN11_ENGINE_INSTANCE_WIDTH 6
   4102 
   4103 #define CHV_CLK_CTL1			_MMIO(0x101100)
   4104 #define VLV_CLK_CTL2			_MMIO(0x101104)
   4105 #define   CLK_CTL2_CZCOUNT_30NS_SHIFT	28
   4106 
   4107 /*
   4108  * Overlay regs
   4109  */
   4110 
   4111 #define OVADD			_MMIO(0x30000)
   4112 #define DOVSTA			_MMIO(0x30008)
   4113 #define OC_BUF			(0x3 << 20)
   4114 #define OGAMC5			_MMIO(0x30010)
   4115 #define OGAMC4			_MMIO(0x30014)
   4116 #define OGAMC3			_MMIO(0x30018)
   4117 #define OGAMC2			_MMIO(0x3001c)
   4118 #define OGAMC1			_MMIO(0x30020)
   4119 #define OGAMC0			_MMIO(0x30024)
   4120 
   4121 /*
   4122  * GEN9 clock gating regs
   4123  */
   4124 #define GEN9_CLKGATE_DIS_0		_MMIO(0x46530)
   4125 #define   DARBF_GATING_DIS		(1 << 27)
   4126 #define   PWM2_GATING_DIS		(1 << 14)
   4127 #define   PWM1_GATING_DIS		(1 << 13)
   4128 
   4129 #define GEN9_CLKGATE_DIS_4		_MMIO(0x4653C)
   4130 #define   BXT_GMBUS_GATING_DIS		(1 << 14)
   4131 
   4132 #define _CLKGATE_DIS_PSL_A		0x46520
   4133 #define _CLKGATE_DIS_PSL_B		0x46524
   4134 #define _CLKGATE_DIS_PSL_C		0x46528
   4135 #define   DUPS1_GATING_DIS		(1 << 15)
   4136 #define   DUPS2_GATING_DIS		(1 << 19)
   4137 #define   DUPS3_GATING_DIS		(1 << 23)
   4138 #define   DPF_GATING_DIS		(1 << 10)
   4139 #define   DPF_RAM_GATING_DIS		(1 << 9)
   4140 #define   DPFR_GATING_DIS		(1 << 8)
   4141 
   4142 #define CLKGATE_DIS_PSL(pipe) \
   4143 	_MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
   4144 
   4145 /*
   4146  * GEN10 clock gating regs
   4147  */
   4148 #define SLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x94d4)
   4149 #define  SARBUNIT_CLKGATE_DIS		(1 << 5)
   4150 #define  RCCUNIT_CLKGATE_DIS		(1 << 7)
   4151 #define  MSCUNIT_CLKGATE_DIS		(1 << 10)
   4152 #define  L3_CLKGATE_DIS			REG_BIT(16)
   4153 #define  L3_CR2X_CLKGATE_DIS		REG_BIT(17)
   4154 
   4155 #define SUBSLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x9524)
   4156 #define  GWUNIT_CLKGATE_DIS		(1 << 16)
   4157 
   4158 #define SUBSLICE_UNIT_LEVEL_CLKGATE2	_MMIO(0x9528)
   4159 #define  CPSSUNIT_CLKGATE_DIS		REG_BIT(9)
   4160 
   4161 #define UNSLICE_UNIT_LEVEL_CLKGATE	_MMIO(0x9434)
   4162 #define   VFUNIT_CLKGATE_DIS		REG_BIT(20)
   4163 #define   HSUNIT_CLKGATE_DIS		REG_BIT(8)
   4164 #define   VSUNIT_CLKGATE_DIS		REG_BIT(3)
   4165 
   4166 #define UNSLICE_UNIT_LEVEL_CLKGATE2	_MMIO(0x94e4)
   4167 #define   VSUNIT_CLKGATE_DIS_TGL	REG_BIT(19)
   4168 #define   PSDUNIT_CLKGATE_DIS		REG_BIT(5)
   4169 
   4170 #define INF_UNIT_LEVEL_CLKGATE		_MMIO(0x9560)
   4171 #define   CGPSF_CLKGATE_DIS		(1 << 3)
   4172 
   4173 /*
   4174  * Display engine regs
   4175  */
   4176 
   4177 /* Pipe A CRC regs */
   4178 #define _PIPE_CRC_CTL_A			0x60050
   4179 #define   PIPE_CRC_ENABLE		(1 << 31)
   4180 /* skl+ source selection */
   4181 #define   PIPE_CRC_SOURCE_PLANE_1_SKL	(0 << 28)
   4182 #define   PIPE_CRC_SOURCE_PLANE_2_SKL	(2 << 28)
   4183 #define   PIPE_CRC_SOURCE_DMUX_SKL	(4 << 28)
   4184 #define   PIPE_CRC_SOURCE_PLANE_3_SKL	(6 << 28)
   4185 #define   PIPE_CRC_SOURCE_PLANE_4_SKL	(7 << 28)
   4186 #define   PIPE_CRC_SOURCE_PLANE_5_SKL	(5 << 28)
   4187 #define   PIPE_CRC_SOURCE_PLANE_6_SKL	(3 << 28)
   4188 #define   PIPE_CRC_SOURCE_PLANE_7_SKL	(1 << 28)
   4189 /* ivb+ source selection */
   4190 #define   PIPE_CRC_SOURCE_PRIMARY_IVB	(0 << 29)
   4191 #define   PIPE_CRC_SOURCE_SPRITE_IVB	(1 << 29)
   4192 #define   PIPE_CRC_SOURCE_PF_IVB	(2 << 29)
   4193 /* ilk+ source selection */
   4194 #define   PIPE_CRC_SOURCE_PRIMARY_ILK	(0 << 28)
   4195 #define   PIPE_CRC_SOURCE_SPRITE_ILK	(1 << 28)
   4196 #define   PIPE_CRC_SOURCE_PIPE_ILK	(2 << 28)
   4197 /* embedded DP port on the north display block, reserved on ivb */
   4198 #define   PIPE_CRC_SOURCE_PORT_A_ILK	(4 << 28)
   4199 #define   PIPE_CRC_SOURCE_FDI_ILK	(5 << 28) /* reserved on ivb */
   4200 /* vlv source selection */
   4201 #define   PIPE_CRC_SOURCE_PIPE_VLV	(0 << 27)
   4202 #define   PIPE_CRC_SOURCE_HDMIB_VLV	(1 << 27)
   4203 #define   PIPE_CRC_SOURCE_HDMIC_VLV	(2 << 27)
   4204 /* with DP port the pipe source is invalid */
   4205 #define   PIPE_CRC_SOURCE_DP_D_VLV	(3 << 27)
   4206 #define   PIPE_CRC_SOURCE_DP_B_VLV	(6 << 27)
   4207 #define   PIPE_CRC_SOURCE_DP_C_VLV	(7 << 27)
   4208 /* gen3+ source selection */
   4209 #define   PIPE_CRC_SOURCE_PIPE_I9XX	(0 << 28)
   4210 #define   PIPE_CRC_SOURCE_SDVOB_I9XX	(1 << 28)
   4211 #define   PIPE_CRC_SOURCE_SDVOC_I9XX	(2 << 28)
   4212 /* with DP/TV port the pipe source is invalid */
   4213 #define   PIPE_CRC_SOURCE_DP_D_G4X	(3 << 28)
   4214 #define   PIPE_CRC_SOURCE_TV_PRE	(4 << 28)
   4215 #define   PIPE_CRC_SOURCE_TV_POST	(5 << 28)
   4216 #define   PIPE_CRC_SOURCE_DP_B_G4X	(6 << 28)
   4217 #define   PIPE_CRC_SOURCE_DP_C_G4X	(7 << 28)
   4218 /* gen2 doesn't have source selection bits */
   4219 #define   PIPE_CRC_INCLUDE_BORDER_I8XX	(1 << 30)
   4220 
   4221 #define _PIPE_CRC_RES_1_A_IVB		0x60064
   4222 #define _PIPE_CRC_RES_2_A_IVB		0x60068
   4223 #define _PIPE_CRC_RES_3_A_IVB		0x6006c
   4224 #define _PIPE_CRC_RES_4_A_IVB		0x60070
   4225 #define _PIPE_CRC_RES_5_A_IVB		0x60074
   4226 
   4227 #define _PIPE_CRC_RES_RED_A		0x60060
   4228 #define _PIPE_CRC_RES_GREEN_A		0x60064
   4229 #define _PIPE_CRC_RES_BLUE_A		0x60068
   4230 #define _PIPE_CRC_RES_RES1_A_I915	0x6006c
   4231 #define _PIPE_CRC_RES_RES2_A_G4X	0x60080
   4232 
   4233 /* Pipe B CRC regs */
   4234 #define _PIPE_CRC_RES_1_B_IVB		0x61064
   4235 #define _PIPE_CRC_RES_2_B_IVB		0x61068
   4236 #define _PIPE_CRC_RES_3_B_IVB		0x6106c
   4237 #define _PIPE_CRC_RES_4_B_IVB		0x61070
   4238 #define _PIPE_CRC_RES_5_B_IVB		0x61074
   4239 
   4240 #define PIPE_CRC_CTL(pipe)		_MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
   4241 #define PIPE_CRC_RES_1_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
   4242 #define PIPE_CRC_RES_2_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
   4243 #define PIPE_CRC_RES_3_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
   4244 #define PIPE_CRC_RES_4_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
   4245 #define PIPE_CRC_RES_5_IVB(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
   4246 
   4247 #define PIPE_CRC_RES_RED(pipe)		_MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
   4248 #define PIPE_CRC_RES_GREEN(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
   4249 #define PIPE_CRC_RES_BLUE(pipe)		_MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
   4250 #define PIPE_CRC_RES_RES1_I915(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
   4251 #define PIPE_CRC_RES_RES2_G4X(pipe)	_MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
   4252 
   4253 /* Pipe A timing regs */
   4254 #define _HTOTAL_A	0x60000
   4255 #define _HBLANK_A	0x60004
   4256 #define _HSYNC_A	0x60008
   4257 #define _VTOTAL_A	0x6000c
   4258 #define _VBLANK_A	0x60010
   4259 #define _VSYNC_A	0x60014
   4260 #define _EXITLINE_A	0x60018
   4261 #define _PIPEASRC	0x6001c
   4262 #define _BCLRPAT_A	0x60020
   4263 #define _VSYNCSHIFT_A	0x60028
   4264 #define _PIPE_MULT_A	0x6002c
   4265 
   4266 /* Pipe B timing regs */
   4267 #define _HTOTAL_B	0x61000
   4268 #define _HBLANK_B	0x61004
   4269 #define _HSYNC_B	0x61008
   4270 #define _VTOTAL_B	0x6100c
   4271 #define _VBLANK_B	0x61010
   4272 #define _VSYNC_B	0x61014
   4273 #define _PIPEBSRC	0x6101c
   4274 #define _BCLRPAT_B	0x61020
   4275 #define _VSYNCSHIFT_B	0x61028
   4276 #define _PIPE_MULT_B	0x6102c
   4277 
   4278 /* DSI 0 timing regs */
   4279 #define _HTOTAL_DSI0		0x6b000
   4280 #define _HSYNC_DSI0		0x6b008
   4281 #define _VTOTAL_DSI0		0x6b00c
   4282 #define _VSYNC_DSI0		0x6b014
   4283 #define _VSYNCSHIFT_DSI0	0x6b028
   4284 
   4285 /* DSI 1 timing regs */
   4286 #define _HTOTAL_DSI1		0x6b800
   4287 #define _HSYNC_DSI1		0x6b808
   4288 #define _VTOTAL_DSI1		0x6b80c
   4289 #define _VSYNC_DSI1		0x6b814
   4290 #define _VSYNCSHIFT_DSI1	0x6b828
   4291 
   4292 #define TRANSCODER_A_OFFSET 0x60000
   4293 #define TRANSCODER_B_OFFSET 0x61000
   4294 #define TRANSCODER_C_OFFSET 0x62000
   4295 #define CHV_TRANSCODER_C_OFFSET 0x63000
   4296 #define TRANSCODER_D_OFFSET 0x63000
   4297 #define TRANSCODER_EDP_OFFSET 0x6f000
   4298 #define TRANSCODER_DSI0_OFFSET	0x6b000
   4299 #define TRANSCODER_DSI1_OFFSET	0x6b800
   4300 
   4301 #define HTOTAL(trans)		_MMIO_TRANS2(trans, _HTOTAL_A)
   4302 #define HBLANK(trans)		_MMIO_TRANS2(trans, _HBLANK_A)
   4303 #define HSYNC(trans)		_MMIO_TRANS2(trans, _HSYNC_A)
   4304 #define VTOTAL(trans)		_MMIO_TRANS2(trans, _VTOTAL_A)
   4305 #define VBLANK(trans)		_MMIO_TRANS2(trans, _VBLANK_A)
   4306 #define VSYNC(trans)		_MMIO_TRANS2(trans, _VSYNC_A)
   4307 #define BCLRPAT(trans)		_MMIO_TRANS2(trans, _BCLRPAT_A)
   4308 #define VSYNCSHIFT(trans)	_MMIO_TRANS2(trans, _VSYNCSHIFT_A)
   4309 #define PIPESRC(trans)		_MMIO_TRANS2(trans, _PIPEASRC)
   4310 #define PIPE_MULT(trans)	_MMIO_TRANS2(trans, _PIPE_MULT_A)
   4311 
   4312 #define EXITLINE(trans)		_MMIO_TRANS2(trans, _EXITLINE_A)
   4313 #define   EXITLINE_ENABLE	REG_BIT(31)
   4314 #define   EXITLINE_MASK		REG_GENMASK(12, 0)
   4315 #define   EXITLINE_SHIFT	0
   4316 
   4317 /*
   4318  * HSW+ eDP PSR registers
   4319  *
   4320  * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
   4321  * instance of it
   4322  */
   4323 #define _HSW_EDP_PSR_BASE			0x64800
   4324 #define _SRD_CTL_A				0x60800
   4325 #define _SRD_CTL_EDP				0x6f800
   4326 #define _PSR_ADJ(tran, reg)			(_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
   4327 #define EDP_PSR_CTL(tran)			_MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
   4328 #define   EDP_PSR_ENABLE			(1 << 31)
   4329 #define   BDW_PSR_SINGLE_FRAME			(1 << 30)
   4330 #define   EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK	(1 << 29) /* SW can't modify */
   4331 #define   EDP_PSR_LINK_STANDBY			(1 << 27)
   4332 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK	(3 << 25)
   4333 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES	(0 << 25)
   4334 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES	(1 << 25)
   4335 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES	(2 << 25)
   4336 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES	(3 << 25)
   4337 #define   EDP_PSR_MAX_SLEEP_TIME_SHIFT		20
   4338 #define   EDP_PSR_SKIP_AUX_EXIT			(1 << 12)
   4339 #define   EDP_PSR_TP1_TP2_SEL			(0 << 11)
   4340 #define   EDP_PSR_TP1_TP3_SEL			(1 << 11)
   4341 #define   EDP_PSR_CRC_ENABLE			(1 << 10) /* BDW+ */
   4342 #define   EDP_PSR_TP2_TP3_TIME_500us		(0 << 8)
   4343 #define   EDP_PSR_TP2_TP3_TIME_100us		(1 << 8)
   4344 #define   EDP_PSR_TP2_TP3_TIME_2500us		(2 << 8)
   4345 #define   EDP_PSR_TP2_TP3_TIME_0us		(3 << 8)
   4346 #define   EDP_PSR_TP4_TIME_0US			(3 << 6) /* ICL+ */
   4347 #define   EDP_PSR_TP1_TIME_500us		(0 << 4)
   4348 #define   EDP_PSR_TP1_TIME_100us		(1 << 4)
   4349 #define   EDP_PSR_TP1_TIME_2500us		(2 << 4)
   4350 #define   EDP_PSR_TP1_TIME_0us			(3 << 4)
   4351 #define   EDP_PSR_IDLE_FRAME_SHIFT		0
   4352 
   4353 /*
   4354  * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
   4355  * to transcoder and bits defined for each one as if using no shift (i.e. as if
   4356  * it was for TRANSCODER_EDP)
   4357  */
   4358 #define EDP_PSR_IMR				_MMIO(0x64834)
   4359 #define EDP_PSR_IIR				_MMIO(0x64838)
   4360 #define _PSR_IMR_A				0x60814
   4361 #define _PSR_IIR_A				0x60818
   4362 #define TRANS_PSR_IMR(tran)			_MMIO_TRANS2(tran, _PSR_IMR_A)
   4363 #define TRANS_PSR_IIR(tran)			_MMIO_TRANS2(tran, _PSR_IIR_A)
   4364 #define   _EDP_PSR_TRANS_SHIFT(trans)		((trans) == TRANSCODER_EDP ? \
   4365 						 0 : ((trans) - TRANSCODER_A + 1) * 8)
   4366 #define   EDP_PSR_TRANS_MASK(trans)		(0x7 << _EDP_PSR_TRANS_SHIFT(trans))
   4367 #define   EDP_PSR_ERROR(trans)			(0x4 << _EDP_PSR_TRANS_SHIFT(trans))
   4368 #define   EDP_PSR_POST_EXIT(trans)		(0x2 << _EDP_PSR_TRANS_SHIFT(trans))
   4369 #define   EDP_PSR_PRE_ENTRY(trans)		(0x1 << _EDP_PSR_TRANS_SHIFT(trans))
   4370 
   4371 #define _SRD_AUX_CTL_A				0x60810
   4372 #define _SRD_AUX_CTL_EDP			0x6f810
   4373 #define EDP_PSR_AUX_CTL(tran)			_MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
   4374 #define   EDP_PSR_AUX_CTL_TIME_OUT_MASK		(3 << 26)
   4375 #define   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK	(0x1f << 20)
   4376 #define   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK	(0xf << 16)
   4377 #define   EDP_PSR_AUX_CTL_ERROR_INTERRUPT	(1 << 11)
   4378 #define   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK	(0x7ff)
   4379 
   4380 #define _SRD_AUX_DATA_A				0x60814
   4381 #define _SRD_AUX_DATA_EDP			0x6f814
   4382 #define EDP_PSR_AUX_DATA(tran, i)		_MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
   4383 
   4384 #define _SRD_STATUS_A				0x60840
   4385 #define _SRD_STATUS_EDP				0x6f840
   4386 #define EDP_PSR_STATUS(tran)			_MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
   4387 #define   EDP_PSR_STATUS_STATE_MASK		(7 << 29)
   4388 #define   EDP_PSR_STATUS_STATE_SHIFT		29
   4389 #define   EDP_PSR_STATUS_STATE_IDLE		(0 << 29)
   4390 #define   EDP_PSR_STATUS_STATE_SRDONACK		(1 << 29)
   4391 #define   EDP_PSR_STATUS_STATE_SRDENT		(2 << 29)
   4392 #define   EDP_PSR_STATUS_STATE_BUFOFF		(3 << 29)
   4393 #define   EDP_PSR_STATUS_STATE_BUFON		(4 << 29)
   4394 #define   EDP_PSR_STATUS_STATE_AUXACK		(5 << 29)
   4395 #define   EDP_PSR_STATUS_STATE_SRDOFFACK	(6 << 29)
   4396 #define   EDP_PSR_STATUS_LINK_MASK		(3 << 26)
   4397 #define   EDP_PSR_STATUS_LINK_FULL_OFF		(0 << 26)
   4398 #define   EDP_PSR_STATUS_LINK_FULL_ON		(1 << 26)
   4399 #define   EDP_PSR_STATUS_LINK_STANDBY		(2 << 26)
   4400 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT	20
   4401 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK	0x1f
   4402 #define   EDP_PSR_STATUS_COUNT_SHIFT		16
   4403 #define   EDP_PSR_STATUS_COUNT_MASK		0xf
   4404 #define   EDP_PSR_STATUS_AUX_ERROR		(1 << 15)
   4405 #define   EDP_PSR_STATUS_AUX_SENDING		(1 << 12)
   4406 #define   EDP_PSR_STATUS_SENDING_IDLE		(1 << 9)
   4407 #define   EDP_PSR_STATUS_SENDING_TP2_TP3	(1 << 8)
   4408 #define   EDP_PSR_STATUS_SENDING_TP1		(1 << 4)
   4409 #define   EDP_PSR_STATUS_IDLE_MASK		0xf
   4410 
   4411 #define _SRD_PERF_CNT_A			0x60844
   4412 #define _SRD_PERF_CNT_EDP		0x6f844
   4413 #define EDP_PSR_PERF_CNT(tran)		_MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
   4414 #define   EDP_PSR_PERF_CNT_MASK		0xffffff
   4415 
   4416 /* PSR_MASK on SKL+ */
   4417 #define _SRD_DEBUG_A				0x60860
   4418 #define _SRD_DEBUG_EDP				0x6f860
   4419 #define EDP_PSR_DEBUG(tran)			_MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
   4420 #define   EDP_PSR_DEBUG_MASK_MAX_SLEEP         (1 << 28)
   4421 #define   EDP_PSR_DEBUG_MASK_LPSP              (1 << 27)
   4422 #define   EDP_PSR_DEBUG_MASK_MEMUP             (1 << 26)
   4423 #define   EDP_PSR_DEBUG_MASK_HPD               (1 << 25)
   4424 #define   EDP_PSR_DEBUG_MASK_DISP_REG_WRITE    (1 << 16) /* Reserved in ICL+ */
   4425 #define   EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
   4426 
   4427 #define _PSR2_CTL_A			0x60900
   4428 #define _PSR2_CTL_EDP			0x6f900
   4429 #define EDP_PSR2_CTL(tran)		_MMIO_TRANS2(tran, _PSR2_CTL_A)
   4430 #define   EDP_PSR2_ENABLE		(1 << 31)
   4431 #define   EDP_SU_TRACK_ENABLE		(1 << 30)
   4432 #define   EDP_Y_COORDINATE_VALID	(1 << 26) /* GLK and CNL+ */
   4433 #define   EDP_Y_COORDINATE_ENABLE	(1 << 25) /* GLK and CNL+ */
   4434 #define   EDP_MAX_SU_DISABLE_TIME(t)	((t) << 20)
   4435 #define   EDP_MAX_SU_DISABLE_TIME_MASK	(0x1f << 20)
   4436 #define   EDP_PSR2_TP2_TIME_500us	(0 << 8)
   4437 #define   EDP_PSR2_TP2_TIME_100us	(1 << 8)
   4438 #define   EDP_PSR2_TP2_TIME_2500us	(2 << 8)
   4439 #define   EDP_PSR2_TP2_TIME_50us	(3 << 8)
   4440 #define   EDP_PSR2_TP2_TIME_MASK	(3 << 8)
   4441 #define   EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
   4442 #define   EDP_PSR2_FRAME_BEFORE_SU_MASK	(0xf << 4)
   4443 #define   EDP_PSR2_FRAME_BEFORE_SU(a)	((a) << 4)
   4444 #define   EDP_PSR2_IDLE_FRAME_MASK	0xf
   4445 #define   EDP_PSR2_IDLE_FRAME_SHIFT	0
   4446 
   4447 #define _PSR_EVENT_TRANS_A			0x60848
   4448 #define _PSR_EVENT_TRANS_B			0x61848
   4449 #define _PSR_EVENT_TRANS_C			0x62848
   4450 #define _PSR_EVENT_TRANS_D			0x63848
   4451 #define _PSR_EVENT_TRANS_EDP			0x6f848
   4452 #define PSR_EVENT(tran)				_MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
   4453 #define  PSR_EVENT_PSR2_WD_TIMER_EXPIRE		(1 << 17)
   4454 #define  PSR_EVENT_PSR2_DISABLED		(1 << 16)
   4455 #define  PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN	(1 << 15)
   4456 #define  PSR_EVENT_SU_CRC_FIFO_UNDERRUN		(1 << 14)
   4457 #define  PSR_EVENT_GRAPHICS_RESET		(1 << 12)
   4458 #define  PSR_EVENT_PCH_INTERRUPT		(1 << 11)
   4459 #define  PSR_EVENT_MEMORY_UP			(1 << 10)
   4460 #define  PSR_EVENT_FRONT_BUFFER_MODIFY		(1 << 9)
   4461 #define  PSR_EVENT_WD_TIMER_EXPIRE		(1 << 8)
   4462 #define  PSR_EVENT_PIPE_REGISTERS_UPDATE	(1 << 6)
   4463 #define  PSR_EVENT_REGISTER_UPDATE		(1 << 5) /* Reserved in ICL+ */
   4464 #define  PSR_EVENT_HDCP_ENABLE			(1 << 4)
   4465 #define  PSR_EVENT_KVMR_SESSION_ENABLE		(1 << 3)
   4466 #define  PSR_EVENT_VBI_ENABLE			(1 << 2)
   4467 #define  PSR_EVENT_LPSP_MODE_EXIT		(1 << 1)
   4468 #define  PSR_EVENT_PSR_DISABLE			(1 << 0)
   4469 
   4470 #define _PSR2_STATUS_A			0x60940
   4471 #define _PSR2_STATUS_EDP		0x6f940
   4472 #define EDP_PSR2_STATUS(tran)		_MMIO_TRANS2(tran, _PSR2_STATUS_A)
   4473 #define EDP_PSR2_STATUS_STATE_MASK     (0xf << 28)
   4474 #define EDP_PSR2_STATUS_STATE_SHIFT    28
   4475 
   4476 #define _PSR2_SU_STATUS_A		0x60914
   4477 #define _PSR2_SU_STATUS_EDP		0x6f914
   4478 #define _PSR2_SU_STATUS(tran, index)	_MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
   4479 #define PSR2_SU_STATUS(tran, frame)	(_PSR2_SU_STATUS(tran, (frame) / 3))
   4480 #define PSR2_SU_STATUS_SHIFT(frame)	(((frame) % 3) * 10)
   4481 #define PSR2_SU_STATUS_MASK(frame)	(0x3ff << PSR2_SU_STATUS_SHIFT(frame))
   4482 #define PSR2_SU_STATUS_FRAMES		8
   4483 
   4484 /* VGA port control */
   4485 #define ADPA			_MMIO(0x61100)
   4486 #define PCH_ADPA                _MMIO(0xe1100)
   4487 #define VLV_ADPA		_MMIO(VLV_DISPLAY_BASE + 0x61100)
   4488 
   4489 #define   ADPA_DAC_ENABLE	(1 << 31)
   4490 #define   ADPA_DAC_DISABLE	0
   4491 #define   ADPA_PIPE_SEL_SHIFT		30
   4492 #define   ADPA_PIPE_SEL_MASK		(1 << 30)
   4493 #define   ADPA_PIPE_SEL(pipe)		((pipe) << 30)
   4494 #define   ADPA_PIPE_SEL_SHIFT_CPT	29
   4495 #define   ADPA_PIPE_SEL_MASK_CPT	(3 << 29)
   4496 #define   ADPA_PIPE_SEL_CPT(pipe)	((pipe) << 29)
   4497 #define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
   4498 #define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0 << 24)
   4499 #define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3 << 24)
   4500 #define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
   4501 #define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2 << 24)
   4502 #define   ADPA_CRT_HOTPLUG_ENABLE        (1 << 23)
   4503 #define   ADPA_CRT_HOTPLUG_PERIOD_64     (0 << 22)
   4504 #define   ADPA_CRT_HOTPLUG_PERIOD_128    (1 << 22)
   4505 #define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0 << 21)
   4506 #define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1 << 21)
   4507 #define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0 << 20)
   4508 #define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1 << 20)
   4509 #define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0 << 18)
   4510 #define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1 << 18)
   4511 #define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2 << 18)
   4512 #define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3 << 18)
   4513 #define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0 << 17)
   4514 #define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1 << 17)
   4515 #define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
   4516 #define   ADPA_USE_VGA_HVPOLARITY (1 << 15)
   4517 #define   ADPA_SETS_HVPOLARITY	0
   4518 #define   ADPA_VSYNC_CNTL_DISABLE (1 << 10)
   4519 #define   ADPA_VSYNC_CNTL_ENABLE 0
   4520 #define   ADPA_HSYNC_CNTL_DISABLE (1 << 11)
   4521 #define   ADPA_HSYNC_CNTL_ENABLE 0
   4522 #define   ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
   4523 #define   ADPA_VSYNC_ACTIVE_LOW	0
   4524 #define   ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
   4525 #define   ADPA_HSYNC_ACTIVE_LOW	0
   4526 #define   ADPA_DPMS_MASK	(~(3 << 10))
   4527 #define   ADPA_DPMS_ON		(0 << 10)
   4528 #define   ADPA_DPMS_SUSPEND	(1 << 10)
   4529 #define   ADPA_DPMS_STANDBY	(2 << 10)
   4530 #define   ADPA_DPMS_OFF		(3 << 10)
   4531 
   4532 
   4533 /* Hotplug control (945+ only) */
   4534 #define PORT_HOTPLUG_EN		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
   4535 #define   PORTB_HOTPLUG_INT_EN			(1 << 29)
   4536 #define   PORTC_HOTPLUG_INT_EN			(1 << 28)
   4537 #define   PORTD_HOTPLUG_INT_EN			(1 << 27)
   4538 #define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
   4539 #define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
   4540 #define   TV_HOTPLUG_INT_EN			(1 << 18)
   4541 #define   CRT_HOTPLUG_INT_EN			(1 << 9)
   4542 #define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
   4543 						 PORTC_HOTPLUG_INT_EN | \
   4544 						 PORTD_HOTPLUG_INT_EN | \
   4545 						 SDVOC_HOTPLUG_INT_EN | \
   4546 						 SDVOB_HOTPLUG_INT_EN | \
   4547 						 CRT_HOTPLUG_INT_EN)
   4548 #define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
   4549 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
   4550 /* must use period 64 on GM45 according to docs */
   4551 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
   4552 #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
   4553 #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
   4554 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
   4555 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
   4556 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
   4557 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
   4558 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
   4559 #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
   4560 #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
   4561 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
   4562 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
   4563 
   4564 #define PORT_HOTPLUG_STAT	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
   4565 /*
   4566  * HDMI/DP bits are g4x+
   4567  *
   4568  * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
   4569  * Please check the detailed lore in the commit message for for experimental
   4570  * evidence.
   4571  */
   4572 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
   4573 #define   PORTD_HOTPLUG_LIVE_STATUS_GM45	(1 << 29)
   4574 #define   PORTC_HOTPLUG_LIVE_STATUS_GM45	(1 << 28)
   4575 #define   PORTB_HOTPLUG_LIVE_STATUS_GM45	(1 << 27)
   4576 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
   4577 #define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
   4578 #define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
   4579 #define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
   4580 #define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
   4581 #define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
   4582 #define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
   4583 #define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
   4584 #define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
   4585 #define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
   4586 #define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
   4587 #define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
   4588 #define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
   4589 /* CRT/TV common between gen3+ */
   4590 #define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
   4591 #define   TV_HOTPLUG_INT_STATUS			(1 << 10)
   4592 #define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
   4593 #define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
   4594 #define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
   4595 #define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
   4596 #define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
   4597 #define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
   4598 #define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
   4599 #define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
   4600 
   4601 /* SDVO is different across gen3/4 */
   4602 #define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
   4603 #define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
   4604 /*
   4605  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
   4606  * since reality corrobates that they're the same as on gen3. But keep these
   4607  * bits here (and the comment!) to help any other lost wanderers back onto the
   4608  * right tracks.
   4609  */
   4610 #define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
   4611 #define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
   4612 #define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
   4613 #define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
   4614 #define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
   4615 						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
   4616 						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
   4617 						 PORTB_HOTPLUG_INT_STATUS | \
   4618 						 PORTC_HOTPLUG_INT_STATUS | \
   4619 						 PORTD_HOTPLUG_INT_STATUS)
   4620 
   4621 #define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
   4622 						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
   4623 						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
   4624 						 PORTB_HOTPLUG_INT_STATUS | \
   4625 						 PORTC_HOTPLUG_INT_STATUS | \
   4626 						 PORTD_HOTPLUG_INT_STATUS)
   4627 
   4628 /* SDVO and HDMI port control.
   4629  * The same register may be used for SDVO or HDMI */
   4630 #define _GEN3_SDVOB	0x61140
   4631 #define _GEN3_SDVOC	0x61160
   4632 #define GEN3_SDVOB	_MMIO(_GEN3_SDVOB)
   4633 #define GEN3_SDVOC	_MMIO(_GEN3_SDVOC)
   4634 #define GEN4_HDMIB	GEN3_SDVOB
   4635 #define GEN4_HDMIC	GEN3_SDVOC
   4636 #define VLV_HDMIB	_MMIO(VLV_DISPLAY_BASE + 0x61140)
   4637 #define VLV_HDMIC	_MMIO(VLV_DISPLAY_BASE + 0x61160)
   4638 #define CHV_HDMID	_MMIO(VLV_DISPLAY_BASE + 0x6116C)
   4639 #define PCH_SDVOB	_MMIO(0xe1140)
   4640 #define PCH_HDMIB	PCH_SDVOB
   4641 #define PCH_HDMIC	_MMIO(0xe1150)
   4642 #define PCH_HDMID	_MMIO(0xe1160)
   4643 
   4644 #define PORT_DFT_I9XX				_MMIO(0x61150)
   4645 #define   DC_BALANCE_RESET			(1 << 25)
   4646 #define PORT_DFT2_G4X		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
   4647 #define   DC_BALANCE_RESET_VLV			(1 << 31)
   4648 #define   PIPE_SCRAMBLE_RESET_MASK		((1 << 14) | (0x3 << 0))
   4649 #define   PIPE_C_SCRAMBLE_RESET			(1 << 14) /* chv */
   4650 #define   PIPE_B_SCRAMBLE_RESET			(1 << 1)
   4651 #define   PIPE_A_SCRAMBLE_RESET			(1 << 0)
   4652 
   4653 /* Gen 3 SDVO bits: */
   4654 #define   SDVO_ENABLE				(1 << 31)
   4655 #define   SDVO_PIPE_SEL_SHIFT			30
   4656 #define   SDVO_PIPE_SEL_MASK			(1 << 30)
   4657 #define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
   4658 #define   SDVO_STALL_SELECT			(1 << 29)
   4659 #define   SDVO_INTERRUPT_ENABLE			(1 << 26)
   4660 /*
   4661  * 915G/GM SDVO pixel multiplier.
   4662  * Programmed value is multiplier - 1, up to 5x.
   4663  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
   4664  */
   4665 #define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
   4666 #define   SDVO_PORT_MULTIPLY_SHIFT		23
   4667 #define   SDVO_PHASE_SELECT_MASK		(15 << 19)
   4668 #define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
   4669 #define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
   4670 #define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
   4671 #define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
   4672 #define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
   4673 #define   SDVO_DETECTED				(1 << 2)
   4674 /* Bits to be preserved when writing */
   4675 #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
   4676 			       SDVO_INTERRUPT_ENABLE)
   4677 #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
   4678 
   4679 /* Gen 4 SDVO/HDMI bits: */
   4680 #define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
   4681 #define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
   4682 #define   SDVO_ENCODING_SDVO			(0 << 10)
   4683 #define   SDVO_ENCODING_HDMI			(2 << 10)
   4684 #define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
   4685 #define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
   4686 #define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
   4687 #define   HDMI_AUDIO_ENABLE			(1 << 6) /* HDMI only */
   4688 /* VSYNC/HSYNC bits new with 965, default is to be set */
   4689 #define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
   4690 #define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
   4691 
   4692 /* Gen 5 (IBX) SDVO/HDMI bits: */
   4693 #define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
   4694 #define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
   4695 
   4696 /* Gen 6 (CPT) SDVO/HDMI bits: */
   4697 #define   SDVO_PIPE_SEL_SHIFT_CPT		29
   4698 #define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
   4699 #define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
   4700 
   4701 /* CHV SDVO/HDMI bits: */
   4702 #define   SDVO_PIPE_SEL_SHIFT_CHV		24
   4703 #define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
   4704 #define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
   4705 
   4706 
   4707 /* DVO port control */
   4708 #define _DVOA			0x61120
   4709 #define DVOA			_MMIO(_DVOA)
   4710 #define _DVOB			0x61140
   4711 #define DVOB			_MMIO(_DVOB)
   4712 #define _DVOC			0x61160
   4713 #define DVOC			_MMIO(_DVOC)
   4714 #define   DVO_ENABLE			(1 << 31)
   4715 #define   DVO_PIPE_SEL_SHIFT		30
   4716 #define   DVO_PIPE_SEL_MASK		(1 << 30)
   4717 #define   DVO_PIPE_SEL(pipe)		((pipe) << 30)
   4718 #define   DVO_PIPE_STALL_UNUSED		(0 << 28)
   4719 #define   DVO_PIPE_STALL		(1 << 28)
   4720 #define   DVO_PIPE_STALL_TV		(2 << 28)
   4721 #define   DVO_PIPE_STALL_MASK		(3 << 28)
   4722 #define   DVO_USE_VGA_SYNC		(1 << 15)
   4723 #define   DVO_DATA_ORDER_I740		(0 << 14)
   4724 #define   DVO_DATA_ORDER_FP		(1 << 14)
   4725 #define   DVO_VSYNC_DISABLE		(1 << 11)
   4726 #define   DVO_HSYNC_DISABLE		(1 << 10)
   4727 #define   DVO_VSYNC_TRISTATE		(1 << 9)
   4728 #define   DVO_HSYNC_TRISTATE		(1 << 8)
   4729 #define   DVO_BORDER_ENABLE		(1 << 7)
   4730 #define   DVO_DATA_ORDER_GBRG		(1 << 6)
   4731 #define   DVO_DATA_ORDER_RGGB		(0 << 6)
   4732 #define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
   4733 #define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
   4734 #define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
   4735 #define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
   4736 #define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
   4737 #define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
   4738 #define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
   4739 #define   DVO_PRESERVE_MASK		(0x7 << 24)
   4740 #define DVOA_SRCDIM		_MMIO(0x61124)
   4741 #define DVOB_SRCDIM		_MMIO(0x61144)
   4742 #define DVOC_SRCDIM		_MMIO(0x61164)
   4743 #define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
   4744 #define   DVO_SRCDIM_VERTICAL_SHIFT	0
   4745 
   4746 /* LVDS port control */
   4747 #define LVDS			_MMIO(0x61180)
   4748 /*
   4749  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
   4750  * the DPLL semantics change when the LVDS is assigned to that pipe.
   4751  */
   4752 #define   LVDS_PORT_EN			(1 << 31)
   4753 /* Selects pipe B for LVDS data.  Must be set on pre-965. */
   4754 #define   LVDS_PIPE_SEL_SHIFT		30
   4755 #define   LVDS_PIPE_SEL_MASK		(1 << 30)
   4756 #define   LVDS_PIPE_SEL(pipe)		((pipe) << 30)
   4757 #define   LVDS_PIPE_SEL_SHIFT_CPT	29
   4758 #define   LVDS_PIPE_SEL_MASK_CPT	(3 << 29)
   4759 #define   LVDS_PIPE_SEL_CPT(pipe)	((pipe) << 29)
   4760 /* LVDS dithering flag on 965/g4x platform */
   4761 #define   LVDS_ENABLE_DITHER		(1 << 25)
   4762 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
   4763 #define   LVDS_VSYNC_POLARITY		(1 << 21)
   4764 #define   LVDS_HSYNC_POLARITY		(1 << 20)
   4765 
   4766 /* Enable border for unscaled (or aspect-scaled) display */
   4767 #define   LVDS_BORDER_ENABLE		(1 << 15)
   4768 /*
   4769  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
   4770  * pixel.
   4771  */
   4772 #define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
   4773 #define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
   4774 #define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
   4775 /*
   4776  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
   4777  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
   4778  * on.
   4779  */
   4780 #define   LVDS_A3_POWER_MASK		(3 << 6)
   4781 #define   LVDS_A3_POWER_DOWN		(0 << 6)
   4782 #define   LVDS_A3_POWER_UP		(3 << 6)
   4783 /*
   4784  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
   4785  * is set.
   4786  */
   4787 #define   LVDS_CLKB_POWER_MASK		(3 << 4)
   4788 #define   LVDS_CLKB_POWER_DOWN		(0 << 4)
   4789 #define   LVDS_CLKB_POWER_UP		(3 << 4)
   4790 /*
   4791  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
   4792  * setting for whether we are in dual-channel mode.  The B3 pair will
   4793  * additionally only be powered up when LVDS_A3_POWER_UP is set.
   4794  */
   4795 #define   LVDS_B0B3_POWER_MASK		(3 << 2)
   4796 #define   LVDS_B0B3_POWER_DOWN		(0 << 2)
   4797 #define   LVDS_B0B3_POWER_UP		(3 << 2)
   4798 
   4799 /* Video Data Island Packet control */
   4800 #define VIDEO_DIP_DATA		_MMIO(0x61178)
   4801 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
   4802  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
   4803  * of the infoframe structure specified by CEA-861. */
   4804 #define   VIDEO_DIP_DATA_SIZE	32
   4805 #define   VIDEO_DIP_GMP_DATA_SIZE	36
   4806 #define   VIDEO_DIP_VSC_DATA_SIZE	36
   4807 #define   VIDEO_DIP_PPS_DATA_SIZE	132
   4808 #define VIDEO_DIP_CTL		_MMIO(0x61170)
   4809 /* Pre HSW: */
   4810 #define   VIDEO_DIP_ENABLE		(1 << 31)
   4811 #define   VIDEO_DIP_PORT(port)		((port) << 29)
   4812 #define   VIDEO_DIP_PORT_MASK		(3 << 29)
   4813 #define   VIDEO_DIP_ENABLE_GCP		(1 << 25) /* ilk+ */
   4814 #define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
   4815 #define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
   4816 #define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21) /* ilk+ */
   4817 #define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
   4818 #define   VIDEO_DIP_SELECT_AVI		(0 << 19)
   4819 #define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
   4820 #define   VIDEO_DIP_SELECT_GAMUT	(2 << 19)
   4821 #define   VIDEO_DIP_SELECT_SPD		(3 << 19)
   4822 #define   VIDEO_DIP_SELECT_MASK		(3 << 19)
   4823 #define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
   4824 #define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
   4825 #define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
   4826 #define   VIDEO_DIP_FREQ_MASK		(3 << 16)
   4827 /* HSW and later: */
   4828 #define   VIDEO_DIP_ENABLE_DRM_GLK	(1 << 28)
   4829 #define   PSR_VSC_BIT_7_SET		(1 << 27)
   4830 #define   VSC_SELECT_MASK		(0x3 << 25)
   4831 #define   VSC_SELECT_SHIFT		25
   4832 #define   VSC_DIP_HW_HEA_DATA		(0 << 25)
   4833 #define   VSC_DIP_HW_HEA_SW_DATA	(1 << 25)
   4834 #define   VSC_DIP_HW_DATA_SW_HEA	(2 << 25)
   4835 #define   VSC_DIP_SW_HEA_DATA		(3 << 25)
   4836 #define   VDIP_ENABLE_PPS		(1 << 24)
   4837 #define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
   4838 #define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
   4839 #define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
   4840 #define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
   4841 #define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
   4842 #define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
   4843 
   4844 /* Panel power sequencing */
   4845 #define PPS_BASE			0x61200
   4846 #define VLV_PPS_BASE			(VLV_DISPLAY_BASE + PPS_BASE)
   4847 #define PCH_PPS_BASE			0xC7200
   4848 
   4849 #define _MMIO_PPS(pps_idx, reg)		_MMIO(dev_priv->pps_mmio_base -	\
   4850 					      PPS_BASE + (reg) +	\
   4851 					      (pps_idx) * 0x100)
   4852 
   4853 #define _PP_STATUS			0x61200
   4854 #define PP_STATUS(pps_idx)		_MMIO_PPS(pps_idx, _PP_STATUS)
   4855 #define   PP_ON				REG_BIT(31)
   4856 
   4857 #define _PP_CONTROL_1			0xc7204
   4858 #define _PP_CONTROL_2			0xc7304
   4859 #define ICP_PP_CONTROL(x)		_MMIO(((x) == 1) ? _PP_CONTROL_1 : \
   4860 					      _PP_CONTROL_2)
   4861 #define  POWER_CYCLE_DELAY_MASK		REG_GENMASK(8, 4)
   4862 #define  VDD_OVERRIDE_FORCE		REG_BIT(3)
   4863 #define  BACKLIGHT_ENABLE		REG_BIT(2)
   4864 #define  PWR_DOWN_ON_RESET		REG_BIT(1)
   4865 #define  PWR_STATE_TARGET		REG_BIT(0)
   4866 /*
   4867  * Indicates that all dependencies of the panel are on:
   4868  *
   4869  * - PLL enabled
   4870  * - pipe enabled
   4871  * - LVDS/DVOB/DVOC on
   4872  */
   4873 #define   PP_READY			REG_BIT(30)
   4874 #define   PP_SEQUENCE_MASK		REG_GENMASK(29, 28)
   4875 #define   PP_SEQUENCE_NONE		REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
   4876 #define   PP_SEQUENCE_POWER_UP		REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
   4877 #define   PP_SEQUENCE_POWER_DOWN	REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
   4878 #define   PP_CYCLE_DELAY_ACTIVE		REG_BIT(27)
   4879 #define   PP_SEQUENCE_STATE_MASK	REG_GENMASK(3, 0)
   4880 #define   PP_SEQUENCE_STATE_OFF_IDLE	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
   4881 #define   PP_SEQUENCE_STATE_OFF_S0_1	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
   4882 #define   PP_SEQUENCE_STATE_OFF_S0_2	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
   4883 #define   PP_SEQUENCE_STATE_OFF_S0_3	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
   4884 #define   PP_SEQUENCE_STATE_ON_IDLE	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
   4885 #define   PP_SEQUENCE_STATE_ON_S1_1	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
   4886 #define   PP_SEQUENCE_STATE_ON_S1_2	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
   4887 #define   PP_SEQUENCE_STATE_ON_S1_3	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
   4888 #define   PP_SEQUENCE_STATE_RESET	REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
   4889 
   4890 #define _PP_CONTROL			0x61204
   4891 #define PP_CONTROL(pps_idx)		_MMIO_PPS(pps_idx, _PP_CONTROL)
   4892 #define  PANEL_UNLOCK_MASK		REG_GENMASK(31, 16)
   4893 #define  PANEL_UNLOCK_REGS		REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
   4894 #define  BXT_POWER_CYCLE_DELAY_MASK	REG_GENMASK(8, 4)
   4895 #define  EDP_FORCE_VDD			REG_BIT(3)
   4896 #define  EDP_BLC_ENABLE			REG_BIT(2)
   4897 #define  PANEL_POWER_RESET		REG_BIT(1)
   4898 #define  PANEL_POWER_ON			REG_BIT(0)
   4899 
   4900 #define _PP_ON_DELAYS			0x61208
   4901 #define PP_ON_DELAYS(pps_idx)		_MMIO_PPS(pps_idx, _PP_ON_DELAYS)
   4902 #define  PANEL_PORT_SELECT_MASK		REG_GENMASK(31, 30)
   4903 #define  PANEL_PORT_SELECT_LVDS		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
   4904 #define  PANEL_PORT_SELECT_DPA		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
   4905 #define  PANEL_PORT_SELECT_DPC		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
   4906 #define  PANEL_PORT_SELECT_DPD		REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
   4907 #define  PANEL_PORT_SELECT_VLV(port)	REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
   4908 #define  PANEL_POWER_UP_DELAY_MASK	REG_GENMASK(28, 16)
   4909 #define  PANEL_LIGHT_ON_DELAY_MASK	REG_GENMASK(12, 0)
   4910 
   4911 #define _PP_OFF_DELAYS			0x6120C
   4912 #define PP_OFF_DELAYS(pps_idx)		_MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
   4913 #define  PANEL_POWER_DOWN_DELAY_MASK	REG_GENMASK(28, 16)
   4914 #define  PANEL_LIGHT_OFF_DELAY_MASK	REG_GENMASK(12, 0)
   4915 
   4916 #define _PP_DIVISOR			0x61210
   4917 #define PP_DIVISOR(pps_idx)		_MMIO_PPS(pps_idx, _PP_DIVISOR)
   4918 #define  PP_REFERENCE_DIVIDER_MASK	REG_GENMASK(31, 8)
   4919 #define  PANEL_POWER_CYCLE_DELAY_MASK	REG_GENMASK(4, 0)
   4920 
   4921 /* Panel fitting */
   4922 #define PFIT_CONTROL	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
   4923 #define   PFIT_ENABLE		(1 << 31)
   4924 #define   PFIT_PIPE_MASK	(3 << 29)
   4925 #define   PFIT_PIPE_SHIFT	29
   4926 #define   VERT_INTERP_DISABLE	(0 << 10)
   4927 #define   VERT_INTERP_BILINEAR	(1 << 10)
   4928 #define   VERT_INTERP_MASK	(3 << 10)
   4929 #define   VERT_AUTO_SCALE	(1 << 9)
   4930 #define   HORIZ_INTERP_DISABLE	(0 << 6)
   4931 #define   HORIZ_INTERP_BILINEAR	(1 << 6)
   4932 #define   HORIZ_INTERP_MASK	(3 << 6)
   4933 #define   HORIZ_AUTO_SCALE	(1 << 5)
   4934 #define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
   4935 #define   PFIT_FILTER_FUZZY	(0 << 24)
   4936 #define   PFIT_SCALING_AUTO	(0 << 26)
   4937 #define   PFIT_SCALING_PROGRAMMED (1 << 26)
   4938 #define   PFIT_SCALING_PILLAR	(2 << 26)
   4939 #define   PFIT_SCALING_LETTER	(3 << 26)
   4940 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
   4941 /* Pre-965 */
   4942 #define		PFIT_VERT_SCALE_SHIFT		20
   4943 #define		PFIT_VERT_SCALE_MASK		0xfff00000
   4944 #define		PFIT_HORIZ_SCALE_SHIFT		4
   4945 #define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
   4946 /* 965+ */
   4947 #define		PFIT_VERT_SCALE_SHIFT_965	16
   4948 #define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
   4949 #define		PFIT_HORIZ_SCALE_SHIFT_965	0
   4950 #define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
   4951 
   4952 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
   4953 
   4954 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
   4955 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
   4956 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
   4957 					 _VLV_BLC_PWM_CTL2_B)
   4958 
   4959 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
   4960 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
   4961 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
   4962 					_VLV_BLC_PWM_CTL_B)
   4963 
   4964 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
   4965 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
   4966 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
   4967 					 _VLV_BLC_HIST_CTL_B)
   4968 
   4969 /* Backlight control */
   4970 #define BLC_PWM_CTL2	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
   4971 #define   BLM_PWM_ENABLE		(1 << 31)
   4972 #define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
   4973 #define   BLM_PIPE_SELECT		(1 << 29)
   4974 #define   BLM_PIPE_SELECT_IVB		(3 << 29)
   4975 #define   BLM_PIPE_A			(0 << 29)
   4976 #define   BLM_PIPE_B			(1 << 29)
   4977 #define   BLM_PIPE_C			(2 << 29) /* ivb + */
   4978 #define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
   4979 #define   BLM_TRANSCODER_B		BLM_PIPE_B
   4980 #define   BLM_TRANSCODER_C		BLM_PIPE_C
   4981 #define   BLM_TRANSCODER_EDP		(3 << 29)
   4982 #define   BLM_PIPE(pipe)		((pipe) << 29)
   4983 #define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
   4984 #define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
   4985 #define   BLM_PHASE_IN_ENABLE		(1 << 25)
   4986 #define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
   4987 #define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
   4988 #define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
   4989 #define   BLM_PHASE_IN_COUNT_SHIFT	(8)
   4990 #define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
   4991 #define   BLM_PHASE_IN_INCR_SHIFT	(0)
   4992 #define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
   4993 #define BLC_PWM_CTL	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
   4994 /*
   4995  * This is the most significant 15 bits of the number of backlight cycles in a
   4996  * complete cycle of the modulated backlight control.
   4997  *
   4998  * The actual value is this field multiplied by two.
   4999  */
   5000 #define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
   5001 #define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
   5002 #define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
   5003 /*
   5004  * This is the number of cycles out of the backlight modulation cycle for which
   5005  * the backlight is on.
   5006  *
   5007  * This field must be no greater than the number of cycles in the complete
   5008  * backlight modulation cycle.
   5009  */
   5010 #define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
   5011 #define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
   5012 #define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
   5013 #define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
   5014 
   5015 #define BLC_HIST_CTL	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
   5016 #define  BLM_HISTOGRAM_ENABLE			(1 << 31)
   5017 
   5018 /* New registers for PCH-split platforms. Safe where new bits show up, the
   5019  * register layout machtes with gen4 BLC_PWM_CTL[12]. */
   5020 #define BLC_PWM_CPU_CTL2	_MMIO(0x48250)
   5021 #define BLC_PWM_CPU_CTL		_MMIO(0x48254)
   5022 
   5023 #define HSW_BLC_PWM2_CTL	_MMIO(0x48350)
   5024 
   5025 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
   5026  * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
   5027 #define BLC_PWM_PCH_CTL1	_MMIO(0xc8250)
   5028 #define   BLM_PCH_PWM_ENABLE			(1 << 31)
   5029 #define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
   5030 #define   BLM_PCH_POLARITY			(1 << 29)
   5031 #define BLC_PWM_PCH_CTL2	_MMIO(0xc8254)
   5032 
   5033 #define UTIL_PIN_CTL			_MMIO(0x48400)
   5034 #define   UTIL_PIN_ENABLE		(1 << 31)
   5035 #define   UTIL_PIN_PIPE_MASK		(3 << 29)
   5036 #define   UTIL_PIN_PIPE(x)		((x) << 29)
   5037 #define   UTIL_PIN_MODE_MASK		(0xf << 24)
   5038 #define   UTIL_PIN_MODE_DATA		(0 << 24)
   5039 #define   UTIL_PIN_MODE_PWM		(1 << 24)
   5040 #define   UTIL_PIN_MODE_VBLANK		(4 << 24)
   5041 #define   UTIL_PIN_MODE_VSYNC		(5 << 24)
   5042 #define   UTIL_PIN_MODE_EYE_LEVEL	(8 << 24)
   5043 #define   UTIL_PIN_OUTPUT_DATA		(1 << 23)
   5044 #define   UTIL_PIN_POLARITY		(1 << 22)
   5045 #define   UTIL_PIN_DIRECTION_INPUT	(1 << 19)
   5046 #define   UTIL_PIN_INPUT_DATA		(1 << 16)
   5047 
   5048 /* BXT backlight register definition. */
   5049 #define _BXT_BLC_PWM_CTL1			0xC8250
   5050 #define   BXT_BLC_PWM_ENABLE			(1 << 31)
   5051 #define   BXT_BLC_PWM_POLARITY			(1 << 29)
   5052 #define _BXT_BLC_PWM_FREQ1			0xC8254
   5053 #define _BXT_BLC_PWM_DUTY1			0xC8258
   5054 
   5055 #define _BXT_BLC_PWM_CTL2			0xC8350
   5056 #define _BXT_BLC_PWM_FREQ2			0xC8354
   5057 #define _BXT_BLC_PWM_DUTY2			0xC8358
   5058 
   5059 #define BXT_BLC_PWM_CTL(controller)    _MMIO_PIPE(controller,		\
   5060 					_BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
   5061 #define BXT_BLC_PWM_FREQ(controller)   _MMIO_PIPE(controller, \
   5062 					_BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
   5063 #define BXT_BLC_PWM_DUTY(controller)   _MMIO_PIPE(controller, \
   5064 					_BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
   5065 
   5066 #define PCH_GTC_CTL		_MMIO(0xe7000)
   5067 #define   PCH_GTC_ENABLE	(1 << 31)
   5068 
   5069 /* TV port control */
   5070 #define TV_CTL			_MMIO(0x68000)
   5071 /* Enables the TV encoder */
   5072 # define TV_ENC_ENABLE			(1 << 31)
   5073 /* Sources the TV encoder input from pipe B instead of A. */
   5074 # define TV_ENC_PIPE_SEL_SHIFT		30
   5075 # define TV_ENC_PIPE_SEL_MASK		(1 << 30)
   5076 # define TV_ENC_PIPE_SEL(pipe)		((pipe) << 30)
   5077 /* Outputs composite video (DAC A only) */
   5078 # define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
   5079 /* Outputs SVideo video (DAC B/C) */
   5080 # define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
   5081 /* Outputs Component video (DAC A/B/C) */
   5082 # define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
   5083 /* Outputs Composite and SVideo (DAC A/B/C) */
   5084 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
   5085 # define TV_TRILEVEL_SYNC		(1 << 21)
   5086 /* Enables slow sync generation (945GM only) */
   5087 # define TV_SLOW_SYNC			(1 << 20)
   5088 /* Selects 4x oversampling for 480i and 576p */
   5089 # define TV_OVERSAMPLE_4X		(0 << 18)
   5090 /* Selects 2x oversampling for 720p and 1080i */
   5091 # define TV_OVERSAMPLE_2X		(1 << 18)
   5092 /* Selects no oversampling for 1080p */
   5093 # define TV_OVERSAMPLE_NONE		(2 << 18)
   5094 /* Selects 8x oversampling */
   5095 # define TV_OVERSAMPLE_8X		(3 << 18)
   5096 # define TV_OVERSAMPLE_MASK		(3 << 18)
   5097 /* Selects progressive mode rather than interlaced */
   5098 # define TV_PROGRESSIVE			(1 << 17)
   5099 /* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
   5100 # define TV_PAL_BURST			(1 << 16)
   5101 /* Field for setting delay of Y compared to C */
   5102 # define TV_YC_SKEW_MASK		(7 << 12)
   5103 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
   5104 # define TV_ENC_SDP_FIX			(1 << 11)
   5105 /*
   5106  * Enables a fix for the 915GM only.
   5107  *
   5108  * Not sure what it does.
   5109  */
   5110 # define TV_ENC_C0_FIX			(1 << 10)
   5111 /* Bits that must be preserved by software */
   5112 # define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
   5113 # define TV_FUSE_STATE_MASK		(3 << 4)
   5114 /* Read-only state that reports all features enabled */
   5115 # define TV_FUSE_STATE_ENABLED		(0 << 4)
   5116 /* Read-only state that reports that Macrovision is disabled in hardware*/
   5117 # define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
   5118 /* Read-only state that reports that TV-out is disabled in hardware. */
   5119 # define TV_FUSE_STATE_DISABLED		(2 << 4)
   5120 /* Normal operation */
   5121 # define TV_TEST_MODE_NORMAL		(0 << 0)
   5122 /* Encoder test pattern 1 - combo pattern */
   5123 # define TV_TEST_MODE_PATTERN_1		(1 << 0)
   5124 /* Encoder test pattern 2 - full screen vertical 75% color bars */
   5125 # define TV_TEST_MODE_PATTERN_2		(2 << 0)
   5126 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
   5127 # define TV_TEST_MODE_PATTERN_3		(3 << 0)
   5128 /* Encoder test pattern 4 - random noise */
   5129 # define TV_TEST_MODE_PATTERN_4		(4 << 0)
   5130 /* Encoder test pattern 5 - linear color ramps */
   5131 # define TV_TEST_MODE_PATTERN_5		(5 << 0)
   5132 /*
   5133  * This test mode forces the DACs to 50% of full output.
   5134  *
   5135  * This is used for load detection in combination with TVDAC_SENSE_MASK
   5136  */
   5137 # define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
   5138 # define TV_TEST_MODE_MASK		(7 << 0)
   5139 
   5140 #define TV_DAC			_MMIO(0x68004)
   5141 # define TV_DAC_SAVE		0x00ffff00
   5142 /*
   5143  * Reports that DAC state change logic has reported change (RO).
   5144  *
   5145  * This gets cleared when TV_DAC_STATE_EN is cleared
   5146 */
   5147 # define TVDAC_STATE_CHG		(1 << 31)
   5148 # define TVDAC_SENSE_MASK		(7 << 28)
   5149 /* Reports that DAC A voltage is above the detect threshold */
   5150 # define TVDAC_A_SENSE			(1 << 30)
   5151 /* Reports that DAC B voltage is above the detect threshold */
   5152 # define TVDAC_B_SENSE			(1 << 29)
   5153 /* Reports that DAC C voltage is above the detect threshold */
   5154 # define TVDAC_C_SENSE			(1 << 28)
   5155 /*
   5156  * Enables DAC state detection logic, for load-based TV detection.
   5157  *
   5158  * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
   5159  * to off, for load detection to work.
   5160  */
   5161 # define TVDAC_STATE_CHG_EN		(1 << 27)
   5162 /* Sets the DAC A sense value to high */
   5163 # define TVDAC_A_SENSE_CTL		(1 << 26)
   5164 /* Sets the DAC B sense value to high */
   5165 # define TVDAC_B_SENSE_CTL		(1 << 25)
   5166 /* Sets the DAC C sense value to high */
   5167 # define TVDAC_C_SENSE_CTL		(1 << 24)
   5168 /* Overrides the ENC_ENABLE and DAC voltage levels */
   5169 # define DAC_CTL_OVERRIDE		(1 << 7)
   5170 /* Sets the slew rate.  Must be preserved in software */
   5171 # define ENC_TVDAC_SLEW_FAST		(1 << 6)
   5172 # define DAC_A_1_3_V			(0 << 4)
   5173 # define DAC_A_1_1_V			(1 << 4)
   5174 # define DAC_A_0_7_V			(2 << 4)
   5175 # define DAC_A_MASK			(3 << 4)
   5176 # define DAC_B_1_3_V			(0 << 2)
   5177 # define DAC_B_1_1_V			(1 << 2)
   5178 # define DAC_B_0_7_V			(2 << 2)
   5179 # define DAC_B_MASK			(3 << 2)
   5180 # define DAC_C_1_3_V			(0 << 0)
   5181 # define DAC_C_1_1_V			(1 << 0)
   5182 # define DAC_C_0_7_V			(2 << 0)
   5183 # define DAC_C_MASK			(3 << 0)
   5184 
   5185 /*
   5186  * CSC coefficients are stored in a floating point format with 9 bits of
   5187  * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
   5188  * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
   5189  * -1 (0x3) being the only legal negative value.
   5190  */
   5191 #define TV_CSC_Y		_MMIO(0x68010)
   5192 # define TV_RY_MASK			0x07ff0000
   5193 # define TV_RY_SHIFT			16
   5194 # define TV_GY_MASK			0x00000fff
   5195 # define TV_GY_SHIFT			0
   5196 
   5197 #define TV_CSC_Y2		_MMIO(0x68014)
   5198 # define TV_BY_MASK			0x07ff0000
   5199 # define TV_BY_SHIFT			16
   5200 /*
   5201  * Y attenuation for component video.
   5202  *
   5203  * Stored in 1.9 fixed point.
   5204  */
   5205 # define TV_AY_MASK			0x000003ff
   5206 # define TV_AY_SHIFT			0
   5207 
   5208 #define TV_CSC_U		_MMIO(0x68018)
   5209 # define TV_RU_MASK			0x07ff0000
   5210 # define TV_RU_SHIFT			16
   5211 # define TV_GU_MASK			0x000007ff
   5212 # define TV_GU_SHIFT			0
   5213 
   5214 #define TV_CSC_U2		_MMIO(0x6801c)
   5215 # define TV_BU_MASK			0x07ff0000
   5216 # define TV_BU_SHIFT			16
   5217 /*
   5218  * U attenuation for component video.
   5219  *
   5220  * Stored in 1.9 fixed point.
   5221  */
   5222 # define TV_AU_MASK			0x000003ff
   5223 # define TV_AU_SHIFT			0
   5224 
   5225 #define TV_CSC_V		_MMIO(0x68020)
   5226 # define TV_RV_MASK			0x0fff0000
   5227 # define TV_RV_SHIFT			16
   5228 # define TV_GV_MASK			0x000007ff
   5229 # define TV_GV_SHIFT			0
   5230 
   5231 #define TV_CSC_V2		_MMIO(0x68024)
   5232 # define TV_BV_MASK			0x07ff0000
   5233 # define TV_BV_SHIFT			16
   5234 /*
   5235  * V attenuation for component video.
   5236  *
   5237  * Stored in 1.9 fixed point.
   5238  */
   5239 # define TV_AV_MASK			0x000007ff
   5240 # define TV_AV_SHIFT			0
   5241 
   5242 #define TV_CLR_KNOBS		_MMIO(0x68028)
   5243 /* 2s-complement brightness adjustment */
   5244 # define TV_BRIGHTNESS_MASK		0xff000000
   5245 # define TV_BRIGHTNESS_SHIFT		24
   5246 /* Contrast adjustment, as a 2.6 unsigned floating point number */
   5247 # define TV_CONTRAST_MASK		0x00ff0000
   5248 # define TV_CONTRAST_SHIFT		16
   5249 /* Saturation adjustment, as a 2.6 unsigned floating point number */
   5250 # define TV_SATURATION_MASK		0x0000ff00
   5251 # define TV_SATURATION_SHIFT		8
   5252 /* Hue adjustment, as an integer phase angle in degrees */
   5253 # define TV_HUE_MASK			0x000000ff
   5254 # define TV_HUE_SHIFT			0
   5255 
   5256 #define TV_CLR_LEVEL		_MMIO(0x6802c)
   5257 /* Controls the DAC level for black */
   5258 # define TV_BLACK_LEVEL_MASK		0x01ff0000
   5259 # define TV_BLACK_LEVEL_SHIFT		16
   5260 /* Controls the DAC level for blanking */
   5261 # define TV_BLANK_LEVEL_MASK		0x000001ff
   5262 # define TV_BLANK_LEVEL_SHIFT		0
   5263 
   5264 #define TV_H_CTL_1		_MMIO(0x68030)
   5265 /* Number of pixels in the hsync. */
   5266 # define TV_HSYNC_END_MASK		0x1fff0000
   5267 # define TV_HSYNC_END_SHIFT		16
   5268 /* Total number of pixels minus one in the line (display and blanking). */
   5269 # define TV_HTOTAL_MASK			0x00001fff
   5270 # define TV_HTOTAL_SHIFT		0
   5271 
   5272 #define TV_H_CTL_2		_MMIO(0x68034)
   5273 /* Enables the colorburst (needed for non-component color) */
   5274 # define TV_BURST_ENA			(1 << 31)
   5275 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
   5276 # define TV_HBURST_START_SHIFT		16
   5277 # define TV_HBURST_START_MASK		0x1fff0000
   5278 /* Length of the colorburst */
   5279 # define TV_HBURST_LEN_SHIFT		0
   5280 # define TV_HBURST_LEN_MASK		0x0001fff
   5281 
   5282 #define TV_H_CTL_3		_MMIO(0x68038)
   5283 /* End of hblank, measured in pixels minus one from start of hsync */
   5284 # define TV_HBLANK_END_SHIFT		16
   5285 # define TV_HBLANK_END_MASK		0x1fff0000
   5286 /* Start of hblank, measured in pixels minus one from start of hsync */
   5287 # define TV_HBLANK_START_SHIFT		0
   5288 # define TV_HBLANK_START_MASK		0x0001fff
   5289 
   5290 #define TV_V_CTL_1		_MMIO(0x6803c)
   5291 /* XXX */
   5292 # define TV_NBR_END_SHIFT		16
   5293 # define TV_NBR_END_MASK		0x07ff0000
   5294 /* XXX */
   5295 # define TV_VI_END_F1_SHIFT		8
   5296 # define TV_VI_END_F1_MASK		0x00003f00
   5297 /* XXX */
   5298 # define TV_VI_END_F2_SHIFT		0
   5299 # define TV_VI_END_F2_MASK		0x0000003f
   5300 
   5301 #define TV_V_CTL_2		_MMIO(0x68040)
   5302 /* Length of vsync, in half lines */
   5303 # define TV_VSYNC_LEN_MASK		0x07ff0000
   5304 # define TV_VSYNC_LEN_SHIFT		16
   5305 /* Offset of the start of vsync in field 1, measured in one less than the
   5306  * number of half lines.
   5307  */
   5308 # define TV_VSYNC_START_F1_MASK		0x00007f00
   5309 # define TV_VSYNC_START_F1_SHIFT	8
   5310 /*
   5311  * Offset of the start of vsync in field 2, measured in one less than the
   5312  * number of half lines.
   5313  */
   5314 # define TV_VSYNC_START_F2_MASK		0x0000007f
   5315 # define TV_VSYNC_START_F2_SHIFT	0
   5316 
   5317 #define TV_V_CTL_3		_MMIO(0x68044)
   5318 /* Enables generation of the equalization signal */
   5319 # define TV_EQUAL_ENA			(1 << 31)
   5320 /* Length of vsync, in half lines */
   5321 # define TV_VEQ_LEN_MASK		0x007f0000
   5322 # define TV_VEQ_LEN_SHIFT		16
   5323 /* Offset of the start of equalization in field 1, measured in one less than
   5324  * the number of half lines.
   5325  */
   5326 # define TV_VEQ_START_F1_MASK		0x0007f00
   5327 # define TV_VEQ_START_F1_SHIFT		8
   5328 /*
   5329  * Offset of the start of equalization in field 2, measured in one less than
   5330  * the number of half lines.
   5331  */
   5332 # define TV_VEQ_START_F2_MASK		0x000007f
   5333 # define TV_VEQ_START_F2_SHIFT		0
   5334 
   5335 #define TV_V_CTL_4		_MMIO(0x68048)
   5336 /*
   5337  * Offset to start of vertical colorburst, measured in one less than the
   5338  * number of lines from vertical start.
   5339  */
   5340 # define TV_VBURST_START_F1_MASK	0x003f0000
   5341 # define TV_VBURST_START_F1_SHIFT	16
   5342 /*
   5343  * Offset to the end of vertical colorburst, measured in one less than the
   5344  * number of lines from the start of NBR.
   5345  */
   5346 # define TV_VBURST_END_F1_MASK		0x000000ff
   5347 # define TV_VBURST_END_F1_SHIFT		0
   5348 
   5349 #define TV_V_CTL_5		_MMIO(0x6804c)
   5350 /*
   5351  * Offset to start of vertical colorburst, measured in one less than the
   5352  * number of lines from vertical start.
   5353  */
   5354 # define TV_VBURST_START_F2_MASK	0x003f0000
   5355 # define TV_VBURST_START_F2_SHIFT	16
   5356 /*
   5357  * Offset to the end of vertical colorburst, measured in one less than the
   5358  * number of lines from the start of NBR.
   5359  */
   5360 # define TV_VBURST_END_F2_MASK		0x000000ff
   5361 # define TV_VBURST_END_F2_SHIFT		0
   5362 
   5363 #define TV_V_CTL_6		_MMIO(0x68050)
   5364 /*
   5365  * Offset to start of vertical colorburst, measured in one less than the
   5366  * number of lines from vertical start.
   5367  */
   5368 # define TV_VBURST_START_F3_MASK	0x003f0000
   5369 # define TV_VBURST_START_F3_SHIFT	16
   5370 /*
   5371  * Offset to the end of vertical colorburst, measured in one less than the
   5372  * number of lines from the start of NBR.
   5373  */
   5374 # define TV_VBURST_END_F3_MASK		0x000000ff
   5375 # define TV_VBURST_END_F3_SHIFT		0
   5376 
   5377 #define TV_V_CTL_7		_MMIO(0x68054)
   5378 /*
   5379  * Offset to start of vertical colorburst, measured in one less than the
   5380  * number of lines from vertical start.
   5381  */
   5382 # define TV_VBURST_START_F4_MASK	0x003f0000
   5383 # define TV_VBURST_START_F4_SHIFT	16
   5384 /*
   5385  * Offset to the end of vertical colorburst, measured in one less than the
   5386  * number of lines from the start of NBR.
   5387  */
   5388 # define TV_VBURST_END_F4_MASK		0x000000ff
   5389 # define TV_VBURST_END_F4_SHIFT		0
   5390 
   5391 #define TV_SC_CTL_1		_MMIO(0x68060)
   5392 /* Turns on the first subcarrier phase generation DDA */
   5393 # define TV_SC_DDA1_EN			(1 << 31)
   5394 /* Turns on the first subcarrier phase generation DDA */
   5395 # define TV_SC_DDA2_EN			(1 << 30)
   5396 /* Turns on the first subcarrier phase generation DDA */
   5397 # define TV_SC_DDA3_EN			(1 << 29)
   5398 /* Sets the subcarrier DDA to reset frequency every other field */
   5399 # define TV_SC_RESET_EVERY_2		(0 << 24)
   5400 /* Sets the subcarrier DDA to reset frequency every fourth field */
   5401 # define TV_SC_RESET_EVERY_4		(1 << 24)
   5402 /* Sets the subcarrier DDA to reset frequency every eighth field */
   5403 # define TV_SC_RESET_EVERY_8		(2 << 24)
   5404 /* Sets the subcarrier DDA to never reset the frequency */
   5405 # define TV_SC_RESET_NEVER		(3 << 24)
   5406 /* Sets the peak amplitude of the colorburst.*/
   5407 # define TV_BURST_LEVEL_MASK		0x00ff0000
   5408 # define TV_BURST_LEVEL_SHIFT		16
   5409 /* Sets the increment of the first subcarrier phase generation DDA */
   5410 # define TV_SCDDA1_INC_MASK		0x00000fff
   5411 # define TV_SCDDA1_INC_SHIFT		0
   5412 
   5413 #define TV_SC_CTL_2		_MMIO(0x68064)
   5414 /* Sets the rollover for the second subcarrier phase generation DDA */
   5415 # define TV_SCDDA2_SIZE_MASK		0x7fff0000
   5416 # define TV_SCDDA2_SIZE_SHIFT		16
   5417 /* Sets the increent of the second subcarrier phase generation DDA */
   5418 # define TV_SCDDA2_INC_MASK		0x00007fff
   5419 # define TV_SCDDA2_INC_SHIFT		0
   5420 
   5421 #define TV_SC_CTL_3		_MMIO(0x68068)
   5422 /* Sets the rollover for the third subcarrier phase generation DDA */
   5423 # define TV_SCDDA3_SIZE_MASK		0x7fff0000
   5424 # define TV_SCDDA3_SIZE_SHIFT		16
   5425 /* Sets the increent of the third subcarrier phase generation DDA */
   5426 # define TV_SCDDA3_INC_MASK		0x00007fff
   5427 # define TV_SCDDA3_INC_SHIFT		0
   5428 
   5429 #define TV_WIN_POS		_MMIO(0x68070)
   5430 /* X coordinate of the display from the start of horizontal active */
   5431 # define TV_XPOS_MASK			0x1fff0000
   5432 # define TV_XPOS_SHIFT			16
   5433 /* Y coordinate of the display from the start of vertical active (NBR) */
   5434 # define TV_YPOS_MASK			0x00000fff
   5435 # define TV_YPOS_SHIFT			0
   5436 
   5437 #define TV_WIN_SIZE		_MMIO(0x68074)
   5438 /* Horizontal size of the display window, measured in pixels*/
   5439 # define TV_XSIZE_MASK			0x1fff0000
   5440 # define TV_XSIZE_SHIFT			16
   5441 /*
   5442  * Vertical size of the display window, measured in pixels.
   5443  *
   5444  * Must be even for interlaced modes.
   5445  */
   5446 # define TV_YSIZE_MASK			0x00000fff
   5447 # define TV_YSIZE_SHIFT			0
   5448 
   5449 #define TV_FILTER_CTL_1		_MMIO(0x68080)
   5450 /*
   5451  * Enables automatic scaling calculation.
   5452  *
   5453  * If set, the rest of the registers are ignored, and the calculated values can
   5454  * be read back from the register.
   5455  */
   5456 # define TV_AUTO_SCALE			(1 << 31)
   5457 /*
   5458  * Disables the vertical filter.
   5459  *
   5460  * This is required on modes more than 1024 pixels wide */
   5461 # define TV_V_FILTER_BYPASS		(1 << 29)
   5462 /* Enables adaptive vertical filtering */
   5463 # define TV_VADAPT			(1 << 28)
   5464 # define TV_VADAPT_MODE_MASK		(3 << 26)
   5465 /* Selects the least adaptive vertical filtering mode */
   5466 # define TV_VADAPT_MODE_LEAST		(0 << 26)
   5467 /* Selects the moderately adaptive vertical filtering mode */
   5468 # define TV_VADAPT_MODE_MODERATE	(1 << 26)
   5469 /* Selects the most adaptive vertical filtering mode */
   5470 # define TV_VADAPT_MODE_MOST		(3 << 26)
   5471 /*
   5472  * Sets the horizontal scaling factor.
   5473  *
   5474  * This should be the fractional part of the horizontal scaling factor divided
   5475  * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
   5476  *
   5477  * (src width - 1) / ((oversample * dest width) - 1)
   5478  */
   5479 # define TV_HSCALE_FRAC_MASK		0x00003fff
   5480 # define TV_HSCALE_FRAC_SHIFT		0
   5481 
   5482 #define TV_FILTER_CTL_2		_MMIO(0x68084)
   5483 /*
   5484  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
   5485  *
   5486  * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
   5487  */
   5488 # define TV_VSCALE_INT_MASK		0x00038000
   5489 # define TV_VSCALE_INT_SHIFT		15
   5490 /*
   5491  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
   5492  *
   5493  * \sa TV_VSCALE_INT_MASK
   5494  */
   5495 # define TV_VSCALE_FRAC_MASK		0x00007fff
   5496 # define TV_VSCALE_FRAC_SHIFT		0
   5497 
   5498 #define TV_FILTER_CTL_3		_MMIO(0x68088)
   5499 /*
   5500  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
   5501  *
   5502  * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
   5503  *
   5504  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
   5505  */
   5506 # define TV_VSCALE_IP_INT_MASK		0x00038000
   5507 # define TV_VSCALE_IP_INT_SHIFT		15
   5508 /*
   5509  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
   5510  *
   5511  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
   5512  *
   5513  * \sa TV_VSCALE_IP_INT_MASK
   5514  */
   5515 # define TV_VSCALE_IP_FRAC_MASK		0x00007fff
   5516 # define TV_VSCALE_IP_FRAC_SHIFT		0
   5517 
   5518 #define TV_CC_CONTROL		_MMIO(0x68090)
   5519 # define TV_CC_ENABLE			(1 << 31)
   5520 /*
   5521  * Specifies which field to send the CC data in.
   5522  *
   5523  * CC data is usually sent in field 0.
   5524  */
   5525 # define TV_CC_FID_MASK			(1 << 27)
   5526 # define TV_CC_FID_SHIFT		27
   5527 /* Sets the horizontal position of the CC data.  Usually 135. */
   5528 # define TV_CC_HOFF_MASK		0x03ff0000
   5529 # define TV_CC_HOFF_SHIFT		16
   5530 /* Sets the vertical position of the CC data.  Usually 21 */
   5531 # define TV_CC_LINE_MASK		0x0000003f
   5532 # define TV_CC_LINE_SHIFT		0
   5533 
   5534 #define TV_CC_DATA		_MMIO(0x68094)
   5535 # define TV_CC_RDY			(1 << 31)
   5536 /* Second word of CC data to be transmitted. */
   5537 # define TV_CC_DATA_2_MASK		0x007f0000
   5538 # define TV_CC_DATA_2_SHIFT		16
   5539 /* First word of CC data to be transmitted. */
   5540 # define TV_CC_DATA_1_MASK		0x0000007f
   5541 # define TV_CC_DATA_1_SHIFT		0
   5542 
   5543 #define TV_H_LUMA(i)		_MMIO(0x68100 + (i) * 4) /* 60 registers */
   5544 #define TV_H_CHROMA(i)		_MMIO(0x68200 + (i) * 4) /* 60 registers */
   5545 #define TV_V_LUMA(i)		_MMIO(0x68300 + (i) * 4) /* 43 registers */
   5546 #define TV_V_CHROMA(i)		_MMIO(0x68400 + (i) * 4) /* 43 registers */
   5547 
   5548 /* Display Port */
   5549 #define DP_A			_MMIO(0x64000) /* eDP */
   5550 #define DP_B			_MMIO(0x64100)
   5551 #define DP_C			_MMIO(0x64200)
   5552 #define DP_D			_MMIO(0x64300)
   5553 
   5554 #define VLV_DP_B		_MMIO(VLV_DISPLAY_BASE + 0x64100)
   5555 #define VLV_DP_C		_MMIO(VLV_DISPLAY_BASE + 0x64200)
   5556 #define CHV_DP_D		_MMIO(VLV_DISPLAY_BASE + 0x64300)
   5557 
   5558 #define   DP_PORT_EN			(1 << 31)
   5559 #define   DP_PIPE_SEL_SHIFT		30
   5560 #define   DP_PIPE_SEL_MASK		(1 << 30)
   5561 #define   DP_PIPE_SEL(pipe)		((pipe) << 30)
   5562 #define   DP_PIPE_SEL_SHIFT_IVB		29
   5563 #define   DP_PIPE_SEL_MASK_IVB		(3 << 29)
   5564 #define   DP_PIPE_SEL_IVB(pipe)		((pipe) << 29)
   5565 #define   DP_PIPE_SEL_SHIFT_CHV		16
   5566 #define   DP_PIPE_SEL_MASK_CHV		(3 << 16)
   5567 #define   DP_PIPE_SEL_CHV(pipe)		((pipe) << 16)
   5568 
   5569 /* Link training mode - select a suitable mode for each stage */
   5570 #define   DP_LINK_TRAIN_PAT_1		(0 << 28)
   5571 #define   DP_LINK_TRAIN_PAT_2		(1 << 28)
   5572 #define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
   5573 #define   DP_LINK_TRAIN_OFF		(3 << 28)
   5574 #define   DP_LINK_TRAIN_MASK		(3 << 28)
   5575 #define   DP_LINK_TRAIN_SHIFT		28
   5576 
   5577 /* CPT Link training mode */
   5578 #define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
   5579 #define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
   5580 #define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
   5581 #define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
   5582 #define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
   5583 #define   DP_LINK_TRAIN_SHIFT_CPT	8
   5584 
   5585 /* Signal voltages. These are mostly controlled by the other end */
   5586 #define   DP_VOLTAGE_0_4		(0 << 25)
   5587 #define   DP_VOLTAGE_0_6		(1 << 25)
   5588 #define   DP_VOLTAGE_0_8		(2 << 25)
   5589 #define   DP_VOLTAGE_1_2		(3 << 25)
   5590 #define   DP_VOLTAGE_MASK		(7 << 25)
   5591 #define   DP_VOLTAGE_SHIFT		25
   5592 
   5593 /* Signal pre-emphasis levels, like voltages, the other end tells us what
   5594  * they want
   5595  */
   5596 #define   DP_PRE_EMPHASIS_0		(0 << 22)
   5597 #define   DP_PRE_EMPHASIS_3_5		(1 << 22)
   5598 #define   DP_PRE_EMPHASIS_6		(2 << 22)
   5599 #define   DP_PRE_EMPHASIS_9_5		(3 << 22)
   5600 #define   DP_PRE_EMPHASIS_MASK		(7 << 22)
   5601 #define   DP_PRE_EMPHASIS_SHIFT		22
   5602 
   5603 /* How many wires to use. I guess 3 was too hard */
   5604 #define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
   5605 #define   DP_PORT_WIDTH_MASK		(7 << 19)
   5606 #define   DP_PORT_WIDTH_SHIFT		19
   5607 
   5608 /* Mystic DPCD version 1.1 special mode */
   5609 #define   DP_ENHANCED_FRAMING		(1 << 18)
   5610 
   5611 /* eDP */
   5612 #define   DP_PLL_FREQ_270MHZ		(0 << 16)
   5613 #define   DP_PLL_FREQ_162MHZ		(1 << 16)
   5614 #define   DP_PLL_FREQ_MASK		(3 << 16)
   5615 
   5616 /* locked once port is enabled */
   5617 #define   DP_PORT_REVERSAL		(1 << 15)
   5618 
   5619 /* eDP */
   5620 #define   DP_PLL_ENABLE			(1 << 14)
   5621 
   5622 /* sends the clock on lane 15 of the PEG for debug */
   5623 #define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
   5624 
   5625 #define   DP_SCRAMBLING_DISABLE		(1 << 12)
   5626 #define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
   5627 
   5628 /* limit RGB values to avoid confusing TVs */
   5629 #define   DP_COLOR_RANGE_16_235		(1 << 8)
   5630 
   5631 /* Turn on the audio link */
   5632 #define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
   5633 
   5634 /* vs and hs sync polarity */
   5635 #define   DP_SYNC_VS_HIGH		(1 << 4)
   5636 #define   DP_SYNC_HS_HIGH		(1 << 3)
   5637 
   5638 /* A fantasy */
   5639 #define   DP_DETECTED			(1 << 2)
   5640 
   5641 /* The aux channel provides a way to talk to the
   5642  * signal sink for DDC etc. Max packet size supported
   5643  * is 20 bytes in each direction, hence the 5 fixed
   5644  * data registers
   5645  */
   5646 #define _DPA_AUX_CH_CTL		(DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
   5647 #define _DPA_AUX_CH_DATA1	(DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
   5648 
   5649 #define _DPB_AUX_CH_CTL		(DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
   5650 #define _DPB_AUX_CH_DATA1	(DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
   5651 
   5652 #define DP_AUX_CH_CTL(aux_ch)	_MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
   5653 #define DP_AUX_CH_DATA(aux_ch, i)	_MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
   5654 
   5655 #define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
   5656 #define   DP_AUX_CH_CTL_DONE		    (1 << 30)
   5657 #define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
   5658 #define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
   5659 #define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
   5660 #define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
   5661 #define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
   5662 #define   DP_AUX_CH_CTL_TIME_OUT_MAX	    (3 << 26) /* Varies per platform */
   5663 #define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
   5664 #define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
   5665 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
   5666 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
   5667 #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
   5668 #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
   5669 #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
   5670 #define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
   5671 #define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
   5672 #define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
   5673 #define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
   5674 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
   5675 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
   5676 #define   DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL	(1 << 14)
   5677 #define   DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL	(1 << 13)
   5678 #define   DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL	(1 << 12)
   5679 #define   DP_AUX_CH_CTL_TBT_IO			(1 << 11)
   5680 #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
   5681 #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
   5682 #define   DP_AUX_CH_CTL_SYNC_PULSE_SKL(c)   ((c) - 1)
   5683 
   5684 /*
   5685  * Computing GMCH M and N values for the Display Port link
   5686  *
   5687  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
   5688  *
   5689  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
   5690  *
   5691  * The GMCH value is used internally
   5692  *
   5693  * bytes_per_pixel is the number of bytes coming out of the plane,
   5694  * which is after the LUTs, so we want the bytes for our color format.
   5695  * For our current usage, this is always 3, one byte for R, G and B.
   5696  */
   5697 #define _PIPEA_DATA_M_G4X	0x70050
   5698 #define _PIPEB_DATA_M_G4X	0x71050
   5699 
   5700 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
   5701 #define  TU_SIZE(x)             (((x) - 1) << 25) /* default size 64 */
   5702 #define  TU_SIZE_SHIFT		25
   5703 #define  TU_SIZE_MASK           (0x3f << 25)
   5704 
   5705 #define  DATA_LINK_M_N_MASK	(0xffffff)
   5706 #define  DATA_LINK_N_MAX	(0x800000)
   5707 
   5708 #define _PIPEA_DATA_N_G4X	0x70054
   5709 #define _PIPEB_DATA_N_G4X	0x71054
   5710 #define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
   5711 
   5712 /*
   5713  * Computing Link M and N values for the Display Port link
   5714  *
   5715  * Link M / N = pixel_clock / ls_clk
   5716  *
   5717  * (the DP spec calls pixel_clock the 'strm_clk')
   5718  *
   5719  * The Link value is transmitted in the Main Stream
   5720  * Attributes and VB-ID.
   5721  */
   5722 
   5723 #define _PIPEA_LINK_M_G4X	0x70060
   5724 #define _PIPEB_LINK_M_G4X	0x71060
   5725 #define   PIPEA_DP_LINK_M_MASK			(0xffffff)
   5726 
   5727 #define _PIPEA_LINK_N_G4X	0x70064
   5728 #define _PIPEB_LINK_N_G4X	0x71064
   5729 #define   PIPEA_DP_LINK_N_MASK			(0xffffff)
   5730 
   5731 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
   5732 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
   5733 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
   5734 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
   5735 
   5736 /* Display & cursor control */
   5737 
   5738 /* Pipe A */
   5739 #define _PIPEADSL		0x70000
   5740 #define   DSL_LINEMASK_GEN2	0x00000fff
   5741 #define   DSL_LINEMASK_GEN3	0x00001fff
   5742 #define _PIPEACONF		0x70008
   5743 #define   PIPECONF_ENABLE	(1 << 31)
   5744 #define   PIPECONF_DISABLE	0
   5745 #define   PIPECONF_DOUBLE_WIDE	(1 << 30)
   5746 #define   I965_PIPECONF_ACTIVE	(1 << 30)
   5747 #define   PIPECONF_DSI_PLL_LOCKED	(1 << 29) /* vlv & pipe A only */
   5748 #define   PIPECONF_FRAME_START_DELAY_MASK	(3 << 27) /* pre-hsw */
   5749 #define   PIPECONF_FRAME_START_DELAY(x)		((x) << 27) /* pre-hsw: 0-3 */
   5750 #define   PIPECONF_SINGLE_WIDE	0
   5751 #define   PIPECONF_PIPE_UNLOCKED 0
   5752 #define   PIPECONF_PIPE_LOCKED	(1 << 25)
   5753 #define   PIPECONF_FORCE_BORDER	(1 << 25)
   5754 #define   PIPECONF_GAMMA_MODE_MASK_I9XX	(1 << 24) /* gmch */
   5755 #define   PIPECONF_GAMMA_MODE_MASK_ILK	(3 << 24) /* ilk-ivb */
   5756 #define   PIPECONF_GAMMA_MODE_8BIT	(0 << 24) /* gmch,ilk-ivb */
   5757 #define   PIPECONF_GAMMA_MODE_10BIT	(1 << 24) /* gmch,ilk-ivb */
   5758 #define   PIPECONF_GAMMA_MODE_12BIT	(2 << 24) /* ilk-ivb */
   5759 #define   PIPECONF_GAMMA_MODE_SPLIT	(3 << 24) /* ivb */
   5760 #define   PIPECONF_GAMMA_MODE(x)	((x) << 24) /* pass in GAMMA_MODE_MODE_* */
   5761 #define   PIPECONF_GAMMA_MODE_SHIFT	24
   5762 #define   PIPECONF_INTERLACE_MASK	(7 << 21)
   5763 #define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
   5764 /* Note that pre-gen3 does not support interlaced display directly. Panel
   5765  * fitting must be disabled on pre-ilk for interlaced. */
   5766 #define   PIPECONF_PROGRESSIVE			(0 << 21)
   5767 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
   5768 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
   5769 #define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
   5770 #define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
   5771 /* Ironlake and later have a complete new set of values for interlaced. PFIT
   5772  * means panel fitter required, PF means progressive fetch, DBL means power
   5773  * saving pixel doubling. */
   5774 #define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
   5775 #define   PIPECONF_INTERLACED_ILK		(3 << 21)
   5776 #define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
   5777 #define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
   5778 #define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
   5779 #define   PIPECONF_EDP_RR_MODE_SWITCH		(1 << 20)
   5780 #define   PIPECONF_CXSR_DOWNCLOCK	(1 << 16)
   5781 #define   PIPECONF_EDP_RR_MODE_SWITCH_VLV	(1 << 14)
   5782 #define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
   5783 #define   PIPECONF_OUTPUT_COLORSPACE_MASK	(3 << 11) /* ilk-ivb */
   5784 #define   PIPECONF_OUTPUT_COLORSPACE_RGB	(0 << 11) /* ilk-ivb */
   5785 #define   PIPECONF_OUTPUT_COLORSPACE_YUV601	(1 << 11) /* ilk-ivb */
   5786 #define   PIPECONF_OUTPUT_COLORSPACE_YUV709	(2 << 11) /* ilk-ivb */
   5787 #define   PIPECONF_OUTPUT_COLORSPACE_YUV_HSW	(1 << 11) /* hsw only */
   5788 #define   PIPECONF_BPC_MASK	(0x7 << 5)
   5789 #define   PIPECONF_8BPC		(0 << 5)
   5790 #define   PIPECONF_10BPC	(1 << 5)
   5791 #define   PIPECONF_6BPC		(2 << 5)
   5792 #define   PIPECONF_12BPC	(3 << 5)
   5793 #define   PIPECONF_DITHER_EN	(1 << 4)
   5794 #define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
   5795 #define   PIPECONF_DITHER_TYPE_SP (0 << 2)
   5796 #define   PIPECONF_DITHER_TYPE_ST1 (1 << 2)
   5797 #define   PIPECONF_DITHER_TYPE_ST2 (2 << 2)
   5798 #define   PIPECONF_DITHER_TYPE_TEMP (3 << 2)
   5799 #define _PIPEASTAT		0x70024
   5800 #define   PIPE_FIFO_UNDERRUN_STATUS		(1UL << 31)
   5801 #define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL << 30)
   5802 #define   PIPE_CRC_ERROR_ENABLE			(1UL << 29)
   5803 #define   PIPE_CRC_DONE_ENABLE			(1UL << 28)
   5804 #define   PERF_COUNTER2_INTERRUPT_EN		(1UL << 27)
   5805 #define   PIPE_GMBUS_EVENT_ENABLE		(1UL << 27)
   5806 #define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL << 26)
   5807 #define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL << 26)
   5808 #define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL << 25)
   5809 #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL << 24)
   5810 #define   PIPE_DPST_EVENT_ENABLE		(1UL << 23)
   5811 #define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL << 22)
   5812 #define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL << 22)
   5813 #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL << 21)
   5814 #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL << 20)
   5815 #define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL << 19)
   5816 #define   PERF_COUNTER_INTERRUPT_EN		(1UL << 19)
   5817 #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL << 18) /* pre-965 */
   5818 #define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL << 18) /* 965 or later */
   5819 #define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL << 17)
   5820 #define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL << 17)
   5821 #define   PIPEA_HBLANK_INT_EN_VLV		(1UL << 16)
   5822 #define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL << 16)
   5823 #define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL << 15)
   5824 #define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL << 14)
   5825 #define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL << 13)
   5826 #define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL << 12)
   5827 #define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL << 11)
   5828 #define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL << 11)
   5829 #define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL << 10)
   5830 #define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL << 10)
   5831 #define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL << 9)
   5832 #define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL << 8)
   5833 #define   PIPE_DPST_EVENT_STATUS		(1UL << 7)
   5834 #define   PIPE_A_PSR_STATUS_VLV			(1UL << 6)
   5835 #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL << 6)
   5836 #define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL << 5)
   5837 #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL << 4)
   5838 #define   PIPE_B_PSR_STATUS_VLV			(1UL << 3)
   5839 #define   PERF_COUNTER_INTERRUPT_STATUS		(1UL << 3)
   5840 #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL << 2) /* pre-965 */
   5841 #define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL << 2) /* 965 or later */
   5842 #define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL << 1)
   5843 #define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL << 1)
   5844 #define   PIPE_HBLANK_INT_STATUS		(1UL << 0)
   5845 #define   PIPE_OVERLAY_UPDATED_STATUS		(1UL << 0)
   5846 
   5847 #define PIPESTAT_INT_ENABLE_MASK		0x7fff0000
   5848 #define PIPESTAT_INT_STATUS_MASK		0x0000ffff
   5849 
   5850 #define PIPE_A_OFFSET		0x70000
   5851 #define PIPE_B_OFFSET		0x71000
   5852 #define PIPE_C_OFFSET		0x72000
   5853 #define PIPE_D_OFFSET		0x73000
   5854 #define CHV_PIPE_C_OFFSET	0x74000
   5855 /*
   5856  * There's actually no pipe EDP. Some pipe registers have
   5857  * simply shifted from the pipe to the transcoder, while
   5858  * keeping their original offset. Thus we need PIPE_EDP_OFFSET
   5859  * to access such registers in transcoder EDP.
   5860  */
   5861 #define PIPE_EDP_OFFSET	0x7f000
   5862 
   5863 /* ICL DSI 0 and 1 */
   5864 #define PIPE_DSI0_OFFSET	0x7b000
   5865 #define PIPE_DSI1_OFFSET	0x7b800
   5866 
   5867 #define PIPECONF(pipe)		_MMIO_PIPE2(pipe, _PIPEACONF)
   5868 #define PIPEDSL(pipe)		_MMIO_PIPE2(pipe, _PIPEADSL)
   5869 #define PIPEFRAME(pipe)		_MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
   5870 #define PIPEFRAMEPIXEL(pipe)	_MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
   5871 #define PIPESTAT(pipe)		_MMIO_PIPE2(pipe, _PIPEASTAT)
   5872 
   5873 #define  _PIPEAGCMAX           0x70010
   5874 #define  _PIPEBGCMAX           0x71010
   5875 #define PIPEGCMAX_RGB_MASK     REG_GENMASK(15, 0)
   5876 #define PIPEGCMAX(pipe, i)     _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
   5877 
   5878 #define _PIPE_MISC_A			0x70030
   5879 #define _PIPE_MISC_B			0x71030
   5880 #define   PIPEMISC_YUV420_ENABLE	(1 << 27) /* glk+ */
   5881 #define   PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
   5882 #define   PIPEMISC_HDR_MODE_PRECISION	(1 << 23) /* icl+ */
   5883 #define   PIPEMISC_OUTPUT_COLORSPACE_YUV  (1 << 11)
   5884 #define   PIPEMISC_DITHER_BPC_MASK	(7 << 5)
   5885 #define   PIPEMISC_DITHER_8_BPC		(0 << 5)
   5886 #define   PIPEMISC_DITHER_10_BPC	(1 << 5)
   5887 #define   PIPEMISC_DITHER_6_BPC		(2 << 5)
   5888 #define   PIPEMISC_DITHER_12_BPC	(3 << 5)
   5889 #define   PIPEMISC_DITHER_ENABLE	(1 << 4)
   5890 #define   PIPEMISC_DITHER_TYPE_MASK	(3 << 2)
   5891 #define   PIPEMISC_DITHER_TYPE_SP	(0 << 2)
   5892 #define PIPEMISC(pipe)			_MMIO_PIPE2(pipe, _PIPE_MISC_A)
   5893 
   5894 /* Skylake+ pipe bottom (background) color */
   5895 #define _SKL_BOTTOM_COLOR_A		0x70034
   5896 #define   SKL_BOTTOM_COLOR_GAMMA_ENABLE	(1 << 31)
   5897 #define   SKL_BOTTOM_COLOR_CSC_ENABLE	(1 << 30)
   5898 #define SKL_BOTTOM_COLOR(pipe)		_MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
   5899 
   5900 #define VLV_DPFLIPSTAT				_MMIO(VLV_DISPLAY_BASE + 0x70028)
   5901 #define   PIPEB_LINE_COMPARE_INT_EN		(1 << 29)
   5902 #define   PIPEB_HLINE_INT_EN			(1 << 28)
   5903 #define   PIPEB_VBLANK_INT_EN			(1 << 27)
   5904 #define   SPRITED_FLIP_DONE_INT_EN		(1 << 26)
   5905 #define   SPRITEC_FLIP_DONE_INT_EN		(1 << 25)
   5906 #define   PLANEB_FLIP_DONE_INT_EN		(1 << 24)
   5907 #define   PIPE_PSR_INT_EN			(1 << 22)
   5908 #define   PIPEA_LINE_COMPARE_INT_EN		(1 << 21)
   5909 #define   PIPEA_HLINE_INT_EN			(1 << 20)
   5910 #define   PIPEA_VBLANK_INT_EN			(1 << 19)
   5911 #define   SPRITEB_FLIP_DONE_INT_EN		(1 << 18)
   5912 #define   SPRITEA_FLIP_DONE_INT_EN		(1 << 17)
   5913 #define   PLANEA_FLIPDONE_INT_EN		(1 << 16)
   5914 #define   PIPEC_LINE_COMPARE_INT_EN		(1 << 13)
   5915 #define   PIPEC_HLINE_INT_EN			(1 << 12)
   5916 #define   PIPEC_VBLANK_INT_EN			(1 << 11)
   5917 #define   SPRITEF_FLIPDONE_INT_EN		(1 << 10)
   5918 #define   SPRITEE_FLIPDONE_INT_EN		(1 << 9)
   5919 #define   PLANEC_FLIPDONE_INT_EN		(1 << 8)
   5920 
   5921 #define DPINVGTT				_MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
   5922 #define   SPRITEF_INVALID_GTT_INT_EN		(1 << 27)
   5923 #define   SPRITEE_INVALID_GTT_INT_EN		(1 << 26)
   5924 #define   PLANEC_INVALID_GTT_INT_EN		(1 << 25)
   5925 #define   CURSORC_INVALID_GTT_INT_EN		(1 << 24)
   5926 #define   CURSORB_INVALID_GTT_INT_EN		(1 << 23)
   5927 #define   CURSORA_INVALID_GTT_INT_EN		(1 << 22)
   5928 #define   SPRITED_INVALID_GTT_INT_EN		(1 << 21)
   5929 #define   SPRITEC_INVALID_GTT_INT_EN		(1 << 20)
   5930 #define   PLANEB_INVALID_GTT_INT_EN		(1 << 19)
   5931 #define   SPRITEB_INVALID_GTT_INT_EN		(1 << 18)
   5932 #define   SPRITEA_INVALID_GTT_INT_EN		(1 << 17)
   5933 #define   PLANEA_INVALID_GTT_INT_EN		(1 << 16)
   5934 #define   DPINVGTT_EN_MASK			0xff0000
   5935 #define   DPINVGTT_EN_MASK_CHV			0xfff0000
   5936 #define   SPRITEF_INVALID_GTT_STATUS		(1 << 11)
   5937 #define   SPRITEE_INVALID_GTT_STATUS		(1 << 10)
   5938 #define   PLANEC_INVALID_GTT_STATUS		(1 << 9)
   5939 #define   CURSORC_INVALID_GTT_STATUS		(1 << 8)
   5940 #define   CURSORB_INVALID_GTT_STATUS		(1 << 7)
   5941 #define   CURSORA_INVALID_GTT_STATUS		(1 << 6)
   5942 #define   SPRITED_INVALID_GTT_STATUS		(1 << 5)
   5943 #define   SPRITEC_INVALID_GTT_STATUS		(1 << 4)
   5944 #define   PLANEB_INVALID_GTT_STATUS		(1 << 3)
   5945 #define   SPRITEB_INVALID_GTT_STATUS		(1 << 2)
   5946 #define   SPRITEA_INVALID_GTT_STATUS		(1 << 1)
   5947 #define   PLANEA_INVALID_GTT_STATUS		(1 << 0)
   5948 #define   DPINVGTT_STATUS_MASK			0xff
   5949 #define   DPINVGTT_STATUS_MASK_CHV		0xfff
   5950 
   5951 #define DSPARB			_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
   5952 #define   DSPARB_CSTART_MASK	(0x7f << 7)
   5953 #define   DSPARB_CSTART_SHIFT	7
   5954 #define   DSPARB_BSTART_MASK	(0x7f)
   5955 #define   DSPARB_BSTART_SHIFT	0
   5956 #define   DSPARB_BEND_SHIFT	9 /* on 855 */
   5957 #define   DSPARB_AEND_SHIFT	0
   5958 #define   DSPARB_SPRITEA_SHIFT_VLV	0
   5959 #define   DSPARB_SPRITEA_MASK_VLV	(0xff << 0)
   5960 #define   DSPARB_SPRITEB_SHIFT_VLV	8
   5961 #define   DSPARB_SPRITEB_MASK_VLV	(0xff << 8)
   5962 #define   DSPARB_SPRITEC_SHIFT_VLV	16
   5963 #define   DSPARB_SPRITEC_MASK_VLV	(0xff << 16)
   5964 #define   DSPARB_SPRITED_SHIFT_VLV	24
   5965 #define   DSPARB_SPRITED_MASK_VLV	(0xff << 24)
   5966 #define DSPARB2				_MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
   5967 #define   DSPARB_SPRITEA_HI_SHIFT_VLV	0
   5968 #define   DSPARB_SPRITEA_HI_MASK_VLV	(0x1 << 0)
   5969 #define   DSPARB_SPRITEB_HI_SHIFT_VLV	4
   5970 #define   DSPARB_SPRITEB_HI_MASK_VLV	(0x1 << 4)
   5971 #define   DSPARB_SPRITEC_HI_SHIFT_VLV	8
   5972 #define   DSPARB_SPRITEC_HI_MASK_VLV	(0x1 << 8)
   5973 #define   DSPARB_SPRITED_HI_SHIFT_VLV	12
   5974 #define   DSPARB_SPRITED_HI_MASK_VLV	(0x1 << 12)
   5975 #define   DSPARB_SPRITEE_HI_SHIFT_VLV	16
   5976 #define   DSPARB_SPRITEE_HI_MASK_VLV	(0x1 << 16)
   5977 #define   DSPARB_SPRITEF_HI_SHIFT_VLV	20
   5978 #define   DSPARB_SPRITEF_HI_MASK_VLV	(0x1 << 20)
   5979 #define DSPARB3				_MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
   5980 #define   DSPARB_SPRITEE_SHIFT_VLV	0
   5981 #define   DSPARB_SPRITEE_MASK_VLV	(0xff << 0)
   5982 #define   DSPARB_SPRITEF_SHIFT_VLV	8
   5983 #define   DSPARB_SPRITEF_MASK_VLV	(0xff << 8)
   5984 
   5985 /* pnv/gen4/g4x/vlv/chv */
   5986 #define DSPFW1		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
   5987 #define   DSPFW_SR_SHIFT		23
   5988 #define   DSPFW_SR_MASK			(0x1ff << 23)
   5989 #define   DSPFW_CURSORB_SHIFT		16
   5990 #define   DSPFW_CURSORB_MASK		(0x3f << 16)
   5991 #define   DSPFW_PLANEB_SHIFT		8
   5992 #define   DSPFW_PLANEB_MASK		(0x7f << 8)
   5993 #define   DSPFW_PLANEB_MASK_VLV		(0xff << 8) /* vlv/chv */
   5994 #define   DSPFW_PLANEA_SHIFT		0
   5995 #define   DSPFW_PLANEA_MASK		(0x7f << 0)
   5996 #define   DSPFW_PLANEA_MASK_VLV		(0xff << 0) /* vlv/chv */
   5997 #define DSPFW2		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
   5998 #define   DSPFW_FBC_SR_EN		(1 << 31)	  /* g4x */
   5999 #define   DSPFW_FBC_SR_SHIFT		28
   6000 #define   DSPFW_FBC_SR_MASK		(0x7 << 28) /* g4x */
   6001 #define   DSPFW_FBC_HPLL_SR_SHIFT	24
   6002 #define   DSPFW_FBC_HPLL_SR_MASK	(0xf << 24) /* g4x */
   6003 #define   DSPFW_SPRITEB_SHIFT		(16)
   6004 #define   DSPFW_SPRITEB_MASK		(0x7f << 16) /* g4x */
   6005 #define   DSPFW_SPRITEB_MASK_VLV	(0xff << 16) /* vlv/chv */
   6006 #define   DSPFW_CURSORA_SHIFT		8
   6007 #define   DSPFW_CURSORA_MASK		(0x3f << 8)
   6008 #define   DSPFW_PLANEC_OLD_SHIFT	0
   6009 #define   DSPFW_PLANEC_OLD_MASK		(0x7f << 0) /* pre-gen4 sprite C */
   6010 #define   DSPFW_SPRITEA_SHIFT		0
   6011 #define   DSPFW_SPRITEA_MASK		(0x7f << 0) /* g4x */
   6012 #define   DSPFW_SPRITEA_MASK_VLV	(0xff << 0) /* vlv/chv */
   6013 #define DSPFW3		_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
   6014 #define   DSPFW_HPLL_SR_EN		(1 << 31)
   6015 #define   PINEVIEW_SELF_REFRESH_EN	(1 << 30)
   6016 #define   DSPFW_CURSOR_SR_SHIFT		24
   6017 #define   DSPFW_CURSOR_SR_MASK		(0x3f << 24)
   6018 #define   DSPFW_HPLL_CURSOR_SHIFT	16
   6019 #define   DSPFW_HPLL_CURSOR_MASK	(0x3f << 16)
   6020 #define   DSPFW_HPLL_SR_SHIFT		0
   6021 #define   DSPFW_HPLL_SR_MASK		(0x1ff << 0)
   6022 
   6023 /* vlv/chv */
   6024 #define DSPFW4		_MMIO(VLV_DISPLAY_BASE + 0x70070)
   6025 #define   DSPFW_SPRITEB_WM1_SHIFT	16
   6026 #define   DSPFW_SPRITEB_WM1_MASK	(0xff << 16)
   6027 #define   DSPFW_CURSORA_WM1_SHIFT	8
   6028 #define   DSPFW_CURSORA_WM1_MASK	(0x3f << 8)
   6029 #define   DSPFW_SPRITEA_WM1_SHIFT	0
   6030 #define   DSPFW_SPRITEA_WM1_MASK	(0xff << 0)
   6031 #define DSPFW5		_MMIO(VLV_DISPLAY_BASE + 0x70074)
   6032 #define   DSPFW_PLANEB_WM1_SHIFT	24
   6033 #define   DSPFW_PLANEB_WM1_MASK		(0xff << 24)
   6034 #define   DSPFW_PLANEA_WM1_SHIFT	16
   6035 #define   DSPFW_PLANEA_WM1_MASK		(0xff << 16)
   6036 #define   DSPFW_CURSORB_WM1_SHIFT	8
   6037 #define   DSPFW_CURSORB_WM1_MASK	(0x3f << 8)
   6038 #define   DSPFW_CURSOR_SR_WM1_SHIFT	0
   6039 #define   DSPFW_CURSOR_SR_WM1_MASK	(0x3f << 0)
   6040 #define DSPFW6		_MMIO(VLV_DISPLAY_BASE + 0x70078)
   6041 #define   DSPFW_SR_WM1_SHIFT		0
   6042 #define   DSPFW_SR_WM1_MASK		(0x1ff << 0)
   6043 #define DSPFW7		_MMIO(VLV_DISPLAY_BASE + 0x7007c)
   6044 #define DSPFW7_CHV	_MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
   6045 #define   DSPFW_SPRITED_WM1_SHIFT	24
   6046 #define   DSPFW_SPRITED_WM1_MASK	(0xff << 24)
   6047 #define   DSPFW_SPRITED_SHIFT		16
   6048 #define   DSPFW_SPRITED_MASK_VLV	(0xff << 16)
   6049 #define   DSPFW_SPRITEC_WM1_SHIFT	8
   6050 #define   DSPFW_SPRITEC_WM1_MASK	(0xff << 8)
   6051 #define   DSPFW_SPRITEC_SHIFT		0
   6052 #define   DSPFW_SPRITEC_MASK_VLV	(0xff << 0)
   6053 #define DSPFW8_CHV	_MMIO(VLV_DISPLAY_BASE + 0x700b8)
   6054 #define   DSPFW_SPRITEF_WM1_SHIFT	24
   6055 #define   DSPFW_SPRITEF_WM1_MASK	(0xff << 24)
   6056 #define   DSPFW_SPRITEF_SHIFT		16
   6057 #define   DSPFW_SPRITEF_MASK_VLV	(0xff << 16)
   6058 #define   DSPFW_SPRITEE_WM1_SHIFT	8
   6059 #define   DSPFW_SPRITEE_WM1_MASK	(0xff << 8)
   6060 #define   DSPFW_SPRITEE_SHIFT		0
   6061 #define   DSPFW_SPRITEE_MASK_VLV	(0xff << 0)
   6062 #define DSPFW9_CHV	_MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
   6063 #define   DSPFW_PLANEC_WM1_SHIFT	24
   6064 #define   DSPFW_PLANEC_WM1_MASK		(0xff << 24)
   6065 #define   DSPFW_PLANEC_SHIFT		16
   6066 #define   DSPFW_PLANEC_MASK_VLV		(0xff << 16)
   6067 #define   DSPFW_CURSORC_WM1_SHIFT	8
   6068 #define   DSPFW_CURSORC_WM1_MASK	(0x3f << 16)
   6069 #define   DSPFW_CURSORC_SHIFT		0
   6070 #define   DSPFW_CURSORC_MASK		(0x3f << 0)
   6071 
   6072 /* vlv/chv high order bits */
   6073 #define DSPHOWM		_MMIO(VLV_DISPLAY_BASE + 0x70064)
   6074 #define   DSPFW_SR_HI_SHIFT		24
   6075 #define   DSPFW_SR_HI_MASK		(3 << 24) /* 2 bits for chv, 1 for vlv */
   6076 #define   DSPFW_SPRITEF_HI_SHIFT	23
   6077 #define   DSPFW_SPRITEF_HI_MASK		(1 << 23)
   6078 #define   DSPFW_SPRITEE_HI_SHIFT	22
   6079 #define   DSPFW_SPRITEE_HI_MASK		(1 << 22)
   6080 #define   DSPFW_PLANEC_HI_SHIFT		21
   6081 #define   DSPFW_PLANEC_HI_MASK		(1 << 21)
   6082 #define   DSPFW_SPRITED_HI_SHIFT	20
   6083 #define   DSPFW_SPRITED_HI_MASK		(1 << 20)
   6084 #define   DSPFW_SPRITEC_HI_SHIFT	16
   6085 #define   DSPFW_SPRITEC_HI_MASK		(1 << 16)
   6086 #define   DSPFW_PLANEB_HI_SHIFT		12
   6087 #define   DSPFW_PLANEB_HI_MASK		(1 << 12)
   6088 #define   DSPFW_SPRITEB_HI_SHIFT	8
   6089 #define   DSPFW_SPRITEB_HI_MASK		(1 << 8)
   6090 #define   DSPFW_SPRITEA_HI_SHIFT	4
   6091 #define   DSPFW_SPRITEA_HI_MASK		(1 << 4)
   6092 #define   DSPFW_PLANEA_HI_SHIFT		0
   6093 #define   DSPFW_PLANEA_HI_MASK		(1 << 0)
   6094 #define DSPHOWM1	_MMIO(VLV_DISPLAY_BASE + 0x70068)
   6095 #define   DSPFW_SR_WM1_HI_SHIFT		24
   6096 #define   DSPFW_SR_WM1_HI_MASK		(3 << 24) /* 2 bits for chv, 1 for vlv */
   6097 #define   DSPFW_SPRITEF_WM1_HI_SHIFT	23
   6098 #define   DSPFW_SPRITEF_WM1_HI_MASK	(1 << 23)
   6099 #define   DSPFW_SPRITEE_WM1_HI_SHIFT	22
   6100 #define   DSPFW_SPRITEE_WM1_HI_MASK	(1 << 22)
   6101 #define   DSPFW_PLANEC_WM1_HI_SHIFT	21
   6102 #define   DSPFW_PLANEC_WM1_HI_MASK	(1 << 21)
   6103 #define   DSPFW_SPRITED_WM1_HI_SHIFT	20
   6104 #define   DSPFW_SPRITED_WM1_HI_MASK	(1 << 20)
   6105 #define   DSPFW_SPRITEC_WM1_HI_SHIFT	16
   6106 #define   DSPFW_SPRITEC_WM1_HI_MASK	(1 << 16)
   6107 #define   DSPFW_PLANEB_WM1_HI_SHIFT	12
   6108 #define   DSPFW_PLANEB_WM1_HI_MASK	(1 << 12)
   6109 #define   DSPFW_SPRITEB_WM1_HI_SHIFT	8
   6110 #define   DSPFW_SPRITEB_WM1_HI_MASK	(1 << 8)
   6111 #define   DSPFW_SPRITEA_WM1_HI_SHIFT	4
   6112 #define   DSPFW_SPRITEA_WM1_HI_MASK	(1 << 4)
   6113 #define   DSPFW_PLANEA_WM1_HI_SHIFT	0
   6114 #define   DSPFW_PLANEA_WM1_HI_MASK	(1 << 0)
   6115 
   6116 /* drain latency register values*/
   6117 #define VLV_DDL(pipe)			_MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
   6118 #define DDL_CURSOR_SHIFT		24
   6119 #define DDL_SPRITE_SHIFT(sprite)	(8 + 8 * (sprite))
   6120 #define DDL_PLANE_SHIFT			0
   6121 #define DDL_PRECISION_HIGH		(1 << 7)
   6122 #define DDL_PRECISION_LOW		(0 << 7)
   6123 #define DRAIN_LATENCY_MASK		0x7f
   6124 
   6125 #define CBR1_VLV			_MMIO(VLV_DISPLAY_BASE + 0x70400)
   6126 #define  CBR_PND_DEADLINE_DISABLE	(1 << 31)
   6127 #define  CBR_PWM_CLOCK_MUX_SELECT	(1 << 30)
   6128 
   6129 #define CBR4_VLV			_MMIO(VLV_DISPLAY_BASE + 0x70450)
   6130 #define  CBR_DPLLBMD_PIPE(pipe)		(1 << (7 + (pipe) * 11)) /* pipes B and C */
   6131 
   6132 /* FIFO watermark sizes etc */
   6133 #define G4X_FIFO_LINE_SIZE	64
   6134 #define I915_FIFO_LINE_SIZE	64
   6135 #define I830_FIFO_LINE_SIZE	32
   6136 
   6137 #define VALLEYVIEW_FIFO_SIZE	255
   6138 #define G4X_FIFO_SIZE		127
   6139 #define I965_FIFO_SIZE		512
   6140 #define I945_FIFO_SIZE		127
   6141 #define I915_FIFO_SIZE		95
   6142 #define I855GM_FIFO_SIZE	127 /* In cachelines */
   6143 #define I830_FIFO_SIZE		95
   6144 
   6145 #define VALLEYVIEW_MAX_WM	0xff
   6146 #define G4X_MAX_WM		0x3f
   6147 #define I915_MAX_WM		0x3f
   6148 
   6149 #define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
   6150 #define PINEVIEW_FIFO_LINE_SIZE	64
   6151 #define PINEVIEW_MAX_WM		0x1ff
   6152 #define PINEVIEW_DFT_WM		0x3f
   6153 #define PINEVIEW_DFT_HPLLOFF_WM	0
   6154 #define PINEVIEW_GUARD_WM		10
   6155 #define PINEVIEW_CURSOR_FIFO		64
   6156 #define PINEVIEW_CURSOR_MAX_WM	0x3f
   6157 #define PINEVIEW_CURSOR_DFT_WM	0
   6158 #define PINEVIEW_CURSOR_GUARD_WM	5
   6159 
   6160 #define VALLEYVIEW_CURSOR_MAX_WM 64
   6161 #define I965_CURSOR_FIFO	64
   6162 #define I965_CURSOR_MAX_WM	32
   6163 #define I965_CURSOR_DFT_WM	8
   6164 
   6165 /* Watermark register definitions for SKL */
   6166 #define _CUR_WM_A_0		0x70140
   6167 #define _CUR_WM_B_0		0x71140
   6168 #define _PLANE_WM_1_A_0		0x70240
   6169 #define _PLANE_WM_1_B_0		0x71240
   6170 #define _PLANE_WM_2_A_0		0x70340
   6171 #define _PLANE_WM_2_B_0		0x71340
   6172 #define _PLANE_WM_TRANS_1_A_0	0x70268
   6173 #define _PLANE_WM_TRANS_1_B_0	0x71268
   6174 #define _PLANE_WM_TRANS_2_A_0	0x70368
   6175 #define _PLANE_WM_TRANS_2_B_0	0x71368
   6176 #define _CUR_WM_TRANS_A_0	0x70168
   6177 #define _CUR_WM_TRANS_B_0	0x71168
   6178 #define   PLANE_WM_EN		(1 << 31)
   6179 #define   PLANE_WM_IGNORE_LINES	(1 << 30)
   6180 #define   PLANE_WM_LINES_SHIFT	14
   6181 #define   PLANE_WM_LINES_MASK	0x1f
   6182 #define   PLANE_WM_BLOCKS_MASK	0x7ff /* skl+: 10 bits, icl+ 11 bits */
   6183 
   6184 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
   6185 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
   6186 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
   6187 
   6188 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
   6189 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
   6190 #define _PLANE_WM_BASE(pipe, plane)	\
   6191 			_PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
   6192 #define PLANE_WM(pipe, plane, level)	\
   6193 			_MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
   6194 #define _PLANE_WM_TRANS_1(pipe)	\
   6195 			_PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
   6196 #define _PLANE_WM_TRANS_2(pipe)	\
   6197 			_PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
   6198 #define PLANE_WM_TRANS(pipe, plane)	\
   6199 	_MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
   6200 
   6201 /* define the Watermark register on Ironlake */
   6202 #define WM0_PIPEA_ILK		_MMIO(0x45100)
   6203 #define  WM0_PIPE_PLANE_MASK	(0xffff << 16)
   6204 #define  WM0_PIPE_PLANE_SHIFT	16
   6205 #define  WM0_PIPE_SPRITE_MASK	(0xff << 8)
   6206 #define  WM0_PIPE_SPRITE_SHIFT	8
   6207 #define  WM0_PIPE_CURSOR_MASK	(0xff)
   6208 
   6209 #define WM0_PIPEB_ILK		_MMIO(0x45104)
   6210 #define WM0_PIPEC_IVB		_MMIO(0x45200)
   6211 #define WM1_LP_ILK		_MMIO(0x45108)
   6212 #define  WM1_LP_SR_EN		(1 << 31)
   6213 #define  WM1_LP_LATENCY_SHIFT	24
   6214 #define  WM1_LP_LATENCY_MASK	(0x7f << 24)
   6215 #define  WM1_LP_FBC_MASK	(0xf << 20)
   6216 #define  WM1_LP_FBC_SHIFT	20
   6217 #define  WM1_LP_FBC_SHIFT_BDW	19
   6218 #define  WM1_LP_SR_MASK		(0x7ff << 8)
   6219 #define  WM1_LP_SR_SHIFT	8
   6220 #define  WM1_LP_CURSOR_MASK	(0xff)
   6221 #define WM2_LP_ILK		_MMIO(0x4510c)
   6222 #define  WM2_LP_EN		(1 << 31)
   6223 #define WM3_LP_ILK		_MMIO(0x45110)
   6224 #define  WM3_LP_EN		(1 << 31)
   6225 #define WM1S_LP_ILK		_MMIO(0x45120)
   6226 #define WM2S_LP_IVB		_MMIO(0x45124)
   6227 #define WM3S_LP_IVB		_MMIO(0x45128)
   6228 #define  WM1S_LP_EN		(1 << 31)
   6229 
   6230 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
   6231 	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
   6232 	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
   6233 
   6234 /* Memory latency timer register */
   6235 #define MLTR_ILK		_MMIO(0x11222)
   6236 #define  MLTR_WM1_SHIFT		0
   6237 #define  MLTR_WM2_SHIFT		8
   6238 /* the unit of memory self-refresh latency time is 0.5us */
   6239 #define  ILK_SRLT_MASK		0x3f
   6240 
   6241 
   6242 /* the address where we get all kinds of latency value */
   6243 #define SSKPD			_MMIO(0x5d10)
   6244 #define SSKPD_WM_MASK		0x3f
   6245 #define SSKPD_WM0_SHIFT		0
   6246 #define SSKPD_WM1_SHIFT		8
   6247 #define SSKPD_WM2_SHIFT		16
   6248 #define SSKPD_WM3_SHIFT		24
   6249 
   6250 /*
   6251  * The two pipe frame counter registers are not synchronized, so
   6252  * reading a stable value is somewhat tricky. The following code
   6253  * should work:
   6254  *
   6255  *  do {
   6256  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
   6257  *             PIPE_FRAME_HIGH_SHIFT;
   6258  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
   6259  *             PIPE_FRAME_LOW_SHIFT);
   6260  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
   6261  *             PIPE_FRAME_HIGH_SHIFT);
   6262  *  } while (high1 != high2);
   6263  *  frame = (high1 << 8) | low1;
   6264  */
   6265 #define _PIPEAFRAMEHIGH          0x70040
   6266 #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
   6267 #define   PIPE_FRAME_HIGH_SHIFT   0
   6268 #define _PIPEAFRAMEPIXEL         0x70044
   6269 #define   PIPE_FRAME_LOW_MASK     0xff000000
   6270 #define   PIPE_FRAME_LOW_SHIFT    24
   6271 #define   PIPE_PIXEL_MASK         0x00ffffff
   6272 #define   PIPE_PIXEL_SHIFT        0
   6273 /* GM45+ just has to be different */
   6274 #define _PIPEA_FRMCOUNT_G4X	0x70040
   6275 #define _PIPEA_FLIPCOUNT_G4X	0x70044
   6276 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
   6277 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
   6278 
   6279 /* Cursor A & B regs */
   6280 #define _CURACNTR		0x70080
   6281 /* Old style CUR*CNTR flags (desktop 8xx) */
   6282 #define   CURSOR_ENABLE		0x80000000
   6283 #define   CURSOR_GAMMA_ENABLE	0x40000000
   6284 #define   CURSOR_STRIDE_SHIFT	28
   6285 #define   CURSOR_STRIDE(x)	((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
   6286 #define   CURSOR_FORMAT_SHIFT	24
   6287 #define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
   6288 #define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
   6289 #define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
   6290 #define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
   6291 #define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
   6292 #define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
   6293 /* New style CUR*CNTR flags */
   6294 #define   MCURSOR_MODE		0x27
   6295 #define   MCURSOR_MODE_DISABLE   0x00
   6296 #define   MCURSOR_MODE_128_32B_AX 0x02
   6297 #define   MCURSOR_MODE_256_32B_AX 0x03
   6298 #define   MCURSOR_MODE_64_32B_AX 0x07
   6299 #define   MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
   6300 #define   MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
   6301 #define   MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
   6302 #define   MCURSOR_PIPE_SELECT_MASK	(0x3 << 28)
   6303 #define   MCURSOR_PIPE_SELECT_SHIFT	28
   6304 #define   MCURSOR_PIPE_SELECT(pipe)	((pipe) << 28)
   6305 #define   MCURSOR_GAMMA_ENABLE  (1 << 26)
   6306 #define   MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
   6307 #define   MCURSOR_ROTATE_180	(1 << 15)
   6308 #define   MCURSOR_TRICKLE_FEED_DISABLE	(1 << 14)
   6309 #define _CURABASE		0x70084
   6310 #define _CURAPOS		0x70088
   6311 #define   CURSOR_POS_MASK       0x007FF
   6312 #define   CURSOR_POS_SIGN       0x8000
   6313 #define   CURSOR_X_SHIFT        0
   6314 #define   CURSOR_Y_SHIFT        16
   6315 #define CURSIZE			_MMIO(0x700a0) /* 845/865 */
   6316 #define _CUR_FBC_CTL_A		0x700a0 /* ivb+ */
   6317 #define   CUR_FBC_CTL_EN	(1 << 31)
   6318 #define _CURASURFLIVE		0x700ac /* g4x+ */
   6319 #define _CURBCNTR		0x700c0
   6320 #define _CURBBASE		0x700c4
   6321 #define _CURBPOS		0x700c8
   6322 
   6323 #define _CURBCNTR_IVB		0x71080
   6324 #define _CURBBASE_IVB		0x71084
   6325 #define _CURBPOS_IVB		0x71088
   6326 
   6327 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
   6328 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
   6329 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
   6330 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
   6331 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
   6332 
   6333 #define CURSOR_A_OFFSET 0x70080
   6334 #define CURSOR_B_OFFSET 0x700c0
   6335 #define CHV_CURSOR_C_OFFSET 0x700e0
   6336 #define IVB_CURSOR_B_OFFSET 0x71080
   6337 #define IVB_CURSOR_C_OFFSET 0x72080
   6338 #define TGL_CURSOR_D_OFFSET 0x73080
   6339 
   6340 /* Display A control */
   6341 #define _DSPACNTR				0x70180
   6342 #define   DISPLAY_PLANE_ENABLE			(1 << 31)
   6343 #define   DISPLAY_PLANE_DISABLE			0
   6344 #define   DISPPLANE_GAMMA_ENABLE		(1 << 30)
   6345 #define   DISPPLANE_GAMMA_DISABLE		0
   6346 #define   DISPPLANE_PIXFORMAT_MASK		(0xf << 26)
   6347 #define   DISPPLANE_YUV422			(0x0 << 26)
   6348 #define   DISPPLANE_8BPP			(0x2 << 26)
   6349 #define   DISPPLANE_BGRA555			(0x3 << 26)
   6350 #define   DISPPLANE_BGRX555			(0x4 << 26)
   6351 #define   DISPPLANE_BGRX565			(0x5 << 26)
   6352 #define   DISPPLANE_BGRX888			(0x6 << 26)
   6353 #define   DISPPLANE_BGRA888			(0x7 << 26)
   6354 #define   DISPPLANE_RGBX101010			(0x8 << 26)
   6355 #define   DISPPLANE_RGBA101010			(0x9 << 26)
   6356 #define   DISPPLANE_BGRX101010			(0xa << 26)
   6357 #define   DISPPLANE_BGRA101010			(0xb << 26)
   6358 #define   DISPPLANE_RGBX161616			(0xc << 26)
   6359 #define   DISPPLANE_RGBX888			(0xe << 26)
   6360 #define   DISPPLANE_RGBA888			(0xf << 26)
   6361 #define   DISPPLANE_STEREO_ENABLE		(1 << 25)
   6362 #define   DISPPLANE_STEREO_DISABLE		0
   6363 #define   DISPPLANE_PIPE_CSC_ENABLE		(1 << 24) /* ilk+ */
   6364 #define   DISPPLANE_SEL_PIPE_SHIFT		24
   6365 #define   DISPPLANE_SEL_PIPE_MASK		(3 << DISPPLANE_SEL_PIPE_SHIFT)
   6366 #define   DISPPLANE_SEL_PIPE(pipe)		((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
   6367 #define   DISPPLANE_SRC_KEY_ENABLE		(1 << 22)
   6368 #define   DISPPLANE_SRC_KEY_DISABLE		0
   6369 #define   DISPPLANE_LINE_DOUBLE			(1 << 20)
   6370 #define   DISPPLANE_NO_LINE_DOUBLE		0
   6371 #define   DISPPLANE_STEREO_POLARITY_FIRST	0
   6372 #define   DISPPLANE_STEREO_POLARITY_SECOND	(1 << 18)
   6373 #define   DISPPLANE_ALPHA_PREMULTIPLY		(1 << 16) /* CHV pipe B */
   6374 #define   DISPPLANE_ROTATE_180			(1 << 15)
   6375 #define   DISPPLANE_TRICKLE_FEED_DISABLE	(1 << 14) /* Ironlake */
   6376 #define   DISPPLANE_TILED			(1 << 10)
   6377 #define   DISPPLANE_MIRROR			(1 << 8) /* CHV pipe B */
   6378 #define _DSPAADDR				0x70184
   6379 #define _DSPASTRIDE				0x70188
   6380 #define _DSPAPOS				0x7018C /* reserved */
   6381 #define _DSPASIZE				0x70190
   6382 #define _DSPASURF				0x7019C /* 965+ only */
   6383 #define _DSPATILEOFF				0x701A4 /* 965+ only */
   6384 #define _DSPAOFFSET				0x701A4 /* HSW */
   6385 #define _DSPASURFLIVE				0x701AC
   6386 #define _DSPAGAMC				0x701E0
   6387 
   6388 #define DSPCNTR(plane)		_MMIO_PIPE2(plane, _DSPACNTR)
   6389 #define DSPADDR(plane)		_MMIO_PIPE2(plane, _DSPAADDR)
   6390 #define DSPSTRIDE(plane)	_MMIO_PIPE2(plane, _DSPASTRIDE)
   6391 #define DSPPOS(plane)		_MMIO_PIPE2(plane, _DSPAPOS)
   6392 #define DSPSIZE(plane)		_MMIO_PIPE2(plane, _DSPASIZE)
   6393 #define DSPSURF(plane)		_MMIO_PIPE2(plane, _DSPASURF)
   6394 #define DSPTILEOFF(plane)	_MMIO_PIPE2(plane, _DSPATILEOFF)
   6395 #define DSPLINOFF(plane)	DSPADDR(plane)
   6396 #define DSPOFFSET(plane)	_MMIO_PIPE2(plane, _DSPAOFFSET)
   6397 #define DSPSURFLIVE(plane)	_MMIO_PIPE2(plane, _DSPASURFLIVE)
   6398 #define DSPGAMC(plane, i)	_MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
   6399 
   6400 /* CHV pipe B blender and primary plane */
   6401 #define _CHV_BLEND_A		0x60a00
   6402 #define   CHV_BLEND_LEGACY		(0 << 30)
   6403 #define   CHV_BLEND_ANDROID		(1 << 30)
   6404 #define   CHV_BLEND_MPO			(2 << 30)
   6405 #define   CHV_BLEND_MASK		(3 << 30)
   6406 #define _CHV_CANVAS_A		0x60a04
   6407 #define _PRIMPOS_A		0x60a08
   6408 #define _PRIMSIZE_A		0x60a0c
   6409 #define _PRIMCNSTALPHA_A	0x60a10
   6410 #define   PRIM_CONST_ALPHA_ENABLE	(1 << 31)
   6411 
   6412 #define CHV_BLEND(pipe)		_MMIO_TRANS2(pipe, _CHV_BLEND_A)
   6413 #define CHV_CANVAS(pipe)	_MMIO_TRANS2(pipe, _CHV_CANVAS_A)
   6414 #define PRIMPOS(plane)		_MMIO_TRANS2(plane, _PRIMPOS_A)
   6415 #define PRIMSIZE(plane)		_MMIO_TRANS2(plane, _PRIMSIZE_A)
   6416 #define PRIMCNSTALPHA(plane)	_MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
   6417 
   6418 /* Display/Sprite base address macros */
   6419 #define DISP_BASEADDR_MASK	(0xfffff000)
   6420 #define I915_LO_DISPBASE(val)	((val) & ~DISP_BASEADDR_MASK)
   6421 #define I915_HI_DISPBASE(val)	((val) & DISP_BASEADDR_MASK)
   6422 
   6423 /*
   6424  * VBIOS flags
   6425  * gen2:
   6426  * [00:06] alm,mgm
   6427  * [10:16] all
   6428  * [30:32] alm,mgm
   6429  * gen3+:
   6430  * [00:0f] all
   6431  * [10:1f] all
   6432  * [30:32] all
   6433  */
   6434 #define SWF0(i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
   6435 #define SWF1(i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
   6436 #define SWF3(i)	_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
   6437 #define SWF_ILK(i)	_MMIO(0x4F000 + (i) * 4)
   6438 
   6439 /* Pipe B */
   6440 #define _PIPEBDSL		(DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
   6441 #define _PIPEBCONF		(DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
   6442 #define _PIPEBSTAT		(DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
   6443 #define _PIPEBFRAMEHIGH		0x71040
   6444 #define _PIPEBFRAMEPIXEL	0x71044
   6445 #define _PIPEB_FRMCOUNT_G4X	(DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
   6446 #define _PIPEB_FLIPCOUNT_G4X	(DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
   6447 
   6448 
   6449 /* Display B control */
   6450 #define _DSPBCNTR		(DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
   6451 #define   DISPPLANE_ALPHA_TRANS_ENABLE		(1 << 15)
   6452 #define   DISPPLANE_ALPHA_TRANS_DISABLE		0
   6453 #define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
   6454 #define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
   6455 #define _DSPBADDR		(DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
   6456 #define _DSPBSTRIDE		(DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
   6457 #define _DSPBPOS		(DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
   6458 #define _DSPBSIZE		(DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
   6459 #define _DSPBSURF		(DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
   6460 #define _DSPBTILEOFF		(DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
   6461 #define _DSPBOFFSET		(DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
   6462 #define _DSPBSURFLIVE		(DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
   6463 
   6464 /* ICL DSI 0 and 1 */
   6465 #define _PIPEDSI0CONF		0x7b008
   6466 #define _PIPEDSI1CONF		0x7b808
   6467 
   6468 /* Sprite A control */
   6469 #define _DVSACNTR		0x72180
   6470 #define   DVS_ENABLE		(1 << 31)
   6471 #define   DVS_GAMMA_ENABLE	(1 << 30)
   6472 #define   DVS_YUV_RANGE_CORRECTION_DISABLE	(1 << 27)
   6473 #define   DVS_PIXFORMAT_MASK	(3 << 25)
   6474 #define   DVS_FORMAT_YUV422	(0 << 25)
   6475 #define   DVS_FORMAT_RGBX101010	(1 << 25)
   6476 #define   DVS_FORMAT_RGBX888	(2 << 25)
   6477 #define   DVS_FORMAT_RGBX161616	(3 << 25)
   6478 #define   DVS_PIPE_CSC_ENABLE   (1 << 24)
   6479 #define   DVS_SOURCE_KEY	(1 << 22)
   6480 #define   DVS_RGB_ORDER_XBGR	(1 << 20)
   6481 #define   DVS_YUV_FORMAT_BT709	(1 << 18)
   6482 #define   DVS_YUV_BYTE_ORDER_MASK (3 << 16)
   6483 #define   DVS_YUV_ORDER_YUYV	(0 << 16)
   6484 #define   DVS_YUV_ORDER_UYVY	(1 << 16)
   6485 #define   DVS_YUV_ORDER_YVYU	(2 << 16)
   6486 #define   DVS_YUV_ORDER_VYUY	(3 << 16)
   6487 #define   DVS_ROTATE_180	(1 << 15)
   6488 #define   DVS_DEST_KEY		(1 << 2)
   6489 #define   DVS_TRICKLE_FEED_DISABLE (1 << 14)
   6490 #define   DVS_TILED		(1 << 10)
   6491 #define _DVSALINOFF		0x72184
   6492 #define _DVSASTRIDE		0x72188
   6493 #define _DVSAPOS		0x7218c
   6494 #define _DVSASIZE		0x72190
   6495 #define _DVSAKEYVAL		0x72194
   6496 #define _DVSAKEYMSK		0x72198
   6497 #define _DVSASURF		0x7219c
   6498 #define _DVSAKEYMAXVAL		0x721a0
   6499 #define _DVSATILEOFF		0x721a4
   6500 #define _DVSASURFLIVE		0x721ac
   6501 #define _DVSAGAMC_G4X		0x721e0 /* g4x */
   6502 #define _DVSASCALE		0x72204
   6503 #define   DVS_SCALE_ENABLE	(1 << 31)
   6504 #define   DVS_FILTER_MASK	(3 << 29)
   6505 #define   DVS_FILTER_MEDIUM	(0 << 29)
   6506 #define   DVS_FILTER_ENHANCING	(1 << 29)
   6507 #define   DVS_FILTER_SOFTENING	(2 << 29)
   6508 #define   DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
   6509 #define   DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
   6510 #define _DVSAGAMC_ILK		0x72300 /* ilk/snb */
   6511 #define _DVSAGAMCMAX_ILK	0x72340 /* ilk/snb */
   6512 
   6513 #define _DVSBCNTR		0x73180
   6514 #define _DVSBLINOFF		0x73184
   6515 #define _DVSBSTRIDE		0x73188
   6516 #define _DVSBPOS		0x7318c
   6517 #define _DVSBSIZE		0x73190
   6518 #define _DVSBKEYVAL		0x73194
   6519 #define _DVSBKEYMSK		0x73198
   6520 #define _DVSBSURF		0x7319c
   6521 #define _DVSBKEYMAXVAL		0x731a0
   6522 #define _DVSBTILEOFF		0x731a4
   6523 #define _DVSBSURFLIVE		0x731ac
   6524 #define _DVSBGAMC_G4X		0x731e0 /* g4x */
   6525 #define _DVSBSCALE		0x73204
   6526 #define _DVSBGAMC_ILK		0x73300 /* ilk/snb */
   6527 #define _DVSBGAMCMAX_ILK	0x73340 /* ilk/snb */
   6528 
   6529 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
   6530 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
   6531 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
   6532 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
   6533 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
   6534 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
   6535 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
   6536 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
   6537 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
   6538 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
   6539 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
   6540 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
   6541 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
   6542 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
   6543 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
   6544 
   6545 #define _SPRA_CTL		0x70280
   6546 #define   SPRITE_ENABLE			(1 << 31)
   6547 #define   SPRITE_GAMMA_ENABLE		(1 << 30)
   6548 #define   SPRITE_YUV_RANGE_CORRECTION_DISABLE	(1 << 28)
   6549 #define   SPRITE_PIXFORMAT_MASK		(7 << 25)
   6550 #define   SPRITE_FORMAT_YUV422		(0 << 25)
   6551 #define   SPRITE_FORMAT_RGBX101010	(1 << 25)
   6552 #define   SPRITE_FORMAT_RGBX888		(2 << 25)
   6553 #define   SPRITE_FORMAT_RGBX161616	(3 << 25)
   6554 #define   SPRITE_FORMAT_YUV444		(4 << 25)
   6555 #define   SPRITE_FORMAT_XR_BGR101010	(5 << 25) /* Extended range */
   6556 #define   SPRITE_PIPE_CSC_ENABLE	(1 << 24)
   6557 #define   SPRITE_SOURCE_KEY		(1 << 22)
   6558 #define   SPRITE_RGB_ORDER_RGBX		(1 << 20) /* only for 888 and 161616 */
   6559 #define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1 << 19)
   6560 #define   SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709	(1 << 18) /* 0 is BT601 */
   6561 #define   SPRITE_YUV_BYTE_ORDER_MASK	(3 << 16)
   6562 #define   SPRITE_YUV_ORDER_YUYV		(0 << 16)
   6563 #define   SPRITE_YUV_ORDER_UYVY		(1 << 16)
   6564 #define   SPRITE_YUV_ORDER_YVYU		(2 << 16)
   6565 #define   SPRITE_YUV_ORDER_VYUY		(3 << 16)
   6566 #define   SPRITE_ROTATE_180		(1 << 15)
   6567 #define   SPRITE_TRICKLE_FEED_DISABLE	(1 << 14)
   6568 #define   SPRITE_INT_GAMMA_DISABLE	(1 << 13)
   6569 #define   SPRITE_TILED			(1 << 10)
   6570 #define   SPRITE_DEST_KEY		(1 << 2)
   6571 #define _SPRA_LINOFF		0x70284
   6572 #define _SPRA_STRIDE		0x70288
   6573 #define _SPRA_POS		0x7028c
   6574 #define _SPRA_SIZE		0x70290
   6575 #define _SPRA_KEYVAL		0x70294
   6576 #define _SPRA_KEYMSK		0x70298
   6577 #define _SPRA_SURF		0x7029c
   6578 #define _SPRA_KEYMAX		0x702a0
   6579 #define _SPRA_TILEOFF		0x702a4
   6580 #define _SPRA_OFFSET		0x702a4
   6581 #define _SPRA_SURFLIVE		0x702ac
   6582 #define _SPRA_SCALE		0x70304
   6583 #define   SPRITE_SCALE_ENABLE	(1 << 31)
   6584 #define   SPRITE_FILTER_MASK	(3 << 29)
   6585 #define   SPRITE_FILTER_MEDIUM	(0 << 29)
   6586 #define   SPRITE_FILTER_ENHANCING	(1 << 29)
   6587 #define   SPRITE_FILTER_SOFTENING	(2 << 29)
   6588 #define   SPRITE_VERTICAL_OFFSET_HALF	(1 << 28) /* must be enabled below */
   6589 #define   SPRITE_VERTICAL_OFFSET_ENABLE	(1 << 27)
   6590 #define _SPRA_GAMC		0x70400
   6591 #define _SPRA_GAMC16		0x70440
   6592 #define _SPRA_GAMC17		0x7044c
   6593 
   6594 #define _SPRB_CTL		0x71280
   6595 #define _SPRB_LINOFF		0x71284
   6596 #define _SPRB_STRIDE		0x71288
   6597 #define _SPRB_POS		0x7128c
   6598 #define _SPRB_SIZE		0x71290
   6599 #define _SPRB_KEYVAL		0x71294
   6600 #define _SPRB_KEYMSK		0x71298
   6601 #define _SPRB_SURF		0x7129c
   6602 #define _SPRB_KEYMAX		0x712a0
   6603 #define _SPRB_TILEOFF		0x712a4
   6604 #define _SPRB_OFFSET		0x712a4
   6605 #define _SPRB_SURFLIVE		0x712ac
   6606 #define _SPRB_SCALE		0x71304
   6607 #define _SPRB_GAMC		0x71400
   6608 #define _SPRB_GAMC16		0x71440
   6609 #define _SPRB_GAMC17		0x7144c
   6610 
   6611 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
   6612 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
   6613 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
   6614 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
   6615 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
   6616 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
   6617 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
   6618 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
   6619 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
   6620 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
   6621 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
   6622 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
   6623 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
   6624 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
   6625 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
   6626 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
   6627 
   6628 #define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
   6629 #define   SP_ENABLE			(1 << 31)
   6630 #define   SP_GAMMA_ENABLE		(1 << 30)
   6631 #define   SP_PIXFORMAT_MASK		(0xf << 26)
   6632 #define   SP_FORMAT_YUV422		(0x0 << 26)
   6633 #define   SP_FORMAT_8BPP		(0x2 << 26)
   6634 #define   SP_FORMAT_BGR565		(0x5 << 26)
   6635 #define   SP_FORMAT_BGRX8888		(0x6 << 26)
   6636 #define   SP_FORMAT_BGRA8888		(0x7 << 26)
   6637 #define   SP_FORMAT_RGBX1010102		(0x8 << 26)
   6638 #define   SP_FORMAT_RGBA1010102		(0x9 << 26)
   6639 #define   SP_FORMAT_BGRX1010102		(0xa << 26) /* CHV pipe B */
   6640 #define   SP_FORMAT_BGRA1010102		(0xb << 26) /* CHV pipe B */
   6641 #define   SP_FORMAT_RGBX8888		(0xe << 26)
   6642 #define   SP_FORMAT_RGBA8888		(0xf << 26)
   6643 #define   SP_ALPHA_PREMULTIPLY		(1 << 23) /* CHV pipe B */
   6644 #define   SP_SOURCE_KEY			(1 << 22)
   6645 #define   SP_YUV_FORMAT_BT709		(1 << 18)
   6646 #define   SP_YUV_BYTE_ORDER_MASK	(3 << 16)
   6647 #define   SP_YUV_ORDER_YUYV		(0 << 16)
   6648 #define   SP_YUV_ORDER_UYVY		(1 << 16)
   6649 #define   SP_YUV_ORDER_YVYU		(2 << 16)
   6650 #define   SP_YUV_ORDER_VYUY		(3 << 16)
   6651 #define   SP_ROTATE_180			(1 << 15)
   6652 #define   SP_TILED			(1 << 10)
   6653 #define   SP_MIRROR			(1 << 8) /* CHV pipe B */
   6654 #define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
   6655 #define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
   6656 #define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
   6657 #define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
   6658 #define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
   6659 #define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
   6660 #define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
   6661 #define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
   6662 #define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
   6663 #define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
   6664 #define   SP_CONST_ALPHA_ENABLE		(1 << 31)
   6665 #define _SPACLRC0		(VLV_DISPLAY_BASE + 0x721d0)
   6666 #define   SP_CONTRAST(x)		((x) << 18) /* u3.6 */
   6667 #define   SP_BRIGHTNESS(x)		((x) & 0xff) /* s8 */
   6668 #define _SPACLRC1		(VLV_DISPLAY_BASE + 0x721d4)
   6669 #define   SP_SH_SIN(x)			(((x) & 0x7ff) << 16) /* s4.7 */
   6670 #define   SP_SH_COS(x)			(x) /* u3.7 */
   6671 #define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721e0)
   6672 
   6673 #define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
   6674 #define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
   6675 #define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
   6676 #define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
   6677 #define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
   6678 #define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
   6679 #define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
   6680 #define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
   6681 #define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
   6682 #define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
   6683 #define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
   6684 #define _SPBCLRC0		(VLV_DISPLAY_BASE + 0x722d0)
   6685 #define _SPBCLRC1		(VLV_DISPLAY_BASE + 0x722d4)
   6686 #define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722e0)
   6687 
   6688 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
   6689 	_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
   6690 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
   6691 	_MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
   6692 
   6693 #define SPCNTR(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
   6694 #define SPLINOFF(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
   6695 #define SPSTRIDE(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
   6696 #define SPPOS(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
   6697 #define SPSIZE(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
   6698 #define SPKEYMINVAL(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
   6699 #define SPKEYMSK(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
   6700 #define SPSURF(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
   6701 #define SPKEYMAXVAL(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
   6702 #define SPTILEOFF(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
   6703 #define SPCONSTALPHA(pipe, plane_id)	_MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
   6704 #define SPCLRC0(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
   6705 #define SPCLRC1(pipe, plane_id)		_MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
   6706 #define SPGAMC(pipe, plane_id, i)	_MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
   6707 
   6708 /*
   6709  * CHV pipe B sprite CSC
   6710  *
   6711  * |cr|   |c0 c1 c2|   |cr + cr_ioff|   |cr_ooff|
   6712  * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
   6713  * |cb|   |c6 c7 c8|   |cb + cr_ioff|   |cb_ooff|
   6714  */
   6715 #define _MMIO_CHV_SPCSC(plane_id, reg) \
   6716 	_MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
   6717 
   6718 #define SPCSCYGOFF(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d900)
   6719 #define SPCSCCBOFF(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d904)
   6720 #define SPCSCCROFF(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d908)
   6721 #define  SPCSC_OOFF(x)		(((x) & 0x7ff) << 16) /* s11 */
   6722 #define  SPCSC_IOFF(x)		(((x) & 0x7ff) << 0) /* s11 */
   6723 
   6724 #define SPCSCC01(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d90c)
   6725 #define SPCSCC23(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d910)
   6726 #define SPCSCC45(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d914)
   6727 #define SPCSCC67(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d918)
   6728 #define SPCSCC8(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d91c)
   6729 #define  SPCSC_C1(x)		(((x) & 0x7fff) << 16) /* s3.12 */
   6730 #define  SPCSC_C0(x)		(((x) & 0x7fff) << 0) /* s3.12 */
   6731 
   6732 #define SPCSCYGICLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d920)
   6733 #define SPCSCCBICLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d924)
   6734 #define SPCSCCRICLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d928)
   6735 #define  SPCSC_IMAX(x)		(((x) & 0x7ff) << 16) /* s11 */
   6736 #define  SPCSC_IMIN(x)		(((x) & 0x7ff) << 0) /* s11 */
   6737 
   6738 #define SPCSCYGOCLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d92c)
   6739 #define SPCSCCBOCLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d930)
   6740 #define SPCSCCROCLAMP(plane_id)	_MMIO_CHV_SPCSC(plane_id, 0x6d934)
   6741 #define  SPCSC_OMAX(x)		((x) << 16) /* u10 */
   6742 #define  SPCSC_OMIN(x)		((x) << 0) /* u10 */
   6743 
   6744 /* Skylake plane registers */
   6745 
   6746 #define _PLANE_CTL_1_A				0x70180
   6747 #define _PLANE_CTL_2_A				0x70280
   6748 #define _PLANE_CTL_3_A				0x70380
   6749 #define   PLANE_CTL_ENABLE			(1 << 31)
   6750 #define   PLANE_CTL_PIPE_GAMMA_ENABLE		(1 << 30)   /* Pre-GLK */
   6751 #define   PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE	(1 << 28)
   6752 /*
   6753  * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
   6754  * expanded to include bit 23 as well. However, the shift-24 based values
   6755  * correctly map to the same formats in ICL, as long as bit 23 is set to 0
   6756  */
   6757 #define   PLANE_CTL_FORMAT_MASK			(0xf << 24)
   6758 #define   PLANE_CTL_FORMAT_YUV422		(0 << 24)
   6759 #define   PLANE_CTL_FORMAT_NV12			(1 << 24)
   6760 #define   PLANE_CTL_FORMAT_XRGB_2101010		(2 << 24)
   6761 #define   PLANE_CTL_FORMAT_P010			(3 << 24)
   6762 #define   PLANE_CTL_FORMAT_XRGB_8888		(4 << 24)
   6763 #define   PLANE_CTL_FORMAT_P012			(5 << 24)
   6764 #define   PLANE_CTL_FORMAT_XRGB_16161616F	(6 << 24)
   6765 #define   PLANE_CTL_FORMAT_P016			(7 << 24)
   6766 #define   PLANE_CTL_FORMAT_AYUV			(8 << 24)
   6767 #define   PLANE_CTL_FORMAT_INDEXED		(12 << 24)
   6768 #define   PLANE_CTL_FORMAT_RGB_565		(14 << 24)
   6769 #define   ICL_PLANE_CTL_FORMAT_MASK		(0x1f << 23)
   6770 #define   PLANE_CTL_PIPE_CSC_ENABLE		(1 << 23) /* Pre-GLK */
   6771 #define   PLANE_CTL_FORMAT_Y210                 (1 << 23)
   6772 #define   PLANE_CTL_FORMAT_Y212                 (3 << 23)
   6773 #define   PLANE_CTL_FORMAT_Y216                 (5 << 23)
   6774 #define   PLANE_CTL_FORMAT_Y410                 (7 << 23)
   6775 #define   PLANE_CTL_FORMAT_Y412                 (9 << 23)
   6776 #define   PLANE_CTL_FORMAT_Y416                 (0xb << 23)
   6777 #define   PLANE_CTL_KEY_ENABLE_MASK		(0x3 << 21)
   6778 #define   PLANE_CTL_KEY_ENABLE_SOURCE		(1 << 21)
   6779 #define   PLANE_CTL_KEY_ENABLE_DESTINATION	(2 << 21)
   6780 #define   PLANE_CTL_ORDER_BGRX			(0 << 20)
   6781 #define   PLANE_CTL_ORDER_RGBX			(1 << 20)
   6782 #define   PLANE_CTL_YUV420_Y_PLANE		(1 << 19)
   6783 #define   PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709	(1 << 18)
   6784 #define   PLANE_CTL_YUV422_ORDER_MASK		(0x3 << 16)
   6785 #define   PLANE_CTL_YUV422_YUYV			(0 << 16)
   6786 #define   PLANE_CTL_YUV422_UYVY			(1 << 16)
   6787 #define   PLANE_CTL_YUV422_YVYU			(2 << 16)
   6788 #define   PLANE_CTL_YUV422_VYUY			(3 << 16)
   6789 #define   PLANE_CTL_RENDER_DECOMPRESSION_ENABLE	(1 << 15)
   6790 #define   PLANE_CTL_TRICKLE_FEED_DISABLE	(1 << 14)
   6791 #define   PLANE_CTL_CLEAR_COLOR_DISABLE		(1 << 13) /* TGL+ */
   6792 #define   PLANE_CTL_PLANE_GAMMA_DISABLE		(1 << 13) /* Pre-GLK */
   6793 #define   PLANE_CTL_TILED_MASK			(0x7 << 10)
   6794 #define   PLANE_CTL_TILED_LINEAR		(0 << 10)
   6795 #define   PLANE_CTL_TILED_X			(1 << 10)
   6796 #define   PLANE_CTL_TILED_Y			(4 << 10)
   6797 #define   PLANE_CTL_TILED_YF			(5 << 10)
   6798 #define   PLANE_CTL_FLIP_HORIZONTAL		(1 << 8)
   6799 #define   PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE	(1 << 4) /* TGL+ */
   6800 #define   PLANE_CTL_ALPHA_MASK			(0x3 << 4) /* Pre-GLK */
   6801 #define   PLANE_CTL_ALPHA_DISABLE		(0 << 4)
   6802 #define   PLANE_CTL_ALPHA_SW_PREMULTIPLY	(2 << 4)
   6803 #define   PLANE_CTL_ALPHA_HW_PREMULTIPLY	(3 << 4)
   6804 #define   PLANE_CTL_ROTATE_MASK			0x3
   6805 #define   PLANE_CTL_ROTATE_0			0x0
   6806 #define   PLANE_CTL_ROTATE_90			0x1
   6807 #define   PLANE_CTL_ROTATE_180			0x2
   6808 #define   PLANE_CTL_ROTATE_270			0x3
   6809 #define _PLANE_STRIDE_1_A			0x70188
   6810 #define _PLANE_STRIDE_2_A			0x70288
   6811 #define _PLANE_STRIDE_3_A			0x70388
   6812 #define _PLANE_POS_1_A				0x7018c
   6813 #define _PLANE_POS_2_A				0x7028c
   6814 #define _PLANE_POS_3_A				0x7038c
   6815 #define _PLANE_SIZE_1_A				0x70190
   6816 #define _PLANE_SIZE_2_A				0x70290
   6817 #define _PLANE_SIZE_3_A				0x70390
   6818 #define _PLANE_SURF_1_A				0x7019c
   6819 #define _PLANE_SURF_2_A				0x7029c
   6820 #define _PLANE_SURF_3_A				0x7039c
   6821 #define _PLANE_OFFSET_1_A			0x701a4
   6822 #define _PLANE_OFFSET_2_A			0x702a4
   6823 #define _PLANE_OFFSET_3_A			0x703a4
   6824 #define _PLANE_KEYVAL_1_A			0x70194
   6825 #define _PLANE_KEYVAL_2_A			0x70294
   6826 #define _PLANE_KEYMSK_1_A			0x70198
   6827 #define _PLANE_KEYMSK_2_A			0x70298
   6828 #define  PLANE_KEYMSK_ALPHA_ENABLE		(1 << 31)
   6829 #define _PLANE_KEYMAX_1_A			0x701a0
   6830 #define _PLANE_KEYMAX_2_A			0x702a0
   6831 #define  PLANE_KEYMAX_ALPHA(a)			((a) << 24)
   6832 #define _PLANE_AUX_DIST_1_A			0x701c0
   6833 #define _PLANE_AUX_DIST_2_A			0x702c0
   6834 #define _PLANE_AUX_OFFSET_1_A			0x701c4
   6835 #define _PLANE_AUX_OFFSET_2_A			0x702c4
   6836 #define _PLANE_CUS_CTL_1_A			0x701c8
   6837 #define _PLANE_CUS_CTL_2_A			0x702c8
   6838 #define  PLANE_CUS_ENABLE			(1 << 31)
   6839 #define  PLANE_CUS_PLANE_6			(0 << 30)
   6840 #define  PLANE_CUS_PLANE_7			(1 << 30)
   6841 #define  PLANE_CUS_HPHASE_SIGN_NEGATIVE		(1 << 19)
   6842 #define  PLANE_CUS_HPHASE_0			(0 << 16)
   6843 #define  PLANE_CUS_HPHASE_0_25			(1 << 16)
   6844 #define  PLANE_CUS_HPHASE_0_5			(2 << 16)
   6845 #define  PLANE_CUS_VPHASE_SIGN_NEGATIVE		(1 << 15)
   6846 #define  PLANE_CUS_VPHASE_0			(0 << 12)
   6847 #define  PLANE_CUS_VPHASE_0_25			(1 << 12)
   6848 #define  PLANE_CUS_VPHASE_0_5			(2 << 12)
   6849 #define _PLANE_COLOR_CTL_1_A			0x701CC /* GLK+ */
   6850 #define _PLANE_COLOR_CTL_2_A			0x702CC /* GLK+ */
   6851 #define _PLANE_COLOR_CTL_3_A			0x703CC /* GLK+ */
   6852 #define   PLANE_COLOR_PIPE_GAMMA_ENABLE		(1 << 30) /* Pre-ICL */
   6853 #define   PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE	(1 << 28)
   6854 #define   PLANE_COLOR_INPUT_CSC_ENABLE		(1 << 20) /* ICL+ */
   6855 #define   PLANE_COLOR_PIPE_CSC_ENABLE		(1 << 23) /* Pre-ICL */
   6856 #define   PLANE_COLOR_CSC_MODE_BYPASS			(0 << 17)
   6857 #define   PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709		(1 << 17)
   6858 #define   PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709		(2 << 17)
   6859 #define   PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020	(3 << 17)
   6860 #define   PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020	(4 << 17)
   6861 #define   PLANE_COLOR_PLANE_GAMMA_DISABLE	(1 << 13)
   6862 #define   PLANE_COLOR_ALPHA_MASK		(0x3 << 4)
   6863 #define   PLANE_COLOR_ALPHA_DISABLE		(0 << 4)
   6864 #define   PLANE_COLOR_ALPHA_SW_PREMULTIPLY	(2 << 4)
   6865 #define   PLANE_COLOR_ALPHA_HW_PREMULTIPLY	(3 << 4)
   6866 #define _PLANE_BUF_CFG_1_A			0x7027c
   6867 #define _PLANE_BUF_CFG_2_A			0x7037c
   6868 #define _PLANE_NV12_BUF_CFG_1_A		0x70278
   6869 #define _PLANE_NV12_BUF_CFG_2_A		0x70378
   6870 
   6871 /* Input CSC Register Definitions */
   6872 #define _PLANE_INPUT_CSC_RY_GY_1_A	0x701E0
   6873 #define _PLANE_INPUT_CSC_RY_GY_2_A	0x702E0
   6874 
   6875 #define _PLANE_INPUT_CSC_RY_GY_1_B	0x711E0
   6876 #define _PLANE_INPUT_CSC_RY_GY_2_B	0x712E0
   6877 
   6878 #define _PLANE_INPUT_CSC_RY_GY_1(pipe)	\
   6879 	_PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
   6880 	     _PLANE_INPUT_CSC_RY_GY_1_B)
   6881 #define _PLANE_INPUT_CSC_RY_GY_2(pipe)	\
   6882 	_PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
   6883 	     _PLANE_INPUT_CSC_RY_GY_2_B)
   6884 
   6885 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index)	\
   6886 	_MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) +  (index) * 4, \
   6887 		    _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
   6888 
   6889 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A		0x701F8
   6890 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A		0x702F8
   6891 
   6892 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B		0x711F8
   6893 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B		0x712F8
   6894 
   6895 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe)	\
   6896 	_PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
   6897 	     _PLANE_INPUT_CSC_PREOFF_HI_1_B)
   6898 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe)	\
   6899 	_PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
   6900 	     _PLANE_INPUT_CSC_PREOFF_HI_2_B)
   6901 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index)	\
   6902 	_MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
   6903 		    _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
   6904 
   6905 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A		0x70204
   6906 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A		0x70304
   6907 
   6908 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B		0x71204
   6909 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B		0x71304
   6910 
   6911 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe)	\
   6912 	_PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
   6913 	     _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
   6914 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe)	\
   6915 	_PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
   6916 	     _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
   6917 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index)	\
   6918 	_MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
   6919 		    _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
   6920 
   6921 #define _PLANE_CTL_1_B				0x71180
   6922 #define _PLANE_CTL_2_B				0x71280
   6923 #define _PLANE_CTL_3_B				0x71380
   6924 #define _PLANE_CTL_1(pipe)	_PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
   6925 #define _PLANE_CTL_2(pipe)	_PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
   6926 #define _PLANE_CTL_3(pipe)	_PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
   6927 #define PLANE_CTL(pipe, plane)	\
   6928 	_MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
   6929 
   6930 #define _PLANE_STRIDE_1_B			0x71188
   6931 #define _PLANE_STRIDE_2_B			0x71288
   6932 #define _PLANE_STRIDE_3_B			0x71388
   6933 #define _PLANE_STRIDE_1(pipe)	\
   6934 	_PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
   6935 #define _PLANE_STRIDE_2(pipe)	\
   6936 	_PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
   6937 #define _PLANE_STRIDE_3(pipe)	\
   6938 	_PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
   6939 #define PLANE_STRIDE(pipe, plane)	\
   6940 	_MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
   6941 
   6942 #define _PLANE_POS_1_B				0x7118c
   6943 #define _PLANE_POS_2_B				0x7128c
   6944 #define _PLANE_POS_3_B				0x7138c
   6945 #define _PLANE_POS_1(pipe)	_PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
   6946 #define _PLANE_POS_2(pipe)	_PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
   6947 #define _PLANE_POS_3(pipe)	_PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
   6948 #define PLANE_POS(pipe, plane)	\
   6949 	_MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
   6950 
   6951 #define _PLANE_SIZE_1_B				0x71190
   6952 #define _PLANE_SIZE_2_B				0x71290
   6953 #define _PLANE_SIZE_3_B				0x71390
   6954 #define _PLANE_SIZE_1(pipe)	_PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
   6955 #define _PLANE_SIZE_2(pipe)	_PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
   6956 #define _PLANE_SIZE_3(pipe)	_PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
   6957 #define PLANE_SIZE(pipe, plane)	\
   6958 	_MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
   6959 
   6960 #define _PLANE_SURF_1_B				0x7119c
   6961 #define _PLANE_SURF_2_B				0x7129c
   6962 #define _PLANE_SURF_3_B				0x7139c
   6963 #define _PLANE_SURF_1(pipe)	_PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
   6964 #define _PLANE_SURF_2(pipe)	_PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
   6965 #define _PLANE_SURF_3(pipe)	_PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
   6966 #define PLANE_SURF(pipe, plane)	\
   6967 	_MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
   6968 
   6969 #define _PLANE_OFFSET_1_B			0x711a4
   6970 #define _PLANE_OFFSET_2_B			0x712a4
   6971 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
   6972 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
   6973 #define PLANE_OFFSET(pipe, plane)	\
   6974 	_MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
   6975 
   6976 #define _PLANE_KEYVAL_1_B			0x71194
   6977 #define _PLANE_KEYVAL_2_B			0x71294
   6978 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
   6979 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
   6980 #define PLANE_KEYVAL(pipe, plane)	\
   6981 	_MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
   6982 
   6983 #define _PLANE_KEYMSK_1_B			0x71198
   6984 #define _PLANE_KEYMSK_2_B			0x71298
   6985 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
   6986 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
   6987 #define PLANE_KEYMSK(pipe, plane)	\
   6988 	_MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
   6989 
   6990 #define _PLANE_KEYMAX_1_B			0x711a0
   6991 #define _PLANE_KEYMAX_2_B			0x712a0
   6992 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
   6993 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
   6994 #define PLANE_KEYMAX(pipe, plane)	\
   6995 	_MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
   6996 
   6997 #define _PLANE_BUF_CFG_1_B			0x7127c
   6998 #define _PLANE_BUF_CFG_2_B			0x7137c
   6999 #define  DDB_ENTRY_MASK				0x7FF /* skl+: 10 bits, icl+ 11 bits */
   7000 #define  DDB_ENTRY_END_SHIFT			16
   7001 #define _PLANE_BUF_CFG_1(pipe)	\
   7002 	_PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
   7003 #define _PLANE_BUF_CFG_2(pipe)	\
   7004 	_PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
   7005 #define PLANE_BUF_CFG(pipe, plane)	\
   7006 	_MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
   7007 
   7008 #define _PLANE_NV12_BUF_CFG_1_B		0x71278
   7009 #define _PLANE_NV12_BUF_CFG_2_B		0x71378
   7010 #define _PLANE_NV12_BUF_CFG_1(pipe)	\
   7011 	_PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
   7012 #define _PLANE_NV12_BUF_CFG_2(pipe)	\
   7013 	_PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
   7014 #define PLANE_NV12_BUF_CFG(pipe, plane)	\
   7015 	_MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
   7016 
   7017 #define _PLANE_AUX_DIST_1_B		0x711c0
   7018 #define _PLANE_AUX_DIST_2_B		0x712c0
   7019 #define _PLANE_AUX_DIST_1(pipe) \
   7020 			_PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
   7021 #define _PLANE_AUX_DIST_2(pipe) \
   7022 			_PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
   7023 #define PLANE_AUX_DIST(pipe, plane)     \
   7024 	_MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
   7025 
   7026 #define _PLANE_AUX_OFFSET_1_B		0x711c4
   7027 #define _PLANE_AUX_OFFSET_2_B		0x712c4
   7028 #define _PLANE_AUX_OFFSET_1(pipe)       \
   7029 		_PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
   7030 #define _PLANE_AUX_OFFSET_2(pipe)       \
   7031 		_PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
   7032 #define PLANE_AUX_OFFSET(pipe, plane)   \
   7033 	_MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
   7034 
   7035 #define _PLANE_CUS_CTL_1_B		0x711c8
   7036 #define _PLANE_CUS_CTL_2_B		0x712c8
   7037 #define _PLANE_CUS_CTL_1(pipe)       \
   7038 		_PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
   7039 #define _PLANE_CUS_CTL_2(pipe)       \
   7040 		_PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
   7041 #define PLANE_CUS_CTL(pipe, plane)   \
   7042 	_MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
   7043 
   7044 #define _PLANE_COLOR_CTL_1_B			0x711CC
   7045 #define _PLANE_COLOR_CTL_2_B			0x712CC
   7046 #define _PLANE_COLOR_CTL_3_B			0x713CC
   7047 #define _PLANE_COLOR_CTL_1(pipe)	\
   7048 	_PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
   7049 #define _PLANE_COLOR_CTL_2(pipe)	\
   7050 	_PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
   7051 #define PLANE_COLOR_CTL(pipe, plane)	\
   7052 	_MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
   7053 
   7054 #/* SKL new cursor registers */
   7055 #define _CUR_BUF_CFG_A				0x7017c
   7056 #define _CUR_BUF_CFG_B				0x7117c
   7057 #define CUR_BUF_CFG(pipe)	_MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
   7058 
   7059 /* VBIOS regs */
   7060 #define VGACNTRL		_MMIO(0x71400)
   7061 # define VGA_DISP_DISABLE			(1 << 31)
   7062 # define VGA_2X_MODE				(1 << 30)
   7063 # define VGA_PIPE_B_SELECT			(1 << 29)
   7064 
   7065 #define VLV_VGACNTRL		_MMIO(VLV_DISPLAY_BASE + 0x71400)
   7066 
   7067 /* Ironlake */
   7068 
   7069 #define CPU_VGACNTRL	_MMIO(0x41000)
   7070 
   7071 #define DIGITAL_PORT_HOTPLUG_CNTRL	_MMIO(0x44030)
   7072 #define  DIGITAL_PORTA_HOTPLUG_ENABLE		(1 << 4)
   7073 #define  DIGITAL_PORTA_PULSE_DURATION_2ms	(0 << 2) /* pre-HSW */
   7074 #define  DIGITAL_PORTA_PULSE_DURATION_4_5ms	(1 << 2) /* pre-HSW */
   7075 #define  DIGITAL_PORTA_PULSE_DURATION_6ms	(2 << 2) /* pre-HSW */
   7076 #define  DIGITAL_PORTA_PULSE_DURATION_100ms	(3 << 2) /* pre-HSW */
   7077 #define  DIGITAL_PORTA_PULSE_DURATION_MASK	(3 << 2) /* pre-HSW */
   7078 #define  DIGITAL_PORTA_HOTPLUG_STATUS_MASK	(3 << 0)
   7079 #define  DIGITAL_PORTA_HOTPLUG_NO_DETECT	(0 << 0)
   7080 #define  DIGITAL_PORTA_HOTPLUG_SHORT_DETECT	(1 << 0)
   7081 #define  DIGITAL_PORTA_HOTPLUG_LONG_DETECT	(2 << 0)
   7082 
   7083 /* refresh rate hardware control */
   7084 #define RR_HW_CTL       _MMIO(0x45300)
   7085 #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
   7086 #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
   7087 
   7088 #define FDI_PLL_BIOS_0  _MMIO(0x46000)
   7089 #define  FDI_PLL_FB_CLOCK_MASK  0xff
   7090 #define FDI_PLL_BIOS_1  _MMIO(0x46004)
   7091 #define FDI_PLL_BIOS_2  _MMIO(0x46008)
   7092 #define DISPLAY_PORT_PLL_BIOS_0         _MMIO(0x4600c)
   7093 #define DISPLAY_PORT_PLL_BIOS_1         _MMIO(0x46010)
   7094 #define DISPLAY_PORT_PLL_BIOS_2         _MMIO(0x46014)
   7095 
   7096 #define PCH_3DCGDIS0		_MMIO(0x46020)
   7097 # define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
   7098 # define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
   7099 
   7100 #define PCH_3DCGDIS1		_MMIO(0x46024)
   7101 # define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   7102 
   7103 #define FDI_PLL_FREQ_CTL        _MMIO(0x46030)
   7104 #define  FDI_PLL_FREQ_CHANGE_REQUEST    (1 << 24)
   7105 #define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
   7106 #define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
   7107 
   7108 
   7109 #define _PIPEA_DATA_M1		0x60030
   7110 #define  PIPE_DATA_M1_OFFSET    0
   7111 #define _PIPEA_DATA_N1		0x60034
   7112 #define  PIPE_DATA_N1_OFFSET    0
   7113 
   7114 #define _PIPEA_DATA_M2		0x60038
   7115 #define  PIPE_DATA_M2_OFFSET    0
   7116 #define _PIPEA_DATA_N2		0x6003c
   7117 #define  PIPE_DATA_N2_OFFSET    0
   7118 
   7119 #define _PIPEA_LINK_M1		0x60040
   7120 #define  PIPE_LINK_M1_OFFSET    0
   7121 #define _PIPEA_LINK_N1		0x60044
   7122 #define  PIPE_LINK_N1_OFFSET    0
   7123 
   7124 #define _PIPEA_LINK_M2		0x60048
   7125 #define  PIPE_LINK_M2_OFFSET    0
   7126 #define _PIPEA_LINK_N2		0x6004c
   7127 #define  PIPE_LINK_N2_OFFSET    0
   7128 
   7129 /* PIPEB timing regs are same start from 0x61000 */
   7130 
   7131 #define _PIPEB_DATA_M1		0x61030
   7132 #define _PIPEB_DATA_N1		0x61034
   7133 #define _PIPEB_DATA_M2		0x61038
   7134 #define _PIPEB_DATA_N2		0x6103c
   7135 #define _PIPEB_LINK_M1		0x61040
   7136 #define _PIPEB_LINK_N1		0x61044
   7137 #define _PIPEB_LINK_M2		0x61048
   7138 #define _PIPEB_LINK_N2		0x6104c
   7139 
   7140 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
   7141 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
   7142 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
   7143 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
   7144 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
   7145 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
   7146 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
   7147 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
   7148 
   7149 /* CPU panel fitter */
   7150 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
   7151 #define _PFA_CTL_1               0x68080
   7152 #define _PFB_CTL_1               0x68880
   7153 #define  PF_ENABLE              (1 << 31)
   7154 #define  PF_PIPE_SEL_MASK_IVB	(3 << 29)
   7155 #define  PF_PIPE_SEL_IVB(pipe)	((pipe) << 29)
   7156 #define  PF_FILTER_MASK		(3 << 23)
   7157 #define  PF_FILTER_PROGRAMMED	(0 << 23)
   7158 #define  PF_FILTER_MED_3x3	(1 << 23)
   7159 #define  PF_FILTER_EDGE_ENHANCE	(2 << 23)
   7160 #define  PF_FILTER_EDGE_SOFTEN	(3 << 23)
   7161 #define _PFA_WIN_SZ		0x68074
   7162 #define _PFB_WIN_SZ		0x68874
   7163 #define _PFA_WIN_POS		0x68070
   7164 #define _PFB_WIN_POS		0x68870
   7165 #define _PFA_VSCALE		0x68084
   7166 #define _PFB_VSCALE		0x68884
   7167 #define _PFA_HSCALE		0x68090
   7168 #define _PFB_HSCALE		0x68890
   7169 
   7170 #define PF_CTL(pipe)		_MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
   7171 #define PF_WIN_SZ(pipe)		_MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
   7172 #define PF_WIN_POS(pipe)	_MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
   7173 #define PF_VSCALE(pipe)		_MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
   7174 #define PF_HSCALE(pipe)		_MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
   7175 
   7176 #define _PSA_CTL		0x68180
   7177 #define _PSB_CTL		0x68980
   7178 #define PS_ENABLE		(1 << 31)
   7179 #define _PSA_WIN_SZ		0x68174
   7180 #define _PSB_WIN_SZ		0x68974
   7181 #define _PSA_WIN_POS		0x68170
   7182 #define _PSB_WIN_POS		0x68970
   7183 
   7184 #define PS_CTL(pipe)		_MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
   7185 #define PS_WIN_SZ(pipe)		_MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
   7186 #define PS_WIN_POS(pipe)	_MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
   7187 
   7188 /*
   7189  * Skylake scalers
   7190  */
   7191 #define _PS_1A_CTRL      0x68180
   7192 #define _PS_2A_CTRL      0x68280
   7193 #define _PS_1B_CTRL      0x68980
   7194 #define _PS_2B_CTRL      0x68A80
   7195 #define _PS_1C_CTRL      0x69180
   7196 #define PS_SCALER_EN        (1 << 31)
   7197 #define SKL_PS_SCALER_MODE_MASK (3 << 28)
   7198 #define SKL_PS_SCALER_MODE_DYN  (0 << 28)
   7199 #define SKL_PS_SCALER_MODE_HQ  (1 << 28)
   7200 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
   7201 #define PS_SCALER_MODE_PLANAR (1 << 29)
   7202 #define PS_SCALER_MODE_NORMAL (0 << 29)
   7203 #define PS_PLANE_SEL_MASK  (7 << 25)
   7204 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
   7205 #define PS_FILTER_MASK         (3 << 23)
   7206 #define PS_FILTER_MEDIUM       (0 << 23)
   7207 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
   7208 #define PS_FILTER_BILINEAR     (3 << 23)
   7209 #define PS_VERT3TAP            (1 << 21)
   7210 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
   7211 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
   7212 #define PS_PWRUP_PROGRESS         (1 << 17)
   7213 #define PS_V_FILTER_BYPASS        (1 << 8)
   7214 #define PS_VADAPT_EN              (1 << 7)
   7215 #define PS_VADAPT_MODE_MASK        (3 << 5)
   7216 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
   7217 #define PS_VADAPT_MODE_MOD_ADAPT   (1 << 5)
   7218 #define PS_VADAPT_MODE_MOST_ADAPT  (3 << 5)
   7219 #define PS_PLANE_Y_SEL_MASK  (7 << 5)
   7220 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
   7221 
   7222 #define _PS_PWR_GATE_1A     0x68160
   7223 #define _PS_PWR_GATE_2A     0x68260
   7224 #define _PS_PWR_GATE_1B     0x68960
   7225 #define _PS_PWR_GATE_2B     0x68A60
   7226 #define _PS_PWR_GATE_1C     0x69160
   7227 #define PS_PWR_GATE_DIS_OVERRIDE       (1 << 31)
   7228 #define PS_PWR_GATE_SETTLING_TIME_32   (0 << 3)
   7229 #define PS_PWR_GATE_SETTLING_TIME_64   (1 << 3)
   7230 #define PS_PWR_GATE_SETTLING_TIME_96   (2 << 3)
   7231 #define PS_PWR_GATE_SETTLING_TIME_128  (3 << 3)
   7232 #define PS_PWR_GATE_SLPEN_8             0
   7233 #define PS_PWR_GATE_SLPEN_16            1
   7234 #define PS_PWR_GATE_SLPEN_24            2
   7235 #define PS_PWR_GATE_SLPEN_32            3
   7236 
   7237 #define _PS_WIN_POS_1A      0x68170
   7238 #define _PS_WIN_POS_2A      0x68270
   7239 #define _PS_WIN_POS_1B      0x68970
   7240 #define _PS_WIN_POS_2B      0x68A70
   7241 #define _PS_WIN_POS_1C      0x69170
   7242 
   7243 #define _PS_WIN_SZ_1A       0x68174
   7244 #define _PS_WIN_SZ_2A       0x68274
   7245 #define _PS_WIN_SZ_1B       0x68974
   7246 #define _PS_WIN_SZ_2B       0x68A74
   7247 #define _PS_WIN_SZ_1C       0x69174
   7248 
   7249 #define _PS_VSCALE_1A       0x68184
   7250 #define _PS_VSCALE_2A       0x68284
   7251 #define _PS_VSCALE_1B       0x68984
   7252 #define _PS_VSCALE_2B       0x68A84
   7253 #define _PS_VSCALE_1C       0x69184
   7254 
   7255 #define _PS_HSCALE_1A       0x68190
   7256 #define _PS_HSCALE_2A       0x68290
   7257 #define _PS_HSCALE_1B       0x68990
   7258 #define _PS_HSCALE_2B       0x68A90
   7259 #define _PS_HSCALE_1C       0x69190
   7260 
   7261 #define _PS_VPHASE_1A       0x68188
   7262 #define _PS_VPHASE_2A       0x68288
   7263 #define _PS_VPHASE_1B       0x68988
   7264 #define _PS_VPHASE_2B       0x68A88
   7265 #define _PS_VPHASE_1C       0x69188
   7266 #define  PS_Y_PHASE(x)		((x) << 16)
   7267 #define  PS_UV_RGB_PHASE(x)	((x) << 0)
   7268 #define   PS_PHASE_MASK	(0x7fff << 1) /* u2.13 */
   7269 #define   PS_PHASE_TRIP	(1 << 0)
   7270 
   7271 #define _PS_HPHASE_1A       0x68194
   7272 #define _PS_HPHASE_2A       0x68294
   7273 #define _PS_HPHASE_1B       0x68994
   7274 #define _PS_HPHASE_2B       0x68A94
   7275 #define _PS_HPHASE_1C       0x69194
   7276 
   7277 #define _PS_ECC_STAT_1A     0x681D0
   7278 #define _PS_ECC_STAT_2A     0x682D0
   7279 #define _PS_ECC_STAT_1B     0x689D0
   7280 #define _PS_ECC_STAT_2B     0x68AD0
   7281 #define _PS_ECC_STAT_1C     0x691D0
   7282 
   7283 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
   7284 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe,        \
   7285 			_ID(id, _PS_1A_CTRL, _PS_2A_CTRL),       \
   7286 			_ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
   7287 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe,    \
   7288 			_ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
   7289 			_ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
   7290 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe,     \
   7291 			_ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
   7292 			_ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
   7293 #define SKL_PS_WIN_SZ(pipe, id)  _MMIO_PIPE(pipe,     \
   7294 			_ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A),   \
   7295 			_ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
   7296 #define SKL_PS_VSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
   7297 			_ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A),   \
   7298 			_ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
   7299 #define SKL_PS_HSCALE(pipe, id)  _MMIO_PIPE(pipe,     \
   7300 			_ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A),   \
   7301 			_ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
   7302 #define SKL_PS_VPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
   7303 			_ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A),   \
   7304 			_ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
   7305 #define SKL_PS_HPHASE(pipe, id)  _MMIO_PIPE(pipe,     \
   7306 			_ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A),   \
   7307 			_ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
   7308 #define SKL_PS_ECC_STAT(pipe, id)  _MMIO_PIPE(pipe,     \
   7309 			_ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A),   \
   7310 			_ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
   7311 
   7312 /* legacy palette */
   7313 #define _LGC_PALETTE_A           0x4a000
   7314 #define _LGC_PALETTE_B           0x4a800
   7315 #define LGC_PALETTE_RED_MASK     REG_GENMASK(23, 16)
   7316 #define LGC_PALETTE_GREEN_MASK   REG_GENMASK(15, 8)
   7317 #define LGC_PALETTE_BLUE_MASK    REG_GENMASK(7, 0)
   7318 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
   7319 
   7320 /* ilk/snb precision palette */
   7321 #define _PREC_PALETTE_A           0x4b000
   7322 #define _PREC_PALETTE_B           0x4c000
   7323 #define   PREC_PALETTE_RED_MASK   REG_GENMASK(29, 20)
   7324 #define   PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
   7325 #define   PREC_PALETTE_BLUE_MASK  REG_GENMASK(9, 0)
   7326 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
   7327 
   7328 #define  _PREC_PIPEAGCMAX              0x4d000
   7329 #define  _PREC_PIPEBGCMAX              0x4d010
   7330 #define PREC_PIPEGCMAX(pipe, i)        _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
   7331 
   7332 #define _GAMMA_MODE_A		0x4a480
   7333 #define _GAMMA_MODE_B		0x4ac80
   7334 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
   7335 #define  PRE_CSC_GAMMA_ENABLE	(1 << 31)
   7336 #define  POST_CSC_GAMMA_ENABLE	(1 << 30)
   7337 #define  GAMMA_MODE_MODE_MASK	(3 << 0)
   7338 #define  GAMMA_MODE_MODE_8BIT	(0 << 0)
   7339 #define  GAMMA_MODE_MODE_10BIT	(1 << 0)
   7340 #define  GAMMA_MODE_MODE_12BIT	(2 << 0)
   7341 #define  GAMMA_MODE_MODE_SPLIT	(3 << 0) /* ivb-bdw */
   7342 #define  GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED	(3 << 0) /* icl + */
   7343 
   7344 /* DMC/CSR */
   7345 #define CSR_PROGRAM(i)		_MMIO(0x80000 + (i) * 4)
   7346 #define CSR_SSP_BASE_ADDR_GEN9	0x00002FC0
   7347 #define CSR_HTP_ADDR_SKL	0x00500034
   7348 #define CSR_SSP_BASE		_MMIO(0x8F074)
   7349 #define CSR_HTP_SKL		_MMIO(0x8F004)
   7350 #define CSR_LAST_WRITE		_MMIO(0x8F034)
   7351 #define CSR_LAST_WRITE_VALUE	0xc003b400
   7352 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
   7353 #define CSR_MMIO_START_RANGE	0x80000
   7354 #define CSR_MMIO_END_RANGE	0x8FFFF
   7355 #define SKL_CSR_DC3_DC5_COUNT	_MMIO(0x80030)
   7356 #define SKL_CSR_DC5_DC6_COUNT	_MMIO(0x8002C)
   7357 #define BXT_CSR_DC3_DC5_COUNT	_MMIO(0x80038)
   7358 #define TGL_DMC_DEBUG_DC5_COUNT	_MMIO(0x101084)
   7359 #define TGL_DMC_DEBUG_DC6_COUNT	_MMIO(0x101088)
   7360 
   7361 #define DMC_DEBUG3		_MMIO(0x101090)
   7362 
   7363 /* Display Internal Timeout Register */
   7364 #define RM_TIMEOUT		_MMIO(0x42060)
   7365 #define  MMIO_TIMEOUT_US(us)	((us) << 0)
   7366 
   7367 /* interrupts */
   7368 #define DE_MASTER_IRQ_CONTROL   (1 << 31)
   7369 #define DE_SPRITEB_FLIP_DONE    (1 << 29)
   7370 #define DE_SPRITEA_FLIP_DONE    (1 << 28)
   7371 #define DE_PLANEB_FLIP_DONE     (1 << 27)
   7372 #define DE_PLANEA_FLIP_DONE     (1 << 26)
   7373 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
   7374 #define DE_PCU_EVENT            (1 << 25)
   7375 #define DE_GTT_FAULT            (1 << 24)
   7376 #define DE_POISON               (1 << 23)
   7377 #define DE_PERFORM_COUNTER      (1 << 22)
   7378 #define DE_PCH_EVENT            (1 << 21)
   7379 #define DE_AUX_CHANNEL_A        (1 << 20)
   7380 #define DE_DP_A_HOTPLUG         (1 << 19)
   7381 #define DE_GSE                  (1 << 18)
   7382 #define DE_PIPEB_VBLANK         (1 << 15)
   7383 #define DE_PIPEB_EVEN_FIELD     (1 << 14)
   7384 #define DE_PIPEB_ODD_FIELD      (1 << 13)
   7385 #define DE_PIPEB_LINE_COMPARE   (1 << 12)
   7386 #define DE_PIPEB_VSYNC          (1 << 11)
   7387 #define DE_PIPEB_CRC_DONE	(1 << 10)
   7388 #define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
   7389 #define DE_PIPEA_VBLANK         (1 << 7)
   7390 #define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8 * (pipe)))
   7391 #define DE_PIPEA_EVEN_FIELD     (1 << 6)
   7392 #define DE_PIPEA_ODD_FIELD      (1 << 5)
   7393 #define DE_PIPEA_LINE_COMPARE   (1 << 4)
   7394 #define DE_PIPEA_VSYNC          (1 << 3)
   7395 #define DE_PIPEA_CRC_DONE	(1 << 2)
   7396 #define DE_PIPE_CRC_DONE(pipe)	(1 << (2 + 8 * (pipe)))
   7397 #define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
   7398 #define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8 * (pipe)))
   7399 
   7400 /* More Ivybridge lolz */
   7401 #define DE_ERR_INT_IVB			(1 << 30)
   7402 #define DE_GSE_IVB			(1 << 29)
   7403 #define DE_PCH_EVENT_IVB		(1 << 28)
   7404 #define DE_DP_A_HOTPLUG_IVB		(1 << 27)
   7405 #define DE_AUX_CHANNEL_A_IVB		(1 << 26)
   7406 #define DE_EDP_PSR_INT_HSW		(1 << 19)
   7407 #define DE_SPRITEC_FLIP_DONE_IVB	(1 << 14)
   7408 #define DE_PLANEC_FLIP_DONE_IVB		(1 << 13)
   7409 #define DE_PIPEC_VBLANK_IVB		(1 << 10)
   7410 #define DE_SPRITEB_FLIP_DONE_IVB	(1 << 9)
   7411 #define DE_PLANEB_FLIP_DONE_IVB		(1 << 8)
   7412 #define DE_PIPEB_VBLANK_IVB		(1 << 5)
   7413 #define DE_SPRITEA_FLIP_DONE_IVB	(1 << 4)
   7414 #define DE_PLANEA_FLIP_DONE_IVB		(1 << 3)
   7415 #define DE_PLANE_FLIP_DONE_IVB(plane)	(1 << (3 + 5 * (plane)))
   7416 #define DE_PIPEA_VBLANK_IVB		(1 << 0)
   7417 #define DE_PIPE_VBLANK_IVB(pipe)	(1 << ((pipe) * 5))
   7418 
   7419 #define VLV_MASTER_IER			_MMIO(0x4400c) /* Gunit master IER */
   7420 #define   MASTER_INTERRUPT_ENABLE	(1 << 31)
   7421 
   7422 #define DEISR   _MMIO(0x44000)
   7423 #define DEIMR   _MMIO(0x44004)
   7424 #define DEIIR   _MMIO(0x44008)
   7425 #define DEIER   _MMIO(0x4400c)
   7426 
   7427 #define GTISR   _MMIO(0x44010)
   7428 #define GTIMR   _MMIO(0x44014)
   7429 #define GTIIR   _MMIO(0x44018)
   7430 #define GTIER   _MMIO(0x4401c)
   7431 
   7432 #define GEN8_MASTER_IRQ			_MMIO(0x44200)
   7433 #define  GEN8_MASTER_IRQ_CONTROL	(1 << 31)
   7434 #define  GEN8_PCU_IRQ			(1 << 30)
   7435 #define  GEN8_DE_PCH_IRQ		(1 << 23)
   7436 #define  GEN8_DE_MISC_IRQ		(1 << 22)
   7437 #define  GEN8_DE_PORT_IRQ		(1 << 20)
   7438 #define  GEN8_DE_PIPE_C_IRQ		(1 << 18)
   7439 #define  GEN8_DE_PIPE_B_IRQ		(1 << 17)
   7440 #define  GEN8_DE_PIPE_A_IRQ		(1 << 16)
   7441 #define  GEN8_DE_PIPE_IRQ(pipe)		(1 << (16 + (pipe)))
   7442 #define  GEN8_GT_VECS_IRQ		(1 << 6)
   7443 #define  GEN8_GT_GUC_IRQ		(1 << 5)
   7444 #define  GEN8_GT_PM_IRQ			(1 << 4)
   7445 #define  GEN8_GT_VCS1_IRQ		(1 << 3) /* NB: VCS2 in bspec! */
   7446 #define  GEN8_GT_VCS0_IRQ		(1 << 2) /* NB: VCS1 in bpsec! */
   7447 #define  GEN8_GT_BCS_IRQ		(1 << 1)
   7448 #define  GEN8_GT_RCS_IRQ		(1 << 0)
   7449 
   7450 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
   7451 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
   7452 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
   7453 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
   7454 
   7455 #define GEN8_RCS_IRQ_SHIFT 0
   7456 #define GEN8_BCS_IRQ_SHIFT 16
   7457 #define GEN8_VCS0_IRQ_SHIFT 0  /* NB: VCS1 in bspec! */
   7458 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
   7459 #define GEN8_VECS_IRQ_SHIFT 0
   7460 #define GEN8_WD_IRQ_SHIFT 16
   7461 
   7462 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
   7463 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
   7464 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
   7465 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
   7466 #define  GEN8_PIPE_FIFO_UNDERRUN	(1 << 31)
   7467 #define  GEN8_PIPE_CDCLK_CRC_ERROR	(1 << 29)
   7468 #define  GEN8_PIPE_CDCLK_CRC_DONE	(1 << 28)
   7469 #define  GEN8_PIPE_CURSOR_FAULT		(1 << 10)
   7470 #define  GEN8_PIPE_SPRITE_FAULT		(1 << 9)
   7471 #define  GEN8_PIPE_PRIMARY_FAULT	(1 << 8)
   7472 #define  GEN8_PIPE_SPRITE_FLIP_DONE	(1 << 5)
   7473 #define  GEN8_PIPE_PRIMARY_FLIP_DONE	(1 << 4)
   7474 #define  GEN8_PIPE_SCAN_LINE_EVENT	(1 << 2)
   7475 #define  GEN8_PIPE_VSYNC		(1 << 1)
   7476 #define  GEN8_PIPE_VBLANK		(1 << 0)
   7477 #define  GEN9_PIPE_CURSOR_FAULT		(1 << 11)
   7478 #define  GEN11_PIPE_PLANE7_FAULT	(1 << 22)
   7479 #define  GEN11_PIPE_PLANE6_FAULT	(1 << 21)
   7480 #define  GEN11_PIPE_PLANE5_FAULT	(1 << 20)
   7481 #define  GEN9_PIPE_PLANE4_FAULT		(1 << 10)
   7482 #define  GEN9_PIPE_PLANE3_FAULT		(1 << 9)
   7483 #define  GEN9_PIPE_PLANE2_FAULT		(1 << 8)
   7484 #define  GEN9_PIPE_PLANE1_FAULT		(1 << 7)
   7485 #define  GEN9_PIPE_PLANE4_FLIP_DONE	(1 << 6)
   7486 #define  GEN9_PIPE_PLANE3_FLIP_DONE	(1 << 5)
   7487 #define  GEN9_PIPE_PLANE2_FLIP_DONE	(1 << 4)
   7488 #define  GEN9_PIPE_PLANE1_FLIP_DONE	(1 << 3)
   7489 #define  GEN9_PIPE_PLANE_FLIP_DONE(p)	(1 << (3 + (p)))
   7490 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
   7491 	(GEN8_PIPE_CURSOR_FAULT | \
   7492 	 GEN8_PIPE_SPRITE_FAULT | \
   7493 	 GEN8_PIPE_PRIMARY_FAULT)
   7494 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
   7495 	(GEN9_PIPE_CURSOR_FAULT | \
   7496 	 GEN9_PIPE_PLANE4_FAULT | \
   7497 	 GEN9_PIPE_PLANE3_FAULT | \
   7498 	 GEN9_PIPE_PLANE2_FAULT | \
   7499 	 GEN9_PIPE_PLANE1_FAULT)
   7500 #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
   7501 	(GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
   7502 	 GEN11_PIPE_PLANE7_FAULT | \
   7503 	 GEN11_PIPE_PLANE6_FAULT | \
   7504 	 GEN11_PIPE_PLANE5_FAULT)
   7505 
   7506 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
   7507 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
   7508 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
   7509 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
   7510 #define  DSI1_NON_TE			(1 << 31)
   7511 #define  DSI0_NON_TE			(1 << 30)
   7512 #define  ICL_AUX_CHANNEL_E		(1 << 29)
   7513 #define  CNL_AUX_CHANNEL_F		(1 << 28)
   7514 #define  GEN9_AUX_CHANNEL_D		(1 << 27)
   7515 #define  GEN9_AUX_CHANNEL_C		(1 << 26)
   7516 #define  GEN9_AUX_CHANNEL_B		(1 << 25)
   7517 #define  DSI1_TE			(1 << 24)
   7518 #define  DSI0_TE			(1 << 23)
   7519 #define  BXT_DE_PORT_HP_DDIC		(1 << 5)
   7520 #define  BXT_DE_PORT_HP_DDIB		(1 << 4)
   7521 #define  BXT_DE_PORT_HP_DDIA		(1 << 3)
   7522 #define  BXT_DE_PORT_HOTPLUG_MASK	(BXT_DE_PORT_HP_DDIA | \
   7523 					 BXT_DE_PORT_HP_DDIB | \
   7524 					 BXT_DE_PORT_HP_DDIC)
   7525 #define  GEN8_PORT_DP_A_HOTPLUG		(1 << 3)
   7526 #define  BXT_DE_PORT_GMBUS		(1 << 1)
   7527 #define  GEN8_AUX_CHANNEL_A		(1 << 0)
   7528 #define  TGL_DE_PORT_AUX_USBC6		(1 << 13)
   7529 #define  TGL_DE_PORT_AUX_USBC5		(1 << 12)
   7530 #define  TGL_DE_PORT_AUX_USBC4		(1 << 11)
   7531 #define  TGL_DE_PORT_AUX_USBC3		(1 << 10)
   7532 #define  TGL_DE_PORT_AUX_USBC2		(1 << 9)
   7533 #define  TGL_DE_PORT_AUX_USBC1		(1 << 8)
   7534 #define  TGL_DE_PORT_AUX_DDIC		(1 << 2)
   7535 #define  TGL_DE_PORT_AUX_DDIB		(1 << 1)
   7536 #define  TGL_DE_PORT_AUX_DDIA		(1 << 0)
   7537 
   7538 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
   7539 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
   7540 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
   7541 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
   7542 #define  GEN8_DE_MISC_GSE		(1 << 27)
   7543 #define  GEN8_DE_EDP_PSR		(1 << 19)
   7544 
   7545 #define GEN8_PCU_ISR _MMIO(0x444e0)
   7546 #define GEN8_PCU_IMR _MMIO(0x444e4)
   7547 #define GEN8_PCU_IIR _MMIO(0x444e8)
   7548 #define GEN8_PCU_IER _MMIO(0x444ec)
   7549 
   7550 #define GEN11_GU_MISC_ISR	_MMIO(0x444f0)
   7551 #define GEN11_GU_MISC_IMR	_MMIO(0x444f4)
   7552 #define GEN11_GU_MISC_IIR	_MMIO(0x444f8)
   7553 #define GEN11_GU_MISC_IER	_MMIO(0x444fc)
   7554 #define  GEN11_GU_MISC_GSE	(1 << 27)
   7555 
   7556 #define GEN11_GFX_MSTR_IRQ		_MMIO(0x190010)
   7557 #define  GEN11_MASTER_IRQ		(1 << 31)
   7558 #define  GEN11_PCU_IRQ			(1 << 30)
   7559 #define  GEN11_GU_MISC_IRQ		(1 << 29)
   7560 #define  GEN11_DISPLAY_IRQ		(1 << 16)
   7561 #define  GEN11_GT_DW_IRQ(x)		(1 << (x))
   7562 #define  GEN11_GT_DW1_IRQ		(1 << 1)
   7563 #define  GEN11_GT_DW0_IRQ		(1 << 0)
   7564 
   7565 #define GEN11_DISPLAY_INT_CTL		_MMIO(0x44200)
   7566 #define  GEN11_DISPLAY_IRQ_ENABLE	(1 << 31)
   7567 #define  GEN11_AUDIO_CODEC_IRQ		(1 << 24)
   7568 #define  GEN11_DE_PCH_IRQ		(1 << 23)
   7569 #define  GEN11_DE_MISC_IRQ		(1 << 22)
   7570 #define  GEN11_DE_HPD_IRQ		(1 << 21)
   7571 #define  GEN11_DE_PORT_IRQ		(1 << 20)
   7572 #define  GEN11_DE_PIPE_C		(1 << 18)
   7573 #define  GEN11_DE_PIPE_B		(1 << 17)
   7574 #define  GEN11_DE_PIPE_A		(1 << 16)
   7575 
   7576 #define GEN11_DE_HPD_ISR		_MMIO(0x44470)
   7577 #define GEN11_DE_HPD_IMR		_MMIO(0x44474)
   7578 #define GEN11_DE_HPD_IIR		_MMIO(0x44478)
   7579 #define GEN11_DE_HPD_IER		_MMIO(0x4447c)
   7580 #define  GEN12_TC6_HOTPLUG			(1 << 21)
   7581 #define  GEN12_TC5_HOTPLUG			(1 << 20)
   7582 #define  GEN11_TC4_HOTPLUG			(1 << 19)
   7583 #define  GEN11_TC3_HOTPLUG			(1 << 18)
   7584 #define  GEN11_TC2_HOTPLUG			(1 << 17)
   7585 #define  GEN11_TC1_HOTPLUG			(1 << 16)
   7586 #define  GEN11_TC_HOTPLUG(tc_port)		(1 << ((tc_port) + 16))
   7587 #define  GEN11_DE_TC_HOTPLUG_MASK		(GEN12_TC6_HOTPLUG | \
   7588 						 GEN12_TC5_HOTPLUG | \
   7589 						 GEN11_TC4_HOTPLUG | \
   7590 						 GEN11_TC3_HOTPLUG | \
   7591 						 GEN11_TC2_HOTPLUG | \
   7592 						 GEN11_TC1_HOTPLUG)
   7593 #define  GEN12_TBT6_HOTPLUG			(1 << 5)
   7594 #define  GEN12_TBT5_HOTPLUG			(1 << 4)
   7595 #define  GEN11_TBT4_HOTPLUG			(1 << 3)
   7596 #define  GEN11_TBT3_HOTPLUG			(1 << 2)
   7597 #define  GEN11_TBT2_HOTPLUG			(1 << 1)
   7598 #define  GEN11_TBT1_HOTPLUG			(1 << 0)
   7599 #define  GEN11_TBT_HOTPLUG(tc_port)		(1 << (tc_port))
   7600 #define  GEN11_DE_TBT_HOTPLUG_MASK		(GEN12_TBT6_HOTPLUG | \
   7601 						 GEN12_TBT5_HOTPLUG | \
   7602 						 GEN11_TBT4_HOTPLUG | \
   7603 						 GEN11_TBT3_HOTPLUG | \
   7604 						 GEN11_TBT2_HOTPLUG | \
   7605 						 GEN11_TBT1_HOTPLUG)
   7606 
   7607 #define GEN11_TBT_HOTPLUG_CTL				_MMIO(0x44030)
   7608 #define GEN11_TC_HOTPLUG_CTL				_MMIO(0x44038)
   7609 #define  GEN11_HOTPLUG_CTL_ENABLE(tc_port)		(8 << (tc_port) * 4)
   7610 #define  GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port)		(2 << (tc_port) * 4)
   7611 #define  GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port)	(1 << (tc_port) * 4)
   7612 #define  GEN11_HOTPLUG_CTL_NO_DETECT(tc_port)		(0 << (tc_port) * 4)
   7613 
   7614 #define GEN11_GT_INTR_DW0		_MMIO(0x190018)
   7615 #define  GEN11_CSME			(31)
   7616 #define  GEN11_GUNIT			(28)
   7617 #define  GEN11_GUC			(25)
   7618 #define  GEN11_WDPERF			(20)
   7619 #define  GEN11_KCR			(19)
   7620 #define  GEN11_GTPM			(16)
   7621 #define  GEN11_BCS			(15)
   7622 #define  GEN11_RCS0			(0)
   7623 
   7624 #define GEN11_GT_INTR_DW1		_MMIO(0x19001c)
   7625 #define  GEN11_VECS(x)			(31 - (x))
   7626 #define  GEN11_VCS(x)			(x)
   7627 
   7628 #define GEN11_GT_INTR_DW(x)		_MMIO(0x190018 + ((x) * 4))
   7629 
   7630 #define GEN11_INTR_IDENTITY_REG0	_MMIO(0x190060)
   7631 #define GEN11_INTR_IDENTITY_REG1	_MMIO(0x190064)
   7632 #define  GEN11_INTR_DATA_VALID		(1 << 31)
   7633 #define  GEN11_INTR_ENGINE_CLASS(x)	(((x) & GENMASK(18, 16)) >> 16)
   7634 #define  GEN11_INTR_ENGINE_INSTANCE(x)	(((x) & GENMASK(25, 20)) >> 20)
   7635 #define  GEN11_INTR_ENGINE_INTR(x)	((x) & 0xffff)
   7636 /* irq instances for OTHER_CLASS */
   7637 #define OTHER_GUC_INSTANCE	0
   7638 #define OTHER_GTPM_INSTANCE	1
   7639 
   7640 #define GEN11_INTR_IDENTITY_REG(x)	_MMIO(0x190060 + ((x) * 4))
   7641 
   7642 #define GEN11_IIR_REG0_SELECTOR		_MMIO(0x190070)
   7643 #define GEN11_IIR_REG1_SELECTOR		_MMIO(0x190074)
   7644 
   7645 #define GEN11_IIR_REG_SELECTOR(x)	_MMIO(0x190070 + ((x) * 4))
   7646 
   7647 #define GEN11_RENDER_COPY_INTR_ENABLE	_MMIO(0x190030)
   7648 #define GEN11_VCS_VECS_INTR_ENABLE	_MMIO(0x190034)
   7649 #define GEN11_GUC_SG_INTR_ENABLE	_MMIO(0x190038)
   7650 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE	_MMIO(0x19003c)
   7651 #define GEN11_CRYPTO_RSVD_INTR_ENABLE	_MMIO(0x190040)
   7652 #define GEN11_GUNIT_CSME_INTR_ENABLE	_MMIO(0x190044)
   7653 
   7654 #define GEN11_RCS0_RSVD_INTR_MASK	_MMIO(0x190090)
   7655 #define GEN11_BCS_RSVD_INTR_MASK	_MMIO(0x1900a0)
   7656 #define GEN11_VCS0_VCS1_INTR_MASK	_MMIO(0x1900a8)
   7657 #define GEN11_VCS2_VCS3_INTR_MASK	_MMIO(0x1900ac)
   7658 #define GEN11_VECS0_VECS1_INTR_MASK	_MMIO(0x1900d0)
   7659 #define GEN11_GUC_SG_INTR_MASK		_MMIO(0x1900e8)
   7660 #define GEN11_GPM_WGBOXPERF_INTR_MASK	_MMIO(0x1900ec)
   7661 #define GEN11_CRYPTO_RSVD_INTR_MASK	_MMIO(0x1900f0)
   7662 #define GEN11_GUNIT_CSME_INTR_MASK	_MMIO(0x1900f4)
   7663 
   7664 #define   ENGINE1_MASK			REG_GENMASK(31, 16)
   7665 #define   ENGINE0_MASK			REG_GENMASK(15, 0)
   7666 
   7667 #define ILK_DISPLAY_CHICKEN2	_MMIO(0x42004)
   7668 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
   7669 #define  ILK_ELPIN_409_SELECT	(1 << 25)
   7670 #define  ILK_DPARB_GATE	(1 << 22)
   7671 #define  ILK_VSDPFD_FULL	(1 << 21)
   7672 #define FUSE_STRAP			_MMIO(0x42014)
   7673 #define  ILK_INTERNAL_GRAPHICS_DISABLE	(1 << 31)
   7674 #define  ILK_INTERNAL_DISPLAY_DISABLE	(1 << 30)
   7675 #define  ILK_DISPLAY_DEBUG_DISABLE	(1 << 29)
   7676 #define  IVB_PIPE_C_DISABLE		(1 << 28)
   7677 #define  ILK_HDCP_DISABLE		(1 << 25)
   7678 #define  ILK_eDP_A_DISABLE		(1 << 24)
   7679 #define  HSW_CDCLK_LIMIT		(1 << 24)
   7680 #define  ILK_DESKTOP			(1 << 23)
   7681 #define  HSW_CPU_SSC_ENABLE		(1 << 21)
   7682 
   7683 #define FUSE_STRAP3			_MMIO(0x42020)
   7684 #define  HSW_REF_CLK_SELECT		(1 << 1)
   7685 
   7686 #define ILK_DSPCLK_GATE_D			_MMIO(0x42020)
   7687 #define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
   7688 #define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
   7689 #define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
   7690 #define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
   7691 #define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
   7692 
   7693 #define IVB_CHICKEN3	_MMIO(0x4200c)
   7694 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
   7695 # define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
   7696 
   7697 #define CHICKEN_PAR1_1		_MMIO(0x42080)
   7698 #define  SKL_DE_COMPRESSED_HASH_MODE	(1 << 15)
   7699 #define  DPA_MASK_VBLANK_SRD	(1 << 15)
   7700 #define  FORCE_ARB_IDLE_PLANES	(1 << 14)
   7701 #define  SKL_EDP_PSR_FIX_RDWRAP	(1 << 3)
   7702 
   7703 #define CHICKEN_PAR2_1		_MMIO(0x42090)
   7704 #define  KVM_CONFIG_CHANGE_NOTIFICATION_SELECT	(1 << 14)
   7705 
   7706 #define CHICKEN_MISC_2		_MMIO(0x42084)
   7707 #define  CNL_COMP_PWR_DOWN	(1 << 23)
   7708 #define  GLK_CL2_PWR_DOWN	(1 << 12)
   7709 #define  GLK_CL1_PWR_DOWN	(1 << 11)
   7710 #define  GLK_CL0_PWR_DOWN	(1 << 10)
   7711 
   7712 #define CHICKEN_MISC_4		_MMIO(0x4208c)
   7713 #define   FBC_STRIDE_OVERRIDE	(1 << 13)
   7714 #define   FBC_STRIDE_MASK	0x1FFF
   7715 
   7716 #define _CHICKEN_PIPESL_1_A	0x420b0
   7717 #define _CHICKEN_PIPESL_1_B	0x420b4
   7718 #define  HSW_FBCQ_DIS			(1 << 22)
   7719 #define  BDW_DPRS_MASK_VBLANK_SRD	(1 << 0)
   7720 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
   7721 
   7722 #define _CHICKEN_TRANS_A	0x420c0
   7723 #define _CHICKEN_TRANS_B	0x420c4
   7724 #define _CHICKEN_TRANS_C	0x420c8
   7725 #define _CHICKEN_TRANS_EDP	0x420cc
   7726 #define _CHICKEN_TRANS_D	0x420d8
   7727 #define CHICKEN_TRANS(trans)	_MMIO(_PICK((trans), \
   7728 					    [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
   7729 					    [TRANSCODER_A] = _CHICKEN_TRANS_A, \
   7730 					    [TRANSCODER_B] = _CHICKEN_TRANS_B, \
   7731 					    [TRANSCODER_C] = _CHICKEN_TRANS_C, \
   7732 					    [TRANSCODER_D] = _CHICKEN_TRANS_D))
   7733 #define  HSW_FRAME_START_DELAY_MASK	(3 << 27)
   7734 #define  HSW_FRAME_START_DELAY(x)	((x) << 27) /* 0-3 */
   7735 #define  VSC_DATA_SEL_SOFTWARE_CONTROL	(1 << 25) /* GLK and CNL+ */
   7736 #define  DDI_TRAINING_OVERRIDE_ENABLE	(1 << 19)
   7737 #define  DDI_TRAINING_OVERRIDE_VALUE	(1 << 18)
   7738 #define  DDIE_TRAINING_OVERRIDE_ENABLE	(1 << 17) /* CHICKEN_TRANS_A only */
   7739 #define  DDIE_TRAINING_OVERRIDE_VALUE	(1 << 16) /* CHICKEN_TRANS_A only */
   7740 #define  PSR2_ADD_VERTICAL_LINE_COUNT   (1 << 15)
   7741 #define  PSR2_VSC_ENABLE_PROG_HEADER    (1 << 12)
   7742 
   7743 #define DISP_ARB_CTL	_MMIO(0x45000)
   7744 #define  DISP_FBC_MEMORY_WAKE		(1 << 31)
   7745 #define  DISP_TILE_SURFACE_SWIZZLING	(1 << 13)
   7746 #define  DISP_FBC_WM_DIS		(1 << 15)
   7747 #define DISP_ARB_CTL2	_MMIO(0x45004)
   7748 #define  DISP_DATA_PARTITION_5_6	(1 << 6)
   7749 #define  DISP_IPC_ENABLE		(1 << 3)
   7750 #define DBUF_CTL	_MMIO(0x45008)
   7751 #define DBUF_CTL_S1	_MMIO(0x45008)
   7752 #define DBUF_CTL_S2	_MMIO(0x44FE8)
   7753 #define  DBUF_POWER_REQUEST		(1 << 31)
   7754 #define  DBUF_POWER_STATE		(1 << 30)
   7755 #define GEN7_MSG_CTL	_MMIO(0x45010)
   7756 #define  WAIT_FOR_PCH_RESET_ACK		(1 << 1)
   7757 #define  WAIT_FOR_PCH_FLR_ACK		(1 << 0)
   7758 
   7759 #define BW_BUDDY1_CTL			_MMIO(0x45140)
   7760 #define BW_BUDDY2_CTL			_MMIO(0x45150)
   7761 #define   BW_BUDDY_DISABLE		REG_BIT(31)
   7762 
   7763 #define BW_BUDDY1_PAGE_MASK		_MMIO(0x45144)
   7764 #define BW_BUDDY2_PAGE_MASK		_MMIO(0x45154)
   7765 
   7766 #define HSW_NDE_RSTWRN_OPT	_MMIO(0x46408)
   7767 #define  RESET_PCH_HANDSHAKE_ENABLE	(1 << 4)
   7768 
   7769 #define GEN8_CHICKEN_DCPR_1		_MMIO(0x46430)
   7770 #define   SKL_SELECT_ALTERNATE_DC_EXIT	(1 << 30)
   7771 #define   MASK_WAKEMEM			(1 << 13)
   7772 #define   CNL_DDI_CLOCK_REG_ACCESS_ON	(1 << 7)
   7773 
   7774 #define SKL_DFSM			_MMIO(0x51000)
   7775 #define   SKL_DFSM_DISPLAY_PM_DISABLE	(1 << 27)
   7776 #define   SKL_DFSM_DISPLAY_HDCP_DISABLE	(1 << 25)
   7777 #define   SKL_DFSM_CDCLK_LIMIT_MASK	(3 << 23)
   7778 #define   SKL_DFSM_CDCLK_LIMIT_675	(0 << 23)
   7779 #define   SKL_DFSM_CDCLK_LIMIT_540	(1 << 23)
   7780 #define   SKL_DFSM_CDCLK_LIMIT_450	(2 << 23)
   7781 #define   SKL_DFSM_CDCLK_LIMIT_337_5	(3 << 23)
   7782 #define   ICL_DFSM_DMC_DISABLE		(1 << 23)
   7783 #define   SKL_DFSM_PIPE_A_DISABLE	(1 << 30)
   7784 #define   SKL_DFSM_PIPE_B_DISABLE	(1 << 21)
   7785 #define   SKL_DFSM_PIPE_C_DISABLE	(1 << 28)
   7786 #define   TGL_DFSM_PIPE_D_DISABLE	(1 << 22)
   7787 #define   CNL_DFSM_DISPLAY_DSC_DISABLE	(1 << 7)
   7788 
   7789 #define SKL_DSSM				_MMIO(0x51004)
   7790 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz		(1 << 31)
   7791 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK		(7 << 29)
   7792 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz		(0 << 29)
   7793 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz	(1 << 29)
   7794 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz	(2 << 29)
   7795 
   7796 #define GEN7_FF_SLICE_CS_CHICKEN1	_MMIO(0x20e0)
   7797 #define   GEN9_FFSC_PERCTX_PREEMPT_CTRL	(1 << 14)
   7798 
   7799 #define FF_SLICE_CS_CHICKEN2			_MMIO(0x20e4)
   7800 #define  GEN9_TSG_BARRIER_ACK_DISABLE		(1 << 8)
   7801 #define  GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE  (1 << 10)
   7802 
   7803 #define GEN9_CS_DEBUG_MODE1		_MMIO(0x20ec)
   7804 #define   FF_DOP_CLOCK_GATE_DISABLE	REG_BIT(1)
   7805 #define GEN9_CTX_PREEMPT_REG		_MMIO(0x2248)
   7806 #define   GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
   7807 
   7808 #define GEN8_CS_CHICKEN1		_MMIO(0x2580)
   7809 #define GEN9_PREEMPT_3D_OBJECT_LEVEL		(1 << 0)
   7810 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo)	(((hi) << 2) | ((lo) << 1))
   7811 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
   7812 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
   7813 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL	GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
   7814 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK		GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
   7815 
   7816 /* GEN7 chicken */
   7817 #define GEN7_COMMON_SLICE_CHICKEN1		_MMIO(0x7010)
   7818   #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1 << 10) | (1 << 26))
   7819   #define GEN9_RHWO_OPTIMIZATION_DISABLE	(1 << 14)
   7820 
   7821 #define COMMON_SLICE_CHICKEN2					_MMIO(0x7014)
   7822   #define GEN9_PBE_COMPRESSED_HASH_SELECTION			(1 << 13)
   7823   #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE	(1 << 12)
   7824   #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION		(1 << 8)
   7825   #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE			(1 << 0)
   7826 
   7827 #define GEN8_L3CNTLREG	_MMIO(0x7034)
   7828   #define GEN8_ERRDETBCTRL (1 << 9)
   7829 
   7830 #define GEN11_COMMON_SLICE_CHICKEN3		_MMIO(0x7304)
   7831   #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC	(1 << 11)
   7832   #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE	(1 << 9)
   7833 
   7834 #define HIZ_CHICKEN					_MMIO(0x7018)
   7835 # define CHV_HZ_8X8_MODE_IN_1X				(1 << 15)
   7836 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	(1 << 3)
   7837 
   7838 #define GEN9_SLICE_COMMON_ECO_CHICKEN0		_MMIO(0x7308)
   7839 #define  DISABLE_PIXEL_MASK_CAMMING		(1 << 14)
   7840 
   7841 #define GEN9_SLICE_COMMON_ECO_CHICKEN1		_MMIO(0x731c)
   7842 #define   GEN11_STATE_CACHE_REDIRECT_TO_CS	(1 << 11)
   7843 
   7844 #define GEN7_SARCHKMD				_MMIO(0xB000)
   7845 #define GEN7_DISABLE_DEMAND_PREFETCH		(1 << 31)
   7846 #define GEN7_DISABLE_SAMPLER_PREFETCH           (1 << 30)
   7847 
   7848 #define GEN7_L3SQCREG1				_MMIO(0xB010)
   7849 #define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
   7850 
   7851 #define GEN8_L3SQCREG1				_MMIO(0xB100)
   7852 /*
   7853  * Note that on CHV the following has an off-by-one error wrt. to BSpec.
   7854  * Using the formula in BSpec leads to a hang, while the formula here works
   7855  * fine and matches the formulas for all other platforms. A BSpec change
   7856  * request has been filed to clarify this.
   7857  */
   7858 #define  L3_GENERAL_PRIO_CREDITS(x)		(((x) >> 1) << 19)
   7859 #define  L3_HIGH_PRIO_CREDITS(x)		(((x) >> 1) << 14)
   7860 #define  L3_PRIO_CREDITS_MASK			((0x1f << 19) | (0x1f << 14))
   7861 
   7862 #define GEN7_L3CNTLREG1				_MMIO(0xB01C)
   7863 #define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
   7864 #define  GEN7_L3AGDIS				(1 << 19)
   7865 #define GEN7_L3CNTLREG2				_MMIO(0xB020)
   7866 #define GEN7_L3CNTLREG3				_MMIO(0xB024)
   7867 
   7868 #define GEN7_L3_CHICKEN_MODE_REGISTER		_MMIO(0xB030)
   7869 #define   GEN7_WA_L3_CHICKEN_MODE		0x20000000
   7870 #define GEN10_L3_CHICKEN_MODE_REGISTER		_MMIO(0xB114)
   7871 #define   GEN11_I2M_WRITE_DISABLE		(1 << 28)
   7872 
   7873 #define GEN7_L3SQCREG4				_MMIO(0xb034)
   7874 #define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1 << 27)
   7875 
   7876 #define GEN11_SCRATCH2					_MMIO(0xb140)
   7877 #define  GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE	(1 << 19)
   7878 
   7879 #define GEN8_L3SQCREG4				_MMIO(0xb118)
   7880 #define  GEN11_LQSC_CLEAN_EVICT_DISABLE		(1 << 6)
   7881 #define  GEN8_LQSC_RO_PERF_DIS			(1 << 27)
   7882 #define  GEN8_LQSC_FLUSH_COHERENT_LINES		(1 << 21)
   7883 
   7884 /* GEN8 chicken */
   7885 #define HDC_CHICKEN0				_MMIO(0x7300)
   7886 #define CNL_HDC_CHICKEN0			_MMIO(0xE5F0)
   7887 #define ICL_HDC_MODE				_MMIO(0xE5F4)
   7888 #define  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE	(1 << 15)
   7889 #define  HDC_FENCE_DEST_SLM_DISABLE		(1 << 14)
   7890 #define  HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1 << 11)
   7891 #define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1 << 5)
   7892 #define  HDC_FORCE_NON_COHERENT			(1 << 4)
   7893 #define  HDC_BARRIER_PERFORMANCE_DISABLE	(1 << 10)
   7894 
   7895 #define GEN8_HDC_CHICKEN1			_MMIO(0x7304)
   7896 
   7897 /* GEN9 chicken */
   7898 #define SLICE_ECO_CHICKEN0			_MMIO(0x7308)
   7899 #define   PIXEL_MASK_CAMMING_DISABLE		(1 << 14)
   7900 
   7901 #define GEN9_WM_CHICKEN3			_MMIO(0x5588)
   7902 #define   GEN9_FACTOR_IN_CLR_VAL_HIZ		(1 << 9)
   7903 
   7904 /* WaCatErrorRejectionIssue */
   7905 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		_MMIO(0x9030)
   7906 #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1 << 11)
   7907 
   7908 #define HSW_SCRATCH1				_MMIO(0xb038)
   7909 #define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1 << 27)
   7910 
   7911 #define BDW_SCRATCH1					_MMIO(0xb11c)
   7912 #define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1 << 2)
   7913 
   7914 /*GEN11 chicken */
   7915 #define _PIPEA_CHICKEN				0x70038
   7916 #define _PIPEB_CHICKEN				0x71038
   7917 #define _PIPEC_CHICKEN				0x72038
   7918 #define PIPE_CHICKEN(pipe)			_MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
   7919 							   _PIPEB_CHICKEN)
   7920 #define   PIXEL_ROUNDING_TRUNC_FB_PASSTHRU 	(1 << 15)
   7921 #define   PER_PIXEL_ALPHA_BYPASS_EN		(1 << 7)
   7922 
   7923 #define FF_MODE2			_MMIO(0x6604)
   7924 #define   FF_MODE2_TDS_TIMER_MASK	REG_GENMASK(23, 16)
   7925 #define   FF_MODE2_TDS_TIMER_128	REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
   7926 
   7927 /* PCH */
   7928 
   7929 #define PCH_DISPLAY_BASE	0xc0000u
   7930 
   7931 /* south display engine interrupt: IBX */
   7932 #define SDE_AUDIO_POWER_D	(1 << 27)
   7933 #define SDE_AUDIO_POWER_C	(1 << 26)
   7934 #define SDE_AUDIO_POWER_B	(1 << 25)
   7935 #define SDE_AUDIO_POWER_SHIFT	(25)
   7936 #define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
   7937 #define SDE_GMBUS		(1 << 24)
   7938 #define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
   7939 #define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
   7940 #define SDE_AUDIO_HDCP_MASK	(3 << 22)
   7941 #define SDE_AUDIO_TRANSB	(1 << 21)
   7942 #define SDE_AUDIO_TRANSA	(1 << 20)
   7943 #define SDE_AUDIO_TRANS_MASK	(3 << 20)
   7944 #define SDE_POISON		(1 << 19)
   7945 /* 18 reserved */
   7946 #define SDE_FDI_RXB		(1 << 17)
   7947 #define SDE_FDI_RXA		(1 << 16)
   7948 #define SDE_FDI_MASK		(3 << 16)
   7949 #define SDE_AUXD		(1 << 15)
   7950 #define SDE_AUXC		(1 << 14)
   7951 #define SDE_AUXB		(1 << 13)
   7952 #define SDE_AUX_MASK		(7 << 13)
   7953 /* 12 reserved */
   7954 #define SDE_CRT_HOTPLUG         (1 << 11)
   7955 #define SDE_PORTD_HOTPLUG       (1 << 10)
   7956 #define SDE_PORTC_HOTPLUG       (1 << 9)
   7957 #define SDE_PORTB_HOTPLUG       (1 << 8)
   7958 #define SDE_SDVOB_HOTPLUG       (1 << 6)
   7959 #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
   7960 				 SDE_SDVOB_HOTPLUG |	\
   7961 				 SDE_PORTB_HOTPLUG |	\
   7962 				 SDE_PORTC_HOTPLUG |	\
   7963 				 SDE_PORTD_HOTPLUG)
   7964 #define SDE_TRANSB_CRC_DONE	(1 << 5)
   7965 #define SDE_TRANSB_CRC_ERR	(1 << 4)
   7966 #define SDE_TRANSB_FIFO_UNDER	(1 << 3)
   7967 #define SDE_TRANSA_CRC_DONE	(1 << 2)
   7968 #define SDE_TRANSA_CRC_ERR	(1 << 1)
   7969 #define SDE_TRANSA_FIFO_UNDER	(1 << 0)
   7970 #define SDE_TRANS_MASK		(0x3f)
   7971 
   7972 /* south display engine interrupt: CPT - CNP */
   7973 #define SDE_AUDIO_POWER_D_CPT	(1 << 31)
   7974 #define SDE_AUDIO_POWER_C_CPT	(1 << 30)
   7975 #define SDE_AUDIO_POWER_B_CPT	(1 << 29)
   7976 #define SDE_AUDIO_POWER_SHIFT_CPT   29
   7977 #define SDE_AUDIO_POWER_MASK_CPT    (7 << 29)
   7978 #define SDE_AUXD_CPT		(1 << 27)
   7979 #define SDE_AUXC_CPT		(1 << 26)
   7980 #define SDE_AUXB_CPT		(1 << 25)
   7981 #define SDE_AUX_MASK_CPT	(7 << 25)
   7982 #define SDE_PORTE_HOTPLUG_SPT	(1 << 25)
   7983 #define SDE_PORTA_HOTPLUG_SPT	(1 << 24)
   7984 #define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
   7985 #define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
   7986 #define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
   7987 #define SDE_CRT_HOTPLUG_CPT	(1 << 19)
   7988 #define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
   7989 #define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
   7990 				 SDE_SDVOB_HOTPLUG_CPT |	\
   7991 				 SDE_PORTD_HOTPLUG_CPT |	\
   7992 				 SDE_PORTC_HOTPLUG_CPT |	\
   7993 				 SDE_PORTB_HOTPLUG_CPT)
   7994 #define SDE_HOTPLUG_MASK_SPT	(SDE_PORTE_HOTPLUG_SPT |	\
   7995 				 SDE_PORTD_HOTPLUG_CPT |	\
   7996 				 SDE_PORTC_HOTPLUG_CPT |	\
   7997 				 SDE_PORTB_HOTPLUG_CPT |	\
   7998 				 SDE_PORTA_HOTPLUG_SPT)
   7999 #define SDE_GMBUS_CPT		(1 << 17)
   8000 #define SDE_ERROR_CPT		(1 << 16)
   8001 #define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
   8002 #define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
   8003 #define SDE_FDI_RXC_CPT		(1 << 8)
   8004 #define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
   8005 #define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
   8006 #define SDE_FDI_RXB_CPT		(1 << 4)
   8007 #define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
   8008 #define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
   8009 #define SDE_FDI_RXA_CPT		(1 << 0)
   8010 #define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
   8011 				 SDE_AUDIO_CP_REQ_B_CPT | \
   8012 				 SDE_AUDIO_CP_REQ_A_CPT)
   8013 #define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
   8014 				 SDE_AUDIO_CP_CHG_B_CPT | \
   8015 				 SDE_AUDIO_CP_CHG_A_CPT)
   8016 #define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
   8017 				 SDE_FDI_RXB_CPT | \
   8018 				 SDE_FDI_RXA_CPT)
   8019 
   8020 /* south display engine interrupt: ICP/TGP */
   8021 #define SDE_GMBUS_ICP			(1 << 23)
   8022 #define SDE_TC_HOTPLUG_ICP(tc_port)	(1 << ((tc_port) + 24))
   8023 #define SDE_DDI_HOTPLUG_ICP(port)	(1 << ((port) + 16))
   8024 #define SDE_DDI_MASK_ICP		(SDE_DDI_HOTPLUG_ICP(PORT_B) | \
   8025 					 SDE_DDI_HOTPLUG_ICP(PORT_A))
   8026 #define SDE_TC_MASK_ICP			(SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
   8027 					 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
   8028 					 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
   8029 					 SDE_TC_HOTPLUG_ICP(PORT_TC1))
   8030 #define SDE_DDI_MASK_TGP		(SDE_DDI_HOTPLUG_ICP(PORT_C) | \
   8031 					 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
   8032 					 SDE_DDI_HOTPLUG_ICP(PORT_A))
   8033 #define SDE_TC_MASK_TGP			(SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
   8034 					 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
   8035 					 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
   8036 					 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
   8037 					 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
   8038 					 SDE_TC_HOTPLUG_ICP(PORT_TC1))
   8039 
   8040 #define SDEISR  _MMIO(0xc4000)
   8041 #define SDEIMR  _MMIO(0xc4004)
   8042 #define SDEIIR  _MMIO(0xc4008)
   8043 #define SDEIER  _MMIO(0xc400c)
   8044 
   8045 #define SERR_INT			_MMIO(0xc4040)
   8046 #define  SERR_INT_POISON		(1 << 31)
   8047 #define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1 << ((pipe) * 3))
   8048 
   8049 /* digital port hotplug */
   8050 #define PCH_PORT_HOTPLUG		_MMIO(0xc4030)	/* SHOTPLUG_CTL */
   8051 #define  PORTA_HOTPLUG_ENABLE		(1 << 28) /* LPT:LP+ & BXT */
   8052 #define  BXT_DDIA_HPD_INVERT            (1 << 27)
   8053 #define  PORTA_HOTPLUG_STATUS_MASK	(3 << 24) /* SPT+ & BXT */
   8054 #define  PORTA_HOTPLUG_NO_DETECT	(0 << 24) /* SPT+ & BXT */
   8055 #define  PORTA_HOTPLUG_SHORT_DETECT	(1 << 24) /* SPT+ & BXT */
   8056 #define  PORTA_HOTPLUG_LONG_DETECT	(2 << 24) /* SPT+ & BXT */
   8057 #define  PORTD_HOTPLUG_ENABLE		(1 << 20)
   8058 #define  PORTD_PULSE_DURATION_2ms	(0 << 18) /* pre-LPT */
   8059 #define  PORTD_PULSE_DURATION_4_5ms	(1 << 18) /* pre-LPT */
   8060 #define  PORTD_PULSE_DURATION_6ms	(2 << 18) /* pre-LPT */
   8061 #define  PORTD_PULSE_DURATION_100ms	(3 << 18) /* pre-LPT */
   8062 #define  PORTD_PULSE_DURATION_MASK	(3 << 18) /* pre-LPT */
   8063 #define  PORTD_HOTPLUG_STATUS_MASK	(3 << 16)
   8064 #define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
   8065 #define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
   8066 #define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
   8067 #define  PORTC_HOTPLUG_ENABLE		(1 << 12)
   8068 #define  BXT_DDIC_HPD_INVERT            (1 << 11)
   8069 #define  PORTC_PULSE_DURATION_2ms	(0 << 10) /* pre-LPT */
   8070 #define  PORTC_PULSE_DURATION_4_5ms	(1 << 10) /* pre-LPT */
   8071 #define  PORTC_PULSE_DURATION_6ms	(2 << 10) /* pre-LPT */
   8072 #define  PORTC_PULSE_DURATION_100ms	(3 << 10) /* pre-LPT */
   8073 #define  PORTC_PULSE_DURATION_MASK	(3 << 10) /* pre-LPT */
   8074 #define  PORTC_HOTPLUG_STATUS_MASK	(3 << 8)
   8075 #define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
   8076 #define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
   8077 #define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
   8078 #define  PORTB_HOTPLUG_ENABLE		(1 << 4)
   8079 #define  BXT_DDIB_HPD_INVERT            (1 << 3)
   8080 #define  PORTB_PULSE_DURATION_2ms	(0 << 2) /* pre-LPT */
   8081 #define  PORTB_PULSE_DURATION_4_5ms	(1 << 2) /* pre-LPT */
   8082 #define  PORTB_PULSE_DURATION_6ms	(2 << 2) /* pre-LPT */
   8083 #define  PORTB_PULSE_DURATION_100ms	(3 << 2) /* pre-LPT */
   8084 #define  PORTB_PULSE_DURATION_MASK	(3 << 2) /* pre-LPT */
   8085 #define  PORTB_HOTPLUG_STATUS_MASK	(3 << 0)
   8086 #define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
   8087 #define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
   8088 #define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
   8089 #define  BXT_DDI_HPD_INVERT_MASK	(BXT_DDIA_HPD_INVERT | \
   8090 					BXT_DDIB_HPD_INVERT | \
   8091 					BXT_DDIC_HPD_INVERT)
   8092 
   8093 #define PCH_PORT_HOTPLUG2		_MMIO(0xc403C)	/* SHOTPLUG_CTL2 SPT+ */
   8094 #define  PORTE_HOTPLUG_ENABLE		(1 << 4)
   8095 #define  PORTE_HOTPLUG_STATUS_MASK	(3 << 0)
   8096 #define  PORTE_HOTPLUG_NO_DETECT	(0 << 0)
   8097 #define  PORTE_HOTPLUG_SHORT_DETECT	(1 << 0)
   8098 #define  PORTE_HOTPLUG_LONG_DETECT	(2 << 0)
   8099 
   8100 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
   8101  * functionality covered in PCH_PORT_HOTPLUG is split into
   8102  * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
   8103  */
   8104 
   8105 #define SHOTPLUG_CTL_DDI				_MMIO(0xc4030)
   8106 #define   SHOTPLUG_CTL_DDI_HPD_ENABLE(port)		(0x8 << (4 * (port)))
   8107 #define   SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port)	(0x3 << (4 * (port)))
   8108 #define   SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port)		(0x0 << (4 * (port)))
   8109 #define   SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port)	(0x1 << (4 * (port)))
   8110 #define   SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port)	(0x2 << (4 * (port)))
   8111 #define   SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port)	(0x3 << (4 * (port)))
   8112 
   8113 #define SHOTPLUG_CTL_TC				_MMIO(0xc4034)
   8114 #define   ICP_TC_HPD_ENABLE(tc_port)		(8 << (tc_port) * 4)
   8115 
   8116 #define SHPD_FILTER_CNT				_MMIO(0xc4038)
   8117 #define   SHPD_FILTER_CNT_500_ADJ		0x001D9
   8118 
   8119 /* Icelake DSC Rate Control Range Parameter Registers */
   8120 #define DSCA_RC_RANGE_PARAMETERS_0		_MMIO(0x6B240)
   8121 #define DSCA_RC_RANGE_PARAMETERS_0_UDW		_MMIO(0x6B240 + 4)
   8122 #define DSCC_RC_RANGE_PARAMETERS_0		_MMIO(0x6BA40)
   8123 #define DSCC_RC_RANGE_PARAMETERS_0_UDW		_MMIO(0x6BA40 + 4)
   8124 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB	(0x78208)
   8125 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB	(0x78208 + 4)
   8126 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB	(0x78308)
   8127 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB	(0x78308 + 4)
   8128 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC	(0x78408)
   8129 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC	(0x78408 + 4)
   8130 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC	(0x78508)
   8131 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC	(0x78508 + 4)
   8132 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8133 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
   8134 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
   8135 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8136 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
   8137 							_ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
   8138 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8139 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
   8140 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
   8141 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8142 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
   8143 							_ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
   8144 #define RC_BPG_OFFSET_SHIFT			10
   8145 #define RC_MAX_QP_SHIFT				5
   8146 #define RC_MIN_QP_SHIFT				0
   8147 
   8148 #define DSCA_RC_RANGE_PARAMETERS_1		_MMIO(0x6B248)
   8149 #define DSCA_RC_RANGE_PARAMETERS_1_UDW		_MMIO(0x6B248 + 4)
   8150 #define DSCC_RC_RANGE_PARAMETERS_1		_MMIO(0x6BA48)
   8151 #define DSCC_RC_RANGE_PARAMETERS_1_UDW		_MMIO(0x6BA48 + 4)
   8152 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB	(0x78210)
   8153 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB	(0x78210 + 4)
   8154 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB	(0x78310)
   8155 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB	(0x78310 + 4)
   8156 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC	(0x78410)
   8157 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC	(0x78410 + 4)
   8158 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC	(0x78510)
   8159 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC	(0x78510 + 4)
   8160 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8161 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
   8162 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
   8163 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8164 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
   8165 							_ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
   8166 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8167 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
   8168 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
   8169 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8170 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
   8171 							_ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
   8172 
   8173 #define DSCA_RC_RANGE_PARAMETERS_2		_MMIO(0x6B250)
   8174 #define DSCA_RC_RANGE_PARAMETERS_2_UDW		_MMIO(0x6B250 + 4)
   8175 #define DSCC_RC_RANGE_PARAMETERS_2		_MMIO(0x6BA50)
   8176 #define DSCC_RC_RANGE_PARAMETERS_2_UDW		_MMIO(0x6BA50 + 4)
   8177 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB	(0x78218)
   8178 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB	(0x78218 + 4)
   8179 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB	(0x78318)
   8180 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB	(0x78318 + 4)
   8181 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC	(0x78418)
   8182 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC	(0x78418 + 4)
   8183 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC	(0x78518)
   8184 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC	(0x78518 + 4)
   8185 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8186 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
   8187 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
   8188 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8189 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
   8190 							_ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
   8191 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8192 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
   8193 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
   8194 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8195 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
   8196 							_ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
   8197 
   8198 #define DSCA_RC_RANGE_PARAMETERS_3		_MMIO(0x6B258)
   8199 #define DSCA_RC_RANGE_PARAMETERS_3_UDW		_MMIO(0x6B258 + 4)
   8200 #define DSCC_RC_RANGE_PARAMETERS_3		_MMIO(0x6BA58)
   8201 #define DSCC_RC_RANGE_PARAMETERS_3_UDW		_MMIO(0x6BA58 + 4)
   8202 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB	(0x78220)
   8203 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB	(0x78220 + 4)
   8204 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB	(0x78320)
   8205 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB	(0x78320 + 4)
   8206 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC	(0x78420)
   8207 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC	(0x78420 + 4)
   8208 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC	(0x78520)
   8209 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC	(0x78520 + 4)
   8210 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8211 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
   8212 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
   8213 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8214 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
   8215 							_ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
   8216 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   8217 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
   8218 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
   8219 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   8220 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
   8221 							_ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
   8222 
   8223 #define   ICP_TC_HPD_LONG_DETECT(tc_port)	(2 << (tc_port) * 4)
   8224 #define   ICP_TC_HPD_SHORT_DETECT(tc_port)	(1 << (tc_port) * 4)
   8225 
   8226 #define ICP_DDI_HPD_ENABLE_MASK		(SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
   8227 					 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
   8228 #define ICP_TC_HPD_ENABLE_MASK		(ICP_TC_HPD_ENABLE(PORT_TC4) | \
   8229 					 ICP_TC_HPD_ENABLE(PORT_TC3) | \
   8230 					 ICP_TC_HPD_ENABLE(PORT_TC2) | \
   8231 					 ICP_TC_HPD_ENABLE(PORT_TC1))
   8232 #define TGP_DDI_HPD_ENABLE_MASK		(SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
   8233 					 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
   8234 					 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
   8235 #define TGP_TC_HPD_ENABLE_MASK		(ICP_TC_HPD_ENABLE(PORT_TC6) | \
   8236 					 ICP_TC_HPD_ENABLE(PORT_TC5) | \
   8237 					 ICP_TC_HPD_ENABLE_MASK)
   8238 
   8239 #define _PCH_DPLL_A              0xc6014
   8240 #define _PCH_DPLL_B              0xc6018
   8241 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
   8242 
   8243 #define _PCH_FPA0                0xc6040
   8244 #define  FP_CB_TUNE		(0x3 << 22)
   8245 #define _PCH_FPA1                0xc6044
   8246 #define _PCH_FPB0                0xc6048
   8247 #define _PCH_FPB1                0xc604c
   8248 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
   8249 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
   8250 
   8251 #define PCH_DPLL_TEST           _MMIO(0xc606c)
   8252 
   8253 #define PCH_DREF_CONTROL        _MMIO(0xC6200)
   8254 #define  DREF_CONTROL_MASK      0x7fc3
   8255 #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0 << 13)
   8256 #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2 << 13)
   8257 #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3 << 13)
   8258 #define  DREF_CPU_SOURCE_OUTPUT_MASK		(3 << 13)
   8259 #define  DREF_SSC_SOURCE_DISABLE                (0 << 11)
   8260 #define  DREF_SSC_SOURCE_ENABLE                 (2 << 11)
   8261 #define  DREF_SSC_SOURCE_MASK			(3 << 11)
   8262 #define  DREF_NONSPREAD_SOURCE_DISABLE          (0 << 9)
   8263 #define  DREF_NONSPREAD_CK505_ENABLE		(1 << 9)
   8264 #define  DREF_NONSPREAD_SOURCE_ENABLE           (2 << 9)
   8265 #define  DREF_NONSPREAD_SOURCE_MASK		(3 << 9)
   8266 #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0 << 7)
   8267 #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2 << 7)
   8268 #define  DREF_SUPERSPREAD_SOURCE_MASK		(3 << 7)
   8269 #define  DREF_SSC4_DOWNSPREAD                   (0 << 6)
   8270 #define  DREF_SSC4_CENTERSPREAD                 (1 << 6)
   8271 #define  DREF_SSC1_DISABLE                      (0 << 1)
   8272 #define  DREF_SSC1_ENABLE                       (1 << 1)
   8273 #define  DREF_SSC4_DISABLE                      (0)
   8274 #define  DREF_SSC4_ENABLE                       (1)
   8275 
   8276 #define PCH_RAWCLK_FREQ         _MMIO(0xc6204)
   8277 #define  FDL_TP1_TIMER_SHIFT    12
   8278 #define  FDL_TP1_TIMER_MASK     (3 << 12)
   8279 #define  FDL_TP2_TIMER_SHIFT    10
   8280 #define  FDL_TP2_TIMER_MASK     (3 << 10)
   8281 #define  RAWCLK_FREQ_MASK       0x3ff
   8282 #define  CNP_RAWCLK_DIV_MASK	(0x3ff << 16)
   8283 #define  CNP_RAWCLK_DIV(div)	((div) << 16)
   8284 #define  CNP_RAWCLK_FRAC_MASK	(0xf << 26)
   8285 #define  CNP_RAWCLK_DEN(den)	((den) << 26)
   8286 #define  ICP_RAWCLK_NUM(num)	((num) << 11)
   8287 
   8288 #define PCH_DPLL_TMR_CFG        _MMIO(0xc6208)
   8289 
   8290 #define PCH_SSC4_PARMS          _MMIO(0xc6210)
   8291 #define PCH_SSC4_AUX_PARMS      _MMIO(0xc6214)
   8292 
   8293 #define PCH_DPLL_SEL		_MMIO(0xc7000)
   8294 #define	 TRANS_DPLLB_SEL(pipe)		(1 << ((pipe) * 4))
   8295 #define	 TRANS_DPLLA_SEL(pipe)		0
   8296 #define  TRANS_DPLL_ENABLE(pipe)	(1 << ((pipe) * 4 + 3))
   8297 
   8298 /* transcoder */
   8299 
   8300 #define _PCH_TRANS_HTOTAL_A		0xe0000
   8301 #define  TRANS_HTOTAL_SHIFT		16
   8302 #define  TRANS_HACTIVE_SHIFT		0
   8303 #define _PCH_TRANS_HBLANK_A		0xe0004
   8304 #define  TRANS_HBLANK_END_SHIFT		16
   8305 #define  TRANS_HBLANK_START_SHIFT	0
   8306 #define _PCH_TRANS_HSYNC_A		0xe0008
   8307 #define  TRANS_HSYNC_END_SHIFT		16
   8308 #define  TRANS_HSYNC_START_SHIFT	0
   8309 #define _PCH_TRANS_VTOTAL_A		0xe000c
   8310 #define  TRANS_VTOTAL_SHIFT		16
   8311 #define  TRANS_VACTIVE_SHIFT		0
   8312 #define _PCH_TRANS_VBLANK_A		0xe0010
   8313 #define  TRANS_VBLANK_END_SHIFT		16
   8314 #define  TRANS_VBLANK_START_SHIFT	0
   8315 #define _PCH_TRANS_VSYNC_A		0xe0014
   8316 #define  TRANS_VSYNC_END_SHIFT		16
   8317 #define  TRANS_VSYNC_START_SHIFT	0
   8318 #define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
   8319 
   8320 #define _PCH_TRANSA_DATA_M1	0xe0030
   8321 #define _PCH_TRANSA_DATA_N1	0xe0034
   8322 #define _PCH_TRANSA_DATA_M2	0xe0038
   8323 #define _PCH_TRANSA_DATA_N2	0xe003c
   8324 #define _PCH_TRANSA_LINK_M1	0xe0040
   8325 #define _PCH_TRANSA_LINK_N1	0xe0044
   8326 #define _PCH_TRANSA_LINK_M2	0xe0048
   8327 #define _PCH_TRANSA_LINK_N2	0xe004c
   8328 
   8329 /* Per-transcoder DIP controls (PCH) */
   8330 #define _VIDEO_DIP_CTL_A         0xe0200
   8331 #define _VIDEO_DIP_DATA_A        0xe0208
   8332 #define _VIDEO_DIP_GCP_A         0xe0210
   8333 #define  GCP_COLOR_INDICATION		(1 << 2)
   8334 #define  GCP_DEFAULT_PHASE_ENABLE	(1 << 1)
   8335 #define  GCP_AV_MUTE			(1 << 0)
   8336 
   8337 #define _VIDEO_DIP_CTL_B         0xe1200
   8338 #define _VIDEO_DIP_DATA_B        0xe1208
   8339 #define _VIDEO_DIP_GCP_B         0xe1210
   8340 
   8341 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
   8342 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
   8343 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
   8344 
   8345 /* Per-transcoder DIP controls (VLV) */
   8346 #define _VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
   8347 #define _VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
   8348 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
   8349 
   8350 #define _VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
   8351 #define _VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
   8352 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
   8353 
   8354 #define _CHV_VIDEO_DIP_CTL_C		(VLV_DISPLAY_BASE + 0x611f0)
   8355 #define _CHV_VIDEO_DIP_DATA_C		(VLV_DISPLAY_BASE + 0x611f4)
   8356 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C	(VLV_DISPLAY_BASE + 0x611f8)
   8357 
   8358 #define VLV_TVIDEO_DIP_CTL(pipe) \
   8359 	_MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
   8360 	       _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
   8361 #define VLV_TVIDEO_DIP_DATA(pipe) \
   8362 	_MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
   8363 	       _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
   8364 #define VLV_TVIDEO_DIP_GCP(pipe) \
   8365 	_MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
   8366 		_VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
   8367 
   8368 /* Haswell DIP controls */
   8369 
   8370 #define _HSW_VIDEO_DIP_CTL_A		0x60200
   8371 #define _HSW_VIDEO_DIP_AVI_DATA_A	0x60220
   8372 #define _HSW_VIDEO_DIP_VS_DATA_A	0x60260
   8373 #define _HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
   8374 #define _HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
   8375 #define _HSW_VIDEO_DIP_VSC_DATA_A	0x60320
   8376 #define _GLK_VIDEO_DIP_DRM_DATA_A	0x60440
   8377 #define _HSW_VIDEO_DIP_AVI_ECC_A	0x60240
   8378 #define _HSW_VIDEO_DIP_VS_ECC_A		0x60280
   8379 #define _HSW_VIDEO_DIP_SPD_ECC_A	0x602C0
   8380 #define _HSW_VIDEO_DIP_GMP_ECC_A	0x60300
   8381 #define _HSW_VIDEO_DIP_VSC_ECC_A	0x60344
   8382 #define _HSW_VIDEO_DIP_GCP_A		0x60210
   8383 
   8384 #define _HSW_VIDEO_DIP_CTL_B		0x61200
   8385 #define _HSW_VIDEO_DIP_AVI_DATA_B	0x61220
   8386 #define _HSW_VIDEO_DIP_VS_DATA_B	0x61260
   8387 #define _HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
   8388 #define _HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
   8389 #define _HSW_VIDEO_DIP_VSC_DATA_B	0x61320
   8390 #define _GLK_VIDEO_DIP_DRM_DATA_B	0x61440
   8391 #define _HSW_VIDEO_DIP_BVI_ECC_B	0x61240
   8392 #define _HSW_VIDEO_DIP_VS_ECC_B		0x61280
   8393 #define _HSW_VIDEO_DIP_SPD_ECC_B	0x612C0
   8394 #define _HSW_VIDEO_DIP_GMP_ECC_B	0x61300
   8395 #define _HSW_VIDEO_DIP_VSC_ECC_B	0x61344
   8396 #define _HSW_VIDEO_DIP_GCP_B		0x61210
   8397 
   8398 /* Icelake PPS_DATA and _ECC DIP Registers.
   8399  * These are available for transcoders B,C and eDP.
   8400  * Adding the _A so as to reuse the _MMIO_TRANS2
   8401  * definition, with which it offsets to the right location.
   8402  */
   8403 
   8404 #define _ICL_VIDEO_DIP_PPS_DATA_A	0x60350
   8405 #define _ICL_VIDEO_DIP_PPS_DATA_B	0x61350
   8406 #define _ICL_VIDEO_DIP_PPS_ECC_A	0x603D4
   8407 #define _ICL_VIDEO_DIP_PPS_ECC_B	0x613D4
   8408 
   8409 #define HSW_TVIDEO_DIP_CTL(trans)		_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
   8410 #define HSW_TVIDEO_DIP_GCP(trans)		_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
   8411 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
   8412 #define HSW_TVIDEO_DIP_VS_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
   8413 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
   8414 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
   8415 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i)	_MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
   8416 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i)	_MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
   8417 #define ICL_VIDEO_DIP_PPS_DATA(trans, i)	_MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
   8418 #define ICL_VIDEO_DIP_PPS_ECC(trans, i)		_MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
   8419 
   8420 #define _HSW_STEREO_3D_CTL_A		0x70020
   8421 #define   S3D_ENABLE			(1 << 31)
   8422 #define _HSW_STEREO_3D_CTL_B		0x71020
   8423 
   8424 #define HSW_STEREO_3D_CTL(trans)	_MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
   8425 
   8426 #define _PCH_TRANS_HTOTAL_B          0xe1000
   8427 #define _PCH_TRANS_HBLANK_B          0xe1004
   8428 #define _PCH_TRANS_HSYNC_B           0xe1008
   8429 #define _PCH_TRANS_VTOTAL_B          0xe100c
   8430 #define _PCH_TRANS_VBLANK_B          0xe1010
   8431 #define _PCH_TRANS_VSYNC_B           0xe1014
   8432 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
   8433 
   8434 #define PCH_TRANS_HTOTAL(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
   8435 #define PCH_TRANS_HBLANK(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
   8436 #define PCH_TRANS_HSYNC(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
   8437 #define PCH_TRANS_VTOTAL(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
   8438 #define PCH_TRANS_VBLANK(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
   8439 #define PCH_TRANS_VSYNC(pipe)		_MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
   8440 #define PCH_TRANS_VSYNCSHIFT(pipe)	_MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
   8441 
   8442 #define _PCH_TRANSB_DATA_M1	0xe1030
   8443 #define _PCH_TRANSB_DATA_N1	0xe1034
   8444 #define _PCH_TRANSB_DATA_M2	0xe1038
   8445 #define _PCH_TRANSB_DATA_N2	0xe103c
   8446 #define _PCH_TRANSB_LINK_M1	0xe1040
   8447 #define _PCH_TRANSB_LINK_N1	0xe1044
   8448 #define _PCH_TRANSB_LINK_M2	0xe1048
   8449 #define _PCH_TRANSB_LINK_N2	0xe104c
   8450 
   8451 #define PCH_TRANS_DATA_M1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
   8452 #define PCH_TRANS_DATA_N1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
   8453 #define PCH_TRANS_DATA_M2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
   8454 #define PCH_TRANS_DATA_N2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
   8455 #define PCH_TRANS_LINK_M1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
   8456 #define PCH_TRANS_LINK_N1(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
   8457 #define PCH_TRANS_LINK_M2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
   8458 #define PCH_TRANS_LINK_N2(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
   8459 
   8460 #define _PCH_TRANSACONF              0xf0008
   8461 #define _PCH_TRANSBCONF              0xf1008
   8462 #define PCH_TRANSCONF(pipe)	_MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
   8463 #define LPT_TRANSCONF		PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
   8464 #define  TRANS_DISABLE          (0 << 31)
   8465 #define  TRANS_ENABLE           (1 << 31)
   8466 #define  TRANS_STATE_MASK       (1 << 30)
   8467 #define  TRANS_STATE_DISABLE    (0 << 30)
   8468 #define  TRANS_STATE_ENABLE     (1 << 30)
   8469 #define  TRANS_FRAME_START_DELAY_MASK	(3 << 27) /* ibx */
   8470 #define  TRANS_FRAME_START_DELAY(x)	((x) << 27) /* ibx: 0-3 */
   8471 #define  TRANS_INTERLACE_MASK   (7 << 21)
   8472 #define  TRANS_PROGRESSIVE      (0 << 21)
   8473 #define  TRANS_INTERLACED       (3 << 21)
   8474 #define  TRANS_LEGACY_INTERLACED_ILK (2 << 21)
   8475 #define  TRANS_8BPC             (0 << 5)
   8476 #define  TRANS_10BPC            (1 << 5)
   8477 #define  TRANS_6BPC             (2 << 5)
   8478 #define  TRANS_12BPC            (3 << 5)
   8479 
   8480 #define _TRANSA_CHICKEN1	 0xf0060
   8481 #define _TRANSB_CHICKEN1	 0xf1060
   8482 #define TRANS_CHICKEN1(pipe)	_MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
   8483 #define  TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE	(1 << 10)
   8484 #define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1 << 4)
   8485 #define _TRANSA_CHICKEN2	 0xf0064
   8486 #define _TRANSB_CHICKEN2	 0xf1064
   8487 #define TRANS_CHICKEN2(pipe)	_MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
   8488 #define  TRANS_CHICKEN2_TIMING_OVERRIDE			(1 << 31)
   8489 #define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1 << 29)
   8490 #define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3 << 27)
   8491 #define  TRANS_CHICKEN2_FRAME_START_DELAY(x)		((x) << 27) /* 0-3 */
   8492 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1 << 26)
   8493 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1 << 25)
   8494 
   8495 #define SOUTH_CHICKEN1		_MMIO(0xc2000)
   8496 #define  FDIA_PHASE_SYNC_SHIFT_OVR	19
   8497 #define  FDIA_PHASE_SYNC_SHIFT_EN	18
   8498 #define  FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
   8499 #define  FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
   8500 #define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
   8501 #define  CHASSIS_CLK_REQ_DURATION_MASK	(0xf << 8)
   8502 #define  CHASSIS_CLK_REQ_DURATION(x)	((x) << 8)
   8503 #define  SPT_PWM_GRANULARITY		(1 << 0)
   8504 #define SOUTH_CHICKEN2		_MMIO(0xc2004)
   8505 #define  FDI_MPHY_IOSFSB_RESET_STATUS	(1 << 13)
   8506 #define  FDI_MPHY_IOSFSB_RESET_CTL	(1 << 12)
   8507 #define  LPT_PWM_GRANULARITY		(1 << 5)
   8508 #define  DPLS_EDP_PPS_FIX_DIS		(1 << 0)
   8509 
   8510 #define _FDI_RXA_CHICKEN        0xc200c
   8511 #define _FDI_RXB_CHICKEN        0xc2010
   8512 #define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1 << 1)
   8513 #define  FDI_RX_PHASE_SYNC_POINTER_EN	(1 << 0)
   8514 #define FDI_RX_CHICKEN(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
   8515 
   8516 #define SOUTH_DSPCLK_GATE_D	_MMIO(0xc2020)
   8517 #define  PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
   8518 #define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
   8519 #define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
   8520 #define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
   8521 #define  CNP_PWM_CGE_GATING_DISABLE (1 << 13)
   8522 #define  PCH_LP_PARTITION_LEVEL_DISABLE  (1 << 12)
   8523 
   8524 /* CPU: FDI_TX */
   8525 #define _FDI_TXA_CTL            0x60100
   8526 #define _FDI_TXB_CTL            0x61100
   8527 #define FDI_TX_CTL(pipe)	_MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
   8528 #define  FDI_TX_DISABLE         (0 << 31)
   8529 #define  FDI_TX_ENABLE          (1 << 31)
   8530 #define  FDI_LINK_TRAIN_PATTERN_1       (0 << 28)
   8531 #define  FDI_LINK_TRAIN_PATTERN_2       (1 << 28)
   8532 #define  FDI_LINK_TRAIN_PATTERN_IDLE    (2 << 28)
   8533 #define  FDI_LINK_TRAIN_NONE            (3 << 28)
   8534 #define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0 << 25)
   8535 #define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1 << 25)
   8536 #define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2 << 25)
   8537 #define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3 << 25)
   8538 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
   8539 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
   8540 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2 << 22)
   8541 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3 << 22)
   8542 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
   8543    SNB has different settings. */
   8544 /* SNB A-stepping */
   8545 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38 << 22)
   8546 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02 << 22)
   8547 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01 << 22)
   8548 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0 << 22)
   8549 /* SNB B-stepping */
   8550 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0 << 22)
   8551 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a << 22)
   8552 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39 << 22)
   8553 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38 << 22)
   8554 #define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f << 22)
   8555 #define  FDI_DP_PORT_WIDTH_SHIFT		19
   8556 #define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
   8557 #define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
   8558 #define  FDI_TX_ENHANCE_FRAME_ENABLE    (1 << 18)
   8559 /* Ironlake: hardwired to 1 */
   8560 #define  FDI_TX_PLL_ENABLE              (1 << 14)
   8561 
   8562 /* Ivybridge has different bits for lolz */
   8563 #define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0 << 8)
   8564 #define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1 << 8)
   8565 #define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2 << 8)
   8566 #define  FDI_LINK_TRAIN_NONE_IVB            (3 << 8)
   8567 
   8568 /* both Tx and Rx */
   8569 #define  FDI_COMPOSITE_SYNC		(1 << 11)
   8570 #define  FDI_LINK_TRAIN_AUTO		(1 << 10)
   8571 #define  FDI_SCRAMBLING_ENABLE          (0 << 7)
   8572 #define  FDI_SCRAMBLING_DISABLE         (1 << 7)
   8573 
   8574 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
   8575 #define _FDI_RXA_CTL             0xf000c
   8576 #define _FDI_RXB_CTL             0xf100c
   8577 #define FDI_RX_CTL(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
   8578 #define  FDI_RX_ENABLE          (1 << 31)
   8579 /* train, dp width same as FDI_TX */
   8580 #define  FDI_FS_ERRC_ENABLE		(1 << 27)
   8581 #define  FDI_FE_ERRC_ENABLE		(1 << 26)
   8582 #define  FDI_RX_POLARITY_REVERSED_LPT	(1 << 16)
   8583 #define  FDI_8BPC                       (0 << 16)
   8584 #define  FDI_10BPC                      (1 << 16)
   8585 #define  FDI_6BPC                       (2 << 16)
   8586 #define  FDI_12BPC                      (3 << 16)
   8587 #define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1 << 15)
   8588 #define  FDI_DMI_LINK_REVERSE_MASK      (1 << 14)
   8589 #define  FDI_RX_PLL_ENABLE              (1 << 13)
   8590 #define  FDI_FS_ERR_CORRECT_ENABLE      (1 << 11)
   8591 #define  FDI_FE_ERR_CORRECT_ENABLE      (1 << 10)
   8592 #define  FDI_FS_ERR_REPORT_ENABLE       (1 << 9)
   8593 #define  FDI_FE_ERR_REPORT_ENABLE       (1 << 8)
   8594 #define  FDI_RX_ENHANCE_FRAME_ENABLE    (1 << 6)
   8595 #define  FDI_PCDCLK	                (1 << 4)
   8596 /* CPT */
   8597 #define  FDI_AUTO_TRAINING			(1 << 10)
   8598 #define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0 << 8)
   8599 #define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1 << 8)
   8600 #define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2 << 8)
   8601 #define  FDI_LINK_TRAIN_NORMAL_CPT		(3 << 8)
   8602 #define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3 << 8)
   8603 
   8604 #define _FDI_RXA_MISC			0xf0010
   8605 #define _FDI_RXB_MISC			0xf1010
   8606 #define  FDI_RX_PWRDN_LANE1_MASK	(3 << 26)
   8607 #define  FDI_RX_PWRDN_LANE1_VAL(x)	((x) << 26)
   8608 #define  FDI_RX_PWRDN_LANE0_MASK	(3 << 24)
   8609 #define  FDI_RX_PWRDN_LANE0_VAL(x)	((x) << 24)
   8610 #define  FDI_RX_TP1_TO_TP2_48		(2 << 20)
   8611 #define  FDI_RX_TP1_TO_TP2_64		(3 << 20)
   8612 #define  FDI_RX_FDI_DELAY_90		(0x90 << 0)
   8613 #define FDI_RX_MISC(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
   8614 
   8615 #define _FDI_RXA_TUSIZE1        0xf0030
   8616 #define _FDI_RXA_TUSIZE2        0xf0038
   8617 #define _FDI_RXB_TUSIZE1        0xf1030
   8618 #define _FDI_RXB_TUSIZE2        0xf1038
   8619 #define FDI_RX_TUSIZE1(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
   8620 #define FDI_RX_TUSIZE2(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
   8621 
   8622 /* FDI_RX interrupt register format */
   8623 #define FDI_RX_INTER_LANE_ALIGN         (1 << 10)
   8624 #define FDI_RX_SYMBOL_LOCK              (1 << 9) /* train 2 */
   8625 #define FDI_RX_BIT_LOCK                 (1 << 8) /* train 1 */
   8626 #define FDI_RX_TRAIN_PATTERN_2_FAIL     (1 << 7)
   8627 #define FDI_RX_FS_CODE_ERR              (1 << 6)
   8628 #define FDI_RX_FE_CODE_ERR              (1 << 5)
   8629 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1 << 4)
   8630 #define FDI_RX_HDCP_LINK_FAIL           (1 << 3)
   8631 #define FDI_RX_PIXEL_FIFO_OVERFLOW      (1 << 2)
   8632 #define FDI_RX_CROSS_CLOCK_OVERFLOW     (1 << 1)
   8633 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1 << 0)
   8634 
   8635 #define _FDI_RXA_IIR            0xf0014
   8636 #define _FDI_RXA_IMR            0xf0018
   8637 #define _FDI_RXB_IIR            0xf1014
   8638 #define _FDI_RXB_IMR            0xf1018
   8639 #define FDI_RX_IIR(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
   8640 #define FDI_RX_IMR(pipe)	_MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
   8641 
   8642 #define FDI_PLL_CTL_1           _MMIO(0xfe000)
   8643 #define FDI_PLL_CTL_2           _MMIO(0xfe004)
   8644 
   8645 #define PCH_LVDS	_MMIO(0xe1180)
   8646 #define  LVDS_DETECTED	(1 << 1)
   8647 
   8648 #define _PCH_DP_B		0xe4100
   8649 #define PCH_DP_B		_MMIO(_PCH_DP_B)
   8650 #define _PCH_DPB_AUX_CH_CTL	0xe4110
   8651 #define _PCH_DPB_AUX_CH_DATA1	0xe4114
   8652 #define _PCH_DPB_AUX_CH_DATA2	0xe4118
   8653 #define _PCH_DPB_AUX_CH_DATA3	0xe411c
   8654 #define _PCH_DPB_AUX_CH_DATA4	0xe4120
   8655 #define _PCH_DPB_AUX_CH_DATA5	0xe4124
   8656 
   8657 #define _PCH_DP_C		0xe4200
   8658 #define PCH_DP_C		_MMIO(_PCH_DP_C)
   8659 #define _PCH_DPC_AUX_CH_CTL	0xe4210
   8660 #define _PCH_DPC_AUX_CH_DATA1	0xe4214
   8661 #define _PCH_DPC_AUX_CH_DATA2	0xe4218
   8662 #define _PCH_DPC_AUX_CH_DATA3	0xe421c
   8663 #define _PCH_DPC_AUX_CH_DATA4	0xe4220
   8664 #define _PCH_DPC_AUX_CH_DATA5	0xe4224
   8665 
   8666 #define _PCH_DP_D		0xe4300
   8667 #define PCH_DP_D		_MMIO(_PCH_DP_D)
   8668 #define _PCH_DPD_AUX_CH_CTL	0xe4310
   8669 #define _PCH_DPD_AUX_CH_DATA1	0xe4314
   8670 #define _PCH_DPD_AUX_CH_DATA2	0xe4318
   8671 #define _PCH_DPD_AUX_CH_DATA3	0xe431c
   8672 #define _PCH_DPD_AUX_CH_DATA4	0xe4320
   8673 #define _PCH_DPD_AUX_CH_DATA5	0xe4324
   8674 
   8675 #define PCH_DP_AUX_CH_CTL(aux_ch)		_MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
   8676 #define PCH_DP_AUX_CH_DATA(aux_ch, i)	_MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
   8677 
   8678 /* CPT */
   8679 #define _TRANS_DP_CTL_A		0xe0300
   8680 #define _TRANS_DP_CTL_B		0xe1300
   8681 #define _TRANS_DP_CTL_C		0xe2300
   8682 #define TRANS_DP_CTL(pipe)	_MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
   8683 #define  TRANS_DP_OUTPUT_ENABLE	(1 << 31)
   8684 #define  TRANS_DP_PORT_SEL_MASK		(3 << 29)
   8685 #define  TRANS_DP_PORT_SEL_NONE		(3 << 29)
   8686 #define  TRANS_DP_PORT_SEL(port)	(((port) - PORT_B) << 29)
   8687 #define  TRANS_DP_AUDIO_ONLY	(1 << 26)
   8688 #define  TRANS_DP_ENH_FRAMING	(1 << 18)
   8689 #define  TRANS_DP_8BPC		(0 << 9)
   8690 #define  TRANS_DP_10BPC		(1 << 9)
   8691 #define  TRANS_DP_6BPC		(2 << 9)
   8692 #define  TRANS_DP_12BPC		(3 << 9)
   8693 #define  TRANS_DP_BPC_MASK	(3 << 9)
   8694 #define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1 << 4)
   8695 #define  TRANS_DP_VSYNC_ACTIVE_LOW	0
   8696 #define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1 << 3)
   8697 #define  TRANS_DP_HSYNC_ACTIVE_LOW	0
   8698 #define  TRANS_DP_SYNC_MASK	(3 << 3)
   8699 
   8700 /* SNB eDP training params */
   8701 /* SNB A-stepping */
   8702 #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38 << 22)
   8703 #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02 << 22)
   8704 #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01 << 22)
   8705 #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0 << 22)
   8706 /* SNB B-stepping */
   8707 #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0 << 22)
   8708 #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1 << 22)
   8709 #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a << 22)
   8710 #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39 << 22)
   8711 #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38 << 22)
   8712 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f << 22)
   8713 
   8714 /* IVB */
   8715 #define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 << 22)
   8716 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a << 22)
   8717 #define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f << 22)
   8718 #define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 << 22)
   8719 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 << 22)
   8720 #define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 << 22)
   8721 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e << 22)
   8722 
   8723 /* legacy values */
   8724 #define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 << 22)
   8725 #define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 << 22)
   8726 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 << 22)
   8727 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 << 22)
   8728 #define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 << 22)
   8729 
   8730 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f << 22)
   8731 
   8732 #define  VLV_PMWGICZ				_MMIO(0x1300a4)
   8733 
   8734 #define  RC6_LOCATION				_MMIO(0xD40)
   8735 #define	   RC6_CTX_IN_DRAM			(1 << 0)
   8736 #define  RC6_CTX_BASE				_MMIO(0xD48)
   8737 #define    RC6_CTX_BASE_MASK			0xFFFFFFF0
   8738 #define  PWRCTX_MAXCNT_RCSUNIT			_MMIO(0x2054)
   8739 #define  PWRCTX_MAXCNT_VCSUNIT0			_MMIO(0x12054)
   8740 #define  PWRCTX_MAXCNT_BCSUNIT			_MMIO(0x22054)
   8741 #define  PWRCTX_MAXCNT_VECSUNIT			_MMIO(0x1A054)
   8742 #define  PWRCTX_MAXCNT_VCSUNIT1			_MMIO(0x1C054)
   8743 #define    IDLE_TIME_MASK			0xFFFFF
   8744 #define  FORCEWAKE				_MMIO(0xA18C)
   8745 #define  FORCEWAKE_VLV				_MMIO(0x1300b0)
   8746 #define  FORCEWAKE_ACK_VLV			_MMIO(0x1300b4)
   8747 #define  FORCEWAKE_MEDIA_VLV			_MMIO(0x1300b8)
   8748 #define  FORCEWAKE_ACK_MEDIA_VLV		_MMIO(0x1300bc)
   8749 #define  FORCEWAKE_ACK_HSW			_MMIO(0x130044)
   8750 #define  FORCEWAKE_ACK				_MMIO(0x130090)
   8751 #define  VLV_GTLC_WAKE_CTRL			_MMIO(0x130090)
   8752 #define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
   8753 #define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
   8754 #define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
   8755 
   8756 #define  VLV_GTLC_PW_STATUS			_MMIO(0x130094)
   8757 #define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
   8758 #define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
   8759 #define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
   8760 #define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
   8761 #define  FORCEWAKE_MT				_MMIO(0xa188) /* multi-threaded */
   8762 #define  FORCEWAKE_MEDIA_GEN9			_MMIO(0xa270)
   8763 #define  FORCEWAKE_MEDIA_VDBOX_GEN11(n)		_MMIO(0xa540 + (n) * 4)
   8764 #define  FORCEWAKE_MEDIA_VEBOX_GEN11(n)		_MMIO(0xa560 + (n) * 4)
   8765 #define  FORCEWAKE_RENDER_GEN9			_MMIO(0xa278)
   8766 #define  FORCEWAKE_BLITTER_GEN9			_MMIO(0xa188)
   8767 #define  FORCEWAKE_ACK_MEDIA_GEN9		_MMIO(0x0D88)
   8768 #define  FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n)	_MMIO(0x0D50 + (n) * 4)
   8769 #define  FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n)	_MMIO(0x0D70 + (n) * 4)
   8770 #define  FORCEWAKE_ACK_RENDER_GEN9		_MMIO(0x0D84)
   8771 #define  FORCEWAKE_ACK_BLITTER_GEN9		_MMIO(0x130044)
   8772 #define   FORCEWAKE_KERNEL			BIT(0)
   8773 #define   FORCEWAKE_USER			BIT(1)
   8774 #define   FORCEWAKE_KERNEL_FALLBACK		BIT(15)
   8775 #define  FORCEWAKE_MT_ACK			_MMIO(0x130040)
   8776 #define  ECOBUS					_MMIO(0xa180)
   8777 #define    FORCEWAKE_MT_ENABLE			(1 << 5)
   8778 #define  VLV_SPAREG2H				_MMIO(0xA194)
   8779 #define  GEN9_PWRGT_DOMAIN_STATUS		_MMIO(0xA2A0)
   8780 #define   GEN9_PWRGT_MEDIA_STATUS_MASK		(1 << 0)
   8781 #define   GEN9_PWRGT_RENDER_STATUS_MASK		(1 << 1)
   8782 
   8783 #define POWERGATE_ENABLE			_MMIO(0xa210)
   8784 #define    VDN_HCP_POWERGATE_ENABLE(n)		BIT(((n) * 2) + 3)
   8785 #define    VDN_MFX_POWERGATE_ENABLE(n)		BIT(((n) * 2) + 4)
   8786 
   8787 #define  GTFIFODBG				_MMIO(0x120000)
   8788 #define    GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV	(0x1f << 20)
   8789 #define    GT_FIFO_FREE_ENTRIES_CHV		(0x7f << 13)
   8790 #define    GT_FIFO_SBDROPERR			(1 << 6)
   8791 #define    GT_FIFO_BLOBDROPERR			(1 << 5)
   8792 #define    GT_FIFO_SB_READ_ABORTERR		(1 << 4)
   8793 #define    GT_FIFO_DROPERR			(1 << 3)
   8794 #define    GT_FIFO_OVFERR			(1 << 2)
   8795 #define    GT_FIFO_IAWRERR			(1 << 1)
   8796 #define    GT_FIFO_IARDERR			(1 << 0)
   8797 
   8798 #define  GTFIFOCTL				_MMIO(0x120008)
   8799 #define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
   8800 #define    GT_FIFO_NUM_RESERVED_ENTRIES		20
   8801 #define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
   8802 #define    GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
   8803 
   8804 #define  HSW_IDICR				_MMIO(0x9008)
   8805 #define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
   8806 #define  HSW_EDRAM_CAP				_MMIO(0x120010)
   8807 #define    EDRAM_ENABLED			0x1
   8808 #define    EDRAM_NUM_BANKS(cap)			(((cap) >> 1) & 0xf)
   8809 #define    EDRAM_WAYS_IDX(cap)			(((cap) >> 5) & 0x7)
   8810 #define    EDRAM_SETS_IDX(cap)			(((cap) >> 8) & 0x3)
   8811 
   8812 #define GEN6_UCGCTL1				_MMIO(0x9400)
   8813 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE		(1 << 22)
   8814 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
   8815 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
   8816 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
   8817 
   8818 #define GEN6_UCGCTL2				_MMIO(0x9404)
   8819 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE			(1 << 31)
   8820 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
   8821 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
   8822 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
   8823 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
   8824 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   8825 
   8826 #define GEN6_UCGCTL3				_MMIO(0x9408)
   8827 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE		(1 << 20)
   8828 
   8829 #define GEN7_UCGCTL4				_MMIO(0x940c)
   8830 #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1 << 25)
   8831 #define  GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE	(1 << 14)
   8832 
   8833 #define GEN6_RCGCTL1				_MMIO(0x9410)
   8834 #define GEN6_RCGCTL2				_MMIO(0x9414)
   8835 #define GEN6_RSTCTL				_MMIO(0x9420)
   8836 
   8837 #define GEN8_UCGCTL6				_MMIO(0x9430)
   8838 #define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1 << 24)
   8839 #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1 << 14)
   8840 #define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
   8841 
   8842 #define GEN6_GFXPAUSE				_MMIO(0xA000)
   8843 #define GEN6_RPNSWREQ				_MMIO(0xA008)
   8844 #define   GEN6_TURBO_DISABLE			(1 << 31)
   8845 #define   GEN6_FREQUENCY(x)			((x) << 25)
   8846 #define   HSW_FREQUENCY(x)			((x) << 24)
   8847 #define   GEN9_FREQUENCY(x)			((x) << 23)
   8848 #define   GEN6_OFFSET(x)			((x) << 19)
   8849 #define   GEN6_AGGRESSIVE_TURBO			(0 << 15)
   8850 #define GEN6_RC_VIDEO_FREQ			_MMIO(0xA00C)
   8851 #define GEN6_RC_CONTROL				_MMIO(0xA090)
   8852 #define   GEN6_RC_CTL_RC6pp_ENABLE		(1 << 16)
   8853 #define   GEN6_RC_CTL_RC6p_ENABLE		(1 << 17)
   8854 #define   GEN6_RC_CTL_RC6_ENABLE		(1 << 18)
   8855 #define   GEN6_RC_CTL_RC1e_ENABLE		(1 << 20)
   8856 #define   GEN6_RC_CTL_RC7_ENABLE		(1 << 22)
   8857 #define   VLV_RC_CTL_CTX_RST_PARALLEL		(1 << 24)
   8858 #define   GEN7_RC_CTL_TO_MODE			(1 << 28)
   8859 #define   GEN6_RC_CTL_EI_MODE(x)		((x) << 27)
   8860 #define   GEN6_RC_CTL_HW_ENABLE			(1 << 31)
   8861 #define GEN6_RP_DOWN_TIMEOUT			_MMIO(0xA010)
   8862 #define GEN6_RP_INTERRUPT_LIMITS		_MMIO(0xA014)
   8863 #define GEN6_RPSTAT1				_MMIO(0xA01C)
   8864 #define   GEN6_CAGF_SHIFT			8
   8865 #define   HSW_CAGF_SHIFT			7
   8866 #define   GEN9_CAGF_SHIFT			23
   8867 #define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
   8868 #define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
   8869 #define   GEN9_CAGF_MASK			(0x1ff << GEN9_CAGF_SHIFT)
   8870 #define GEN6_RP_CONTROL				_MMIO(0xA024)
   8871 #define   GEN6_RP_MEDIA_TURBO			(1 << 11)
   8872 #define   GEN6_RP_MEDIA_MODE_MASK		(3 << 9)
   8873 #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3 << 9)
   8874 #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2 << 9)
   8875 #define   GEN6_RP_MEDIA_HW_MODE			(1 << 9)
   8876 #define   GEN6_RP_MEDIA_SW_MODE			(0 << 9)
   8877 #define   GEN6_RP_MEDIA_IS_GFX			(1 << 8)
   8878 #define   GEN6_RP_ENABLE			(1 << 7)
   8879 #define   GEN6_RP_UP_IDLE_MIN			(0x1 << 3)
   8880 #define   GEN6_RP_UP_BUSY_AVG			(0x2 << 3)
   8881 #define   GEN6_RP_UP_BUSY_CONT			(0x4 << 3)
   8882 #define   GEN6_RP_DOWN_IDLE_AVG			(0x2 << 0)
   8883 #define   GEN6_RP_DOWN_IDLE_CONT		(0x1 << 0)
   8884 #define GEN6_RP_UP_THRESHOLD			_MMIO(0xA02C)
   8885 #define GEN6_RP_DOWN_THRESHOLD			_MMIO(0xA030)
   8886 #define GEN6_RP_CUR_UP_EI			_MMIO(0xA050)
   8887 #define   GEN6_RP_EI_MASK			0xffffff
   8888 #define   GEN6_CURICONT_MASK			GEN6_RP_EI_MASK
   8889 #define GEN6_RP_CUR_UP				_MMIO(0xA054)
   8890 #define   GEN6_CURBSYTAVG_MASK			GEN6_RP_EI_MASK
   8891 #define GEN6_RP_PREV_UP				_MMIO(0xA058)
   8892 #define GEN6_RP_CUR_DOWN_EI			_MMIO(0xA05C)
   8893 #define   GEN6_CURIAVG_MASK			GEN6_RP_EI_MASK
   8894 #define GEN6_RP_CUR_DOWN			_MMIO(0xA060)
   8895 #define GEN6_RP_PREV_DOWN			_MMIO(0xA064)
   8896 #define GEN6_RP_UP_EI				_MMIO(0xA068)
   8897 #define GEN6_RP_DOWN_EI				_MMIO(0xA06C)
   8898 #define GEN6_RP_IDLE_HYSTERSIS			_MMIO(0xA070)
   8899 #define GEN6_RPDEUHWTC				_MMIO(0xA080)
   8900 #define GEN6_RPDEUC				_MMIO(0xA084)
   8901 #define GEN6_RPDEUCSW				_MMIO(0xA088)
   8902 #define GEN6_RC_STATE				_MMIO(0xA094)
   8903 #define   RC_SW_TARGET_STATE_SHIFT		16
   8904 #define   RC_SW_TARGET_STATE_MASK		(7 << RC_SW_TARGET_STATE_SHIFT)
   8905 #define GEN6_RC1_WAKE_RATE_LIMIT		_MMIO(0xA098)
   8906 #define GEN6_RC6_WAKE_RATE_LIMIT		_MMIO(0xA09C)
   8907 #define GEN6_RC6pp_WAKE_RATE_LIMIT		_MMIO(0xA0A0)
   8908 #define GEN10_MEDIA_WAKE_RATE_LIMIT		_MMIO(0xA0A0)
   8909 #define GEN6_RC_EVALUATION_INTERVAL		_MMIO(0xA0A8)
   8910 #define GEN6_RC_IDLE_HYSTERSIS			_MMIO(0xA0AC)
   8911 #define GEN6_RC_SLEEP				_MMIO(0xA0B0)
   8912 #define GEN6_RCUBMABDTMR			_MMIO(0xA0B0)
   8913 #define GEN6_RC1e_THRESHOLD			_MMIO(0xA0B4)
   8914 #define GEN6_RC6_THRESHOLD			_MMIO(0xA0B8)
   8915 #define GEN6_RC6p_THRESHOLD			_MMIO(0xA0BC)
   8916 #define VLV_RCEDATA				_MMIO(0xA0BC)
   8917 #define GEN6_RC6pp_THRESHOLD			_MMIO(0xA0C0)
   8918 #define GEN6_PMINTRMSK				_MMIO(0xA168)
   8919 #define   GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC	(1 << 31)
   8920 #define   ARAT_EXPIRED_INTRMSK			(1 << 9)
   8921 #define GEN8_MISC_CTRL0				_MMIO(0xA180)
   8922 #define VLV_PWRDWNUPCTL				_MMIO(0xA294)
   8923 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS		_MMIO(0xA0C4)
   8924 #define GEN9_RENDER_PG_IDLE_HYSTERESIS		_MMIO(0xA0C8)
   8925 #define GEN9_PG_ENABLE				_MMIO(0xA210)
   8926 #define GEN9_RENDER_PG_ENABLE			REG_BIT(0)
   8927 #define GEN9_MEDIA_PG_ENABLE			REG_BIT(1)
   8928 #define GEN11_MEDIA_SAMPLER_PG_ENABLE		REG_BIT(2)
   8929 #define GEN8_PUSHBUS_CONTROL			_MMIO(0xA248)
   8930 #define GEN8_PUSHBUS_ENABLE			_MMIO(0xA250)
   8931 #define GEN8_PUSHBUS_SHIFT			_MMIO(0xA25C)
   8932 
   8933 #define VLV_CHICKEN_3				_MMIO(VLV_DISPLAY_BASE + 0x7040C)
   8934 #define  PIXEL_OVERLAP_CNT_MASK			(3 << 30)
   8935 #define  PIXEL_OVERLAP_CNT_SHIFT		30
   8936 
   8937 #define GEN6_PMISR				_MMIO(0x44020)
   8938 #define GEN6_PMIMR				_MMIO(0x44024) /* rps_lock */
   8939 #define GEN6_PMIIR				_MMIO(0x44028)
   8940 #define GEN6_PMIER				_MMIO(0x4402C)
   8941 #define  GEN6_PM_MBOX_EVENT			(1 << 25)
   8942 #define  GEN6_PM_THERMAL_EVENT			(1 << 24)
   8943 
   8944 /*
   8945  * For Gen11 these are in the upper word of the GPM_WGBOXPERF
   8946  * registers. Shifting is handled on accessing the imr and ier.
   8947  */
   8948 #define  GEN6_PM_RP_DOWN_TIMEOUT		(1 << 6)
   8949 #define  GEN6_PM_RP_UP_THRESHOLD		(1 << 5)
   8950 #define  GEN6_PM_RP_DOWN_THRESHOLD		(1 << 4)
   8951 #define  GEN6_PM_RP_UP_EI_EXPIRED		(1 << 2)
   8952 #define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1 << 1)
   8953 #define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_EI_EXPIRED   | \
   8954 						 GEN6_PM_RP_UP_THRESHOLD    | \
   8955 						 GEN6_PM_RP_DOWN_EI_EXPIRED | \
   8956 						 GEN6_PM_RP_DOWN_THRESHOLD  | \
   8957 						 GEN6_PM_RP_DOWN_TIMEOUT)
   8958 
   8959 #define GEN7_GT_SCRATCH(i)			_MMIO(0x4F100 + (i) * 4)
   8960 #define GEN7_GT_SCRATCH_REG_NUM			8
   8961 
   8962 #define VLV_GTLC_SURVIVABILITY_REG              _MMIO(0x130098)
   8963 #define VLV_GFX_CLK_STATUS_BIT			(1 << 3)
   8964 #define VLV_GFX_CLK_FORCE_ON_BIT		(1 << 2)
   8965 
   8966 #define GEN6_GT_GFX_RC6_LOCKED			_MMIO(0x138104)
   8967 #define VLV_COUNTER_CONTROL			_MMIO(0x138104)
   8968 #define   VLV_COUNT_RANGE_HIGH			(1 << 15)
   8969 #define   VLV_MEDIA_RC0_COUNT_EN		(1 << 5)
   8970 #define   VLV_RENDER_RC0_COUNT_EN		(1 << 4)
   8971 #define   VLV_MEDIA_RC6_COUNT_EN		(1 << 1)
   8972 #define   VLV_RENDER_RC6_COUNT_EN		(1 << 0)
   8973 #define GEN6_GT_GFX_RC6				_MMIO(0x138108)
   8974 #define VLV_GT_RENDER_RC6			_MMIO(0x138108)
   8975 #define VLV_GT_MEDIA_RC6			_MMIO(0x13810C)
   8976 
   8977 #define GEN6_GT_GFX_RC6p			_MMIO(0x13810C)
   8978 #define GEN6_GT_GFX_RC6pp			_MMIO(0x138110)
   8979 #define VLV_RENDER_C0_COUNT			_MMIO(0x138118)
   8980 #define VLV_MEDIA_C0_COUNT			_MMIO(0x13811C)
   8981 
   8982 #define GEN6_PCODE_MAILBOX			_MMIO(0x138124)
   8983 #define   GEN6_PCODE_READY			(1 << 31)
   8984 #define   GEN6_PCODE_ERROR_MASK			0xFF
   8985 #define     GEN6_PCODE_SUCCESS			0x0
   8986 #define     GEN6_PCODE_ILLEGAL_CMD		0x1
   8987 #define     GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
   8988 #define     GEN6_PCODE_TIMEOUT			0x3
   8989 #define     GEN6_PCODE_UNIMPLEMENTED_CMD	0xFF
   8990 #define     GEN7_PCODE_TIMEOUT			0x2
   8991 #define     GEN7_PCODE_ILLEGAL_DATA		0x3
   8992 #define     GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
   8993 #define   GEN6_PCODE_WRITE_RC6VIDS		0x4
   8994 #define   GEN6_PCODE_READ_RC6VIDS		0x5
   8995 #define     GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
   8996 #define     GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
   8997 #define   BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ	0x18
   8998 #define   GEN9_PCODE_READ_MEM_LATENCY		0x6
   8999 #define     GEN9_MEM_LATENCY_LEVEL_MASK		0xFF
   9000 #define     GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT	8
   9001 #define     GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT	16
   9002 #define     GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT	24
   9003 #define   SKL_PCODE_LOAD_HDCP_KEYS		0x5
   9004 #define   SKL_PCODE_CDCLK_CONTROL		0x7
   9005 #define     SKL_CDCLK_PREPARE_FOR_CHANGE	0x3
   9006 #define     SKL_CDCLK_READY_FOR_CHANGE		0x1
   9007 #define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
   9008 #define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
   9009 #define   GEN6_READ_OC_PARAMS			0xc
   9010 #define   ICL_PCODE_MEM_SUBSYSYSTEM_INFO	0xd
   9011 #define     ICL_PCODE_MEM_SS_READ_GLOBAL_INFO	(0x0 << 8)
   9012 #define     ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point)	(((point) << 16) | (0x1 << 8))
   9013 #define   GEN6_PCODE_READ_D_COMP		0x10
   9014 #define   GEN6_PCODE_WRITE_D_COMP		0x11
   9015 #define   HSW_PCODE_DE_WRITE_FREQ_REQ		0x17
   9016 #define   DISPLAY_IPS_CONTROL			0x19
   9017             /* See also IPS_CTL */
   9018 #define     IPS_PCODE_CONTROL			(1 << 30)
   9019 #define   HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL	0x1A
   9020 #define   GEN9_PCODE_SAGV_CONTROL		0x21
   9021 #define     GEN9_SAGV_DISABLE			0x0
   9022 #define     GEN9_SAGV_IS_DISABLED		0x1
   9023 #define     GEN9_SAGV_ENABLE			0x3
   9024 #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US	0x23
   9025 #define GEN6_PCODE_DATA				_MMIO(0x138128)
   9026 #define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
   9027 #define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
   9028 #define GEN6_PCODE_DATA1			_MMIO(0x13812C)
   9029 
   9030 #define GEN6_GT_CORE_STATUS		_MMIO(0x138060)
   9031 #define   GEN6_CORE_CPD_STATE_MASK	(7 << 4)
   9032 #define   GEN6_RCn_MASK			7
   9033 #define   GEN6_RC0			0
   9034 #define   GEN6_RC3			2
   9035 #define   GEN6_RC6			3
   9036 #define   GEN6_RC7			4
   9037 
   9038 #define GEN8_GT_SLICE_INFO		_MMIO(0x138064)
   9039 #define   GEN8_LSLICESTAT_MASK		0x7
   9040 
   9041 #define CHV_POWER_SS0_SIG1		_MMIO(0xa720)
   9042 #define CHV_POWER_SS1_SIG1		_MMIO(0xa728)
   9043 #define   CHV_SS_PG_ENABLE		(1 << 1)
   9044 #define   CHV_EU08_PG_ENABLE		(1 << 9)
   9045 #define   CHV_EU19_PG_ENABLE		(1 << 17)
   9046 #define   CHV_EU210_PG_ENABLE		(1 << 25)
   9047 
   9048 #define CHV_POWER_SS0_SIG2		_MMIO(0xa724)
   9049 #define CHV_POWER_SS1_SIG2		_MMIO(0xa72c)
   9050 #define   CHV_EU311_PG_ENABLE		(1 << 1)
   9051 
   9052 #define GEN9_SLICE_PGCTL_ACK(slice)	_MMIO(0x804c + (slice) * 0x4)
   9053 #define GEN10_SLICE_PGCTL_ACK(slice)	_MMIO(0x804c + ((slice) / 3) * 0x34 + \
   9054 					      ((slice) % 3) * 0x4)
   9055 #define   GEN9_PGCTL_SLICE_ACK		(1 << 0)
   9056 #define   GEN9_PGCTL_SS_ACK(subslice)	(1 << (2 + (subslice) * 2))
   9057 #define   GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
   9058 
   9059 #define GEN9_SS01_EU_PGCTL_ACK(slice)	_MMIO(0x805c + (slice) * 0x8)
   9060 #define GEN10_SS01_EU_PGCTL_ACK(slice)	_MMIO(0x805c + ((slice) / 3) * 0x30 + \
   9061 					      ((slice) % 3) * 0x8)
   9062 #define GEN9_SS23_EU_PGCTL_ACK(slice)	_MMIO(0x8060 + (slice) * 0x8)
   9063 #define GEN10_SS23_EU_PGCTL_ACK(slice)	_MMIO(0x8060 + ((slice) / 3) * 0x30 + \
   9064 					      ((slice) % 3) * 0x8)
   9065 #define   GEN9_PGCTL_SSA_EU08_ACK	(1 << 0)
   9066 #define   GEN9_PGCTL_SSA_EU19_ACK	(1 << 2)
   9067 #define   GEN9_PGCTL_SSA_EU210_ACK	(1 << 4)
   9068 #define   GEN9_PGCTL_SSA_EU311_ACK	(1 << 6)
   9069 #define   GEN9_PGCTL_SSB_EU08_ACK	(1 << 8)
   9070 #define   GEN9_PGCTL_SSB_EU19_ACK	(1 << 10)
   9071 #define   GEN9_PGCTL_SSB_EU210_ACK	(1 << 12)
   9072 #define   GEN9_PGCTL_SSB_EU311_ACK	(1 << 14)
   9073 
   9074 #define GEN7_MISCCPCTL				_MMIO(0x9424)
   9075 #define   GEN7_DOP_CLOCK_GATE_ENABLE		(1 << 0)
   9076 #define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE	(1 << 2)
   9077 #define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE	(1 << 4)
   9078 #define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE     (1 << 6)
   9079 
   9080 #define GEN8_GARBCNTL				_MMIO(0xB004)
   9081 #define   GEN9_GAPS_TSV_CREDIT_DISABLE		(1 << 7)
   9082 #define   GEN11_ARBITRATION_PRIO_ORDER_MASK	(0x3f << 22)
   9083 #define   GEN11_HASH_CTRL_EXCL_MASK		(0x7f << 0)
   9084 #define   GEN11_HASH_CTRL_EXCL_BIT0		(1 << 0)
   9085 
   9086 #define GEN11_GLBLINVL				_MMIO(0xB404)
   9087 #define   GEN11_BANK_HASH_ADDR_EXCL_MASK	(0x7f << 5)
   9088 #define   GEN11_BANK_HASH_ADDR_EXCL_BIT0	(1 << 5)
   9089 
   9090 #define GEN10_DFR_RATIO_EN_AND_CHICKEN	_MMIO(0x9550)
   9091 #define   DFR_DISABLE			(1 << 9)
   9092 
   9093 #define GEN11_GACB_PERF_CTRL			_MMIO(0x4B80)
   9094 #define   GEN11_HASH_CTRL_MASK			(0x3 << 12 | 0xf << 0)
   9095 #define   GEN11_HASH_CTRL_BIT0			(1 << 0)
   9096 #define   GEN11_HASH_CTRL_BIT4			(1 << 12)
   9097 
   9098 #define GEN11_LSN_UNSLCVC				_MMIO(0xB43C)
   9099 #define   GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC	(1 << 9)
   9100 #define   GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC	(1 << 7)
   9101 
   9102 #define GEN10_SAMPLER_MODE		_MMIO(0xE18C)
   9103 #define   GEN11_SAMPLER_ENABLE_HEADLESS_MSG	REG_BIT(5)
   9104 
   9105 /* IVYBRIDGE DPF */
   9106 #define GEN7_L3CDERRST1(slice)		_MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
   9107 #define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff << 14)
   9108 #define   GEN7_PARITY_ERROR_VALID	(1 << 13)
   9109 #define   GEN7_L3CDERRST1_BANK_MASK	(3 << 11)
   9110 #define   GEN7_L3CDERRST1_SUBBANK_MASK	(7 << 8)
   9111 #define GEN7_PARITY_ERROR_ROW(reg) \
   9112 		(((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
   9113 #define GEN7_PARITY_ERROR_BANK(reg) \
   9114 		(((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
   9115 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
   9116 		(((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
   9117 #define   GEN7_L3CDERRST1_ENABLE	(1 << 7)
   9118 
   9119 #define GEN7_L3LOG(slice, i)		_MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
   9120 #define GEN7_L3LOG_SIZE			0x80
   9121 
   9122 #define GEN7_HALF_SLICE_CHICKEN1	_MMIO(0xe100) /* IVB GT1 + VLV */
   9123 #define GEN7_HALF_SLICE_CHICKEN1_GT2	_MMIO(0xf100)
   9124 #define   GEN7_MAX_PS_THREAD_DEP		(8 << 12)
   9125 #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1 << 10)
   9126 #define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE	(1 << 4)
   9127 #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1 << 3)
   9128 
   9129 #define GEN9_HALF_SLICE_CHICKEN5	_MMIO(0xe188)
   9130 #define   GEN9_DG_MIRROR_FIX_ENABLE	(1 << 5)
   9131 #define   GEN9_CCS_TLB_PREFETCH_ENABLE	(1 << 3)
   9132 
   9133 #define GEN8_ROW_CHICKEN		_MMIO(0xe4f0)
   9134 #define   FLOW_CONTROL_ENABLE		(1 << 15)
   9135 #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	(1 << 8)
   9136 #define   STALL_DOP_GATING_DISABLE		(1 << 5)
   9137 #define   THROTTLE_12_5				(7 << 2)
   9138 #define   DISABLE_EARLY_EOT			(1 << 1)
   9139 
   9140 #define GEN7_ROW_CHICKEN2		_MMIO(0xe4f4)
   9141 #define GEN7_ROW_CHICKEN2_GT2		_MMIO(0xf4f4)
   9142 #define   DOP_CLOCK_GATING_DISABLE	(1 << 0)
   9143 #define   PUSH_CONSTANT_DEREF_DISABLE	(1 << 8)
   9144 #define   GEN11_TDL_CLOCK_GATING_FIX_DISABLE	(1 << 1)
   9145 
   9146 #define HSW_ROW_CHICKEN3		_MMIO(0xe49c)
   9147 #define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
   9148 
   9149 #define HALF_SLICE_CHICKEN2		_MMIO(0xe180)
   9150 #define   GEN8_ST_PO_DISABLE		(1 << 13)
   9151 
   9152 #define HALF_SLICE_CHICKEN3		_MMIO(0xe184)
   9153 #define   HSW_SAMPLE_C_PERFORMANCE	(1 << 9)
   9154 #define   GEN8_CENTROID_PIXEL_OPT_DIS	(1 << 8)
   9155 #define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1 << 5)
   9156 #define   CNL_FAST_ANISO_L1_BANKING_FIX	(1 << 4)
   9157 #define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1 << 1)
   9158 
   9159 #define GEN9_HALF_SLICE_CHICKEN7	_MMIO(0xe194)
   9160 #define   GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR	(1 << 8)
   9161 #define   GEN9_ENABLE_YV12_BUGFIX	(1 << 4)
   9162 #define   GEN9_ENABLE_GPGPU_PREEMPTION	(1 << 2)
   9163 
   9164 /* Audio */
   9165 #define G4X_AUD_VID_DID			_MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
   9166 #define   INTEL_AUDIO_DEVCL		0x808629FB
   9167 #define   INTEL_AUDIO_DEVBLC		0x80862801
   9168 #define   INTEL_AUDIO_DEVCTG		0x80862802
   9169 
   9170 #define G4X_AUD_CNTL_ST			_MMIO(0x620B4)
   9171 #define   G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
   9172 #define   G4X_ELDV_DEVCTG		(1 << 14)
   9173 #define   G4X_ELD_ADDR_MASK		(0xf << 5)
   9174 #define   G4X_ELD_ACK			(1 << 4)
   9175 #define G4X_HDMIW_HDMIEDID		_MMIO(0x6210C)
   9176 
   9177 #define _IBX_HDMIW_HDMIEDID_A		0xE2050
   9178 #define _IBX_HDMIW_HDMIEDID_B		0xE2150
   9179 #define IBX_HDMIW_HDMIEDID(pipe)	_MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
   9180 						  _IBX_HDMIW_HDMIEDID_B)
   9181 #define _IBX_AUD_CNTL_ST_A		0xE20B4
   9182 #define _IBX_AUD_CNTL_ST_B		0xE21B4
   9183 #define IBX_AUD_CNTL_ST(pipe)		_MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
   9184 						  _IBX_AUD_CNTL_ST_B)
   9185 #define   IBX_ELD_BUFFER_SIZE_MASK	(0x1f << 10)
   9186 #define   IBX_ELD_ADDRESS_MASK		(0x1f << 5)
   9187 #define   IBX_ELD_ACK			(1 << 4)
   9188 #define IBX_AUD_CNTL_ST2		_MMIO(0xE20C0)
   9189 #define   IBX_CP_READY(port)		((1 << 1) << (((port) - 1) * 4))
   9190 #define   IBX_ELD_VALID(port)		((1 << 0) << (((port) - 1) * 4))
   9191 
   9192 #define _CPT_HDMIW_HDMIEDID_A		0xE5050
   9193 #define _CPT_HDMIW_HDMIEDID_B		0xE5150
   9194 #define CPT_HDMIW_HDMIEDID(pipe)	_MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
   9195 #define _CPT_AUD_CNTL_ST_A		0xE50B4
   9196 #define _CPT_AUD_CNTL_ST_B		0xE51B4
   9197 #define CPT_AUD_CNTL_ST(pipe)		_MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
   9198 #define CPT_AUD_CNTRL_ST2		_MMIO(0xE50C0)
   9199 
   9200 #define _VLV_HDMIW_HDMIEDID_A		(VLV_DISPLAY_BASE + 0x62050)
   9201 #define _VLV_HDMIW_HDMIEDID_B		(VLV_DISPLAY_BASE + 0x62150)
   9202 #define VLV_HDMIW_HDMIEDID(pipe)	_MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
   9203 #define _VLV_AUD_CNTL_ST_A		(VLV_DISPLAY_BASE + 0x620B4)
   9204 #define _VLV_AUD_CNTL_ST_B		(VLV_DISPLAY_BASE + 0x621B4)
   9205 #define VLV_AUD_CNTL_ST(pipe)		_MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
   9206 #define VLV_AUD_CNTL_ST2		_MMIO(VLV_DISPLAY_BASE + 0x620C0)
   9207 
   9208 /* These are the 4 32-bit write offset registers for each stream
   9209  * output buffer.  It determines the offset from the
   9210  * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
   9211  */
   9212 #define GEN7_SO_WRITE_OFFSET(n)		_MMIO(0x5280 + (n) * 4)
   9213 
   9214 #define _IBX_AUD_CONFIG_A		0xe2000
   9215 #define _IBX_AUD_CONFIG_B		0xe2100
   9216 #define IBX_AUD_CFG(pipe)		_MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
   9217 #define _CPT_AUD_CONFIG_A		0xe5000
   9218 #define _CPT_AUD_CONFIG_B		0xe5100
   9219 #define CPT_AUD_CFG(pipe)		_MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
   9220 #define _VLV_AUD_CONFIG_A		(VLV_DISPLAY_BASE + 0x62000)
   9221 #define _VLV_AUD_CONFIG_B		(VLV_DISPLAY_BASE + 0x62100)
   9222 #define VLV_AUD_CFG(pipe)		_MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
   9223 
   9224 #define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
   9225 #define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
   9226 #define   AUD_CONFIG_UPPER_N_SHIFT		20
   9227 #define   AUD_CONFIG_UPPER_N_MASK		(0xff << 20)
   9228 #define   AUD_CONFIG_LOWER_N_SHIFT		4
   9229 #define   AUD_CONFIG_LOWER_N_MASK		(0xfff << 4)
   9230 #define   AUD_CONFIG_N_MASK			(AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
   9231 #define   AUD_CONFIG_N(n) \
   9232 	(((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) |	\
   9233 	 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
   9234 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
   9235 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK	(0xf << 16)
   9236 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175	(0 << 16)
   9237 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200	(1 << 16)
   9238 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000	(2 << 16)
   9239 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027	(3 << 16)
   9240 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000	(4 << 16)
   9241 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054	(5 << 16)
   9242 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176	(6 << 16)
   9243 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250	(7 << 16)
   9244 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352	(8 << 16)
   9245 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500	(9 << 16)
   9246 #define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
   9247 
   9248 /* HSW Audio */
   9249 #define _HSW_AUD_CONFIG_A		0x65000
   9250 #define _HSW_AUD_CONFIG_B		0x65100
   9251 #define HSW_AUD_CFG(trans)		_MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
   9252 
   9253 #define _HSW_AUD_MISC_CTRL_A		0x65010
   9254 #define _HSW_AUD_MISC_CTRL_B		0x65110
   9255 #define HSW_AUD_MISC_CTRL(trans)	_MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
   9256 
   9257 #define _HSW_AUD_M_CTS_ENABLE_A		0x65028
   9258 #define _HSW_AUD_M_CTS_ENABLE_B		0x65128
   9259 #define HSW_AUD_M_CTS_ENABLE(trans)	_MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
   9260 #define   AUD_M_CTS_M_VALUE_INDEX	(1 << 21)
   9261 #define   AUD_M_CTS_M_PROG_ENABLE	(1 << 20)
   9262 #define   AUD_CONFIG_M_MASK		0xfffff
   9263 
   9264 #define _HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4
   9265 #define _HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4
   9266 #define HSW_AUD_DIP_ELD_CTRL(trans)	_MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
   9267 
   9268 /* Audio Digital Converter */
   9269 #define _HSW_AUD_DIG_CNVT_1		0x65080
   9270 #define _HSW_AUD_DIG_CNVT_2		0x65180
   9271 #define AUD_DIG_CNVT(trans)		_MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
   9272 #define DIP_PORT_SEL_MASK		0x3
   9273 
   9274 #define _HSW_AUD_EDID_DATA_A		0x65050
   9275 #define _HSW_AUD_EDID_DATA_B		0x65150
   9276 #define HSW_AUD_EDID_DATA(trans)	_MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
   9277 
   9278 #define HSW_AUD_PIPE_CONV_CFG		_MMIO(0x6507c)
   9279 #define HSW_AUD_PIN_ELD_CP_VLD		_MMIO(0x650c0)
   9280 #define   AUDIO_INACTIVE(trans)		((1 << 3) << ((trans) * 4))
   9281 #define   AUDIO_OUTPUT_ENABLE(trans)	((1 << 2) << ((trans) * 4))
   9282 #define   AUDIO_CP_READY(trans)		((1 << 1) << ((trans) * 4))
   9283 #define   AUDIO_ELD_VALID(trans)	((1 << 0) << ((trans) * 4))
   9284 
   9285 #define HSW_AUD_CHICKENBIT			_MMIO(0x65f10)
   9286 #define   SKL_AUD_CODEC_WAKE_SIGNAL		(1 << 15)
   9287 
   9288 #define AUD_FREQ_CNTRL			_MMIO(0x65900)
   9289 #define AUD_PIN_BUF_CTL		_MMIO(0x48414)
   9290 #define   AUD_PIN_BUF_ENABLE		REG_BIT(31)
   9291 
   9292 /*
   9293  * HSW - ICL power wells
   9294  *
   9295  * Platforms have up to 3 power well control register sets, each set
   9296  * controlling up to 16 power wells via a request/status HW flag tuple:
   9297  * - main (HSW_PWR_WELL_CTL[1-4])
   9298  * - AUX  (ICL_PWR_WELL_CTL_AUX[1-4])
   9299  * - DDI  (ICL_PWR_WELL_CTL_DDI[1-4])
   9300  * Each control register set consists of up to 4 registers used by different
   9301  * sources that can request a power well to be enabled:
   9302  * - BIOS   (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
   9303  * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
   9304  * - KVMR   (HSW_PWR_WELL_CTL3)   (only in the main register set)
   9305  * - DEBUG  (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
   9306  */
   9307 #define HSW_PWR_WELL_CTL1			_MMIO(0x45400)
   9308 #define HSW_PWR_WELL_CTL2			_MMIO(0x45404)
   9309 #define HSW_PWR_WELL_CTL3			_MMIO(0x45408)
   9310 #define HSW_PWR_WELL_CTL4			_MMIO(0x4540C)
   9311 #define   HSW_PWR_WELL_CTL_REQ(pw_idx)		(0x2 << ((pw_idx) * 2))
   9312 #define   HSW_PWR_WELL_CTL_STATE(pw_idx)	(0x1 << ((pw_idx) * 2))
   9313 
   9314 /* HSW/BDW power well */
   9315 #define   HSW_PW_CTL_IDX_GLOBAL			15
   9316 
   9317 /* SKL/BXT/GLK/CNL power wells */
   9318 #define   SKL_PW_CTL_IDX_PW_2			15
   9319 #define   SKL_PW_CTL_IDX_PW_1			14
   9320 #define   CNL_PW_CTL_IDX_AUX_F			12
   9321 #define   CNL_PW_CTL_IDX_AUX_D			11
   9322 #define   GLK_PW_CTL_IDX_AUX_C			10
   9323 #define   GLK_PW_CTL_IDX_AUX_B			9
   9324 #define   GLK_PW_CTL_IDX_AUX_A			8
   9325 #define   CNL_PW_CTL_IDX_DDI_F			6
   9326 #define   SKL_PW_CTL_IDX_DDI_D			4
   9327 #define   SKL_PW_CTL_IDX_DDI_C			3
   9328 #define   SKL_PW_CTL_IDX_DDI_B			2
   9329 #define   SKL_PW_CTL_IDX_DDI_A_E		1
   9330 #define   GLK_PW_CTL_IDX_DDI_A			1
   9331 #define   SKL_PW_CTL_IDX_MISC_IO		0
   9332 
   9333 /* ICL/TGL - power wells */
   9334 #define   TGL_PW_CTL_IDX_PW_5			4
   9335 #define   ICL_PW_CTL_IDX_PW_4			3
   9336 #define   ICL_PW_CTL_IDX_PW_3			2
   9337 #define   ICL_PW_CTL_IDX_PW_2			1
   9338 #define   ICL_PW_CTL_IDX_PW_1			0
   9339 
   9340 #define ICL_PWR_WELL_CTL_AUX1			_MMIO(0x45440)
   9341 #define ICL_PWR_WELL_CTL_AUX2			_MMIO(0x45444)
   9342 #define ICL_PWR_WELL_CTL_AUX4			_MMIO(0x4544C)
   9343 #define   TGL_PW_CTL_IDX_AUX_TBT6		14
   9344 #define   TGL_PW_CTL_IDX_AUX_TBT5		13
   9345 #define   TGL_PW_CTL_IDX_AUX_TBT4		12
   9346 #define   ICL_PW_CTL_IDX_AUX_TBT4		11
   9347 #define   TGL_PW_CTL_IDX_AUX_TBT3		11
   9348 #define   ICL_PW_CTL_IDX_AUX_TBT3		10
   9349 #define   TGL_PW_CTL_IDX_AUX_TBT2		10
   9350 #define   ICL_PW_CTL_IDX_AUX_TBT2		9
   9351 #define   TGL_PW_CTL_IDX_AUX_TBT1		9
   9352 #define   ICL_PW_CTL_IDX_AUX_TBT1		8
   9353 #define   TGL_PW_CTL_IDX_AUX_TC6		8
   9354 #define   TGL_PW_CTL_IDX_AUX_TC5		7
   9355 #define   TGL_PW_CTL_IDX_AUX_TC4		6
   9356 #define   ICL_PW_CTL_IDX_AUX_F			5
   9357 #define   TGL_PW_CTL_IDX_AUX_TC3		5
   9358 #define   ICL_PW_CTL_IDX_AUX_E			4
   9359 #define   TGL_PW_CTL_IDX_AUX_TC2		4
   9360 #define   ICL_PW_CTL_IDX_AUX_D			3
   9361 #define   TGL_PW_CTL_IDX_AUX_TC1		3
   9362 #define   ICL_PW_CTL_IDX_AUX_C			2
   9363 #define   ICL_PW_CTL_IDX_AUX_B			1
   9364 #define   ICL_PW_CTL_IDX_AUX_A			0
   9365 
   9366 #define ICL_PWR_WELL_CTL_DDI1			_MMIO(0x45450)
   9367 #define ICL_PWR_WELL_CTL_DDI2			_MMIO(0x45454)
   9368 #define ICL_PWR_WELL_CTL_DDI4			_MMIO(0x4545C)
   9369 #define   TGL_PW_CTL_IDX_DDI_TC6		8
   9370 #define   TGL_PW_CTL_IDX_DDI_TC5		7
   9371 #define   TGL_PW_CTL_IDX_DDI_TC4		6
   9372 #define   ICL_PW_CTL_IDX_DDI_F			5
   9373 #define   TGL_PW_CTL_IDX_DDI_TC3		5
   9374 #define   ICL_PW_CTL_IDX_DDI_E			4
   9375 #define   TGL_PW_CTL_IDX_DDI_TC2		4
   9376 #define   ICL_PW_CTL_IDX_DDI_D			3
   9377 #define   TGL_PW_CTL_IDX_DDI_TC1		3
   9378 #define   ICL_PW_CTL_IDX_DDI_C			2
   9379 #define   ICL_PW_CTL_IDX_DDI_B			1
   9380 #define   ICL_PW_CTL_IDX_DDI_A			0
   9381 
   9382 /* HSW - power well misc debug registers */
   9383 #define HSW_PWR_WELL_CTL5			_MMIO(0x45410)
   9384 #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1 << 31)
   9385 #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1 << 20)
   9386 #define   HSW_PWR_WELL_FORCE_ON			(1 << 19)
   9387 #define HSW_PWR_WELL_CTL6			_MMIO(0x45414)
   9388 
   9389 /* SKL Fuse Status */
   9390 enum skl_power_gate {
   9391 	SKL_PG0,
   9392 	SKL_PG1,
   9393 	SKL_PG2,
   9394 	ICL_PG3,
   9395 	ICL_PG4,
   9396 };
   9397 
   9398 #define SKL_FUSE_STATUS				_MMIO(0x42000)
   9399 #define  SKL_FUSE_DOWNLOAD_STATUS		(1 << 31)
   9400 /*
   9401  * PG0 is HW controlled, so doesn't have a corresponding power well control knob
   9402  * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
   9403  */
   9404 #define  SKL_PW_CTL_IDX_TO_PG(pw_idx)		\
   9405 	((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
   9406 /*
   9407  * PG0 is HW controlled, so doesn't have a corresponding power well control knob
   9408  * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
   9409  */
   9410 #define  ICL_PW_CTL_IDX_TO_PG(pw_idx)		\
   9411 	((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
   9412 #define  SKL_FUSE_PG_DIST_STATUS(pg)		(1 << (27 - (pg)))
   9413 
   9414 #define _CNL_AUX_REG_IDX(pw_idx)	((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
   9415 #define _CNL_AUX_ANAOVRD1_B		0x162250
   9416 #define _CNL_AUX_ANAOVRD1_C		0x162210
   9417 #define _CNL_AUX_ANAOVRD1_D		0x1622D0
   9418 #define _CNL_AUX_ANAOVRD1_F		0x162A90
   9419 #define CNL_AUX_ANAOVRD1(pw_idx)	_MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
   9420 						    _CNL_AUX_ANAOVRD1_B, \
   9421 						    _CNL_AUX_ANAOVRD1_C, \
   9422 						    _CNL_AUX_ANAOVRD1_D, \
   9423 						    _CNL_AUX_ANAOVRD1_F))
   9424 #define   CNL_AUX_ANAOVRD1_ENABLE	(1 << 16)
   9425 #define   CNL_AUX_ANAOVRD1_LDO_BYPASS	(1 << 23)
   9426 
   9427 #define _ICL_AUX_REG_IDX(pw_idx)	((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
   9428 #define _ICL_AUX_ANAOVRD1_A		0x162398
   9429 #define _ICL_AUX_ANAOVRD1_B		0x6C398
   9430 #define ICL_AUX_ANAOVRD1(pw_idx)	_MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
   9431 						    _ICL_AUX_ANAOVRD1_A, \
   9432 						    _ICL_AUX_ANAOVRD1_B))
   9433 #define   ICL_AUX_ANAOVRD1_LDO_BYPASS	(1 << 7)
   9434 #define   ICL_AUX_ANAOVRD1_ENABLE	(1 << 0)
   9435 
   9436 /* HDCP Key Registers */
   9437 #define HDCP_KEY_CONF			_MMIO(0x66c00)
   9438 #define  HDCP_AKSV_SEND_TRIGGER		BIT(31)
   9439 #define  HDCP_CLEAR_KEYS_TRIGGER	BIT(30)
   9440 #define  HDCP_KEY_LOAD_TRIGGER		BIT(8)
   9441 #define HDCP_KEY_STATUS			_MMIO(0x66c04)
   9442 #define  HDCP_FUSE_IN_PROGRESS		BIT(7)
   9443 #define  HDCP_FUSE_ERROR		BIT(6)
   9444 #define  HDCP_FUSE_DONE			BIT(5)
   9445 #define  HDCP_KEY_LOAD_STATUS		BIT(1)
   9446 #define  HDCP_KEY_LOAD_DONE		BIT(0)
   9447 #define HDCP_AKSV_LO			_MMIO(0x66c10)
   9448 #define HDCP_AKSV_HI			_MMIO(0x66c14)
   9449 
   9450 /* HDCP Repeater Registers */
   9451 #define HDCP_REP_CTL			_MMIO(0x66d00)
   9452 #define  HDCP_TRANSA_REP_PRESENT	BIT(31)
   9453 #define  HDCP_TRANSB_REP_PRESENT	BIT(30)
   9454 #define  HDCP_TRANSC_REP_PRESENT	BIT(29)
   9455 #define  HDCP_TRANSD_REP_PRESENT	BIT(28)
   9456 #define  HDCP_DDIB_REP_PRESENT		BIT(30)
   9457 #define  HDCP_DDIA_REP_PRESENT		BIT(29)
   9458 #define  HDCP_DDIC_REP_PRESENT		BIT(28)
   9459 #define  HDCP_DDID_REP_PRESENT		BIT(27)
   9460 #define  HDCP_DDIF_REP_PRESENT		BIT(26)
   9461 #define  HDCP_DDIE_REP_PRESENT		BIT(25)
   9462 #define  HDCP_TRANSA_SHA1_M0		(1 << 20)
   9463 #define  HDCP_TRANSB_SHA1_M0		(2 << 20)
   9464 #define  HDCP_TRANSC_SHA1_M0		(3 << 20)
   9465 #define  HDCP_TRANSD_SHA1_M0		(4 << 20)
   9466 #define  HDCP_DDIB_SHA1_M0		(1 << 20)
   9467 #define  HDCP_DDIA_SHA1_M0		(2 << 20)
   9468 #define  HDCP_DDIC_SHA1_M0		(3 << 20)
   9469 #define  HDCP_DDID_SHA1_M0		(4 << 20)
   9470 #define  HDCP_DDIF_SHA1_M0		(5 << 20)
   9471 #define  HDCP_DDIE_SHA1_M0		(6 << 20) /* Bspec says 5? */
   9472 #define  HDCP_SHA1_BUSY			BIT(16)
   9473 #define  HDCP_SHA1_READY		BIT(17)
   9474 #define  HDCP_SHA1_COMPLETE		BIT(18)
   9475 #define  HDCP_SHA1_V_MATCH		BIT(19)
   9476 #define  HDCP_SHA1_TEXT_32		(1 << 1)
   9477 #define  HDCP_SHA1_COMPLETE_HASH	(2 << 1)
   9478 #define  HDCP_SHA1_TEXT_24		(4 << 1)
   9479 #define  HDCP_SHA1_TEXT_16		(5 << 1)
   9480 #define  HDCP_SHA1_TEXT_8		(6 << 1)
   9481 #define  HDCP_SHA1_TEXT_0		(7 << 1)
   9482 #define HDCP_SHA_V_PRIME_H0		_MMIO(0x66d04)
   9483 #define HDCP_SHA_V_PRIME_H1		_MMIO(0x66d08)
   9484 #define HDCP_SHA_V_PRIME_H2		_MMIO(0x66d0C)
   9485 #define HDCP_SHA_V_PRIME_H3		_MMIO(0x66d10)
   9486 #define HDCP_SHA_V_PRIME_H4		_MMIO(0x66d14)
   9487 #define HDCP_SHA_V_PRIME(h)		_MMIO((0x66d04 + (h) * 4))
   9488 #define HDCP_SHA_TEXT			_MMIO(0x66d18)
   9489 
   9490 /* HDCP Auth Registers */
   9491 #define _PORTA_HDCP_AUTHENC		0x66800
   9492 #define _PORTB_HDCP_AUTHENC		0x66500
   9493 #define _PORTC_HDCP_AUTHENC		0x66600
   9494 #define _PORTD_HDCP_AUTHENC		0x66700
   9495 #define _PORTE_HDCP_AUTHENC		0x66A00
   9496 #define _PORTF_HDCP_AUTHENC		0x66900
   9497 #define _PORT_HDCP_AUTHENC(port, x)	_MMIO(_PICK(port, \
   9498 					  _PORTA_HDCP_AUTHENC, \
   9499 					  _PORTB_HDCP_AUTHENC, \
   9500 					  _PORTC_HDCP_AUTHENC, \
   9501 					  _PORTD_HDCP_AUTHENC, \
   9502 					  _PORTE_HDCP_AUTHENC, \
   9503 					  _PORTF_HDCP_AUTHENC) + (x))
   9504 #define PORT_HDCP_CONF(port)		_PORT_HDCP_AUTHENC(port, 0x0)
   9505 #define _TRANSA_HDCP_CONF		0x66400
   9506 #define _TRANSB_HDCP_CONF		0x66500
   9507 #define TRANS_HDCP_CONF(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
   9508 						    _TRANSB_HDCP_CONF)
   9509 #define HDCP_CONF(dev_priv, trans, port) \
   9510 					(INTEL_GEN(dev_priv) >= 12 ? \
   9511 					 TRANS_HDCP_CONF(trans) : \
   9512 					 PORT_HDCP_CONF(port))
   9513 
   9514 #define  HDCP_CONF_CAPTURE_AN		BIT(0)
   9515 #define  HDCP_CONF_AUTH_AND_ENC		(BIT(1) | BIT(0))
   9516 #define PORT_HDCP_ANINIT(port)		_PORT_HDCP_AUTHENC(port, 0x4)
   9517 #define _TRANSA_HDCP_ANINIT		0x66404
   9518 #define _TRANSB_HDCP_ANINIT		0x66504
   9519 #define TRANS_HDCP_ANINIT(trans)	_MMIO_TRANS(trans, \
   9520 						    _TRANSA_HDCP_ANINIT, \
   9521 						    _TRANSB_HDCP_ANINIT)
   9522 #define HDCP_ANINIT(dev_priv, trans, port) \
   9523 					(INTEL_GEN(dev_priv) >= 12 ? \
   9524 					 TRANS_HDCP_ANINIT(trans) : \
   9525 					 PORT_HDCP_ANINIT(port))
   9526 
   9527 #define PORT_HDCP_ANLO(port)		_PORT_HDCP_AUTHENC(port, 0x8)
   9528 #define _TRANSA_HDCP_ANLO		0x66408
   9529 #define _TRANSB_HDCP_ANLO		0x66508
   9530 #define TRANS_HDCP_ANLO(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
   9531 						    _TRANSB_HDCP_ANLO)
   9532 #define HDCP_ANLO(dev_priv, trans, port) \
   9533 					(INTEL_GEN(dev_priv) >= 12 ? \
   9534 					 TRANS_HDCP_ANLO(trans) : \
   9535 					 PORT_HDCP_ANLO(port))
   9536 
   9537 #define PORT_HDCP_ANHI(port)		_PORT_HDCP_AUTHENC(port, 0xC)
   9538 #define _TRANSA_HDCP_ANHI		0x6640C
   9539 #define _TRANSB_HDCP_ANHI		0x6650C
   9540 #define TRANS_HDCP_ANHI(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
   9541 						    _TRANSB_HDCP_ANHI)
   9542 #define HDCP_ANHI(dev_priv, trans, port) \
   9543 					(INTEL_GEN(dev_priv) >= 12 ? \
   9544 					 TRANS_HDCP_ANHI(trans) : \
   9545 					 PORT_HDCP_ANHI(port))
   9546 
   9547 #define PORT_HDCP_BKSVLO(port)		_PORT_HDCP_AUTHENC(port, 0x10)
   9548 #define _TRANSA_HDCP_BKSVLO		0x66410
   9549 #define _TRANSB_HDCP_BKSVLO		0x66510
   9550 #define TRANS_HDCP_BKSVLO(trans)	_MMIO_TRANS(trans, \
   9551 						    _TRANSA_HDCP_BKSVLO, \
   9552 						    _TRANSB_HDCP_BKSVLO)
   9553 #define HDCP_BKSVLO(dev_priv, trans, port) \
   9554 					(INTEL_GEN(dev_priv) >= 12 ? \
   9555 					 TRANS_HDCP_BKSVLO(trans) : \
   9556 					 PORT_HDCP_BKSVLO(port))
   9557 
   9558 #define PORT_HDCP_BKSVHI(port)		_PORT_HDCP_AUTHENC(port, 0x14)
   9559 #define _TRANSA_HDCP_BKSVHI		0x66414
   9560 #define _TRANSB_HDCP_BKSVHI		0x66514
   9561 #define TRANS_HDCP_BKSVHI(trans)	_MMIO_TRANS(trans, \
   9562 						    _TRANSA_HDCP_BKSVHI, \
   9563 						    _TRANSB_HDCP_BKSVHI)
   9564 #define HDCP_BKSVHI(dev_priv, trans, port) \
   9565 					(INTEL_GEN(dev_priv) >= 12 ? \
   9566 					 TRANS_HDCP_BKSVHI(trans) : \
   9567 					 PORT_HDCP_BKSVHI(port))
   9568 
   9569 #define PORT_HDCP_RPRIME(port)		_PORT_HDCP_AUTHENC(port, 0x18)
   9570 #define _TRANSA_HDCP_RPRIME		0x66418
   9571 #define _TRANSB_HDCP_RPRIME		0x66518
   9572 #define TRANS_HDCP_RPRIME(trans)	_MMIO_TRANS(trans, \
   9573 						    _TRANSA_HDCP_RPRIME, \
   9574 						    _TRANSB_HDCP_RPRIME)
   9575 #define HDCP_RPRIME(dev_priv, trans, port) \
   9576 					(INTEL_GEN(dev_priv) >= 12 ? \
   9577 					 TRANS_HDCP_RPRIME(trans) : \
   9578 					 PORT_HDCP_RPRIME(port))
   9579 
   9580 #define PORT_HDCP_STATUS(port)		_PORT_HDCP_AUTHENC(port, 0x1C)
   9581 #define _TRANSA_HDCP_STATUS		0x6641C
   9582 #define _TRANSB_HDCP_STATUS		0x6651C
   9583 #define TRANS_HDCP_STATUS(trans)	_MMIO_TRANS(trans, \
   9584 						    _TRANSA_HDCP_STATUS, \
   9585 						    _TRANSB_HDCP_STATUS)
   9586 #define HDCP_STATUS(dev_priv, trans, port) \
   9587 					(INTEL_GEN(dev_priv) >= 12 ? \
   9588 					 TRANS_HDCP_STATUS(trans) : \
   9589 					 PORT_HDCP_STATUS(port))
   9590 
   9591 #define  HDCP_STATUS_STREAM_A_ENC	BIT(31)
   9592 #define  HDCP_STATUS_STREAM_B_ENC	BIT(30)
   9593 #define  HDCP_STATUS_STREAM_C_ENC	BIT(29)
   9594 #define  HDCP_STATUS_STREAM_D_ENC	BIT(28)
   9595 #define  HDCP_STATUS_AUTH		BIT(21)
   9596 #define  HDCP_STATUS_ENC		BIT(20)
   9597 #define  HDCP_STATUS_RI_MATCH		BIT(19)
   9598 #define  HDCP_STATUS_R0_READY		BIT(18)
   9599 #define  HDCP_STATUS_AN_READY		BIT(17)
   9600 #define  HDCP_STATUS_CIPHER		BIT(16)
   9601 #define  HDCP_STATUS_FRAME_CNT(x)	(((x) >> 8) & 0xff)
   9602 
   9603 /* HDCP2.2 Registers */
   9604 #define _PORTA_HDCP2_BASE		0x66800
   9605 #define _PORTB_HDCP2_BASE		0x66500
   9606 #define _PORTC_HDCP2_BASE		0x66600
   9607 #define _PORTD_HDCP2_BASE		0x66700
   9608 #define _PORTE_HDCP2_BASE		0x66A00
   9609 #define _PORTF_HDCP2_BASE		0x66900
   9610 #define _PORT_HDCP2_BASE(port, x)	_MMIO(_PICK((port), \
   9611 					  _PORTA_HDCP2_BASE, \
   9612 					  _PORTB_HDCP2_BASE, \
   9613 					  _PORTC_HDCP2_BASE, \
   9614 					  _PORTD_HDCP2_BASE, \
   9615 					  _PORTE_HDCP2_BASE, \
   9616 					  _PORTF_HDCP2_BASE) + (x))
   9617 #define PORT_HDCP2_AUTH(port)		_PORT_HDCP2_BASE(port, 0x98)
   9618 #define _TRANSA_HDCP2_AUTH		0x66498
   9619 #define _TRANSB_HDCP2_AUTH		0x66598
   9620 #define TRANS_HDCP2_AUTH(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
   9621 						    _TRANSB_HDCP2_AUTH)
   9622 #define   AUTH_LINK_AUTHENTICATED	BIT(31)
   9623 #define   AUTH_LINK_TYPE		BIT(30)
   9624 #define   AUTH_FORCE_CLR_INPUTCTR	BIT(19)
   9625 #define   AUTH_CLR_KEYS			BIT(18)
   9626 #define HDCP2_AUTH(dev_priv, trans, port) \
   9627 					(INTEL_GEN(dev_priv) >= 12 ? \
   9628 					 TRANS_HDCP2_AUTH(trans) : \
   9629 					 PORT_HDCP2_AUTH(port))
   9630 
   9631 #define PORT_HDCP2_CTL(port)		_PORT_HDCP2_BASE(port, 0xB0)
   9632 #define _TRANSA_HDCP2_CTL		0x664B0
   9633 #define _TRANSB_HDCP2_CTL		0x665B0
   9634 #define TRANS_HDCP2_CTL(trans)		_MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
   9635 						    _TRANSB_HDCP2_CTL)
   9636 #define   CTL_LINK_ENCRYPTION_REQ	BIT(31)
   9637 #define HDCP2_CTL(dev_priv, trans, port) \
   9638 					(INTEL_GEN(dev_priv) >= 12 ? \
   9639 					 TRANS_HDCP2_CTL(trans) : \
   9640 					 PORT_HDCP2_CTL(port))
   9641 
   9642 #define PORT_HDCP2_STATUS(port)		_PORT_HDCP2_BASE(port, 0xB4)
   9643 #define _TRANSA_HDCP2_STATUS		0x664B4
   9644 #define _TRANSB_HDCP2_STATUS		0x665B4
   9645 #define TRANS_HDCP2_STATUS(trans)	_MMIO_TRANS(trans, \
   9646 						    _TRANSA_HDCP2_STATUS, \
   9647 						    _TRANSB_HDCP2_STATUS)
   9648 #define   LINK_TYPE_STATUS		BIT(22)
   9649 #define   LINK_AUTH_STATUS		BIT(21)
   9650 #define   LINK_ENCRYPTION_STATUS	BIT(20)
   9651 #define HDCP2_STATUS(dev_priv, trans, port) \
   9652 					(INTEL_GEN(dev_priv) >= 12 ? \
   9653 					 TRANS_HDCP2_STATUS(trans) : \
   9654 					 PORT_HDCP2_STATUS(port))
   9655 
   9656 /* Per-pipe DDI Function Control */
   9657 #define _TRANS_DDI_FUNC_CTL_A		0x60400
   9658 #define _TRANS_DDI_FUNC_CTL_B		0x61400
   9659 #define _TRANS_DDI_FUNC_CTL_C		0x62400
   9660 #define _TRANS_DDI_FUNC_CTL_D		0x63400
   9661 #define _TRANS_DDI_FUNC_CTL_EDP		0x6F400
   9662 #define _TRANS_DDI_FUNC_CTL_DSI0	0x6b400
   9663 #define _TRANS_DDI_FUNC_CTL_DSI1	0x6bc00
   9664 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
   9665 
   9666 #define  TRANS_DDI_FUNC_ENABLE		(1 << 31)
   9667 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
   9668 #define  TRANS_DDI_PORT_SHIFT		28
   9669 #define  TGL_TRANS_DDI_PORT_SHIFT	27
   9670 #define  TRANS_DDI_PORT_MASK		(7 << TRANS_DDI_PORT_SHIFT)
   9671 #define  TGL_TRANS_DDI_PORT_MASK	(0xf << TGL_TRANS_DDI_PORT_SHIFT)
   9672 #define  TRANS_DDI_SELECT_PORT(x)	((x) << TRANS_DDI_PORT_SHIFT)
   9673 #define  TGL_TRANS_DDI_SELECT_PORT(x)	(((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
   9674 #define  TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val)	 (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
   9675 #define  TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
   9676 #define  TRANS_DDI_MODE_SELECT_MASK	(7 << 24)
   9677 #define  TRANS_DDI_MODE_SELECT_HDMI	(0 << 24)
   9678 #define  TRANS_DDI_MODE_SELECT_DVI	(1 << 24)
   9679 #define  TRANS_DDI_MODE_SELECT_DP_SST	(2 << 24)
   9680 #define  TRANS_DDI_MODE_SELECT_DP_MST	(3 << 24)
   9681 #define  TRANS_DDI_MODE_SELECT_FDI	(4 << 24)
   9682 #define  TRANS_DDI_BPC_MASK		(7 << 20)
   9683 #define  TRANS_DDI_BPC_8		(0 << 20)
   9684 #define  TRANS_DDI_BPC_10		(1 << 20)
   9685 #define  TRANS_DDI_BPC_6		(2 << 20)
   9686 #define  TRANS_DDI_BPC_12		(3 << 20)
   9687 #define  TRANS_DDI_PVSYNC		(1 << 17)
   9688 #define  TRANS_DDI_PHSYNC		(1 << 16)
   9689 #define  TRANS_DDI_EDP_INPUT_MASK	(7 << 12)
   9690 #define  TRANS_DDI_EDP_INPUT_A_ON	(0 << 12)
   9691 #define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4 << 12)
   9692 #define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5 << 12)
   9693 #define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6 << 12)
   9694 #define  TRANS_DDI_EDP_INPUT_D_ONOFF	(7 << 12)
   9695 #define  TRANS_DDI_MST_TRANSPORT_SELECT_MASK	REG_GENMASK(11, 10)
   9696 #define  TRANS_DDI_MST_TRANSPORT_SELECT(trans)	\
   9697 	REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
   9698 #define  TRANS_DDI_HDCP_SIGNALLING	(1 << 9)
   9699 #define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1 << 8)
   9700 #define  TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
   9701 #define  TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
   9702 #define  TRANS_DDI_BFI_ENABLE		(1 << 4)
   9703 #define  TRANS_DDI_HIGH_TMDS_CHAR_RATE	(1 << 4)
   9704 #define  TRANS_DDI_HDMI_SCRAMBLING	(1 << 0)
   9705 #define  TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
   9706 					| TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
   9707 					| TRANS_DDI_HDMI_SCRAMBLING)
   9708 
   9709 #define _TRANS_DDI_FUNC_CTL2_A		0x60404
   9710 #define _TRANS_DDI_FUNC_CTL2_B		0x61404
   9711 #define _TRANS_DDI_FUNC_CTL2_C		0x62404
   9712 #define _TRANS_DDI_FUNC_CTL2_EDP	0x6f404
   9713 #define _TRANS_DDI_FUNC_CTL2_DSI0	0x6b404
   9714 #define _TRANS_DDI_FUNC_CTL2_DSI1	0x6bc04
   9715 #define TRANS_DDI_FUNC_CTL2(tran)	_MMIO_TRANS2(tran, \
   9716 						     _TRANS_DDI_FUNC_CTL2_A)
   9717 #define  PORT_SYNC_MODE_ENABLE			(1 << 4)
   9718 #define  PORT_SYNC_MODE_MASTER_SELECT(x)	((x) << 0)
   9719 #define  PORT_SYNC_MODE_MASTER_SELECT_MASK	(0x7 << 0)
   9720 #define  PORT_SYNC_MODE_MASTER_SELECT_SHIFT	0
   9721 
   9722 /* DisplayPort Transport Control */
   9723 #define _DP_TP_CTL_A			0x64040
   9724 #define _DP_TP_CTL_B			0x64140
   9725 #define _TGL_DP_TP_CTL_A		0x60540
   9726 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
   9727 #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
   9728 #define  DP_TP_CTL_ENABLE			(1 << 31)
   9729 #define  DP_TP_CTL_FEC_ENABLE			(1 << 30)
   9730 #define  DP_TP_CTL_MODE_SST			(0 << 27)
   9731 #define  DP_TP_CTL_MODE_MST			(1 << 27)
   9732 #define  DP_TP_CTL_FORCE_ACT			(1 << 25)
   9733 #define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1 << 18)
   9734 #define  DP_TP_CTL_FDI_AUTOTRAIN		(1 << 15)
   9735 #define  DP_TP_CTL_LINK_TRAIN_MASK		(7 << 8)
   9736 #define  DP_TP_CTL_LINK_TRAIN_PAT1		(0 << 8)
   9737 #define  DP_TP_CTL_LINK_TRAIN_PAT2		(1 << 8)
   9738 #define  DP_TP_CTL_LINK_TRAIN_PAT3		(4 << 8)
   9739 #define  DP_TP_CTL_LINK_TRAIN_PAT4		(5 << 8)
   9740 #define  DP_TP_CTL_LINK_TRAIN_IDLE		(2 << 8)
   9741 #define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3 << 8)
   9742 #define  DP_TP_CTL_SCRAMBLE_DISABLE		(1 << 7)
   9743 
   9744 /* DisplayPort Transport Status */
   9745 #define _DP_TP_STATUS_A			0x64044
   9746 #define _DP_TP_STATUS_B			0x64144
   9747 #define _TGL_DP_TP_STATUS_A		0x60544
   9748 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
   9749 #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
   9750 #define  DP_TP_STATUS_FEC_ENABLE_LIVE		(1 << 28)
   9751 #define  DP_TP_STATUS_IDLE_DONE			(1 << 25)
   9752 #define  DP_TP_STATUS_ACT_SENT			(1 << 24)
   9753 #define  DP_TP_STATUS_MODE_STATUS_MST		(1 << 23)
   9754 #define  DP_TP_STATUS_AUTOTRAIN_DONE		(1 << 12)
   9755 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2	(3 << 8)
   9756 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1	(3 << 4)
   9757 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0	(3 << 0)
   9758 
   9759 /* DDI Buffer Control */
   9760 #define _DDI_BUF_CTL_A				0x64000
   9761 #define _DDI_BUF_CTL_B				0x64100
   9762 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
   9763 #define  DDI_BUF_CTL_ENABLE			(1 << 31)
   9764 #define  DDI_BUF_TRANS_SELECT(n)	((n) << 24)
   9765 #define  DDI_BUF_EMP_MASK			(0xf << 24)
   9766 #define  DDI_BUF_PORT_REVERSAL			(1 << 16)
   9767 #define  DDI_BUF_IS_IDLE			(1 << 7)
   9768 #define  DDI_A_4_LANES				(1 << 4)
   9769 #define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
   9770 #define  DDI_PORT_WIDTH_MASK			(7 << 1)
   9771 #define  DDI_PORT_WIDTH_SHIFT			1
   9772 #define  DDI_INIT_DISPLAY_DETECTED		(1 << 0)
   9773 
   9774 /* DDI Buffer Translations */
   9775 #define _DDI_BUF_TRANS_A		0x64E00
   9776 #define _DDI_BUF_TRANS_B		0x64E60
   9777 #define DDI_BUF_TRANS_LO(port, i)	_MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
   9778 #define  DDI_BUF_BALANCE_LEG_ENABLE	(1 << 31)
   9779 #define DDI_BUF_TRANS_HI(port, i)	_MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
   9780 
   9781 /* Sideband Interface (SBI) is programmed indirectly, via
   9782  * SBI_ADDR, which contains the register offset; and SBI_DATA,
   9783  * which contains the payload */
   9784 #define SBI_ADDR			_MMIO(0xC6000)
   9785 #define SBI_DATA			_MMIO(0xC6004)
   9786 #define SBI_CTL_STAT			_MMIO(0xC6008)
   9787 #define  SBI_CTL_DEST_ICLK		(0x0 << 16)
   9788 #define  SBI_CTL_DEST_MPHY		(0x1 << 16)
   9789 #define  SBI_CTL_OP_IORD		(0x2 << 8)
   9790 #define  SBI_CTL_OP_IOWR		(0x3 << 8)
   9791 #define  SBI_CTL_OP_CRRD		(0x6 << 8)
   9792 #define  SBI_CTL_OP_CRWR		(0x7 << 8)
   9793 #define  SBI_RESPONSE_FAIL		(0x1 << 1)
   9794 #define  SBI_RESPONSE_SUCCESS		(0x0 << 1)
   9795 #define  SBI_BUSY			(0x1 << 0)
   9796 #define  SBI_READY			(0x0 << 0)
   9797 
   9798 /* SBI offsets */
   9799 #define  SBI_SSCDIVINTPHASE			0x0200
   9800 #define  SBI_SSCDIVINTPHASE6			0x0600
   9801 #define   SBI_SSCDIVINTPHASE_DIVSEL_SHIFT	1
   9802 #define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	(0x7f << 1)
   9803 #define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x) << 1)
   9804 #define   SBI_SSCDIVINTPHASE_INCVAL_SHIFT	8
   9805 #define   SBI_SSCDIVINTPHASE_INCVAL_MASK	(0x7f << 8)
   9806 #define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x) << 8)
   9807 #define   SBI_SSCDIVINTPHASE_DIR(x)		((x) << 15)
   9808 #define   SBI_SSCDIVINTPHASE_PROPAGATE		(1 << 0)
   9809 #define  SBI_SSCDITHPHASE			0x0204
   9810 #define  SBI_SSCCTL				0x020c
   9811 #define  SBI_SSCCTL6				0x060C
   9812 #define   SBI_SSCCTL_PATHALT			(1 << 3)
   9813 #define   SBI_SSCCTL_DISABLE			(1 << 0)
   9814 #define  SBI_SSCAUXDIV6				0x0610
   9815 #define   SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT	4
   9816 #define   SBI_SSCAUXDIV_FINALDIV2SEL_MASK	(1 << 4)
   9817 #define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x) << 4)
   9818 #define  SBI_DBUFF0				0x2a00
   9819 #define  SBI_GEN0				0x1f00
   9820 #define   SBI_GEN0_CFG_BUFFENABLE_DISABLE	(1 << 0)
   9821 
   9822 /* LPT PIXCLK_GATE */
   9823 #define PIXCLK_GATE			_MMIO(0xC6020)
   9824 #define  PIXCLK_GATE_UNGATE		(1 << 0)
   9825 #define  PIXCLK_GATE_GATE		(0 << 0)
   9826 
   9827 /* SPLL */
   9828 #define SPLL_CTL			_MMIO(0x46020)
   9829 #define  SPLL_PLL_ENABLE		(1 << 31)
   9830 #define  SPLL_REF_BCLK			(0 << 28)
   9831 #define  SPLL_REF_MUXED_SSC		(1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
   9832 #define  SPLL_REF_NON_SSC_HSW		(2 << 28)
   9833 #define  SPLL_REF_PCH_SSC_BDW		(2 << 28)
   9834 #define  SPLL_REF_LCPLL			(3 << 28)
   9835 #define  SPLL_REF_MASK			(3 << 28)
   9836 #define  SPLL_FREQ_810MHz		(0 << 26)
   9837 #define  SPLL_FREQ_1350MHz		(1 << 26)
   9838 #define  SPLL_FREQ_2700MHz		(2 << 26)
   9839 #define  SPLL_FREQ_MASK			(3 << 26)
   9840 
   9841 /* WRPLL */
   9842 #define _WRPLL_CTL1			0x46040
   9843 #define _WRPLL_CTL2			0x46060
   9844 #define WRPLL_CTL(pll)			_MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
   9845 #define  WRPLL_PLL_ENABLE		(1 << 31)
   9846 #define  WRPLL_REF_BCLK			(0 << 28)
   9847 #define  WRPLL_REF_PCH_SSC		(1 << 28)
   9848 #define  WRPLL_REF_MUXED_SSC_BDW	(2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
   9849 #define  WRPLL_REF_SPECIAL_HSW		(2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
   9850 #define  WRPLL_REF_LCPLL		(3 << 28)
   9851 #define  WRPLL_REF_MASK			(3 << 28)
   9852 /* WRPLL divider programming */
   9853 #define  WRPLL_DIVIDER_REFERENCE(x)	((x) << 0)
   9854 #define  WRPLL_DIVIDER_REF_MASK		(0xff)
   9855 #define  WRPLL_DIVIDER_POST(x)		((x) << 8)
   9856 #define  WRPLL_DIVIDER_POST_MASK	(0x3f << 8)
   9857 #define  WRPLL_DIVIDER_POST_SHIFT	8
   9858 #define  WRPLL_DIVIDER_FEEDBACK(x)	((x) << 16)
   9859 #define  WRPLL_DIVIDER_FB_SHIFT		16
   9860 #define  WRPLL_DIVIDER_FB_MASK		(0xff << 16)
   9861 
   9862 /* Port clock selection */
   9863 #define _PORT_CLK_SEL_A			0x46100
   9864 #define _PORT_CLK_SEL_B			0x46104
   9865 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
   9866 #define  PORT_CLK_SEL_LCPLL_2700	(0 << 29)
   9867 #define  PORT_CLK_SEL_LCPLL_1350	(1 << 29)
   9868 #define  PORT_CLK_SEL_LCPLL_810		(2 << 29)
   9869 #define  PORT_CLK_SEL_SPLL		(3 << 29)
   9870 #define  PORT_CLK_SEL_WRPLL(pll)	(((pll) + 4) << 29)
   9871 #define  PORT_CLK_SEL_WRPLL1		(4 << 29)
   9872 #define  PORT_CLK_SEL_WRPLL2		(5 << 29)
   9873 #define  PORT_CLK_SEL_NONE		(7 << 29)
   9874 #define  PORT_CLK_SEL_MASK		(7 << 29)
   9875 
   9876 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
   9877 #define DDI_CLK_SEL(port)		PORT_CLK_SEL(port)
   9878 #define  DDI_CLK_SEL_NONE		(0x0 << 28)
   9879 #define  DDI_CLK_SEL_MG			(0x8 << 28)
   9880 #define  DDI_CLK_SEL_TBT_162		(0xC << 28)
   9881 #define  DDI_CLK_SEL_TBT_270		(0xD << 28)
   9882 #define  DDI_CLK_SEL_TBT_540		(0xE << 28)
   9883 #define  DDI_CLK_SEL_TBT_810		(0xF << 28)
   9884 #define  DDI_CLK_SEL_MASK		(0xF << 28)
   9885 
   9886 /* Transcoder clock selection */
   9887 #define _TRANS_CLK_SEL_A		0x46140
   9888 #define _TRANS_CLK_SEL_B		0x46144
   9889 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
   9890 /* For each transcoder, we need to select the corresponding port clock */
   9891 #define  TRANS_CLK_SEL_DISABLED		(0x0 << 29)
   9892 #define  TRANS_CLK_SEL_PORT(x)		(((x) + 1) << 29)
   9893 #define  TGL_TRANS_CLK_SEL_DISABLED	(0x0 << 28)
   9894 #define  TGL_TRANS_CLK_SEL_PORT(x)	(((x) + 1) << 28)
   9895 
   9896 
   9897 #define CDCLK_FREQ			_MMIO(0x46200)
   9898 
   9899 #define _TRANSA_MSA_MISC		0x60410
   9900 #define _TRANSB_MSA_MISC		0x61410
   9901 #define _TRANSC_MSA_MISC		0x62410
   9902 #define _TRANS_EDP_MSA_MISC		0x6f410
   9903 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
   9904 /* See DP_MSA_MISC_* for the bit definitions */
   9905 
   9906 /* LCPLL Control */
   9907 #define LCPLL_CTL			_MMIO(0x130040)
   9908 #define  LCPLL_PLL_DISABLE		(1 << 31)
   9909 #define  LCPLL_PLL_LOCK			(1 << 30)
   9910 #define  LCPLL_REF_NON_SSC		(0 << 28)
   9911 #define  LCPLL_REF_BCLK			(2 << 28)
   9912 #define  LCPLL_REF_PCH_SSC		(3 << 28)
   9913 #define  LCPLL_REF_MASK			(3 << 28)
   9914 #define  LCPLL_CLK_FREQ_MASK		(3 << 26)
   9915 #define  LCPLL_CLK_FREQ_450		(0 << 26)
   9916 #define  LCPLL_CLK_FREQ_54O_BDW		(1 << 26)
   9917 #define  LCPLL_CLK_FREQ_337_5_BDW	(2 << 26)
   9918 #define  LCPLL_CLK_FREQ_675_BDW		(3 << 26)
   9919 #define  LCPLL_CD_CLOCK_DISABLE		(1 << 25)
   9920 #define  LCPLL_ROOT_CD_CLOCK_DISABLE	(1 << 24)
   9921 #define  LCPLL_CD2X_CLOCK_DISABLE	(1 << 23)
   9922 #define  LCPLL_POWER_DOWN_ALLOW		(1 << 22)
   9923 #define  LCPLL_CD_SOURCE_FCLK		(1 << 21)
   9924 #define  LCPLL_CD_SOURCE_FCLK_DONE	(1 << 19)
   9925 
   9926 /*
   9927  * SKL Clocks
   9928  */
   9929 
   9930 /* CDCLK_CTL */
   9931 #define CDCLK_CTL			_MMIO(0x46000)
   9932 #define  CDCLK_FREQ_SEL_MASK		(3 << 26)
   9933 #define  CDCLK_FREQ_450_432		(0 << 26)
   9934 #define  CDCLK_FREQ_540			(1 << 26)
   9935 #define  CDCLK_FREQ_337_308		(2 << 26)
   9936 #define  CDCLK_FREQ_675_617		(3 << 26)
   9937 #define  BXT_CDCLK_CD2X_DIV_SEL_MASK	(3 << 22)
   9938 #define  BXT_CDCLK_CD2X_DIV_SEL_1	(0 << 22)
   9939 #define  BXT_CDCLK_CD2X_DIV_SEL_1_5	(1 << 22)
   9940 #define  BXT_CDCLK_CD2X_DIV_SEL_2	(2 << 22)
   9941 #define  BXT_CDCLK_CD2X_DIV_SEL_4	(3 << 22)
   9942 #define  BXT_CDCLK_CD2X_PIPE(pipe)	((pipe) << 20)
   9943 #define  CDCLK_DIVMUX_CD_OVERRIDE	(1 << 19)
   9944 #define  BXT_CDCLK_CD2X_PIPE_NONE	BXT_CDCLK_CD2X_PIPE(3)
   9945 #define  ICL_CDCLK_CD2X_PIPE(pipe)	(_PICK(pipe, 0, 2, 6) << 19)
   9946 #define  ICL_CDCLK_CD2X_PIPE_NONE	(7 << 19)
   9947 #define  TGL_CDCLK_CD2X_PIPE(pipe)	BXT_CDCLK_CD2X_PIPE(pipe)
   9948 #define  TGL_CDCLK_CD2X_PIPE_NONE	ICL_CDCLK_CD2X_PIPE_NONE
   9949 #define  BXT_CDCLK_SSA_PRECHARGE_ENABLE	(1 << 16)
   9950 #define  CDCLK_FREQ_DECIMAL_MASK	(0x7ff)
   9951 
   9952 /* LCPLL_CTL */
   9953 #define LCPLL1_CTL		_MMIO(0x46010)
   9954 #define LCPLL2_CTL		_MMIO(0x46014)
   9955 #define  LCPLL_PLL_ENABLE	(1 << 31)
   9956 
   9957 /* DPLL control1 */
   9958 #define DPLL_CTRL1		_MMIO(0x6C058)
   9959 #define  DPLL_CTRL1_HDMI_MODE(id)		(1 << ((id) * 6 + 5))
   9960 #define  DPLL_CTRL1_SSC(id)			(1 << ((id) * 6 + 4))
   9961 #define  DPLL_CTRL1_LINK_RATE_MASK(id)		(7 << ((id) * 6 + 1))
   9962 #define  DPLL_CTRL1_LINK_RATE_SHIFT(id)		((id) * 6 + 1)
   9963 #define  DPLL_CTRL1_LINK_RATE(linkrate, id)	((linkrate) << ((id) * 6 + 1))
   9964 #define  DPLL_CTRL1_OVERRIDE(id)		(1 << ((id) * 6))
   9965 #define  DPLL_CTRL1_LINK_RATE_2700		0
   9966 #define  DPLL_CTRL1_LINK_RATE_1350		1
   9967 #define  DPLL_CTRL1_LINK_RATE_810		2
   9968 #define  DPLL_CTRL1_LINK_RATE_1620		3
   9969 #define  DPLL_CTRL1_LINK_RATE_1080		4
   9970 #define  DPLL_CTRL1_LINK_RATE_2160		5
   9971 
   9972 /* DPLL control2 */
   9973 #define DPLL_CTRL2				_MMIO(0x6C05C)
   9974 #define  DPLL_CTRL2_DDI_CLK_OFF(port)		(1 << ((port) + 15))
   9975 #define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)	(3 << ((port) * 3 + 1))
   9976 #define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port) * 3 + 1)
   9977 #define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)	((clk) << ((port) * 3 + 1))
   9978 #define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1 << ((port) * 3))
   9979 
   9980 /* DPLL Status */
   9981 #define DPLL_STATUS	_MMIO(0x6C060)
   9982 #define  DPLL_LOCK(id) (1 << ((id) * 8))
   9983 
   9984 /* DPLL cfg */
   9985 #define _DPLL1_CFGCR1	0x6C040
   9986 #define _DPLL2_CFGCR1	0x6C048
   9987 #define _DPLL3_CFGCR1	0x6C050
   9988 #define  DPLL_CFGCR1_FREQ_ENABLE	(1 << 31)
   9989 #define  DPLL_CFGCR1_DCO_FRACTION_MASK	(0x7fff << 9)
   9990 #define  DPLL_CFGCR1_DCO_FRACTION(x)	((x) << 9)
   9991 #define  DPLL_CFGCR1_DCO_INTEGER_MASK	(0x1ff)
   9992 
   9993 #define _DPLL1_CFGCR2	0x6C044
   9994 #define _DPLL2_CFGCR2	0x6C04C
   9995 #define _DPLL3_CFGCR2	0x6C054
   9996 #define  DPLL_CFGCR2_QDIV_RATIO_MASK	(0xff << 8)
   9997 #define  DPLL_CFGCR2_QDIV_RATIO(x)	((x) << 8)
   9998 #define  DPLL_CFGCR2_QDIV_MODE(x)	((x) << 7)
   9999 #define  DPLL_CFGCR2_KDIV_MASK		(3 << 5)
   10000 #define  DPLL_CFGCR2_KDIV(x)		((x) << 5)
   10001 #define  DPLL_CFGCR2_KDIV_5 (0 << 5)
   10002 #define  DPLL_CFGCR2_KDIV_2 (1 << 5)
   10003 #define  DPLL_CFGCR2_KDIV_3 (2 << 5)
   10004 #define  DPLL_CFGCR2_KDIV_1 (3 << 5)
   10005 #define  DPLL_CFGCR2_PDIV_MASK		(7 << 2)
   10006 #define  DPLL_CFGCR2_PDIV(x)		((x) << 2)
   10007 #define  DPLL_CFGCR2_PDIV_1 (0 << 2)
   10008 #define  DPLL_CFGCR2_PDIV_2 (1 << 2)
   10009 #define  DPLL_CFGCR2_PDIV_3 (2 << 2)
   10010 #define  DPLL_CFGCR2_PDIV_7 (4 << 2)
   10011 #define  DPLL_CFGCR2_CENTRAL_FREQ_MASK	(3)
   10012 
   10013 #define DPLL_CFGCR1(id)	_MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
   10014 #define DPLL_CFGCR2(id)	_MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
   10015 
   10016 /*
   10017  * CNL Clocks
   10018  */
   10019 #define DPCLKA_CFGCR0				_MMIO(0x6C200)
   10020 #define  DPCLKA_CFGCR0_DDI_CLK_OFF(port)	(1 << ((port) ==  PORT_F ? 23 : \
   10021 						      (port) + 10))
   10022 #define  DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)	((port) == PORT_F ? 21 : \
   10023 						(port) * 2)
   10024 #define  DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port)	(3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
   10025 #define  DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port)	((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
   10026 
   10027 #define ICL_DPCLKA_CFGCR0			_MMIO(0x164280)
   10028 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy)	(1 << _PICK(phy, 10, 11, 24))
   10029 #define  ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port)	(1 << ((tc_port) < PORT_TC4 ? \
   10030 						       (tc_port) + 12 : \
   10031 						       (tc_port) - PORT_TC4 + 21))
   10032 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy)	((phy) * 2)
   10033 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy)	(3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
   10034 #define  ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy)	((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
   10035 
   10036 /* CNL PLL */
   10037 #define DPLL0_ENABLE		0x46010
   10038 #define DPLL1_ENABLE		0x46014
   10039 #define  PLL_ENABLE		(1 << 31)
   10040 #define  PLL_LOCK		(1 << 30)
   10041 #define  PLL_POWER_ENABLE	(1 << 27)
   10042 #define  PLL_POWER_STATE	(1 << 26)
   10043 #define CNL_DPLL_ENABLE(pll)	_MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
   10044 
   10045 #define TBT_PLL_ENABLE		_MMIO(0x46020)
   10046 
   10047 #define _MG_PLL1_ENABLE		0x46030
   10048 #define _MG_PLL2_ENABLE		0x46034
   10049 #define _MG_PLL3_ENABLE		0x46038
   10050 #define _MG_PLL4_ENABLE		0x4603C
   10051 /* Bits are the same as DPLL0_ENABLE */
   10052 #define MG_PLL_ENABLE(tc_port)	_MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
   10053 					   _MG_PLL2_ENABLE)
   10054 
   10055 #define _MG_REFCLKIN_CTL_PORT1				0x16892C
   10056 #define _MG_REFCLKIN_CTL_PORT2				0x16992C
   10057 #define _MG_REFCLKIN_CTL_PORT3				0x16A92C
   10058 #define _MG_REFCLKIN_CTL_PORT4				0x16B92C
   10059 #define   MG_REFCLKIN_CTL_OD_2_MUX(x)			((x) << 8)
   10060 #define   MG_REFCLKIN_CTL_OD_2_MUX_MASK			(0x7 << 8)
   10061 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
   10062 					    _MG_REFCLKIN_CTL_PORT1, \
   10063 					    _MG_REFCLKIN_CTL_PORT2)
   10064 
   10065 #define _MG_CLKTOP2_CORECLKCTL1_PORT1			0x1688D8
   10066 #define _MG_CLKTOP2_CORECLKCTL1_PORT2			0x1698D8
   10067 #define _MG_CLKTOP2_CORECLKCTL1_PORT3			0x16A8D8
   10068 #define _MG_CLKTOP2_CORECLKCTL1_PORT4			0x16B8D8
   10069 #define   MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x)		((x) << 16)
   10070 #define   MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK	(0xff << 16)
   10071 #define   MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x)		((x) << 8)
   10072 #define   MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK	(0xff << 8)
   10073 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
   10074 						   _MG_CLKTOP2_CORECLKCTL1_PORT1, \
   10075 						   _MG_CLKTOP2_CORECLKCTL1_PORT2)
   10076 
   10077 #define _MG_CLKTOP2_HSCLKCTL_PORT1			0x1688D4
   10078 #define _MG_CLKTOP2_HSCLKCTL_PORT2			0x1698D4
   10079 #define _MG_CLKTOP2_HSCLKCTL_PORT3			0x16A8D4
   10080 #define _MG_CLKTOP2_HSCLKCTL_PORT4			0x16B8D4
   10081 #define   MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x)		((x) << 16)
   10082 #define   MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK	(0x1 << 16)
   10083 #define   MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x)	((x) << 14)
   10084 #define   MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK	(0x3 << 14)
   10085 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK		(0x3 << 12)
   10086 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2		(0 << 12)
   10087 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3		(1 << 12)
   10088 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5		(2 << 12)
   10089 #define   MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7		(3 << 12)
   10090 #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x)		((x) << 8)
   10091 #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT		8
   10092 #define   MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK		(0xf << 8)
   10093 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
   10094 						_MG_CLKTOP2_HSCLKCTL_PORT1, \
   10095 						_MG_CLKTOP2_HSCLKCTL_PORT2)
   10096 
   10097 #define _MG_PLL_DIV0_PORT1				0x168A00
   10098 #define _MG_PLL_DIV0_PORT2				0x169A00
   10099 #define _MG_PLL_DIV0_PORT3				0x16AA00
   10100 #define _MG_PLL_DIV0_PORT4				0x16BA00
   10101 #define   MG_PLL_DIV0_FRACNEN_H				(1 << 30)
   10102 #define   MG_PLL_DIV0_FBDIV_FRAC_MASK			(0x3fffff << 8)
   10103 #define   MG_PLL_DIV0_FBDIV_FRAC_SHIFT			8
   10104 #define   MG_PLL_DIV0_FBDIV_FRAC(x)			((x) << 8)
   10105 #define   MG_PLL_DIV0_FBDIV_INT_MASK			(0xff << 0)
   10106 #define   MG_PLL_DIV0_FBDIV_INT(x)			((x) << 0)
   10107 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
   10108 					_MG_PLL_DIV0_PORT2)
   10109 
   10110 #define _MG_PLL_DIV1_PORT1				0x168A04
   10111 #define _MG_PLL_DIV1_PORT2				0x169A04
   10112 #define _MG_PLL_DIV1_PORT3				0x16AA04
   10113 #define _MG_PLL_DIV1_PORT4				0x16BA04
   10114 #define   MG_PLL_DIV1_IREF_NDIVRATIO(x)			((x) << 16)
   10115 #define   MG_PLL_DIV1_DITHER_DIV_1			(0 << 12)
   10116 #define   MG_PLL_DIV1_DITHER_DIV_2			(1 << 12)
   10117 #define   MG_PLL_DIV1_DITHER_DIV_4			(2 << 12)
   10118 #define   MG_PLL_DIV1_DITHER_DIV_8			(3 << 12)
   10119 #define   MG_PLL_DIV1_NDIVRATIO(x)			((x) << 4)
   10120 #define   MG_PLL_DIV1_FBPREDIV_MASK			(0xf << 0)
   10121 #define   MG_PLL_DIV1_FBPREDIV(x)			((x) << 0)
   10122 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
   10123 					_MG_PLL_DIV1_PORT2)
   10124 
   10125 #define _MG_PLL_LF_PORT1				0x168A08
   10126 #define _MG_PLL_LF_PORT2				0x169A08
   10127 #define _MG_PLL_LF_PORT3				0x16AA08
   10128 #define _MG_PLL_LF_PORT4				0x16BA08
   10129 #define   MG_PLL_LF_TDCTARGETCNT(x)			((x) << 24)
   10130 #define   MG_PLL_LF_AFCCNTSEL_256			(0 << 20)
   10131 #define   MG_PLL_LF_AFCCNTSEL_512			(1 << 20)
   10132 #define   MG_PLL_LF_GAINCTRL(x)				((x) << 16)
   10133 #define   MG_PLL_LF_INT_COEFF(x)			((x) << 8)
   10134 #define   MG_PLL_LF_PROP_COEFF(x)			((x) << 0)
   10135 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
   10136 				      _MG_PLL_LF_PORT2)
   10137 
   10138 #define _MG_PLL_FRAC_LOCK_PORT1				0x168A0C
   10139 #define _MG_PLL_FRAC_LOCK_PORT2				0x169A0C
   10140 #define _MG_PLL_FRAC_LOCK_PORT3				0x16AA0C
   10141 #define _MG_PLL_FRAC_LOCK_PORT4				0x16BA0C
   10142 #define   MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32		(1 << 18)
   10143 #define   MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32		(1 << 16)
   10144 #define   MG_PLL_FRAC_LOCK_LOCKTHRESH(x)		((x) << 11)
   10145 #define   MG_PLL_FRAC_LOCK_DCODITHEREN			(1 << 10)
   10146 #define   MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN		(1 << 8)
   10147 #define   MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x)		((x) << 0)
   10148 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
   10149 					     _MG_PLL_FRAC_LOCK_PORT1, \
   10150 					     _MG_PLL_FRAC_LOCK_PORT2)
   10151 
   10152 #define _MG_PLL_SSC_PORT1				0x168A10
   10153 #define _MG_PLL_SSC_PORT2				0x169A10
   10154 #define _MG_PLL_SSC_PORT3				0x16AA10
   10155 #define _MG_PLL_SSC_PORT4				0x16BA10
   10156 #define   MG_PLL_SSC_EN					(1 << 28)
   10157 #define   MG_PLL_SSC_TYPE(x)				((x) << 26)
   10158 #define   MG_PLL_SSC_STEPLENGTH(x)			((x) << 16)
   10159 #define   MG_PLL_SSC_STEPNUM(x)				((x) << 10)
   10160 #define   MG_PLL_SSC_FLLEN				(1 << 9)
   10161 #define   MG_PLL_SSC_STEPSIZE(x)			((x) << 0)
   10162 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
   10163 				       _MG_PLL_SSC_PORT2)
   10164 
   10165 #define _MG_PLL_BIAS_PORT1				0x168A14
   10166 #define _MG_PLL_BIAS_PORT2				0x169A14
   10167 #define _MG_PLL_BIAS_PORT3				0x16AA14
   10168 #define _MG_PLL_BIAS_PORT4				0x16BA14
   10169 #define   MG_PLL_BIAS_BIAS_GB_SEL(x)			((x) << 30)
   10170 #define   MG_PLL_BIAS_BIAS_GB_SEL_MASK			(0x3 << 30)
   10171 #define   MG_PLL_BIAS_INIT_DCOAMP(x)			((x) << 24)
   10172 #define   MG_PLL_BIAS_INIT_DCOAMP_MASK			(0x3f << 24)
   10173 #define   MG_PLL_BIAS_BIAS_BONUS(x)			((x) << 16)
   10174 #define   MG_PLL_BIAS_BIAS_BONUS_MASK			(0xff << 16)
   10175 #define   MG_PLL_BIAS_BIASCAL_EN			(1 << 15)
   10176 #define   MG_PLL_BIAS_CTRIM(x)				((x) << 8)
   10177 #define   MG_PLL_BIAS_CTRIM_MASK			(0x1f << 8)
   10178 #define   MG_PLL_BIAS_VREF_RDAC(x)			((x) << 5)
   10179 #define   MG_PLL_BIAS_VREF_RDAC_MASK			(0x7 << 5)
   10180 #define   MG_PLL_BIAS_IREFTRIM(x)			((x) << 0)
   10181 #define   MG_PLL_BIAS_IREFTRIM_MASK			(0x1f << 0)
   10182 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
   10183 					_MG_PLL_BIAS_PORT2)
   10184 
   10185 #define _MG_PLL_TDC_COLDST_BIAS_PORT1			0x168A18
   10186 #define _MG_PLL_TDC_COLDST_BIAS_PORT2			0x169A18
   10187 #define _MG_PLL_TDC_COLDST_BIAS_PORT3			0x16AA18
   10188 #define _MG_PLL_TDC_COLDST_BIAS_PORT4			0x16BA18
   10189 #define   MG_PLL_TDC_COLDST_IREFINT_EN			(1 << 27)
   10190 #define   MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x)	((x) << 17)
   10191 #define   MG_PLL_TDC_COLDST_COLDSTART			(1 << 16)
   10192 #define   MG_PLL_TDC_TDCOVCCORR_EN			(1 << 2)
   10193 #define   MG_PLL_TDC_TDCSEL(x)				((x) << 0)
   10194 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
   10195 						   _MG_PLL_TDC_COLDST_BIAS_PORT1, \
   10196 						   _MG_PLL_TDC_COLDST_BIAS_PORT2)
   10197 
   10198 #define _CNL_DPLL0_CFGCR0		0x6C000
   10199 #define _CNL_DPLL1_CFGCR0		0x6C080
   10200 #define  DPLL_CFGCR0_HDMI_MODE		(1 << 30)
   10201 #define  DPLL_CFGCR0_SSC_ENABLE		(1 << 29)
   10202 #define  DPLL_CFGCR0_SSC_ENABLE_ICL	(1 << 25)
   10203 #define  DPLL_CFGCR0_LINK_RATE_MASK	(0xf << 25)
   10204 #define  DPLL_CFGCR0_LINK_RATE_2700	(0 << 25)
   10205 #define  DPLL_CFGCR0_LINK_RATE_1350	(1 << 25)
   10206 #define  DPLL_CFGCR0_LINK_RATE_810	(2 << 25)
   10207 #define  DPLL_CFGCR0_LINK_RATE_1620	(3 << 25)
   10208 #define  DPLL_CFGCR0_LINK_RATE_1080	(4 << 25)
   10209 #define  DPLL_CFGCR0_LINK_RATE_2160	(5 << 25)
   10210 #define  DPLL_CFGCR0_LINK_RATE_3240	(6 << 25)
   10211 #define  DPLL_CFGCR0_LINK_RATE_4050	(7 << 25)
   10212 #define  DPLL_CFGCR0_DCO_FRACTION_MASK	(0x7fff << 10)
   10213 #define  DPLL_CFGCR0_DCO_FRACTION_SHIFT	(10)
   10214 #define  DPLL_CFGCR0_DCO_FRACTION(x)	((x) << 10)
   10215 #define  DPLL_CFGCR0_DCO_INTEGER_MASK	(0x3ff)
   10216 #define CNL_DPLL_CFGCR0(pll)		_MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
   10217 
   10218 #define _CNL_DPLL0_CFGCR1		0x6C004
   10219 #define _CNL_DPLL1_CFGCR1		0x6C084
   10220 #define  DPLL_CFGCR1_QDIV_RATIO_MASK	(0xff << 10)
   10221 #define  DPLL_CFGCR1_QDIV_RATIO_SHIFT	(10)
   10222 #define  DPLL_CFGCR1_QDIV_RATIO(x)	((x) << 10)
   10223 #define  DPLL_CFGCR1_QDIV_MODE_SHIFT	(9)
   10224 #define  DPLL_CFGCR1_QDIV_MODE(x)	((x) << 9)
   10225 #define  DPLL_CFGCR1_KDIV_MASK		(7 << 6)
   10226 #define  DPLL_CFGCR1_KDIV_SHIFT		(6)
   10227 #define  DPLL_CFGCR1_KDIV(x)		((x) << 6)
   10228 #define  DPLL_CFGCR1_KDIV_1		(1 << 6)
   10229 #define  DPLL_CFGCR1_KDIV_2		(2 << 6)
   10230 #define  DPLL_CFGCR1_KDIV_3		(4 << 6)
   10231 #define  DPLL_CFGCR1_PDIV_MASK		(0xf << 2)
   10232 #define  DPLL_CFGCR1_PDIV_SHIFT		(2)
   10233 #define  DPLL_CFGCR1_PDIV(x)		((x) << 2)
   10234 #define  DPLL_CFGCR1_PDIV_2		(1 << 2)
   10235 #define  DPLL_CFGCR1_PDIV_3		(2 << 2)
   10236 #define  DPLL_CFGCR1_PDIV_5		(4 << 2)
   10237 #define  DPLL_CFGCR1_PDIV_7		(8 << 2)
   10238 #define  DPLL_CFGCR1_CENTRAL_FREQ	(3 << 0)
   10239 #define  DPLL_CFGCR1_CENTRAL_FREQ_8400	(3 << 0)
   10240 #define  TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL	(0 << 0)
   10241 #define CNL_DPLL_CFGCR1(pll)		_MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
   10242 
   10243 #define _ICL_DPLL0_CFGCR0		0x164000
   10244 #define _ICL_DPLL1_CFGCR0		0x164080
   10245 #define ICL_DPLL_CFGCR0(pll)		_MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
   10246 						  _ICL_DPLL1_CFGCR0)
   10247 
   10248 #define _ICL_DPLL0_CFGCR1		0x164004
   10249 #define _ICL_DPLL1_CFGCR1		0x164084
   10250 #define ICL_DPLL_CFGCR1(pll)		_MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
   10251 						  _ICL_DPLL1_CFGCR1)
   10252 
   10253 #define _TGL_DPLL0_CFGCR0		0x164284
   10254 #define _TGL_DPLL1_CFGCR0		0x16428C
   10255 /* TODO: add DPLL4 */
   10256 #define _TGL_TBTPLL_CFGCR0		0x16429C
   10257 #define TGL_DPLL_CFGCR0(pll)		_MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
   10258 						  _TGL_DPLL1_CFGCR0, \
   10259 						  _TGL_TBTPLL_CFGCR0)
   10260 
   10261 #define _TGL_DPLL0_CFGCR1		0x164288
   10262 #define _TGL_DPLL1_CFGCR1		0x164290
   10263 /* TODO: add DPLL4 */
   10264 #define _TGL_TBTPLL_CFGCR1		0x1642A0
   10265 #define TGL_DPLL_CFGCR1(pll)		_MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
   10266 						   _TGL_DPLL1_CFGCR1, \
   10267 						   _TGL_TBTPLL_CFGCR1)
   10268 
   10269 #define _DKL_PHY1_BASE			0x168000
   10270 #define _DKL_PHY2_BASE			0x169000
   10271 #define _DKL_PHY3_BASE			0x16A000
   10272 #define _DKL_PHY4_BASE			0x16B000
   10273 #define _DKL_PHY5_BASE			0x16C000
   10274 #define _DKL_PHY6_BASE			0x16D000
   10275 
   10276 /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
   10277 #define _DKL_PLL_DIV0			0x200
   10278 #define   DKL_PLL_DIV0_INTEG_COEFF(x)	((x) << 16)
   10279 #define   DKL_PLL_DIV0_INTEG_COEFF_MASK	(0x1F << 16)
   10280 #define   DKL_PLL_DIV0_PROP_COEFF(x)	((x) << 12)
   10281 #define   DKL_PLL_DIV0_PROP_COEFF_MASK	(0xF << 12)
   10282 #define   DKL_PLL_DIV0_FBPREDIV_SHIFT   (8)
   10283 #define   DKL_PLL_DIV0_FBPREDIV(x)	((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
   10284 #define   DKL_PLL_DIV0_FBPREDIV_MASK	(0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
   10285 #define   DKL_PLL_DIV0_FBDIV_INT(x)	((x) << 0)
   10286 #define   DKL_PLL_DIV0_FBDIV_INT_MASK	(0xFF << 0)
   10287 #define DKL_PLL_DIV0(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10288 						    _DKL_PHY2_BASE) + \
   10289 						    _DKL_PLL_DIV0)
   10290 
   10291 #define _DKL_PLL_DIV1				0x204
   10292 #define   DKL_PLL_DIV1_IREF_TRIM(x)		((x) << 16)
   10293 #define   DKL_PLL_DIV1_IREF_TRIM_MASK		(0x1F << 16)
   10294 #define   DKL_PLL_DIV1_TDC_TARGET_CNT(x)	((x) << 0)
   10295 #define   DKL_PLL_DIV1_TDC_TARGET_CNT_MASK	(0xFF << 0)
   10296 #define DKL_PLL_DIV1(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10297 						    _DKL_PHY2_BASE) + \
   10298 						    _DKL_PLL_DIV1)
   10299 
   10300 #define _DKL_PLL_SSC				0x210
   10301 #define   DKL_PLL_SSC_IREF_NDIV_RATIO(x)	((x) << 29)
   10302 #define   DKL_PLL_SSC_IREF_NDIV_RATIO_MASK	(0x7 << 29)
   10303 #define   DKL_PLL_SSC_STEP_LEN(x)		((x) << 16)
   10304 #define   DKL_PLL_SSC_STEP_LEN_MASK		(0xFF << 16)
   10305 #define   DKL_PLL_SSC_STEP_NUM(x)		((x) << 11)
   10306 #define   DKL_PLL_SSC_STEP_NUM_MASK		(0x7 << 11)
   10307 #define   DKL_PLL_SSC_EN			(1 << 9)
   10308 #define DKL_PLL_SSC(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10309 						    _DKL_PHY2_BASE) + \
   10310 						    _DKL_PLL_SSC)
   10311 
   10312 #define _DKL_PLL_BIAS			0x214
   10313 #define   DKL_PLL_BIAS_FRAC_EN_H	(1 << 30)
   10314 #define   DKL_PLL_BIAS_FBDIV_SHIFT	(8)
   10315 #define   DKL_PLL_BIAS_FBDIV_FRAC(x)	((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
   10316 #define   DKL_PLL_BIAS_FBDIV_FRAC_MASK	(0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
   10317 #define DKL_PLL_BIAS(tc_port)		_MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
   10318 						    _DKL_PHY2_BASE) + \
   10319 						    _DKL_PLL_BIAS)
   10320 
   10321 #define _DKL_PLL_TDC_COLDST_BIAS		0x218
   10322 #define   DKL_PLL_TDC_SSC_STEP_SIZE(x)		((x) << 8)
   10323 #define   DKL_PLL_TDC_SSC_STEP_SIZE_MASK	(0xFF << 8)
   10324 #define   DKL_PLL_TDC_FEED_FWD_GAIN(x)		((x) << 0)
   10325 #define   DKL_PLL_TDC_FEED_FWD_GAIN_MASK	(0xFF << 0)
   10326 #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
   10327 						     _DKL_PHY1_BASE, \
   10328 						     _DKL_PHY2_BASE) + \
   10329 						     _DKL_PLL_TDC_COLDST_BIAS)
   10330 
   10331 #define _DKL_REFCLKIN_CTL		0x12C
   10332 /* Bits are the same as MG_REFCLKIN_CTL */
   10333 #define DKL_REFCLKIN_CTL(tc_port)	_MMIO(_PORT(tc_port, \
   10334 						    _DKL_PHY1_BASE, \
   10335 						    _DKL_PHY2_BASE) + \
   10336 					      _DKL_REFCLKIN_CTL)
   10337 
   10338 #define _DKL_CLKTOP2_HSCLKCTL		0xD4
   10339 /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
   10340 #define DKL_CLKTOP2_HSCLKCTL(tc_port)	_MMIO(_PORT(tc_port, \
   10341 						    _DKL_PHY1_BASE, \
   10342 						    _DKL_PHY2_BASE) + \
   10343 					      _DKL_CLKTOP2_HSCLKCTL)
   10344 
   10345 #define _DKL_CLKTOP2_CORECLKCTL1		0xD8
   10346 /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
   10347 #define DKL_CLKTOP2_CORECLKCTL1(tc_port)	_MMIO(_PORT(tc_port, \
   10348 							    _DKL_PHY1_BASE, \
   10349 							    _DKL_PHY2_BASE) + \
   10350 						      _DKL_CLKTOP2_CORECLKCTL1)
   10351 
   10352 #define _DKL_TX_DPCNTL0				0x2C0
   10353 #define  DKL_TX_PRESHOOT_COEFF(x)			((x) << 13)
   10354 #define  DKL_TX_PRESHOOT_COEFF_MASK			(0x1f << 13)
   10355 #define  DKL_TX_DE_EMPHASIS_COEFF(x)		((x) << 8)
   10356 #define  DKL_TX_DE_EMPAHSIS_COEFF_MASK		(0x1f << 8)
   10357 #define  DKL_TX_VSWING_CONTROL(x)			((x) << 0)
   10358 #define  DKL_TX_VSWING_CONTROL_MASK			(0x7 << 0)
   10359 #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
   10360 						     _DKL_PHY1_BASE, \
   10361 						     _DKL_PHY2_BASE) + \
   10362 						     _DKL_TX_DPCNTL0)
   10363 
   10364 #define _DKL_TX_DPCNTL1				0x2C4
   10365 /* Bits are the same as DKL_TX_DPCNTRL0 */
   10366 #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
   10367 						     _DKL_PHY1_BASE, \
   10368 						     _DKL_PHY2_BASE) + \
   10369 						     _DKL_TX_DPCNTL1)
   10370 
   10371 #define _DKL_TX_DPCNTL2				0x2C8
   10372 #define  DKL_TX_DP20BITMODE				(1 << 2)
   10373 #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
   10374 						     _DKL_PHY1_BASE, \
   10375 						     _DKL_PHY2_BASE) + \
   10376 						     _DKL_TX_DPCNTL2)
   10377 
   10378 #define _DKL_TX_FW_CALIB				0x2F8
   10379 #define  DKL_TX_CFG_DISABLE_WAIT_INIT			(1 << 7)
   10380 #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
   10381 						     _DKL_PHY1_BASE, \
   10382 						     _DKL_PHY2_BASE) + \
   10383 						     _DKL_TX_FW_CALIB)
   10384 
   10385 #define _DKL_TX_PMD_LANE_SUS				0xD00
   10386 #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
   10387 							  _DKL_PHY1_BASE, \
   10388 							  _DKL_PHY2_BASE) + \
   10389 							  _DKL_TX_PMD_LANE_SUS)
   10390 
   10391 #define _DKL_TX_DW17					0xDC4
   10392 #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
   10393 						     _DKL_PHY1_BASE, \
   10394 						     _DKL_PHY2_BASE) + \
   10395 						     _DKL_TX_DW17)
   10396 
   10397 #define _DKL_TX_DW18					0xDC8
   10398 #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
   10399 						     _DKL_PHY1_BASE, \
   10400 						     _DKL_PHY2_BASE) + \
   10401 						     _DKL_TX_DW18)
   10402 
   10403 #define _DKL_DP_MODE					0xA0
   10404 #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
   10405 						     _DKL_PHY1_BASE, \
   10406 						     _DKL_PHY2_BASE) + \
   10407 						     _DKL_DP_MODE)
   10408 
   10409 #define _DKL_CMN_UC_DW27			0x36C
   10410 #define  DKL_CMN_UC_DW27_UC_HEALTH		(0x1 << 15)
   10411 #define DKL_CMN_UC_DW_27(tc_port)		_MMIO(_PORT(tc_port, \
   10412 							    _DKL_PHY1_BASE, \
   10413 							    _DKL_PHY2_BASE) + \
   10414 							    _DKL_CMN_UC_DW27)
   10415 
   10416 /*
   10417  * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
   10418  * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
   10419  * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
   10420  * bits that point the 4KB window into the full PHY register space.
   10421  */
   10422 #define _HIP_INDEX_REG0			0x1010A0
   10423 #define _HIP_INDEX_REG1			0x1010A4
   10424 #define HIP_INDEX_REG(tc_port)		_MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
   10425 					      : _HIP_INDEX_REG1)
   10426 #define _HIP_INDEX_SHIFT(tc_port)	(8 * ((tc_port) % 4))
   10427 #define HIP_INDEX_VAL(tc_port, val)	((val) << _HIP_INDEX_SHIFT(tc_port))
   10428 
   10429 /* BXT display engine PLL */
   10430 #define BXT_DE_PLL_CTL			_MMIO(0x6d000)
   10431 #define   BXT_DE_PLL_RATIO(x)		(x)	/* {60,65,100} * 19.2MHz */
   10432 #define   BXT_DE_PLL_RATIO_MASK		0xff
   10433 
   10434 #define BXT_DE_PLL_ENABLE		_MMIO(0x46070)
   10435 #define   BXT_DE_PLL_PLL_ENABLE		(1 << 31)
   10436 #define   BXT_DE_PLL_LOCK		(1 << 30)
   10437 #define   CNL_CDCLK_PLL_RATIO(x)	(x)
   10438 #define   CNL_CDCLK_PLL_RATIO_MASK	0xff
   10439 
   10440 /* GEN9 DC */
   10441 #define DC_STATE_EN			_MMIO(0x45504)
   10442 #define  DC_STATE_DISABLE		0
   10443 #define  DC_STATE_EN_DC3CO		REG_BIT(30)
   10444 #define  DC_STATE_DC3CO_STATUS		REG_BIT(29)
   10445 #define  DC_STATE_EN_UPTO_DC5		(1 << 0)
   10446 #define  DC_STATE_EN_DC9		(1 << 3)
   10447 #define  DC_STATE_EN_UPTO_DC6		(2 << 0)
   10448 #define  DC_STATE_EN_UPTO_DC5_DC6_MASK   0x3
   10449 
   10450 #define  DC_STATE_DEBUG                  _MMIO(0x45520)
   10451 #define  DC_STATE_DEBUG_MASK_CORES	(1 << 0)
   10452 #define  DC_STATE_DEBUG_MASK_MEMORY_UP	(1 << 1)
   10453 
   10454 #define BXT_P_CR_MC_BIOS_REQ_0_0_0	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
   10455 #define  BXT_REQ_DATA_MASK			0x3F
   10456 #define  BXT_DRAM_CHANNEL_ACTIVE_SHIFT		12
   10457 #define  BXT_DRAM_CHANNEL_ACTIVE_MASK		(0xF << 12)
   10458 #define  BXT_MEMORY_FREQ_MULTIPLIER_HZ		133333333
   10459 
   10460 #define BXT_D_CR_DRP0_DUNIT8			0x1000
   10461 #define BXT_D_CR_DRP0_DUNIT9			0x1200
   10462 #define  BXT_D_CR_DRP0_DUNIT_START		8
   10463 #define  BXT_D_CR_DRP0_DUNIT_END		11
   10464 #define BXT_D_CR_DRP0_DUNIT(x)	_MMIO(MCHBAR_MIRROR_BASE_SNB + \
   10465 				      _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
   10466 						 BXT_D_CR_DRP0_DUNIT9))
   10467 #define  BXT_DRAM_RANK_MASK			0x3
   10468 #define  BXT_DRAM_RANK_SINGLE			0x1
   10469 #define  BXT_DRAM_RANK_DUAL			0x3
   10470 #define  BXT_DRAM_WIDTH_MASK			(0x3 << 4)
   10471 #define  BXT_DRAM_WIDTH_SHIFT			4
   10472 #define  BXT_DRAM_WIDTH_X8			(0x0 << 4)
   10473 #define  BXT_DRAM_WIDTH_X16			(0x1 << 4)
   10474 #define  BXT_DRAM_WIDTH_X32			(0x2 << 4)
   10475 #define  BXT_DRAM_WIDTH_X64			(0x3 << 4)
   10476 #define  BXT_DRAM_SIZE_MASK			(0x7 << 6)
   10477 #define  BXT_DRAM_SIZE_SHIFT			6
   10478 #define  BXT_DRAM_SIZE_4GBIT			(0x0 << 6)
   10479 #define  BXT_DRAM_SIZE_6GBIT			(0x1 << 6)
   10480 #define  BXT_DRAM_SIZE_8GBIT			(0x2 << 6)
   10481 #define  BXT_DRAM_SIZE_12GBIT			(0x3 << 6)
   10482 #define  BXT_DRAM_SIZE_16GBIT			(0x4 << 6)
   10483 #define  BXT_DRAM_TYPE_MASK			(0x7 << 22)
   10484 #define  BXT_DRAM_TYPE_SHIFT			22
   10485 #define  BXT_DRAM_TYPE_DDR3			(0x0 << 22)
   10486 #define  BXT_DRAM_TYPE_LPDDR3			(0x1 << 22)
   10487 #define  BXT_DRAM_TYPE_LPDDR4			(0x2 << 22)
   10488 #define  BXT_DRAM_TYPE_DDR4			(0x4 << 22)
   10489 
   10490 #define SKL_MEMORY_FREQ_MULTIPLIER_HZ		266666666
   10491 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
   10492 #define  SKL_REQ_DATA_MASK			(0xF << 0)
   10493 
   10494 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
   10495 #define  SKL_DRAM_DDR_TYPE_MASK			(0x3 << 0)
   10496 #define  SKL_DRAM_DDR_TYPE_DDR4			(0 << 0)
   10497 #define  SKL_DRAM_DDR_TYPE_DDR3			(1 << 0)
   10498 #define  SKL_DRAM_DDR_TYPE_LPDDR3		(2 << 0)
   10499 #define  SKL_DRAM_DDR_TYPE_LPDDR4		(3 << 0)
   10500 
   10501 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
   10502 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN	_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
   10503 #define  SKL_DRAM_S_SHIFT			16
   10504 #define  SKL_DRAM_SIZE_MASK			0x3F
   10505 #define  SKL_DRAM_WIDTH_MASK			(0x3 << 8)
   10506 #define  SKL_DRAM_WIDTH_SHIFT			8
   10507 #define  SKL_DRAM_WIDTH_X8			(0x0 << 8)
   10508 #define  SKL_DRAM_WIDTH_X16			(0x1 << 8)
   10509 #define  SKL_DRAM_WIDTH_X32			(0x2 << 8)
   10510 #define  SKL_DRAM_RANK_MASK			(0x1 << 10)
   10511 #define  SKL_DRAM_RANK_SHIFT			10
   10512 #define  SKL_DRAM_RANK_1			(0x0 << 10)
   10513 #define  SKL_DRAM_RANK_2			(0x1 << 10)
   10514 #define  SKL_DRAM_RANK_MASK			(0x1 << 10)
   10515 #define  CNL_DRAM_SIZE_MASK			0x7F
   10516 #define  CNL_DRAM_WIDTH_MASK			(0x3 << 7)
   10517 #define  CNL_DRAM_WIDTH_SHIFT			7
   10518 #define  CNL_DRAM_WIDTH_X8			(0x0 << 7)
   10519 #define  CNL_DRAM_WIDTH_X16			(0x1 << 7)
   10520 #define  CNL_DRAM_WIDTH_X32			(0x2 << 7)
   10521 #define  CNL_DRAM_RANK_MASK			(0x3 << 9)
   10522 #define  CNL_DRAM_RANK_SHIFT			9
   10523 #define  CNL_DRAM_RANK_1			(0x0 << 9)
   10524 #define  CNL_DRAM_RANK_2			(0x1 << 9)
   10525 #define  CNL_DRAM_RANK_3			(0x2 << 9)
   10526 #define  CNL_DRAM_RANK_4			(0x3 << 9)
   10527 
   10528 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
   10529  * since on HSW we can't write to it using I915_WRITE. */
   10530 #define D_COMP_HSW			_MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
   10531 #define D_COMP_BDW			_MMIO(0x138144)
   10532 #define  D_COMP_RCOMP_IN_PROGRESS	(1 << 9)
   10533 #define  D_COMP_COMP_FORCE		(1 << 8)
   10534 #define  D_COMP_COMP_DISABLE		(1 << 0)
   10535 
   10536 /* Pipe WM_LINETIME - watermark line time */
   10537 #define _PIPE_WM_LINETIME_A		0x45270
   10538 #define _PIPE_WM_LINETIME_B		0x45274
   10539 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
   10540 #define   PIPE_WM_LINETIME_MASK			(0x1ff)
   10541 #define   PIPE_WM_LINETIME_TIME(x)		((x))
   10542 #define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff << 16)
   10543 #define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x) << 16)
   10544 
   10545 /* SFUSE_STRAP */
   10546 #define SFUSE_STRAP			_MMIO(0xc2014)
   10547 #define  SFUSE_STRAP_FUSE_LOCK		(1 << 13)
   10548 #define  SFUSE_STRAP_RAW_FREQUENCY	(1 << 8)
   10549 #define  SFUSE_STRAP_DISPLAY_DISABLED	(1 << 7)
   10550 #define  SFUSE_STRAP_CRT_DISABLED	(1 << 6)
   10551 #define  SFUSE_STRAP_DDIF_DETECTED	(1 << 3)
   10552 #define  SFUSE_STRAP_DDIB_DETECTED	(1 << 2)
   10553 #define  SFUSE_STRAP_DDIC_DETECTED	(1 << 1)
   10554 #define  SFUSE_STRAP_DDID_DETECTED	(1 << 0)
   10555 
   10556 #define WM_MISC				_MMIO(0x45260)
   10557 #define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
   10558 
   10559 #define WM_DBG				_MMIO(0x45280)
   10560 #define  WM_DBG_DISALLOW_MULTIPLE_LP	(1 << 0)
   10561 #define  WM_DBG_DISALLOW_MAXFIFO	(1 << 1)
   10562 #define  WM_DBG_DISALLOW_SPRITE		(1 << 2)
   10563 
   10564 /* pipe CSC */
   10565 #define _PIPE_A_CSC_COEFF_RY_GY	0x49010
   10566 #define _PIPE_A_CSC_COEFF_BY	0x49014
   10567 #define _PIPE_A_CSC_COEFF_RU_GU	0x49018
   10568 #define _PIPE_A_CSC_COEFF_BU	0x4901c
   10569 #define _PIPE_A_CSC_COEFF_RV_GV	0x49020
   10570 #define _PIPE_A_CSC_COEFF_BV	0x49024
   10571 
   10572 #define _PIPE_A_CSC_MODE	0x49028
   10573 #define  ICL_CSC_ENABLE			(1 << 31) /* icl+ */
   10574 #define  ICL_OUTPUT_CSC_ENABLE		(1 << 30) /* icl+ */
   10575 #define  CSC_BLACK_SCREEN_OFFSET	(1 << 2) /* ilk/snb */
   10576 #define  CSC_POSITION_BEFORE_GAMMA	(1 << 1) /* pre-glk */
   10577 #define  CSC_MODE_YUV_TO_RGB		(1 << 0) /* ilk/snb */
   10578 
   10579 #define _PIPE_A_CSC_PREOFF_HI	0x49030
   10580 #define _PIPE_A_CSC_PREOFF_ME	0x49034
   10581 #define _PIPE_A_CSC_PREOFF_LO	0x49038
   10582 #define _PIPE_A_CSC_POSTOFF_HI	0x49040
   10583 #define _PIPE_A_CSC_POSTOFF_ME	0x49044
   10584 #define _PIPE_A_CSC_POSTOFF_LO	0x49048
   10585 
   10586 #define _PIPE_B_CSC_COEFF_RY_GY	0x49110
   10587 #define _PIPE_B_CSC_COEFF_BY	0x49114
   10588 #define _PIPE_B_CSC_COEFF_RU_GU	0x49118
   10589 #define _PIPE_B_CSC_COEFF_BU	0x4911c
   10590 #define _PIPE_B_CSC_COEFF_RV_GV	0x49120
   10591 #define _PIPE_B_CSC_COEFF_BV	0x49124
   10592 #define _PIPE_B_CSC_MODE	0x49128
   10593 #define _PIPE_B_CSC_PREOFF_HI	0x49130
   10594 #define _PIPE_B_CSC_PREOFF_ME	0x49134
   10595 #define _PIPE_B_CSC_PREOFF_LO	0x49138
   10596 #define _PIPE_B_CSC_POSTOFF_HI	0x49140
   10597 #define _PIPE_B_CSC_POSTOFF_ME	0x49144
   10598 #define _PIPE_B_CSC_POSTOFF_LO	0x49148
   10599 
   10600 #define PIPE_CSC_COEFF_RY_GY(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
   10601 #define PIPE_CSC_COEFF_BY(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
   10602 #define PIPE_CSC_COEFF_RU_GU(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
   10603 #define PIPE_CSC_COEFF_BU(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
   10604 #define PIPE_CSC_COEFF_RV_GV(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
   10605 #define PIPE_CSC_COEFF_BV(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
   10606 #define PIPE_CSC_MODE(pipe)		_MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
   10607 #define PIPE_CSC_PREOFF_HI(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
   10608 #define PIPE_CSC_PREOFF_ME(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
   10609 #define PIPE_CSC_PREOFF_LO(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
   10610 #define PIPE_CSC_POSTOFF_HI(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
   10611 #define PIPE_CSC_POSTOFF_ME(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
   10612 #define PIPE_CSC_POSTOFF_LO(pipe)	_MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
   10613 
   10614 /* Pipe Output CSC */
   10615 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY	0x49050
   10616 #define _PIPE_A_OUTPUT_CSC_COEFF_BY	0x49054
   10617 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU	0x49058
   10618 #define _PIPE_A_OUTPUT_CSC_COEFF_BU	0x4905c
   10619 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV	0x49060
   10620 #define _PIPE_A_OUTPUT_CSC_COEFF_BV	0x49064
   10621 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI	0x49068
   10622 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME	0x4906c
   10623 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO	0x49070
   10624 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI	0x49074
   10625 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME	0x49078
   10626 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO	0x4907c
   10627 
   10628 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY	0x49150
   10629 #define _PIPE_B_OUTPUT_CSC_COEFF_BY	0x49154
   10630 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU	0x49158
   10631 #define _PIPE_B_OUTPUT_CSC_COEFF_BU	0x4915c
   10632 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV	0x49160
   10633 #define _PIPE_B_OUTPUT_CSC_COEFF_BV	0x49164
   10634 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI	0x49168
   10635 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME	0x4916c
   10636 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO	0x49170
   10637 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI	0x49174
   10638 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME	0x49178
   10639 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO	0x4917c
   10640 
   10641 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe)	_MMIO_PIPE(pipe,\
   10642 							   _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
   10643 							   _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
   10644 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe)		_MMIO_PIPE(pipe, \
   10645 							   _PIPE_A_OUTPUT_CSC_COEFF_BY, \
   10646 							   _PIPE_B_OUTPUT_CSC_COEFF_BY)
   10647 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe)	_MMIO_PIPE(pipe, \
   10648 							   _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
   10649 							   _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
   10650 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe)		_MMIO_PIPE(pipe, \
   10651 							   _PIPE_A_OUTPUT_CSC_COEFF_BU, \
   10652 							   _PIPE_B_OUTPUT_CSC_COEFF_BU)
   10653 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe)	_MMIO_PIPE(pipe, \
   10654 							   _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
   10655 							   _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
   10656 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe)		_MMIO_PIPE(pipe, \
   10657 							   _PIPE_A_OUTPUT_CSC_COEFF_BV, \
   10658 							   _PIPE_B_OUTPUT_CSC_COEFF_BV)
   10659 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe)		_MMIO_PIPE(pipe, \
   10660 							   _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
   10661 							   _PIPE_B_OUTPUT_CSC_PREOFF_HI)
   10662 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe)		_MMIO_PIPE(pipe, \
   10663 							   _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
   10664 							   _PIPE_B_OUTPUT_CSC_PREOFF_ME)
   10665 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe)		_MMIO_PIPE(pipe, \
   10666 							   _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
   10667 							   _PIPE_B_OUTPUT_CSC_PREOFF_LO)
   10668 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe)	_MMIO_PIPE(pipe, \
   10669 							   _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
   10670 							   _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
   10671 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe)	_MMIO_PIPE(pipe, \
   10672 							   _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
   10673 							   _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
   10674 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe)	_MMIO_PIPE(pipe, \
   10675 							   _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
   10676 							   _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
   10677 
   10678 /* pipe degamma/gamma LUTs on IVB+ */
   10679 #define _PAL_PREC_INDEX_A	0x4A400
   10680 #define _PAL_PREC_INDEX_B	0x4AC00
   10681 #define _PAL_PREC_INDEX_C	0x4B400
   10682 #define   PAL_PREC_10_12_BIT		(0 << 31)
   10683 #define   PAL_PREC_SPLIT_MODE		(1 << 31)
   10684 #define   PAL_PREC_AUTO_INCREMENT	(1 << 15)
   10685 #define   PAL_PREC_INDEX_VALUE_MASK	(0x3ff << 0)
   10686 #define   PAL_PREC_INDEX_VALUE(x)	((x) << 0)
   10687 #define _PAL_PREC_DATA_A	0x4A404
   10688 #define _PAL_PREC_DATA_B	0x4AC04
   10689 #define _PAL_PREC_DATA_C	0x4B404
   10690 #define _PAL_PREC_GC_MAX_A	0x4A410
   10691 #define _PAL_PREC_GC_MAX_B	0x4AC10
   10692 #define _PAL_PREC_GC_MAX_C	0x4B410
   10693 #define   PREC_PAL_DATA_RED_MASK	REG_GENMASK(29, 20)
   10694 #define   PREC_PAL_DATA_GREEN_MASK	REG_GENMASK(19, 10)
   10695 #define   PREC_PAL_DATA_BLUE_MASK	REG_GENMASK(9, 0)
   10696 #define _PAL_PREC_EXT_GC_MAX_A	0x4A420
   10697 #define _PAL_PREC_EXT_GC_MAX_B	0x4AC20
   10698 #define _PAL_PREC_EXT_GC_MAX_C	0x4B420
   10699 #define _PAL_PREC_EXT2_GC_MAX_A	0x4A430
   10700 #define _PAL_PREC_EXT2_GC_MAX_B	0x4AC30
   10701 #define _PAL_PREC_EXT2_GC_MAX_C	0x4B430
   10702 
   10703 #define PREC_PAL_INDEX(pipe)		_MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
   10704 #define PREC_PAL_DATA(pipe)		_MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
   10705 #define PREC_PAL_GC_MAX(pipe, i)	_MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
   10706 #define PREC_PAL_EXT_GC_MAX(pipe, i)	_MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
   10707 #define PREC_PAL_EXT2_GC_MAX(pipe, i)	_MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
   10708 
   10709 #define _PRE_CSC_GAMC_INDEX_A	0x4A484
   10710 #define _PRE_CSC_GAMC_INDEX_B	0x4AC84
   10711 #define _PRE_CSC_GAMC_INDEX_C	0x4B484
   10712 #define   PRE_CSC_GAMC_AUTO_INCREMENT	(1 << 10)
   10713 #define _PRE_CSC_GAMC_DATA_A	0x4A488
   10714 #define _PRE_CSC_GAMC_DATA_B	0x4AC88
   10715 #define _PRE_CSC_GAMC_DATA_C	0x4B488
   10716 
   10717 #define PRE_CSC_GAMC_INDEX(pipe)	_MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
   10718 #define PRE_CSC_GAMC_DATA(pipe)		_MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
   10719 
   10720 /* ICL Multi segmented gamma */
   10721 #define _PAL_PREC_MULTI_SEG_INDEX_A	0x4A408
   10722 #define _PAL_PREC_MULTI_SEG_INDEX_B	0x4AC08
   10723 #define  PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT		REG_BIT(15)
   10724 #define  PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK	REG_GENMASK(4, 0)
   10725 
   10726 #define _PAL_PREC_MULTI_SEG_DATA_A	0x4A40C
   10727 #define _PAL_PREC_MULTI_SEG_DATA_B	0x4AC0C
   10728 
   10729 #define PREC_PAL_MULTI_SEG_INDEX(pipe)	_MMIO_PIPE(pipe, \
   10730 					_PAL_PREC_MULTI_SEG_INDEX_A, \
   10731 					_PAL_PREC_MULTI_SEG_INDEX_B)
   10732 #define PREC_PAL_MULTI_SEG_DATA(pipe)	_MMIO_PIPE(pipe, \
   10733 					_PAL_PREC_MULTI_SEG_DATA_A, \
   10734 					_PAL_PREC_MULTI_SEG_DATA_B)
   10735 
   10736 /* pipe CSC & degamma/gamma LUTs on CHV */
   10737 #define _CGM_PIPE_A_CSC_COEFF01	(VLV_DISPLAY_BASE + 0x67900)
   10738 #define _CGM_PIPE_A_CSC_COEFF23	(VLV_DISPLAY_BASE + 0x67904)
   10739 #define _CGM_PIPE_A_CSC_COEFF45	(VLV_DISPLAY_BASE + 0x67908)
   10740 #define _CGM_PIPE_A_CSC_COEFF67	(VLV_DISPLAY_BASE + 0x6790C)
   10741 #define _CGM_PIPE_A_CSC_COEFF8	(VLV_DISPLAY_BASE + 0x67910)
   10742 #define _CGM_PIPE_A_DEGAMMA	(VLV_DISPLAY_BASE + 0x66000)
   10743 #define _CGM_PIPE_A_GAMMA	(VLV_DISPLAY_BASE + 0x67000)
   10744 #define _CGM_PIPE_A_MODE	(VLV_DISPLAY_BASE + 0x67A00)
   10745 #define   CGM_PIPE_MODE_GAMMA	(1 << 2)
   10746 #define   CGM_PIPE_MODE_CSC	(1 << 1)
   10747 #define   CGM_PIPE_MODE_DEGAMMA	(1 << 0)
   10748 #define   CGM_PIPE_GAMMA_RED_MASK   REG_GENMASK(9, 0)
   10749 #define   CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
   10750 #define   CGM_PIPE_GAMMA_BLUE_MASK  REG_GENMASK(9, 0)
   10751 
   10752 #define _CGM_PIPE_B_CSC_COEFF01	(VLV_DISPLAY_BASE + 0x69900)
   10753 #define _CGM_PIPE_B_CSC_COEFF23	(VLV_DISPLAY_BASE + 0x69904)
   10754 #define _CGM_PIPE_B_CSC_COEFF45	(VLV_DISPLAY_BASE + 0x69908)
   10755 #define _CGM_PIPE_B_CSC_COEFF67	(VLV_DISPLAY_BASE + 0x6990C)
   10756 #define _CGM_PIPE_B_CSC_COEFF8	(VLV_DISPLAY_BASE + 0x69910)
   10757 #define _CGM_PIPE_B_DEGAMMA	(VLV_DISPLAY_BASE + 0x68000)
   10758 #define _CGM_PIPE_B_GAMMA	(VLV_DISPLAY_BASE + 0x69000)
   10759 #define _CGM_PIPE_B_MODE	(VLV_DISPLAY_BASE + 0x69A00)
   10760 
   10761 #define CGM_PIPE_CSC_COEFF01(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
   10762 #define CGM_PIPE_CSC_COEFF23(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
   10763 #define CGM_PIPE_CSC_COEFF45(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
   10764 #define CGM_PIPE_CSC_COEFF67(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
   10765 #define CGM_PIPE_CSC_COEFF8(pipe)	_MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
   10766 #define CGM_PIPE_DEGAMMA(pipe, i, w)	_MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
   10767 #define CGM_PIPE_GAMMA(pipe, i, w)	_MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
   10768 #define CGM_PIPE_MODE(pipe)		_MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
   10769 
   10770 /* MIPI DSI registers */
   10771 
   10772 #define _MIPI_PORT(port, a, c)	(((port) == PORT_A) ? a : c)	/* ports A and C only */
   10773 #define _MMIO_MIPI(port, a, c)	_MMIO(_MIPI_PORT(port, a, c))
   10774 
   10775 /* Gen11 DSI */
   10776 #define _MMIO_DSI(tc, dsi0, dsi1)	_MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
   10777 						    dsi0, dsi1)
   10778 
   10779 #define MIPIO_TXESC_CLK_DIV1			_MMIO(0x160004)
   10780 #define  GLK_TX_ESC_CLK_DIV1_MASK			0x3FF
   10781 #define MIPIO_TXESC_CLK_DIV2			_MMIO(0x160008)
   10782 #define  GLK_TX_ESC_CLK_DIV2_MASK			0x3FF
   10783 
   10784 #define _ICL_DSI_ESC_CLK_DIV0		0x6b090
   10785 #define _ICL_DSI_ESC_CLK_DIV1		0x6b890
   10786 #define ICL_DSI_ESC_CLK_DIV(port)	_MMIO_PORT((port),	\
   10787 							_ICL_DSI_ESC_CLK_DIV0, \
   10788 							_ICL_DSI_ESC_CLK_DIV1)
   10789 #define _ICL_DPHY_ESC_CLK_DIV0		0x162190
   10790 #define _ICL_DPHY_ESC_CLK_DIV1		0x6C190
   10791 #define ICL_DPHY_ESC_CLK_DIV(port)	_MMIO_PORT((port),	\
   10792 						_ICL_DPHY_ESC_CLK_DIV0, \
   10793 						_ICL_DPHY_ESC_CLK_DIV1)
   10794 #define  ICL_BYTE_CLK_PER_ESC_CLK_MASK		(0x1f << 16)
   10795 #define  ICL_BYTE_CLK_PER_ESC_CLK_SHIFT	16
   10796 #define  ICL_ESC_CLK_DIV_MASK			0x1ff
   10797 #define  ICL_ESC_CLK_DIV_SHIFT			0
   10798 #define DSI_MAX_ESC_CLK			20000		/* in KHz */
   10799 
   10800 #define _DSI_CMD_FRMCTL_0		0x6b034
   10801 #define _DSI_CMD_FRMCTL_1		0x6b834
   10802 #define DSI_CMD_FRMCTL(port)		_MMIO_PORT(port,	\
   10803 						   _DSI_CMD_FRMCTL_0,\
   10804 						   _DSI_CMD_FRMCTL_1)
   10805 #define   DSI_FRAME_UPDATE_REQUEST		(1 << 31)
   10806 #define   DSI_PERIODIC_FRAME_UPDATE_ENABLE	(1 << 29)
   10807 #define   DSI_NULL_PACKET_ENABLE		(1 << 28)
   10808 #define   DSI_FRAME_IN_PROGRESS			(1 << 0)
   10809 
   10810 #define _DSI_INTR_MASK_REG_0		0x6b070
   10811 #define _DSI_INTR_MASK_REG_1		0x6b870
   10812 #define DSI_INTR_MASK_REG(port)		_MMIO_PORT(port,	\
   10813 						   _DSI_INTR_MASK_REG_0,\
   10814 						   _DSI_INTR_MASK_REG_1)
   10815 
   10816 #define _DSI_INTR_IDENT_REG_0		0x6b074
   10817 #define _DSI_INTR_IDENT_REG_1		0x6b874
   10818 #define DSI_INTR_IDENT_REG(port)	_MMIO_PORT(port,	\
   10819 						   _DSI_INTR_IDENT_REG_0,\
   10820 						   _DSI_INTR_IDENT_REG_1)
   10821 #define   DSI_TE_EVENT				(1 << 31)
   10822 #define   DSI_RX_DATA_OR_BTA_TERMINATED		(1 << 30)
   10823 #define   DSI_TX_DATA				(1 << 29)
   10824 #define   DSI_ULPS_ENTRY_DONE			(1 << 28)
   10825 #define   DSI_NON_TE_TRIGGER_RECEIVED		(1 << 27)
   10826 #define   DSI_HOST_CHKSUM_ERROR			(1 << 26)
   10827 #define   DSI_HOST_MULTI_ECC_ERROR		(1 << 25)
   10828 #define   DSI_HOST_SINGL_ECC_ERROR		(1 << 24)
   10829 #define   DSI_HOST_CONTENTION_DETECTED		(1 << 23)
   10830 #define   DSI_HOST_FALSE_CONTROL_ERROR		(1 << 22)
   10831 #define   DSI_HOST_TIMEOUT_ERROR		(1 << 21)
   10832 #define   DSI_HOST_LOW_POWER_TX_SYNC_ERROR	(1 << 20)
   10833 #define   DSI_HOST_ESCAPE_MODE_ENTRY_ERROR	(1 << 19)
   10834 #define   DSI_FRAME_UPDATE_DONE			(1 << 16)
   10835 #define   DSI_PROTOCOL_VIOLATION_REPORTED	(1 << 15)
   10836 #define   DSI_INVALID_TX_LENGTH			(1 << 13)
   10837 #define   DSI_INVALID_VC			(1 << 12)
   10838 #define   DSI_INVALID_DATA_TYPE			(1 << 11)
   10839 #define   DSI_PERIPHERAL_CHKSUM_ERROR		(1 << 10)
   10840 #define   DSI_PERIPHERAL_MULTI_ECC_ERROR	(1 << 9)
   10841 #define   DSI_PERIPHERAL_SINGLE_ECC_ERROR	(1 << 8)
   10842 #define   DSI_PERIPHERAL_CONTENTION_DETECTED	(1 << 7)
   10843 #define   DSI_PERIPHERAL_FALSE_CTRL_ERROR	(1 << 6)
   10844 #define   DSI_PERIPHERAL_TIMEOUT_ERROR		(1 << 5)
   10845 #define   DSI_PERIPHERAL_LP_TX_SYNC_ERROR	(1 << 4)
   10846 #define   DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR	(1 << 3)
   10847 #define   DSI_EOT_SYNC_ERROR			(1 << 2)
   10848 #define   DSI_SOT_SYNC_ERROR			(1 << 1)
   10849 #define   DSI_SOT_ERROR				(1 << 0)
   10850 
   10851 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
   10852 #define GEN4_TIMESTAMP		_MMIO(0x2358)
   10853 #define ILK_TIMESTAMP_HI	_MMIO(0x70070)
   10854 #define IVB_TIMESTAMP_CTR	_MMIO(0x44070)
   10855 
   10856 #define GEN9_TIMESTAMP_OVERRIDE				_MMIO(0x44074)
   10857 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT	0
   10858 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK	0x3ff
   10859 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT	12
   10860 #define  GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK	(0xf << 12)
   10861 
   10862 #define _PIPE_FRMTMSTMP_A		0x70048
   10863 #define PIPE_FRMTMSTMP(pipe)		\
   10864 			_MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
   10865 
   10866 /* BXT MIPI clock controls */
   10867 #define BXT_MAX_VAR_OUTPUT_KHZ			39500
   10868 
   10869 #define BXT_MIPI_CLOCK_CTL			_MMIO(0x46090)
   10870 #define  BXT_MIPI1_DIV_SHIFT			26
   10871 #define  BXT_MIPI2_DIV_SHIFT			10
   10872 #define  BXT_MIPI_DIV_SHIFT(port)		\
   10873 			_MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
   10874 					BXT_MIPI2_DIV_SHIFT)
   10875 
   10876 /* TX control divider to select actual TX clock output from (8x/var) */
   10877 #define  BXT_MIPI1_TX_ESCLK_SHIFT		26
   10878 #define  BXT_MIPI2_TX_ESCLK_SHIFT		10
   10879 #define  BXT_MIPI_TX_ESCLK_SHIFT(port)		\
   10880 			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
   10881 					BXT_MIPI2_TX_ESCLK_SHIFT)
   10882 #define  BXT_MIPI1_TX_ESCLK_FIXDIV_MASK		(0x3F << 26)
   10883 #define  BXT_MIPI2_TX_ESCLK_FIXDIV_MASK		(0x3F << 10)
   10884 #define  BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port)	\
   10885 			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
   10886 					BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
   10887 #define  BXT_MIPI_TX_ESCLK_DIVIDER(port, val)	\
   10888 		(((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
   10889 /* RX upper control divider to select actual RX clock output from 8x */
   10890 #define  BXT_MIPI1_RX_ESCLK_UPPER_SHIFT		21
   10891 #define  BXT_MIPI2_RX_ESCLK_UPPER_SHIFT		5
   10892 #define  BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)		\
   10893 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
   10894 					BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
   10895 #define  BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK		(3 << 21)
   10896 #define  BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK		(3 << 5)
   10897 #define  BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port)	\
   10898 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
   10899 					BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
   10900 #define  BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val)	\
   10901 		(((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
   10902 /* 8/3X divider to select the actual 8/3X clock output from 8x */
   10903 #define  BXT_MIPI1_8X_BY3_SHIFT                19
   10904 #define  BXT_MIPI2_8X_BY3_SHIFT                3
   10905 #define  BXT_MIPI_8X_BY3_SHIFT(port)          \
   10906 			_MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
   10907 					BXT_MIPI2_8X_BY3_SHIFT)
   10908 #define  BXT_MIPI1_8X_BY3_DIVIDER_MASK         (3 << 19)
   10909 #define  BXT_MIPI2_8X_BY3_DIVIDER_MASK         (3 << 3)
   10910 #define  BXT_MIPI_8X_BY3_DIVIDER_MASK(port)    \
   10911 			_MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
   10912 						BXT_MIPI2_8X_BY3_DIVIDER_MASK)
   10913 #define  BXT_MIPI_8X_BY3_DIVIDER(port, val)    \
   10914 			(((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
   10915 /* RX lower control divider to select actual RX clock output from 8x */
   10916 #define  BXT_MIPI1_RX_ESCLK_LOWER_SHIFT		16
   10917 #define  BXT_MIPI2_RX_ESCLK_LOWER_SHIFT		0
   10918 #define  BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)		\
   10919 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
   10920 					BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
   10921 #define  BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK		(3 << 16)
   10922 #define  BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK		(3 << 0)
   10923 #define  BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port)	\
   10924 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
   10925 					BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
   10926 #define  BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val)	\
   10927 		(((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
   10928 
   10929 #define RX_DIVIDER_BIT_1_2                     0x3
   10930 #define RX_DIVIDER_BIT_3_4                     0xC
   10931 
   10932 /* BXT MIPI mode configure */
   10933 #define  _BXT_MIPIA_TRANS_HACTIVE			0x6B0F8
   10934 #define  _BXT_MIPIC_TRANS_HACTIVE			0x6B8F8
   10935 #define  BXT_MIPI_TRANS_HACTIVE(tc)	_MMIO_MIPI(tc, \
   10936 		_BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
   10937 
   10938 #define  _BXT_MIPIA_TRANS_VACTIVE			0x6B0FC
   10939 #define  _BXT_MIPIC_TRANS_VACTIVE			0x6B8FC
   10940 #define  BXT_MIPI_TRANS_VACTIVE(tc)	_MMIO_MIPI(tc, \
   10941 		_BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
   10942 
   10943 #define  _BXT_MIPIA_TRANS_VTOTAL			0x6B100
   10944 #define  _BXT_MIPIC_TRANS_VTOTAL			0x6B900
   10945 #define  BXT_MIPI_TRANS_VTOTAL(tc)	_MMIO_MIPI(tc, \
   10946 		_BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
   10947 
   10948 #define BXT_DSI_PLL_CTL			_MMIO(0x161000)
   10949 #define  BXT_DSI_PLL_PVD_RATIO_SHIFT	16
   10950 #define  BXT_DSI_PLL_PVD_RATIO_MASK	(3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
   10951 #define  BXT_DSI_PLL_PVD_RATIO_1	(1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
   10952 #define  BXT_DSIC_16X_BY1		(0 << 10)
   10953 #define  BXT_DSIC_16X_BY2		(1 << 10)
   10954 #define  BXT_DSIC_16X_BY3		(2 << 10)
   10955 #define  BXT_DSIC_16X_BY4		(3 << 10)
   10956 #define  BXT_DSIC_16X_MASK		(3 << 10)
   10957 #define  BXT_DSIA_16X_BY1		(0 << 8)
   10958 #define  BXT_DSIA_16X_BY2		(1 << 8)
   10959 #define  BXT_DSIA_16X_BY3		(2 << 8)
   10960 #define  BXT_DSIA_16X_BY4		(3 << 8)
   10961 #define  BXT_DSIA_16X_MASK		(3 << 8)
   10962 #define  BXT_DSI_FREQ_SEL_SHIFT		8
   10963 #define  BXT_DSI_FREQ_SEL_MASK		(0xF << BXT_DSI_FREQ_SEL_SHIFT)
   10964 
   10965 #define BXT_DSI_PLL_RATIO_MAX		0x7D
   10966 #define BXT_DSI_PLL_RATIO_MIN		0x22
   10967 #define GLK_DSI_PLL_RATIO_MAX		0x6F
   10968 #define GLK_DSI_PLL_RATIO_MIN		0x22
   10969 #define BXT_DSI_PLL_RATIO_MASK		0xFF
   10970 #define BXT_REF_CLOCK_KHZ		19200
   10971 
   10972 #define BXT_DSI_PLL_ENABLE		_MMIO(0x46080)
   10973 #define  BXT_DSI_PLL_DO_ENABLE		(1 << 31)
   10974 #define  BXT_DSI_PLL_LOCKED		(1 << 30)
   10975 
   10976 #define _MIPIA_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61190)
   10977 #define _MIPIC_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61700)
   10978 #define MIPI_PORT_CTRL(port)	_MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
   10979 
   10980  /* BXT port control */
   10981 #define _BXT_MIPIA_PORT_CTRL				0x6B0C0
   10982 #define _BXT_MIPIC_PORT_CTRL				0x6B8C0
   10983 #define BXT_MIPI_PORT_CTRL(tc)	_MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
   10984 
   10985 /* ICL DSI MODE control */
   10986 #define _ICL_DSI_IO_MODECTL_0				0x6B094
   10987 #define _ICL_DSI_IO_MODECTL_1				0x6B894
   10988 #define ICL_DSI_IO_MODECTL(port)	_MMIO_PORT(port,	\
   10989 						    _ICL_DSI_IO_MODECTL_0, \
   10990 						    _ICL_DSI_IO_MODECTL_1)
   10991 #define  COMBO_PHY_MODE_DSI				(1 << 0)
   10992 
   10993 /* Display Stream Splitter Control */
   10994 #define DSS_CTL1				_MMIO(0x67400)
   10995 #define  SPLITTER_ENABLE			(1 << 31)
   10996 #define  JOINER_ENABLE				(1 << 30)
   10997 #define  DUAL_LINK_MODE_INTERLEAVE		(1 << 24)
   10998 #define  DUAL_LINK_MODE_FRONTBACK		(0 << 24)
   10999 #define  OVERLAP_PIXELS_MASK			(0xf << 16)
   11000 #define  OVERLAP_PIXELS(pixels)			((pixels) << 16)
   11001 #define  LEFT_DL_BUF_TARGET_DEPTH_MASK		(0xfff << 0)
   11002 #define  LEFT_DL_BUF_TARGET_DEPTH(pixels)	((pixels) << 0)
   11003 #define  MAX_DL_BUFFER_TARGET_DEPTH		0x5a0
   11004 
   11005 #define DSS_CTL2				_MMIO(0x67404)
   11006 #define  LEFT_BRANCH_VDSC_ENABLE		(1 << 31)
   11007 #define  RIGHT_BRANCH_VDSC_ENABLE		(1 << 15)
   11008 #define  RIGHT_DL_BUF_TARGET_DEPTH_MASK		(0xfff << 0)
   11009 #define  RIGHT_DL_BUF_TARGET_DEPTH(pixels)	((pixels) << 0)
   11010 
   11011 #define _ICL_PIPE_DSS_CTL1_PB			0x78200
   11012 #define _ICL_PIPE_DSS_CTL1_PC			0x78400
   11013 #define ICL_PIPE_DSS_CTL1(pipe)			_MMIO_PIPE((pipe) - PIPE_B, \
   11014 							   _ICL_PIPE_DSS_CTL1_PB, \
   11015 							   _ICL_PIPE_DSS_CTL1_PC)
   11016 #define  BIG_JOINER_ENABLE			(1 << 29)
   11017 #define  MASTER_BIG_JOINER_ENABLE		(1 << 28)
   11018 #define  VGA_CENTERING_ENABLE			(1 << 27)
   11019 
   11020 #define _ICL_PIPE_DSS_CTL2_PB			0x78204
   11021 #define _ICL_PIPE_DSS_CTL2_PC			0x78404
   11022 #define ICL_PIPE_DSS_CTL2(pipe)			_MMIO_PIPE((pipe) - PIPE_B, \
   11023 							   _ICL_PIPE_DSS_CTL2_PB, \
   11024 							   _ICL_PIPE_DSS_CTL2_PC)
   11025 
   11026 #define BXT_P_DSI_REGULATOR_CFG			_MMIO(0x160020)
   11027 #define  STAP_SELECT					(1 << 0)
   11028 
   11029 #define BXT_P_DSI_REGULATOR_TX_CTRL		_MMIO(0x160054)
   11030 #define  HS_IO_CTRL_SELECT				(1 << 0)
   11031 
   11032 #define  DPI_ENABLE					(1 << 31) /* A + C */
   11033 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT		27
   11034 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 27)
   11035 #define  DUAL_LINK_MODE_SHIFT				26
   11036 #define  DUAL_LINK_MODE_MASK				(1 << 26)
   11037 #define  DUAL_LINK_MODE_FRONT_BACK			(0 << 26)
   11038 #define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE		(1 << 26)
   11039 #define  DITHERING_ENABLE				(1 << 25) /* A + C */
   11040 #define  FLOPPED_HSTX					(1 << 23)
   11041 #define  DE_INVERT					(1 << 19) /* XXX */
   11042 #define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT		18
   11043 #define  MIPIA_FLISDSI_DELAY_COUNT_MASK			(0xf << 18)
   11044 #define  AFE_LATCHOUT					(1 << 17)
   11045 #define  LP_OUTPUT_HOLD					(1 << 16)
   11046 #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT		15
   11047 #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK		(1 << 15)
   11048 #define  MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT		11
   11049 #define  MIPIC_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 11)
   11050 #define  CSB_SHIFT					9
   11051 #define  CSB_MASK					(3 << 9)
   11052 #define  CSB_20MHZ					(0 << 9)
   11053 #define  CSB_10MHZ					(1 << 9)
   11054 #define  CSB_40MHZ					(2 << 9)
   11055 #define  BANDGAP_MASK					(1 << 8)
   11056 #define  BANDGAP_PNW_CIRCUIT				(0 << 8)
   11057 #define  BANDGAP_LNC_CIRCUIT				(1 << 8)
   11058 #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT		5
   11059 #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK		(7 << 5)
   11060 #define  TEARING_EFFECT_DELAY				(1 << 4) /* A + C */
   11061 #define  TEARING_EFFECT_SHIFT				2 /* A + C */
   11062 #define  TEARING_EFFECT_MASK				(3 << 2)
   11063 #define  TEARING_EFFECT_OFF				(0 << 2)
   11064 #define  TEARING_EFFECT_DSI				(1 << 2)
   11065 #define  TEARING_EFFECT_GPIO				(2 << 2)
   11066 #define  LANE_CONFIGURATION_SHIFT			0
   11067 #define  LANE_CONFIGURATION_MASK			(3 << 0)
   11068 #define  LANE_CONFIGURATION_4LANE			(0 << 0)
   11069 #define  LANE_CONFIGURATION_DUAL_LINK_A			(1 << 0)
   11070 #define  LANE_CONFIGURATION_DUAL_LINK_B			(2 << 0)
   11071 
   11072 #define _MIPIA_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61194)
   11073 #define _MIPIC_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61704)
   11074 #define MIPI_TEARING_CTRL(port)			_MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
   11075 #define  TEARING_EFFECT_DELAY_SHIFT			0
   11076 #define  TEARING_EFFECT_DELAY_MASK			(0xffff << 0)
   11077 
   11078 /* XXX: all bits reserved */
   11079 #define _MIPIA_AUTOPWG			(VLV_DISPLAY_BASE + 0x611a0)
   11080 
   11081 /* MIPI DSI Controller and D-PHY registers */
   11082 
   11083 #define _MIPIA_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb000)
   11084 #define _MIPIC_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb800)
   11085 #define MIPI_DEVICE_READY(port)		_MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
   11086 #define  BUS_POSSESSION					(1 << 3) /* set to give bus to receiver */
   11087 #define  ULPS_STATE_MASK				(3 << 1)
   11088 #define  ULPS_STATE_ENTER				(2 << 1)
   11089 #define  ULPS_STATE_EXIT				(1 << 1)
   11090 #define  ULPS_STATE_NORMAL_OPERATION			(0 << 1)
   11091 #define  DEVICE_READY					(1 << 0)
   11092 
   11093 #define _MIPIA_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb004)
   11094 #define _MIPIC_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb804)
   11095 #define MIPI_INTR_STAT(port)		_MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
   11096 #define _MIPIA_INTR_EN			(dev_priv->mipi_mmio_base + 0xb008)
   11097 #define _MIPIC_INTR_EN			(dev_priv->mipi_mmio_base + 0xb808)
   11098 #define MIPI_INTR_EN(port)		_MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
   11099 #define  TEARING_EFFECT					(1 << 31)
   11100 #define  SPL_PKT_SENT_INTERRUPT				(1 << 30)
   11101 #define  GEN_READ_DATA_AVAIL				(1 << 29)
   11102 #define  LP_GENERIC_WR_FIFO_FULL			(1 << 28)
   11103 #define  HS_GENERIC_WR_FIFO_FULL			(1 << 27)
   11104 #define  RX_PROT_VIOLATION				(1 << 26)
   11105 #define  RX_INVALID_TX_LENGTH				(1 << 25)
   11106 #define  ACK_WITH_NO_ERROR				(1 << 24)
   11107 #define  TURN_AROUND_ACK_TIMEOUT			(1 << 23)
   11108 #define  LP_RX_TIMEOUT					(1 << 22)
   11109 #define  HS_TX_TIMEOUT					(1 << 21)
   11110 #define  DPI_FIFO_UNDERRUN				(1 << 20)
   11111 #define  LOW_CONTENTION					(1 << 19)
   11112 #define  HIGH_CONTENTION				(1 << 18)
   11113 #define  TXDSI_VC_ID_INVALID				(1 << 17)
   11114 #define  TXDSI_DATA_TYPE_NOT_RECOGNISED			(1 << 16)
   11115 #define  TXCHECKSUM_ERROR				(1 << 15)
   11116 #define  TXECC_MULTIBIT_ERROR				(1 << 14)
   11117 #define  TXECC_SINGLE_BIT_ERROR				(1 << 13)
   11118 #define  TXFALSE_CONTROL_ERROR				(1 << 12)
   11119 #define  RXDSI_VC_ID_INVALID				(1 << 11)
   11120 #define  RXDSI_DATA_TYPE_NOT_REGOGNISED			(1 << 10)
   11121 #define  RXCHECKSUM_ERROR				(1 << 9)
   11122 #define  RXECC_MULTIBIT_ERROR				(1 << 8)
   11123 #define  RXECC_SINGLE_BIT_ERROR				(1 << 7)
   11124 #define  RXFALSE_CONTROL_ERROR				(1 << 6)
   11125 #define  RXHS_RECEIVE_TIMEOUT_ERROR			(1 << 5)
   11126 #define  RX_LP_TX_SYNC_ERROR				(1 << 4)
   11127 #define  RXEXCAPE_MODE_ENTRY_ERROR			(1 << 3)
   11128 #define  RXEOT_SYNC_ERROR				(1 << 2)
   11129 #define  RXSOT_SYNC_ERROR				(1 << 1)
   11130 #define  RXSOT_ERROR					(1 << 0)
   11131 
   11132 #define _MIPIA_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb00c)
   11133 #define _MIPIC_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb80c)
   11134 #define MIPI_DSI_FUNC_PRG(port)		_MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
   11135 #define  CMD_MODE_DATA_WIDTH_MASK			(7 << 13)
   11136 #define  CMD_MODE_NOT_SUPPORTED				(0 << 13)
   11137 #define  CMD_MODE_DATA_WIDTH_16_BIT			(1 << 13)
   11138 #define  CMD_MODE_DATA_WIDTH_9_BIT			(2 << 13)
   11139 #define  CMD_MODE_DATA_WIDTH_8_BIT			(3 << 13)
   11140 #define  CMD_MODE_DATA_WIDTH_OPTION1			(4 << 13)
   11141 #define  CMD_MODE_DATA_WIDTH_OPTION2			(5 << 13)
   11142 #define  VID_MODE_FORMAT_MASK				(0xf << 7)
   11143 #define  VID_MODE_NOT_SUPPORTED				(0 << 7)
   11144 #define  VID_MODE_FORMAT_RGB565				(1 << 7)
   11145 #define  VID_MODE_FORMAT_RGB666_PACKED			(2 << 7)
   11146 #define  VID_MODE_FORMAT_RGB666				(3 << 7)
   11147 #define  VID_MODE_FORMAT_RGB888				(4 << 7)
   11148 #define  CMD_MODE_CHANNEL_NUMBER_SHIFT			5
   11149 #define  CMD_MODE_CHANNEL_NUMBER_MASK			(3 << 5)
   11150 #define  VID_MODE_CHANNEL_NUMBER_SHIFT			3
   11151 #define  VID_MODE_CHANNEL_NUMBER_MASK			(3 << 3)
   11152 #define  DATA_LANES_PRG_REG_SHIFT			0
   11153 #define  DATA_LANES_PRG_REG_MASK			(7 << 0)
   11154 
   11155 #define _MIPIA_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb010)
   11156 #define _MIPIC_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb810)
   11157 #define MIPI_HS_TX_TIMEOUT(port)	_MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
   11158 #define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK		0xffffff
   11159 
   11160 #define _MIPIA_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb014)
   11161 #define _MIPIC_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb814)
   11162 #define MIPI_LP_RX_TIMEOUT(port)	_MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
   11163 #define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK		0xffffff
   11164 
   11165 #define _MIPIA_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb018)
   11166 #define _MIPIC_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb818)
   11167 #define MIPI_TURN_AROUND_TIMEOUT(port)	_MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
   11168 #define  TURN_AROUND_TIMEOUT_MASK			0x3f
   11169 
   11170 #define _MIPIA_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb01c)
   11171 #define _MIPIC_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb81c)
   11172 #define MIPI_DEVICE_RESET_TIMER(port)	_MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
   11173 #define  DEVICE_RESET_TIMER_MASK			0xffff
   11174 
   11175 #define _MIPIA_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb020)
   11176 #define _MIPIC_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb820)
   11177 #define MIPI_DPI_RESOLUTION(port)	_MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
   11178 #define  VERTICAL_ADDRESS_SHIFT				16
   11179 #define  VERTICAL_ADDRESS_MASK				(0xffff << 16)
   11180 #define  HORIZONTAL_ADDRESS_SHIFT			0
   11181 #define  HORIZONTAL_ADDRESS_MASK			0xffff
   11182 
   11183 #define _MIPIA_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb024)
   11184 #define _MIPIC_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb824)
   11185 #define MIPI_DBI_FIFO_THROTTLE(port)	_MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
   11186 #define  DBI_FIFO_EMPTY_HALF				(0 << 0)
   11187 #define  DBI_FIFO_EMPTY_QUARTER				(1 << 0)
   11188 #define  DBI_FIFO_EMPTY_7_LOCATIONS			(2 << 0)
   11189 
   11190 /* regs below are bits 15:0 */
   11191 #define _MIPIA_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb028)
   11192 #define _MIPIC_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb828)
   11193 #define MIPI_HSYNC_PADDING_COUNT(port)	_MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
   11194 
   11195 #define _MIPIA_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb02c)
   11196 #define _MIPIC_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb82c)
   11197 #define MIPI_HBP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
   11198 
   11199 #define _MIPIA_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb030)
   11200 #define _MIPIC_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb830)
   11201 #define MIPI_HFP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
   11202 
   11203 #define _MIPIA_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb034)
   11204 #define _MIPIC_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb834)
   11205 #define MIPI_HACTIVE_AREA_COUNT(port)	_MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
   11206 
   11207 #define _MIPIA_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb038)
   11208 #define _MIPIC_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb838)
   11209 #define MIPI_VSYNC_PADDING_COUNT(port)	_MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
   11210 
   11211 #define _MIPIA_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb03c)
   11212 #define _MIPIC_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb83c)
   11213 #define MIPI_VBP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
   11214 
   11215 #define _MIPIA_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb040)
   11216 #define _MIPIC_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb840)
   11217 #define MIPI_VFP_COUNT(port)		_MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
   11218 
   11219 #define _MIPIA_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb044)
   11220 #define _MIPIC_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb844)
   11221 #define MIPI_HIGH_LOW_SWITCH_COUNT(port)	_MMIO_MIPI(port,	_MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
   11222 
   11223 /* regs above are bits 15:0 */
   11224 
   11225 #define _MIPIA_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb048)
   11226 #define _MIPIC_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb848)
   11227 #define MIPI_DPI_CONTROL(port)		_MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
   11228 #define  DPI_LP_MODE					(1 << 6)
   11229 #define  BACKLIGHT_OFF					(1 << 5)
   11230 #define  BACKLIGHT_ON					(1 << 4)
   11231 #define  COLOR_MODE_OFF					(1 << 3)
   11232 #define  COLOR_MODE_ON					(1 << 2)
   11233 #define  TURN_ON					(1 << 1)
   11234 #define  SHUTDOWN					(1 << 0)
   11235 
   11236 #define _MIPIA_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb04c)
   11237 #define _MIPIC_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb84c)
   11238 #define MIPI_DPI_DATA(port)		_MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
   11239 #define  COMMAND_BYTE_SHIFT				0
   11240 #define  COMMAND_BYTE_MASK				(0x3f << 0)
   11241 
   11242 #define _MIPIA_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb050)
   11243 #define _MIPIC_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb850)
   11244 #define MIPI_INIT_COUNT(port)		_MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
   11245 #define  MASTER_INIT_TIMER_SHIFT			0
   11246 #define  MASTER_INIT_TIMER_MASK				(0xffff << 0)
   11247 
   11248 #define _MIPIA_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb054)
   11249 #define _MIPIC_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb854)
   11250 #define MIPI_MAX_RETURN_PKT_SIZE(port)	_MMIO_MIPI(port, \
   11251 			_MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
   11252 #define  MAX_RETURN_PKT_SIZE_SHIFT			0
   11253 #define  MAX_RETURN_PKT_SIZE_MASK			(0x3ff << 0)
   11254 
   11255 #define _MIPIA_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb058)
   11256 #define _MIPIC_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb858)
   11257 #define MIPI_VIDEO_MODE_FORMAT(port)	_MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
   11258 #define  RANDOM_DPI_DISPLAY_RESOLUTION			(1 << 4)
   11259 #define  DISABLE_VIDEO_BTA				(1 << 3)
   11260 #define  IP_TG_CONFIG					(1 << 2)
   11261 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE		(1 << 0)
   11262 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS		(2 << 0)
   11263 #define  VIDEO_MODE_BURST				(3 << 0)
   11264 
   11265 #define _MIPIA_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb05c)
   11266 #define _MIPIC_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb85c)
   11267 #define MIPI_EOT_DISABLE(port)		_MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
   11268 #define  BXT_DEFEATURE_DPI_FIFO_CTR			(1 << 9)
   11269 #define  BXT_DPHY_DEFEATURE_EN				(1 << 8)
   11270 #define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 7)
   11271 #define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 6)
   11272 #define  LOW_CONTENTION_RECOVERY_DISABLE		(1 << 5)
   11273 #define  HIGH_CONTENTION_RECOVERY_DISABLE		(1 << 4)
   11274 #define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
   11275 #define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE		(1 << 2)
   11276 #define  CLOCKSTOP					(1 << 1)
   11277 #define  EOT_DISABLE					(1 << 0)
   11278 
   11279 #define _MIPIA_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb060)
   11280 #define _MIPIC_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb860)
   11281 #define MIPI_LP_BYTECLK(port)		_MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
   11282 #define  LP_BYTECLK_SHIFT				0
   11283 #define  LP_BYTECLK_MASK				(0xffff << 0)
   11284 
   11285 #define _MIPIA_TLPX_TIME_COUNT		(dev_priv->mipi_mmio_base + 0xb0a4)
   11286 #define _MIPIC_TLPX_TIME_COUNT		(dev_priv->mipi_mmio_base + 0xb8a4)
   11287 #define MIPI_TLPX_TIME_COUNT(port)	 _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
   11288 
   11289 #define _MIPIA_CLK_LANE_TIMING		(dev_priv->mipi_mmio_base + 0xb098)
   11290 #define _MIPIC_CLK_LANE_TIMING		(dev_priv->mipi_mmio_base + 0xb898)
   11291 #define MIPI_CLK_LANE_TIMING(port)	 _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
   11292 
   11293 /* bits 31:0 */
   11294 #define _MIPIA_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb064)
   11295 #define _MIPIC_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb864)
   11296 #define MIPI_LP_GEN_DATA(port)		_MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
   11297 
   11298 /* bits 31:0 */
   11299 #define _MIPIA_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb068)
   11300 #define _MIPIC_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb868)
   11301 #define MIPI_HS_GEN_DATA(port)		_MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
   11302 
   11303 #define _MIPIA_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb06c)
   11304 #define _MIPIC_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb86c)
   11305 #define MIPI_LP_GEN_CTRL(port)		_MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
   11306 #define _MIPIA_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb070)
   11307 #define _MIPIC_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb870)
   11308 #define MIPI_HS_GEN_CTRL(port)		_MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
   11309 #define  LONG_PACKET_WORD_COUNT_SHIFT			8
   11310 #define  LONG_PACKET_WORD_COUNT_MASK			(0xffff << 8)
   11311 #define  SHORT_PACKET_PARAM_SHIFT			8
   11312 #define  SHORT_PACKET_PARAM_MASK			(0xffff << 8)
   11313 #define  VIRTUAL_CHANNEL_SHIFT				6
   11314 #define  VIRTUAL_CHANNEL_MASK				(3 << 6)
   11315 #define  DATA_TYPE_SHIFT				0
   11316 #define  DATA_TYPE_MASK					(0x3f << 0)
   11317 /* data type values, see include/video/mipi_display.h */
   11318 
   11319 #define _MIPIA_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb074)
   11320 #define _MIPIC_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb874)
   11321 #define MIPI_GEN_FIFO_STAT(port)	_MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
   11322 #define  DPI_FIFO_EMPTY					(1 << 28)
   11323 #define  DBI_FIFO_EMPTY					(1 << 27)
   11324 #define  LP_CTRL_FIFO_EMPTY				(1 << 26)
   11325 #define  LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
   11326 #define  LP_CTRL_FIFO_FULL				(1 << 24)
   11327 #define  HS_CTRL_FIFO_EMPTY				(1 << 18)
   11328 #define  HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
   11329 #define  HS_CTRL_FIFO_FULL				(1 << 16)
   11330 #define  LP_DATA_FIFO_EMPTY				(1 << 10)
   11331 #define  LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
   11332 #define  LP_DATA_FIFO_FULL				(1 << 8)
   11333 #define  HS_DATA_FIFO_EMPTY				(1 << 2)
   11334 #define  HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
   11335 #define  HS_DATA_FIFO_FULL				(1 << 0)
   11336 
   11337 #define _MIPIA_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb078)
   11338 #define _MIPIC_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb878)
   11339 #define MIPI_HS_LP_DBI_ENABLE(port)	_MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
   11340 #define  DBI_HS_LP_MODE_MASK				(1 << 0)
   11341 #define  DBI_LP_MODE					(1 << 0)
   11342 #define  DBI_HS_MODE					(0 << 0)
   11343 
   11344 #define _MIPIA_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb080)
   11345 #define _MIPIC_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb880)
   11346 #define MIPI_DPHY_PARAM(port)		_MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
   11347 #define  EXIT_ZERO_COUNT_SHIFT				24
   11348 #define  EXIT_ZERO_COUNT_MASK				(0x3f << 24)
   11349 #define  TRAIL_COUNT_SHIFT				16
   11350 #define  TRAIL_COUNT_MASK				(0x1f << 16)
   11351 #define  CLK_ZERO_COUNT_SHIFT				8
   11352 #define  CLK_ZERO_COUNT_MASK				(0xff << 8)
   11353 #define  PREPARE_COUNT_SHIFT				0
   11354 #define  PREPARE_COUNT_MASK				(0x3f << 0)
   11355 
   11356 #define _ICL_DSI_T_INIT_MASTER_0	0x6b088
   11357 #define _ICL_DSI_T_INIT_MASTER_1	0x6b888
   11358 #define ICL_DSI_T_INIT_MASTER(port)	_MMIO_PORT(port,	\
   11359 						   _ICL_DSI_T_INIT_MASTER_0,\
   11360 						   _ICL_DSI_T_INIT_MASTER_1)
   11361 
   11362 #define _DPHY_CLK_TIMING_PARAM_0	0x162180
   11363 #define _DPHY_CLK_TIMING_PARAM_1	0x6c180
   11364 #define DPHY_CLK_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11365 						   _DPHY_CLK_TIMING_PARAM_0,\
   11366 						   _DPHY_CLK_TIMING_PARAM_1)
   11367 #define _DSI_CLK_TIMING_PARAM_0		0x6b080
   11368 #define _DSI_CLK_TIMING_PARAM_1		0x6b880
   11369 #define DSI_CLK_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11370 						   _DSI_CLK_TIMING_PARAM_0,\
   11371 						   _DSI_CLK_TIMING_PARAM_1)
   11372 #define  CLK_PREPARE_OVERRIDE		(1 << 31)
   11373 #define  CLK_PREPARE(x)		((x) << 28)
   11374 #define  CLK_PREPARE_MASK		(0x7 << 28)
   11375 #define  CLK_PREPARE_SHIFT		28
   11376 #define  CLK_ZERO_OVERRIDE		(1 << 27)
   11377 #define  CLK_ZERO(x)			((x) << 20)
   11378 #define  CLK_ZERO_MASK			(0xf << 20)
   11379 #define  CLK_ZERO_SHIFT		20
   11380 #define  CLK_PRE_OVERRIDE		(1 << 19)
   11381 #define  CLK_PRE(x)			((x) << 16)
   11382 #define  CLK_PRE_MASK			(0x3 << 16)
   11383 #define  CLK_PRE_SHIFT			16
   11384 #define  CLK_POST_OVERRIDE		(1 << 15)
   11385 #define  CLK_POST(x)			((x) << 8)
   11386 #define  CLK_POST_MASK			(0x7 << 8)
   11387 #define  CLK_POST_SHIFT		8
   11388 #define  CLK_TRAIL_OVERRIDE		(1 << 7)
   11389 #define  CLK_TRAIL(x)			((x) << 0)
   11390 #define  CLK_TRAIL_MASK		(0xf << 0)
   11391 #define  CLK_TRAIL_SHIFT		0
   11392 
   11393 #define _DPHY_DATA_TIMING_PARAM_0	0x162184
   11394 #define _DPHY_DATA_TIMING_PARAM_1	0x6c184
   11395 #define DPHY_DATA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11396 						   _DPHY_DATA_TIMING_PARAM_0,\
   11397 						   _DPHY_DATA_TIMING_PARAM_1)
   11398 #define _DSI_DATA_TIMING_PARAM_0	0x6B084
   11399 #define _DSI_DATA_TIMING_PARAM_1	0x6B884
   11400 #define DSI_DATA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11401 						   _DSI_DATA_TIMING_PARAM_0,\
   11402 						   _DSI_DATA_TIMING_PARAM_1)
   11403 #define  HS_PREPARE_OVERRIDE		(1 << 31)
   11404 #define  HS_PREPARE(x)			((x) << 24)
   11405 #define  HS_PREPARE_MASK		(0x7 << 24)
   11406 #define  HS_PREPARE_SHIFT		24
   11407 #define  HS_ZERO_OVERRIDE		(1 << 23)
   11408 #define  HS_ZERO(x)			((x) << 16)
   11409 #define  HS_ZERO_MASK			(0xf << 16)
   11410 #define  HS_ZERO_SHIFT			16
   11411 #define  HS_TRAIL_OVERRIDE		(1 << 15)
   11412 #define  HS_TRAIL(x)			((x) << 8)
   11413 #define  HS_TRAIL_MASK			(0x7 << 8)
   11414 #define  HS_TRAIL_SHIFT		8
   11415 #define  HS_EXIT_OVERRIDE		(1 << 7)
   11416 #define  HS_EXIT(x)			((x) << 0)
   11417 #define  HS_EXIT_MASK			(0x7 << 0)
   11418 #define  HS_EXIT_SHIFT			0
   11419 
   11420 #define _DPHY_TA_TIMING_PARAM_0		0x162188
   11421 #define _DPHY_TA_TIMING_PARAM_1		0x6c188
   11422 #define DPHY_TA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11423 						   _DPHY_TA_TIMING_PARAM_0,\
   11424 						   _DPHY_TA_TIMING_PARAM_1)
   11425 #define _DSI_TA_TIMING_PARAM_0		0x6b098
   11426 #define _DSI_TA_TIMING_PARAM_1		0x6b898
   11427 #define DSI_TA_TIMING_PARAM(port)	_MMIO_PORT(port,	\
   11428 						   _DSI_TA_TIMING_PARAM_0,\
   11429 						   _DSI_TA_TIMING_PARAM_1)
   11430 #define  TA_SURE_OVERRIDE		(1 << 31)
   11431 #define  TA_SURE(x)			((x) << 16)
   11432 #define  TA_SURE_MASK			(0x1f << 16)
   11433 #define  TA_SURE_SHIFT			16
   11434 #define  TA_GO_OVERRIDE		(1 << 15)
   11435 #define  TA_GO(x)			((x) << 8)
   11436 #define  TA_GO_MASK			(0xf << 8)
   11437 #define  TA_GO_SHIFT			8
   11438 #define  TA_GET_OVERRIDE		(1 << 7)
   11439 #define  TA_GET(x)			((x) << 0)
   11440 #define  TA_GET_MASK			(0xf << 0)
   11441 #define  TA_GET_SHIFT			0
   11442 
   11443 /* DSI transcoder configuration */
   11444 #define _DSI_TRANS_FUNC_CONF_0		0x6b030
   11445 #define _DSI_TRANS_FUNC_CONF_1		0x6b830
   11446 #define DSI_TRANS_FUNC_CONF(tc)		_MMIO_DSI(tc,	\
   11447 						  _DSI_TRANS_FUNC_CONF_0,\
   11448 						  _DSI_TRANS_FUNC_CONF_1)
   11449 #define  OP_MODE_MASK			(0x3 << 28)
   11450 #define  OP_MODE_SHIFT			28
   11451 #define  CMD_MODE_NO_GATE		(0x0 << 28)
   11452 #define  CMD_MODE_TE_GATE		(0x1 << 28)
   11453 #define  VIDEO_MODE_SYNC_EVENT		(0x2 << 28)
   11454 #define  VIDEO_MODE_SYNC_PULSE		(0x3 << 28)
   11455 #define  TE_SOURCE_GPIO			(1 << 27)
   11456 #define  LINK_READY			(1 << 20)
   11457 #define  PIX_FMT_MASK			(0x3 << 16)
   11458 #define  PIX_FMT_SHIFT			16
   11459 #define  PIX_FMT_RGB565			(0x0 << 16)
   11460 #define  PIX_FMT_RGB666_PACKED		(0x1 << 16)
   11461 #define  PIX_FMT_RGB666_LOOSE		(0x2 << 16)
   11462 #define  PIX_FMT_RGB888			(0x3 << 16)
   11463 #define  PIX_FMT_RGB101010		(0x4 << 16)
   11464 #define  PIX_FMT_RGB121212		(0x5 << 16)
   11465 #define  PIX_FMT_COMPRESSED		(0x6 << 16)
   11466 #define  BGR_TRANSMISSION		(1 << 15)
   11467 #define  PIX_VIRT_CHAN(x)		((x) << 12)
   11468 #define  PIX_VIRT_CHAN_MASK		(0x3 << 12)
   11469 #define  PIX_VIRT_CHAN_SHIFT		12
   11470 #define  PIX_BUF_THRESHOLD_MASK		(0x3 << 10)
   11471 #define  PIX_BUF_THRESHOLD_SHIFT	10
   11472 #define  PIX_BUF_THRESHOLD_1_4		(0x0 << 10)
   11473 #define  PIX_BUF_THRESHOLD_1_2		(0x1 << 10)
   11474 #define  PIX_BUF_THRESHOLD_3_4		(0x2 << 10)
   11475 #define  PIX_BUF_THRESHOLD_FULL		(0x3 << 10)
   11476 #define  CONTINUOUS_CLK_MASK		(0x3 << 8)
   11477 #define  CONTINUOUS_CLK_SHIFT		8
   11478 #define  CLK_ENTER_LP_AFTER_DATA	(0x0 << 8)
   11479 #define  CLK_HS_OR_LP			(0x2 << 8)
   11480 #define  CLK_HS_CONTINUOUS		(0x3 << 8)
   11481 #define  LINK_CALIBRATION_MASK		(0x3 << 4)
   11482 #define  LINK_CALIBRATION_SHIFT		4
   11483 #define  CALIBRATION_DISABLED		(0x0 << 4)
   11484 #define  CALIBRATION_ENABLED_INITIAL_ONLY	(0x2 << 4)
   11485 #define  CALIBRATION_ENABLED_INITIAL_PERIODIC	(0x3 << 4)
   11486 #define  BLANKING_PACKET_ENABLE		(1 << 2)
   11487 #define  S3D_ORIENTATION_LANDSCAPE	(1 << 1)
   11488 #define  EOTP_DISABLED			(1 << 0)
   11489 
   11490 #define _DSI_CMD_RXCTL_0		0x6b0d4
   11491 #define _DSI_CMD_RXCTL_1		0x6b8d4
   11492 #define DSI_CMD_RXCTL(tc)		_MMIO_DSI(tc,	\
   11493 						  _DSI_CMD_RXCTL_0,\
   11494 						  _DSI_CMD_RXCTL_1)
   11495 #define  READ_UNLOADS_DW		(1 << 16)
   11496 #define  RECEIVED_UNASSIGNED_TRIGGER	(1 << 15)
   11497 #define  RECEIVED_ACKNOWLEDGE_TRIGGER	(1 << 14)
   11498 #define  RECEIVED_TEAR_EFFECT_TRIGGER	(1 << 13)
   11499 #define  RECEIVED_RESET_TRIGGER		(1 << 12)
   11500 #define  RECEIVED_PAYLOAD_WAS_LOST	(1 << 11)
   11501 #define  RECEIVED_CRC_WAS_LOST		(1 << 10)
   11502 #define  NUMBER_RX_PLOAD_DW_MASK	(0xff << 0)
   11503 #define  NUMBER_RX_PLOAD_DW_SHIFT	0
   11504 
   11505 #define _DSI_CMD_TXCTL_0		0x6b0d0
   11506 #define _DSI_CMD_TXCTL_1		0x6b8d0
   11507 #define DSI_CMD_TXCTL(tc)		_MMIO_DSI(tc,	\
   11508 						  _DSI_CMD_TXCTL_0,\
   11509 						  _DSI_CMD_TXCTL_1)
   11510 #define  KEEP_LINK_IN_HS		(1 << 24)
   11511 #define  FREE_HEADER_CREDIT_MASK	(0x1f << 8)
   11512 #define  FREE_HEADER_CREDIT_SHIFT	0x8
   11513 #define  FREE_PLOAD_CREDIT_MASK		(0xff << 0)
   11514 #define  FREE_PLOAD_CREDIT_SHIFT	0
   11515 #define  MAX_HEADER_CREDIT		0x10
   11516 #define  MAX_PLOAD_CREDIT		0x40
   11517 
   11518 #define _DSI_CMD_TXHDR_0		0x6b100
   11519 #define _DSI_CMD_TXHDR_1		0x6b900
   11520 #define DSI_CMD_TXHDR(tc)		_MMIO_DSI(tc,	\
   11521 						  _DSI_CMD_TXHDR_0,\
   11522 						  _DSI_CMD_TXHDR_1)
   11523 #define  PAYLOAD_PRESENT		(1 << 31)
   11524 #define  LP_DATA_TRANSFER		(1 << 30)
   11525 #define  VBLANK_FENCE			(1 << 29)
   11526 #define  PARAM_WC_MASK			(0xffff << 8)
   11527 #define  PARAM_WC_LOWER_SHIFT		8
   11528 #define  PARAM_WC_UPPER_SHIFT		16
   11529 #define  VC_MASK			(0x3 << 6)
   11530 #define  VC_SHIFT			6
   11531 #define  DT_MASK			(0x3f << 0)
   11532 #define  DT_SHIFT			0
   11533 
   11534 #define _DSI_CMD_TXPYLD_0		0x6b104
   11535 #define _DSI_CMD_TXPYLD_1		0x6b904
   11536 #define DSI_CMD_TXPYLD(tc)		_MMIO_DSI(tc,	\
   11537 						  _DSI_CMD_TXPYLD_0,\
   11538 						  _DSI_CMD_TXPYLD_1)
   11539 
   11540 #define _DSI_LP_MSG_0			0x6b0d8
   11541 #define _DSI_LP_MSG_1			0x6b8d8
   11542 #define DSI_LP_MSG(tc)			_MMIO_DSI(tc,	\
   11543 						  _DSI_LP_MSG_0,\
   11544 						  _DSI_LP_MSG_1)
   11545 #define  LPTX_IN_PROGRESS		(1 << 17)
   11546 #define  LINK_IN_ULPS			(1 << 16)
   11547 #define  LINK_ULPS_TYPE_LP11		(1 << 8)
   11548 #define  LINK_ENTER_ULPS		(1 << 0)
   11549 
   11550 /* DSI timeout registers */
   11551 #define _DSI_HSTX_TO_0			0x6b044
   11552 #define _DSI_HSTX_TO_1			0x6b844
   11553 #define DSI_HSTX_TO(tc)			_MMIO_DSI(tc,	\
   11554 						  _DSI_HSTX_TO_0,\
   11555 						  _DSI_HSTX_TO_1)
   11556 #define  HSTX_TIMEOUT_VALUE_MASK	(0xffff << 16)
   11557 #define  HSTX_TIMEOUT_VALUE_SHIFT	16
   11558 #define  HSTX_TIMEOUT_VALUE(x)		((x) << 16)
   11559 #define  HSTX_TIMED_OUT			(1 << 0)
   11560 
   11561 #define _DSI_LPRX_HOST_TO_0		0x6b048
   11562 #define _DSI_LPRX_HOST_TO_1		0x6b848
   11563 #define DSI_LPRX_HOST_TO(tc)		_MMIO_DSI(tc,	\
   11564 						  _DSI_LPRX_HOST_TO_0,\
   11565 						  _DSI_LPRX_HOST_TO_1)
   11566 #define  LPRX_TIMED_OUT			(1 << 16)
   11567 #define  LPRX_TIMEOUT_VALUE_MASK	(0xffff << 0)
   11568 #define  LPRX_TIMEOUT_VALUE_SHIFT	0
   11569 #define  LPRX_TIMEOUT_VALUE(x)		((x) << 0)
   11570 
   11571 #define _DSI_PWAIT_TO_0			0x6b040
   11572 #define _DSI_PWAIT_TO_1			0x6b840
   11573 #define DSI_PWAIT_TO(tc)		_MMIO_DSI(tc,	\
   11574 						  _DSI_PWAIT_TO_0,\
   11575 						  _DSI_PWAIT_TO_1)
   11576 #define  PRESET_TIMEOUT_VALUE_MASK	(0xffff << 16)
   11577 #define  PRESET_TIMEOUT_VALUE_SHIFT	16
   11578 #define  PRESET_TIMEOUT_VALUE(x)	((x) << 16)
   11579 #define  PRESPONSE_TIMEOUT_VALUE_MASK	(0xffff << 0)
   11580 #define  PRESPONSE_TIMEOUT_VALUE_SHIFT	0
   11581 #define  PRESPONSE_TIMEOUT_VALUE(x)	((x) << 0)
   11582 
   11583 #define _DSI_TA_TO_0			0x6b04c
   11584 #define _DSI_TA_TO_1			0x6b84c
   11585 #define DSI_TA_TO(tc)			_MMIO_DSI(tc,	\
   11586 						  _DSI_TA_TO_0,\
   11587 						  _DSI_TA_TO_1)
   11588 #define  TA_TIMED_OUT			(1 << 16)
   11589 #define  TA_TIMEOUT_VALUE_MASK		(0xffff << 0)
   11590 #define  TA_TIMEOUT_VALUE_SHIFT		0
   11591 #define  TA_TIMEOUT_VALUE(x)		((x) << 0)
   11592 
   11593 /* bits 31:0 */
   11594 #define _MIPIA_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb084)
   11595 #define _MIPIC_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb884)
   11596 #define MIPI_DBI_BW_CTRL(port)		_MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
   11597 
   11598 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base + 0xb088)
   11599 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base + 0xb888)
   11600 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port)	_MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
   11601 #define  LP_HS_SSW_CNT_SHIFT				16
   11602 #define  LP_HS_SSW_CNT_MASK				(0xffff << 16)
   11603 #define  HS_LP_PWR_SW_CNT_SHIFT				0
   11604 #define  HS_LP_PWR_SW_CNT_MASK				(0xffff << 0)
   11605 
   11606 #define _MIPIA_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb08c)
   11607 #define _MIPIC_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb88c)
   11608 #define MIPI_STOP_STATE_STALL(port)	_MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
   11609 #define  STOP_STATE_STALL_COUNTER_SHIFT			0
   11610 #define  STOP_STATE_STALL_COUNTER_MASK			(0xff << 0)
   11611 
   11612 #define _MIPIA_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb090)
   11613 #define _MIPIC_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb890)
   11614 #define MIPI_INTR_STAT_REG_1(port)	_MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
   11615 #define _MIPIA_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb094)
   11616 #define _MIPIC_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb894)
   11617 #define MIPI_INTR_EN_REG_1(port)	_MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
   11618 #define  RX_CONTENTION_DETECTED				(1 << 0)
   11619 
   11620 /* XXX: only pipe A ?!? */
   11621 #define MIPIA_DBI_TYPEC_CTRL		(dev_priv->mipi_mmio_base + 0xb100)
   11622 #define  DBI_TYPEC_ENABLE				(1 << 31)
   11623 #define  DBI_TYPEC_WIP					(1 << 30)
   11624 #define  DBI_TYPEC_OPTION_SHIFT				28
   11625 #define  DBI_TYPEC_OPTION_MASK				(3 << 28)
   11626 #define  DBI_TYPEC_FREQ_SHIFT				24
   11627 #define  DBI_TYPEC_FREQ_MASK				(0xf << 24)
   11628 #define  DBI_TYPEC_OVERRIDE				(1 << 8)
   11629 #define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT		0
   11630 #define  DBI_TYPEC_OVERRIDE_COUNTER_MASK		(0xff << 0)
   11631 
   11632 
   11633 /* MIPI adapter registers */
   11634 
   11635 #define _MIPIA_CTRL			(dev_priv->mipi_mmio_base + 0xb104)
   11636 #define _MIPIC_CTRL			(dev_priv->mipi_mmio_base + 0xb904)
   11637 #define MIPI_CTRL(port)			_MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
   11638 #define  ESCAPE_CLOCK_DIVIDER_SHIFT			5 /* A only */
   11639 #define  ESCAPE_CLOCK_DIVIDER_MASK			(3 << 5)
   11640 #define  ESCAPE_CLOCK_DIVIDER_1				(0 << 5)
   11641 #define  ESCAPE_CLOCK_DIVIDER_2				(1 << 5)
   11642 #define  ESCAPE_CLOCK_DIVIDER_4				(2 << 5)
   11643 #define  READ_REQUEST_PRIORITY_SHIFT			3
   11644 #define  READ_REQUEST_PRIORITY_MASK			(3 << 3)
   11645 #define  READ_REQUEST_PRIORITY_LOW			(0 << 3)
   11646 #define  READ_REQUEST_PRIORITY_HIGH			(3 << 3)
   11647 #define  RGB_FLIP_TO_BGR				(1 << 2)
   11648 
   11649 #define  BXT_PIPE_SELECT_SHIFT				7
   11650 #define  BXT_PIPE_SELECT_MASK				(7 << 7)
   11651 #define  BXT_PIPE_SELECT(pipe)				((pipe) << 7)
   11652 #define  GLK_PHY_STATUS_PORT_READY			(1 << 31) /* RO */
   11653 #define  GLK_ULPS_NOT_ACTIVE				(1 << 30) /* RO */
   11654 #define  GLK_MIPIIO_RESET_RELEASED			(1 << 28)
   11655 #define  GLK_CLOCK_LANE_STOP_STATE			(1 << 27) /* RO */
   11656 #define  GLK_DATA_LANE_STOP_STATE			(1 << 26) /* RO */
   11657 #define  GLK_LP_WAKE					(1 << 22)
   11658 #define  GLK_LP11_LOW_PWR_MODE				(1 << 21)
   11659 #define  GLK_LP00_LOW_PWR_MODE				(1 << 20)
   11660 #define  GLK_FIREWALL_ENABLE				(1 << 16)
   11661 #define  BXT_PIXEL_OVERLAP_CNT_MASK			(0xf << 10)
   11662 #define  BXT_PIXEL_OVERLAP_CNT_SHIFT			10
   11663 #define  BXT_DSC_ENABLE					(1 << 3)
   11664 #define  BXT_RGB_FLIP					(1 << 2)
   11665 #define  GLK_MIPIIO_PORT_POWERED			(1 << 1) /* RO */
   11666 #define  GLK_MIPIIO_ENABLE				(1 << 0)
   11667 
   11668 #define _MIPIA_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb108)
   11669 #define _MIPIC_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb908)
   11670 #define MIPI_DATA_ADDRESS(port)		_MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
   11671 #define  DATA_MEM_ADDRESS_SHIFT				5
   11672 #define  DATA_MEM_ADDRESS_MASK				(0x7ffffff << 5)
   11673 #define  DATA_VALID					(1 << 0)
   11674 
   11675 #define _MIPIA_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb10c)
   11676 #define _MIPIC_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb90c)
   11677 #define MIPI_DATA_LENGTH(port)		_MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
   11678 #define  DATA_LENGTH_SHIFT				0
   11679 #define  DATA_LENGTH_MASK				(0xfffff << 0)
   11680 
   11681 #define _MIPIA_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb110)
   11682 #define _MIPIC_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb910)
   11683 #define MIPI_COMMAND_ADDRESS(port)	_MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
   11684 #define  COMMAND_MEM_ADDRESS_SHIFT			5
   11685 #define  COMMAND_MEM_ADDRESS_MASK			(0x7ffffff << 5)
   11686 #define  AUTO_PWG_ENABLE				(1 << 2)
   11687 #define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING		(1 << 1)
   11688 #define  COMMAND_VALID					(1 << 0)
   11689 
   11690 #define _MIPIA_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb114)
   11691 #define _MIPIC_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb914)
   11692 #define MIPI_COMMAND_LENGTH(port)	_MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
   11693 #define  COMMAND_LENGTH_SHIFT(n)			(8 * (n)) /* n: 0...3 */
   11694 #define  COMMAND_LENGTH_MASK(n)				(0xff << (8 * (n)))
   11695 
   11696 #define _MIPIA_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb118)
   11697 #define _MIPIC_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb918)
   11698 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
   11699 
   11700 #define _MIPIA_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb138)
   11701 #define _MIPIC_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb938)
   11702 #define MIPI_READ_DATA_VALID(port)	_MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
   11703 #define  READ_DATA_VALID(n)				(1 << (n))
   11704 
   11705 /* MOCS (Memory Object Control State) registers */
   11706 #define GEN9_LNCFCMOCS(i)	_MMIO(0xb020 + (i) * 4)	/* L3 Cache Control */
   11707 
   11708 #define __GEN9_RCS0_MOCS0	0xc800
   11709 #define GEN9_GFX_MOCS(i)	_MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
   11710 #define __GEN9_VCS0_MOCS0	0xc900
   11711 #define GEN9_MFX0_MOCS(i)	_MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
   11712 #define __GEN9_VCS1_MOCS0	0xca00
   11713 #define GEN9_MFX1_MOCS(i)	_MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
   11714 #define __GEN9_VECS0_MOCS0	0xcb00
   11715 #define GEN9_VEBOX_MOCS(i)	_MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
   11716 #define __GEN9_BCS0_MOCS0	0xcc00
   11717 #define GEN9_BLT_MOCS(i)	_MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
   11718 #define __GEN11_VCS2_MOCS0	0x10000
   11719 #define GEN11_MFX2_MOCS(i)	_MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
   11720 
   11721 #define GEN10_SCRATCH_LNCF2		_MMIO(0xb0a0)
   11722 #define   PMFLUSHDONE_LNICRSDROP	(1 << 20)
   11723 #define   PMFLUSH_GAPL3UNBLOCK		(1 << 21)
   11724 #define   PMFLUSHDONE_LNEBLK		(1 << 22)
   11725 
   11726 #define GEN12_GLOBAL_MOCS(i)	_MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
   11727 
   11728 /* gamt regs */
   11729 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
   11730 #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW  0x67F1427F /* max/min for LRA1/2 */
   11731 #define   GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV  0x5FF101FF /* max/min for LRA1/2 */
   11732 #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL  0x67F1427F /*    "        " */
   11733 #define   GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT  0x5FF101FF /*    "        " */
   11734 
   11735 #define MMCD_MISC_CTRL		_MMIO(0x4ddc) /* skl+ */
   11736 #define  MMCD_PCLA		(1 << 31)
   11737 #define  MMCD_HOTSPOT_EN	(1 << 27)
   11738 
   11739 #define _ICL_PHY_MISC_A		0x64C00
   11740 #define _ICL_PHY_MISC_B		0x64C04
   11741 #define ICL_PHY_MISC(port)	_MMIO_PORT(port, _ICL_PHY_MISC_A, \
   11742 						 _ICL_PHY_MISC_B)
   11743 #define  ICL_PHY_MISC_MUX_DDID			(1 << 28)
   11744 #define  ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN	(1 << 23)
   11745 
   11746 /* Icelake Display Stream Compression Registers */
   11747 #define DSCA_PICTURE_PARAMETER_SET_0		_MMIO(0x6B200)
   11748 #define DSCC_PICTURE_PARAMETER_SET_0		_MMIO(0x6BA00)
   11749 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB	0x78270
   11750 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB	0x78370
   11751 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC	0x78470
   11752 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC	0x78570
   11753 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11754 							   _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
   11755 							   _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
   11756 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11757 							   _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
   11758 							   _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
   11759 #define  DSC_VBR_ENABLE			(1 << 19)
   11760 #define  DSC_422_ENABLE			(1 << 18)
   11761 #define  DSC_COLOR_SPACE_CONVERSION	(1 << 17)
   11762 #define  DSC_BLOCK_PREDICTION		(1 << 16)
   11763 #define  DSC_LINE_BUF_DEPTH_SHIFT	12
   11764 #define  DSC_BPC_SHIFT			8
   11765 #define  DSC_VER_MIN_SHIFT		4
   11766 #define  DSC_VER_MAJ			(0x1 << 0)
   11767 
   11768 #define DSCA_PICTURE_PARAMETER_SET_1		_MMIO(0x6B204)
   11769 #define DSCC_PICTURE_PARAMETER_SET_1		_MMIO(0x6BA04)
   11770 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB	0x78274
   11771 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB	0x78374
   11772 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC	0x78474
   11773 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC	0x78574
   11774 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11775 							   _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
   11776 							   _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
   11777 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11778 							   _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
   11779 							   _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
   11780 #define  DSC_BPP(bpp)				((bpp) << 0)
   11781 
   11782 #define DSCA_PICTURE_PARAMETER_SET_2		_MMIO(0x6B208)
   11783 #define DSCC_PICTURE_PARAMETER_SET_2		_MMIO(0x6BA08)
   11784 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB	0x78278
   11785 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB	0x78378
   11786 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC	0x78478
   11787 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC	0x78578
   11788 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11789 							   _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
   11790 							   _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
   11791 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11792 					    _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
   11793 					    _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
   11794 #define  DSC_PIC_WIDTH(pic_width)	((pic_width) << 16)
   11795 #define  DSC_PIC_HEIGHT(pic_height)	((pic_height) << 0)
   11796 
   11797 #define DSCA_PICTURE_PARAMETER_SET_3		_MMIO(0x6B20C)
   11798 #define DSCC_PICTURE_PARAMETER_SET_3		_MMIO(0x6BA0C)
   11799 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB	0x7827C
   11800 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB	0x7837C
   11801 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC	0x7847C
   11802 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC	0x7857C
   11803 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11804 							   _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
   11805 							   _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
   11806 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11807 							   _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
   11808 							   _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
   11809 #define  DSC_SLICE_WIDTH(slice_width)   ((slice_width) << 16)
   11810 #define  DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
   11811 
   11812 #define DSCA_PICTURE_PARAMETER_SET_4		_MMIO(0x6B210)
   11813 #define DSCC_PICTURE_PARAMETER_SET_4		_MMIO(0x6BA10)
   11814 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB	0x78280
   11815 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB	0x78380
   11816 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC	0x78480
   11817 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC	0x78580
   11818 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11819 							   _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
   11820 							   _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
   11821 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11822 							   _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
   11823 							   _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
   11824 #define  DSC_INITIAL_DEC_DELAY(dec_delay)       ((dec_delay) << 16)
   11825 #define  DSC_INITIAL_XMIT_DELAY(xmit_delay)     ((xmit_delay) << 0)
   11826 
   11827 #define DSCA_PICTURE_PARAMETER_SET_5		_MMIO(0x6B214)
   11828 #define DSCC_PICTURE_PARAMETER_SET_5		_MMIO(0x6BA14)
   11829 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB	0x78284
   11830 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB	0x78384
   11831 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC	0x78484
   11832 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC	0x78584
   11833 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11834 							   _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
   11835 							   _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
   11836 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11837 							   _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
   11838 							   _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
   11839 #define  DSC_SCALE_DEC_INT(scale_dec)	((scale_dec) << 16)
   11840 #define  DSC_SCALE_INC_INT(scale_inc)		((scale_inc) << 0)
   11841 
   11842 #define DSCA_PICTURE_PARAMETER_SET_6		_MMIO(0x6B218)
   11843 #define DSCC_PICTURE_PARAMETER_SET_6		_MMIO(0x6BA18)
   11844 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB	0x78288
   11845 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB	0x78388
   11846 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC	0x78488
   11847 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC	0x78588
   11848 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11849 							   _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
   11850 							   _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
   11851 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11852 							   _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
   11853 							   _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
   11854 #define  DSC_FLATNESS_MAX_QP(max_qp)		((max_qp) << 24)
   11855 #define  DSC_FLATNESS_MIN_QP(min_qp)		((min_qp) << 16)
   11856 #define  DSC_FIRST_LINE_BPG_OFFSET(offset)	((offset) << 8)
   11857 #define  DSC_INITIAL_SCALE_VALUE(value)		((value) << 0)
   11858 
   11859 #define DSCA_PICTURE_PARAMETER_SET_7		_MMIO(0x6B21C)
   11860 #define DSCC_PICTURE_PARAMETER_SET_7		_MMIO(0x6BA1C)
   11861 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB	0x7828C
   11862 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB	0x7838C
   11863 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC	0x7848C
   11864 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC	0x7858C
   11865 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11866 							    _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
   11867 							    _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
   11868 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11869 							    _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
   11870 							    _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
   11871 #define  DSC_NFL_BPG_OFFSET(bpg_offset)		((bpg_offset) << 16)
   11872 #define  DSC_SLICE_BPG_OFFSET(bpg_offset)	((bpg_offset) << 0)
   11873 
   11874 #define DSCA_PICTURE_PARAMETER_SET_8		_MMIO(0x6B220)
   11875 #define DSCC_PICTURE_PARAMETER_SET_8		_MMIO(0x6BA20)
   11876 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB	0x78290
   11877 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB	0x78390
   11878 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC	0x78490
   11879 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC	0x78590
   11880 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11881 							   _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
   11882 							   _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
   11883 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11884 							   _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
   11885 							   _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
   11886 #define  DSC_INITIAL_OFFSET(initial_offset)		((initial_offset) << 16)
   11887 #define  DSC_FINAL_OFFSET(final_offset)			((final_offset) << 0)
   11888 
   11889 #define DSCA_PICTURE_PARAMETER_SET_9		_MMIO(0x6B224)
   11890 #define DSCC_PICTURE_PARAMETER_SET_9		_MMIO(0x6BA24)
   11891 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB	0x78294
   11892 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB	0x78394
   11893 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC	0x78494
   11894 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC	0x78594
   11895 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11896 							   _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
   11897 							   _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
   11898 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11899 							   _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
   11900 							   _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
   11901 #define  DSC_RC_EDGE_FACTOR(rc_edge_fact)	((rc_edge_fact) << 16)
   11902 #define  DSC_RC_MODEL_SIZE(rc_model_size)	((rc_model_size) << 0)
   11903 
   11904 #define DSCA_PICTURE_PARAMETER_SET_10		_MMIO(0x6B228)
   11905 #define DSCC_PICTURE_PARAMETER_SET_10		_MMIO(0x6BA28)
   11906 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB	0x78298
   11907 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB	0x78398
   11908 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC	0x78498
   11909 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC	0x78598
   11910 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11911 							   _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
   11912 							   _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
   11913 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11914 							   _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
   11915 							   _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
   11916 #define  DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low)		((rc_tgt_off_low) << 20)
   11917 #define  DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high)	((rc_tgt_off_high) << 16)
   11918 #define  DSC_RC_QUANT_INC_LIMIT1(lim)			((lim) << 8)
   11919 #define  DSC_RC_QUANT_INC_LIMIT0(lim)			((lim) << 0)
   11920 
   11921 #define DSCA_PICTURE_PARAMETER_SET_11		_MMIO(0x6B22C)
   11922 #define DSCC_PICTURE_PARAMETER_SET_11		_MMIO(0x6BA2C)
   11923 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB	0x7829C
   11924 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB	0x7839C
   11925 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC	0x7849C
   11926 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC	0x7859C
   11927 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11928 							   _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
   11929 							   _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
   11930 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11931 							   _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
   11932 							   _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
   11933 
   11934 #define DSCA_PICTURE_PARAMETER_SET_12		_MMIO(0x6B260)
   11935 #define DSCC_PICTURE_PARAMETER_SET_12		_MMIO(0x6BA60)
   11936 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB	0x782A0
   11937 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB	0x783A0
   11938 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC	0x784A0
   11939 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC	0x785A0
   11940 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11941 							   _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
   11942 							   _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
   11943 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11944 							   _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
   11945 							   _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
   11946 
   11947 #define DSCA_PICTURE_PARAMETER_SET_13		_MMIO(0x6B264)
   11948 #define DSCC_PICTURE_PARAMETER_SET_13		_MMIO(0x6BA64)
   11949 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB	0x782A4
   11950 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB	0x783A4
   11951 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC	0x784A4
   11952 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC	0x785A4
   11953 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11954 							   _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
   11955 							   _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
   11956 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11957 							   _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
   11958 							   _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
   11959 
   11960 #define DSCA_PICTURE_PARAMETER_SET_14		_MMIO(0x6B268)
   11961 #define DSCC_PICTURE_PARAMETER_SET_14		_MMIO(0x6BA68)
   11962 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB	0x782A8
   11963 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB	0x783A8
   11964 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC	0x784A8
   11965 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC	0x785A8
   11966 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11967 							   _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
   11968 							   _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
   11969 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11970 							   _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
   11971 							   _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
   11972 
   11973 #define DSCA_PICTURE_PARAMETER_SET_15		_MMIO(0x6B26C)
   11974 #define DSCC_PICTURE_PARAMETER_SET_15		_MMIO(0x6BA6C)
   11975 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB	0x782AC
   11976 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB	0x783AC
   11977 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC	0x784AC
   11978 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC	0x785AC
   11979 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11980 							   _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
   11981 							   _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
   11982 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11983 							   _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
   11984 							   _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
   11985 
   11986 #define DSCA_PICTURE_PARAMETER_SET_16		_MMIO(0x6B270)
   11987 #define DSCC_PICTURE_PARAMETER_SET_16		_MMIO(0x6BA70)
   11988 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB	0x782B0
   11989 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB	0x783B0
   11990 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC	0x784B0
   11991 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC	0x785B0
   11992 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11993 							   _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
   11994 							   _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
   11995 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   11996 							   _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
   11997 							   _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
   11998 #define  DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame)	((slice_row_per_frame) << 20)
   11999 #define  DSC_SLICE_PER_LINE(slice_per_line)		((slice_per_line) << 16)
   12000 #define  DSC_SLICE_CHUNK_SIZE(slice_chunk_size)		((slice_chunk_size) << 0)
   12001 
   12002 /* Icelake Rate Control Buffer Threshold Registers */
   12003 #define DSCA_RC_BUF_THRESH_0			_MMIO(0x6B230)
   12004 #define DSCA_RC_BUF_THRESH_0_UDW		_MMIO(0x6B230 + 4)
   12005 #define DSCC_RC_BUF_THRESH_0			_MMIO(0x6BA30)
   12006 #define DSCC_RC_BUF_THRESH_0_UDW		_MMIO(0x6BA30 + 4)
   12007 #define _ICL_DSC0_RC_BUF_THRESH_0_PB		(0x78254)
   12008 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB	(0x78254 + 4)
   12009 #define _ICL_DSC1_RC_BUF_THRESH_0_PB		(0x78354)
   12010 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB	(0x78354 + 4)
   12011 #define _ICL_DSC0_RC_BUF_THRESH_0_PC		(0x78454)
   12012 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC	(0x78454 + 4)
   12013 #define _ICL_DSC1_RC_BUF_THRESH_0_PC		(0x78554)
   12014 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC	(0x78554 + 4)
   12015 #define ICL_DSC0_RC_BUF_THRESH_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12016 						_ICL_DSC0_RC_BUF_THRESH_0_PB, \
   12017 						_ICL_DSC0_RC_BUF_THRESH_0_PC)
   12018 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12019 						_ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
   12020 						_ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
   12021 #define ICL_DSC1_RC_BUF_THRESH_0(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12022 						_ICL_DSC1_RC_BUF_THRESH_0_PB, \
   12023 						_ICL_DSC1_RC_BUF_THRESH_0_PC)
   12024 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12025 						_ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
   12026 						_ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
   12027 
   12028 #define DSCA_RC_BUF_THRESH_1			_MMIO(0x6B238)
   12029 #define DSCA_RC_BUF_THRESH_1_UDW		_MMIO(0x6B238 + 4)
   12030 #define DSCC_RC_BUF_THRESH_1			_MMIO(0x6BA38)
   12031 #define DSCC_RC_BUF_THRESH_1_UDW		_MMIO(0x6BA38 + 4)
   12032 #define _ICL_DSC0_RC_BUF_THRESH_1_PB		(0x7825C)
   12033 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB	(0x7825C + 4)
   12034 #define _ICL_DSC1_RC_BUF_THRESH_1_PB		(0x7835C)
   12035 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB	(0x7835C + 4)
   12036 #define _ICL_DSC0_RC_BUF_THRESH_1_PC		(0x7845C)
   12037 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC	(0x7845C + 4)
   12038 #define _ICL_DSC1_RC_BUF_THRESH_1_PC		(0x7855C)
   12039 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC	(0x7855C + 4)
   12040 #define ICL_DSC0_RC_BUF_THRESH_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12041 						_ICL_DSC0_RC_BUF_THRESH_1_PB, \
   12042 						_ICL_DSC0_RC_BUF_THRESH_1_PC)
   12043 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12044 						_ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
   12045 						_ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
   12046 #define ICL_DSC1_RC_BUF_THRESH_1(pipe)		_MMIO_PIPE((pipe) - PIPE_B, \
   12047 						_ICL_DSC1_RC_BUF_THRESH_1_PB, \
   12048 						_ICL_DSC1_RC_BUF_THRESH_1_PC)
   12049 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe)	_MMIO_PIPE((pipe) - PIPE_B, \
   12050 						_ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
   12051 						_ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
   12052 
   12053 #define PORT_TX_DFLEXDPSP(fia)			_MMIO_FIA((fia), 0x008A0)
   12054 #define   MODULAR_FIA_MASK			(1 << 4)
   12055 #define   TC_LIVE_STATE_TBT(idx)		(1 << ((idx) * 8 + 6))
   12056 #define   TC_LIVE_STATE_TC(idx)			(1 << ((idx) * 8 + 5))
   12057 #define   DP_LANE_ASSIGNMENT_SHIFT(idx)		((idx) * 8)
   12058 #define   DP_LANE_ASSIGNMENT_MASK(idx)		(0xf << ((idx) * 8))
   12059 #define   DP_LANE_ASSIGNMENT(idx, x)		((x) << ((idx) * 8))
   12060 
   12061 #define PORT_TX_DFLEXDPPMS(fia)			_MMIO_FIA((fia), 0x00890)
   12062 #define   DP_PHY_MODE_STATUS_COMPLETED(idx)	(1 << (idx))
   12063 
   12064 #define PORT_TX_DFLEXDPCSSS(fia)		_MMIO_FIA((fia), 0x00894)
   12065 #define   DP_PHY_MODE_STATUS_NOT_SAFE(idx)	(1 << (idx))
   12066 
   12067 #define PORT_TX_DFLEXPA1(fia)			_MMIO_FIA((fia), 0x00880)
   12068 #define   DP_PIN_ASSIGNMENT_SHIFT(idx)		((idx) * 4)
   12069 #define   DP_PIN_ASSIGNMENT_MASK(idx)		(0xf << ((idx) * 4))
   12070 #define   DP_PIN_ASSIGNMENT(idx, x)		((x) << ((idx) * 4))
   12071 
   12072 /* This register controls the Display State Buffer (DSB) engines. */
   12073 #define _DSBSL_INSTANCE_BASE		0x70B00
   12074 #define DSBSL_INSTANCE(pipe, id)	(_DSBSL_INSTANCE_BASE + \
   12075 					 (pipe) * 0x1000 + (id) * 0x100)
   12076 #define DSB_HEAD(pipe, id)		_MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
   12077 #define DSB_TAIL(pipe, id)		_MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
   12078 #define DSB_CTRL(pipe, id)		_MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
   12079 #define   DSB_ENABLE			(1 << 31)
   12080 #define   DSB_STATUS			(1 << 0)
   12081 
   12082 #endif /* _I915_REG_H_ */
   12083