Home | History | Annotate | Line # | Download | only in i915
i915_reg.h revision 1.14
      1 /*	$NetBSD: i915_reg.h,v 1.14 2019/12/05 20:03:09 maya Exp $	*/
      2 
      3 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
      4  * All Rights Reserved.
      5  *
      6  * Permission is hereby granted, free of charge, to any person obtaining a
      7  * copy of this software and associated documentation files (the
      8  * "Software"), to deal in the Software without restriction, including
      9  * without limitation the rights to use, copy, modify, merge, publish,
     10  * distribute, sub license, and/or sell copies of the Software, and to
     11  * permit persons to whom the Software is furnished to do so, subject to
     12  * the following conditions:
     13  *
     14  * The above copyright notice and this permission notice (including the
     15  * next paragraph) shall be included in all copies or substantial portions
     16  * of the Software.
     17  *
     18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
     19  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
     20  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
     21  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
     22  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
     23  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
     24  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
     25  */
     26 
     27 #ifndef _I915_REG_H_
     28 #define _I915_REG_H_
     29 
     30 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
     31 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
     32 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
     33 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
     34 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
     35 			       (pipe) == PIPE_B ? (b) : (c))
     36 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
     37 			       (port) == PORT_B ? (b) : (c))
     38 
     39 #define _MASKED_FIELD(mask, value) ({					   \
     40 	if (__builtin_constant_p(mask)) {				   \
     41 		BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
     42 	}								   \
     43 	if (__builtin_constant_p(value)) {				   \
     44 		BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
     45 	}								   \
     46 	if (__builtin_constant_p(mask) && __builtin_constant_p(value)) {   \
     47 		BUILD_BUG_ON_MSG((value) & ~(mask),			   \
     48 				 "Incorrect value for mask");		   \
     49 	}								   \
     50 	(mask) << 16 | (value); })
     51 #define _MASKED_BIT_ENABLE(a)	({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
     52 #define _MASKED_BIT_DISABLE(a)	(_MASKED_FIELD((a), 0))
     53 
     54 
     55 
     56 /* PCI config space */
     57 
     58 #define HPLLCC	0xc0 /* 85x only */
     59 #define   GC_CLOCK_CONTROL_MASK		(0x7 << 0)
     60 #define   GC_CLOCK_133_200		(0 << 0)
     61 #define   GC_CLOCK_100_200		(1 << 0)
     62 #define   GC_CLOCK_100_133		(2 << 0)
     63 #define   GC_CLOCK_133_266		(3 << 0)
     64 #define   GC_CLOCK_133_200_2		(4 << 0)
     65 #define   GC_CLOCK_133_266_2		(5 << 0)
     66 #define   GC_CLOCK_166_266		(6 << 0)
     67 #define   GC_CLOCK_166_250		(7 << 0)
     68 
     69 #define GCFGC2	0xda
     70 #define GCFGC	0xf0 /* 915+ only */
     71 #define   GC_LOW_FREQUENCY_ENABLE	(1 << 7)
     72 #define   GC_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
     73 #define   GC_DISPLAY_CLOCK_333_MHZ	(4 << 4)
     74 #define   GC_DISPLAY_CLOCK_267_MHZ_PNV	(0 << 4)
     75 #define   GC_DISPLAY_CLOCK_333_MHZ_PNV	(1 << 4)
     76 #define   GC_DISPLAY_CLOCK_444_MHZ_PNV	(2 << 4)
     77 #define   GC_DISPLAY_CLOCK_200_MHZ_PNV	(5 << 4)
     78 #define   GC_DISPLAY_CLOCK_133_MHZ_PNV	(6 << 4)
     79 #define   GC_DISPLAY_CLOCK_167_MHZ_PNV	(7 << 4)
     80 #define   GC_DISPLAY_CLOCK_MASK		(7 << 4)
     81 #define   GM45_GC_RENDER_CLOCK_MASK	(0xf << 0)
     82 #define   GM45_GC_RENDER_CLOCK_266_MHZ	(8 << 0)
     83 #define   GM45_GC_RENDER_CLOCK_320_MHZ	(9 << 0)
     84 #define   GM45_GC_RENDER_CLOCK_400_MHZ	(0xb << 0)
     85 #define   GM45_GC_RENDER_CLOCK_533_MHZ	(0xc << 0)
     86 #define   I965_GC_RENDER_CLOCK_MASK	(0xf << 0)
     87 #define   I965_GC_RENDER_CLOCK_267_MHZ	(2 << 0)
     88 #define   I965_GC_RENDER_CLOCK_333_MHZ	(3 << 0)
     89 #define   I965_GC_RENDER_CLOCK_444_MHZ	(4 << 0)
     90 #define   I965_GC_RENDER_CLOCK_533_MHZ	(5 << 0)
     91 #define   I945_GC_RENDER_CLOCK_MASK	(7 << 0)
     92 #define   I945_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
     93 #define   I945_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
     94 #define   I945_GC_RENDER_CLOCK_250_MHZ	(3 << 0)
     95 #define   I945_GC_RENDER_CLOCK_400_MHZ	(5 << 0)
     96 #define   I915_GC_RENDER_CLOCK_MASK	(7 << 0)
     97 #define   I915_GC_RENDER_CLOCK_166_MHZ	(0 << 0)
     98 #define   I915_GC_RENDER_CLOCK_200_MHZ	(1 << 0)
     99 #define   I915_GC_RENDER_CLOCK_333_MHZ	(4 << 0)
    100 #define GCDGMBUS 0xcc
    101 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
    102 
    103 
    104 /* Graphics reset regs */
    105 #define I915_GDRST 0xc0 /* PCI config register */
    106 #define  GRDOM_FULL	(0<<2)
    107 #define  GRDOM_RENDER	(1<<2)
    108 #define  GRDOM_MEDIA	(3<<2)
    109 #define  GRDOM_MASK	(3<<2)
    110 #define  GRDOM_RESET_STATUS (1<<1)
    111 #define  GRDOM_RESET_ENABLE (1<<0)
    112 
    113 #define ILK_GDSR (MCHBAR_MIRROR_BASE + 0x2ca4)
    114 #define  ILK_GRDOM_FULL		(0<<1)
    115 #define  ILK_GRDOM_RENDER	(1<<1)
    116 #define  ILK_GRDOM_MEDIA	(3<<1)
    117 #define  ILK_GRDOM_MASK		(3<<1)
    118 #define  ILK_GRDOM_RESET_ENABLE (1<<0)
    119 
    120 #define GEN6_MBCUNIT_SNPCR	0x900c /* for LLC config */
    121 #define   GEN6_MBC_SNPCR_SHIFT	21
    122 #define   GEN6_MBC_SNPCR_MASK	(3<<21)
    123 #define   GEN6_MBC_SNPCR_MAX	(0<<21)
    124 #define   GEN6_MBC_SNPCR_MED	(1<<21)
    125 #define   GEN6_MBC_SNPCR_LOW	(2<<21)
    126 #define   GEN6_MBC_SNPCR_MIN	(3<<21) /* only 1/16th of the cache is shared */
    127 
    128 #define VLV_G3DCTL		0x9024
    129 #define VLV_GSCKGCTL		0x9028
    130 
    131 #define GEN6_MBCTL		0x0907c
    132 #define   GEN6_MBCTL_ENABLE_BOOT_FETCH	(1 << 4)
    133 #define   GEN6_MBCTL_CTX_FETCH_NEEDED	(1 << 3)
    134 #define   GEN6_MBCTL_BME_UPDATE_ENABLE	(1 << 2)
    135 #define   GEN6_MBCTL_MAE_UPDATE_ENABLE	(1 << 1)
    136 #define   GEN6_MBCTL_BOOT_FETCH_MECH	(1 << 0)
    137 
    138 #define GEN6_GDRST	0x941c
    139 #define  GEN6_GRDOM_FULL		(1 << 0)
    140 #define  GEN6_GRDOM_RENDER		(1 << 1)
    141 #define  GEN6_GRDOM_MEDIA		(1 << 2)
    142 #define  GEN6_GRDOM_BLT			(1 << 3)
    143 
    144 #define RING_PP_DIR_BASE(ring)		((ring)->mmio_base+0x228)
    145 #define RING_PP_DIR_BASE_READ(ring)	((ring)->mmio_base+0x518)
    146 #define RING_PP_DIR_DCLV(ring)		((ring)->mmio_base+0x220)
    147 #define   PP_DIR_DCLV_2G		0xffffffff
    148 
    149 #define GEN8_RING_PDP_UDW(ring, n)	((ring)->mmio_base+0x270 + ((n) * 8 + 4))
    150 #define GEN8_RING_PDP_LDW(ring, n)	((ring)->mmio_base+0x270 + (n) * 8)
    151 
    152 #define GEN8_R_PWR_CLK_STATE		0x20C8
    153 #define   GEN8_RPCS_ENABLE		(1UL << 31)
    154 #define   GEN8_RPCS_S_CNT_ENABLE	(1 << 18)
    155 #define   GEN8_RPCS_S_CNT_SHIFT		15
    156 #define   GEN8_RPCS_S_CNT_MASK		(0x7 << GEN8_RPCS_S_CNT_SHIFT)
    157 #define   GEN8_RPCS_SS_CNT_ENABLE	(1 << 11)
    158 #define   GEN8_RPCS_SS_CNT_SHIFT	8
    159 #define   GEN8_RPCS_SS_CNT_MASK		(0x7 << GEN8_RPCS_SS_CNT_SHIFT)
    160 #define   GEN8_RPCS_EU_MAX_SHIFT	4
    161 #define   GEN8_RPCS_EU_MAX_MASK		(0xf << GEN8_RPCS_EU_MAX_SHIFT)
    162 #define   GEN8_RPCS_EU_MIN_SHIFT	0
    163 #define   GEN8_RPCS_EU_MIN_MASK		(0xf << GEN8_RPCS_EU_MIN_SHIFT)
    164 
    165 #define GAM_ECOCHK			0x4090
    166 #define   BDW_DISABLE_HDC_INVALIDATION	(1<<25)
    167 #define   ECOCHK_SNB_BIT		(1<<10)
    168 #define   ECOCHK_DIS_TLB		(1<<8)
    169 #define   HSW_ECOCHK_ARB_PRIO_SOL	(1<<6)
    170 #define   ECOCHK_PPGTT_CACHE64B		(0x3<<3)
    171 #define   ECOCHK_PPGTT_CACHE4B		(0x0<<3)
    172 #define   ECOCHK_PPGTT_GFDT_IVB		(0x1<<4)
    173 #define   ECOCHK_PPGTT_LLC_IVB		(0x1<<3)
    174 #define   ECOCHK_PPGTT_UC_HSW		(0x1<<3)
    175 #define   ECOCHK_PPGTT_WT_HSW		(0x2<<3)
    176 #define   ECOCHK_PPGTT_WB_HSW		(0x3<<3)
    177 
    178 #define GEN8_RC6_CTX_INFO		0x8504
    179 
    180 #define GAC_ECO_BITS			0x14090
    181 #define   ECOBITS_SNB_BIT		(1<<13)
    182 #define   ECOBITS_PPGTT_CACHE64B	(3<<8)
    183 #define   ECOBITS_PPGTT_CACHE4B		(0<<8)
    184 
    185 #define GAB_CTL				0x24000
    186 #define   GAB_CTL_CONT_AFTER_PAGEFAULT	(1<<8)
    187 
    188 #define GEN6_STOLEN_RESERVED		0x1082C0
    189 #define GEN6_STOLEN_RESERVED_ADDR_MASK	(0xFFFUL << 20)
    190 #define GEN7_STOLEN_RESERVED_ADDR_MASK	(0x3FFFUL << 18)
    191 #define GEN6_STOLEN_RESERVED_SIZE_MASK	(3 << 4)
    192 #define GEN6_STOLEN_RESERVED_1M		(0 << 4)
    193 #define GEN6_STOLEN_RESERVED_512K	(1 << 4)
    194 #define GEN6_STOLEN_RESERVED_256K	(2 << 4)
    195 #define GEN6_STOLEN_RESERVED_128K	(3 << 4)
    196 #define GEN7_STOLEN_RESERVED_SIZE_MASK	(1 << 5)
    197 #define GEN7_STOLEN_RESERVED_1M		(0 << 5)
    198 #define GEN7_STOLEN_RESERVED_256K	(1 << 5)
    199 #define GEN8_STOLEN_RESERVED_SIZE_MASK	(3 << 7)
    200 #define GEN8_STOLEN_RESERVED_1M		(0 << 7)
    201 #define GEN8_STOLEN_RESERVED_2M		(1 << 7)
    202 #define GEN8_STOLEN_RESERVED_4M		(2 << 7)
    203 #define GEN8_STOLEN_RESERVED_8M		(3 << 7)
    204 
    205 /* VGA stuff */
    206 
    207 #define VGA_ST01_MDA 0x3ba
    208 #define VGA_ST01_CGA 0x3da
    209 
    210 #define VGA_MSR_WRITE 0x3c2
    211 #define VGA_MSR_READ 0x3cc
    212 #define   VGA_MSR_MEM_EN (1<<1)
    213 #define   VGA_MSR_CGA_MODE (1<<0)
    214 
    215 #define VGA_SR_INDEX 0x3c4
    216 #define SR01			1
    217 #define VGA_SR_DATA 0x3c5
    218 
    219 #define VGA_AR_INDEX 0x3c0
    220 #define   VGA_AR_VID_EN (1<<5)
    221 #define VGA_AR_DATA_WRITE 0x3c0
    222 #define VGA_AR_DATA_READ 0x3c1
    223 
    224 #define VGA_GR_INDEX 0x3ce
    225 #define VGA_GR_DATA 0x3cf
    226 /* GR05 */
    227 #define   VGA_GR_MEM_READ_MODE_SHIFT 3
    228 #define     VGA_GR_MEM_READ_MODE_PLANE 1
    229 /* GR06 */
    230 #define   VGA_GR_MEM_MODE_MASK 0xc
    231 #define   VGA_GR_MEM_MODE_SHIFT 2
    232 #define   VGA_GR_MEM_A0000_AFFFF 0
    233 #define   VGA_GR_MEM_A0000_BFFFF 1
    234 #define   VGA_GR_MEM_B0000_B7FFF 2
    235 #define   VGA_GR_MEM_B0000_BFFFF 3
    236 
    237 #define VGA_DACMASK 0x3c6
    238 #define VGA_DACRX 0x3c7
    239 #define VGA_DACWX 0x3c8
    240 #define VGA_DACDATA 0x3c9
    241 
    242 #define VGA_CR_INDEX_MDA 0x3b4
    243 #define VGA_CR_DATA_MDA 0x3b5
    244 #define VGA_CR_INDEX_CGA 0x3d4
    245 #define VGA_CR_DATA_CGA 0x3d5
    246 
    247 /*
    248  * Instruction field definitions used by the command parser
    249  */
    250 #define INSTR_CLIENT_SHIFT      29
    251 #define INSTR_CLIENT_MASK       0xE0000000
    252 #define   INSTR_MI_CLIENT       0x0
    253 #define   INSTR_BC_CLIENT       0x2
    254 #define   INSTR_RC_CLIENT       0x3
    255 #define INSTR_SUBCLIENT_SHIFT   27
    256 #define INSTR_SUBCLIENT_MASK    0x18000000
    257 #define   INSTR_MEDIA_SUBCLIENT 0x2
    258 #define INSTR_26_TO_24_MASK	0x7000000
    259 #define   INSTR_26_TO_24_SHIFT	24
    260 
    261 /*
    262  * Memory interface instructions used by the kernel
    263  */
    264 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
    265 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
    266 #define  MI_GLOBAL_GTT    (1<<22)
    267 
    268 #define MI_NOOP			MI_INSTR(0, 0)
    269 #define MI_USER_INTERRUPT	MI_INSTR(0x02, 0)
    270 #define MI_WAIT_FOR_EVENT       MI_INSTR(0x03, 0)
    271 #define   MI_WAIT_FOR_OVERLAY_FLIP	(1<<16)
    272 #define   MI_WAIT_FOR_PLANE_B_FLIP      (1<<6)
    273 #define   MI_WAIT_FOR_PLANE_A_FLIP      (1<<2)
    274 #define   MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
    275 #define MI_FLUSH		MI_INSTR(0x04, 0)
    276 #define   MI_READ_FLUSH		(1 << 0)
    277 #define   MI_EXE_FLUSH		(1 << 1)
    278 #define   MI_NO_WRITE_FLUSH	(1 << 2)
    279 #define   MI_SCENE_COUNT	(1 << 3) /* just increment scene count */
    280 #define   MI_END_SCENE		(1 << 4) /* flush binner and incr scene count */
    281 #define   MI_INVALIDATE_ISP	(1 << 5) /* invalidate indirect state pointers */
    282 #define MI_REPORT_HEAD		MI_INSTR(0x07, 0)
    283 #define MI_ARB_ON_OFF		MI_INSTR(0x08, 0)
    284 #define   MI_ARB_ENABLE			(1<<0)
    285 #define   MI_ARB_DISABLE		(0<<0)
    286 #define MI_BATCH_BUFFER_END	MI_INSTR(0x0a, 0)
    287 #define MI_SUSPEND_FLUSH	MI_INSTR(0x0b, 0)
    288 #define   MI_SUSPEND_FLUSH_EN	(1<<0)
    289 #define MI_SET_APPID		MI_INSTR(0x0e, 0)
    290 #define MI_OVERLAY_FLIP		MI_INSTR(0x11, 0)
    291 #define   MI_OVERLAY_CONTINUE	(0x0<<21)
    292 #define   MI_OVERLAY_ON		(0x1<<21)
    293 #define   MI_OVERLAY_OFF	(0x2<<21)
    294 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
    295 #define MI_DISPLAY_FLIP		MI_INSTR(0x14, 2)
    296 #define MI_DISPLAY_FLIP_I915	MI_INSTR(0x14, 1)
    297 #define   MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
    298 /* IVB has funny definitions for which plane to flip. */
    299 #define   MI_DISPLAY_FLIP_IVB_PLANE_A  (0 << 19)
    300 #define   MI_DISPLAY_FLIP_IVB_PLANE_B  (1 << 19)
    301 #define   MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
    302 #define   MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
    303 #define   MI_DISPLAY_FLIP_IVB_PLANE_C  (4 << 19)
    304 #define   MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
    305 /* SKL ones */
    306 #define   MI_DISPLAY_FLIP_SKL_PLANE_1_A	(0 << 8)
    307 #define   MI_DISPLAY_FLIP_SKL_PLANE_1_B	(1 << 8)
    308 #define   MI_DISPLAY_FLIP_SKL_PLANE_1_C	(2 << 8)
    309 #define   MI_DISPLAY_FLIP_SKL_PLANE_2_A	(4 << 8)
    310 #define   MI_DISPLAY_FLIP_SKL_PLANE_2_B	(5 << 8)
    311 #define   MI_DISPLAY_FLIP_SKL_PLANE_2_C	(6 << 8)
    312 #define   MI_DISPLAY_FLIP_SKL_PLANE_3_A	(7 << 8)
    313 #define   MI_DISPLAY_FLIP_SKL_PLANE_3_B	(8 << 8)
    314 #define   MI_DISPLAY_FLIP_SKL_PLANE_3_C	(9 << 8)
    315 #define MI_SEMAPHORE_MBOX	MI_INSTR(0x16, 1) /* gen6, gen7 */
    316 #define   MI_SEMAPHORE_GLOBAL_GTT    (1<<22)
    317 #define   MI_SEMAPHORE_UPDATE	    (1<<21)
    318 #define   MI_SEMAPHORE_COMPARE	    (1<<20)
    319 #define   MI_SEMAPHORE_REGISTER	    (1<<18)
    320 #define   MI_SEMAPHORE_SYNC_VR	    (0<<16) /* RCS  wait for VCS  (RVSYNC) */
    321 #define   MI_SEMAPHORE_SYNC_VER	    (1<<16) /* RCS  wait for VECS (RVESYNC) */
    322 #define   MI_SEMAPHORE_SYNC_BR	    (2<<16) /* RCS  wait for BCS  (RBSYNC) */
    323 #define   MI_SEMAPHORE_SYNC_BV	    (0<<16) /* VCS  wait for BCS  (VBSYNC) */
    324 #define   MI_SEMAPHORE_SYNC_VEV	    (1<<16) /* VCS  wait for VECS (VVESYNC) */
    325 #define   MI_SEMAPHORE_SYNC_RV	    (2<<16) /* VCS  wait for RCS  (VRSYNC) */
    326 #define   MI_SEMAPHORE_SYNC_RB	    (0<<16) /* BCS  wait for RCS  (BRSYNC) */
    327 #define   MI_SEMAPHORE_SYNC_VEB	    (1<<16) /* BCS  wait for VECS (BVESYNC) */
    328 #define   MI_SEMAPHORE_SYNC_VB	    (2<<16) /* BCS  wait for VCS  (BVSYNC) */
    329 #define   MI_SEMAPHORE_SYNC_BVE	    (0<<16) /* VECS wait for BCS  (VEBSYNC) */
    330 #define   MI_SEMAPHORE_SYNC_VVE	    (1<<16) /* VECS wait for VCS  (VEVSYNC) */
    331 #define   MI_SEMAPHORE_SYNC_RVE	    (2<<16) /* VECS wait for RCS  (VERSYNC) */
    332 #define   MI_SEMAPHORE_SYNC_INVALID (3<<16)
    333 #define   MI_SEMAPHORE_SYNC_MASK    (3<<16)
    334 #define MI_SET_CONTEXT		MI_INSTR(0x18, 0)
    335 #define   MI_MM_SPACE_GTT		(1<<8)
    336 #define   MI_MM_SPACE_PHYSICAL		(0<<8)
    337 #define   MI_SAVE_EXT_STATE_EN		(1<<3)
    338 #define   MI_RESTORE_EXT_STATE_EN	(1<<2)
    339 #define   MI_FORCE_RESTORE		(1<<1)
    340 #define   MI_RESTORE_INHIBIT		(1<<0)
    341 #define   HSW_MI_RS_SAVE_STATE_EN       (1<<3)
    342 #define   HSW_MI_RS_RESTORE_STATE_EN    (1<<2)
    343 #define MI_SEMAPHORE_SIGNAL	MI_INSTR(0x1b, 0) /* GEN8+ */
    344 #define   MI_SEMAPHORE_TARGET(engine)	((engine)<<15)
    345 #define MI_SEMAPHORE_WAIT	MI_INSTR(0x1c, 2) /* GEN8+ */
    346 #define   MI_SEMAPHORE_POLL		(1<<15)
    347 #define   MI_SEMAPHORE_SAD_GTE_SDD	(1<<12)
    348 #define MI_STORE_DWORD_IMM	MI_INSTR(0x20, 1)
    349 #define MI_STORE_DWORD_IMM_GEN4	MI_INSTR(0x20, 2)
    350 #define   MI_MEM_VIRTUAL	(1 << 22) /* 945,g33,965 */
    351 #define   MI_USE_GGTT		(1 << 22) /* g4x+ */
    352 #define MI_STORE_DWORD_INDEX	MI_INSTR(0x21, 1)
    353 #define   MI_STORE_DWORD_INDEX_SHIFT 2
    354 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
    355  * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
    356  *   simply ignores the register load under certain conditions.
    357  * - One can actually load arbitrary many arbitrary registers: Simply issue x
    358  *   address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
    359  */
    360 #define MI_LOAD_REGISTER_IMM(x)	MI_INSTR(0x22, 2*(x)-1)
    361 #define   MI_LRI_FORCE_POSTED		(1<<12)
    362 #define MI_STORE_REGISTER_MEM        MI_INSTR(0x24, 1)
    363 #define MI_STORE_REGISTER_MEM_GEN8   MI_INSTR(0x24, 2)
    364 #define   MI_SRM_LRM_GLOBAL_GTT		(1<<22)
    365 #define MI_FLUSH_DW		MI_INSTR(0x26, 1) /* for GEN6 */
    366 #define   MI_FLUSH_DW_STORE_INDEX	(1<<21)
    367 #define   MI_INVALIDATE_TLB		(1<<18)
    368 #define   MI_FLUSH_DW_OP_STOREDW	(1<<14)
    369 #define   MI_FLUSH_DW_OP_MASK		(3<<14)
    370 #define   MI_FLUSH_DW_NOTIFY		(1<<8)
    371 #define   MI_INVALIDATE_BSD		(1<<7)
    372 #define   MI_FLUSH_DW_USE_GTT		(1<<2)
    373 #define   MI_FLUSH_DW_USE_PPGTT		(0<<2)
    374 #define MI_LOAD_REGISTER_MEM	   MI_INSTR(0x29, 1)
    375 #define MI_LOAD_REGISTER_MEM_GEN8  MI_INSTR(0x29, 2)
    376 #define MI_BATCH_BUFFER		MI_INSTR(0x30, 1)
    377 #define   MI_BATCH_NON_SECURE		(1)
    378 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
    379 #define   MI_BATCH_NON_SECURE_I965	(1<<8)
    380 #define   MI_BATCH_PPGTT_HSW		(1<<8)
    381 #define   MI_BATCH_NON_SECURE_HSW	(1<<13)
    382 #define MI_BATCH_BUFFER_START	MI_INSTR(0x31, 0)
    383 #define   MI_BATCH_GTT		    (2<<6) /* aliased with (1<<7) on gen4 */
    384 #define MI_BATCH_BUFFER_START_GEN8	MI_INSTR(0x31, 1)
    385 #define   MI_BATCH_RESOURCE_STREAMER (1<<10)
    386 
    387 #define MI_PREDICATE_SRC0	(0x2400)
    388 #define MI_PREDICATE_SRC1	(0x2408)
    389 
    390 #define MI_PREDICATE_RESULT_2	(0x2214)
    391 #define  LOWER_SLICE_ENABLED	(1<<0)
    392 #define  LOWER_SLICE_DISABLED	(0<<0)
    393 
    394 /*
    395  * 3D instructions used by the kernel
    396  */
    397 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
    398 
    399 #define GFX_OP_RASTER_RULES    ((0x3<<29)|(0x7<<24))
    400 #define GFX_OP_SCISSOR         ((0x3<<29)|(0x1c<<24)|(0x10<<19))
    401 #define   SC_UPDATE_SCISSOR       (0x1<<1)
    402 #define   SC_ENABLE_MASK          (0x1<<0)
    403 #define   SC_ENABLE               (0x1<<0)
    404 #define GFX_OP_LOAD_INDIRECT   ((0x3<<29)|(0x1d<<24)|(0x7<<16))
    405 #define GFX_OP_SCISSOR_INFO    ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
    406 #define   SCI_YMIN_MASK      (0xffff<<16)
    407 #define   SCI_XMIN_MASK      (0xffff<<0)
    408 #define   SCI_YMAX_MASK      (0xffff<<16)
    409 #define   SCI_XMAX_MASK      (0xffff<<0)
    410 #define GFX_OP_SCISSOR_ENABLE	 ((0x3<<29)|(0x1c<<24)|(0x10<<19))
    411 #define GFX_OP_SCISSOR_RECT	 ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
    412 #define GFX_OP_COLOR_FACTOR      ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
    413 #define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
    414 #define GFX_OP_MAP_INFO          ((0x3<<29)|(0x1d<<24)|0x4)
    415 #define GFX_OP_DESTBUFFER_VARS   ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
    416 #define GFX_OP_DESTBUFFER_INFO	 ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
    417 #define GFX_OP_DRAWRECT_INFO     ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
    418 #define GFX_OP_DRAWRECT_INFO_I965  ((0x7900<<16)|0x2)
    419 
    420 #define COLOR_BLT_CMD			(2<<29 | 0x40<<22 | (5-2))
    421 #define SRC_COPY_BLT_CMD		((2<<29)|(0x43<<22)|4)
    422 #define XY_SRC_COPY_BLT_CMD		((2<<29)|(0x53<<22)|6)
    423 #define XY_MONO_SRC_COPY_IMM_BLT	((2<<29)|(0x71<<22)|5)
    424 #define   BLT_WRITE_A			(2<<20)
    425 #define   BLT_WRITE_RGB			(1<<20)
    426 #define   BLT_WRITE_RGBA		(BLT_WRITE_RGB | BLT_WRITE_A)
    427 #define   BLT_DEPTH_8			(0<<24)
    428 #define   BLT_DEPTH_16_565		(1<<24)
    429 #define   BLT_DEPTH_16_1555		(2<<24)
    430 #define   BLT_DEPTH_32			(3<<24)
    431 #define   BLT_ROP_SRC_COPY		(0xcc<<16)
    432 #define   BLT_ROP_COLOR_COPY		(0xf0<<16)
    433 #define XY_SRC_COPY_BLT_SRC_TILED	(1<<15) /* 965+ only */
    434 #define XY_SRC_COPY_BLT_DST_TILED	(1<<11) /* 965+ only */
    435 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
    436 #define   ASYNC_FLIP                (1<<22)
    437 #define   DISPLAY_PLANE_A           (0<<20)
    438 #define   DISPLAY_PLANE_B           (1<<20)
    439 #define GFX_OP_PIPE_CONTROL(len)	((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
    440 #define   PIPE_CONTROL_FLUSH_L3				(1<<27)
    441 #define   PIPE_CONTROL_GLOBAL_GTT_IVB			(1<<24) /* gen7+ */
    442 #define   PIPE_CONTROL_MMIO_WRITE			(1<<23)
    443 #define   PIPE_CONTROL_STORE_DATA_INDEX			(1<<21)
    444 #define   PIPE_CONTROL_CS_STALL				(1<<20)
    445 #define   PIPE_CONTROL_TLB_INVALIDATE			(1<<18)
    446 #define   PIPE_CONTROL_MEDIA_STATE_CLEAR		(1<<16)
    447 #define   PIPE_CONTROL_QW_WRITE				(1<<14)
    448 #define   PIPE_CONTROL_POST_SYNC_OP_MASK                (3<<14)
    449 #define   PIPE_CONTROL_DEPTH_STALL			(1<<13)
    450 #define   PIPE_CONTROL_WRITE_FLUSH			(1<<12)
    451 #define   PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH	(1<<12) /* gen6+ */
    452 #define   PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE	(1<<11) /* MBZ on Ironlake */
    453 #define   PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE		(1<<10) /* GM45+ only */
    454 #define   PIPE_CONTROL_INDIRECT_STATE_DISABLE		(1<<9)
    455 #define   PIPE_CONTROL_NOTIFY				(1<<8)
    456 #define   PIPE_CONTROL_FLUSH_ENABLE			(1<<7) /* gen7+ */
    457 #define   PIPE_CONTROL_DC_FLUSH_ENABLE			(1<<5)
    458 #define   PIPE_CONTROL_VF_CACHE_INVALIDATE		(1<<4)
    459 #define   PIPE_CONTROL_CONST_CACHE_INVALIDATE		(1<<3)
    460 #define   PIPE_CONTROL_STATE_CACHE_INVALIDATE		(1<<2)
    461 #define   PIPE_CONTROL_STALL_AT_SCOREBOARD		(1<<1)
    462 #define   PIPE_CONTROL_DEPTH_CACHE_FLUSH		(1<<0)
    463 #define   PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
    464 
    465 /*
    466  * Commands used only by the command parser
    467  */
    468 #define MI_SET_PREDICATE        MI_INSTR(0x01, 0)
    469 #define MI_ARB_CHECK            MI_INSTR(0x05, 0)
    470 #define MI_RS_CONTROL           MI_INSTR(0x06, 0)
    471 #define MI_URB_ATOMIC_ALLOC     MI_INSTR(0x09, 0)
    472 #define MI_PREDICATE            MI_INSTR(0x0C, 0)
    473 #define MI_RS_CONTEXT           MI_INSTR(0x0F, 0)
    474 #define MI_TOPOLOGY_FILTER      MI_INSTR(0x0D, 0)
    475 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
    476 #define MI_URB_CLEAR            MI_INSTR(0x19, 0)
    477 #define MI_UPDATE_GTT           MI_INSTR(0x23, 0)
    478 #define MI_CLFLUSH              MI_INSTR(0x27, 0)
    479 #define MI_REPORT_PERF_COUNT    MI_INSTR(0x28, 0)
    480 #define   MI_REPORT_PERF_COUNT_GGTT (1<<0)
    481 #define MI_LOAD_REGISTER_REG    MI_INSTR(0x2A, 0)
    482 #define MI_RS_STORE_DATA_IMM    MI_INSTR(0x2B, 0)
    483 #define MI_LOAD_URB_MEM         MI_INSTR(0x2C, 0)
    484 #define MI_STORE_URB_MEM        MI_INSTR(0x2D, 0)
    485 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
    486 
    487 #define PIPELINE_SELECT                ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
    488 #define GFX_OP_3DSTATE_VF_STATISTICS   ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
    489 #define MEDIA_VFE_STATE                ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
    490 #define  MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
    491 #define GPGPU_OBJECT                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
    492 #define GPGPU_WALKER                   ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
    493 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
    494 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
    495 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
    496 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
    497 #define GFX_OP_3DSTATE_SO_DECL_LIST \
    498 	((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
    499 
    500 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
    501 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
    502 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
    503 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
    504 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
    505 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
    506 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
    507 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
    508 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
    509 	((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
    510 
    511 #define MFX_WAIT  ((0x3<<29)|(0x1<<27)|(0x0<<16))
    512 
    513 #define COLOR_BLT     ((0x2<<29)|(0x40<<22))
    514 #define SRC_COPY_BLT  ((0x2<<29)|(0x43<<22))
    515 
    516 /*
    517  * Registers used only by the command parser
    518  */
    519 #define BCS_SWCTRL 0x22200
    520 
    521 /* There are 16 GPR registers */
    522 #define BCS_GPR(n)	(0x22600 + (n) * 8)
    523 #define BCS_GPR_UDW(n)	(0x22600 + (n) * 8 + 4)
    524 
    525 #define GPGPU_THREADS_DISPATCHED        0x2290
    526 #define HS_INVOCATION_COUNT             0x2300
    527 #define DS_INVOCATION_COUNT             0x2308
    528 #define IA_VERTICES_COUNT               0x2310
    529 #define IA_PRIMITIVES_COUNT             0x2318
    530 #define VS_INVOCATION_COUNT             0x2320
    531 #define GS_INVOCATION_COUNT             0x2328
    532 #define GS_PRIMITIVES_COUNT             0x2330
    533 #define CL_INVOCATION_COUNT             0x2338
    534 #define CL_PRIMITIVES_COUNT             0x2340
    535 #define PS_INVOCATION_COUNT             0x2348
    536 #define PS_DEPTH_COUNT                  0x2350
    537 
    538 /* There are the 4 64-bit counter registers, one for each stream output */
    539 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
    540 
    541 #define GEN7_SO_PRIM_STORAGE_NEEDED(n)  (0x5240 + (n) * 8)
    542 
    543 #define GEN7_3DPRIM_END_OFFSET          0x2420
    544 #define GEN7_3DPRIM_START_VERTEX        0x2430
    545 #define GEN7_3DPRIM_VERTEX_COUNT        0x2434
    546 #define GEN7_3DPRIM_INSTANCE_COUNT      0x2438
    547 #define GEN7_3DPRIM_START_INSTANCE      0x243C
    548 #define GEN7_3DPRIM_BASE_VERTEX         0x2440
    549 
    550 #define GEN7_GPGPU_DISPATCHDIMX         0x2500
    551 #define GEN7_GPGPU_DISPATCHDIMY         0x2504
    552 #define GEN7_GPGPU_DISPATCHDIMZ         0x2508
    553 
    554 #define OACONTROL 0x2360
    555 
    556 #define _GEN7_PIPEA_DE_LOAD_SL	0x70068
    557 #define _GEN7_PIPEB_DE_LOAD_SL	0x71068
    558 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
    559 					 _GEN7_PIPEA_DE_LOAD_SL, \
    560 					 _GEN7_PIPEB_DE_LOAD_SL)
    561 
    562 /*
    563  * Reset registers
    564  */
    565 #define DEBUG_RESET_I830		0x6070
    566 #define  DEBUG_RESET_FULL		(1<<7)
    567 #define  DEBUG_RESET_RENDER		(1<<8)
    568 #define  DEBUG_RESET_DISPLAY		(1<<9)
    569 
    570 /*
    571  * IOSF sideband
    572  */
    573 #define VLV_IOSF_DOORBELL_REQ			(VLV_DISPLAY_BASE + 0x2100)
    574 #define   IOSF_DEVFN_SHIFT			24
    575 #define   IOSF_OPCODE_SHIFT			16
    576 #define   IOSF_PORT_SHIFT			8
    577 #define   IOSF_BYTE_ENABLES_SHIFT		4
    578 #define   IOSF_BAR_SHIFT			1
    579 #define   IOSF_SB_BUSY				(1<<0)
    580 #define   IOSF_PORT_BUNIT			0x3
    581 #define   IOSF_PORT_PUNIT			0x4
    582 #define   IOSF_PORT_NC				0x11
    583 #define   IOSF_PORT_DPIO			0x12
    584 #define   IOSF_PORT_DPIO_2			0x1a
    585 #define   IOSF_PORT_GPIO_NC			0x13
    586 #define   IOSF_PORT_CCK				0x14
    587 #define   IOSF_PORT_CCU				0xA9
    588 #define   IOSF_PORT_GPS_CORE			0x48
    589 #define   IOSF_PORT_FLISDSI			0x1B
    590 #define VLV_IOSF_DATA				(VLV_DISPLAY_BASE + 0x2104)
    591 #define VLV_IOSF_ADDR				(VLV_DISPLAY_BASE + 0x2108)
    592 
    593 /* See configdb bunit SB addr map */
    594 #define BUNIT_REG_BISOC				0x11
    595 
    596 #define PUNIT_REG_DSPFREQ			0x36
    597 #define   DSPFREQSTAT_SHIFT_CHV			24
    598 #define   DSPFREQSTAT_MASK_CHV			(0x1f << DSPFREQSTAT_SHIFT_CHV)
    599 #define   DSPFREQGUAR_SHIFT_CHV			8
    600 #define   DSPFREQGUAR_MASK_CHV			(0x1f << DSPFREQGUAR_SHIFT_CHV)
    601 #define   DSPFREQSTAT_SHIFT			30
    602 #define   DSPFREQSTAT_MASK			(0x3 << DSPFREQSTAT_SHIFT)
    603 #define   DSPFREQGUAR_SHIFT			14
    604 #define   DSPFREQGUAR_MASK			(0x3 << DSPFREQGUAR_SHIFT)
    605 #define   DSP_MAXFIFO_PM5_STATUS		(1 << 22) /* chv */
    606 #define   DSP_AUTO_CDCLK_GATE_DISABLE		(1 << 7) /* chv */
    607 #define   DSP_MAXFIFO_PM5_ENABLE		(1 << 6) /* chv */
    608 #define   _DP_SSC(val, pipe)			((val) << (2 * (pipe)))
    609 #define   DP_SSC_MASK(pipe)			_DP_SSC(0x3, (pipe))
    610 #define   DP_SSC_PWR_ON(pipe)			_DP_SSC(0x0, (pipe))
    611 #define   DP_SSC_CLK_GATE(pipe)			_DP_SSC(0x1, (pipe))
    612 #define   DP_SSC_RESET(pipe)			_DP_SSC(0x2, (pipe))
    613 #define   DP_SSC_PWR_GATE(pipe)			_DP_SSC(0x3, (pipe))
    614 #define   _DP_SSS(val, pipe)			((val) << (2 * (pipe) + 16))
    615 #define   DP_SSS_MASK(pipe)			_DP_SSS(0x3, (pipe))
    616 #define   DP_SSS_PWR_ON(pipe)			_DP_SSS(0x0, (pipe))
    617 #define   DP_SSS_CLK_GATE(pipe)			_DP_SSS(0x1, (pipe))
    618 #define   DP_SSS_RESET(pipe)			_DP_SSS(0x2, (pipe))
    619 #define   DP_SSS_PWR_GATE(pipe)			_DP_SSS(0x3, (pipe))
    620 
    621 /* See the PUNIT HAS v0.8 for the below bits */
    622 enum punit_power_well {
    623 	PUNIT_POWER_WELL_RENDER			= 0,
    624 	PUNIT_POWER_WELL_MEDIA			= 1,
    625 	PUNIT_POWER_WELL_DISP2D			= 3,
    626 	PUNIT_POWER_WELL_DPIO_CMN_BC		= 5,
    627 	PUNIT_POWER_WELL_DPIO_TX_B_LANES_01	= 6,
    628 	PUNIT_POWER_WELL_DPIO_TX_B_LANES_23	= 7,
    629 	PUNIT_POWER_WELL_DPIO_TX_C_LANES_01	= 8,
    630 	PUNIT_POWER_WELL_DPIO_TX_C_LANES_23	= 9,
    631 	PUNIT_POWER_WELL_DPIO_RX0		= 10,
    632 	PUNIT_POWER_WELL_DPIO_RX1		= 11,
    633 	PUNIT_POWER_WELL_DPIO_CMN_D		= 12,
    634 
    635 	PUNIT_POWER_WELL_NUM,
    636 };
    637 
    638 enum skl_disp_power_wells {
    639 	SKL_DISP_PW_MISC_IO,
    640 	SKL_DISP_PW_DDI_A_E,
    641 	SKL_DISP_PW_DDI_B,
    642 	SKL_DISP_PW_DDI_C,
    643 	SKL_DISP_PW_DDI_D,
    644 	SKL_DISP_PW_1 = 14,
    645 	SKL_DISP_PW_2,
    646 };
    647 
    648 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
    649 #define SKL_POWER_WELL_REQ(pw) (1U << (((pw) * 2) + 1))
    650 
    651 #define PUNIT_REG_PWRGT_CTRL			0x60
    652 #define PUNIT_REG_PWRGT_STATUS			0x61
    653 #define   PUNIT_PWRGT_MASK(power_well)		(3 << ((power_well) * 2))
    654 #define   PUNIT_PWRGT_PWR_ON(power_well)	(0 << ((power_well) * 2))
    655 #define   PUNIT_PWRGT_CLK_GATE(power_well)	(1 << ((power_well) * 2))
    656 #define   PUNIT_PWRGT_RESET(power_well)		(2 << ((power_well) * 2))
    657 #define   PUNIT_PWRGT_PWR_GATE(power_well)	(3 << ((power_well) * 2))
    658 
    659 #define PUNIT_REG_GPU_LFM			0xd3
    660 #define PUNIT_REG_GPU_FREQ_REQ			0xd4
    661 #define PUNIT_REG_GPU_FREQ_STS			0xd8
    662 #define   GPLLENABLE				(1<<4)
    663 #define   GENFREQSTATUS				(1<<0)
    664 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ		0xdc
    665 #define PUNIT_REG_CZ_TIMESTAMP			0xce
    666 
    667 #define PUNIT_FUSE_BUS2				0xf6 /* bits 47:40 */
    668 #define PUNIT_FUSE_BUS1				0xf5 /* bits 55:48 */
    669 
    670 #define FB_GFX_FMAX_AT_VMAX_FUSE		0x136
    671 #define FB_GFX_FREQ_FUSE_MASK			0xff
    672 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT	24
    673 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT	16
    674 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT	8
    675 
    676 #define FB_GFX_FMIN_AT_VMIN_FUSE		0x137
    677 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT		8
    678 
    679 #define PUNIT_REG_DDR_SETUP2			0x139
    680 #define   FORCE_DDR_FREQ_REQ_ACK		(1 << 8)
    681 #define   FORCE_DDR_LOW_FREQ			(1 << 1)
    682 #define   FORCE_DDR_HIGH_FREQ			(1 << 0)
    683 
    684 #define PUNIT_GPU_STATUS_REG			0xdb
    685 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT	16
    686 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK		0xff
    687 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT	8
    688 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK	0xff
    689 
    690 #define PUNIT_GPU_DUTYCYCLE_REG		0xdf
    691 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT	8
    692 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK	0xff
    693 
    694 #define IOSF_NC_FB_GFX_FREQ_FUSE		0x1c
    695 #define   FB_GFX_MAX_FREQ_FUSE_SHIFT		3
    696 #define   FB_GFX_MAX_FREQ_FUSE_MASK		0x000007f8
    697 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT	11
    698 #define   FB_GFX_FGUARANTEED_FREQ_FUSE_MASK	0x0007f800
    699 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI		0x34
    700 #define   FB_FMAX_VMIN_FREQ_HI_MASK		0x00000007
    701 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO		0x30
    702 #define   FB_FMAX_VMIN_FREQ_LO_SHIFT		27
    703 #define   FB_FMAX_VMIN_FREQ_LO_MASK		0xf8000000
    704 
    705 #define VLV_TURBO_SOC_OVERRIDE	0x04
    706 #define 	VLV_OVERRIDE_EN	1
    707 #define 	VLV_SOC_TDP_EN	(1 << 1)
    708 #define 	VLV_BIAS_CPU_125_SOC_875 (6 << 2)
    709 #define 	CHV_BIAS_CPU_50_SOC_50 (3 << 2)
    710 
    711 #define VLV_CZ_CLOCK_TO_MILLI_SEC		100000
    712 
    713 /* vlv2 north clock has */
    714 #define CCK_FUSE_REG				0x8
    715 #define  CCK_FUSE_HPLL_FREQ_MASK		0x3
    716 #define CCK_REG_DSI_PLL_FUSE			0x44
    717 #define CCK_REG_DSI_PLL_CONTROL			0x48
    718 #define  DSI_PLL_VCO_EN				(1 << 31)
    719 #define  DSI_PLL_LDO_GATE			(1 << 30)
    720 #define  DSI_PLL_P1_POST_DIV_SHIFT		17
    721 #define  DSI_PLL_P1_POST_DIV_MASK		(0x1ff << 17)
    722 #define  DSI_PLL_P2_MUX_DSI0_DIV2		(1 << 13)
    723 #define  DSI_PLL_P3_MUX_DSI1_DIV2		(1 << 12)
    724 #define  DSI_PLL_MUX_MASK			(3 << 9)
    725 #define  DSI_PLL_MUX_DSI0_DSIPLL		(0 << 10)
    726 #define  DSI_PLL_MUX_DSI0_CCK			(1 << 10)
    727 #define  DSI_PLL_MUX_DSI1_DSIPLL		(0 << 9)
    728 #define  DSI_PLL_MUX_DSI1_CCK			(1 << 9)
    729 #define  DSI_PLL_CLK_GATE_MASK			(0xf << 5)
    730 #define  DSI_PLL_CLK_GATE_DSI0_DSIPLL		(1 << 8)
    731 #define  DSI_PLL_CLK_GATE_DSI1_DSIPLL		(1 << 7)
    732 #define  DSI_PLL_CLK_GATE_DSI0_CCK		(1 << 6)
    733 #define  DSI_PLL_CLK_GATE_DSI1_CCK		(1 << 5)
    734 #define  DSI_PLL_LOCK				(1 << 0)
    735 #define CCK_REG_DSI_PLL_DIVIDER			0x4c
    736 #define  DSI_PLL_LFSR				(1 << 31)
    737 #define  DSI_PLL_FRACTION_EN			(1 << 30)
    738 #define  DSI_PLL_FRAC_COUNTER_SHIFT		27
    739 #define  DSI_PLL_FRAC_COUNTER_MASK		(7 << 27)
    740 #define  DSI_PLL_USYNC_CNT_SHIFT		18
    741 #define  DSI_PLL_USYNC_CNT_MASK			(0x1ff << 18)
    742 #define  DSI_PLL_N1_DIV_SHIFT			16
    743 #define  DSI_PLL_N1_DIV_MASK			(3 << 16)
    744 #define  DSI_PLL_M1_DIV_SHIFT			0
    745 #define  DSI_PLL_M1_DIV_MASK			(0x1ff << 0)
    746 #define CCK_CZ_CLOCK_CONTROL			0x62
    747 #define CCK_DISPLAY_CLOCK_CONTROL		0x6b
    748 #define  CCK_TRUNK_FORCE_ON			(1 << 17)
    749 #define  CCK_TRUNK_FORCE_OFF			(1 << 16)
    750 #define  CCK_FREQUENCY_STATUS			(0x1f << 8)
    751 #define  CCK_FREQUENCY_STATUS_SHIFT		8
    752 #define  CCK_FREQUENCY_VALUES			(0x1f << 0)
    753 
    754 /**
    755  * DOC: DPIO
    756  *
    757  * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
    758  * ports. DPIO is the name given to such a display PHY. These PHYs
    759  * don't follow the standard programming model using direct MMIO
    760  * registers, and instead their registers must be accessed trough IOSF
    761  * sideband. VLV has one such PHY for driving ports B and C, and CHV
    762  * adds another PHY for driving port D. Each PHY responds to specific
    763  * IOSF-SB port.
    764  *
    765  * Each display PHY is made up of one or two channels. Each channel
    766  * houses a common lane part which contains the PLL and other common
    767  * logic. CH0 common lane also contains the IOSF-SB logic for the
    768  * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
    769  * must be running when any DPIO registers are accessed.
    770  *
    771  * In addition to having their own registers, the PHYs are also
    772  * controlled through some dedicated signals from the display
    773  * controller. These include PLL reference clock enable, PLL enable,
    774  * and CRI clock selection, for example.
    775  *
    776  * Eeach channel also has two splines (also called data lanes), and
    777  * each spline is made up of one Physical Access Coding Sub-Layer
    778  * (PCS) block and two TX lanes. So each channel has two PCS blocks
    779  * and four TX lanes. The TX lanes are used as DP lanes or TMDS
    780  * data/clock pairs depending on the output type.
    781  *
    782  * Additionally the PHY also contains an AUX lane with AUX blocks
    783  * for each channel. This is used for DP AUX communication, but
    784  * this fact isn't really relevant for the driver since AUX is
    785  * controlled from the display controller side. No DPIO registers
    786  * need to be accessed during AUX communication,
    787  *
    788  * Generally on VLV/CHV the common lane corresponds to the pipe and
    789  * the spline (PCS/TX) corresponds to the port.
    790  *
    791  * For dual channel PHY (VLV/CHV):
    792  *
    793  *  pipe A == CMN/PLL/REF CH0
    794  *
    795  *  pipe B == CMN/PLL/REF CH1
    796  *
    797  *  port B == PCS/TX CH0
    798  *
    799  *  port C == PCS/TX CH1
    800  *
    801  * This is especially important when we cross the streams
    802  * ie. drive port B with pipe B, or port C with pipe A.
    803  *
    804  * For single channel PHY (CHV):
    805  *
    806  *  pipe C == CMN/PLL/REF CH0
    807  *
    808  *  port D == PCS/TX CH0
    809  *
    810  * On BXT the entire PHY channel corresponds to the port. That means
    811  * the PLL is also now associated with the port rather than the pipe,
    812  * and so the clock needs to be routed to the appropriate transcoder.
    813  * Port A PLL is directly connected to transcoder EDP and port B/C
    814  * PLLs can be routed to any transcoder A/B/C.
    815  *
    816  * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
    817  * digital port D (CHV) or port A (BXT).
    818  */
    819 /*
    820  * Dual channel PHY (VLV/CHV/BXT)
    821  * ---------------------------------
    822  * |      CH0      |      CH1      |
    823  * |  CMN/PLL/REF  |  CMN/PLL/REF  |
    824  * |---------------|---------------| Display PHY
    825  * | PCS01 | PCS23 | PCS01 | PCS23 |
    826  * |-------|-------|-------|-------|
    827  * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
    828  * ---------------------------------
    829  * |     DDI0      |     DDI1      | DP/HDMI ports
    830  * ---------------------------------
    831  *
    832  * Single channel PHY (CHV/BXT)
    833  * -----------------
    834  * |      CH0      |
    835  * |  CMN/PLL/REF  |
    836  * |---------------| Display PHY
    837  * | PCS01 | PCS23 |
    838  * |-------|-------|
    839  * |TX0|TX1|TX2|TX3|
    840  * -----------------
    841  * |     DDI2      | DP/HDMI port
    842  * -----------------
    843  */
    844 #define DPIO_DEVFN			0
    845 
    846 #define DPIO_CTL			(VLV_DISPLAY_BASE + 0x2110)
    847 #define  DPIO_MODSEL1			(1<<3) /* if ref clk b == 27 */
    848 #define  DPIO_MODSEL0			(1<<2) /* if ref clk a == 27 */
    849 #define  DPIO_SFR_BYPASS		(1<<1)
    850 #define  DPIO_CMNRST			(1<<0)
    851 
    852 #define DPIO_PHY(pipe)			((pipe) >> 1)
    853 #define DPIO_PHY_IOSF_PORT(phy)		(dev_priv->dpio_phy_iosf_port[phy])
    854 
    855 /*
    856  * Per pipe/PLL DPIO regs
    857  */
    858 #define _VLV_PLL_DW3_CH0		0x800c
    859 #define   DPIO_POST_DIV_SHIFT		(28) /* 3 bits */
    860 #define   DPIO_POST_DIV_DAC		0
    861 #define   DPIO_POST_DIV_HDMIDP		1 /* DAC 225-400M rate */
    862 #define   DPIO_POST_DIV_LVDS1		2
    863 #define   DPIO_POST_DIV_LVDS2		3
    864 #define   DPIO_K_SHIFT			(24) /* 4 bits */
    865 #define   DPIO_P1_SHIFT			(21) /* 3 bits */
    866 #define   DPIO_P2_SHIFT			(16) /* 5 bits */
    867 #define   DPIO_N_SHIFT			(12) /* 4 bits */
    868 #define   DPIO_ENABLE_CALIBRATION	(1<<11)
    869 #define   DPIO_M1DIV_SHIFT		(8) /* 3 bits */
    870 #define   DPIO_M2DIV_MASK		0xff
    871 #define _VLV_PLL_DW3_CH1		0x802c
    872 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
    873 
    874 #define _VLV_PLL_DW5_CH0		0x8014
    875 #define   DPIO_REFSEL_OVERRIDE		27
    876 #define   DPIO_PLL_MODESEL_SHIFT	24 /* 3 bits */
    877 #define   DPIO_BIAS_CURRENT_CTL_SHIFT	21 /* 3 bits, always 0x7 */
    878 #define   DPIO_PLL_REFCLK_SEL_SHIFT	16 /* 2 bits */
    879 #define   DPIO_PLL_REFCLK_SEL_MASK	3
    880 #define   DPIO_DRIVER_CTL_SHIFT		12 /* always set to 0x8 */
    881 #define   DPIO_CLK_BIAS_CTL_SHIFT	8 /* always set to 0x5 */
    882 #define _VLV_PLL_DW5_CH1		0x8034
    883 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
    884 
    885 #define _VLV_PLL_DW7_CH0		0x801c
    886 #define _VLV_PLL_DW7_CH1		0x803c
    887 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
    888 
    889 #define _VLV_PLL_DW8_CH0		0x8040
    890 #define _VLV_PLL_DW8_CH1		0x8060
    891 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
    892 
    893 #define VLV_PLL_DW9_BCAST		0xc044
    894 #define _VLV_PLL_DW9_CH0		0x8044
    895 #define _VLV_PLL_DW9_CH1		0x8064
    896 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
    897 
    898 #define _VLV_PLL_DW10_CH0		0x8048
    899 #define _VLV_PLL_DW10_CH1		0x8068
    900 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
    901 
    902 #define _VLV_PLL_DW11_CH0		0x804c
    903 #define _VLV_PLL_DW11_CH1		0x806c
    904 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
    905 
    906 /* Spec for ref block start counts at DW10 */
    907 #define VLV_REF_DW13			0x80ac
    908 
    909 #define VLV_CMN_DW0			0x8100
    910 
    911 /*
    912  * Per DDI channel DPIO regs
    913  */
    914 
    915 #define _VLV_PCS_DW0_CH0		0x8200
    916 #define _VLV_PCS_DW0_CH1		0x8400
    917 #define   DPIO_PCS_TX_LANE2_RESET	(1<<16)
    918 #define   DPIO_PCS_TX_LANE1_RESET	(1<<7)
    919 #define   DPIO_LEFT_TXFIFO_RST_MASTER2	(1<<4)
    920 #define   DPIO_RIGHT_TXFIFO_RST_MASTER2	(1<<3)
    921 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
    922 
    923 #define _VLV_PCS01_DW0_CH0		0x200
    924 #define _VLV_PCS23_DW0_CH0		0x400
    925 #define _VLV_PCS01_DW0_CH1		0x2600
    926 #define _VLV_PCS23_DW0_CH1		0x2800
    927 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
    928 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
    929 
    930 #define _VLV_PCS_DW1_CH0		0x8204
    931 #define _VLV_PCS_DW1_CH1		0x8404
    932 #define   CHV_PCS_REQ_SOFTRESET_EN	(1<<23)
    933 #define   DPIO_PCS_CLK_CRI_RXEB_EIOS_EN	(1<<22)
    934 #define   DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
    935 #define   DPIO_PCS_CLK_DATAWIDTH_SHIFT	(6)
    936 #define   DPIO_PCS_CLK_SOFT_RESET	(1<<5)
    937 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
    938 
    939 #define _VLV_PCS01_DW1_CH0		0x204
    940 #define _VLV_PCS23_DW1_CH0		0x404
    941 #define _VLV_PCS01_DW1_CH1		0x2604
    942 #define _VLV_PCS23_DW1_CH1		0x2804
    943 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
    944 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
    945 
    946 #define _VLV_PCS_DW8_CH0		0x8220
    947 #define _VLV_PCS_DW8_CH1		0x8420
    948 #define   CHV_PCS_USEDCLKCHANNEL_OVRRIDE	(1 << 20)
    949 #define   CHV_PCS_USEDCLKCHANNEL		(1 << 21)
    950 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
    951 
    952 #define _VLV_PCS01_DW8_CH0		0x0220
    953 #define _VLV_PCS23_DW8_CH0		0x0420
    954 #define _VLV_PCS01_DW8_CH1		0x2620
    955 #define _VLV_PCS23_DW8_CH1		0x2820
    956 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
    957 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
    958 
    959 #define _VLV_PCS_DW9_CH0		0x8224
    960 #define _VLV_PCS_DW9_CH1		0x8424
    961 #define   DPIO_PCS_TX2MARGIN_MASK	(0x7<<13)
    962 #define   DPIO_PCS_TX2MARGIN_000	(0<<13)
    963 #define   DPIO_PCS_TX2MARGIN_101	(1<<13)
    964 #define   DPIO_PCS_TX1MARGIN_MASK	(0x7<<10)
    965 #define   DPIO_PCS_TX1MARGIN_000	(0<<10)
    966 #define   DPIO_PCS_TX1MARGIN_101	(1<<10)
    967 #define	VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
    968 
    969 #define _VLV_PCS01_DW9_CH0		0x224
    970 #define _VLV_PCS23_DW9_CH0		0x424
    971 #define _VLV_PCS01_DW9_CH1		0x2624
    972 #define _VLV_PCS23_DW9_CH1		0x2824
    973 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
    974 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
    975 
    976 #define _CHV_PCS_DW10_CH0		0x8228
    977 #define _CHV_PCS_DW10_CH1		0x8428
    978 #define   DPIO_PCS_SWING_CALC_TX0_TX2	(1<<30)
    979 #define   DPIO_PCS_SWING_CALC_TX1_TX3	(1<<31)
    980 #define   DPIO_PCS_TX2DEEMP_MASK	(0xf<<24)
    981 #define   DPIO_PCS_TX2DEEMP_9P5		(0<<24)
    982 #define   DPIO_PCS_TX2DEEMP_6P0		(2<<24)
    983 #define   DPIO_PCS_TX1DEEMP_MASK	(0xf<<16)
    984 #define   DPIO_PCS_TX1DEEMP_9P5		(0<<16)
    985 #define   DPIO_PCS_TX1DEEMP_6P0		(2<<16)
    986 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
    987 
    988 #define _VLV_PCS01_DW10_CH0		0x0228
    989 #define _VLV_PCS23_DW10_CH0		0x0428
    990 #define _VLV_PCS01_DW10_CH1		0x2628
    991 #define _VLV_PCS23_DW10_CH1		0x2828
    992 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
    993 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
    994 
    995 #define _VLV_PCS_DW11_CH0		0x822c
    996 #define _VLV_PCS_DW11_CH1		0x842c
    997 #define   DPIO_TX2_STAGGER_MASK(x)	((x)<<24)
    998 #define   DPIO_LANEDESKEW_STRAP_OVRD	(1<<3)
    999 #define   DPIO_LEFT_TXFIFO_RST_MASTER	(1<<1)
   1000 #define   DPIO_RIGHT_TXFIFO_RST_MASTER	(1<<0)
   1001 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
   1002 
   1003 #define _VLV_PCS01_DW11_CH0		0x022c
   1004 #define _VLV_PCS23_DW11_CH0		0x042c
   1005 #define _VLV_PCS01_DW11_CH1		0x262c
   1006 #define _VLV_PCS23_DW11_CH1		0x282c
   1007 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
   1008 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
   1009 
   1010 #define _VLV_PCS01_DW12_CH0		0x0230
   1011 #define _VLV_PCS23_DW12_CH0		0x0430
   1012 #define _VLV_PCS01_DW12_CH1		0x2630
   1013 #define _VLV_PCS23_DW12_CH1		0x2830
   1014 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
   1015 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
   1016 
   1017 #define _VLV_PCS_DW12_CH0		0x8230
   1018 #define _VLV_PCS_DW12_CH1		0x8430
   1019 #define   DPIO_TX2_STAGGER_MULT(x)	((x)<<20)
   1020 #define   DPIO_TX1_STAGGER_MULT(x)	((x)<<16)
   1021 #define   DPIO_TX1_STAGGER_MASK(x)	((x)<<8)
   1022 #define   DPIO_LANESTAGGER_STRAP_OVRD	(1<<6)
   1023 #define   DPIO_LANESTAGGER_STRAP(x)	((x)<<0)
   1024 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
   1025 
   1026 #define _VLV_PCS_DW14_CH0		0x8238
   1027 #define _VLV_PCS_DW14_CH1		0x8438
   1028 #define	VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
   1029 
   1030 #define _VLV_PCS_DW23_CH0		0x825c
   1031 #define _VLV_PCS_DW23_CH1		0x845c
   1032 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
   1033 
   1034 #define _VLV_TX_DW2_CH0			0x8288
   1035 #define _VLV_TX_DW2_CH1			0x8488
   1036 #define   DPIO_SWING_MARGIN000_SHIFT	16
   1037 #define   DPIO_SWING_MARGIN000_MASK	(0xff << DPIO_SWING_MARGIN000_SHIFT)
   1038 #define   DPIO_UNIQ_TRANS_SCALE_SHIFT	8
   1039 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
   1040 
   1041 #define _VLV_TX_DW3_CH0			0x828c
   1042 #define _VLV_TX_DW3_CH1			0x848c
   1043 /* The following bit for CHV phy */
   1044 #define   DPIO_TX_UNIQ_TRANS_SCALE_EN	(1<<27)
   1045 #define   DPIO_SWING_MARGIN101_SHIFT	16
   1046 #define   DPIO_SWING_MARGIN101_MASK	(0xff << DPIO_SWING_MARGIN101_SHIFT)
   1047 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
   1048 
   1049 #define _VLV_TX_DW4_CH0			0x8290
   1050 #define _VLV_TX_DW4_CH1			0x8490
   1051 #define   DPIO_SWING_DEEMPH9P5_SHIFT	24
   1052 #define   DPIO_SWING_DEEMPH9P5_MASK	(0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
   1053 #define   DPIO_SWING_DEEMPH6P0_SHIFT	16
   1054 #define   DPIO_SWING_DEEMPH6P0_MASK	(0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
   1055 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
   1056 
   1057 #define _VLV_TX3_DW4_CH0		0x690
   1058 #define _VLV_TX3_DW4_CH1		0x2a90
   1059 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
   1060 
   1061 #define _VLV_TX_DW5_CH0			0x8294
   1062 #define _VLV_TX_DW5_CH1			0x8494
   1063 #define   DPIO_TX_OCALINIT_EN		(1<<31)
   1064 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
   1065 
   1066 #define _VLV_TX_DW11_CH0		0x82ac
   1067 #define _VLV_TX_DW11_CH1		0x84ac
   1068 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
   1069 
   1070 #define _VLV_TX_DW14_CH0		0x82b8
   1071 #define _VLV_TX_DW14_CH1		0x84b8
   1072 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
   1073 
   1074 /* CHV dpPhy registers */
   1075 #define _CHV_PLL_DW0_CH0		0x8000
   1076 #define _CHV_PLL_DW0_CH1		0x8180
   1077 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
   1078 
   1079 #define _CHV_PLL_DW1_CH0		0x8004
   1080 #define _CHV_PLL_DW1_CH1		0x8184
   1081 #define   DPIO_CHV_N_DIV_SHIFT		8
   1082 #define   DPIO_CHV_M1_DIV_BY_2		(0 << 0)
   1083 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
   1084 
   1085 #define _CHV_PLL_DW2_CH0		0x8008
   1086 #define _CHV_PLL_DW2_CH1		0x8188
   1087 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
   1088 
   1089 #define _CHV_PLL_DW3_CH0		0x800c
   1090 #define _CHV_PLL_DW3_CH1		0x818c
   1091 #define  DPIO_CHV_FRAC_DIV_EN		(1 << 16)
   1092 #define  DPIO_CHV_FIRST_MOD		(0 << 8)
   1093 #define  DPIO_CHV_SECOND_MOD		(1 << 8)
   1094 #define  DPIO_CHV_FEEDFWD_GAIN_SHIFT	0
   1095 #define  DPIO_CHV_FEEDFWD_GAIN_MASK		(0xF << 0)
   1096 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
   1097 
   1098 #define _CHV_PLL_DW6_CH0		0x8018
   1099 #define _CHV_PLL_DW6_CH1		0x8198
   1100 #define   DPIO_CHV_GAIN_CTRL_SHIFT	16
   1101 #define	  DPIO_CHV_INT_COEFF_SHIFT	8
   1102 #define   DPIO_CHV_PROP_COEFF_SHIFT	0
   1103 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
   1104 
   1105 #define _CHV_PLL_DW8_CH0		0x8020
   1106 #define _CHV_PLL_DW8_CH1		0x81A0
   1107 #define   DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
   1108 #define   DPIO_CHV_TDC_TARGET_CNT_MASK  (0x3FF << 0)
   1109 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
   1110 
   1111 #define _CHV_PLL_DW9_CH0		0x8024
   1112 #define _CHV_PLL_DW9_CH1		0x81A4
   1113 #define  DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT		1 /* 3 bits */
   1114 #define  DPIO_CHV_INT_LOCK_THRESHOLD_MASK		(7 << 1)
   1115 #define  DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE	1 /* 1: coarse & 0 : fine  */
   1116 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
   1117 
   1118 #define _CHV_CMN_DW0_CH0               0x8100
   1119 #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH0	19
   1120 #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH0	18
   1121 #define   DPIO_ALLDL_POWERDOWN			(1 << 1)
   1122 #define   DPIO_ANYDL_POWERDOWN			(1 << 0)
   1123 
   1124 #define _CHV_CMN_DW5_CH0               0x8114
   1125 #define   CHV_BUFRIGHTENA1_DISABLE	(0 << 20)
   1126 #define   CHV_BUFRIGHTENA1_NORMAL	(1 << 20)
   1127 #define   CHV_BUFRIGHTENA1_FORCE	(3 << 20)
   1128 #define   CHV_BUFRIGHTENA1_MASK		(3 << 20)
   1129 #define   CHV_BUFLEFTENA1_DISABLE	(0 << 22)
   1130 #define   CHV_BUFLEFTENA1_NORMAL	(1 << 22)
   1131 #define   CHV_BUFLEFTENA1_FORCE		(3 << 22)
   1132 #define   CHV_BUFLEFTENA1_MASK		(3 << 22)
   1133 
   1134 #define _CHV_CMN_DW13_CH0		0x8134
   1135 #define _CHV_CMN_DW0_CH1		0x8080
   1136 #define   DPIO_CHV_S1_DIV_SHIFT		21
   1137 #define   DPIO_CHV_P1_DIV_SHIFT		13 /* 3 bits */
   1138 #define   DPIO_CHV_P2_DIV_SHIFT		8  /* 5 bits */
   1139 #define   DPIO_CHV_K_DIV_SHIFT		4
   1140 #define   DPIO_PLL_FREQLOCK		(1 << 1)
   1141 #define   DPIO_PLL_LOCK			(1 << 0)
   1142 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
   1143 
   1144 #define _CHV_CMN_DW14_CH0		0x8138
   1145 #define _CHV_CMN_DW1_CH1		0x8084
   1146 #define   DPIO_AFC_RECAL		(1 << 14)
   1147 #define   DPIO_DCLKP_EN			(1 << 13)
   1148 #define   CHV_BUFLEFTENA2_DISABLE	(0 << 17) /* CL2 DW1 only */
   1149 #define   CHV_BUFLEFTENA2_NORMAL	(1 << 17) /* CL2 DW1 only */
   1150 #define   CHV_BUFLEFTENA2_FORCE		(3 << 17) /* CL2 DW1 only */
   1151 #define   CHV_BUFLEFTENA2_MASK		(3 << 17) /* CL2 DW1 only */
   1152 #define   CHV_BUFRIGHTENA2_DISABLE	(0 << 19) /* CL2 DW1 only */
   1153 #define   CHV_BUFRIGHTENA2_NORMAL	(1 << 19) /* CL2 DW1 only */
   1154 #define   CHV_BUFRIGHTENA2_FORCE	(3 << 19) /* CL2 DW1 only */
   1155 #define   CHV_BUFRIGHTENA2_MASK		(3 << 19) /* CL2 DW1 only */
   1156 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
   1157 
   1158 #define _CHV_CMN_DW19_CH0		0x814c
   1159 #define _CHV_CMN_DW6_CH1		0x8098
   1160 #define   DPIO_ALLDL_POWERDOWN_SHIFT_CH1	30 /* CL2 DW6 only */
   1161 #define   DPIO_ANYDL_POWERDOWN_SHIFT_CH1	29 /* CL2 DW6 only */
   1162 #define   DPIO_DYNPWRDOWNEN_CH1		(1 << 28) /* CL2 DW6 only */
   1163 #define   CHV_CMN_USEDCLKCHANNEL	(1 << 13)
   1164 
   1165 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
   1166 
   1167 #define CHV_CMN_DW28			0x8170
   1168 #define   DPIO_CL1POWERDOWNEN		(1 << 23)
   1169 #define   DPIO_DYNPWRDOWNEN_CH0		(1 << 22)
   1170 #define   DPIO_SUS_CLK_CONFIG_ON		(0 << 0)
   1171 #define   DPIO_SUS_CLK_CONFIG_CLKREQ		(1 << 0)
   1172 #define   DPIO_SUS_CLK_CONFIG_GATE		(2 << 0)
   1173 #define   DPIO_SUS_CLK_CONFIG_GATE_CLKREQ	(3 << 0)
   1174 
   1175 #define CHV_CMN_DW30			0x8178
   1176 #define   DPIO_CL2_LDOFUSE_PWRENB	(1 << 6)
   1177 #define   DPIO_LRC_BYPASS		(1 << 3)
   1178 
   1179 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
   1180 					(lane) * 0x200 + (offset))
   1181 
   1182 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
   1183 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
   1184 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
   1185 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
   1186 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
   1187 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
   1188 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
   1189 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
   1190 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
   1191 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
   1192 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
   1193 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
   1194 #define   DPIO_FRC_LATENCY_SHFIT	8
   1195 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
   1196 #define   DPIO_UPAR_SHIFT		30
   1197 
   1198 /* BXT PHY registers */
   1199 #define _BXT_PHY(phy, a, b)		_PIPE((phy), (a), (b))
   1200 
   1201 #define BXT_P_CR_GT_DISP_PWRON		0x138090
   1202 #define   GT_DISPLAY_POWER_ON(phy)	(1 << (phy))
   1203 
   1204 #define _PHY_CTL_FAMILY_EDP		0x64C80
   1205 #define _PHY_CTL_FAMILY_DDI		0x64C90
   1206 #define   COMMON_RESET_DIS		(1 << 31)
   1207 #define BXT_PHY_CTL_FAMILY(phy)		_BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
   1208 							_PHY_CTL_FAMILY_EDP)
   1209 
   1210 /* BXT PHY PLL registers */
   1211 #define _PORT_PLL_A			0x46074
   1212 #define _PORT_PLL_B			0x46078
   1213 #define _PORT_PLL_C			0x4607c
   1214 #define   PORT_PLL_ENABLE		(1 << 31)
   1215 #define   PORT_PLL_LOCK			(1 << 30)
   1216 #define   PORT_PLL_REF_SEL		(1 << 27)
   1217 #define BXT_PORT_PLL_ENABLE(port)	_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
   1218 
   1219 #define _PORT_PLL_EBB_0_A		0x162034
   1220 #define _PORT_PLL_EBB_0_B		0x6C034
   1221 #define _PORT_PLL_EBB_0_C		0x6C340
   1222 #define   PORT_PLL_P1_SHIFT		13
   1223 #define   PORT_PLL_P1_MASK		(0x07 << PORT_PLL_P1_SHIFT)
   1224 #define   PORT_PLL_P1(x)		((x)  << PORT_PLL_P1_SHIFT)
   1225 #define   PORT_PLL_P2_SHIFT		8
   1226 #define   PORT_PLL_P2_MASK		(0x1f << PORT_PLL_P2_SHIFT)
   1227 #define   PORT_PLL_P2(x)		((x)  << PORT_PLL_P2_SHIFT)
   1228 #define BXT_PORT_PLL_EBB_0(port)	_PORT3(port, _PORT_PLL_EBB_0_A, \
   1229 						_PORT_PLL_EBB_0_B,	\
   1230 						_PORT_PLL_EBB_0_C)
   1231 
   1232 #define _PORT_PLL_EBB_4_A		0x162038
   1233 #define _PORT_PLL_EBB_4_B		0x6C038
   1234 #define _PORT_PLL_EBB_4_C		0x6C344
   1235 #define   PORT_PLL_10BIT_CLK_ENABLE	(1 << 13)
   1236 #define   PORT_PLL_RECALIBRATE		(1 << 14)
   1237 #define BXT_PORT_PLL_EBB_4(port)	_PORT3(port, _PORT_PLL_EBB_4_A, \
   1238 						_PORT_PLL_EBB_4_B,	\
   1239 						_PORT_PLL_EBB_4_C)
   1240 
   1241 #define _PORT_PLL_0_A			0x162100
   1242 #define _PORT_PLL_0_B			0x6C100
   1243 #define _PORT_PLL_0_C			0x6C380
   1244 /* PORT_PLL_0_A */
   1245 #define   PORT_PLL_M2_MASK		0xFF
   1246 /* PORT_PLL_1_A */
   1247 #define   PORT_PLL_N_SHIFT		8
   1248 #define   PORT_PLL_N_MASK		(0x0F << PORT_PLL_N_SHIFT)
   1249 #define   PORT_PLL_N(x)			((x) << PORT_PLL_N_SHIFT)
   1250 /* PORT_PLL_2_A */
   1251 #define   PORT_PLL_M2_FRAC_MASK		0x3FFFFF
   1252 /* PORT_PLL_3_A */
   1253 #define   PORT_PLL_M2_FRAC_ENABLE	(1 << 16)
   1254 /* PORT_PLL_6_A */
   1255 #define   PORT_PLL_PROP_COEFF_MASK	0xF
   1256 #define   PORT_PLL_INT_COEFF_MASK	(0x1F << 8)
   1257 #define   PORT_PLL_INT_COEFF(x)		((x)  << 8)
   1258 #define   PORT_PLL_GAIN_CTL_MASK	(0x07 << 16)
   1259 #define   PORT_PLL_GAIN_CTL(x)		((x)  << 16)
   1260 /* PORT_PLL_8_A */
   1261 #define   PORT_PLL_TARGET_CNT_MASK	0x3FF
   1262 /* PORT_PLL_9_A */
   1263 #define  PORT_PLL_LOCK_THRESHOLD_SHIFT	1
   1264 #define  PORT_PLL_LOCK_THRESHOLD_MASK	(0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
   1265 /* PORT_PLL_10_A */
   1266 #define  PORT_PLL_DCO_AMP_OVR_EN_H	(1<<27)
   1267 #define  PORT_PLL_DCO_AMP_DEFAULT	15
   1268 #define  PORT_PLL_DCO_AMP_MASK		0x3c00
   1269 #define  PORT_PLL_DCO_AMP(x)		((x)<<10)
   1270 #define _PORT_PLL_BASE(port)		_PORT3(port, _PORT_PLL_0_A,	\
   1271 						_PORT_PLL_0_B,		\
   1272 						_PORT_PLL_0_C)
   1273 #define BXT_PORT_PLL(port, idx)		(_PORT_PLL_BASE(port) + (idx) * 4)
   1274 
   1275 /* BXT PHY common lane registers */
   1276 #define _PORT_CL1CM_DW0_A		0x162000
   1277 #define _PORT_CL1CM_DW0_BC		0x6C000
   1278 #define   PHY_POWER_GOOD		(1 << 16)
   1279 #define BXT_PORT_CL1CM_DW0(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
   1280 							_PORT_CL1CM_DW0_A)
   1281 
   1282 #define _PORT_CL1CM_DW9_A		0x162024
   1283 #define _PORT_CL1CM_DW9_BC		0x6C024
   1284 #define   IREF0RC_OFFSET_SHIFT		8
   1285 #define   IREF0RC_OFFSET_MASK		(0xFF << IREF0RC_OFFSET_SHIFT)
   1286 #define BXT_PORT_CL1CM_DW9(phy)		_BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
   1287 							_PORT_CL1CM_DW9_A)
   1288 
   1289 #define _PORT_CL1CM_DW10_A		0x162028
   1290 #define _PORT_CL1CM_DW10_BC		0x6C028
   1291 #define   IREF1RC_OFFSET_SHIFT		8
   1292 #define   IREF1RC_OFFSET_MASK		(0xFF << IREF1RC_OFFSET_SHIFT)
   1293 #define BXT_PORT_CL1CM_DW10(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
   1294 							_PORT_CL1CM_DW10_A)
   1295 
   1296 #define _PORT_CL1CM_DW28_A		0x162070
   1297 #define _PORT_CL1CM_DW28_BC		0x6C070
   1298 #define   OCL1_POWER_DOWN_EN		(1 << 23)
   1299 #define   DW28_OLDO_DYN_PWR_DOWN_EN	(1 << 22)
   1300 #define   SUS_CLK_CONFIG		0x3
   1301 #define BXT_PORT_CL1CM_DW28(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
   1302 							_PORT_CL1CM_DW28_A)
   1303 
   1304 #define _PORT_CL1CM_DW30_A		0x162078
   1305 #define _PORT_CL1CM_DW30_BC		0x6C078
   1306 #define   OCL2_LDOFUSE_PWR_DIS		(1 << 6)
   1307 #define BXT_PORT_CL1CM_DW30(phy)	_BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
   1308 							_PORT_CL1CM_DW30_A)
   1309 
   1310 /* Defined for PHY0 only */
   1311 #define BXT_PORT_CL2CM_DW6_BC		0x6C358
   1312 #define   DW6_OLDO_DYN_PWR_DOWN_EN	(1 << 28)
   1313 
   1314 /* BXT PHY Ref registers */
   1315 #define _PORT_REF_DW3_A			0x16218C
   1316 #define _PORT_REF_DW3_BC		0x6C18C
   1317 #define   GRC_DONE			(1 << 22)
   1318 #define BXT_PORT_REF_DW3(phy)		_BXT_PHY((phy), _PORT_REF_DW3_BC, \
   1319 							_PORT_REF_DW3_A)
   1320 
   1321 #define _PORT_REF_DW6_A			0x162198
   1322 #define _PORT_REF_DW6_BC		0x6C198
   1323 /*
   1324  * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
   1325  * after testing.
   1326  */
   1327 #define   GRC_CODE_SHIFT		23
   1328 #define   GRC_CODE_MASK			(0x1FF << GRC_CODE_SHIFT)
   1329 #define   GRC_CODE_FAST_SHIFT		16
   1330 #define   GRC_CODE_FAST_MASK		(0x7F << GRC_CODE_FAST_SHIFT)
   1331 #define   GRC_CODE_SLOW_SHIFT		8
   1332 #define   GRC_CODE_SLOW_MASK		(0xFF << GRC_CODE_SLOW_SHIFT)
   1333 #define   GRC_CODE_NOM_MASK		0xFF
   1334 #define BXT_PORT_REF_DW6(phy)		_BXT_PHY((phy), _PORT_REF_DW6_BC,	\
   1335 						      _PORT_REF_DW6_A)
   1336 
   1337 #define _PORT_REF_DW8_A			0x1621A0
   1338 #define _PORT_REF_DW8_BC		0x6C1A0
   1339 #define   GRC_DIS			(1 << 15)
   1340 #define   GRC_RDY_OVRD			(1 << 1)
   1341 #define BXT_PORT_REF_DW8(phy)		_BXT_PHY((phy), _PORT_REF_DW8_BC,	\
   1342 						      _PORT_REF_DW8_A)
   1343 
   1344 /* BXT PHY PCS registers */
   1345 #define _PORT_PCS_DW10_LN01_A		0x162428
   1346 #define _PORT_PCS_DW10_LN01_B		0x6C428
   1347 #define _PORT_PCS_DW10_LN01_C		0x6C828
   1348 #define _PORT_PCS_DW10_GRP_A		0x162C28
   1349 #define _PORT_PCS_DW10_GRP_B		0x6CC28
   1350 #define _PORT_PCS_DW10_GRP_C		0x6CE28
   1351 #define BXT_PORT_PCS_DW10_LN01(port)	_PORT3(port, _PORT_PCS_DW10_LN01_A, \
   1352 						     _PORT_PCS_DW10_LN01_B, \
   1353 						     _PORT_PCS_DW10_LN01_C)
   1354 #define BXT_PORT_PCS_DW10_GRP(port)	_PORT3(port, _PORT_PCS_DW10_GRP_A,  \
   1355 						     _PORT_PCS_DW10_GRP_B,  \
   1356 						     _PORT_PCS_DW10_GRP_C)
   1357 #define   TX2_SWING_CALC_INIT		(1 << 31)
   1358 #define   TX1_SWING_CALC_INIT		(1 << 30)
   1359 
   1360 #define _PORT_PCS_DW12_LN01_A		0x162430
   1361 #define _PORT_PCS_DW12_LN01_B		0x6C430
   1362 #define _PORT_PCS_DW12_LN01_C		0x6C830
   1363 #define _PORT_PCS_DW12_LN23_A		0x162630
   1364 #define _PORT_PCS_DW12_LN23_B		0x6C630
   1365 #define _PORT_PCS_DW12_LN23_C		0x6CA30
   1366 #define _PORT_PCS_DW12_GRP_A		0x162c30
   1367 #define _PORT_PCS_DW12_GRP_B		0x6CC30
   1368 #define _PORT_PCS_DW12_GRP_C		0x6CE30
   1369 #define   LANESTAGGER_STRAP_OVRD	(1 << 6)
   1370 #define   LANE_STAGGER_MASK		0x1F
   1371 #define BXT_PORT_PCS_DW12_LN01(port)	_PORT3(port, _PORT_PCS_DW12_LN01_A, \
   1372 						     _PORT_PCS_DW12_LN01_B, \
   1373 						     _PORT_PCS_DW12_LN01_C)
   1374 #define BXT_PORT_PCS_DW12_LN23(port)	_PORT3(port, _PORT_PCS_DW12_LN23_A, \
   1375 						     _PORT_PCS_DW12_LN23_B, \
   1376 						     _PORT_PCS_DW12_LN23_C)
   1377 #define BXT_PORT_PCS_DW12_GRP(port)	_PORT3(port, _PORT_PCS_DW12_GRP_A, \
   1378 						     _PORT_PCS_DW12_GRP_B, \
   1379 						     _PORT_PCS_DW12_GRP_C)
   1380 
   1381 /* BXT PHY TX registers */
   1382 #define _BXT_LANE_OFFSET(lane)           (((lane) >> 1) * 0x200 +	\
   1383 					  ((lane) & 1) * 0x80)
   1384 
   1385 #define _PORT_TX_DW2_LN0_A		0x162508
   1386 #define _PORT_TX_DW2_LN0_B		0x6C508
   1387 #define _PORT_TX_DW2_LN0_C		0x6C908
   1388 #define _PORT_TX_DW2_GRP_A		0x162D08
   1389 #define _PORT_TX_DW2_GRP_B		0x6CD08
   1390 #define _PORT_TX_DW2_GRP_C		0x6CF08
   1391 #define BXT_PORT_TX_DW2_GRP(port)	_PORT3(port, _PORT_TX_DW2_GRP_A,  \
   1392 						     _PORT_TX_DW2_GRP_B,  \
   1393 						     _PORT_TX_DW2_GRP_C)
   1394 #define BXT_PORT_TX_DW2_LN0(port)	_PORT3(port, _PORT_TX_DW2_LN0_A,  \
   1395 						     _PORT_TX_DW2_LN0_B,  \
   1396 						     _PORT_TX_DW2_LN0_C)
   1397 #define   MARGIN_000_SHIFT		16
   1398 #define   MARGIN_000			(0xFF << MARGIN_000_SHIFT)
   1399 #define   UNIQ_TRANS_SCALE_SHIFT	8
   1400 #define   UNIQ_TRANS_SCALE		(0xFF << UNIQ_TRANS_SCALE_SHIFT)
   1401 
   1402 #define _PORT_TX_DW3_LN0_A		0x16250C
   1403 #define _PORT_TX_DW3_LN0_B		0x6C50C
   1404 #define _PORT_TX_DW3_LN0_C		0x6C90C
   1405 #define _PORT_TX_DW3_GRP_A		0x162D0C
   1406 #define _PORT_TX_DW3_GRP_B		0x6CD0C
   1407 #define _PORT_TX_DW3_GRP_C		0x6CF0C
   1408 #define BXT_PORT_TX_DW3_GRP(port)	_PORT3(port, _PORT_TX_DW3_GRP_A,  \
   1409 						     _PORT_TX_DW3_GRP_B,  \
   1410 						     _PORT_TX_DW3_GRP_C)
   1411 #define BXT_PORT_TX_DW3_LN0(port)	_PORT3(port, _PORT_TX_DW3_LN0_A,  \
   1412 						     _PORT_TX_DW3_LN0_B,  \
   1413 						     _PORT_TX_DW3_LN0_C)
   1414 #define   SCALE_DCOMP_METHOD		(1 << 26)
   1415 #define   UNIQUE_TRANGE_EN_METHOD	(1 << 27)
   1416 
   1417 #define _PORT_TX_DW4_LN0_A		0x162510
   1418 #define _PORT_TX_DW4_LN0_B		0x6C510
   1419 #define _PORT_TX_DW4_LN0_C		0x6C910
   1420 #define _PORT_TX_DW4_GRP_A		0x162D10
   1421 #define _PORT_TX_DW4_GRP_B		0x6CD10
   1422 #define _PORT_TX_DW4_GRP_C		0x6CF10
   1423 #define BXT_PORT_TX_DW4_LN0(port)	_PORT3(port, _PORT_TX_DW4_LN0_A,  \
   1424 						     _PORT_TX_DW4_LN0_B,  \
   1425 						     _PORT_TX_DW4_LN0_C)
   1426 #define BXT_PORT_TX_DW4_GRP(port)	_PORT3(port, _PORT_TX_DW4_GRP_A,  \
   1427 						     _PORT_TX_DW4_GRP_B,  \
   1428 						     _PORT_TX_DW4_GRP_C)
   1429 #define   DEEMPH_SHIFT			24
   1430 #define   DE_EMPHASIS			(0xFF << DEEMPH_SHIFT)
   1431 
   1432 #define _PORT_TX_DW14_LN0_A		0x162538
   1433 #define _PORT_TX_DW14_LN0_B		0x6C538
   1434 #define _PORT_TX_DW14_LN0_C		0x6C938
   1435 #define   LATENCY_OPTIM_SHIFT		30
   1436 #define   LATENCY_OPTIM			(1 << LATENCY_OPTIM_SHIFT)
   1437 #define BXT_PORT_TX_DW14_LN(port, lane)	(_PORT3((port), _PORT_TX_DW14_LN0_A,   \
   1438 							_PORT_TX_DW14_LN0_B,   \
   1439 							_PORT_TX_DW14_LN0_C) + \
   1440 					 _BXT_LANE_OFFSET(lane))
   1441 
   1442 /* UAIMI scratch pad register 1 */
   1443 #define UAIMI_SPR1			0x4F074
   1444 /* SKL VccIO mask */
   1445 #define SKL_VCCIO_MASK			0x1
   1446 /* SKL balance leg register */
   1447 #define DISPIO_CR_TX_BMU_CR0		0x6C00C
   1448 /* I_boost values */
   1449 #define BALANCE_LEG_SHIFT(port)		(8+3*(port))
   1450 #define BALANCE_LEG_MASK(port)		(7<<(8+3*(port)))
   1451 /* Balance leg disable bits */
   1452 #define BALANCE_LEG_DISABLE_SHIFT	23
   1453 
   1454 /*
   1455  * Fence registers
   1456  * [0-7]  @ 0x2000 gen2,gen3
   1457  * [8-15] @ 0x3000 945,g33,pnv
   1458  *
   1459  * [0-15] @ 0x3000 gen4,gen5
   1460  *
   1461  * [0-15] @ 0x100000 gen6,vlv,chv
   1462  * [0-31] @ 0x100000 gen7+
   1463  */
   1464 #define FENCE_REG(i)			(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
   1465 #define   I830_FENCE_START_MASK		0x07f80000
   1466 #define   I830_FENCE_TILING_Y_SHIFT	12
   1467 #define   I830_FENCE_SIZE_BITS(size)	((ffs((size) >> 19) - 1) << 8)
   1468 #define   I830_FENCE_PITCH_SHIFT	4
   1469 #define   I830_FENCE_REG_VALID		(1<<0)
   1470 #define   I915_FENCE_MAX_PITCH_VAL	4
   1471 #define   I830_FENCE_MAX_PITCH_VAL	6
   1472 #define   I830_FENCE_MAX_SIZE_VAL	(1<<8)
   1473 
   1474 #define   I915_FENCE_START_MASK		0x0ff00000
   1475 #define   I915_FENCE_SIZE_BITS(size)	((ffs((size) >> 20) - 1) << 8)
   1476 
   1477 #define FENCE_REG_965_LO(i)		(0x03000 + (i) * 8)
   1478 #define FENCE_REG_965_HI(i)		(0x03000 + (i) * 8 + 4)
   1479 #define   I965_FENCE_PITCH_SHIFT	2
   1480 #define   I965_FENCE_TILING_Y_SHIFT	1
   1481 #define   I965_FENCE_REG_VALID		(1<<0)
   1482 #define   I965_FENCE_MAX_PITCH_VAL	0x0400
   1483 
   1484 #define FENCE_REG_GEN6_LO(i)	(0x100000 + (i) * 8)
   1485 #define FENCE_REG_GEN6_HI(i)	(0x100000 + (i) * 8 + 4)
   1486 #define   GEN6_FENCE_PITCH_SHIFT	32
   1487 #define   GEN7_FENCE_MAX_PITCH_VAL	0x0800
   1488 
   1489 
   1490 /* control register for cpu gtt access */
   1491 #define TILECTL				0x101000
   1492 #define   TILECTL_SWZCTL			(1 << 0)
   1493 #define   TILECTL_TLBPF			(1 << 1)
   1494 #define   TILECTL_TLB_PREFETCH_DIS	(1 << 2)
   1495 #define   TILECTL_BACKSNOOP_DIS		(1 << 3)
   1496 
   1497 /*
   1498  * Instruction and interrupt control regs
   1499  */
   1500 #define PGTBL_CTL	0x02020
   1501 #define   PGTBL_ADDRESS_LO_MASK	0xfffff000 /* bits [31:12] */
   1502 #define   PGTBL_ADDRESS_HI_MASK	0x000000f0 /* bits [35:32] (gen4) */
   1503 #define PGTBL_ER	0x02024
   1504 #define PRB0_BASE (0x2030-0x30)
   1505 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
   1506 #define PRB2_BASE (0x2050-0x30) /* gen3 */
   1507 #define SRB0_BASE (0x2100-0x30) /* gen2 */
   1508 #define SRB1_BASE (0x2110-0x30) /* gen2 */
   1509 #define SRB2_BASE (0x2120-0x30) /* 830 */
   1510 #define SRB3_BASE (0x2130-0x30) /* 830 */
   1511 #define RENDER_RING_BASE	0x02000
   1512 #define BSD_RING_BASE		0x04000
   1513 #define GEN6_BSD_RING_BASE	0x12000
   1514 #define GEN8_BSD2_RING_BASE	0x1c000
   1515 #define VEBOX_RING_BASE		0x1a000
   1516 #define BLT_RING_BASE		0x22000
   1517 #define RING_TAIL(base)		((base)+0x30)
   1518 #define RING_HEAD(base)		((base)+0x34)
   1519 #define RING_START(base)	((base)+0x38)
   1520 #define RING_CTL(base)		((base)+0x3c)
   1521 #define RING_SYNC_0(base)	((base)+0x40)
   1522 #define RING_SYNC_1(base)	((base)+0x44)
   1523 #define RING_SYNC_2(base)	((base)+0x48)
   1524 #define GEN6_RVSYNC	(RING_SYNC_0(RENDER_RING_BASE))
   1525 #define GEN6_RBSYNC	(RING_SYNC_1(RENDER_RING_BASE))
   1526 #define GEN6_RVESYNC	(RING_SYNC_2(RENDER_RING_BASE))
   1527 #define GEN6_VBSYNC	(RING_SYNC_0(GEN6_BSD_RING_BASE))
   1528 #define GEN6_VRSYNC	(RING_SYNC_1(GEN6_BSD_RING_BASE))
   1529 #define GEN6_VVESYNC	(RING_SYNC_2(GEN6_BSD_RING_BASE))
   1530 #define GEN6_BRSYNC	(RING_SYNC_0(BLT_RING_BASE))
   1531 #define GEN6_BVSYNC	(RING_SYNC_1(BLT_RING_BASE))
   1532 #define GEN6_BVESYNC	(RING_SYNC_2(BLT_RING_BASE))
   1533 #define GEN6_VEBSYNC	(RING_SYNC_0(VEBOX_RING_BASE))
   1534 #define GEN6_VERSYNC	(RING_SYNC_1(VEBOX_RING_BASE))
   1535 #define GEN6_VEVSYNC	(RING_SYNC_2(VEBOX_RING_BASE))
   1536 #define GEN6_NOSYNC 0
   1537 #define RING_PSMI_CTL(base)	((base)+0x50)
   1538 #define RING_MAX_IDLE(base)	((base)+0x54)
   1539 #define RING_HWS_PGA(base)	((base)+0x80)
   1540 #define RING_HWS_PGA_GEN6(base)	((base)+0x2080)
   1541 #define RING_RESET_CTL(base)	((base)+0xd0)
   1542 #define   RESET_CTL_REQUEST_RESET  (1 << 0)
   1543 #define   RESET_CTL_READY_TO_RESET (1 << 1)
   1544 
   1545 #define HSW_GTT_CACHE_EN	0x4024
   1546 #define   GTT_CACHE_EN_ALL	0xF0007FFF
   1547 #define GEN7_WR_WATERMARK	0x4028
   1548 #define GEN7_GFX_PRIO_CTRL	0x402C
   1549 #define ARB_MODE		0x4030
   1550 #define   ARB_MODE_SWIZZLE_SNB	(1<<4)
   1551 #define   ARB_MODE_SWIZZLE_IVB	(1<<5)
   1552 #define GEN7_GFX_PEND_TLB0	0x4034
   1553 #define GEN7_GFX_PEND_TLB1	0x4038
   1554 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
   1555 #define GEN7_LRA_LIMITS(i)	(0x403C + (i) * 4)
   1556 #define GEN7_LRA_LIMITS_REG_NUM	13
   1557 #define GEN7_MEDIA_MAX_REQ_COUNT	0x4070
   1558 #define GEN7_GFX_MAX_REQ_COUNT		0x4074
   1559 
   1560 #define GAMTARBMODE		0x04a08
   1561 #define   ARB_MODE_BWGTLB_DISABLE (1<<9)
   1562 #define   ARB_MODE_SWIZZLE_BDW	(1<<1)
   1563 #define RENDER_HWS_PGA_GEN7	(0x04080)
   1564 #define RING_FAULT_REG(ring)	(0x4094 + 0x100*(ring)->id)
   1565 #define   RING_FAULT_GTTSEL_MASK (1<<11)
   1566 #define   RING_FAULT_SRCID(x)	(((x) >> 3) & 0xff)
   1567 #define   RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
   1568 #define   RING_FAULT_VALID	(1<<0)
   1569 #define DONE_REG		0x40b0
   1570 #define GEN8_PRIVATE_PAT_LO	0x40e0
   1571 #define GEN8_PRIVATE_PAT_HI	(0x40e0 + 4)
   1572 #define BSD_HWS_PGA_GEN7	(0x04180)
   1573 #define BLT_HWS_PGA_GEN7	(0x04280)
   1574 #define VEBOX_HWS_PGA_GEN7	(0x04380)
   1575 #define RING_ACTHD(base)	((base)+0x74)
   1576 #define RING_ACTHD_UDW(base)	((base)+0x5c)
   1577 #define RING_NOPID(base)	((base)+0x94)
   1578 #define RING_IMR(base)		((base)+0xa8)
   1579 #define RING_HWSTAM(base)	((base)+0x98)
   1580 #define RING_TIMESTAMP(base)	((base)+0x358)
   1581 #define RING_TIMESTAMP_UDW(base) ((base) + 0x358 + 4)
   1582 #define   TAIL_ADDR		0x001FFFF8
   1583 #define   HEAD_WRAP_COUNT	0xFFE00000
   1584 #define   HEAD_WRAP_ONE		0x00200000
   1585 #define   HEAD_ADDR		0x001FFFFC
   1586 #define   RING_NR_PAGES		0x001FF000
   1587 #define   RING_REPORT_MASK	0x00000006
   1588 #define   RING_REPORT_64K	0x00000002
   1589 #define   RING_REPORT_128K	0x00000004
   1590 #define   RING_NO_REPORT	0x00000000
   1591 #define   RING_VALID_MASK	0x00000001
   1592 #define   RING_VALID		0x00000001
   1593 #define   RING_INVALID		0x00000000
   1594 #define   RING_WAIT_I8XX	(1<<0) /* gen2, PRBx_HEAD */
   1595 #define   RING_WAIT		(1<<11) /* gen3+, PRBx_CTL */
   1596 #define   RING_WAIT_SEMAPHORE	(1<<10) /* gen6+ */
   1597 
   1598 #define GEN7_TLB_RD_ADDR	0x4700
   1599 
   1600 #define GAMT_CHKN_BIT_REG	0x4ab8
   1601 #define   GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING     (1<<28)
   1602 
   1603 #define GEN9_GAMT_ECO_REG_RW_IA	0x4ab0
   1604 #define   GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS	(1<<18)
   1605 
   1606 #if 0
   1607 #define PRB0_TAIL	0x02030
   1608 #define PRB0_HEAD	0x02034
   1609 #define PRB0_START	0x02038
   1610 #define PRB0_CTL	0x0203c
   1611 #define PRB1_TAIL	0x02040 /* 915+ only */
   1612 #define PRB1_HEAD	0x02044 /* 915+ only */
   1613 #define PRB1_START	0x02048 /* 915+ only */
   1614 #define PRB1_CTL	0x0204c /* 915+ only */
   1615 #endif
   1616 #define IPEIR_I965	0x02064
   1617 #define IPEHR_I965	0x02068
   1618 #define GEN7_SC_INSTDONE	0x07100
   1619 #define GEN7_SAMPLER_INSTDONE	0x0e160
   1620 #define GEN7_ROW_INSTDONE	0x0e164
   1621 #define I915_NUM_INSTDONE_REG	4
   1622 #define RING_IPEIR(base)	((base)+0x64)
   1623 #define RING_IPEHR(base)	((base)+0x68)
   1624 /*
   1625  * On GEN4, only the render ring INSTDONE exists and has a different
   1626  * layout than the GEN7+ version.
   1627  * The GEN2 counterpart of this register is GEN2_INSTDONE.
   1628  */
   1629 #define RING_INSTDONE(base)	((base)+0x6c)
   1630 #define RING_INSTPS(base)	((base)+0x70)
   1631 #define RING_DMA_FADD(base)	((base)+0x78)
   1632 #define RING_DMA_FADD_UDW(base)	((base)+0x60) /* gen8+ */
   1633 #define RING_INSTPM(base)	((base)+0xc0)
   1634 #define RING_MI_MODE(base)	((base)+0x9c)
   1635 #define INSTPS		0x02070 /* 965+ only */
   1636 #define GEN4_INSTDONE1	0x0207c /* 965+ only, aka INSTDONE_2 on SNB */
   1637 #define ACTHD_I965	0x02074
   1638 #define HWS_PGA		0x02080
   1639 #define HWS_ADDRESS_MASK	0xfffff000
   1640 #define HWS_START_ADDRESS_SHIFT	4
   1641 #define PWRCTXA		0x2088 /* 965GM+ only */
   1642 #define   PWRCTX_EN	(1<<0)
   1643 #define IPEIR		0x02088
   1644 #define IPEHR		0x0208c
   1645 #define GEN2_INSTDONE	0x02090
   1646 #define NOPID		0x02094
   1647 #define HWSTAM		0x02098
   1648 #define DMA_FADD_I8XX	0x020d0
   1649 #define RING_BBSTATE(base)	((base)+0x110)
   1650 #define RING_BBADDR(base)	((base)+0x140)
   1651 #define RING_BBADDR_UDW(base)	((base)+0x168) /* gen8+ */
   1652 
   1653 #define ERROR_GEN6	0x040a0
   1654 #define GEN7_ERR_INT	0x44040
   1655 #define   ERR_INT_POISON		(1U<<31)
   1656 #define   ERR_INT_MMIO_UNCLAIMED	(1<<13)
   1657 #define   ERR_INT_PIPE_CRC_DONE_C	(1<<8)
   1658 #define   ERR_INT_FIFO_UNDERRUN_C	(1<<6)
   1659 #define   ERR_INT_PIPE_CRC_DONE_B	(1<<5)
   1660 #define   ERR_INT_FIFO_UNDERRUN_B	(1<<3)
   1661 #define   ERR_INT_PIPE_CRC_DONE_A	(1<<2)
   1662 #define   ERR_INT_PIPE_CRC_DONE(pipe)	(1<<(2 + (pipe)*3))
   1663 #define   ERR_INT_FIFO_UNDERRUN_A	(1<<0)
   1664 #define   ERR_INT_FIFO_UNDERRUN(pipe)	(1<<((pipe)*3))
   1665 
   1666 #define GEN8_FAULT_TLB_DATA0		0x04b10
   1667 #define GEN8_FAULT_TLB_DATA1		0x04b14
   1668 
   1669 #define FPGA_DBG		0x42300
   1670 #define   FPGA_DBG_RM_NOCLAIM	(1UL << 31)
   1671 
   1672 #define DERRMR		0x44050
   1673 /* Note that HBLANK events are reserved on bdw+ */
   1674 #define   DERRMR_PIPEA_SCANLINE		(1<<0)
   1675 #define   DERRMR_PIPEA_PRI_FLIP_DONE	(1<<1)
   1676 #define   DERRMR_PIPEA_SPR_FLIP_DONE	(1<<2)
   1677 #define   DERRMR_PIPEA_VBLANK		(1<<3)
   1678 #define   DERRMR_PIPEA_HBLANK		(1<<5)
   1679 #define   DERRMR_PIPEB_SCANLINE 	(1<<8)
   1680 #define   DERRMR_PIPEB_PRI_FLIP_DONE	(1<<9)
   1681 #define   DERRMR_PIPEB_SPR_FLIP_DONE	(1<<10)
   1682 #define   DERRMR_PIPEB_VBLANK		(1<<11)
   1683 #define   DERRMR_PIPEB_HBLANK		(1<<13)
   1684 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
   1685 #define   DERRMR_PIPEC_SCANLINE		(1<<14)
   1686 #define   DERRMR_PIPEC_PRI_FLIP_DONE	(1<<15)
   1687 #define   DERRMR_PIPEC_SPR_FLIP_DONE	(1<<20)
   1688 #define   DERRMR_PIPEC_VBLANK		(1<<21)
   1689 #define   DERRMR_PIPEC_HBLANK		(1<<22)
   1690 
   1691 
   1692 /* GM45+ chicken bits -- debug workaround bits that may be required
   1693  * for various sorts of correct behavior.  The top 16 bits of each are
   1694  * the enables for writing to the corresponding low bit.
   1695  */
   1696 #define _3D_CHICKEN	0x02084
   1697 #define  _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB	(1 << 10)
   1698 #define _3D_CHICKEN2	0x0208c
   1699 /* Disables pipelining of read flushes past the SF-WIZ interface.
   1700  * Required on all Ironlake steppings according to the B-Spec, but the
   1701  * particular danger of not doing so is not specified.
   1702  */
   1703 # define _3D_CHICKEN2_WM_READ_PIPELINED			(1 << 14)
   1704 #define _3D_CHICKEN3	0x02090
   1705 #define  _3D_CHICKEN_SF_DISABLE_OBJEND_CULL		(1 << 10)
   1706 #define  _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL		(1 << 5)
   1707 #define  _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x)	((x)<<1) /* gen8+ */
   1708 #define  _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH	(1 << 1) /* gen6 */
   1709 
   1710 #define MI_MODE		0x0209c
   1711 # define VS_TIMER_DISPATCH				(1 << 6)
   1712 # define MI_FLUSH_ENABLE				(1 << 12)
   1713 # define ASYNC_FLIP_PERF_DISABLE			(1 << 14)
   1714 # define MODE_IDLE					(1 << 9)
   1715 # define STOP_RING					(1 << 8)
   1716 
   1717 #define GEN6_GT_MODE	0x20d0
   1718 #define GEN7_GT_MODE	0x7008
   1719 #define   GEN6_WIZ_HASHING(hi, lo)			(((hi) << 9) | ((lo) << 7))
   1720 #define   GEN6_WIZ_HASHING_8x8				GEN6_WIZ_HASHING(0, 0)
   1721 #define   GEN6_WIZ_HASHING_8x4				GEN6_WIZ_HASHING(0, 1)
   1722 #define   GEN6_WIZ_HASHING_16x4				GEN6_WIZ_HASHING(1, 0)
   1723 #define   GEN6_WIZ_HASHING_MASK				GEN6_WIZ_HASHING(1, 1)
   1724 #define   GEN6_TD_FOUR_ROW_DISPATCH_DISABLE		(1 << 5)
   1725 #define   GEN9_IZ_HASHING_MASK(slice)			(0x3 << ((slice) * 2))
   1726 #define   GEN9_IZ_HASHING(slice, val)			((val) << ((slice) * 2))
   1727 
   1728 #define GFX_MODE	0x02520
   1729 #define GFX_MODE_GEN7	0x0229c
   1730 #define RING_MODE_GEN7(ring)	((ring)->mmio_base+0x29c)
   1731 #define   GFX_RUN_LIST_ENABLE		(1U << 15)
   1732 #define   GFX_INTERRUPT_STEERING	(1<<14)
   1733 #define   GFX_TLB_INVALIDATE_EXPLICIT	(1<<13)
   1734 #define   GFX_SURFACE_FAULT_ENABLE	(1<<12)
   1735 #define   GFX_REPLAY_MODE		(1<<11)
   1736 #define   GFX_PSMI_GRANULARITY		(1<<10)
   1737 #define   GFX_PPGTT_ENABLE		(1<<9)
   1738 #define   GEN8_GFX_PPGTT_48B		(1<<7)
   1739 
   1740 #define   GFX_FORWARD_VBLANK_MASK	(3<<5)
   1741 #define   GFX_FORWARD_VBLANK_NEVER	(0<<5)
   1742 #define   GFX_FORWARD_VBLANK_ALWAYS	(1<<5)
   1743 #define   GFX_FORWARD_VBLANK_COND	(2<<5)
   1744 
   1745 #define VLV_DISPLAY_BASE 0x180000
   1746 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
   1747 
   1748 #define VLV_GU_CTL0	(VLV_DISPLAY_BASE + 0x2030)
   1749 #define VLV_GU_CTL1	(VLV_DISPLAY_BASE + 0x2034)
   1750 #define SCPD0		0x0209c /* 915+ only */
   1751 #define IER		0x020a0
   1752 #define IIR		0x020a4
   1753 #define IMR		0x020a8
   1754 #define ISR		0x020ac
   1755 #define VLV_GUNIT_CLOCK_GATE	(VLV_DISPLAY_BASE + 0x2060)
   1756 #define   GINT_DIS		(1<<22)
   1757 #define   GCFG_DIS		(1<<8)
   1758 #define VLV_GUNIT_CLOCK_GATE2	(VLV_DISPLAY_BASE + 0x2064)
   1759 #define VLV_IIR_RW	(VLV_DISPLAY_BASE + 0x2084)
   1760 #define VLV_IER		(VLV_DISPLAY_BASE + 0x20a0)
   1761 #define VLV_IIR		(VLV_DISPLAY_BASE + 0x20a4)
   1762 #define VLV_IMR		(VLV_DISPLAY_BASE + 0x20a8)
   1763 #define VLV_ISR		(VLV_DISPLAY_BASE + 0x20ac)
   1764 #define VLV_PCBR	(VLV_DISPLAY_BASE + 0x2120)
   1765 #define VLV_PCBR_ADDR_SHIFT	12
   1766 
   1767 #define   DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
   1768 #define EIR		0x020b0
   1769 #define EMR		0x020b4
   1770 #define ESR		0x020b8
   1771 #define   GM45_ERROR_PAGE_TABLE				(1<<5)
   1772 #define   GM45_ERROR_MEM_PRIV				(1<<4)
   1773 #define   I915_ERROR_PAGE_TABLE				(1<<4)
   1774 #define   GM45_ERROR_CP_PRIV				(1<<3)
   1775 #define   I915_ERROR_MEMORY_REFRESH			(1<<1)
   1776 #define   I915_ERROR_INSTRUCTION			(1<<0)
   1777 #define INSTPM	        0x020c0
   1778 #define   INSTPM_SELF_EN (1<<12) /* 915GM only */
   1779 #define   INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
   1780 					will not assert AGPBUSY# and will only
   1781 					be delivered when out of C3. */
   1782 #define   INSTPM_FORCE_ORDERING				(1<<7) /* GEN6+ */
   1783 #define   INSTPM_TLB_INVALIDATE	(1<<9)
   1784 #define   INSTPM_SYNC_FLUSH	(1<<5)
   1785 #define ACTHD	        0x020c8
   1786 #define MEM_MODE	0x020cc
   1787 #define   MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
   1788 #define   MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
   1789 #define   MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
   1790 #define FW_BLC		0x020d8
   1791 #define FW_BLC2		0x020dc
   1792 #define FW_BLC_SELF	0x020e0 /* 915+ only */
   1793 #define   FW_BLC_SELF_EN_MASK      (1<<31)
   1794 #define   FW_BLC_SELF_FIFO_MASK    (1<<16) /* 945 only */
   1795 #define   FW_BLC_SELF_EN           (1U<<15) /* 945 only */
   1796 #define MM_BURST_LENGTH     0x00700000
   1797 #define MM_FIFO_WATERMARK   0x0001F000
   1798 #define LM_BURST_LENGTH     0x00000700
   1799 #define LM_FIFO_WATERMARK   0x0000001F
   1800 #define MI_ARB_STATE	0x020e4 /* 915+ only */
   1801 
   1802 /* Make render/texture TLB fetches lower priorty than associated data
   1803  *   fetches. This is not turned on by default
   1804  */
   1805 #define   MI_ARB_RENDER_TLB_LOW_PRIORITY	(1 << 15)
   1806 
   1807 /* Isoch request wait on GTT enable (Display A/B/C streams).
   1808  * Make isoch requests stall on the TLB update. May cause
   1809  * display underruns (test mode only)
   1810  */
   1811 #define   MI_ARB_ISOCH_WAIT_GTT			(1 << 14)
   1812 
   1813 /* Block grant count for isoch requests when block count is
   1814  * set to a finite value.
   1815  */
   1816 #define   MI_ARB_BLOCK_GRANT_MASK		(3 << 12)
   1817 #define   MI_ARB_BLOCK_GRANT_8			(0 << 12)	/* for 3 display planes */
   1818 #define   MI_ARB_BLOCK_GRANT_4			(1 << 12)	/* for 2 display planes */
   1819 #define   MI_ARB_BLOCK_GRANT_2			(2 << 12)	/* for 1 display plane */
   1820 #define   MI_ARB_BLOCK_GRANT_0			(3 << 12)	/* don't use */
   1821 
   1822 /* Enable render writes to complete in C2/C3/C4 power states.
   1823  * If this isn't enabled, render writes are prevented in low
   1824  * power states. That seems bad to me.
   1825  */
   1826 #define   MI_ARB_C3_LP_WRITE_ENABLE		(1 << 11)
   1827 
   1828 /* This acknowledges an async flip immediately instead
   1829  * of waiting for 2TLB fetches.
   1830  */
   1831 #define   MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE	(1 << 10)
   1832 
   1833 /* Enables non-sequential data reads through arbiter
   1834  */
   1835 #define   MI_ARB_DUAL_DATA_PHASE_DISABLE	(1 << 9)
   1836 
   1837 /* Disable FSB snooping of cacheable write cycles from binner/render
   1838  * command stream
   1839  */
   1840 #define   MI_ARB_CACHE_SNOOP_DISABLE		(1 << 8)
   1841 
   1842 /* Arbiter time slice for non-isoch streams */
   1843 #define   MI_ARB_TIME_SLICE_MASK		(7 << 5)
   1844 #define   MI_ARB_TIME_SLICE_1			(0 << 5)
   1845 #define   MI_ARB_TIME_SLICE_2			(1 << 5)
   1846 #define   MI_ARB_TIME_SLICE_4			(2 << 5)
   1847 #define   MI_ARB_TIME_SLICE_6			(3 << 5)
   1848 #define   MI_ARB_TIME_SLICE_8			(4 << 5)
   1849 #define   MI_ARB_TIME_SLICE_10			(5 << 5)
   1850 #define   MI_ARB_TIME_SLICE_14			(6 << 5)
   1851 #define   MI_ARB_TIME_SLICE_16			(7 << 5)
   1852 
   1853 /* Low priority grace period page size */
   1854 #define   MI_ARB_LOW_PRIORITY_GRACE_4KB		(0 << 4)	/* default */
   1855 #define   MI_ARB_LOW_PRIORITY_GRACE_8KB		(1 << 4)
   1856 
   1857 /* Disable display A/B trickle feed */
   1858 #define   MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE	(1 << 2)
   1859 
   1860 /* Set display plane priority */
   1861 #define   MI_ARB_DISPLAY_PRIORITY_A_B		(0 << 0)	/* display A > display B */
   1862 #define   MI_ARB_DISPLAY_PRIORITY_B_A		(1 << 0)	/* display B > display A */
   1863 
   1864 #define MI_STATE	0x020e4 /* gen2 only */
   1865 #define   MI_AGPBUSY_INT_EN			(1 << 1) /* 85x only */
   1866 #define   MI_AGPBUSY_830_MODE			(1 << 0) /* 85x only */
   1867 
   1868 #define CACHE_MODE_0	0x02120 /* 915+ only */
   1869 #define   CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
   1870 #define   CM0_IZ_OPT_DISABLE      (1<<6)
   1871 #define   CM0_ZR_OPT_DISABLE      (1<<5)
   1872 #define	  CM0_STC_EVICT_DISABLE_LRA_SNB	(1<<5)
   1873 #define   CM0_DEPTH_EVICT_DISABLE (1<<4)
   1874 #define   CM0_COLOR_EVICT_DISABLE (1<<3)
   1875 #define   CM0_DEPTH_WRITE_DISABLE (1<<1)
   1876 #define   CM0_RC_OP_FLUSH_DISABLE (1<<0)
   1877 #define GFX_FLSH_CNTL	0x02170 /* 915+ only */
   1878 #define GFX_FLSH_CNTL_GEN6	0x101008
   1879 #define   GFX_FLSH_CNTL_EN	(1<<0)
   1880 #define ECOSKPD		0x021d0
   1881 #define   ECO_GATING_CX_ONLY	(1<<3)
   1882 #define   ECO_FLIP_DONE		(1<<0)
   1883 
   1884 #define CACHE_MODE_0_GEN7	0x7000 /* IVB+ */
   1885 #define RC_OP_FLUSH_ENABLE (1<<0)
   1886 #define   HIZ_RAW_STALL_OPT_DISABLE (1<<2)
   1887 #define CACHE_MODE_1		0x7004 /* IVB+ */
   1888 #define   PIXEL_SUBSPAN_COLLECT_OPT_DISABLE	(1<<6)
   1889 #define   GEN8_4x4_STC_OPTIMIZATION_DISABLE	(1<<6)
   1890 #define   GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE	(1<<1)
   1891 
   1892 #define GEN6_BLITTER_ECOSKPD	0x221d0
   1893 #define   GEN6_BLITTER_LOCK_SHIFT			16
   1894 #define   GEN6_BLITTER_FBC_NOTIFY			(1<<3)
   1895 
   1896 #define GEN6_RC_SLEEP_PSMI_CONTROL	0x2050
   1897 #define   GEN6_PSMI_SLEEP_MSG_DISABLE	(1 << 0)
   1898 #define   GEN8_RC_SEMA_IDLE_MSG_DISABLE	(1 << 12)
   1899 #define   GEN8_FF_DOP_CLOCK_GATE_DISABLE	(1<<10)
   1900 
   1901 /* Fuse readout registers for GT */
   1902 #define CHV_FUSE_GT			(VLV_DISPLAY_BASE + 0x2168)
   1903 #define   CHV_FGT_DISABLE_SS0		(1 << 10)
   1904 #define   CHV_FGT_DISABLE_SS1		(1 << 11)
   1905 #define   CHV_FGT_EU_DIS_SS0_R0_SHIFT	16
   1906 #define   CHV_FGT_EU_DIS_SS0_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
   1907 #define   CHV_FGT_EU_DIS_SS0_R1_SHIFT	20
   1908 #define   CHV_FGT_EU_DIS_SS0_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
   1909 #define   CHV_FGT_EU_DIS_SS1_R0_SHIFT	24
   1910 #define   CHV_FGT_EU_DIS_SS1_R0_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
   1911 #define   CHV_FGT_EU_DIS_SS1_R1_SHIFT	28
   1912 #define   CHV_FGT_EU_DIS_SS1_R1_MASK	(0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
   1913 
   1914 #define GEN8_FUSE2			0x9120
   1915 #define   GEN8_F2_SS_DIS_SHIFT		21
   1916 #define   GEN8_F2_SS_DIS_MASK		(0x7 << GEN8_F2_SS_DIS_SHIFT)
   1917 #define   GEN8_F2_S_ENA_SHIFT		25
   1918 #define   GEN8_F2_S_ENA_MASK		(0x7 << GEN8_F2_S_ENA_SHIFT)
   1919 
   1920 #define   GEN9_F2_SS_DIS_SHIFT		20
   1921 #define   GEN9_F2_SS_DIS_MASK		(0xf << GEN9_F2_SS_DIS_SHIFT)
   1922 
   1923 #define GEN8_EU_DISABLE0		0x9134
   1924 #define   GEN8_EU_DIS0_S0_MASK		0xffffff
   1925 #define   GEN8_EU_DIS0_S1_SHIFT		24
   1926 #define   GEN8_EU_DIS0_S1_MASK		(0xff << GEN8_EU_DIS0_S1_SHIFT)
   1927 
   1928 #define GEN8_EU_DISABLE1		0x9138
   1929 #define   GEN8_EU_DIS1_S1_MASK		0xffff
   1930 #define   GEN8_EU_DIS1_S2_SHIFT		16
   1931 #define   GEN8_EU_DIS1_S2_MASK		(0xffff << GEN8_EU_DIS1_S2_SHIFT)
   1932 
   1933 #define GEN8_EU_DISABLE2		0x913c
   1934 #define   GEN8_EU_DIS2_S2_MASK		0xff
   1935 
   1936 #define GEN9_EU_DISABLE(slice)		(0x9134 + (slice)*0x4)
   1937 
   1938 #define GEN6_BSD_SLEEP_PSMI_CONTROL	0x12050
   1939 #define   GEN6_BSD_SLEEP_MSG_DISABLE	(1 << 0)
   1940 #define   GEN6_BSD_SLEEP_FLUSH_DISABLE	(1 << 2)
   1941 #define   GEN6_BSD_SLEEP_INDICATOR	(1 << 3)
   1942 #define   GEN6_BSD_GO_INDICATOR		(1 << 4)
   1943 
   1944 /* On modern GEN architectures interrupt control consists of two sets
   1945  * of registers. The first set pertains to the ring generating the
   1946  * interrupt. The second control is for the functional block generating the
   1947  * interrupt. These are PM, GT, DE, etc.
   1948  *
   1949  * Luckily *knocks on wood* all the ring interrupt bits match up with the
   1950  * GT interrupt bits, so we don't need to duplicate the defines.
   1951  *
   1952  * These defines should cover us well from SNB->HSW with minor exceptions
   1953  * it can also work on ILK.
   1954  */
   1955 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT		(1 << 26)
   1956 #define GT_BLT_CS_ERROR_INTERRUPT		(1 << 25)
   1957 #define GT_BLT_USER_INTERRUPT			(1 << 22)
   1958 #define GT_BSD_CS_ERROR_INTERRUPT		(1 << 15)
   1959 #define GT_BSD_USER_INTERRUPT			(1 << 12)
   1960 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1	(1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
   1961 #define GT_CONTEXT_SWITCH_INTERRUPT		(1 <<  8)
   1962 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT	(1 <<  5) /* !snb */
   1963 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT	(1 <<  4)
   1964 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT	(1 <<  3)
   1965 #define GT_RENDER_SYNC_STATUS_INTERRUPT		(1 <<  2)
   1966 #define GT_RENDER_DEBUG_INTERRUPT		(1 <<  1)
   1967 #define GT_RENDER_USER_INTERRUPT		(1 <<  0)
   1968 
   1969 #define PM_VEBOX_CS_ERROR_INTERRUPT		(1 << 12) /* hsw+ */
   1970 #define PM_VEBOX_USER_INTERRUPT			(1 << 10) /* hsw+ */
   1971 
   1972 #define GT_PARITY_ERROR(dev) \
   1973 	(GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
   1974 	 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
   1975 
   1976 /* These are all the "old" interrupts */
   1977 #define ILK_BSD_USER_INTERRUPT				(1<<5)
   1978 
   1979 #define I915_PM_INTERRUPT				(1<<31)
   1980 #define I915_ISP_INTERRUPT				(1<<22)
   1981 #define I915_LPE_PIPE_B_INTERRUPT			(1<<21)
   1982 #define I915_LPE_PIPE_A_INTERRUPT			(1<<20)
   1983 #define I915_MIPIC_INTERRUPT				(1<<19)
   1984 #define I915_MIPIA_INTERRUPT				(1<<18)
   1985 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT		(1<<18)
   1986 #define I915_DISPLAY_PORT_INTERRUPT			(1<<17)
   1987 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT		(1<<16)
   1988 #define I915_MASTER_ERROR_INTERRUPT			(1<<15)
   1989 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT	(1<<15)
   1990 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT		(1<<14)
   1991 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT	(1<<14) /* p-state */
   1992 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT		(1<<13)
   1993 #define I915_HWB_OOM_INTERRUPT				(1<<13)
   1994 #define I915_LPE_PIPE_C_INTERRUPT			(1<<12)
   1995 #define I915_SYNC_STATUS_INTERRUPT			(1<<12)
   1996 #define I915_MISC_INTERRUPT				(1<<11)
   1997 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT	(1<<11)
   1998 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT		(1<<10)
   1999 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT	(1<<10)
   2000 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT		(1<<9)
   2001 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT	(1<<9)
   2002 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT		(1<<8)
   2003 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT	(1<<8)
   2004 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT		(1<<7)
   2005 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT		(1<<6)
   2006 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT		(1<<5)
   2007 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT		(1<<4)
   2008 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT		(1<<3)
   2009 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT		(1<<2)
   2010 #define I915_DEBUG_INTERRUPT				(1<<2)
   2011 #define I915_WINVALID_INTERRUPT				(1<<1)
   2012 #define I915_USER_INTERRUPT				(1<<1)
   2013 #define I915_ASLE_INTERRUPT				(1<<0)
   2014 #define I915_BSD_USER_INTERRUPT				(1<<25)
   2015 
   2016 #define GEN6_BSD_RNCID			0x12198
   2017 
   2018 #define GEN7_FF_THREAD_MODE		0x20a0
   2019 #define   GEN7_FF_SCHED_MASK		0x0077070
   2020 #define   GEN8_FF_DS_REF_CNT_FFME	(1 << 19)
   2021 #define   GEN7_FF_TS_SCHED_HS1		(0x5<<16)
   2022 #define   GEN7_FF_TS_SCHED_HS0		(0x3<<16)
   2023 #define   GEN7_FF_TS_SCHED_LOAD_BALANCE	(0x1<<16)
   2024 #define   GEN7_FF_TS_SCHED_HW		(0x0<<16) /* Default */
   2025 #define   GEN7_FF_VS_REF_CNT_FFME	(1 << 15)
   2026 #define   GEN7_FF_VS_SCHED_HS1		(0x5<<12)
   2027 #define   GEN7_FF_VS_SCHED_HS0		(0x3<<12)
   2028 #define   GEN7_FF_VS_SCHED_LOAD_BALANCE	(0x1<<12) /* Default */
   2029 #define   GEN7_FF_VS_SCHED_HW		(0x0<<12)
   2030 #define   GEN7_FF_DS_SCHED_HS1		(0x5<<4)
   2031 #define   GEN7_FF_DS_SCHED_HS0		(0x3<<4)
   2032 #define   GEN7_FF_DS_SCHED_LOAD_BALANCE	(0x1<<4)  /* Default */
   2033 #define   GEN7_FF_DS_SCHED_HW		(0x0<<4)
   2034 
   2035 /*
   2036  * Framebuffer compression (915+ only)
   2037  */
   2038 
   2039 #define FBC_CFB_BASE		0x03200 /* 4k page aligned */
   2040 #define FBC_LL_BASE		0x03204 /* 4k page aligned */
   2041 #define FBC_CONTROL		0x03208
   2042 #define   FBC_CTL_EN		__BIT(31)
   2043 #define   FBC_CTL_PERIODIC	(1<<30)
   2044 #define   FBC_CTL_INTERVAL_SHIFT (16)
   2045 #define   FBC_CTL_UNCOMPRESSIBLE (1<<14)
   2046 #define   FBC_CTL_C3_IDLE	(1<<13)
   2047 #define   FBC_CTL_STRIDE_SHIFT	(5)
   2048 #define   FBC_CTL_FENCENO_SHIFT	(0)
   2049 #define FBC_COMMAND		0x0320c
   2050 #define   FBC_CMD_COMPRESS	(1<<0)
   2051 #define FBC_STATUS		0x03210
   2052 #define   FBC_STAT_COMPRESSING	(1<<31)
   2053 #define   FBC_STAT_COMPRESSED	(1<<30)
   2054 #define   FBC_STAT_MODIFIED	(1<<29)
   2055 #define   FBC_STAT_CURRENT_LINE_SHIFT	(0)
   2056 #define FBC_CONTROL2		0x03214
   2057 #define   FBC_CTL_FENCE_DBL	(0<<4)
   2058 #define   FBC_CTL_IDLE_IMM	(0<<2)
   2059 #define   FBC_CTL_IDLE_FULL	(1<<2)
   2060 #define   FBC_CTL_IDLE_LINE	(2<<2)
   2061 #define   FBC_CTL_IDLE_DEBUG	(3<<2)
   2062 #define   FBC_CTL_CPU_FENCE	(1<<1)
   2063 #define   FBC_CTL_PLANE(plane)	((plane)<<0)
   2064 #define FBC_FENCE_OFF		0x03218 /* BSpec typo has 321Bh */
   2065 #define FBC_TAG(i)		(0x03300 + (i) * 4)
   2066 
   2067 #define FBC_STATUS2		0x43214
   2068 #define  FBC_COMPRESSION_MASK	0x7ff
   2069 
   2070 #define FBC_LL_SIZE		(1536)
   2071 
   2072 /* Framebuffer compression for GM45+ */
   2073 #define DPFC_CB_BASE		0x3200
   2074 #define DPFC_CONTROL		0x3208
   2075 #define   DPFC_CTL_EN		(1UL << 31)
   2076 #define   DPFC_CTL_PLANE(plane)	((plane)<<30)
   2077 #define   IVB_DPFC_CTL_PLANE(plane)	((plane)<<29)
   2078 #define   DPFC_CTL_FENCE_EN	(1<<29)
   2079 #define   IVB_DPFC_CTL_FENCE_EN	(1<<28)
   2080 #define   DPFC_CTL_PERSISTENT_MODE	(1<<25)
   2081 #define   DPFC_SR_EN		(1<<10)
   2082 #define   DPFC_CTL_LIMIT_1X	(0<<6)
   2083 #define   DPFC_CTL_LIMIT_2X	(1<<6)
   2084 #define   DPFC_CTL_LIMIT_4X	(2<<6)
   2085 #define DPFC_RECOMP_CTL		0x320c
   2086 #define   DPFC_RECOMP_STALL_EN	(1<<27)
   2087 #define   DPFC_RECOMP_STALL_WM_SHIFT (16)
   2088 #define   DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
   2089 #define   DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
   2090 #define   DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
   2091 #define DPFC_STATUS		0x3210
   2092 #define   DPFC_INVAL_SEG_SHIFT  (16)
   2093 #define   DPFC_INVAL_SEG_MASK	(0x07ff0000)
   2094 #define   DPFC_COMP_SEG_SHIFT	(0)
   2095 #define   DPFC_COMP_SEG_MASK	(0x000003ff)
   2096 #define DPFC_STATUS2		0x3214
   2097 #define DPFC_FENCE_YOFF		0x3218
   2098 #define DPFC_CHICKEN		0x3224
   2099 #define   DPFC_HT_MODIFY	(1<<31)
   2100 
   2101 /* Framebuffer compression for Ironlake */
   2102 #define ILK_DPFC_CB_BASE	0x43200
   2103 #define ILK_DPFC_CONTROL	0x43208
   2104 #define   FBC_CTL_FALSE_COLOR	(1<<10)
   2105 /* The bit 28-8 is reserved */
   2106 #define   DPFC_RESERVED		(0x1FFFFF00)
   2107 #define ILK_DPFC_RECOMP_CTL	0x4320c
   2108 #define ILK_DPFC_STATUS		0x43210
   2109 #define ILK_DPFC_FENCE_YOFF	0x43218
   2110 #define ILK_DPFC_CHICKEN	0x43224
   2111 #define ILK_FBC_RT_BASE		0x2128
   2112 #define   ILK_FBC_RT_VALID	(1<<0)
   2113 #define   SNB_FBC_FRONT_BUFFER	(1<<1)
   2114 
   2115 #define ILK_DISPLAY_CHICKEN1	0x42000
   2116 #define   ILK_FBCQ_DIS		(1<<22)
   2117 #define	  ILK_PABSTRETCH_DIS	(1<<21)
   2118 
   2119 
   2120 /*
   2121  * Framebuffer compression for Sandybridge
   2122  *
   2123  * The following two registers are of type GTTMMADR
   2124  */
   2125 #define SNB_DPFC_CTL_SA		0x100100
   2126 #define   SNB_CPU_FENCE_ENABLE	(1<<29)
   2127 #define DPFC_CPU_FENCE_OFFSET	0x100104
   2128 
   2129 /* Framebuffer compression for Ivybridge */
   2130 #define IVB_FBC_RT_BASE			0x7020
   2131 
   2132 #define IPS_CTL		0x43408
   2133 #define   IPS_ENABLE	(1 << 31)
   2134 
   2135 #define MSG_FBC_REND_STATE	0x50380
   2136 #define   FBC_REND_NUKE		(1<<2)
   2137 #define   FBC_REND_CACHE_CLEAN	(1<<1)
   2138 
   2139 /*
   2140  * GPIO regs
   2141  */
   2142 #define GPIOA			0x5010
   2143 #define GPIOB			0x5014
   2144 #define GPIOC			0x5018
   2145 #define GPIOD			0x501c
   2146 #define GPIOE			0x5020
   2147 #define GPIOF			0x5024
   2148 #define GPIOG			0x5028
   2149 #define GPIOH			0x502c
   2150 # define GPIO_CLOCK_DIR_MASK		(1 << 0)
   2151 # define GPIO_CLOCK_DIR_IN		(0 << 1)
   2152 # define GPIO_CLOCK_DIR_OUT		(1 << 1)
   2153 # define GPIO_CLOCK_VAL_MASK		(1 << 2)
   2154 # define GPIO_CLOCK_VAL_OUT		(1 << 3)
   2155 # define GPIO_CLOCK_VAL_IN		(1 << 4)
   2156 # define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
   2157 # define GPIO_DATA_DIR_MASK		(1 << 8)
   2158 # define GPIO_DATA_DIR_IN		(0 << 9)
   2159 # define GPIO_DATA_DIR_OUT		(1 << 9)
   2160 # define GPIO_DATA_VAL_MASK		(1 << 10)
   2161 # define GPIO_DATA_VAL_OUT		(1 << 11)
   2162 # define GPIO_DATA_VAL_IN		(1 << 12)
   2163 # define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
   2164 
   2165 #define GMBUS0			(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
   2166 #define   GMBUS_RATE_100KHZ	(0<<8)
   2167 #define   GMBUS_RATE_50KHZ	(1<<8)
   2168 #define   GMBUS_RATE_400KHZ	(2<<8) /* reserved on Pineview */
   2169 #define   GMBUS_RATE_1MHZ	(3<<8) /* reserved on Pineview */
   2170 #define   GMBUS_HOLD_EXT	(1<<7) /* 300ns hold time, rsvd on Pineview */
   2171 #define   GMBUS_PIN_DISABLED	0
   2172 #define   GMBUS_PIN_SSC		1
   2173 #define   GMBUS_PIN_VGADDC	2
   2174 #define   GMBUS_PIN_PANEL	3
   2175 #define   GMBUS_PIN_DPD_CHV	3 /* HDMID_CHV */
   2176 #define   GMBUS_PIN_DPC		4 /* HDMIC */
   2177 #define   GMBUS_PIN_DPB		5 /* SDVO, HDMIB */
   2178 #define   GMBUS_PIN_DPD		6 /* HDMID */
   2179 #define   GMBUS_PIN_RESERVED	7 /* 7 reserved */
   2180 #define   GMBUS_PIN_1_BXT	1
   2181 #define   GMBUS_PIN_2_BXT	2
   2182 #define   GMBUS_PIN_3_BXT	3
   2183 #define   GMBUS_NUM_PINS	7 /* including 0 */
   2184 #define GMBUS1			(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
   2185 #define   GMBUS_SW_CLR_INT	(1UL << 31)
   2186 #define   GMBUS_SW_RDY		(1<<30)
   2187 #define   GMBUS_ENT		(1<<29) /* enable timeout */
   2188 #define   GMBUS_CYCLE_NONE	(0<<25)
   2189 #define   GMBUS_CYCLE_WAIT	(1<<25)
   2190 #define   GMBUS_CYCLE_INDEX	(2<<25)
   2191 #define   GMBUS_CYCLE_STOP	(4<<25)
   2192 #define   GMBUS_BYTE_COUNT_SHIFT 16
   2193 #define   GMBUS_BYTE_COUNT_MAX   256U
   2194 #define   GMBUS_SLAVE_INDEX_SHIFT 8
   2195 #define   GMBUS_SLAVE_ADDR_SHIFT 1
   2196 #define   GMBUS_SLAVE_READ	(1<<0)
   2197 #define   GMBUS_SLAVE_WRITE	(0<<0)
   2198 #define GMBUS2			(dev_priv->gpio_mmio_base + 0x5108) /* status */
   2199 #define   GMBUS_INUSE		(1<<15)
   2200 #define   GMBUS_HW_WAIT_PHASE	(1<<14)
   2201 #define   GMBUS_STALL_TIMEOUT	(1<<13)
   2202 #define   GMBUS_INT		(1<<12)
   2203 #define   GMBUS_HW_RDY		(1<<11)
   2204 #define   GMBUS_SATOER		(1<<10)
   2205 #define   GMBUS_ACTIVE		(1<<9)
   2206 #define GMBUS3			(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
   2207 #define GMBUS4			(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
   2208 #define   GMBUS_SLAVE_TIMEOUT_EN (1<<4)
   2209 #define   GMBUS_NAK_EN		(1<<3)
   2210 #define   GMBUS_IDLE_EN		(1<<2)
   2211 #define   GMBUS_HW_WAIT_EN	(1<<1)
   2212 #define   GMBUS_HW_RDY_EN	(1<<0)
   2213 #define GMBUS5			(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
   2214 #define   GMBUS_2BYTE_INDEX_EN	(1<<31)
   2215 
   2216 /*
   2217  * Clock control & power management
   2218  */
   2219 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
   2220 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
   2221 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
   2222 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
   2223 
   2224 #define VGA0	0x6000
   2225 #define VGA1	0x6004
   2226 #define VGA_PD	0x6010
   2227 #define   VGA0_PD_P2_DIV_4	(1 << 7)
   2228 #define   VGA0_PD_P1_DIV_2	(1 << 5)
   2229 #define   VGA0_PD_P1_SHIFT	0
   2230 #define   VGA0_PD_P1_MASK	(0x1f << 0)
   2231 #define   VGA1_PD_P2_DIV_4	(1 << 15)
   2232 #define   VGA1_PD_P1_DIV_2	(1 << 13)
   2233 #define   VGA1_PD_P1_SHIFT	8
   2234 #define   VGA1_PD_P1_MASK	(0x1f << 8)
   2235 #define   DPLL_VCO_ENABLE		__BIT(31)
   2236 #define   DPLL_SDVO_HIGH_SPEED		(1 << 30)
   2237 #define   DPLL_DVO_2X_MODE		(1 << 30)
   2238 #define   DPLL_EXT_BUFFER_ENABLE_VLV	(1 << 30)
   2239 #define   DPLL_SYNCLOCK_ENABLE		(1 << 29)
   2240 #define   DPLL_REF_CLK_ENABLE_VLV	(1 << 29)
   2241 #define   DPLL_VGA_MODE_DIS		(1 << 28)
   2242 #define   DPLLB_MODE_DAC_SERIAL		(1 << 26) /* i915 */
   2243 #define   DPLLB_MODE_LVDS		(2 << 26) /* i915 */
   2244 #define   DPLL_MODE_MASK		(3 << 26)
   2245 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
   2246 #define   DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
   2247 #define   DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24) /* i915 */
   2248 #define   DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24) /* i915 */
   2249 #define   DPLL_P2_CLOCK_DIV_MASK	0x03000000 /* i915 */
   2250 #define   DPLL_FPA01_P1_POST_DIV_MASK	0x00ff0000 /* i915 */
   2251 #define   DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW	0x00ff8000 /* Pineview */
   2252 #define   DPLL_LOCK_VLV			(1<<15)
   2253 #define   DPLL_INTEGRATED_CRI_CLK_VLV	(1<<14)
   2254 #define   DPLL_INTEGRATED_REF_CLK_VLV	(1<<13)
   2255 #define   DPLL_SSC_REF_CLK_CHV		(1<<13)
   2256 #define   DPLL_PORTC_READY_MASK		(0xf << 4)
   2257 #define   DPLL_PORTB_READY_MASK		(0xf)
   2258 
   2259 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
   2260 
   2261 /* Additional CHV pll/phy registers */
   2262 #define DPIO_PHY_STATUS			(VLV_DISPLAY_BASE + 0x6240)
   2263 #define   DPLL_PORTD_READY_MASK		(0xf)
   2264 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
   2265 #define   PHY_CH_POWER_DOWN_OVRD_EN(phy, ch)	(1 << (2*(phy)+(ch)+27))
   2266 #define   PHY_LDO_DELAY_0NS			0x0
   2267 #define   PHY_LDO_DELAY_200NS			0x1
   2268 #define   PHY_LDO_DELAY_600NS			0x2
   2269 #define   PHY_LDO_SEQ_DELAY(delay, phy)		((delay) << (2*(phy)+23))
   2270 #define   PHY_CH_POWER_DOWN_OVRD(mask, phy, ch)	((mask) << (8*(phy)+4*(ch)+11))
   2271 #define   PHY_CH_SU_PSR				0x1
   2272 #define   PHY_CH_DEEP_PSR			0x7
   2273 #define   PHY_CH_POWER_MODE(mode, phy, ch)	((mode) << (6*(phy)+3*(ch)+2))
   2274 #define   PHY_COM_LANE_RESET_DEASSERT(phy)	(1 << (phy))
   2275 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
   2276 #define   PHY_POWERGOOD(phy)	(((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
   2277 #define   PHY_STATUS_CMN_LDO(phy, ch)                   (1 << (6-(6*(phy)+3*(ch))))
   2278 #define   PHY_STATUS_SPLINE_LDO(phy, ch, spline)        (1 << (8-(6*(phy)+3*(ch)+(spline))))
   2279 
   2280 /*
   2281  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
   2282  * this field (only one bit may be set).
   2283  */
   2284 #define   DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
   2285 #define   DPLL_FPA01_P1_POST_DIV_SHIFT	16
   2286 #define   DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
   2287 /* i830, required in DVO non-gang */
   2288 #define   PLL_P2_DIVIDE_BY_4		(1 << 23)
   2289 #define   PLL_P1_DIVIDE_BY_TWO		(1 << 21) /* i830 */
   2290 #define   PLL_REF_INPUT_DREFCLK		(0 << 13)
   2291 #define   PLL_REF_INPUT_TVCLKINA	(1 << 13) /* i830 */
   2292 #define   PLL_REF_INPUT_TVCLKINBC	(2 << 13) /* SDVO TVCLKIN */
   2293 #define   PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
   2294 #define   PLL_REF_INPUT_MASK		(3 << 13)
   2295 #define   PLL_LOAD_PULSE_PHASE_SHIFT		9
   2296 /* Ironlake */
   2297 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT     9
   2298 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK      (7 << 9)
   2299 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x)	(((x)-1) << 9)
   2300 # define DPLL_FPA1_P1_POST_DIV_SHIFT            0
   2301 # define DPLL_FPA1_P1_POST_DIV_MASK             0xff
   2302 
   2303 /*
   2304  * Parallel to Serial Load Pulse phase selection.
   2305  * Selects the phase for the 10X DPLL clock for the PCIe
   2306  * digital display port. The range is 4 to 13; 10 or more
   2307  * is just a flip delay. The default is 6
   2308  */
   2309 #define   PLL_LOAD_PULSE_PHASE_MASK		(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
   2310 #define   DISPLAY_RATE_SELECT_FPA1		(1 << 8)
   2311 /*
   2312  * SDVO multiplier for 945G/GM. Not used on 965.
   2313  */
   2314 #define   SDVO_MULTIPLIER_MASK			0x000000ff
   2315 #define   SDVO_MULTIPLIER_SHIFT_HIRES		4
   2316 #define   SDVO_MULTIPLIER_SHIFT_VGA		0
   2317 
   2318 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
   2319 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
   2320 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
   2321 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
   2322 
   2323 /*
   2324  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
   2325  *
   2326  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
   2327  */
   2328 #define   DPLL_MD_UDI_DIVIDER_MASK		0x3f000000
   2329 #define   DPLL_MD_UDI_DIVIDER_SHIFT		24
   2330 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
   2331 #define   DPLL_MD_VGA_UDI_DIVIDER_MASK		0x003f0000
   2332 #define   DPLL_MD_VGA_UDI_DIVIDER_SHIFT		16
   2333 /*
   2334  * SDVO/UDI pixel multiplier.
   2335  *
   2336  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
   2337  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
   2338  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
   2339  * dummy bytes in the datastream at an increased clock rate, with both sides of
   2340  * the link knowing how many bytes are fill.
   2341  *
   2342  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
   2343  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
   2344  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
   2345  * through an SDVO command.
   2346  *
   2347  * This register field has values of multiplication factor minus 1, with
   2348  * a maximum multiplier of 5 for SDVO.
   2349  */
   2350 #define   DPLL_MD_UDI_MULTIPLIER_MASK		0x00003f00
   2351 #define   DPLL_MD_UDI_MULTIPLIER_SHIFT		8
   2352 /*
   2353  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
   2354  * This best be set to the default value (3) or the CRT won't work. No,
   2355  * I don't entirely understand what this does...
   2356  */
   2357 #define   DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
   2358 #define   DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT	0
   2359 
   2360 #define _FPA0	0x06040
   2361 #define _FPA1	0x06044
   2362 #define _FPB0	0x06048
   2363 #define _FPB1	0x0604c
   2364 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
   2365 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
   2366 #define   FP_N_DIV_MASK		0x003f0000
   2367 #define   FP_N_PINEVIEW_DIV_MASK	0x00ff0000
   2368 #define   FP_N_DIV_SHIFT		16
   2369 #define   FP_M1_DIV_MASK	0x00003f00
   2370 #define   FP_M1_DIV_SHIFT		 8
   2371 #define   FP_M2_DIV_MASK	0x0000003f
   2372 #define   FP_M2_PINEVIEW_DIV_MASK	0x000000ff
   2373 #define   FP_M2_DIV_SHIFT		 0
   2374 #define DPLL_TEST	0x606c
   2375 #define   DPLLB_TEST_SDVO_DIV_1		(0 << 22)
   2376 #define   DPLLB_TEST_SDVO_DIV_2		(1 << 22)
   2377 #define   DPLLB_TEST_SDVO_DIV_4		(2 << 22)
   2378 #define   DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
   2379 #define   DPLLB_TEST_N_BYPASS		(1 << 19)
   2380 #define   DPLLB_TEST_M_BYPASS		(1 << 18)
   2381 #define   DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
   2382 #define   DPLLA_TEST_N_BYPASS		(1 << 3)
   2383 #define   DPLLA_TEST_M_BYPASS		(1 << 2)
   2384 #define   DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
   2385 #define D_STATE		0x6104
   2386 #define  DSTATE_GFX_RESET_I830			(1<<6)
   2387 #define  DSTATE_PLL_D3_OFF			(1<<3)
   2388 #define  DSTATE_GFX_CLOCK_GATING		(1<<1)
   2389 #define  DSTATE_DOT_CLOCK_GATING		(1<<0)
   2390 #define DSPCLK_GATE_D	(dev_priv->info.display_mmio_offset + 0x6200)
   2391 # define DPUNIT_B_CLOCK_GATE_DISABLE		(1 << 30) /* 965 */
   2392 # define VSUNIT_CLOCK_GATE_DISABLE		(1 << 29) /* 965 */
   2393 # define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* 965 */
   2394 # define VRDUNIT_CLOCK_GATE_DISABLE		(1 << 27) /* 965 */
   2395 # define AUDUNIT_CLOCK_GATE_DISABLE		(1 << 26) /* 965 */
   2396 # define DPUNIT_A_CLOCK_GATE_DISABLE		(1 << 25) /* 965 */
   2397 # define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24) /* 965 */
   2398 # define TVRUNIT_CLOCK_GATE_DISABLE		(1 << 23) /* 915-945 */
   2399 # define TVCUNIT_CLOCK_GATE_DISABLE		(1 << 22) /* 915-945 */
   2400 # define TVFUNIT_CLOCK_GATE_DISABLE		(1 << 21) /* 915-945 */
   2401 # define TVEUNIT_CLOCK_GATE_DISABLE		(1 << 20) /* 915-945 */
   2402 # define DVSUNIT_CLOCK_GATE_DISABLE		(1 << 19) /* 915-945 */
   2403 # define DSSUNIT_CLOCK_GATE_DISABLE		(1 << 18) /* 915-945 */
   2404 # define DDBUNIT_CLOCK_GATE_DISABLE		(1 << 17) /* 915-945 */
   2405 # define DPRUNIT_CLOCK_GATE_DISABLE		(1 << 16) /* 915-945 */
   2406 # define DPFUNIT_CLOCK_GATE_DISABLE		(1 << 15) /* 915-945 */
   2407 # define DPBMUNIT_CLOCK_GATE_DISABLE		(1 << 14) /* 915-945 */
   2408 # define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13) /* 915-945 */
   2409 # define DPLUNIT_CLOCK_GATE_DISABLE		(1 << 12) /* 915-945 */
   2410 # define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   2411 # define DPBUNIT_CLOCK_GATE_DISABLE		(1 << 10)
   2412 # define DCUNIT_CLOCK_GATE_DISABLE		(1 << 9)
   2413 # define DPUNIT_CLOCK_GATE_DISABLE		(1 << 8)
   2414 # define VRUNIT_CLOCK_GATE_DISABLE		(1 << 7) /* 915+: reserved */
   2415 # define OVHUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 830-865 */
   2416 # define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6) /* 915-945 */
   2417 # define OVFUNIT_CLOCK_GATE_DISABLE		(1 << 5)
   2418 # define OVBUNIT_CLOCK_GATE_DISABLE		(1 << 4)
   2419 /*
   2420  * This bit must be set on the 830 to prevent hangs when turning off the
   2421  * overlay scaler.
   2422  */
   2423 # define OVRUNIT_CLOCK_GATE_DISABLE		(1 << 3)
   2424 # define OVCUNIT_CLOCK_GATE_DISABLE		(1 << 2)
   2425 # define OVUUNIT_CLOCK_GATE_DISABLE		(1 << 1)
   2426 # define ZVUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 830 */
   2427 # define OVLUNIT_CLOCK_GATE_DISABLE		(1 << 0) /* 845,865 */
   2428 
   2429 #define RENCLK_GATE_D1		0x6204
   2430 # define BLITTER_CLOCK_GATE_DISABLE		(1 << 13) /* 945GM only */
   2431 # define MPEG_CLOCK_GATE_DISABLE		(1 << 12) /* 945GM only */
   2432 # define PC_FE_CLOCK_GATE_DISABLE		(1 << 11)
   2433 # define PC_BE_CLOCK_GATE_DISABLE		(1 << 10)
   2434 # define WINDOWER_CLOCK_GATE_DISABLE		(1 << 9)
   2435 # define INTERPOLATOR_CLOCK_GATE_DISABLE	(1 << 8)
   2436 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE	(1 << 7)
   2437 # define MOTION_COMP_CLOCK_GATE_DISABLE		(1 << 6)
   2438 # define MAG_CLOCK_GATE_DISABLE			(1 << 5)
   2439 /* This bit must be unset on 855,865 */
   2440 # define MECI_CLOCK_GATE_DISABLE		(1 << 4)
   2441 # define DCMP_CLOCK_GATE_DISABLE		(1 << 3)
   2442 # define MEC_CLOCK_GATE_DISABLE			(1 << 2)
   2443 # define MECO_CLOCK_GATE_DISABLE		(1 << 1)
   2444 /* This bit must be set on 855,865. */
   2445 # define SV_CLOCK_GATE_DISABLE			(1 << 0)
   2446 # define I915_MPEG_CLOCK_GATE_DISABLE		(1 << 16)
   2447 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE	(1 << 15)
   2448 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE	(1 << 14)
   2449 # define I915_BD_BF_CLOCK_GATE_DISABLE		(1 << 13)
   2450 # define I915_SF_SE_CLOCK_GATE_DISABLE		(1 << 12)
   2451 # define I915_WM_CLOCK_GATE_DISABLE		(1 << 11)
   2452 # define I915_IZ_CLOCK_GATE_DISABLE		(1 << 10)
   2453 # define I915_PI_CLOCK_GATE_DISABLE		(1 << 9)
   2454 # define I915_DI_CLOCK_GATE_DISABLE		(1 << 8)
   2455 # define I915_SH_SV_CLOCK_GATE_DISABLE		(1 << 7)
   2456 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE	(1 << 6)
   2457 # define I915_SC_CLOCK_GATE_DISABLE		(1 << 5)
   2458 # define I915_FL_CLOCK_GATE_DISABLE		(1 << 4)
   2459 # define I915_DM_CLOCK_GATE_DISABLE		(1 << 3)
   2460 # define I915_PS_CLOCK_GATE_DISABLE		(1 << 2)
   2461 # define I915_CC_CLOCK_GATE_DISABLE		(1 << 1)
   2462 # define I915_BY_CLOCK_GATE_DISABLE		(1 << 0)
   2463 
   2464 # define I965_RCZ_CLOCK_GATE_DISABLE		(1 << 30)
   2465 /* This bit must always be set on 965G/965GM */
   2466 # define I965_RCC_CLOCK_GATE_DISABLE		(1 << 29)
   2467 # define I965_RCPB_CLOCK_GATE_DISABLE		(1 << 28)
   2468 # define I965_DAP_CLOCK_GATE_DISABLE		(1 << 27)
   2469 # define I965_ROC_CLOCK_GATE_DISABLE		(1 << 26)
   2470 # define I965_GW_CLOCK_GATE_DISABLE		(1 << 25)
   2471 # define I965_TD_CLOCK_GATE_DISABLE		(1 << 24)
   2472 /* This bit must always be set on 965G */
   2473 # define I965_ISC_CLOCK_GATE_DISABLE		(1 << 23)
   2474 # define I965_IC_CLOCK_GATE_DISABLE		(1 << 22)
   2475 # define I965_EU_CLOCK_GATE_DISABLE		(1 << 21)
   2476 # define I965_IF_CLOCK_GATE_DISABLE		(1 << 20)
   2477 # define I965_TC_CLOCK_GATE_DISABLE		(1 << 19)
   2478 # define I965_SO_CLOCK_GATE_DISABLE		(1 << 17)
   2479 # define I965_FBC_CLOCK_GATE_DISABLE		(1 << 16)
   2480 # define I965_MARI_CLOCK_GATE_DISABLE		(1 << 15)
   2481 # define I965_MASF_CLOCK_GATE_DISABLE		(1 << 14)
   2482 # define I965_MAWB_CLOCK_GATE_DISABLE		(1 << 13)
   2483 # define I965_EM_CLOCK_GATE_DISABLE		(1 << 12)
   2484 # define I965_UC_CLOCK_GATE_DISABLE		(1 << 11)
   2485 # define I965_SI_CLOCK_GATE_DISABLE		(1 << 6)
   2486 # define I965_MT_CLOCK_GATE_DISABLE		(1 << 5)
   2487 # define I965_PL_CLOCK_GATE_DISABLE		(1 << 4)
   2488 # define I965_DG_CLOCK_GATE_DISABLE		(1 << 3)
   2489 # define I965_QC_CLOCK_GATE_DISABLE		(1 << 2)
   2490 # define I965_FT_CLOCK_GATE_DISABLE		(1 << 1)
   2491 # define I965_DM_CLOCK_GATE_DISABLE		(1 << 0)
   2492 
   2493 #define RENCLK_GATE_D2		0x6208
   2494 #define VF_UNIT_CLOCK_GATE_DISABLE		(1 << 9)
   2495 #define GS_UNIT_CLOCK_GATE_DISABLE		(1 << 7)
   2496 #define CL_UNIT_CLOCK_GATE_DISABLE		(1 << 6)
   2497 
   2498 #define VDECCLK_GATE_D		0x620C		/* g4x only */
   2499 #define  VCP_UNIT_CLOCK_GATE_DISABLE		(1 << 4)
   2500 
   2501 #define RAMCLK_GATE_D		0x6210		/* CRL only */
   2502 #define DEUC			0x6214          /* CRL only */
   2503 
   2504 #define FW_BLC_SELF_VLV		(VLV_DISPLAY_BASE + 0x6500)
   2505 #define  FW_CSPWRDWNEN		(1<<15)
   2506 
   2507 #define MI_ARB_VLV		(VLV_DISPLAY_BASE + 0x6504)
   2508 
   2509 #define CZCLK_CDCLK_FREQ_RATIO	(VLV_DISPLAY_BASE + 0x6508)
   2510 #define   CDCLK_FREQ_SHIFT	4
   2511 #define   CDCLK_FREQ_MASK	(0x1f << CDCLK_FREQ_SHIFT)
   2512 #define   CZCLK_FREQ_MASK	0xf
   2513 
   2514 #define GCI_CONTROL		(VLV_DISPLAY_BASE + 0x650C)
   2515 #define   PFI_CREDIT_63		(9 << 28)		/* chv only */
   2516 #define   PFI_CREDIT_31		(8 << 28)		/* chv only */
   2517 #define   PFI_CREDIT(x)		(((x) - 8) << 28)	/* 8-15 */
   2518 #define   PFI_CREDIT_RESEND	(1 << 27)
   2519 #define   VGA_FAST_MODE_DISABLE	(1 << 14)
   2520 
   2521 #define GMBUSFREQ_VLV		(VLV_DISPLAY_BASE + 0x6510)
   2522 
   2523 /*
   2524  * Palette regs
   2525  */
   2526 #define PALETTE_A_OFFSET 0xa000
   2527 #define PALETTE_B_OFFSET 0xa800
   2528 #define CHV_PALETTE_C_OFFSET 0xc000
   2529 #define PALETTE(pipe, i) (dev_priv->info.palette_offsets[pipe] + \
   2530 			  dev_priv->info.display_mmio_offset + (i) * 4)
   2531 
   2532 /* MCH MMIO space */
   2533 
   2534 /*
   2535  * MCHBAR mirror.
   2536  *
   2537  * This mirrors the MCHBAR MMIO space whose location is determined by
   2538  * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
   2539  * every way.  It is not accessible from the CP register read instructions.
   2540  *
   2541  * Starting from Haswell, you can't write registers using the MCHBAR mirror,
   2542  * just read.
   2543  */
   2544 #define MCHBAR_MIRROR_BASE	0x10000
   2545 
   2546 #define MCHBAR_MIRROR_BASE_SNB	0x140000
   2547 
   2548 #define CTG_STOLEN_RESERVED		(MCHBAR_MIRROR_BASE + 0x34)
   2549 #define ELK_STOLEN_RESERVED		(MCHBAR_MIRROR_BASE + 0x48)
   2550 #define G4X_STOLEN_RESERVED_ADDR1_MASK	(0xFFFF << 16)
   2551 #define G4X_STOLEN_RESERVED_ADDR2_MASK	(0xFFF << 4)
   2552 
   2553 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
   2554 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
   2555 
   2556 /* 915-945 and GM965 MCH register controlling DRAM channel access */
   2557 #define DCC			0x10200
   2558 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL		(0 << 0)
   2559 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC	(1 << 0)
   2560 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED	(2 << 0)
   2561 #define DCC_ADDRESSING_MODE_MASK			(3 << 0)
   2562 #define DCC_CHANNEL_XOR_DISABLE				(1 << 10)
   2563 #define DCC_CHANNEL_XOR_BIT_17				(1 << 9)
   2564 #define DCC2			0x10204
   2565 #define DCC2_MODIFIED_ENHANCED_DISABLE			(1 << 20)
   2566 
   2567 /* Pineview MCH register contains DDR3 setting */
   2568 #define CSHRDDR3CTL            0x101a8
   2569 #define CSHRDDR3CTL_DDR3       (1 << 2)
   2570 
   2571 /* 965 MCH register controlling DRAM channel configuration */
   2572 #define C0DRB3			0x10206
   2573 #define C1DRB3			0x10606
   2574 
   2575 /* snb MCH registers for reading the DRAM channel configuration */
   2576 #define MAD_DIMM_C0			(MCHBAR_MIRROR_BASE_SNB + 0x5004)
   2577 #define MAD_DIMM_C1			(MCHBAR_MIRROR_BASE_SNB + 0x5008)
   2578 #define MAD_DIMM_C2			(MCHBAR_MIRROR_BASE_SNB + 0x500C)
   2579 #define   MAD_DIMM_ECC_MASK		(0x3 << 24)
   2580 #define   MAD_DIMM_ECC_OFF		(0x0 << 24)
   2581 #define   MAD_DIMM_ECC_IO_ON_LOGIC_OFF	(0x1 << 24)
   2582 #define   MAD_DIMM_ECC_IO_OFF_LOGIC_ON	(0x2 << 24)
   2583 #define   MAD_DIMM_ECC_ON		(0x3 << 24)
   2584 #define   MAD_DIMM_ENH_INTERLEAVE	(0x1 << 22)
   2585 #define   MAD_DIMM_RANK_INTERLEAVE	(0x1 << 21)
   2586 #define   MAD_DIMM_B_WIDTH_X16		(0x1 << 20) /* X8 chips if unset */
   2587 #define   MAD_DIMM_A_WIDTH_X16		(0x1 << 19) /* X8 chips if unset */
   2588 #define   MAD_DIMM_B_DUAL_RANK		(0x1 << 18)
   2589 #define   MAD_DIMM_A_DUAL_RANK		(0x1 << 17)
   2590 #define   MAD_DIMM_A_SELECT		(0x1 << 16)
   2591 /* DIMM sizes are in multiples of 256mb. */
   2592 #define   MAD_DIMM_B_SIZE_SHIFT		8
   2593 #define   MAD_DIMM_B_SIZE_MASK		(0xff << MAD_DIMM_B_SIZE_SHIFT)
   2594 #define   MAD_DIMM_A_SIZE_SHIFT		0
   2595 #define   MAD_DIMM_A_SIZE_MASK		(0xff << MAD_DIMM_A_SIZE_SHIFT)
   2596 
   2597 /* snb MCH registers for priority tuning */
   2598 #define MCH_SSKPD			(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
   2599 #define   MCH_SSKPD_WM0_MASK		0x3f
   2600 #define   MCH_SSKPD_WM0_VAL		0xc
   2601 
   2602 #define MCH_SECP_NRG_STTS		(MCHBAR_MIRROR_BASE_SNB + 0x592c)
   2603 
   2604 /* Clocking configuration register */
   2605 #define CLKCFG			0x10c00
   2606 #define CLKCFG_FSB_400					(5 << 0)	/* hrawclk 100 */
   2607 #define CLKCFG_FSB_533					(1 << 0)	/* hrawclk 133 */
   2608 #define CLKCFG_FSB_667					(3 << 0)	/* hrawclk 166 */
   2609 #define CLKCFG_FSB_800					(2 << 0)	/* hrawclk 200 */
   2610 #define CLKCFG_FSB_1067					(6 << 0)	/* hrawclk 266 */
   2611 #define CLKCFG_FSB_1333					(7 << 0)	/* hrawclk 333 */
   2612 /* Note, below two are guess */
   2613 #define CLKCFG_FSB_1600					(4 << 0)	/* hrawclk 400 */
   2614 #define CLKCFG_FSB_1600_ALT				(0 << 0)	/* hrawclk 400 */
   2615 #define CLKCFG_FSB_MASK					(7 << 0)
   2616 #define CLKCFG_MEM_533					(1 << 4)
   2617 #define CLKCFG_MEM_667					(2 << 4)
   2618 #define CLKCFG_MEM_800					(3 << 4)
   2619 #define CLKCFG_MEM_MASK					(7 << 4)
   2620 
   2621 #define HPLLVCO                 (MCHBAR_MIRROR_BASE + 0xc38)
   2622 #define HPLLVCO_MOBILE          (MCHBAR_MIRROR_BASE + 0xc0f)
   2623 
   2624 #define TSC1			0x11001
   2625 #define   TSE			(1<<0)
   2626 #define TR1			0x11006
   2627 #define TSFS			0x11020
   2628 #define   TSFS_SLOPE_MASK	0x0000ff00
   2629 #define   TSFS_SLOPE_SHIFT	8
   2630 #define   TSFS_INTR_MASK	0x000000ff
   2631 
   2632 #define CRSTANDVID		0x11100
   2633 #define PXVFREQ(i)		(0x11110 + (i) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
   2634 #define   PXVFREQ_PX_MASK	0x7f000000
   2635 #define   PXVFREQ_PX_SHIFT	24
   2636 #define VIDFREQ_BASE		0x11110
   2637 #define VIDFREQ1		0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
   2638 #define VIDFREQ2		0x11114
   2639 #define VIDFREQ3		0x11118
   2640 #define VIDFREQ4		0x1111c
   2641 #define   VIDFREQ_P0_MASK	0x1f000000
   2642 #define   VIDFREQ_P0_SHIFT	24
   2643 #define   VIDFREQ_P0_CSCLK_MASK	0x00f00000
   2644 #define   VIDFREQ_P0_CSCLK_SHIFT 20
   2645 #define   VIDFREQ_P0_CRCLK_MASK	0x000f0000
   2646 #define   VIDFREQ_P0_CRCLK_SHIFT 16
   2647 #define   VIDFREQ_P1_MASK	0x00001f00
   2648 #define   VIDFREQ_P1_SHIFT	8
   2649 #define   VIDFREQ_P1_CSCLK_MASK	0x000000f0
   2650 #define   VIDFREQ_P1_CSCLK_SHIFT 4
   2651 #define   VIDFREQ_P1_CRCLK_MASK	0x0000000f
   2652 #define INTTOEXT_BASE_ILK	0x11300
   2653 #define INTTOEXT_BASE		0x11120 /* INTTOEXT1-8 (0x1113c) */
   2654 #define   INTTOEXT_MAP3_SHIFT	24
   2655 #define   INTTOEXT_MAP3_MASK	(0x1f << INTTOEXT_MAP3_SHIFT)
   2656 #define   INTTOEXT_MAP2_SHIFT	16
   2657 #define   INTTOEXT_MAP2_MASK	(0x1f << INTTOEXT_MAP2_SHIFT)
   2658 #define   INTTOEXT_MAP1_SHIFT	8
   2659 #define   INTTOEXT_MAP1_MASK	(0x1f << INTTOEXT_MAP1_SHIFT)
   2660 #define   INTTOEXT_MAP0_SHIFT	0
   2661 #define   INTTOEXT_MAP0_MASK	(0x1f << INTTOEXT_MAP0_SHIFT)
   2662 #define MEMSWCTL		0x11170 /* Ironlake only */
   2663 #define   MEMCTL_CMD_MASK	0xe000
   2664 #define   MEMCTL_CMD_SHIFT	13
   2665 #define   MEMCTL_CMD_RCLK_OFF	0
   2666 #define   MEMCTL_CMD_RCLK_ON	1
   2667 #define   MEMCTL_CMD_CHFREQ	2
   2668 #define   MEMCTL_CMD_CHVID	3
   2669 #define   MEMCTL_CMD_VMMOFF	4
   2670 #define   MEMCTL_CMD_VMMON	5
   2671 #define   MEMCTL_CMD_STS	(1<<12) /* write 1 triggers command, clears
   2672 					   when command complete */
   2673 #define   MEMCTL_FREQ_MASK	0x0f00 /* jitter, from 0-15 */
   2674 #define   MEMCTL_FREQ_SHIFT	8
   2675 #define   MEMCTL_SFCAVM		(1<<7)
   2676 #define   MEMCTL_TGT_VID_MASK	0x007f
   2677 #define MEMIHYST		0x1117c
   2678 #define MEMINTREN		0x11180 /* 16 bits */
   2679 #define   MEMINT_RSEXIT_EN	(1<<8)
   2680 #define   MEMINT_CX_SUPR_EN	(1<<7)
   2681 #define   MEMINT_CONT_BUSY_EN	(1<<6)
   2682 #define   MEMINT_AVG_BUSY_EN	(1<<5)
   2683 #define   MEMINT_EVAL_CHG_EN	(1<<4)
   2684 #define   MEMINT_MON_IDLE_EN	(1<<3)
   2685 #define   MEMINT_UP_EVAL_EN	(1<<2)
   2686 #define   MEMINT_DOWN_EVAL_EN	(1<<1)
   2687 #define   MEMINT_SW_CMD_EN	(1<<0)
   2688 #define MEMINTRSTR		0x11182 /* 16 bits */
   2689 #define   MEM_RSEXIT_MASK	0xc000
   2690 #define   MEM_RSEXIT_SHIFT	14
   2691 #define   MEM_CONT_BUSY_MASK	0x3000
   2692 #define   MEM_CONT_BUSY_SHIFT	12
   2693 #define   MEM_AVG_BUSY_MASK	0x0c00
   2694 #define   MEM_AVG_BUSY_SHIFT	10
   2695 #define   MEM_EVAL_CHG_MASK	0x0300
   2696 #define   MEM_EVAL_BUSY_SHIFT	8
   2697 #define   MEM_MON_IDLE_MASK	0x00c0
   2698 #define   MEM_MON_IDLE_SHIFT	6
   2699 #define   MEM_UP_EVAL_MASK	0x0030
   2700 #define   MEM_UP_EVAL_SHIFT	4
   2701 #define   MEM_DOWN_EVAL_MASK	0x000c
   2702 #define   MEM_DOWN_EVAL_SHIFT	2
   2703 #define   MEM_SW_CMD_MASK	0x0003
   2704 #define   MEM_INT_STEER_GFX	0
   2705 #define   MEM_INT_STEER_CMR	1
   2706 #define   MEM_INT_STEER_SMI	2
   2707 #define   MEM_INT_STEER_SCI	3
   2708 #define MEMINTRSTS		0x11184
   2709 #define   MEMINT_RSEXIT		(1<<7)
   2710 #define   MEMINT_CONT_BUSY	(1<<6)
   2711 #define   MEMINT_AVG_BUSY	(1<<5)
   2712 #define   MEMINT_EVAL_CHG	(1<<4)
   2713 #define   MEMINT_MON_IDLE	(1<<3)
   2714 #define   MEMINT_UP_EVAL	(1<<2)
   2715 #define   MEMINT_DOWN_EVAL	(1<<1)
   2716 #define   MEMINT_SW_CMD		(1<<0)
   2717 #define MEMMODECTL		0x11190
   2718 #define   MEMMODE_BOOST_EN	(1<<31)
   2719 #define   MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
   2720 #define   MEMMODE_BOOST_FREQ_SHIFT 24
   2721 #define   MEMMODE_IDLE_MODE_MASK 0x00030000
   2722 #define   MEMMODE_IDLE_MODE_SHIFT 16
   2723 #define   MEMMODE_IDLE_MODE_EVAL 0
   2724 #define   MEMMODE_IDLE_MODE_CONT 1
   2725 #define   MEMMODE_HWIDLE_EN	(1<<15)
   2726 #define   MEMMODE_SWMODE_EN	(1<<14)
   2727 #define   MEMMODE_RCLK_GATE	(1<<13)
   2728 #define   MEMMODE_HW_UPDATE	(1<<12)
   2729 #define   MEMMODE_FSTART_MASK	0x00000f00 /* starting jitter, 0-15 */
   2730 #define   MEMMODE_FSTART_SHIFT	8
   2731 #define   MEMMODE_FMAX_MASK	0x000000f0 /* max jitter, 0-15 */
   2732 #define   MEMMODE_FMAX_SHIFT	4
   2733 #define   MEMMODE_FMIN_MASK	0x0000000f /* min jitter, 0-15 */
   2734 #define RCBMAXAVG		0x1119c
   2735 #define MEMSWCTL2		0x1119e /* Cantiga only */
   2736 #define   SWMEMCMD_RENDER_OFF	(0 << 13)
   2737 #define   SWMEMCMD_RENDER_ON	(1 << 13)
   2738 #define   SWMEMCMD_SWFREQ	(2 << 13)
   2739 #define   SWMEMCMD_TARVID	(3 << 13)
   2740 #define   SWMEMCMD_VRM_OFF	(4 << 13)
   2741 #define   SWMEMCMD_VRM_ON	(5 << 13)
   2742 #define   CMDSTS		(1<<12)
   2743 #define   SFCAVM		(1<<11)
   2744 #define   SWFREQ_MASK		0x0380 /* P0-7 */
   2745 #define   SWFREQ_SHIFT		7
   2746 #define   TARVID_MASK		0x001f
   2747 #define MEMSTAT_CTG		0x111a0
   2748 #define RCBMINAVG		0x111a0
   2749 #define RCUPEI			0x111b0
   2750 #define RCDNEI			0x111b4
   2751 #define RSTDBYCTL		0x111b8
   2752 #define   RS1EN			(1<<31)
   2753 #define   RS2EN			(1<<30)
   2754 #define   RS3EN			(1<<29)
   2755 #define   D3RS3EN		(1<<28) /* Display D3 imlies RS3 */
   2756 #define   SWPROMORSX		(1<<27) /* RSx promotion timers ignored */
   2757 #define   RCWAKERW		(1<<26) /* Resetwarn from PCH causes wakeup */
   2758 #define   DPRSLPVREN		(1<<25) /* Fast voltage ramp enable */
   2759 #define   GFXTGHYST		(1<<24) /* Hysteresis to allow trunk gating */
   2760 #define   RCX_SW_EXIT		(1<<23) /* Leave RSx and prevent re-entry */
   2761 #define   RSX_STATUS_MASK	(7<<20)
   2762 #define   RSX_STATUS_ON		(0<<20)
   2763 #define   RSX_STATUS_RC1	(1<<20)
   2764 #define   RSX_STATUS_RC1E	(2<<20)
   2765 #define   RSX_STATUS_RS1	(3<<20)
   2766 #define   RSX_STATUS_RS2	(4<<20) /* aka rc6 */
   2767 #define   RSX_STATUS_RSVD	(5<<20) /* deep rc6 unsupported on ilk */
   2768 #define   RSX_STATUS_RS3	(6<<20) /* rs3 unsupported on ilk */
   2769 #define   RSX_STATUS_RSVD2	(7<<20)
   2770 #define   UWRCRSXE		(1<<19) /* wake counter limit prevents rsx */
   2771 #define   RSCRP			(1<<18) /* rs requests control on rs1/2 reqs */
   2772 #define   JRSC			(1<<17) /* rsx coupled to cpu c-state */
   2773 #define   RS2INC0		(1<<16) /* allow rs2 in cpu c0 */
   2774 #define   RS1CONTSAV_MASK	(3<<14)
   2775 #define   RS1CONTSAV_NO_RS1	(0<<14) /* rs1 doesn't save/restore context */
   2776 #define   RS1CONTSAV_RSVD	(1<<14)
   2777 #define   RS1CONTSAV_SAVE_RS1	(2<<14) /* rs1 saves context */
   2778 #define   RS1CONTSAV_FULL_RS1	(3<<14) /* rs1 saves and restores context */
   2779 #define   NORMSLEXLAT_MASK	(3<<12)
   2780 #define   SLOW_RS123		(0<<12)
   2781 #define   SLOW_RS23		(1<<12)
   2782 #define   SLOW_RS3		(2<<12)
   2783 #define   NORMAL_RS123		(3<<12)
   2784 #define   RCMODE_TIMEOUT	(1<<11) /* 0 is eval interval method */
   2785 #define   IMPROMOEN		(1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
   2786 #define   RCENTSYNC		(1<<9) /* rs coupled to cpu c-state (3/6/7) */
   2787 #define   STATELOCK		(1<<7) /* locked to rs_cstate if 0 */
   2788 #define   RS_CSTATE_MASK	(3<<4)
   2789 #define   RS_CSTATE_C367_RS1	(0<<4)
   2790 #define   RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
   2791 #define   RS_CSTATE_RSVD	(2<<4)
   2792 #define   RS_CSTATE_C367_RS2	(3<<4)
   2793 #define   REDSAVES		(1<<3) /* no context save if was idle during rs0 */
   2794 #define   REDRESTORES		(1<<2) /* no restore if was idle during rs0 */
   2795 #define VIDCTL			0x111c0
   2796 #define VIDSTS			0x111c8
   2797 #define VIDSTART		0x111cc /* 8 bits */
   2798 #define MEMSTAT_ILK			0x111f8
   2799 #define   MEMSTAT_VID_MASK	0x7f00
   2800 #define   MEMSTAT_VID_SHIFT	8
   2801 #define   MEMSTAT_PSTATE_MASK	0x00f8
   2802 #define   MEMSTAT_PSTATE_SHIFT  3
   2803 #define   MEMSTAT_MON_ACTV	(1<<2)
   2804 #define   MEMSTAT_SRC_CTL_MASK	0x0003
   2805 #define   MEMSTAT_SRC_CTL_CORE	0
   2806 #define   MEMSTAT_SRC_CTL_TRB	1
   2807 #define   MEMSTAT_SRC_CTL_THM	2
   2808 #define   MEMSTAT_SRC_CTL_STDBY 3
   2809 #define RCPREVBSYTUPAVG		0x113b8
   2810 #define RCPREVBSYTDNAVG		0x113bc
   2811 #define PMMISC			0x11214
   2812 #define   MCPPCE_EN		(1<<0) /* enable PM_MSG from PCH->MPC */
   2813 #define SDEW			0x1124c
   2814 #define CSIEW0			0x11250
   2815 #define CSIEW1			0x11254
   2816 #define CSIEW2			0x11258
   2817 #define PEW(i)			(0x1125c + (i) * 4) /* 5 registers */
   2818 #define DEW(i)			(0x11270 + (i) * 4) /* 3 registers */
   2819 #define MCHAFE			0x112c0
   2820 #define CSIEC			0x112e0
   2821 #define DMIEC			0x112e4
   2822 #define DDREC			0x112e8
   2823 #define PEG0EC			0x112ec
   2824 #define PEG1EC			0x112f0
   2825 #define GFXEC			0x112f4
   2826 #define RPPREVBSYTUPAVG		0x113b8
   2827 #define RPPREVBSYTDNAVG		0x113bc
   2828 #define ECR			0x11600
   2829 #define   ECR_GPFE		(1<<31)
   2830 #define   ECR_IMONE		(1<<30)
   2831 #define   ECR_CAP_MASK		0x0000001f /* Event range, 0-31 */
   2832 #define OGW0			0x11608
   2833 #define OGW1			0x1160c
   2834 #define EG0			0x11610
   2835 #define EG1			0x11614
   2836 #define EG2			0x11618
   2837 #define EG3			0x1161c
   2838 #define EG4			0x11620
   2839 #define EG5			0x11624
   2840 #define EG6			0x11628
   2841 #define EG7			0x1162c
   2842 #define PXW(i)			(0x11664 + (i) * 4) /* 4 registers */
   2843 #define PXWL(i)			(0x11680 + (i) * 4) /* 8 registers */
   2844 #define LCFUSE02		0x116c0
   2845 #define   LCFUSE_HIV_MASK	0x000000ff
   2846 #define CSIPLL0			0x12c10
   2847 #define DDRMPLL1		0X12c20
   2848 #define PEG_BAND_GAP_DATA	0x14d68
   2849 
   2850 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
   2851 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
   2852 
   2853 #define GEN6_GT_PERF_STATUS	(MCHBAR_MIRROR_BASE_SNB + 0x5948)
   2854 #define BXT_GT_PERF_STATUS      (MCHBAR_MIRROR_BASE_SNB + 0x7070)
   2855 #define GEN6_RP_STATE_LIMITS	(MCHBAR_MIRROR_BASE_SNB + 0x5994)
   2856 #define GEN6_RP_STATE_CAP	(MCHBAR_MIRROR_BASE_SNB + 0x5998)
   2857 #define BXT_RP_STATE_CAP        0x138170
   2858 
   2859 /*
   2860  * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
   2861  * 8300) freezing up around GPU hangs. Looks as if even
   2862  * scheduling/timer interrupts start misbehaving if the RPS
   2863  * EI/thresholds are "bad", leading to a very sluggish or even
   2864  * frozen machine.
   2865  */
   2866 #define INTERVAL_1_28_US(us)	roundup(((us) * 100) >> 7, 25)
   2867 #define INTERVAL_1_33_US(us)	(((us) * 3)   >> 2)
   2868 #define INTERVAL_0_833_US(us)	(((us) * 6) / 5)
   2869 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
   2870 				(IS_BROXTON(dev_priv) ? \
   2871 				INTERVAL_0_833_US(us) : \
   2872 				INTERVAL_1_33_US(us)) : \
   2873 				INTERVAL_1_28_US(us))
   2874 
   2875 /*
   2876  * Logical Context regs
   2877  */
   2878 #define CCID			0x2180
   2879 #define   CCID_EN		(1<<0)
   2880 /*
   2881  * Notes on SNB/IVB/VLV context size:
   2882  * - Power context is saved elsewhere (LLC or stolen)
   2883  * - Ring/execlist context is saved on SNB, not on IVB
   2884  * - Extended context size already includes render context size
   2885  * - We always need to follow the extended context size.
   2886  *   SNB BSpec has comments indicating that we should use the
   2887  *   render context size instead if execlists are disabled, but
   2888  *   based on empirical testing that's just nonsense.
   2889  * - Pipelined/VF state is saved on SNB/IVB respectively
   2890  * - GT1 size just indicates how much of render context
   2891  *   doesn't need saving on GT1
   2892  */
   2893 #define CXT_SIZE		0x21a0
   2894 #define GEN6_CXT_POWER_SIZE(cxt_reg)	(((cxt_reg) >> 24) & 0x3f)
   2895 #define GEN6_CXT_RING_SIZE(cxt_reg)	(((cxt_reg) >> 18) & 0x3f)
   2896 #define GEN6_CXT_RENDER_SIZE(cxt_reg)	(((cxt_reg) >> 12) & 0x3f)
   2897 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg)	(((cxt_reg) >> 6) & 0x3f)
   2898 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg)	(((cxt_reg) >> 0) & 0x3f)
   2899 #define GEN6_CXT_TOTAL_SIZE(cxt_reg)	(GEN6_CXT_RING_SIZE(cxt_reg) + \
   2900 					GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
   2901 					GEN6_CXT_PIPELINE_SIZE(cxt_reg))
   2902 #define GEN7_CXT_SIZE		0x21a8
   2903 #define GEN7_CXT_POWER_SIZE(ctx_reg)	(((ctx_reg) >> 25) & 0x7f)
   2904 #define GEN7_CXT_RING_SIZE(ctx_reg)	(((ctx_reg) >> 22) & 0x7)
   2905 #define GEN7_CXT_RENDER_SIZE(ctx_reg)	(((ctx_reg) >> 16) & 0x3f)
   2906 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg)	(((ctx_reg) >> 9) & 0x7f)
   2907 #define GEN7_CXT_GT1_SIZE(ctx_reg)	(((ctx_reg) >> 6) & 0x7)
   2908 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg)	(((ctx_reg) >> 0) & 0x3f)
   2909 #define GEN7_CXT_TOTAL_SIZE(ctx_reg)	(GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
   2910 					 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
   2911 /* Haswell does have the CXT_SIZE register however it does not appear to be
   2912  * valid. Now, docs explain in dwords what is in the context object. The full
   2913  * size is 70720 bytes, however, the power context and execlist context will
   2914  * never be saved (power context is stored elsewhere, and execlists don't work
   2915  * on HSW) - so the final size, including the extra state required for the
   2916  * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
   2917  */
   2918 #define HSW_CXT_TOTAL_SIZE		(17 * PAGE_SIZE)
   2919 /* Same as Haswell, but 72064 bytes now. */
   2920 #define GEN8_CXT_TOTAL_SIZE		(18 * PAGE_SIZE)
   2921 
   2922 #define CHV_CLK_CTL1			0x101100
   2923 #define VLV_CLK_CTL2			0x101104
   2924 #define   CLK_CTL2_CZCOUNT_30NS_SHIFT	28
   2925 
   2926 /*
   2927  * Overlay regs
   2928  */
   2929 
   2930 #define OVADD			0x30000
   2931 #define DOVSTA			0x30008
   2932 #define OC_BUF			(0x3<<20)
   2933 #define OGAMC5			0x30010
   2934 #define OGAMC4			0x30014
   2935 #define OGAMC3			0x30018
   2936 #define OGAMC2			0x3001c
   2937 #define OGAMC1			0x30020
   2938 #define OGAMC0			0x30024
   2939 
   2940 /*
   2941  * Display engine regs
   2942  */
   2943 
   2944 /* Pipe A CRC regs */
   2945 #define _PIPE_CRC_CTL_A			0x60050
   2946 #define   PIPE_CRC_ENABLE		(1 << 31)
   2947 /* ivb+ source selection */
   2948 #define   PIPE_CRC_SOURCE_PRIMARY_IVB	(0 << 29)
   2949 #define   PIPE_CRC_SOURCE_SPRITE_IVB	(1 << 29)
   2950 #define   PIPE_CRC_SOURCE_PF_IVB	(2 << 29)
   2951 /* ilk+ source selection */
   2952 #define   PIPE_CRC_SOURCE_PRIMARY_ILK	(0 << 28)
   2953 #define   PIPE_CRC_SOURCE_SPRITE_ILK	(1 << 28)
   2954 #define   PIPE_CRC_SOURCE_PIPE_ILK	(2 << 28)
   2955 /* embedded DP port on the north display block, reserved on ivb */
   2956 #define   PIPE_CRC_SOURCE_PORT_A_ILK	(4 << 28)
   2957 #define   PIPE_CRC_SOURCE_FDI_ILK	(5 << 28) /* reserved on ivb */
   2958 /* vlv source selection */
   2959 #define   PIPE_CRC_SOURCE_PIPE_VLV	(0 << 27)
   2960 #define   PIPE_CRC_SOURCE_HDMIB_VLV	(1 << 27)
   2961 #define   PIPE_CRC_SOURCE_HDMIC_VLV	(2 << 27)
   2962 /* with DP port the pipe source is invalid */
   2963 #define   PIPE_CRC_SOURCE_DP_D_VLV	(3 << 27)
   2964 #define   PIPE_CRC_SOURCE_DP_B_VLV	(6 << 27)
   2965 #define   PIPE_CRC_SOURCE_DP_C_VLV	(7 << 27)
   2966 /* gen3+ source selection */
   2967 #define   PIPE_CRC_SOURCE_PIPE_I9XX	(0 << 28)
   2968 #define   PIPE_CRC_SOURCE_SDVOB_I9XX	(1 << 28)
   2969 #define   PIPE_CRC_SOURCE_SDVOC_I9XX	(2 << 28)
   2970 /* with DP/TV port the pipe source is invalid */
   2971 #define   PIPE_CRC_SOURCE_DP_D_G4X	(3 << 28)
   2972 #define   PIPE_CRC_SOURCE_TV_PRE	(4 << 28)
   2973 #define   PIPE_CRC_SOURCE_TV_POST	(5 << 28)
   2974 #define   PIPE_CRC_SOURCE_DP_B_G4X	(6 << 28)
   2975 #define   PIPE_CRC_SOURCE_DP_C_G4X	(7 << 28)
   2976 /* gen2 doesn't have source selection bits */
   2977 #define   PIPE_CRC_INCLUDE_BORDER_I8XX	(1 << 30)
   2978 
   2979 #define _PIPE_CRC_RES_1_A_IVB		0x60064
   2980 #define _PIPE_CRC_RES_2_A_IVB		0x60068
   2981 #define _PIPE_CRC_RES_3_A_IVB		0x6006c
   2982 #define _PIPE_CRC_RES_4_A_IVB		0x60070
   2983 #define _PIPE_CRC_RES_5_A_IVB		0x60074
   2984 
   2985 #define _PIPE_CRC_RES_RED_A		0x60060
   2986 #define _PIPE_CRC_RES_GREEN_A		0x60064
   2987 #define _PIPE_CRC_RES_BLUE_A		0x60068
   2988 #define _PIPE_CRC_RES_RES1_A_I915	0x6006c
   2989 #define _PIPE_CRC_RES_RES2_A_G4X	0x60080
   2990 
   2991 /* Pipe B CRC regs */
   2992 #define _PIPE_CRC_RES_1_B_IVB		0x61064
   2993 #define _PIPE_CRC_RES_2_B_IVB		0x61068
   2994 #define _PIPE_CRC_RES_3_B_IVB		0x6106c
   2995 #define _PIPE_CRC_RES_4_B_IVB		0x61070
   2996 #define _PIPE_CRC_RES_5_B_IVB		0x61074
   2997 
   2998 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
   2999 #define PIPE_CRC_RES_1_IVB(pipe)	\
   3000 	_TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
   3001 #define PIPE_CRC_RES_2_IVB(pipe)	\
   3002 	_TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
   3003 #define PIPE_CRC_RES_3_IVB(pipe)	\
   3004 	_TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
   3005 #define PIPE_CRC_RES_4_IVB(pipe)	\
   3006 	_TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
   3007 #define PIPE_CRC_RES_5_IVB(pipe)	\
   3008 	_TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
   3009 
   3010 #define PIPE_CRC_RES_RED(pipe) \
   3011 	_TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
   3012 #define PIPE_CRC_RES_GREEN(pipe) \
   3013 	_TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
   3014 #define PIPE_CRC_RES_BLUE(pipe) \
   3015 	_TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
   3016 #define PIPE_CRC_RES_RES1_I915(pipe) \
   3017 	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
   3018 #define PIPE_CRC_RES_RES2_G4X(pipe) \
   3019 	_TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
   3020 
   3021 /* Pipe A timing regs */
   3022 #define _HTOTAL_A	0x60000
   3023 #define _HBLANK_A	0x60004
   3024 #define _HSYNC_A	0x60008
   3025 #define _VTOTAL_A	0x6000c
   3026 #define _VBLANK_A	0x60010
   3027 #define _VSYNC_A	0x60014
   3028 #define _PIPEASRC	0x6001c
   3029 #define _BCLRPAT_A	0x60020
   3030 #define _VSYNCSHIFT_A	0x60028
   3031 #define _PIPE_MULT_A	0x6002c
   3032 
   3033 /* Pipe B timing regs */
   3034 #define _HTOTAL_B	0x61000
   3035 #define _HBLANK_B	0x61004
   3036 #define _HSYNC_B	0x61008
   3037 #define _VTOTAL_B	0x6100c
   3038 #define _VBLANK_B	0x61010
   3039 #define _VSYNC_B	0x61014
   3040 #define _PIPEBSRC	0x6101c
   3041 #define _BCLRPAT_B	0x61020
   3042 #define _VSYNCSHIFT_B	0x61028
   3043 #define _PIPE_MULT_B	0x6102c
   3044 
   3045 #define TRANSCODER_A_OFFSET 0x60000
   3046 #define TRANSCODER_B_OFFSET 0x61000
   3047 #define TRANSCODER_C_OFFSET 0x62000
   3048 #define CHV_TRANSCODER_C_OFFSET 0x63000
   3049 #define TRANSCODER_EDP_OFFSET 0x6f000
   3050 
   3051 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
   3052 	dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
   3053 	dev_priv->info.display_mmio_offset)
   3054 
   3055 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
   3056 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
   3057 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
   3058 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
   3059 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
   3060 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
   3061 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
   3062 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
   3063 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
   3064 #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
   3065 
   3066 /* VLV eDP PSR registers */
   3067 #define _PSRCTLA				(VLV_DISPLAY_BASE + 0x60090)
   3068 #define _PSRCTLB				(VLV_DISPLAY_BASE + 0x61090)
   3069 #define  VLV_EDP_PSR_ENABLE			(1<<0)
   3070 #define  VLV_EDP_PSR_RESET			(1<<1)
   3071 #define  VLV_EDP_PSR_MODE_MASK			(7<<2)
   3072 #define  VLV_EDP_PSR_MODE_HW_TIMER		(1<<3)
   3073 #define  VLV_EDP_PSR_MODE_SW_TIMER		(1<<2)
   3074 #define  VLV_EDP_PSR_SINGLE_FRAME_UPDATE	(1<<7)
   3075 #define  VLV_EDP_PSR_ACTIVE_ENTRY		(1<<8)
   3076 #define  VLV_EDP_PSR_SRC_TRANSMITTER_STATE	(1<<9)
   3077 #define  VLV_EDP_PSR_DBL_FRAME			(1<<10)
   3078 #define  VLV_EDP_PSR_FRAME_COUNT_MASK		(0xff<<16)
   3079 #define  VLV_EDP_PSR_IDLE_FRAME_SHIFT		16
   3080 #define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
   3081 
   3082 #define _VSCSDPA			(VLV_DISPLAY_BASE + 0x600a0)
   3083 #define _VSCSDPB			(VLV_DISPLAY_BASE + 0x610a0)
   3084 #define  VLV_EDP_PSR_SDP_FREQ_MASK	(3<<30)
   3085 #define  VLV_EDP_PSR_SDP_FREQ_ONCE	(1<<31)
   3086 #define  VLV_EDP_PSR_SDP_FREQ_EVFRAME	(1<<30)
   3087 #define VLV_VSCSDP(pipe)	_PIPE(pipe, _VSCSDPA, _VSCSDPB)
   3088 
   3089 #define _PSRSTATA			(VLV_DISPLAY_BASE + 0x60094)
   3090 #define _PSRSTATB			(VLV_DISPLAY_BASE + 0x61094)
   3091 #define  VLV_EDP_PSR_LAST_STATE_MASK	(7<<3)
   3092 #define  VLV_EDP_PSR_CURR_STATE_MASK	7
   3093 #define  VLV_EDP_PSR_DISABLED		(0<<0)
   3094 #define  VLV_EDP_PSR_INACTIVE		(1<<0)
   3095 #define  VLV_EDP_PSR_IN_TRANS_TO_ACTIVE	(2<<0)
   3096 #define  VLV_EDP_PSR_ACTIVE_NORFB_UP	(3<<0)
   3097 #define  VLV_EDP_PSR_ACTIVE_SF_UPDATE	(4<<0)
   3098 #define  VLV_EDP_PSR_EXIT		(5<<0)
   3099 #define  VLV_EDP_PSR_IN_TRANS		(1<<7)
   3100 #define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
   3101 
   3102 /* HSW+ eDP PSR registers */
   3103 #define EDP_PSR_BASE(dev)                       (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
   3104 #define EDP_PSR_CTL(dev)			(EDP_PSR_BASE(dev) + 0)
   3105 #define   EDP_PSR_ENABLE			(1<<31)
   3106 #define   BDW_PSR_SINGLE_FRAME			(1<<30)
   3107 #define   EDP_PSR_LINK_STANDBY			(1<<27)
   3108 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_MASK	(3<<25)
   3109 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES	(0<<25)
   3110 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES	(1<<25)
   3111 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES	(2<<25)
   3112 #define   EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES	(3<<25)
   3113 #define   EDP_PSR_MAX_SLEEP_TIME_SHIFT		20
   3114 #define   EDP_PSR_SKIP_AUX_EXIT			(1<<12)
   3115 #define   EDP_PSR_TP1_TP2_SEL			(0<<11)
   3116 #define   EDP_PSR_TP1_TP3_SEL			(1<<11)
   3117 #define   EDP_PSR_TP2_TP3_TIME_500us		(0<<8)
   3118 #define   EDP_PSR_TP2_TP3_TIME_100us		(1<<8)
   3119 #define   EDP_PSR_TP2_TP3_TIME_2500us		(2<<8)
   3120 #define   EDP_PSR_TP2_TP3_TIME_0us		(3<<8)
   3121 #define   EDP_PSR_TP1_TIME_500us		(0<<4)
   3122 #define   EDP_PSR_TP1_TIME_100us		(1<<4)
   3123 #define   EDP_PSR_TP1_TIME_2500us		(2<<4)
   3124 #define   EDP_PSR_TP1_TIME_0us			(3<<4)
   3125 #define   EDP_PSR_IDLE_FRAME_SHIFT		0
   3126 
   3127 #define EDP_PSR_AUX_CTL(dev)			(EDP_PSR_BASE(dev) + 0x10)
   3128 #define EDP_PSR_AUX_DATA1(dev)			(EDP_PSR_BASE(dev) + 0x14)
   3129 #define EDP_PSR_AUX_DATA2(dev)			(EDP_PSR_BASE(dev) + 0x18)
   3130 #define EDP_PSR_AUX_DATA3(dev)			(EDP_PSR_BASE(dev) + 0x1c)
   3131 #define EDP_PSR_AUX_DATA4(dev)			(EDP_PSR_BASE(dev) + 0x20)
   3132 #define EDP_PSR_AUX_DATA5(dev)			(EDP_PSR_BASE(dev) + 0x24)
   3133 
   3134 #define EDP_PSR_STATUS_CTL(dev)			(EDP_PSR_BASE(dev) + 0x40)
   3135 #define   EDP_PSR_STATUS_STATE_MASK		(7<<29)
   3136 #define   EDP_PSR_STATUS_STATE_IDLE		(0<<29)
   3137 #define   EDP_PSR_STATUS_STATE_SRDONACK		(1<<29)
   3138 #define   EDP_PSR_STATUS_STATE_SRDENT		(2<<29)
   3139 #define   EDP_PSR_STATUS_STATE_BUFOFF		(3<<29)
   3140 #define   EDP_PSR_STATUS_STATE_BUFON		(4<<29)
   3141 #define   EDP_PSR_STATUS_STATE_AUXACK		(5<<29)
   3142 #define   EDP_PSR_STATUS_STATE_SRDOFFACK	(6<<29)
   3143 #define   EDP_PSR_STATUS_LINK_MASK		(3<<26)
   3144 #define   EDP_PSR_STATUS_LINK_FULL_OFF		(0<<26)
   3145 #define   EDP_PSR_STATUS_LINK_FULL_ON		(1<<26)
   3146 #define   EDP_PSR_STATUS_LINK_STANDBY		(2<<26)
   3147 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT	20
   3148 #define   EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK	0x1f
   3149 #define   EDP_PSR_STATUS_COUNT_SHIFT		16
   3150 #define   EDP_PSR_STATUS_COUNT_MASK		0xf
   3151 #define   EDP_PSR_STATUS_AUX_ERROR		(1<<15)
   3152 #define   EDP_PSR_STATUS_AUX_SENDING		(1<<12)
   3153 #define   EDP_PSR_STATUS_SENDING_IDLE		(1<<9)
   3154 #define   EDP_PSR_STATUS_SENDING_TP2_TP3	(1<<8)
   3155 #define   EDP_PSR_STATUS_SENDING_TP1		(1<<4)
   3156 #define   EDP_PSR_STATUS_IDLE_MASK		0xf
   3157 
   3158 #define EDP_PSR_PERF_CNT(dev)		(EDP_PSR_BASE(dev) + 0x44)
   3159 #define   EDP_PSR_PERF_CNT_MASK		0xffffff
   3160 
   3161 #define EDP_PSR_DEBUG_CTL(dev)		(EDP_PSR_BASE(dev) + 0x60)
   3162 #define   EDP_PSR_DEBUG_MASK_LPSP	(1<<27)
   3163 #define   EDP_PSR_DEBUG_MASK_MEMUP	(1<<26)
   3164 #define   EDP_PSR_DEBUG_MASK_HPD	(1<<25)
   3165 
   3166 #define EDP_PSR2_CTL			0x6f900
   3167 #define   EDP_PSR2_ENABLE		(1<<31)
   3168 #define   EDP_SU_TRACK_ENABLE		(1<<30)
   3169 #define   EDP_MAX_SU_DISABLE_TIME(t)	((t)<<20)
   3170 #define   EDP_MAX_SU_DISABLE_TIME_MASK	(0x1f<<20)
   3171 #define   EDP_PSR2_TP2_TIME_500		(0<<8)
   3172 #define   EDP_PSR2_TP2_TIME_100		(1<<8)
   3173 #define   EDP_PSR2_TP2_TIME_2500	(2<<8)
   3174 #define   EDP_PSR2_TP2_TIME_50		(3<<8)
   3175 #define   EDP_PSR2_TP2_TIME_MASK	(3<<8)
   3176 #define   EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
   3177 #define   EDP_PSR2_FRAME_BEFORE_SU_MASK	(0xf<<4)
   3178 #define   EDP_PSR2_IDLE_MASK		0xf
   3179 
   3180 /* VGA port control */
   3181 #define ADPA			0x61100
   3182 #define PCH_ADPA                0xe1100
   3183 #define VLV_ADPA		(VLV_DISPLAY_BASE + ADPA)
   3184 
   3185 #define   ADPA_DAC_ENABLE	__BIT(31)
   3186 #define   ADPA_DAC_DISABLE	0
   3187 #define   ADPA_PIPE_SELECT_MASK	(1<<30)
   3188 #define   ADPA_PIPE_A_SELECT	0
   3189 #define   ADPA_PIPE_B_SELECT	(1<<30)
   3190 #define   ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
   3191 /* CPT uses bits 29:30 for pch transcoder select */
   3192 #define   ADPA_CRT_HOTPLUG_MASK  0x03ff0000 /* bit 25-16 */
   3193 #define   ADPA_CRT_HOTPLUG_MONITOR_NONE  (0<<24)
   3194 #define   ADPA_CRT_HOTPLUG_MONITOR_MASK  (3<<24)
   3195 #define   ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
   3196 #define   ADPA_CRT_HOTPLUG_MONITOR_MONO  (2<<24)
   3197 #define   ADPA_CRT_HOTPLUG_ENABLE        (1<<23)
   3198 #define   ADPA_CRT_HOTPLUG_PERIOD_64     (0<<22)
   3199 #define   ADPA_CRT_HOTPLUG_PERIOD_128    (1<<22)
   3200 #define   ADPA_CRT_HOTPLUG_WARMUP_5MS    (0<<21)
   3201 #define   ADPA_CRT_HOTPLUG_WARMUP_10MS   (1<<21)
   3202 #define   ADPA_CRT_HOTPLUG_SAMPLE_2S     (0<<20)
   3203 #define   ADPA_CRT_HOTPLUG_SAMPLE_4S     (1<<20)
   3204 #define   ADPA_CRT_HOTPLUG_VOLTAGE_40    (0<<18)
   3205 #define   ADPA_CRT_HOTPLUG_VOLTAGE_50    (1<<18)
   3206 #define   ADPA_CRT_HOTPLUG_VOLTAGE_60    (2<<18)
   3207 #define   ADPA_CRT_HOTPLUG_VOLTAGE_70    (3<<18)
   3208 #define   ADPA_CRT_HOTPLUG_VOLREF_325MV  (0<<17)
   3209 #define   ADPA_CRT_HOTPLUG_VOLREF_475MV  (1<<17)
   3210 #define   ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
   3211 #define   ADPA_USE_VGA_HVPOLARITY (1<<15)
   3212 #define   ADPA_SETS_HVPOLARITY	0
   3213 #define   ADPA_VSYNC_CNTL_DISABLE (1<<10)
   3214 #define   ADPA_VSYNC_CNTL_ENABLE 0
   3215 #define   ADPA_HSYNC_CNTL_DISABLE (1<<11)
   3216 #define   ADPA_HSYNC_CNTL_ENABLE 0
   3217 #define   ADPA_VSYNC_ACTIVE_HIGH (1<<4)
   3218 #define   ADPA_VSYNC_ACTIVE_LOW	0
   3219 #define   ADPA_HSYNC_ACTIVE_HIGH (1<<3)
   3220 #define   ADPA_HSYNC_ACTIVE_LOW	0
   3221 #define   ADPA_DPMS_MASK	(~(3<<10))
   3222 #define   ADPA_DPMS_ON		(0<<10)
   3223 #define   ADPA_DPMS_SUSPEND	(1<<10)
   3224 #define   ADPA_DPMS_STANDBY	(2<<10)
   3225 #define   ADPA_DPMS_OFF		(3<<10)
   3226 
   3227 
   3228 /* Hotplug control (945+ only) */
   3229 #define PORT_HOTPLUG_EN		(dev_priv->info.display_mmio_offset + 0x61110)
   3230 #define   PORTB_HOTPLUG_INT_EN			(1 << 29)
   3231 #define   PORTC_HOTPLUG_INT_EN			(1 << 28)
   3232 #define   PORTD_HOTPLUG_INT_EN			(1 << 27)
   3233 #define   SDVOB_HOTPLUG_INT_EN			(1 << 26)
   3234 #define   SDVOC_HOTPLUG_INT_EN			(1 << 25)
   3235 #define   TV_HOTPLUG_INT_EN			(1 << 18)
   3236 #define   CRT_HOTPLUG_INT_EN			(1 << 9)
   3237 #define HOTPLUG_INT_EN_MASK			(PORTB_HOTPLUG_INT_EN | \
   3238 						 PORTC_HOTPLUG_INT_EN | \
   3239 						 PORTD_HOTPLUG_INT_EN | \
   3240 						 SDVOC_HOTPLUG_INT_EN | \
   3241 						 SDVOB_HOTPLUG_INT_EN | \
   3242 						 CRT_HOTPLUG_INT_EN)
   3243 #define   CRT_HOTPLUG_FORCE_DETECT		(1 << 3)
   3244 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32	(0 << 8)
   3245 /* must use period 64 on GM45 according to docs */
   3246 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
   3247 #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
   3248 #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
   3249 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
   3250 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
   3251 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
   3252 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
   3253 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
   3254 #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
   3255 #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
   3256 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
   3257 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
   3258 
   3259 #define PORT_HOTPLUG_STAT	(dev_priv->info.display_mmio_offset + 0x61114)
   3260 /*
   3261  * HDMI/DP bits are g4x+
   3262  *
   3263  * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
   3264  * Please check the detailed lore in the commit message for for experimental
   3265  * evidence.
   3266  */
   3267 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
   3268 #define   PORTD_HOTPLUG_LIVE_STATUS_GM45	(1 << 29)
   3269 #define   PORTC_HOTPLUG_LIVE_STATUS_GM45	(1 << 28)
   3270 #define   PORTB_HOTPLUG_LIVE_STATUS_GM45	(1 << 27)
   3271 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
   3272 #define   PORTD_HOTPLUG_LIVE_STATUS_G4X		(1 << 27)
   3273 #define   PORTC_HOTPLUG_LIVE_STATUS_G4X		(1 << 28)
   3274 #define   PORTB_HOTPLUG_LIVE_STATUS_G4X		(1 << 29)
   3275 #define   PORTD_HOTPLUG_INT_STATUS		(3 << 21)
   3276 #define   PORTD_HOTPLUG_INT_LONG_PULSE		(2 << 21)
   3277 #define   PORTD_HOTPLUG_INT_SHORT_PULSE		(1 << 21)
   3278 #define   PORTC_HOTPLUG_INT_STATUS		(3 << 19)
   3279 #define   PORTC_HOTPLUG_INT_LONG_PULSE		(2 << 19)
   3280 #define   PORTC_HOTPLUG_INT_SHORT_PULSE		(1 << 19)
   3281 #define   PORTB_HOTPLUG_INT_STATUS		(3 << 17)
   3282 #define   PORTB_HOTPLUG_INT_LONG_PULSE		(2 << 17)
   3283 #define   PORTB_HOTPLUG_INT_SHORT_PLUSE		(1 << 17)
   3284 /* CRT/TV common between gen3+ */
   3285 #define   CRT_HOTPLUG_INT_STATUS		(1 << 11)
   3286 #define   TV_HOTPLUG_INT_STATUS			(1 << 10)
   3287 #define   CRT_HOTPLUG_MONITOR_MASK		(3 << 8)
   3288 #define   CRT_HOTPLUG_MONITOR_COLOR		(3 << 8)
   3289 #define   CRT_HOTPLUG_MONITOR_MONO		(2 << 8)
   3290 #define   CRT_HOTPLUG_MONITOR_NONE		(0 << 8)
   3291 #define   DP_AUX_CHANNEL_D_INT_STATUS_G4X	(1 << 6)
   3292 #define   DP_AUX_CHANNEL_C_INT_STATUS_G4X	(1 << 5)
   3293 #define   DP_AUX_CHANNEL_B_INT_STATUS_G4X	(1 << 4)
   3294 #define   DP_AUX_CHANNEL_MASK_INT_STATUS_G4X	(7 << 4)
   3295 
   3296 /* SDVO is different across gen3/4 */
   3297 #define   SDVOC_HOTPLUG_INT_STATUS_G4X		(1 << 3)
   3298 #define   SDVOB_HOTPLUG_INT_STATUS_G4X		(1 << 2)
   3299 /*
   3300  * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
   3301  * since reality corrobates that they're the same as on gen3. But keep these
   3302  * bits here (and the comment!) to help any other lost wanderers back onto the
   3303  * right tracks.
   3304  */
   3305 #define   SDVOC_HOTPLUG_INT_STATUS_I965		(3 << 4)
   3306 #define   SDVOB_HOTPLUG_INT_STATUS_I965		(3 << 2)
   3307 #define   SDVOC_HOTPLUG_INT_STATUS_I915		(1 << 7)
   3308 #define   SDVOB_HOTPLUG_INT_STATUS_I915		(1 << 6)
   3309 #define   HOTPLUG_INT_STATUS_G4X		(CRT_HOTPLUG_INT_STATUS | \
   3310 						 SDVOB_HOTPLUG_INT_STATUS_G4X | \
   3311 						 SDVOC_HOTPLUG_INT_STATUS_G4X | \
   3312 						 PORTB_HOTPLUG_INT_STATUS | \
   3313 						 PORTC_HOTPLUG_INT_STATUS | \
   3314 						 PORTD_HOTPLUG_INT_STATUS)
   3315 
   3316 #define HOTPLUG_INT_STATUS_I915			(CRT_HOTPLUG_INT_STATUS | \
   3317 						 SDVOB_HOTPLUG_INT_STATUS_I915 | \
   3318 						 SDVOC_HOTPLUG_INT_STATUS_I915 | \
   3319 						 PORTB_HOTPLUG_INT_STATUS | \
   3320 						 PORTC_HOTPLUG_INT_STATUS | \
   3321 						 PORTD_HOTPLUG_INT_STATUS)
   3322 
   3323 /* SDVO and HDMI port control.
   3324  * The same register may be used for SDVO or HDMI */
   3325 #define GEN3_SDVOB	0x61140
   3326 #define GEN3_SDVOC	0x61160
   3327 #define GEN4_HDMIB	GEN3_SDVOB
   3328 #define GEN4_HDMIC	GEN3_SDVOC
   3329 #define VLV_HDMIB	(VLV_DISPLAY_BASE + GEN4_HDMIB)
   3330 #define VLV_HDMIC	(VLV_DISPLAY_BASE + GEN4_HDMIC)
   3331 #define CHV_HDMID	(VLV_DISPLAY_BASE + 0x6116C)
   3332 #define PCH_SDVOB	0xe1140
   3333 #define PCH_HDMIB	PCH_SDVOB
   3334 #define PCH_HDMIC	0xe1150
   3335 #define PCH_HDMID	0xe1160
   3336 
   3337 #define PORT_DFT_I9XX				0x61150
   3338 #define   DC_BALANCE_RESET			(1 << 25)
   3339 #define PORT_DFT2_G4X		(dev_priv->info.display_mmio_offset + 0x61154)
   3340 #define   DC_BALANCE_RESET_VLV			(1 << 31)
   3341 #define   PIPE_SCRAMBLE_RESET_MASK		((1 << 14) | (0x3 << 0))
   3342 #define   PIPE_C_SCRAMBLE_RESET			(1 << 14) /* chv */
   3343 #define   PIPE_B_SCRAMBLE_RESET			(1 << 1)
   3344 #define   PIPE_A_SCRAMBLE_RESET			(1 << 0)
   3345 
   3346 /* Gen 3 SDVO bits: */
   3347 #define   SDVO_ENABLE				__BIT(31)
   3348 #define   SDVO_PIPE_SEL(pipe)			((pipe) << 30)
   3349 #define   SDVO_PIPE_SEL_MASK			(1 << 30)
   3350 #define   SDVO_PIPE_B_SELECT			(1 << 30)
   3351 #define   SDVO_STALL_SELECT			(1 << 29)
   3352 #define   SDVO_INTERRUPT_ENABLE			(1 << 26)
   3353 /*
   3354  * 915G/GM SDVO pixel multiplier.
   3355  * Programmed value is multiplier - 1, up to 5x.
   3356  * \sa DPLL_MD_UDI_MULTIPLIER_MASK
   3357  */
   3358 #define   SDVO_PORT_MULTIPLY_MASK		(7 << 23)
   3359 #define   SDVO_PORT_MULTIPLY_SHIFT		23
   3360 #define   SDVO_PHASE_SELECT_MASK		(15 << 19)
   3361 #define   SDVO_PHASE_SELECT_DEFAULT		(6 << 19)
   3362 #define   SDVO_CLOCK_OUTPUT_INVERT		(1 << 18)
   3363 #define   SDVOC_GANG_MODE			(1 << 16) /* Port C only */
   3364 #define   SDVO_BORDER_ENABLE			(1 << 7) /* SDVO only */
   3365 #define   SDVOB_PCIE_CONCURRENCY		(1 << 3) /* Port B only */
   3366 #define   SDVO_DETECTED				(1 << 2)
   3367 /* Bits to be preserved when writing */
   3368 #define   SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
   3369 			       SDVO_INTERRUPT_ENABLE)
   3370 #define   SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
   3371 
   3372 /* Gen 4 SDVO/HDMI bits: */
   3373 #define   SDVO_COLOR_FORMAT_8bpc		(0 << 26)
   3374 #define   SDVO_COLOR_FORMAT_MASK		(7 << 26)
   3375 #define   SDVO_ENCODING_SDVO			(0 << 10)
   3376 #define   SDVO_ENCODING_HDMI			(2 << 10)
   3377 #define   HDMI_MODE_SELECT_HDMI			(1 << 9) /* HDMI only */
   3378 #define   HDMI_MODE_SELECT_DVI			(0 << 9) /* HDMI only */
   3379 #define   HDMI_COLOR_RANGE_16_235		(1 << 8) /* HDMI only */
   3380 #define   SDVO_AUDIO_ENABLE			(1 << 6)
   3381 /* VSYNC/HSYNC bits new with 965, default is to be set */
   3382 #define   SDVO_VSYNC_ACTIVE_HIGH		(1 << 4)
   3383 #define   SDVO_HSYNC_ACTIVE_HIGH		(1 << 3)
   3384 
   3385 /* Gen 5 (IBX) SDVO/HDMI bits: */
   3386 #define   HDMI_COLOR_FORMAT_12bpc		(3 << 26) /* HDMI only */
   3387 #define   SDVOB_HOTPLUG_ENABLE			(1 << 23) /* SDVO only */
   3388 
   3389 /* Gen 6 (CPT) SDVO/HDMI bits: */
   3390 #define   SDVO_PIPE_SEL_CPT(pipe)		((pipe) << 29)
   3391 #define   SDVO_PIPE_SEL_MASK_CPT		(3 << 29)
   3392 
   3393 /* CHV SDVO/HDMI bits: */
   3394 #define   SDVO_PIPE_SEL_CHV(pipe)		((pipe) << 24)
   3395 #define   SDVO_PIPE_SEL_MASK_CHV		(3 << 24)
   3396 
   3397 
   3398 /* DVO port control */
   3399 #define DVOA			0x61120
   3400 #define DVOB			0x61140
   3401 #define DVOC			0x61160
   3402 #define   DVO_ENABLE			(1 << 31)
   3403 #define   DVO_PIPE_B_SELECT		(1 << 30)
   3404 #define   DVO_PIPE_STALL_UNUSED		(0 << 28)
   3405 #define   DVO_PIPE_STALL		(1 << 28)
   3406 #define   DVO_PIPE_STALL_TV		(2 << 28)
   3407 #define   DVO_PIPE_STALL_MASK		(3 << 28)
   3408 #define   DVO_USE_VGA_SYNC		(1 << 15)
   3409 #define   DVO_DATA_ORDER_I740		(0 << 14)
   3410 #define   DVO_DATA_ORDER_FP		(1 << 14)
   3411 #define   DVO_VSYNC_DISABLE		(1 << 11)
   3412 #define   DVO_HSYNC_DISABLE		(1 << 10)
   3413 #define   DVO_VSYNC_TRISTATE		(1 << 9)
   3414 #define   DVO_HSYNC_TRISTATE		(1 << 8)
   3415 #define   DVO_BORDER_ENABLE		(1 << 7)
   3416 #define   DVO_DATA_ORDER_GBRG		(1 << 6)
   3417 #define   DVO_DATA_ORDER_RGGB		(0 << 6)
   3418 #define   DVO_DATA_ORDER_GBRG_ERRATA	(0 << 6)
   3419 #define   DVO_DATA_ORDER_RGGB_ERRATA	(1 << 6)
   3420 #define   DVO_VSYNC_ACTIVE_HIGH		(1 << 4)
   3421 #define   DVO_HSYNC_ACTIVE_HIGH		(1 << 3)
   3422 #define   DVO_BLANK_ACTIVE_HIGH		(1 << 2)
   3423 #define   DVO_OUTPUT_CSTATE_PIXELS	(1 << 1)	/* SDG only */
   3424 #define   DVO_OUTPUT_SOURCE_SIZE_PIXELS	(1 << 0)	/* SDG only */
   3425 #define   DVO_PRESERVE_MASK		(0x7<<24)
   3426 #define DVOA_SRCDIM		0x61124
   3427 #define DVOB_SRCDIM		0x61144
   3428 #define DVOC_SRCDIM		0x61164
   3429 #define   DVO_SRCDIM_HORIZONTAL_SHIFT	12
   3430 #define   DVO_SRCDIM_VERTICAL_SHIFT	0
   3431 
   3432 /* LVDS port control */
   3433 #define LVDS			0x61180
   3434 /*
   3435  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
   3436  * the DPLL semantics change when the LVDS is assigned to that pipe.
   3437  */
   3438 #define   LVDS_PORT_EN			(1U << 31)
   3439 /* Selects pipe B for LVDS data.  Must be set on pre-965. */
   3440 #define   LVDS_PIPEB_SELECT		(1 << 30)
   3441 #define   LVDS_PIPE_MASK		(1 << 30)
   3442 #define   LVDS_PIPE(pipe)		((pipe) << 30)
   3443 /* LVDS dithering flag on 965/g4x platform */
   3444 #define   LVDS_ENABLE_DITHER		(1 << 25)
   3445 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
   3446 #define   LVDS_VSYNC_POLARITY		(1 << 21)
   3447 #define   LVDS_HSYNC_POLARITY		(1 << 20)
   3448 
   3449 /* Enable border for unscaled (or aspect-scaled) display */
   3450 #define   LVDS_BORDER_ENABLE		(1 << 15)
   3451 /*
   3452  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
   3453  * pixel.
   3454  */
   3455 #define   LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
   3456 #define   LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
   3457 #define   LVDS_A0A2_CLKA_POWER_UP	(3 << 8)
   3458 /*
   3459  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
   3460  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
   3461  * on.
   3462  */
   3463 #define   LVDS_A3_POWER_MASK		(3 << 6)
   3464 #define   LVDS_A3_POWER_DOWN		(0 << 6)
   3465 #define   LVDS_A3_POWER_UP		(3 << 6)
   3466 /*
   3467  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
   3468  * is set.
   3469  */
   3470 #define   LVDS_CLKB_POWER_MASK		(3 << 4)
   3471 #define   LVDS_CLKB_POWER_DOWN		(0 << 4)
   3472 #define   LVDS_CLKB_POWER_UP		(3 << 4)
   3473 /*
   3474  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
   3475  * setting for whether we are in dual-channel mode.  The B3 pair will
   3476  * additionally only be powered up when LVDS_A3_POWER_UP is set.
   3477  */
   3478 #define   LVDS_B0B3_POWER_MASK		(3 << 2)
   3479 #define   LVDS_B0B3_POWER_DOWN		(0 << 2)
   3480 #define   LVDS_B0B3_POWER_UP		(3 << 2)
   3481 
   3482 /* Video Data Island Packet control */
   3483 #define VIDEO_DIP_DATA		0x61178
   3484 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
   3485  * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
   3486  * of the infoframe structure specified by CEA-861. */
   3487 #define   VIDEO_DIP_DATA_SIZE	32
   3488 #define   VIDEO_DIP_VSC_DATA_SIZE	36
   3489 #define VIDEO_DIP_CTL		0x61170
   3490 /* Pre HSW: */
   3491 #define   VIDEO_DIP_ENABLE		(1U << 31)
   3492 #define   VIDEO_DIP_PORT(port)		((port) << 29)
   3493 #define   VIDEO_DIP_PORT_MASK		(3 << 29)
   3494 #define   VIDEO_DIP_ENABLE_GCP		(1 << 25)
   3495 #define   VIDEO_DIP_ENABLE_AVI		(1 << 21)
   3496 #define   VIDEO_DIP_ENABLE_VENDOR	(2 << 21)
   3497 #define   VIDEO_DIP_ENABLE_GAMUT	(4 << 21)
   3498 #define   VIDEO_DIP_ENABLE_SPD		(8 << 21)
   3499 #define   VIDEO_DIP_SELECT_AVI		(0 << 19)
   3500 #define   VIDEO_DIP_SELECT_VENDOR	(1 << 19)
   3501 #define   VIDEO_DIP_SELECT_SPD		(3 << 19)
   3502 #define   VIDEO_DIP_SELECT_MASK		(3 << 19)
   3503 #define   VIDEO_DIP_FREQ_ONCE		(0 << 16)
   3504 #define   VIDEO_DIP_FREQ_VSYNC		(1 << 16)
   3505 #define   VIDEO_DIP_FREQ_2VSYNC		(2 << 16)
   3506 #define   VIDEO_DIP_FREQ_MASK		(3 << 16)
   3507 /* HSW and later: */
   3508 #define   VIDEO_DIP_ENABLE_VSC_HSW	(1 << 20)
   3509 #define   VIDEO_DIP_ENABLE_GCP_HSW	(1 << 16)
   3510 #define   VIDEO_DIP_ENABLE_AVI_HSW	(1 << 12)
   3511 #define   VIDEO_DIP_ENABLE_VS_HSW	(1 << 8)
   3512 #define   VIDEO_DIP_ENABLE_GMP_HSW	(1 << 4)
   3513 #define   VIDEO_DIP_ENABLE_SPD_HSW	(1 << 0)
   3514 
   3515 /* Panel power sequencing */
   3516 #define PP_STATUS	0x61200
   3517 #define   PP_ON		(1UL << 31)
   3518 /*
   3519  * Indicates that all dependencies of the panel are on:
   3520  *
   3521  * - PLL enabled
   3522  * - pipe enabled
   3523  * - LVDS/DVOB/DVOC on
   3524  */
   3525 #define   PP_READY		(1 << 30)
   3526 #define   PP_SEQUENCE_NONE	(0 << 28)
   3527 #define   PP_SEQUENCE_POWER_UP	(1 << 28)
   3528 #define   PP_SEQUENCE_POWER_DOWN (2 << 28)
   3529 #define   PP_SEQUENCE_MASK	(3 << 28)
   3530 #define   PP_SEQUENCE_SHIFT	28
   3531 #define   PP_CYCLE_DELAY_ACTIVE	(1 << 27)
   3532 #define   PP_SEQUENCE_STATE_MASK 0x0000000f
   3533 #define   PP_SEQUENCE_STATE_OFF_IDLE	(0x0 << 0)
   3534 #define   PP_SEQUENCE_STATE_OFF_S0_1	(0x1 << 0)
   3535 #define   PP_SEQUENCE_STATE_OFF_S0_2	(0x2 << 0)
   3536 #define   PP_SEQUENCE_STATE_OFF_S0_3	(0x3 << 0)
   3537 #define   PP_SEQUENCE_STATE_ON_IDLE	(0x8 << 0)
   3538 #define   PP_SEQUENCE_STATE_ON_S1_0	(0x9 << 0)
   3539 #define   PP_SEQUENCE_STATE_ON_S1_2	(0xa << 0)
   3540 #define   PP_SEQUENCE_STATE_ON_S1_3	(0xb << 0)
   3541 #define   PP_SEQUENCE_STATE_RESET	(0xf << 0)
   3542 #define PP_CONTROL	0x61204
   3543 #define   POWER_TARGET_ON	(1 << 0)
   3544 #define PP_ON_DELAYS	0x61208
   3545 #define PP_OFF_DELAYS	0x6120c
   3546 #define PP_DIVISOR	0x61210
   3547 
   3548 /* Panel fitting */
   3549 #define PFIT_CONTROL	(dev_priv->info.display_mmio_offset + 0x61230)
   3550 #define   PFIT_ENABLE		__BIT(31)
   3551 #define   PFIT_PIPE_MASK	(3 << 29)
   3552 #define   PFIT_PIPE_SHIFT	29
   3553 #define   VERT_INTERP_DISABLE	(0 << 10)
   3554 #define   VERT_INTERP_BILINEAR	(1 << 10)
   3555 #define   VERT_INTERP_MASK	(3 << 10)
   3556 #define   VERT_AUTO_SCALE	(1 << 9)
   3557 #define   HORIZ_INTERP_DISABLE	(0 << 6)
   3558 #define   HORIZ_INTERP_BILINEAR	(1 << 6)
   3559 #define   HORIZ_INTERP_MASK	(3 << 6)
   3560 #define   HORIZ_AUTO_SCALE	(1 << 5)
   3561 #define   PANEL_8TO6_DITHER_ENABLE (1 << 3)
   3562 #define   PFIT_FILTER_FUZZY	(0 << 24)
   3563 #define   PFIT_SCALING_AUTO	(0 << 26)
   3564 #define   PFIT_SCALING_PROGRAMMED (1 << 26)
   3565 #define   PFIT_SCALING_PILLAR	(2 << 26)
   3566 #define   PFIT_SCALING_LETTER	(3 << 26)
   3567 #define PFIT_PGM_RATIOS	(dev_priv->info.display_mmio_offset + 0x61234)
   3568 /* Pre-965 */
   3569 #define		PFIT_VERT_SCALE_SHIFT		20
   3570 #define		PFIT_VERT_SCALE_MASK		0xfff00000
   3571 #define		PFIT_HORIZ_SCALE_SHIFT		4
   3572 #define		PFIT_HORIZ_SCALE_MASK		0x0000fff0
   3573 /* 965+ */
   3574 #define		PFIT_VERT_SCALE_SHIFT_965	16
   3575 #define		PFIT_VERT_SCALE_MASK_965	0x1fff0000
   3576 #define		PFIT_HORIZ_SCALE_SHIFT_965	0
   3577 #define		PFIT_HORIZ_SCALE_MASK_965	0x00001fff
   3578 
   3579 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
   3580 
   3581 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
   3582 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
   3583 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
   3584 				     _VLV_BLC_PWM_CTL2_B)
   3585 
   3586 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
   3587 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
   3588 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
   3589 				    _VLV_BLC_PWM_CTL_B)
   3590 
   3591 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
   3592 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
   3593 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
   3594 				     _VLV_BLC_HIST_CTL_B)
   3595 
   3596 /* Backlight control */
   3597 #define BLC_PWM_CTL2	(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
   3598 #define   BLM_PWM_ENABLE		__BIT(31)
   3599 #define   BLM_COMBINATION_MODE		(1 << 30) /* gen4 only */
   3600 #define   BLM_PIPE_SELECT		(1 << 29)
   3601 #define   BLM_PIPE_SELECT_IVB		(3 << 29)
   3602 #define   BLM_PIPE_A			(0 << 29)
   3603 #define   BLM_PIPE_B			(1 << 29)
   3604 #define   BLM_PIPE_C			(2 << 29) /* ivb + */
   3605 #define   BLM_TRANSCODER_A		BLM_PIPE_A /* hsw */
   3606 #define   BLM_TRANSCODER_B		BLM_PIPE_B
   3607 #define   BLM_TRANSCODER_C		BLM_PIPE_C
   3608 #define   BLM_TRANSCODER_EDP		(3 << 29)
   3609 #define   BLM_PIPE(pipe)		((pipe) << 29)
   3610 #define   BLM_POLARITY_I965		(1 << 28) /* gen4 only */
   3611 #define   BLM_PHASE_IN_INTERUPT_STATUS	(1 << 26)
   3612 #define   BLM_PHASE_IN_ENABLE		(1 << 25)
   3613 #define   BLM_PHASE_IN_INTERUPT_ENABL	(1 << 24)
   3614 #define   BLM_PHASE_IN_TIME_BASE_SHIFT	(16)
   3615 #define   BLM_PHASE_IN_TIME_BASE_MASK	(0xff << 16)
   3616 #define   BLM_PHASE_IN_COUNT_SHIFT	(8)
   3617 #define   BLM_PHASE_IN_COUNT_MASK	(0xff << 8)
   3618 #define   BLM_PHASE_IN_INCR_SHIFT	(0)
   3619 #define   BLM_PHASE_IN_INCR_MASK	(0xff << 0)
   3620 #define BLC_PWM_CTL	(dev_priv->info.display_mmio_offset + 0x61254)
   3621 /*
   3622  * This is the most significant 15 bits of the number of backlight cycles in a
   3623  * complete cycle of the modulated backlight control.
   3624  *
   3625  * The actual value is this field multiplied by two.
   3626  */
   3627 #define   BACKLIGHT_MODULATION_FREQ_SHIFT	(17)
   3628 #define   BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
   3629 #define   BLM_LEGACY_MODE			(1 << 16) /* gen2 only */
   3630 /*
   3631  * This is the number of cycles out of the backlight modulation cycle for which
   3632  * the backlight is on.
   3633  *
   3634  * This field must be no greater than the number of cycles in the complete
   3635  * backlight modulation cycle.
   3636  */
   3637 #define   BACKLIGHT_DUTY_CYCLE_SHIFT		(0)
   3638 #define   BACKLIGHT_DUTY_CYCLE_MASK		(0xffff)
   3639 #define   BACKLIGHT_DUTY_CYCLE_MASK_PNV		(0xfffe)
   3640 #define   BLM_POLARITY_PNV			(1 << 0) /* pnv only */
   3641 
   3642 #define BLC_HIST_CTL	(dev_priv->info.display_mmio_offset + 0x61260)
   3643 #define  BLM_HISTOGRAM_ENABLE			(1 << 31)
   3644 
   3645 /* New registers for PCH-split platforms. Safe where new bits show up, the
   3646  * register layout machtes with gen4 BLC_PWM_CTL[12]. */
   3647 #define BLC_PWM_CPU_CTL2	0x48250
   3648 #define BLC_PWM_CPU_CTL		0x48254
   3649 
   3650 #define HSW_BLC_PWM2_CTL	0x48350
   3651 
   3652 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
   3653  * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
   3654 #define BLC_PWM_PCH_CTL1	0xc8250
   3655 #define   BLM_PCH_PWM_ENABLE			__BIT(31)
   3656 #define   BLM_PCH_OVERRIDE_ENABLE		(1 << 30)
   3657 #define   BLM_PCH_POLARITY			(1 << 29)
   3658 #define BLC_PWM_PCH_CTL2	0xc8254
   3659 
   3660 #define UTIL_PIN_CTL		0x48400
   3661 #define   UTIL_PIN_ENABLE	(1 << 31)
   3662 
   3663 #define   UTIL_PIN_PIPE(x)     ((x) << 29)
   3664 #define   UTIL_PIN_PIPE_MASK   (3 << 29)
   3665 #define   UTIL_PIN_MODE_PWM    (1 << 24)
   3666 #define   UTIL_PIN_MODE_MASK   (0xf << 24)
   3667 #define   UTIL_PIN_POLARITY    (1 << 22)
   3668 
   3669 /* BXT backlight register definition. */
   3670 #define _BXT_BLC_PWM_CTL1			0xC8250
   3671 #define   BXT_BLC_PWM_ENABLE			(1 << 31)
   3672 #define   BXT_BLC_PWM_POLARITY			(1 << 29)
   3673 #define _BXT_BLC_PWM_FREQ1			0xC8254
   3674 #define _BXT_BLC_PWM_DUTY1			0xC8258
   3675 
   3676 #define _BXT_BLC_PWM_CTL2			0xC8350
   3677 #define _BXT_BLC_PWM_FREQ2			0xC8354
   3678 #define _BXT_BLC_PWM_DUTY2			0xC8358
   3679 
   3680 #define BXT_BLC_PWM_CTL(controller)    _PIPE(controller, \
   3681 					_BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
   3682 #define BXT_BLC_PWM_FREQ(controller)   _PIPE(controller, \
   3683 					_BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
   3684 #define BXT_BLC_PWM_DUTY(controller)   _PIPE(controller, \
   3685 					_BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
   3686 
   3687 #define PCH_GTC_CTL		0xe7000
   3688 #define   PCH_GTC_ENABLE	(1 << 31)
   3689 
   3690 /* TV port control */
   3691 #define TV_CTL			0x68000
   3692 /* Enables the TV encoder */
   3693 # define TV_ENC_ENABLE			(1U << 31)
   3694 /* Sources the TV encoder input from pipe B instead of A. */
   3695 # define TV_ENC_PIPEB_SELECT		(1 << 30)
   3696 /* Outputs composite video (DAC A only) */
   3697 # define TV_ENC_OUTPUT_COMPOSITE	(0 << 28)
   3698 /* Outputs SVideo video (DAC B/C) */
   3699 # define TV_ENC_OUTPUT_SVIDEO		(1 << 28)
   3700 /* Outputs Component video (DAC A/B/C) */
   3701 # define TV_ENC_OUTPUT_COMPONENT	(2 << 28)
   3702 /* Outputs Composite and SVideo (DAC A/B/C) */
   3703 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE	(3 << 28)
   3704 # define TV_TRILEVEL_SYNC		(1 << 21)
   3705 /* Enables slow sync generation (945GM only) */
   3706 # define TV_SLOW_SYNC			(1 << 20)
   3707 /* Selects 4x oversampling for 480i and 576p */
   3708 # define TV_OVERSAMPLE_4X		(0 << 18)
   3709 /* Selects 2x oversampling for 720p and 1080i */
   3710 # define TV_OVERSAMPLE_2X		(1 << 18)
   3711 /* Selects no oversampling for 1080p */
   3712 # define TV_OVERSAMPLE_NONE		(2 << 18)
   3713 /* Selects 8x oversampling */
   3714 # define TV_OVERSAMPLE_8X		(3 << 18)
   3715 /* Selects progressive mode rather than interlaced */
   3716 # define TV_PROGRESSIVE			(1 << 17)
   3717 /* Sets the colorburst to PAL mode.  Required for non-M PAL modes. */
   3718 # define TV_PAL_BURST			(1 << 16)
   3719 /* Field for setting delay of Y compared to C */
   3720 # define TV_YC_SKEW_MASK		(7 << 12)
   3721 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
   3722 # define TV_ENC_SDP_FIX			(1 << 11)
   3723 /*
   3724  * Enables a fix for the 915GM only.
   3725  *
   3726  * Not sure what it does.
   3727  */
   3728 # define TV_ENC_C0_FIX			(1 << 10)
   3729 /* Bits that must be preserved by software */
   3730 # define TV_CTL_SAVE			((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
   3731 # define TV_FUSE_STATE_MASK		(3 << 4)
   3732 /* Read-only state that reports all features enabled */
   3733 # define TV_FUSE_STATE_ENABLED		(0 << 4)
   3734 /* Read-only state that reports that Macrovision is disabled in hardware*/
   3735 # define TV_FUSE_STATE_NO_MACROVISION	(1 << 4)
   3736 /* Read-only state that reports that TV-out is disabled in hardware. */
   3737 # define TV_FUSE_STATE_DISABLED		(2 << 4)
   3738 /* Normal operation */
   3739 # define TV_TEST_MODE_NORMAL		(0 << 0)
   3740 /* Encoder test pattern 1 - combo pattern */
   3741 # define TV_TEST_MODE_PATTERN_1		(1 << 0)
   3742 /* Encoder test pattern 2 - full screen vertical 75% color bars */
   3743 # define TV_TEST_MODE_PATTERN_2		(2 << 0)
   3744 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
   3745 # define TV_TEST_MODE_PATTERN_3		(3 << 0)
   3746 /* Encoder test pattern 4 - random noise */
   3747 # define TV_TEST_MODE_PATTERN_4		(4 << 0)
   3748 /* Encoder test pattern 5 - linear color ramps */
   3749 # define TV_TEST_MODE_PATTERN_5		(5 << 0)
   3750 /*
   3751  * This test mode forces the DACs to 50% of full output.
   3752  *
   3753  * This is used for load detection in combination with TVDAC_SENSE_MASK
   3754  */
   3755 # define TV_TEST_MODE_MONITOR_DETECT	(7 << 0)
   3756 # define TV_TEST_MODE_MASK		(7 << 0)
   3757 
   3758 #define TV_DAC			0x68004
   3759 # define TV_DAC_SAVE		0x00ffff00
   3760 /*
   3761  * Reports that DAC state change logic has reported change (RO).
   3762  *
   3763  * This gets cleared when TV_DAC_STATE_EN is cleared
   3764 */
   3765 # define TVDAC_STATE_CHG		(1 << 31)
   3766 # define TVDAC_SENSE_MASK		(7 << 28)
   3767 /* Reports that DAC A voltage is above the detect threshold */
   3768 # define TVDAC_A_SENSE			(1 << 30)
   3769 /* Reports that DAC B voltage is above the detect threshold */
   3770 # define TVDAC_B_SENSE			(1 << 29)
   3771 /* Reports that DAC C voltage is above the detect threshold */
   3772 # define TVDAC_C_SENSE			(1 << 28)
   3773 /*
   3774  * Enables DAC state detection logic, for load-based TV detection.
   3775  *
   3776  * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
   3777  * to off, for load detection to work.
   3778  */
   3779 # define TVDAC_STATE_CHG_EN		(1 << 27)
   3780 /* Sets the DAC A sense value to high */
   3781 # define TVDAC_A_SENSE_CTL		(1 << 26)
   3782 /* Sets the DAC B sense value to high */
   3783 # define TVDAC_B_SENSE_CTL		(1 << 25)
   3784 /* Sets the DAC C sense value to high */
   3785 # define TVDAC_C_SENSE_CTL		(1 << 24)
   3786 /* Overrides the ENC_ENABLE and DAC voltage levels */
   3787 # define DAC_CTL_OVERRIDE		(1 << 7)
   3788 /* Sets the slew rate.  Must be preserved in software */
   3789 # define ENC_TVDAC_SLEW_FAST		(1 << 6)
   3790 # define DAC_A_1_3_V			(0 << 4)
   3791 # define DAC_A_1_1_V			(1 << 4)
   3792 # define DAC_A_0_7_V			(2 << 4)
   3793 # define DAC_A_MASK			(3 << 4)
   3794 # define DAC_B_1_3_V			(0 << 2)
   3795 # define DAC_B_1_1_V			(1 << 2)
   3796 # define DAC_B_0_7_V			(2 << 2)
   3797 # define DAC_B_MASK			(3 << 2)
   3798 # define DAC_C_1_3_V			(0 << 0)
   3799 # define DAC_C_1_1_V			(1 << 0)
   3800 # define DAC_C_0_7_V			(2 << 0)
   3801 # define DAC_C_MASK			(3 << 0)
   3802 
   3803 /*
   3804  * CSC coefficients are stored in a floating point format with 9 bits of
   3805  * mantissa and 2 or 3 bits of exponent.  The exponent is represented as 2**-n,
   3806  * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
   3807  * -1 (0x3) being the only legal negative value.
   3808  */
   3809 #define TV_CSC_Y		0x68010
   3810 # define TV_RY_MASK			0x07ff0000
   3811 # define TV_RY_SHIFT			16
   3812 # define TV_GY_MASK			0x00000fff
   3813 # define TV_GY_SHIFT			0
   3814 
   3815 #define TV_CSC_Y2		0x68014
   3816 # define TV_BY_MASK			0x07ff0000
   3817 # define TV_BY_SHIFT			16
   3818 /*
   3819  * Y attenuation for component video.
   3820  *
   3821  * Stored in 1.9 fixed point.
   3822  */
   3823 # define TV_AY_MASK			0x000003ff
   3824 # define TV_AY_SHIFT			0
   3825 
   3826 #define TV_CSC_U		0x68018
   3827 # define TV_RU_MASK			0x07ff0000
   3828 # define TV_RU_SHIFT			16
   3829 # define TV_GU_MASK			0x000007ff
   3830 # define TV_GU_SHIFT			0
   3831 
   3832 #define TV_CSC_U2		0x6801c
   3833 # define TV_BU_MASK			0x07ff0000
   3834 # define TV_BU_SHIFT			16
   3835 /*
   3836  * U attenuation for component video.
   3837  *
   3838  * Stored in 1.9 fixed point.
   3839  */
   3840 # define TV_AU_MASK			0x000003ff
   3841 # define TV_AU_SHIFT			0
   3842 
   3843 #define TV_CSC_V		0x68020
   3844 # define TV_RV_MASK			0x0fff0000
   3845 # define TV_RV_SHIFT			16
   3846 # define TV_GV_MASK			0x000007ff
   3847 # define TV_GV_SHIFT			0
   3848 
   3849 #define TV_CSC_V2		0x68024
   3850 # define TV_BV_MASK			0x07ff0000
   3851 # define TV_BV_SHIFT			16
   3852 /*
   3853  * V attenuation for component video.
   3854  *
   3855  * Stored in 1.9 fixed point.
   3856  */
   3857 # define TV_AV_MASK			0x000007ff
   3858 # define TV_AV_SHIFT			0
   3859 
   3860 #define TV_CLR_KNOBS		0x68028
   3861 /* 2s-complement brightness adjustment */
   3862 # define TV_BRIGHTNESS_MASK		0xff000000
   3863 # define TV_BRIGHTNESS_SHIFT		24
   3864 /* Contrast adjustment, as a 2.6 unsigned floating point number */
   3865 # define TV_CONTRAST_MASK		0x00ff0000
   3866 # define TV_CONTRAST_SHIFT		16
   3867 /* Saturation adjustment, as a 2.6 unsigned floating point number */
   3868 # define TV_SATURATION_MASK		0x0000ff00
   3869 # define TV_SATURATION_SHIFT		8
   3870 /* Hue adjustment, as an integer phase angle in degrees */
   3871 # define TV_HUE_MASK			0x000000ff
   3872 # define TV_HUE_SHIFT			0
   3873 
   3874 #define TV_CLR_LEVEL		0x6802c
   3875 /* Controls the DAC level for black */
   3876 # define TV_BLACK_LEVEL_MASK		0x01ff0000
   3877 # define TV_BLACK_LEVEL_SHIFT		16
   3878 /* Controls the DAC level for blanking */
   3879 # define TV_BLANK_LEVEL_MASK		0x000001ff
   3880 # define TV_BLANK_LEVEL_SHIFT		0
   3881 
   3882 #define TV_H_CTL_1		0x68030
   3883 /* Number of pixels in the hsync. */
   3884 # define TV_HSYNC_END_MASK		0x1fff0000
   3885 # define TV_HSYNC_END_SHIFT		16
   3886 /* Total number of pixels minus one in the line (display and blanking). */
   3887 # define TV_HTOTAL_MASK			0x00001fff
   3888 # define TV_HTOTAL_SHIFT		0
   3889 
   3890 #define TV_H_CTL_2		0x68034
   3891 /* Enables the colorburst (needed for non-component color) */
   3892 # define TV_BURST_ENA			(1U << 31)
   3893 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
   3894 # define TV_HBURST_START_SHIFT		16
   3895 # define TV_HBURST_START_MASK		0x1fff0000
   3896 /* Length of the colorburst */
   3897 # define TV_HBURST_LEN_SHIFT		0
   3898 # define TV_HBURST_LEN_MASK		0x0001fff
   3899 
   3900 #define TV_H_CTL_3		0x68038
   3901 /* End of hblank, measured in pixels minus one from start of hsync */
   3902 # define TV_HBLANK_END_SHIFT		16
   3903 # define TV_HBLANK_END_MASK		0x1fff0000
   3904 /* Start of hblank, measured in pixels minus one from start of hsync */
   3905 # define TV_HBLANK_START_SHIFT		0
   3906 # define TV_HBLANK_START_MASK		0x0001fff
   3907 
   3908 #define TV_V_CTL_1		0x6803c
   3909 /* XXX */
   3910 # define TV_NBR_END_SHIFT		16
   3911 # define TV_NBR_END_MASK		0x07ff0000
   3912 /* XXX */
   3913 # define TV_VI_END_F1_SHIFT		8
   3914 # define TV_VI_END_F1_MASK		0x00003f00
   3915 /* XXX */
   3916 # define TV_VI_END_F2_SHIFT		0
   3917 # define TV_VI_END_F2_MASK		0x0000003f
   3918 
   3919 #define TV_V_CTL_2		0x68040
   3920 /* Length of vsync, in half lines */
   3921 # define TV_VSYNC_LEN_MASK		0x07ff0000
   3922 # define TV_VSYNC_LEN_SHIFT		16
   3923 /* Offset of the start of vsync in field 1, measured in one less than the
   3924  * number of half lines.
   3925  */
   3926 # define TV_VSYNC_START_F1_MASK		0x00007f00
   3927 # define TV_VSYNC_START_F1_SHIFT	8
   3928 /*
   3929  * Offset of the start of vsync in field 2, measured in one less than the
   3930  * number of half lines.
   3931  */
   3932 # define TV_VSYNC_START_F2_MASK		0x0000007f
   3933 # define TV_VSYNC_START_F2_SHIFT	0
   3934 
   3935 #define TV_V_CTL_3		0x68044
   3936 /* Enables generation of the equalization signal */
   3937 # define TV_EQUAL_ENA			(1U << 31)
   3938 /* Length of vsync, in half lines */
   3939 # define TV_VEQ_LEN_MASK		0x007f0000
   3940 # define TV_VEQ_LEN_SHIFT		16
   3941 /* Offset of the start of equalization in field 1, measured in one less than
   3942  * the number of half lines.
   3943  */
   3944 # define TV_VEQ_START_F1_MASK		0x0007f00
   3945 # define TV_VEQ_START_F1_SHIFT		8
   3946 /*
   3947  * Offset of the start of equalization in field 2, measured in one less than
   3948  * the number of half lines.
   3949  */
   3950 # define TV_VEQ_START_F2_MASK		0x000007f
   3951 # define TV_VEQ_START_F2_SHIFT		0
   3952 
   3953 #define TV_V_CTL_4		0x68048
   3954 /*
   3955  * Offset to start of vertical colorburst, measured in one less than the
   3956  * number of lines from vertical start.
   3957  */
   3958 # define TV_VBURST_START_F1_MASK	0x003f0000
   3959 # define TV_VBURST_START_F1_SHIFT	16
   3960 /*
   3961  * Offset to the end of vertical colorburst, measured in one less than the
   3962  * number of lines from the start of NBR.
   3963  */
   3964 # define TV_VBURST_END_F1_MASK		0x000000ff
   3965 # define TV_VBURST_END_F1_SHIFT		0
   3966 
   3967 #define TV_V_CTL_5		0x6804c
   3968 /*
   3969  * Offset to start of vertical colorburst, measured in one less than the
   3970  * number of lines from vertical start.
   3971  */
   3972 # define TV_VBURST_START_F2_MASK	0x003f0000
   3973 # define TV_VBURST_START_F2_SHIFT	16
   3974 /*
   3975  * Offset to the end of vertical colorburst, measured in one less than the
   3976  * number of lines from the start of NBR.
   3977  */
   3978 # define TV_VBURST_END_F2_MASK		0x000000ff
   3979 # define TV_VBURST_END_F2_SHIFT		0
   3980 
   3981 #define TV_V_CTL_6		0x68050
   3982 /*
   3983  * Offset to start of vertical colorburst, measured in one less than the
   3984  * number of lines from vertical start.
   3985  */
   3986 # define TV_VBURST_START_F3_MASK	0x003f0000
   3987 # define TV_VBURST_START_F3_SHIFT	16
   3988 /*
   3989  * Offset to the end of vertical colorburst, measured in one less than the
   3990  * number of lines from the start of NBR.
   3991  */
   3992 # define TV_VBURST_END_F3_MASK		0x000000ff
   3993 # define TV_VBURST_END_F3_SHIFT		0
   3994 
   3995 #define TV_V_CTL_7		0x68054
   3996 /*
   3997  * Offset to start of vertical colorburst, measured in one less than the
   3998  * number of lines from vertical start.
   3999  */
   4000 # define TV_VBURST_START_F4_MASK	0x003f0000
   4001 # define TV_VBURST_START_F4_SHIFT	16
   4002 /*
   4003  * Offset to the end of vertical colorburst, measured in one less than the
   4004  * number of lines from the start of NBR.
   4005  */
   4006 # define TV_VBURST_END_F4_MASK		0x000000ff
   4007 # define TV_VBURST_END_F4_SHIFT		0
   4008 
   4009 #define TV_SC_CTL_1		0x68060
   4010 /* Turns on the first subcarrier phase generation DDA */
   4011 # define TV_SC_DDA1_EN			(1U << 31)
   4012 /* Turns on the first subcarrier phase generation DDA */
   4013 # define TV_SC_DDA2_EN			(1 << 30)
   4014 /* Turns on the first subcarrier phase generation DDA */
   4015 # define TV_SC_DDA3_EN			(1 << 29)
   4016 /* Sets the subcarrier DDA to reset frequency every other field */
   4017 # define TV_SC_RESET_EVERY_2		(0 << 24)
   4018 /* Sets the subcarrier DDA to reset frequency every fourth field */
   4019 # define TV_SC_RESET_EVERY_4		(1 << 24)
   4020 /* Sets the subcarrier DDA to reset frequency every eighth field */
   4021 # define TV_SC_RESET_EVERY_8		(2 << 24)
   4022 /* Sets the subcarrier DDA to never reset the frequency */
   4023 # define TV_SC_RESET_NEVER		(3 << 24)
   4024 /* Sets the peak amplitude of the colorburst.*/
   4025 # define TV_BURST_LEVEL_MASK		0x00ff0000
   4026 # define TV_BURST_LEVEL_SHIFT		16
   4027 /* Sets the increment of the first subcarrier phase generation DDA */
   4028 # define TV_SCDDA1_INC_MASK		0x00000fff
   4029 # define TV_SCDDA1_INC_SHIFT		0
   4030 
   4031 #define TV_SC_CTL_2		0x68064
   4032 /* Sets the rollover for the second subcarrier phase generation DDA */
   4033 # define TV_SCDDA2_SIZE_MASK		0x7fff0000
   4034 # define TV_SCDDA2_SIZE_SHIFT		16
   4035 /* Sets the increent of the second subcarrier phase generation DDA */
   4036 # define TV_SCDDA2_INC_MASK		0x00007fff
   4037 # define TV_SCDDA2_INC_SHIFT		0
   4038 
   4039 #define TV_SC_CTL_3		0x68068
   4040 /* Sets the rollover for the third subcarrier phase generation DDA */
   4041 # define TV_SCDDA3_SIZE_MASK		0x7fff0000
   4042 # define TV_SCDDA3_SIZE_SHIFT		16
   4043 /* Sets the increent of the third subcarrier phase generation DDA */
   4044 # define TV_SCDDA3_INC_MASK		0x00007fff
   4045 # define TV_SCDDA3_INC_SHIFT		0
   4046 
   4047 #define TV_WIN_POS		0x68070
   4048 /* X coordinate of the display from the start of horizontal active */
   4049 # define TV_XPOS_MASK			0x1fff0000
   4050 # define TV_XPOS_SHIFT			16
   4051 /* Y coordinate of the display from the start of vertical active (NBR) */
   4052 # define TV_YPOS_MASK			0x00000fff
   4053 # define TV_YPOS_SHIFT			0
   4054 
   4055 #define TV_WIN_SIZE		0x68074
   4056 /* Horizontal size of the display window, measured in pixels*/
   4057 # define TV_XSIZE_MASK			0x1fff0000
   4058 # define TV_XSIZE_SHIFT			16
   4059 /*
   4060  * Vertical size of the display window, measured in pixels.
   4061  *
   4062  * Must be even for interlaced modes.
   4063  */
   4064 # define TV_YSIZE_MASK			0x00000fff
   4065 # define TV_YSIZE_SHIFT			0
   4066 
   4067 #define TV_FILTER_CTL_1		0x68080
   4068 /*
   4069  * Enables automatic scaling calculation.
   4070  *
   4071  * If set, the rest of the registers are ignored, and the calculated values can
   4072  * be read back from the register.
   4073  */
   4074 # define TV_AUTO_SCALE			(1U << 31)
   4075 /*
   4076  * Disables the vertical filter.
   4077  *
   4078  * This is required on modes more than 1024 pixels wide */
   4079 # define TV_V_FILTER_BYPASS		(1 << 29)
   4080 /* Enables adaptive vertical filtering */
   4081 # define TV_VADAPT			(1 << 28)
   4082 # define TV_VADAPT_MODE_MASK		(3 << 26)
   4083 /* Selects the least adaptive vertical filtering mode */
   4084 # define TV_VADAPT_MODE_LEAST		(0 << 26)
   4085 /* Selects the moderately adaptive vertical filtering mode */
   4086 # define TV_VADAPT_MODE_MODERATE	(1 << 26)
   4087 /* Selects the most adaptive vertical filtering mode */
   4088 # define TV_VADAPT_MODE_MOST		(3 << 26)
   4089 /*
   4090  * Sets the horizontal scaling factor.
   4091  *
   4092  * This should be the fractional part of the horizontal scaling factor divided
   4093  * by the oversampling rate.  TV_HSCALE should be less than 1, and set to:
   4094  *
   4095  * (src width - 1) / ((oversample * dest width) - 1)
   4096  */
   4097 # define TV_HSCALE_FRAC_MASK		0x00003fff
   4098 # define TV_HSCALE_FRAC_SHIFT		0
   4099 
   4100 #define TV_FILTER_CTL_2		0x68084
   4101 /*
   4102  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
   4103  *
   4104  * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
   4105  */
   4106 # define TV_VSCALE_INT_MASK		0x00038000
   4107 # define TV_VSCALE_INT_SHIFT		15
   4108 /*
   4109  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
   4110  *
   4111  * \sa TV_VSCALE_INT_MASK
   4112  */
   4113 # define TV_VSCALE_FRAC_MASK		0x00007fff
   4114 # define TV_VSCALE_FRAC_SHIFT		0
   4115 
   4116 #define TV_FILTER_CTL_3		0x68088
   4117 /*
   4118  * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
   4119  *
   4120  * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
   4121  *
   4122  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
   4123  */
   4124 # define TV_VSCALE_IP_INT_MASK		0x00038000
   4125 # define TV_VSCALE_IP_INT_SHIFT		15
   4126 /*
   4127  * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
   4128  *
   4129  * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
   4130  *
   4131  * \sa TV_VSCALE_IP_INT_MASK
   4132  */
   4133 # define TV_VSCALE_IP_FRAC_MASK		0x00007fff
   4134 # define TV_VSCALE_IP_FRAC_SHIFT		0
   4135 
   4136 #define TV_CC_CONTROL		0x68090
   4137 # define TV_CC_ENABLE			(1 << 31)
   4138 /*
   4139  * Specifies which field to send the CC data in.
   4140  *
   4141  * CC data is usually sent in field 0.
   4142  */
   4143 # define TV_CC_FID_MASK			(1 << 27)
   4144 # define TV_CC_FID_SHIFT		27
   4145 /* Sets the horizontal position of the CC data.  Usually 135. */
   4146 # define TV_CC_HOFF_MASK		0x03ff0000
   4147 # define TV_CC_HOFF_SHIFT		16
   4148 /* Sets the vertical position of the CC data.  Usually 21 */
   4149 # define TV_CC_LINE_MASK		0x0000003f
   4150 # define TV_CC_LINE_SHIFT		0
   4151 
   4152 #define TV_CC_DATA		0x68094
   4153 # define TV_CC_RDY			(1 << 31)
   4154 /* Second word of CC data to be transmitted. */
   4155 # define TV_CC_DATA_2_MASK		0x007f0000
   4156 # define TV_CC_DATA_2_SHIFT		16
   4157 /* First word of CC data to be transmitted. */
   4158 # define TV_CC_DATA_1_MASK		0x0000007f
   4159 # define TV_CC_DATA_1_SHIFT		0
   4160 
   4161 #define TV_H_LUMA(i)		(0x68100 + (i) * 4) /* 60 registers */
   4162 #define TV_H_CHROMA(i)		(0x68200 + (i) * 4) /* 60 registers */
   4163 #define TV_V_LUMA(i)		(0x68300 + (i) * 4) /* 43 registers */
   4164 #define TV_V_CHROMA(i)		(0x68400 + (i) * 4) /* 43 registers */
   4165 
   4166 /* Display Port */
   4167 #define DP_A				0x64000 /* eDP */
   4168 #define DP_B				0x64100
   4169 #define DP_C				0x64200
   4170 #define DP_D				0x64300
   4171 
   4172 #define VLV_DP_B			(VLV_DISPLAY_BASE + DP_B)
   4173 #define VLV_DP_C			(VLV_DISPLAY_BASE + DP_C)
   4174 #define CHV_DP_D			(VLV_DISPLAY_BASE + DP_D)
   4175 
   4176 #define   DP_PORT_EN			__BIT(31)
   4177 #define   DP_PIPEB_SELECT		(1 << 30)
   4178 #define   DP_PIPE_MASK			(1 << 30)
   4179 #define   DP_PIPE_SELECT_CHV(pipe)	((pipe) << 16)
   4180 #define   DP_PIPE_MASK_CHV		(3 << 16)
   4181 
   4182 /* Link training mode - select a suitable mode for each stage */
   4183 #define   DP_LINK_TRAIN_PAT_1		(0 << 28)
   4184 #define   DP_LINK_TRAIN_PAT_2		(1 << 28)
   4185 #define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
   4186 #define   DP_LINK_TRAIN_OFF		(3 << 28)
   4187 #define   DP_LINK_TRAIN_MASK		(3 << 28)
   4188 #define   DP_LINK_TRAIN_SHIFT		28
   4189 #define   DP_LINK_TRAIN_PAT_3_CHV	(1 << 14)
   4190 #define   DP_LINK_TRAIN_MASK_CHV	((3 << 28)|(1<<14))
   4191 
   4192 /* CPT Link training mode */
   4193 #define   DP_LINK_TRAIN_PAT_1_CPT	(0 << 8)
   4194 #define   DP_LINK_TRAIN_PAT_2_CPT	(1 << 8)
   4195 #define   DP_LINK_TRAIN_PAT_IDLE_CPT	(2 << 8)
   4196 #define   DP_LINK_TRAIN_OFF_CPT		(3 << 8)
   4197 #define   DP_LINK_TRAIN_MASK_CPT	(7 << 8)
   4198 #define   DP_LINK_TRAIN_SHIFT_CPT	8
   4199 
   4200 /* Signal voltages. These are mostly controlled by the other end */
   4201 #define   DP_VOLTAGE_0_4		(0 << 25)
   4202 #define   DP_VOLTAGE_0_6		(1 << 25)
   4203 #define   DP_VOLTAGE_0_8		(2 << 25)
   4204 #define   DP_VOLTAGE_1_2		(3 << 25)
   4205 #define   DP_VOLTAGE_MASK		(7 << 25)
   4206 #define   DP_VOLTAGE_SHIFT		25
   4207 
   4208 /* Signal pre-emphasis levels, like voltages, the other end tells us what
   4209  * they want
   4210  */
   4211 #define   DP_PRE_EMPHASIS_0		(0 << 22)
   4212 #define   DP_PRE_EMPHASIS_3_5		(1 << 22)
   4213 #define   DP_PRE_EMPHASIS_6		(2 << 22)
   4214 #define   DP_PRE_EMPHASIS_9_5		(3 << 22)
   4215 #define   DP_PRE_EMPHASIS_MASK		(7 << 22)
   4216 #define   DP_PRE_EMPHASIS_SHIFT		22
   4217 
   4218 /* How many wires to use. I guess 3 was too hard */
   4219 #define   DP_PORT_WIDTH(width)		(((width) - 1) << 19)
   4220 #define   DP_PORT_WIDTH_MASK		(7 << 19)
   4221 #define   DP_PORT_WIDTH_SHIFT		19
   4222 
   4223 /* Mystic DPCD version 1.1 special mode */
   4224 #define   DP_ENHANCED_FRAMING		(1 << 18)
   4225 
   4226 /* eDP */
   4227 #define   DP_PLL_FREQ_270MHZ		(0 << 16)
   4228 #define   DP_PLL_FREQ_160MHZ		(1 << 16)
   4229 #define   DP_PLL_FREQ_MASK		(3 << 16)
   4230 
   4231 /* locked once port is enabled */
   4232 #define   DP_PORT_REVERSAL		(1 << 15)
   4233 
   4234 /* eDP */
   4235 #define   DP_PLL_ENABLE			(1 << 14)
   4236 
   4237 /* sends the clock on lane 15 of the PEG for debug */
   4238 #define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
   4239 
   4240 #define   DP_SCRAMBLING_DISABLE		(1 << 12)
   4241 #define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
   4242 
   4243 /* limit RGB values to avoid confusing TVs */
   4244 #define   DP_COLOR_RANGE_16_235		(1 << 8)
   4245 
   4246 /* Turn on the audio link */
   4247 #define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
   4248 
   4249 /* vs and hs sync polarity */
   4250 #define   DP_SYNC_VS_HIGH		(1 << 4)
   4251 #define   DP_SYNC_HS_HIGH		(1 << 3)
   4252 
   4253 /* A fantasy */
   4254 #define   DP_DETECTED			(1 << 2)
   4255 
   4256 /* The aux channel provides a way to talk to the
   4257  * signal sink for DDC etc. Max packet size supported
   4258  * is 20 bytes in each direction, hence the 5 fixed
   4259  * data registers
   4260  */
   4261 #define DPA_AUX_CH_CTL			0x64010
   4262 #define DPA_AUX_CH_DATA1		0x64014
   4263 #define DPA_AUX_CH_DATA2		0x64018
   4264 #define DPA_AUX_CH_DATA3		0x6401c
   4265 #define DPA_AUX_CH_DATA4		0x64020
   4266 #define DPA_AUX_CH_DATA5		0x64024
   4267 
   4268 #define DPB_AUX_CH_CTL			0x64110
   4269 #define DPB_AUX_CH_DATA1		0x64114
   4270 #define DPB_AUX_CH_DATA2		0x64118
   4271 #define DPB_AUX_CH_DATA3		0x6411c
   4272 #define DPB_AUX_CH_DATA4		0x64120
   4273 #define DPB_AUX_CH_DATA5		0x64124
   4274 
   4275 #define DPC_AUX_CH_CTL			0x64210
   4276 #define DPC_AUX_CH_DATA1		0x64214
   4277 #define DPC_AUX_CH_DATA2		0x64218
   4278 #define DPC_AUX_CH_DATA3		0x6421c
   4279 #define DPC_AUX_CH_DATA4		0x64220
   4280 #define DPC_AUX_CH_DATA5		0x64224
   4281 
   4282 #define DPD_AUX_CH_CTL			0x64310
   4283 #define DPD_AUX_CH_DATA1		0x64314
   4284 #define DPD_AUX_CH_DATA2		0x64318
   4285 #define DPD_AUX_CH_DATA3		0x6431c
   4286 #define DPD_AUX_CH_DATA4		0x64320
   4287 #define DPD_AUX_CH_DATA5		0x64324
   4288 
   4289 #define   DP_AUX_CH_CTL_SEND_BUSY	    (1UL << 31)
   4290 #define   DP_AUX_CH_CTL_DONE		    (1 << 30)
   4291 #define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
   4292 #define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
   4293 #define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
   4294 #define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
   4295 #define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
   4296 #define   DP_AUX_CH_CTL_TIME_OUT_1600us	    (3 << 26)
   4297 #define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
   4298 #define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
   4299 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
   4300 #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
   4301 #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
   4302 #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
   4303 #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
   4304 #define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
   4305 #define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
   4306 #define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
   4307 #define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
   4308 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
   4309 #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
   4310 #define   DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL	(1 << 14)
   4311 #define   DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL	(1 << 13)
   4312 #define   DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL	(1 << 12)
   4313 #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
   4314 #define   DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
   4315 #define   DP_AUX_CH_CTL_SYNC_PULSE_SKL(c)   ((c) - 1)
   4316 
   4317 /*
   4318  * Computing GMCH M and N values for the Display Port link
   4319  *
   4320  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
   4321  *
   4322  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
   4323  *
   4324  * The GMCH value is used internally
   4325  *
   4326  * bytes_per_pixel is the number of bytes coming out of the plane,
   4327  * which is after the LUTs, so we want the bytes for our color format.
   4328  * For our current usage, this is always 3, one byte for R, G and B.
   4329  */
   4330 #define _PIPEA_DATA_M_G4X	0x70050
   4331 #define _PIPEB_DATA_M_G4X	0x71050
   4332 
   4333 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
   4334 #define  TU_SIZE(x)             (((x)-1) << 25) /* default size 64 */
   4335 #define  TU_SIZE_SHIFT		25
   4336 #define  TU_SIZE_MASK           (0x3f << 25)
   4337 
   4338 #define  DATA_LINK_M_N_MASK	(0xffffff)
   4339 #define  DATA_LINK_N_MAX	(0x800000)
   4340 
   4341 #define _PIPEA_DATA_N_G4X	0x70054
   4342 #define _PIPEB_DATA_N_G4X	0x71054
   4343 #define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
   4344 
   4345 /*
   4346  * Computing Link M and N values for the Display Port link
   4347  *
   4348  * Link M / N = pixel_clock / ls_clk
   4349  *
   4350  * (the DP spec calls pixel_clock the 'strm_clk')
   4351  *
   4352  * The Link value is transmitted in the Main Stream
   4353  * Attributes and VB-ID.
   4354  */
   4355 
   4356 #define _PIPEA_LINK_M_G4X	0x70060
   4357 #define _PIPEB_LINK_M_G4X	0x71060
   4358 #define   PIPEA_DP_LINK_M_MASK			(0xffffff)
   4359 
   4360 #define _PIPEA_LINK_N_G4X	0x70064
   4361 #define _PIPEB_LINK_N_G4X	0x71064
   4362 #define   PIPEA_DP_LINK_N_MASK			(0xffffff)
   4363 
   4364 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
   4365 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
   4366 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
   4367 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
   4368 
   4369 /* Display & cursor control */
   4370 
   4371 /* Pipe A */
   4372 #define _PIPEADSL		0x70000
   4373 #define   DSL_LINEMASK_GEN2	0x00000fff
   4374 #define   DSL_LINEMASK_GEN3	0x00001fff
   4375 #define _PIPEACONF		0x70008
   4376 #define   PIPECONF_ENABLE	(1UL << 31)
   4377 #define   PIPECONF_DISABLE	0
   4378 #define   PIPECONF_DOUBLE_WIDE	(1<<30)
   4379 #define   I965_PIPECONF_ACTIVE	(1<<30)
   4380 #define   PIPECONF_DSI_PLL_LOCKED	(1<<29) /* vlv & pipe A only */
   4381 #define   PIPECONF_FRAME_START_DELAY_MASK (3<<27)
   4382 #define   PIPECONF_SINGLE_WIDE	0
   4383 #define   PIPECONF_PIPE_UNLOCKED 0
   4384 #define   PIPECONF_PIPE_LOCKED	(1<<25)
   4385 #define   PIPECONF_PALETTE	0
   4386 #define   PIPECONF_GAMMA		(1<<24)
   4387 #define   PIPECONF_FORCE_BORDER	(1<<25)
   4388 #define   PIPECONF_INTERLACE_MASK	(7 << 21)
   4389 #define   PIPECONF_INTERLACE_MASK_HSW	(3 << 21)
   4390 /* Note that pre-gen3 does not support interlaced display directly. Panel
   4391  * fitting must be disabled on pre-ilk for interlaced. */
   4392 #define   PIPECONF_PROGRESSIVE			(0 << 21)
   4393 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL	(4 << 21) /* gen4 only */
   4394 #define   PIPECONF_INTERLACE_W_SYNC_SHIFT	(5 << 21) /* gen4 only */
   4395 #define   PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
   4396 #define   PIPECONF_INTERLACE_FIELD_0_ONLY	(7 << 21) /* gen3 only */
   4397 /* Ironlake and later have a complete new set of values for interlaced. PFIT
   4398  * means panel fitter required, PF means progressive fetch, DBL means power
   4399  * saving pixel doubling. */
   4400 #define   PIPECONF_PFIT_PF_INTERLACED_ILK	(1 << 21)
   4401 #define   PIPECONF_INTERLACED_ILK		(3 << 21)
   4402 #define   PIPECONF_INTERLACED_DBL_ILK		(4 << 21) /* ilk/snb only */
   4403 #define   PIPECONF_PFIT_PF_INTERLACED_DBL_ILK	(5 << 21) /* ilk/snb only */
   4404 #define   PIPECONF_INTERLACE_MODE_MASK		(7 << 21)
   4405 #define   PIPECONF_EDP_RR_MODE_SWITCH		(1 << 20)
   4406 #define   PIPECONF_CXSR_DOWNCLOCK	(1<<16)
   4407 #define   PIPECONF_EDP_RR_MODE_SWITCH_VLV	(1 << 14)
   4408 #define   PIPECONF_COLOR_RANGE_SELECT	(1 << 13)
   4409 #define   PIPECONF_BPC_MASK	(0x7 << 5)
   4410 #define   PIPECONF_8BPC		(0<<5)
   4411 #define   PIPECONF_10BPC	(1<<5)
   4412 #define   PIPECONF_6BPC		(2<<5)
   4413 #define   PIPECONF_12BPC	(3<<5)
   4414 #define   PIPECONF_DITHER_EN	(1<<4)
   4415 #define   PIPECONF_DITHER_TYPE_MASK (0x0000000c)
   4416 #define   PIPECONF_DITHER_TYPE_SP (0<<2)
   4417 #define   PIPECONF_DITHER_TYPE_ST1 (1<<2)
   4418 #define   PIPECONF_DITHER_TYPE_ST2 (2<<2)
   4419 #define   PIPECONF_DITHER_TYPE_TEMP (3<<2)
   4420 #define _PIPEASTAT		0x70024
   4421 #define   PIPE_FIFO_UNDERRUN_STATUS		(1UL<<31)
   4422 #define   SPRITE1_FLIP_DONE_INT_EN_VLV		(1UL<<30)
   4423 #define   PIPE_CRC_ERROR_ENABLE			(1UL<<29)
   4424 #define   PIPE_CRC_DONE_ENABLE			(1UL<<28)
   4425 #define   PERF_COUNTER2_INTERRUPT_EN		(1UL<<27)
   4426 #define   PIPE_GMBUS_EVENT_ENABLE		(1UL<<27)
   4427 #define   PLANE_FLIP_DONE_INT_EN_VLV		(1UL<<26)
   4428 #define   PIPE_HOTPLUG_INTERRUPT_ENABLE		(1UL<<26)
   4429 #define   PIPE_VSYNC_INTERRUPT_ENABLE		(1UL<<25)
   4430 #define   PIPE_DISPLAY_LINE_COMPARE_ENABLE	(1UL<<24)
   4431 #define   PIPE_DPST_EVENT_ENABLE		(1UL<<23)
   4432 #define   SPRITE0_FLIP_DONE_INT_EN_VLV		(1UL<<22)
   4433 #define   PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL<<22)
   4434 #define   PIPE_ODD_FIELD_INTERRUPT_ENABLE	(1UL<<21)
   4435 #define   PIPE_EVEN_FIELD_INTERRUPT_ENABLE	(1UL<<20)
   4436 #define   PIPE_B_PSR_INTERRUPT_ENABLE_VLV	(1UL<<19)
   4437 #define   PERF_COUNTER_INTERRUPT_EN		(1UL<<19)
   4438 #define   PIPE_HOTPLUG_TV_INTERRUPT_ENABLE	(1UL<<18) /* pre-965 */
   4439 #define   PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL<<18) /* 965 or later */
   4440 #define   PIPE_FRAMESTART_INTERRUPT_ENABLE	(1UL<<17)
   4441 #define   PIPE_VBLANK_INTERRUPT_ENABLE		(1UL<<17)
   4442 #define   PIPEA_HBLANK_INT_EN_VLV		(1UL<<16)
   4443 #define   PIPE_OVERLAY_UPDATED_ENABLE		(1UL<<16)
   4444 #define   SPRITE1_FLIP_DONE_INT_STATUS_VLV	(1UL<<15)
   4445 #define   SPRITE0_FLIP_DONE_INT_STATUS_VLV	(1UL<<14)
   4446 #define   PIPE_CRC_ERROR_INTERRUPT_STATUS	(1UL<<13)
   4447 #define   PIPE_CRC_DONE_INTERRUPT_STATUS	(1UL<<12)
   4448 #define   PERF_COUNTER2_INTERRUPT_STATUS	(1UL<<11)
   4449 #define   PIPE_GMBUS_INTERRUPT_STATUS		(1UL<<11)
   4450 #define   PLANE_FLIP_DONE_INT_STATUS_VLV	(1UL<<10)
   4451 #define   PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL<<10)
   4452 #define   PIPE_VSYNC_INTERRUPT_STATUS		(1UL<<9)
   4453 #define   PIPE_DISPLAY_LINE_COMPARE_STATUS	(1UL<<8)
   4454 #define   PIPE_DPST_EVENT_STATUS		(1UL<<7)
   4455 #define   PIPE_A_PSR_STATUS_VLV			(1UL<<6)
   4456 #define   PIPE_LEGACY_BLC_EVENT_STATUS		(1UL<<6)
   4457 #define   PIPE_ODD_FIELD_INTERRUPT_STATUS	(1UL<<5)
   4458 #define   PIPE_EVEN_FIELD_INTERRUPT_STATUS	(1UL<<4)
   4459 #define   PIPE_B_PSR_STATUS_VLV			(1UL<<3)
   4460 #define   PERF_COUNTER_INTERRUPT_STATUS		(1UL<<3)
   4461 #define   PIPE_HOTPLUG_TV_INTERRUPT_STATUS	(1UL<<2) /* pre-965 */
   4462 #define   PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL<<2) /* 965 or later */
   4463 #define   PIPE_FRAMESTART_INTERRUPT_STATUS	(1UL<<1)
   4464 #define   PIPE_VBLANK_INTERRUPT_STATUS		(1UL<<1)
   4465 #define   PIPE_HBLANK_INT_STATUS		(1UL<<0)
   4466 #define   PIPE_OVERLAY_UPDATED_STATUS		(1UL<<0)
   4467 
   4468 #define PIPESTAT_INT_ENABLE_MASK		0x7fff0000
   4469 #define PIPESTAT_INT_STATUS_MASK		0x0000ffff
   4470 
   4471 #define PIPE_A_OFFSET		0x70000
   4472 #define PIPE_B_OFFSET		0x71000
   4473 #define PIPE_C_OFFSET		0x72000
   4474 #define CHV_PIPE_C_OFFSET	0x74000
   4475 /*
   4476  * There's actually no pipe EDP. Some pipe registers have
   4477  * simply shifted from the pipe to the transcoder, while
   4478  * keeping their original offset. Thus we need PIPE_EDP_OFFSET
   4479  * to access such registers in transcoder EDP.
   4480  */
   4481 #define PIPE_EDP_OFFSET	0x7f000
   4482 
   4483 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
   4484 	dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
   4485 	dev_priv->info.display_mmio_offset)
   4486 
   4487 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
   4488 #define PIPEDSL(pipe)  _PIPE2(pipe, _PIPEADSL)
   4489 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
   4490 #define PIPEFRAMEPIXEL(pipe)  _PIPE2(pipe, _PIPEAFRAMEPIXEL)
   4491 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
   4492 
   4493 #define _PIPE_MISC_A			0x70030
   4494 #define _PIPE_MISC_B			0x71030
   4495 #define   PIPEMISC_DITHER_BPC_MASK	(7<<5)
   4496 #define   PIPEMISC_DITHER_8_BPC		(0<<5)
   4497 #define   PIPEMISC_DITHER_10_BPC	(1<<5)
   4498 #define   PIPEMISC_DITHER_6_BPC		(2<<5)
   4499 #define   PIPEMISC_DITHER_12_BPC	(3<<5)
   4500 #define   PIPEMISC_DITHER_ENABLE	(1<<4)
   4501 #define   PIPEMISC_DITHER_TYPE_MASK	(3<<2)
   4502 #define   PIPEMISC_DITHER_TYPE_SP	(0<<2)
   4503 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
   4504 
   4505 #define VLV_DPFLIPSTAT				(VLV_DISPLAY_BASE + 0x70028)
   4506 #define   PIPEB_LINE_COMPARE_INT_EN		(1<<29)
   4507 #define   PIPEB_HLINE_INT_EN			(1<<28)
   4508 #define   PIPEB_VBLANK_INT_EN			(1<<27)
   4509 #define   SPRITED_FLIP_DONE_INT_EN		(1<<26)
   4510 #define   SPRITEC_FLIP_DONE_INT_EN		(1<<25)
   4511 #define   PLANEB_FLIP_DONE_INT_EN		(1<<24)
   4512 #define   PIPE_PSR_INT_EN			(1<<22)
   4513 #define   PIPEA_LINE_COMPARE_INT_EN		(1<<21)
   4514 #define   PIPEA_HLINE_INT_EN			(1<<20)
   4515 #define   PIPEA_VBLANK_INT_EN			(1<<19)
   4516 #define   SPRITEB_FLIP_DONE_INT_EN		(1<<18)
   4517 #define   SPRITEA_FLIP_DONE_INT_EN		(1<<17)
   4518 #define   PLANEA_FLIPDONE_INT_EN		(1<<16)
   4519 #define   PIPEC_LINE_COMPARE_INT_EN		(1<<13)
   4520 #define   PIPEC_HLINE_INT_EN			(1<<12)
   4521 #define   PIPEC_VBLANK_INT_EN			(1<<11)
   4522 #define   SPRITEF_FLIPDONE_INT_EN		(1<<10)
   4523 #define   SPRITEE_FLIPDONE_INT_EN		(1<<9)
   4524 #define   PLANEC_FLIPDONE_INT_EN		(1<<8)
   4525 
   4526 #define DPINVGTT				(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
   4527 #define   SPRITEF_INVALID_GTT_INT_EN		(1<<27)
   4528 #define   SPRITEE_INVALID_GTT_INT_EN		(1<<26)
   4529 #define   PLANEC_INVALID_GTT_INT_EN		(1<<25)
   4530 #define   CURSORC_INVALID_GTT_INT_EN		(1<<24)
   4531 #define   CURSORB_INVALID_GTT_INT_EN		(1<<23)
   4532 #define   CURSORA_INVALID_GTT_INT_EN		(1<<22)
   4533 #define   SPRITED_INVALID_GTT_INT_EN		(1<<21)
   4534 #define   SPRITEC_INVALID_GTT_INT_EN		(1<<20)
   4535 #define   PLANEB_INVALID_GTT_INT_EN		(1<<19)
   4536 #define   SPRITEB_INVALID_GTT_INT_EN		(1<<18)
   4537 #define   SPRITEA_INVALID_GTT_INT_EN		(1<<17)
   4538 #define   PLANEA_INVALID_GTT_INT_EN		(1<<16)
   4539 #define   DPINVGTT_EN_MASK			0xff0000
   4540 #define   DPINVGTT_EN_MASK_CHV			0xfff0000
   4541 #define   SPRITEF_INVALID_GTT_STATUS		(1<<11)
   4542 #define   SPRITEE_INVALID_GTT_STATUS		(1<<10)
   4543 #define   PLANEC_INVALID_GTT_STATUS		(1<<9)
   4544 #define   CURSORC_INVALID_GTT_STATUS		(1<<8)
   4545 #define   CURSORB_INVALID_GTT_STATUS		(1<<7)
   4546 #define   CURSORA_INVALID_GTT_STATUS		(1<<6)
   4547 #define   SPRITED_INVALID_GTT_STATUS		(1<<5)
   4548 #define   SPRITEC_INVALID_GTT_STATUS		(1<<4)
   4549 #define   PLANEB_INVALID_GTT_STATUS		(1<<3)
   4550 #define   SPRITEB_INVALID_GTT_STATUS		(1<<2)
   4551 #define   SPRITEA_INVALID_GTT_STATUS		(1<<1)
   4552 #define   PLANEA_INVALID_GTT_STATUS		(1<<0)
   4553 #define   DPINVGTT_STATUS_MASK			0xff
   4554 #define   DPINVGTT_STATUS_MASK_CHV		0xfff
   4555 
   4556 #define DSPARB			(dev_priv->info.display_mmio_offset + 0x70030)
   4557 #define   DSPARB_CSTART_MASK	(0x7f << 7)
   4558 #define   DSPARB_CSTART_SHIFT	7
   4559 #define   DSPARB_BSTART_MASK	(0x7f)
   4560 #define   DSPARB_BSTART_SHIFT	0
   4561 #define   DSPARB_BEND_SHIFT	9 /* on 855 */
   4562 #define   DSPARB_AEND_SHIFT	0
   4563 #define   DSPARB_SPRITEA_SHIFT_VLV	0
   4564 #define   DSPARB_SPRITEA_MASK_VLV	(0xff << 0)
   4565 #define   DSPARB_SPRITEB_SHIFT_VLV	8
   4566 #define   DSPARB_SPRITEB_MASK_VLV	(0xff << 8)
   4567 #define   DSPARB_SPRITEC_SHIFT_VLV	16
   4568 #define   DSPARB_SPRITEC_MASK_VLV	(0xff << 16)
   4569 #define   DSPARB_SPRITED_SHIFT_VLV	24
   4570 #define   DSPARB_SPRITED_MASK_VLV	(0xff << 24)
   4571 #define DSPARB2			(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
   4572 #define   DSPARB_SPRITEA_HI_SHIFT_VLV	0
   4573 #define   DSPARB_SPRITEA_HI_MASK_VLV	(0x1 << 0)
   4574 #define   DSPARB_SPRITEB_HI_SHIFT_VLV	4
   4575 #define   DSPARB_SPRITEB_HI_MASK_VLV	(0x1 << 4)
   4576 #define   DSPARB_SPRITEC_HI_SHIFT_VLV	8
   4577 #define   DSPARB_SPRITEC_HI_MASK_VLV	(0x1 << 8)
   4578 #define   DSPARB_SPRITED_HI_SHIFT_VLV	12
   4579 #define   DSPARB_SPRITED_HI_MASK_VLV	(0x1 << 12)
   4580 #define   DSPARB_SPRITEE_HI_SHIFT_VLV	16
   4581 #define   DSPARB_SPRITEE_HI_MASK_VLV	(0x1 << 16)
   4582 #define   DSPARB_SPRITEF_HI_SHIFT_VLV	20
   4583 #define   DSPARB_SPRITEF_HI_MASK_VLV	(0x1 << 20)
   4584 #define DSPARB3			(VLV_DISPLAY_BASE + 0x7006c) /* chv */
   4585 #define   DSPARB_SPRITEE_SHIFT_VLV	0
   4586 #define   DSPARB_SPRITEE_MASK_VLV	(0xff << 0)
   4587 #define   DSPARB_SPRITEF_SHIFT_VLV	8
   4588 #define   DSPARB_SPRITEF_MASK_VLV	(0xff << 8)
   4589 
   4590 /* pnv/gen4/g4x/vlv/chv */
   4591 #define DSPFW1			(dev_priv->info.display_mmio_offset + 0x70034)
   4592 #define   DSPFW_SR_SHIFT		23
   4593 #define   DSPFW_SR_MASK			(0x1ffU<<23)
   4594 #define   DSPFW_CURSORB_SHIFT		16
   4595 #define   DSPFW_CURSORB_MASK		(0x3f<<16)
   4596 #define   DSPFW_PLANEB_SHIFT		8
   4597 #define   DSPFW_PLANEB_MASK		(0x7f<<8)
   4598 #define   DSPFW_PLANEB_MASK_VLV		(0xff<<8) /* vlv/chv */
   4599 #define   DSPFW_PLANEA_SHIFT		0
   4600 #define   DSPFW_PLANEA_MASK		(0x7f<<0)
   4601 #define   DSPFW_PLANEA_MASK_VLV		(0xff<<0) /* vlv/chv */
   4602 #define DSPFW2			(dev_priv->info.display_mmio_offset + 0x70038)
   4603 #define   DSPFW_FBC_SR_EN		(1<<31)	  /* g4x */
   4604 #define   DSPFW_FBC_SR_SHIFT		28
   4605 #define   DSPFW_FBC_SR_MASK		(0x7<<28) /* g4x */
   4606 #define   DSPFW_FBC_HPLL_SR_SHIFT	24
   4607 #define   DSPFW_FBC_HPLL_SR_MASK	(0xf<<24) /* g4x */
   4608 #define   DSPFW_SPRITEB_SHIFT		(16)
   4609 #define   DSPFW_SPRITEB_MASK		(0x7f<<16) /* g4x */
   4610 #define   DSPFW_SPRITEB_MASK_VLV	(0xff<<16) /* vlv/chv */
   4611 #define   DSPFW_CURSORA_SHIFT		8
   4612 #define   DSPFW_CURSORA_MASK		(0x3f<<8)
   4613 #define   DSPFW_PLANEC_OLD_SHIFT	0
   4614 #define   DSPFW_PLANEC_OLD_MASK		(0x7f<<0) /* pre-gen4 sprite C */
   4615 #define   DSPFW_SPRITEA_SHIFT		0
   4616 #define   DSPFW_SPRITEA_MASK		(0x7f<<0) /* g4x */
   4617 #define   DSPFW_SPRITEA_MASK_VLV	(0xff<<0) /* vlv/chv */
   4618 #define DSPFW3			(dev_priv->info.display_mmio_offset + 0x7003c)
   4619 #define   DSPFW_HPLL_SR_EN		(1U<<31)
   4620 #define   PINEVIEW_SELF_REFRESH_EN	(1<<30)
   4621 #define   DSPFW_CURSOR_SR_SHIFT		24
   4622 #define   DSPFW_CURSOR_SR_MASK		(0x3f<<24)
   4623 #define   DSPFW_HPLL_CURSOR_SHIFT	16
   4624 #define   DSPFW_HPLL_CURSOR_MASK	(0x3f<<16)
   4625 #define   DSPFW_HPLL_SR_SHIFT		0
   4626 #define   DSPFW_HPLL_SR_MASK		(0x1ff<<0)
   4627 
   4628 /* vlv/chv */
   4629 #define DSPFW4			(VLV_DISPLAY_BASE + 0x70070)
   4630 #define   DSPFW_SPRITEB_WM1_SHIFT	16
   4631 #define   DSPFW_SPRITEB_WM1_MASK	(0xff<<16)
   4632 #define   DSPFW_CURSORA_WM1_SHIFT	8
   4633 #define   DSPFW_CURSORA_WM1_MASK	(0x3f<<8)
   4634 #define   DSPFW_SPRITEA_WM1_SHIFT	0
   4635 #define   DSPFW_SPRITEA_WM1_MASK	(0xff<<0)
   4636 #define DSPFW5			(VLV_DISPLAY_BASE + 0x70074)
   4637 #define   DSPFW_PLANEB_WM1_SHIFT	24
   4638 #define   DSPFW_PLANEB_WM1_MASK		(0xff<<24)
   4639 #define   DSPFW_PLANEA_WM1_SHIFT	16
   4640 #define   DSPFW_PLANEA_WM1_MASK		(0xff<<16)
   4641 #define   DSPFW_CURSORB_WM1_SHIFT	8
   4642 #define   DSPFW_CURSORB_WM1_MASK	(0x3f<<8)
   4643 #define   DSPFW_CURSOR_SR_WM1_SHIFT	0
   4644 #define   DSPFW_CURSOR_SR_WM1_MASK	(0x3f<<0)
   4645 #define DSPFW6			(VLV_DISPLAY_BASE + 0x70078)
   4646 #define   DSPFW_SR_WM1_SHIFT		0
   4647 #define   DSPFW_SR_WM1_MASK		(0x1ff<<0)
   4648 #define DSPFW7			(VLV_DISPLAY_BASE + 0x7007c)
   4649 #define DSPFW7_CHV		(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
   4650 #define   DSPFW_SPRITED_WM1_SHIFT	24
   4651 #define   DSPFW_SPRITED_WM1_MASK	(0xff<<24)
   4652 #define   DSPFW_SPRITED_SHIFT		16
   4653 #define   DSPFW_SPRITED_MASK_VLV	(0xff<<16)
   4654 #define   DSPFW_SPRITEC_WM1_SHIFT	8
   4655 #define   DSPFW_SPRITEC_WM1_MASK	(0xff<<8)
   4656 #define   DSPFW_SPRITEC_SHIFT		0
   4657 #define   DSPFW_SPRITEC_MASK_VLV	(0xff<<0)
   4658 #define DSPFW8_CHV		(VLV_DISPLAY_BASE + 0x700b8)
   4659 #define   DSPFW_SPRITEF_WM1_SHIFT	24
   4660 #define   DSPFW_SPRITEF_WM1_MASK	(0xff<<24)
   4661 #define   DSPFW_SPRITEF_SHIFT		16
   4662 #define   DSPFW_SPRITEF_MASK_VLV	(0xff<<16)
   4663 #define   DSPFW_SPRITEE_WM1_SHIFT	8
   4664 #define   DSPFW_SPRITEE_WM1_MASK	(0xff<<8)
   4665 #define   DSPFW_SPRITEE_SHIFT		0
   4666 #define   DSPFW_SPRITEE_MASK_VLV	(0xff<<0)
   4667 #define DSPFW9_CHV		(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
   4668 #define   DSPFW_PLANEC_WM1_SHIFT	24
   4669 #define   DSPFW_PLANEC_WM1_MASK		(0xff<<24)
   4670 #define   DSPFW_PLANEC_SHIFT		16
   4671 #define   DSPFW_PLANEC_MASK_VLV		(0xff<<16)
   4672 #define   DSPFW_CURSORC_WM1_SHIFT	8
   4673 #define   DSPFW_CURSORC_WM1_MASK	(0x3f<<16)
   4674 #define   DSPFW_CURSORC_SHIFT		0
   4675 #define   DSPFW_CURSORC_MASK		(0x3f<<0)
   4676 
   4677 /* vlv/chv high order bits */
   4678 #define DSPHOWM			(VLV_DISPLAY_BASE + 0x70064)
   4679 #define   DSPFW_SR_HI_SHIFT		24
   4680 #define   DSPFW_SR_HI_MASK		(3<<24) /* 2 bits for chv, 1 for vlv */
   4681 #define   DSPFW_SPRITEF_HI_SHIFT	23
   4682 #define   DSPFW_SPRITEF_HI_MASK		(1<<23)
   4683 #define   DSPFW_SPRITEE_HI_SHIFT	22
   4684 #define   DSPFW_SPRITEE_HI_MASK		(1<<22)
   4685 #define   DSPFW_PLANEC_HI_SHIFT		21
   4686 #define   DSPFW_PLANEC_HI_MASK		(1<<21)
   4687 #define   DSPFW_SPRITED_HI_SHIFT	20
   4688 #define   DSPFW_SPRITED_HI_MASK		(1<<20)
   4689 #define   DSPFW_SPRITEC_HI_SHIFT	16
   4690 #define   DSPFW_SPRITEC_HI_MASK		(1<<16)
   4691 #define   DSPFW_PLANEB_HI_SHIFT		12
   4692 #define   DSPFW_PLANEB_HI_MASK		(1<<12)
   4693 #define   DSPFW_SPRITEB_HI_SHIFT	8
   4694 #define   DSPFW_SPRITEB_HI_MASK		(1<<8)
   4695 #define   DSPFW_SPRITEA_HI_SHIFT	4
   4696 #define   DSPFW_SPRITEA_HI_MASK		(1<<4)
   4697 #define   DSPFW_PLANEA_HI_SHIFT		0
   4698 #define   DSPFW_PLANEA_HI_MASK		(1<<0)
   4699 #define DSPHOWM1		(VLV_DISPLAY_BASE + 0x70068)
   4700 #define   DSPFW_SR_WM1_HI_SHIFT		24
   4701 #define   DSPFW_SR_WM1_HI_MASK		(3<<24) /* 2 bits for chv, 1 for vlv */
   4702 #define   DSPFW_SPRITEF_WM1_HI_SHIFT	23
   4703 #define   DSPFW_SPRITEF_WM1_HI_MASK	(1<<23)
   4704 #define   DSPFW_SPRITEE_WM1_HI_SHIFT	22
   4705 #define   DSPFW_SPRITEE_WM1_HI_MASK	(1<<22)
   4706 #define   DSPFW_PLANEC_WM1_HI_SHIFT	21
   4707 #define   DSPFW_PLANEC_WM1_HI_MASK	(1<<21)
   4708 #define   DSPFW_SPRITED_WM1_HI_SHIFT	20
   4709 #define   DSPFW_SPRITED_WM1_HI_MASK	(1<<20)
   4710 #define   DSPFW_SPRITEC_WM1_HI_SHIFT	16
   4711 #define   DSPFW_SPRITEC_WM1_HI_MASK	(1<<16)
   4712 #define   DSPFW_PLANEB_WM1_HI_SHIFT	12
   4713 #define   DSPFW_PLANEB_WM1_HI_MASK	(1<<12)
   4714 #define   DSPFW_SPRITEB_WM1_HI_SHIFT	8
   4715 #define   DSPFW_SPRITEB_WM1_HI_MASK	(1<<8)
   4716 #define   DSPFW_SPRITEA_WM1_HI_SHIFT	4
   4717 #define   DSPFW_SPRITEA_WM1_HI_MASK	(1<<4)
   4718 #define   DSPFW_PLANEA_WM1_HI_SHIFT	0
   4719 #define   DSPFW_PLANEA_WM1_HI_MASK	(1<<0)
   4720 
   4721 /* drain latency register values*/
   4722 #define VLV_DDL(pipe)			(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
   4723 #define DDL_CURSOR_SHIFT		24
   4724 #define DDL_SPRITE_SHIFT(sprite)	(8+8*(sprite))
   4725 #define DDL_PLANE_SHIFT			0
   4726 #define DDL_PRECISION_HIGH		(1<<7)
   4727 #define DDL_PRECISION_LOW		(0<<7)
   4728 #define DRAIN_LATENCY_MASK		0x7f
   4729 
   4730 #define CBR1_VLV			(VLV_DISPLAY_BASE + 0x70400)
   4731 #define  CBR_PND_DEADLINE_DISABLE	(1<<31)
   4732 #define  CBR_PWM_CLOCK_MUX_SELECT	(1<<30)
   4733 
   4734 /* FIFO watermark sizes etc */
   4735 #define G4X_FIFO_LINE_SIZE	64
   4736 #define I915_FIFO_LINE_SIZE	64
   4737 #define I830_FIFO_LINE_SIZE	32
   4738 
   4739 #define VALLEYVIEW_FIFO_SIZE	255
   4740 #define G4X_FIFO_SIZE		127
   4741 #define I965_FIFO_SIZE		512
   4742 #define I945_FIFO_SIZE		127
   4743 #define I915_FIFO_SIZE		95
   4744 #define I855GM_FIFO_SIZE	127 /* In cachelines */
   4745 #define I830_FIFO_SIZE		95
   4746 
   4747 #define VALLEYVIEW_MAX_WM	0xff
   4748 #define G4X_MAX_WM		0x3f
   4749 #define I915_MAX_WM		0x3f
   4750 
   4751 #define PINEVIEW_DISPLAY_FIFO	512 /* in 64byte unit */
   4752 #define PINEVIEW_FIFO_LINE_SIZE	64
   4753 #define PINEVIEW_MAX_WM		0x1ff
   4754 #define PINEVIEW_DFT_WM		0x3f
   4755 #define PINEVIEW_DFT_HPLLOFF_WM	0
   4756 #define PINEVIEW_GUARD_WM		10
   4757 #define PINEVIEW_CURSOR_FIFO		64
   4758 #define PINEVIEW_CURSOR_MAX_WM	0x3f
   4759 #define PINEVIEW_CURSOR_DFT_WM	0
   4760 #define PINEVIEW_CURSOR_GUARD_WM	5
   4761 
   4762 #define VALLEYVIEW_CURSOR_MAX_WM 64
   4763 #define I965_CURSOR_FIFO	64
   4764 #define I965_CURSOR_MAX_WM	32
   4765 #define I965_CURSOR_DFT_WM	8
   4766 
   4767 /* Watermark register definitions for SKL */
   4768 #define CUR_WM_A_0		0x70140
   4769 #define CUR_WM_B_0		0x71140
   4770 #define PLANE_WM_1_A_0		0x70240
   4771 #define PLANE_WM_1_B_0		0x71240
   4772 #define PLANE_WM_2_A_0		0x70340
   4773 #define PLANE_WM_2_B_0		0x71340
   4774 #define PLANE_WM_TRANS_1_A_0	0x70268
   4775 #define PLANE_WM_TRANS_1_B_0	0x71268
   4776 #define PLANE_WM_TRANS_2_A_0	0x70368
   4777 #define PLANE_WM_TRANS_2_B_0	0x71368
   4778 #define CUR_WM_TRANS_A_0	0x70168
   4779 #define CUR_WM_TRANS_B_0	0x71168
   4780 #define   PLANE_WM_EN		(1 << 31)
   4781 #define   PLANE_WM_LINES_SHIFT	14
   4782 #define   PLANE_WM_LINES_MASK	0x1f
   4783 #define   PLANE_WM_BLOCKS_MASK	0x3ff
   4784 
   4785 #define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
   4786 #define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
   4787 #define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
   4788 
   4789 #define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
   4790 #define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
   4791 #define _PLANE_WM_BASE(pipe, plane)	\
   4792 			_PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
   4793 #define PLANE_WM(pipe, plane, level)	\
   4794 			(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
   4795 #define _PLANE_WM_TRANS_1(pipe)	\
   4796 			_PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
   4797 #define _PLANE_WM_TRANS_2(pipe)	\
   4798 			_PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
   4799 #define PLANE_WM_TRANS(pipe, plane)	\
   4800 		_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
   4801 
   4802 /* define the Watermark register on Ironlake */
   4803 #define WM0_PIPEA_ILK		0x45100
   4804 #define  WM0_PIPE_PLANE_MASK	(0xffffUL << 16)
   4805 #define  WM0_PIPE_PLANE_SHIFT	16
   4806 #define  WM0_PIPE_SPRITE_MASK	(0xff<<8)
   4807 #define  WM0_PIPE_SPRITE_SHIFT	8
   4808 #define  WM0_PIPE_CURSOR_MASK	(0xff)
   4809 
   4810 #define WM0_PIPEB_ILK		0x45104
   4811 #define WM0_PIPEC_IVB		0x45200
   4812 #define WM1_LP_ILK		0x45108
   4813 #define  WM1_LP_SR_EN		(1UL << 31)
   4814 #define  WM1_LP_LATENCY_SHIFT	24
   4815 #define  WM1_LP_LATENCY_MASK	(0x7f<<24)
   4816 #define  WM1_LP_FBC_MASK	(0xf<<20)
   4817 #define  WM1_LP_FBC_SHIFT	20
   4818 #define  WM1_LP_FBC_SHIFT_BDW	19
   4819 #define  WM1_LP_SR_MASK		(0x7ff<<8)
   4820 #define  WM1_LP_SR_SHIFT	8
   4821 #define  WM1_LP_CURSOR_MASK	(0xff)
   4822 #define WM2_LP_ILK		0x4510c
   4823 #define  WM2_LP_EN		(1<<31)
   4824 #define WM3_LP_ILK		0x45110
   4825 #define  WM3_LP_EN		(1<<31)
   4826 #define WM1S_LP_ILK		0x45120
   4827 #define WM2S_LP_IVB		0x45124
   4828 #define WM3S_LP_IVB		0x45128
   4829 #define  WM1S_LP_EN		(1<<31)
   4830 
   4831 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
   4832 	(WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
   4833 	 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
   4834 
   4835 /* Memory latency timer register */
   4836 #define MLTR_ILK		0x11222
   4837 #define  MLTR_WM1_SHIFT		0
   4838 #define  MLTR_WM2_SHIFT		8
   4839 /* the unit of memory self-refresh latency time is 0.5us */
   4840 #define  ILK_SRLT_MASK		0x3f
   4841 
   4842 
   4843 /* the address where we get all kinds of latency value */
   4844 #define SSKPD			0x5d10
   4845 #define SSKPD_WM_MASK		0x3f
   4846 #define SSKPD_WM0_SHIFT		0
   4847 #define SSKPD_WM1_SHIFT		8
   4848 #define SSKPD_WM2_SHIFT		16
   4849 #define SSKPD_WM3_SHIFT		24
   4850 
   4851 /*
   4852  * The two pipe frame counter registers are not synchronized, so
   4853  * reading a stable value is somewhat tricky. The following code
   4854  * should work:
   4855  *
   4856  *  do {
   4857  *    high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
   4858  *             PIPE_FRAME_HIGH_SHIFT;
   4859  *    low1 =  ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
   4860  *             PIPE_FRAME_LOW_SHIFT);
   4861  *    high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
   4862  *             PIPE_FRAME_HIGH_SHIFT);
   4863  *  } while (high1 != high2);
   4864  *  frame = (high1 << 8) | low1;
   4865  */
   4866 #define _PIPEAFRAMEHIGH          0x70040
   4867 #define   PIPE_FRAME_HIGH_MASK    0x0000ffff
   4868 #define   PIPE_FRAME_HIGH_SHIFT   0
   4869 #define _PIPEAFRAMEPIXEL         0x70044
   4870 #define   PIPE_FRAME_LOW_MASK     0xff000000
   4871 #define   PIPE_FRAME_LOW_SHIFT    24
   4872 #define   PIPE_PIXEL_MASK         0x00ffffff
   4873 #define   PIPE_PIXEL_SHIFT        0
   4874 /* GM45+ just has to be different */
   4875 #define _PIPEA_FRMCOUNT_G4X	0x70040
   4876 #define _PIPEA_FLIPCOUNT_G4X	0x70044
   4877 #define PIPE_FRMCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
   4878 #define PIPE_FLIPCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
   4879 
   4880 /* Cursor A & B regs */
   4881 #define _CURACNTR		0x70080
   4882 /* Old style CUR*CNTR flags (desktop 8xx) */
   4883 #define   CURSOR_ENABLE		0x80000000
   4884 #define   CURSOR_GAMMA_ENABLE	0x40000000
   4885 #define   CURSOR_STRIDE_SHIFT	28
   4886 #define   CURSOR_STRIDE(x)	((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
   4887 #define   CURSOR_PIPE_CSC_ENABLE (1<<24)
   4888 #define   CURSOR_FORMAT_SHIFT	24
   4889 #define   CURSOR_FORMAT_MASK	(0x07 << CURSOR_FORMAT_SHIFT)
   4890 #define   CURSOR_FORMAT_2C	(0x00 << CURSOR_FORMAT_SHIFT)
   4891 #define   CURSOR_FORMAT_3C	(0x01 << CURSOR_FORMAT_SHIFT)
   4892 #define   CURSOR_FORMAT_4C	(0x02 << CURSOR_FORMAT_SHIFT)
   4893 #define   CURSOR_FORMAT_ARGB	(0x04 << CURSOR_FORMAT_SHIFT)
   4894 #define   CURSOR_FORMAT_XRGB	(0x05 << CURSOR_FORMAT_SHIFT)
   4895 /* New style CUR*CNTR flags */
   4896 #define   CURSOR_MODE		0x27
   4897 #define   CURSOR_MODE_DISABLE   0x00
   4898 #define   CURSOR_MODE_128_32B_AX 0x02
   4899 #define   CURSOR_MODE_256_32B_AX 0x03
   4900 #define   CURSOR_MODE_64_32B_AX 0x07
   4901 #define   CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
   4902 #define   CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
   4903 #define   CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
   4904 #define   MCURSOR_PIPE_SELECT	(1 << 28)
   4905 #define   MCURSOR_PIPE_A	0x00
   4906 #define   MCURSOR_PIPE_B	(1 << 28)
   4907 #define   MCURSOR_GAMMA_ENABLE  (1 << 26)
   4908 #define   CURSOR_ROTATE_180	(1<<15)
   4909 #define   CURSOR_TRICKLE_FEED_DISABLE	(1 << 14)
   4910 #define _CURABASE		0x70084
   4911 #define _CURAPOS		0x70088
   4912 #define   CURSOR_POS_MASK       0x007FF
   4913 #define   CURSOR_POS_SIGN       0x8000
   4914 #define   CURSOR_X_SHIFT        0
   4915 #define   CURSOR_Y_SHIFT        16
   4916 #define CURSIZE			0x700a0
   4917 #define _CURBCNTR		0x700c0
   4918 #define _CURBBASE		0x700c4
   4919 #define _CURBPOS		0x700c8
   4920 
   4921 #define _CURBCNTR_IVB		0x71080
   4922 #define _CURBBASE_IVB		0x71084
   4923 #define _CURBPOS_IVB		0x71088
   4924 
   4925 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
   4926 	dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
   4927 	dev_priv->info.display_mmio_offset)
   4928 
   4929 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
   4930 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
   4931 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
   4932 
   4933 #define CURSOR_A_OFFSET 0x70080
   4934 #define CURSOR_B_OFFSET 0x700c0
   4935 #define CHV_CURSOR_C_OFFSET 0x700e0
   4936 #define IVB_CURSOR_B_OFFSET 0x71080
   4937 #define IVB_CURSOR_C_OFFSET 0x72080
   4938 
   4939 /* Display A control */
   4940 #define _DSPACNTR				0x70180
   4941 #define   DISPLAY_PLANE_ENABLE			(1UL << 31)
   4942 #define   DISPLAY_PLANE_DISABLE			0
   4943 #define   DISPPLANE_GAMMA_ENABLE		(1<<30)
   4944 #define   DISPPLANE_GAMMA_DISABLE		0
   4945 #define   DISPPLANE_PIXFORMAT_MASK		(0xf<<26)
   4946 #define   DISPPLANE_YUV422			(0x0<<26)
   4947 #define   DISPPLANE_8BPP			(0x2<<26)
   4948 #define   DISPPLANE_BGRA555			(0x3<<26)
   4949 #define   DISPPLANE_BGRX555			(0x4<<26)
   4950 #define   DISPPLANE_BGRX565			(0x5<<26)
   4951 #define   DISPPLANE_BGRX888			(0x6<<26)
   4952 #define   DISPPLANE_BGRA888			(0x7<<26)
   4953 #define   DISPPLANE_RGBX101010			(0x8<<26)
   4954 #define   DISPPLANE_RGBA101010			(0x9<<26)
   4955 #define   DISPPLANE_BGRX101010			(0xa<<26)
   4956 #define   DISPPLANE_RGBX161616			(0xc<<26)
   4957 #define   DISPPLANE_RGBX888			(0xe<<26)
   4958 #define   DISPPLANE_RGBA888			(0xf<<26)
   4959 #define   DISPPLANE_STEREO_ENABLE		(1<<25)
   4960 #define   DISPPLANE_STEREO_DISABLE		0
   4961 #define   DISPPLANE_PIPE_CSC_ENABLE		(1<<24)
   4962 #define   DISPPLANE_SEL_PIPE_SHIFT		24
   4963 #define   DISPPLANE_SEL_PIPE_MASK		(3<<DISPPLANE_SEL_PIPE_SHIFT)
   4964 #define   DISPPLANE_SEL_PIPE_A			0
   4965 #define   DISPPLANE_SEL_PIPE_B			(1<<DISPPLANE_SEL_PIPE_SHIFT)
   4966 #define   DISPPLANE_SRC_KEY_ENABLE		(1<<22)
   4967 #define   DISPPLANE_SRC_KEY_DISABLE		0
   4968 #define   DISPPLANE_LINE_DOUBLE			(1<<20)
   4969 #define   DISPPLANE_NO_LINE_DOUBLE		0
   4970 #define   DISPPLANE_STEREO_POLARITY_FIRST	0
   4971 #define   DISPPLANE_STEREO_POLARITY_SECOND	(1<<18)
   4972 #define   DISPPLANE_ALPHA_PREMULTIPLY		(1<<16) /* CHV pipe B */
   4973 #define   DISPPLANE_ROTATE_180			(1<<15)
   4974 #define   DISPPLANE_TRICKLE_FEED_DISABLE	(1<<14) /* Ironlake */
   4975 #define   DISPPLANE_TILED			(1<<10)
   4976 #define   DISPPLANE_MIRROR			(1<<8) /* CHV pipe B */
   4977 #define _DSPAADDR				0x70184
   4978 #define _DSPASTRIDE				0x70188
   4979 #define _DSPAPOS				0x7018C /* reserved */
   4980 #define _DSPASIZE				0x70190
   4981 #define _DSPASURF				0x7019C /* 965+ only */
   4982 #define _DSPATILEOFF				0x701A4 /* 965+ only */
   4983 #define _DSPAOFFSET				0x701A4 /* HSW */
   4984 #define _DSPASURFLIVE				0x701AC
   4985 
   4986 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
   4987 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
   4988 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
   4989 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
   4990 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
   4991 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
   4992 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
   4993 #define DSPLINOFF(plane) DSPADDR(plane)
   4994 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
   4995 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
   4996 
   4997 /* CHV pipe B blender and primary plane */
   4998 #define _CHV_BLEND_A		0x60a00
   4999 #define   CHV_BLEND_LEGACY		(0<<30)
   5000 #define   CHV_BLEND_ANDROID		(1<<30)
   5001 #define   CHV_BLEND_MPO			(2<<30)
   5002 #define   CHV_BLEND_MASK		(3<<30)
   5003 #define _CHV_CANVAS_A		0x60a04
   5004 #define _PRIMPOS_A		0x60a08
   5005 #define _PRIMSIZE_A		0x60a0c
   5006 #define _PRIMCNSTALPHA_A	0x60a10
   5007 #define   PRIM_CONST_ALPHA_ENABLE	(1<<31)
   5008 
   5009 #define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
   5010 #define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
   5011 #define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
   5012 #define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
   5013 #define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
   5014 
   5015 /* Display/Sprite base address macros */
   5016 #define DISP_BASEADDR_MASK	(0xfffff000)
   5017 #define I915_LO_DISPBASE(val)	(val & ~DISP_BASEADDR_MASK)
   5018 #define I915_HI_DISPBASE(val)	(val & DISP_BASEADDR_MASK)
   5019 
   5020 /*
   5021  * VBIOS flags
   5022  * gen2:
   5023  * [00:06] alm,mgm
   5024  * [10:16] all
   5025  * [30:32] alm,mgm
   5026  * gen3+:
   5027  * [00:0f] all
   5028  * [10:1f] all
   5029  * [30:32] all
   5030  */
   5031 #define SWF0(i)	(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
   5032 #define SWF1(i)	(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
   5033 #define SWF3(i)	(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
   5034 
   5035 /* Pipe B */
   5036 #define _PIPEBDSL		(dev_priv->info.display_mmio_offset + 0x71000)
   5037 #define _PIPEBCONF		(dev_priv->info.display_mmio_offset + 0x71008)
   5038 #define _PIPEBSTAT		(dev_priv->info.display_mmio_offset + 0x71024)
   5039 #define _PIPEBFRAMEHIGH		0x71040
   5040 #define _PIPEBFRAMEPIXEL	0x71044
   5041 #define _PIPEB_FRMCOUNT_G4X	(dev_priv->info.display_mmio_offset + 0x71040)
   5042 #define _PIPEB_FLIPCOUNT_G4X	(dev_priv->info.display_mmio_offset + 0x71044)
   5043 
   5044 
   5045 /* Display B control */
   5046 #define _DSPBCNTR		(dev_priv->info.display_mmio_offset + 0x71180)
   5047 #define   DISPPLANE_ALPHA_TRANS_ENABLE		(1<<15)
   5048 #define   DISPPLANE_ALPHA_TRANS_DISABLE		0
   5049 #define   DISPPLANE_SPRITE_ABOVE_DISPLAY	0
   5050 #define   DISPPLANE_SPRITE_ABOVE_OVERLAY	(1)
   5051 #define _DSPBADDR		(dev_priv->info.display_mmio_offset + 0x71184)
   5052 #define _DSPBSTRIDE		(dev_priv->info.display_mmio_offset + 0x71188)
   5053 #define _DSPBPOS		(dev_priv->info.display_mmio_offset + 0x7118C)
   5054 #define _DSPBSIZE		(dev_priv->info.display_mmio_offset + 0x71190)
   5055 #define _DSPBSURF		(dev_priv->info.display_mmio_offset + 0x7119C)
   5056 #define _DSPBTILEOFF		(dev_priv->info.display_mmio_offset + 0x711A4)
   5057 #define _DSPBOFFSET		(dev_priv->info.display_mmio_offset + 0x711A4)
   5058 #define _DSPBSURFLIVE		(dev_priv->info.display_mmio_offset + 0x711AC)
   5059 
   5060 /* Sprite A control */
   5061 #define _DVSACNTR		0x72180
   5062 #define   DVS_ENABLE		__BIT(31)
   5063 #define   DVS_GAMMA_ENABLE	(1<<30)
   5064 #define   DVS_PIXFORMAT_MASK	(3<<25)
   5065 #define   DVS_FORMAT_YUV422	(0<<25)
   5066 #define   DVS_FORMAT_RGBX101010	(1<<25)
   5067 #define   DVS_FORMAT_RGBX888	(2<<25)
   5068 #define   DVS_FORMAT_RGBX161616	(3<<25)
   5069 #define   DVS_PIPE_CSC_ENABLE   (1<<24)
   5070 #define   DVS_SOURCE_KEY	(1<<22)
   5071 #define   DVS_RGB_ORDER_XBGR	(1<<20)
   5072 #define   DVS_YUV_BYTE_ORDER_MASK (3<<16)
   5073 #define   DVS_YUV_ORDER_YUYV	(0<<16)
   5074 #define   DVS_YUV_ORDER_UYVY	(1<<16)
   5075 #define   DVS_YUV_ORDER_YVYU	(2<<16)
   5076 #define   DVS_YUV_ORDER_VYUY	(3<<16)
   5077 #define   DVS_ROTATE_180	(1<<15)
   5078 #define   DVS_DEST_KEY		(1<<2)
   5079 #define   DVS_TRICKLE_FEED_DISABLE (1<<14)
   5080 #define   DVS_TILED		(1<<10)
   5081 #define _DVSALINOFF		0x72184
   5082 #define _DVSASTRIDE		0x72188
   5083 #define _DVSAPOS		0x7218c
   5084 #define _DVSASIZE		0x72190
   5085 #define _DVSAKEYVAL		0x72194
   5086 #define _DVSAKEYMSK		0x72198
   5087 #define _DVSASURF		0x7219c
   5088 #define _DVSAKEYMAXVAL		0x721a0
   5089 #define _DVSATILEOFF		0x721a4
   5090 #define _DVSASURFLIVE		0x721ac
   5091 #define _DVSASCALE		0x72204
   5092 #define   DVS_SCALE_ENABLE	(1<<31)
   5093 #define   DVS_FILTER_MASK	(3<<29)
   5094 #define   DVS_FILTER_MEDIUM	(0<<29)
   5095 #define   DVS_FILTER_ENHANCING	(1<<29)
   5096 #define   DVS_FILTER_SOFTENING	(2<<29)
   5097 #define   DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
   5098 #define   DVS_VERTICAL_OFFSET_ENABLE (1<<27)
   5099 #define _DVSAGAMC		0x72300
   5100 
   5101 #define _DVSBCNTR		0x73180
   5102 #define _DVSBLINOFF		0x73184
   5103 #define _DVSBSTRIDE		0x73188
   5104 #define _DVSBPOS		0x7318c
   5105 #define _DVSBSIZE		0x73190
   5106 #define _DVSBKEYVAL		0x73194
   5107 #define _DVSBKEYMSK		0x73198
   5108 #define _DVSBSURF		0x7319c
   5109 #define _DVSBKEYMAXVAL		0x731a0
   5110 #define _DVSBTILEOFF		0x731a4
   5111 #define _DVSBSURFLIVE		0x731ac
   5112 #define _DVSBSCALE		0x73204
   5113 #define _DVSBGAMC		0x73300
   5114 
   5115 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
   5116 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
   5117 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
   5118 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
   5119 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
   5120 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
   5121 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
   5122 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
   5123 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
   5124 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
   5125 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
   5126 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
   5127 
   5128 #define _SPRA_CTL		0x70280
   5129 #define   SPRITE_ENABLE			(1UL << 31)
   5130 #define   SPRITE_GAMMA_ENABLE		(1<<30)
   5131 #define   SPRITE_PIXFORMAT_MASK		(7<<25)
   5132 #define   SPRITE_FORMAT_YUV422		(0<<25)
   5133 #define   SPRITE_FORMAT_RGBX101010	(1<<25)
   5134 #define   SPRITE_FORMAT_RGBX888		(2<<25)
   5135 #define   SPRITE_FORMAT_RGBX161616	(3<<25)
   5136 #define   SPRITE_FORMAT_YUV444		(4<<25)
   5137 #define   SPRITE_FORMAT_XR_BGR101010	(5<<25) /* Extended range */
   5138 #define   SPRITE_PIPE_CSC_ENABLE	(1<<24)
   5139 #define   SPRITE_SOURCE_KEY		(1<<22)
   5140 #define   SPRITE_RGB_ORDER_RGBX		(1<<20) /* only for 888 and 161616 */
   5141 #define   SPRITE_YUV_TO_RGB_CSC_DISABLE	(1<<19)
   5142 #define   SPRITE_YUV_CSC_FORMAT_BT709	(1<<18) /* 0 is BT601 */
   5143 #define   SPRITE_YUV_BYTE_ORDER_MASK	(3<<16)
   5144 #define   SPRITE_YUV_ORDER_YUYV		(0<<16)
   5145 #define   SPRITE_YUV_ORDER_UYVY		(1<<16)
   5146 #define   SPRITE_YUV_ORDER_YVYU		(2<<16)
   5147 #define   SPRITE_YUV_ORDER_VYUY		(3<<16)
   5148 #define   SPRITE_ROTATE_180		(1<<15)
   5149 #define   SPRITE_TRICKLE_FEED_DISABLE	(1<<14)
   5150 #define   SPRITE_INT_GAMMA_ENABLE	(1<<13)
   5151 #define   SPRITE_TILED			(1<<10)
   5152 #define   SPRITE_DEST_KEY		(1<<2)
   5153 #define _SPRA_LINOFF		0x70284
   5154 #define _SPRA_STRIDE		0x70288
   5155 #define _SPRA_POS		0x7028c
   5156 #define _SPRA_SIZE		0x70290
   5157 #define _SPRA_KEYVAL		0x70294
   5158 #define _SPRA_KEYMSK		0x70298
   5159 #define _SPRA_SURF		0x7029c
   5160 #define _SPRA_KEYMAX		0x702a0
   5161 #define _SPRA_TILEOFF		0x702a4
   5162 #define _SPRA_OFFSET		0x702a4
   5163 #define _SPRA_SURFLIVE		0x702ac
   5164 #define _SPRA_SCALE		0x70304
   5165 #define   SPRITE_SCALE_ENABLE	(1<<31)
   5166 #define   SPRITE_FILTER_MASK	(3<<29)
   5167 #define   SPRITE_FILTER_MEDIUM	(0<<29)
   5168 #define   SPRITE_FILTER_ENHANCING	(1<<29)
   5169 #define   SPRITE_FILTER_SOFTENING	(2<<29)
   5170 #define   SPRITE_VERTICAL_OFFSET_HALF	(1<<28) /* must be enabled below */
   5171 #define   SPRITE_VERTICAL_OFFSET_ENABLE	(1<<27)
   5172 #define _SPRA_GAMC		0x70400
   5173 
   5174 #define _SPRB_CTL		0x71280
   5175 #define _SPRB_LINOFF		0x71284
   5176 #define _SPRB_STRIDE		0x71288
   5177 #define _SPRB_POS		0x7128c
   5178 #define _SPRB_SIZE		0x71290
   5179 #define _SPRB_KEYVAL		0x71294
   5180 #define _SPRB_KEYMSK		0x71298
   5181 #define _SPRB_SURF		0x7129c
   5182 #define _SPRB_KEYMAX		0x712a0
   5183 #define _SPRB_TILEOFF		0x712a4
   5184 #define _SPRB_OFFSET		0x712a4
   5185 #define _SPRB_SURFLIVE		0x712ac
   5186 #define _SPRB_SCALE		0x71304
   5187 #define _SPRB_GAMC		0x71400
   5188 
   5189 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
   5190 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
   5191 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
   5192 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
   5193 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
   5194 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
   5195 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
   5196 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
   5197 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
   5198 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
   5199 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
   5200 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
   5201 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
   5202 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
   5203 
   5204 #define _SPACNTR		(VLV_DISPLAY_BASE + 0x72180)
   5205 #define   SP_ENABLE			(1<<31)
   5206 #define   SP_GAMMA_ENABLE		(1<<30)
   5207 #define   SP_PIXFORMAT_MASK		(0xf<<26)
   5208 #define   SP_FORMAT_YUV422		(0<<26)
   5209 #define   SP_FORMAT_BGR565		(5<<26)
   5210 #define   SP_FORMAT_BGRX8888		(6<<26)
   5211 #define   SP_FORMAT_BGRA8888		(7<<26)
   5212 #define   SP_FORMAT_RGBX1010102		(8<<26)
   5213 #define   SP_FORMAT_RGBA1010102		(9<<26)
   5214 #define   SP_FORMAT_RGBX8888		(0xe<<26)
   5215 #define   SP_FORMAT_RGBA8888		(0xf<<26)
   5216 #define   SP_ALPHA_PREMULTIPLY		(1<<23) /* CHV pipe B */
   5217 #define   SP_SOURCE_KEY			(1<<22)
   5218 #define   SP_YUV_BYTE_ORDER_MASK	(3<<16)
   5219 #define   SP_YUV_ORDER_YUYV		(0<<16)
   5220 #define   SP_YUV_ORDER_UYVY		(1<<16)
   5221 #define   SP_YUV_ORDER_YVYU		(2<<16)
   5222 #define   SP_YUV_ORDER_VYUY		(3<<16)
   5223 #define   SP_ROTATE_180			(1<<15)
   5224 #define   SP_TILED			(1<<10)
   5225 #define   SP_MIRROR			(1<<8) /* CHV pipe B */
   5226 #define _SPALINOFF		(VLV_DISPLAY_BASE + 0x72184)
   5227 #define _SPASTRIDE		(VLV_DISPLAY_BASE + 0x72188)
   5228 #define _SPAPOS			(VLV_DISPLAY_BASE + 0x7218c)
   5229 #define _SPASIZE		(VLV_DISPLAY_BASE + 0x72190)
   5230 #define _SPAKEYMINVAL		(VLV_DISPLAY_BASE + 0x72194)
   5231 #define _SPAKEYMSK		(VLV_DISPLAY_BASE + 0x72198)
   5232 #define _SPASURF		(VLV_DISPLAY_BASE + 0x7219c)
   5233 #define _SPAKEYMAXVAL		(VLV_DISPLAY_BASE + 0x721a0)
   5234 #define _SPATILEOFF		(VLV_DISPLAY_BASE + 0x721a4)
   5235 #define _SPACONSTALPHA		(VLV_DISPLAY_BASE + 0x721a8)
   5236 #define   SP_CONST_ALPHA_ENABLE		(1<<31)
   5237 #define _SPAGAMC		(VLV_DISPLAY_BASE + 0x721f4)
   5238 
   5239 #define _SPBCNTR		(VLV_DISPLAY_BASE + 0x72280)
   5240 #define _SPBLINOFF		(VLV_DISPLAY_BASE + 0x72284)
   5241 #define _SPBSTRIDE		(VLV_DISPLAY_BASE + 0x72288)
   5242 #define _SPBPOS			(VLV_DISPLAY_BASE + 0x7228c)
   5243 #define _SPBSIZE		(VLV_DISPLAY_BASE + 0x72290)
   5244 #define _SPBKEYMINVAL		(VLV_DISPLAY_BASE + 0x72294)
   5245 #define _SPBKEYMSK		(VLV_DISPLAY_BASE + 0x72298)
   5246 #define _SPBSURF		(VLV_DISPLAY_BASE + 0x7229c)
   5247 #define _SPBKEYMAXVAL		(VLV_DISPLAY_BASE + 0x722a0)
   5248 #define _SPBTILEOFF		(VLV_DISPLAY_BASE + 0x722a4)
   5249 #define _SPBCONSTALPHA		(VLV_DISPLAY_BASE + 0x722a8)
   5250 #define _SPBGAMC		(VLV_DISPLAY_BASE + 0x722f4)
   5251 
   5252 #define SPCNTR(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
   5253 #define SPLINOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
   5254 #define SPSTRIDE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
   5255 #define SPPOS(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
   5256 #define SPSIZE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
   5257 #define SPKEYMINVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
   5258 #define SPKEYMSK(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
   5259 #define SPSURF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
   5260 #define SPKEYMAXVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
   5261 #define SPTILEOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
   5262 #define SPCONSTALPHA(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
   5263 #define SPGAMC(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
   5264 
   5265 /*
   5266  * CHV pipe B sprite CSC
   5267  *
   5268  * |cr|   |c0 c1 c2|   |cr + cr_ioff|   |cr_ooff|
   5269  * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
   5270  * |cb|   |c6 c7 c8|   |cb + cr_ioff|   |cb_ooff|
   5271  */
   5272 #define SPCSCYGOFF(sprite)	(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
   5273 #define SPCSCCBOFF(sprite)	(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
   5274 #define SPCSCCROFF(sprite)	(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
   5275 #define  SPCSC_OOFF(x)		(((x) & 0x7ff) << 16) /* s11 */
   5276 #define  SPCSC_IOFF(x)		(((x) & 0x7ff) << 0) /* s11 */
   5277 
   5278 #define SPCSCC01(sprite)	(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
   5279 #define SPCSCC23(sprite)	(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
   5280 #define SPCSCC45(sprite)	(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
   5281 #define SPCSCC67(sprite)	(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
   5282 #define SPCSCC8(sprite)		(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
   5283 #define  SPCSC_C1(x)		(((x) & 0x7fff) << 16) /* s3.12 */
   5284 #define  SPCSC_C0(x)		(((x) & 0x7fff) << 0) /* s3.12 */
   5285 
   5286 #define SPCSCYGICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
   5287 #define SPCSCCBICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
   5288 #define SPCSCCRICLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
   5289 #define  SPCSC_IMAX(x)		(((x) & 0x7ff) << 16) /* s11 */
   5290 #define  SPCSC_IMIN(x)		(((x) & 0x7ff) << 0) /* s11 */
   5291 
   5292 #define SPCSCYGOCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
   5293 #define SPCSCCBOCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
   5294 #define SPCSCCROCLAMP(sprite)	(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
   5295 #define  SPCSC_OMAX(x)		((x) << 16) /* u10 */
   5296 #define  SPCSC_OMIN(x)		((x) << 0) /* u10 */
   5297 
   5298 /* Skylake plane registers */
   5299 
   5300 #define _PLANE_CTL_1_A				0x70180
   5301 #define _PLANE_CTL_2_A				0x70280
   5302 #define _PLANE_CTL_3_A				0x70380
   5303 #define   PLANE_CTL_ENABLE			(1 << 31)
   5304 #define   PLANE_CTL_PIPE_GAMMA_ENABLE		(1 << 30)
   5305 #define   PLANE_CTL_FORMAT_MASK			(0xf << 24)
   5306 #define   PLANE_CTL_FORMAT_YUV422		(  0 << 24)
   5307 #define   PLANE_CTL_FORMAT_NV12			(  1 << 24)
   5308 #define   PLANE_CTL_FORMAT_XRGB_2101010		(  2 << 24)
   5309 #define   PLANE_CTL_FORMAT_XRGB_8888		(  4 << 24)
   5310 #define   PLANE_CTL_FORMAT_XRGB_16161616F	(  6 << 24)
   5311 #define   PLANE_CTL_FORMAT_AYUV			(  8 << 24)
   5312 #define   PLANE_CTL_FORMAT_INDEXED		( 12 << 24)
   5313 #define   PLANE_CTL_FORMAT_RGB_565		( 14 << 24)
   5314 #define   PLANE_CTL_PIPE_CSC_ENABLE		(1 << 23)
   5315 #define   PLANE_CTL_KEY_ENABLE_MASK		(0x3 << 21)
   5316 #define   PLANE_CTL_KEY_ENABLE_SOURCE		(  1 << 21)
   5317 #define   PLANE_CTL_KEY_ENABLE_DESTINATION	(  2 << 21)
   5318 #define   PLANE_CTL_ORDER_BGRX			(0 << 20)
   5319 #define   PLANE_CTL_ORDER_RGBX			(1 << 20)
   5320 #define   PLANE_CTL_YUV422_ORDER_MASK		(0x3 << 16)
   5321 #define   PLANE_CTL_YUV422_YUYV			(  0 << 16)
   5322 #define   PLANE_CTL_YUV422_UYVY			(  1 << 16)
   5323 #define   PLANE_CTL_YUV422_YVYU			(  2 << 16)
   5324 #define   PLANE_CTL_YUV422_VYUY			(  3 << 16)
   5325 #define   PLANE_CTL_DECOMPRESSION_ENABLE	(1 << 15)
   5326 #define   PLANE_CTL_TRICKLE_FEED_DISABLE	(1 << 14)
   5327 #define   PLANE_CTL_PLANE_GAMMA_DISABLE		(1 << 13)
   5328 #define   PLANE_CTL_TILED_MASK			(0x7 << 10)
   5329 #define   PLANE_CTL_TILED_LINEAR		(  0 << 10)
   5330 #define   PLANE_CTL_TILED_X			(  1 << 10)
   5331 #define   PLANE_CTL_TILED_Y			(  4 << 10)
   5332 #define   PLANE_CTL_TILED_YF			(  5 << 10)
   5333 #define   PLANE_CTL_ALPHA_MASK			(0x3 << 4)
   5334 #define   PLANE_CTL_ALPHA_DISABLE		(  0 << 4)
   5335 #define   PLANE_CTL_ALPHA_SW_PREMULTIPLY	(  2 << 4)
   5336 #define   PLANE_CTL_ALPHA_HW_PREMULTIPLY	(  3 << 4)
   5337 #define   PLANE_CTL_ROTATE_MASK			0x3
   5338 #define   PLANE_CTL_ROTATE_0			0x0
   5339 #define   PLANE_CTL_ROTATE_90			0x1
   5340 #define   PLANE_CTL_ROTATE_180			0x2
   5341 #define   PLANE_CTL_ROTATE_270			0x3
   5342 #define _PLANE_STRIDE_1_A			0x70188
   5343 #define _PLANE_STRIDE_2_A			0x70288
   5344 #define _PLANE_STRIDE_3_A			0x70388
   5345 #define _PLANE_POS_1_A				0x7018c
   5346 #define _PLANE_POS_2_A				0x7028c
   5347 #define _PLANE_POS_3_A				0x7038c
   5348 #define _PLANE_SIZE_1_A				0x70190
   5349 #define _PLANE_SIZE_2_A				0x70290
   5350 #define _PLANE_SIZE_3_A				0x70390
   5351 #define _PLANE_SURF_1_A				0x7019c
   5352 #define _PLANE_SURF_2_A				0x7029c
   5353 #define _PLANE_SURF_3_A				0x7039c
   5354 #define _PLANE_OFFSET_1_A			0x701a4
   5355 #define _PLANE_OFFSET_2_A			0x702a4
   5356 #define _PLANE_OFFSET_3_A			0x703a4
   5357 #define _PLANE_KEYVAL_1_A			0x70194
   5358 #define _PLANE_KEYVAL_2_A			0x70294
   5359 #define _PLANE_KEYMSK_1_A			0x70198
   5360 #define _PLANE_KEYMSK_2_A			0x70298
   5361 #define _PLANE_KEYMAX_1_A			0x701a0
   5362 #define _PLANE_KEYMAX_2_A			0x702a0
   5363 #define _PLANE_BUF_CFG_1_A			0x7027c
   5364 #define _PLANE_BUF_CFG_2_A			0x7037c
   5365 #define _PLANE_NV12_BUF_CFG_1_A		0x70278
   5366 #define _PLANE_NV12_BUF_CFG_2_A		0x70378
   5367 
   5368 #define _PLANE_CTL_1_B				0x71180
   5369 #define _PLANE_CTL_2_B				0x71280
   5370 #define _PLANE_CTL_3_B				0x71380
   5371 #define _PLANE_CTL_1(pipe)	_PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
   5372 #define _PLANE_CTL_2(pipe)	_PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
   5373 #define _PLANE_CTL_3(pipe)	_PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
   5374 #define PLANE_CTL(pipe, plane)	\
   5375 	_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
   5376 
   5377 #define _PLANE_STRIDE_1_B			0x71188
   5378 #define _PLANE_STRIDE_2_B			0x71288
   5379 #define _PLANE_STRIDE_3_B			0x71388
   5380 #define _PLANE_STRIDE_1(pipe)	\
   5381 	_PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
   5382 #define _PLANE_STRIDE_2(pipe)	\
   5383 	_PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
   5384 #define _PLANE_STRIDE_3(pipe)	\
   5385 	_PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
   5386 #define PLANE_STRIDE(pipe, plane)	\
   5387 	_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
   5388 
   5389 #define _PLANE_POS_1_B				0x7118c
   5390 #define _PLANE_POS_2_B				0x7128c
   5391 #define _PLANE_POS_3_B				0x7138c
   5392 #define _PLANE_POS_1(pipe)	_PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
   5393 #define _PLANE_POS_2(pipe)	_PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
   5394 #define _PLANE_POS_3(pipe)	_PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
   5395 #define PLANE_POS(pipe, plane)	\
   5396 	_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
   5397 
   5398 #define _PLANE_SIZE_1_B				0x71190
   5399 #define _PLANE_SIZE_2_B				0x71290
   5400 #define _PLANE_SIZE_3_B				0x71390
   5401 #define _PLANE_SIZE_1(pipe)	_PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
   5402 #define _PLANE_SIZE_2(pipe)	_PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
   5403 #define _PLANE_SIZE_3(pipe)	_PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
   5404 #define PLANE_SIZE(pipe, plane)	\
   5405 	_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
   5406 
   5407 #define _PLANE_SURF_1_B				0x7119c
   5408 #define _PLANE_SURF_2_B				0x7129c
   5409 #define _PLANE_SURF_3_B				0x7139c
   5410 #define _PLANE_SURF_1(pipe)	_PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
   5411 #define _PLANE_SURF_2(pipe)	_PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
   5412 #define _PLANE_SURF_3(pipe)	_PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
   5413 #define PLANE_SURF(pipe, plane)	\
   5414 	_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
   5415 
   5416 #define _PLANE_OFFSET_1_B			0x711a4
   5417 #define _PLANE_OFFSET_2_B			0x712a4
   5418 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
   5419 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
   5420 #define PLANE_OFFSET(pipe, plane)	\
   5421 	_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
   5422 
   5423 #define _PLANE_KEYVAL_1_B			0x71194
   5424 #define _PLANE_KEYVAL_2_B			0x71294
   5425 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
   5426 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
   5427 #define PLANE_KEYVAL(pipe, plane)	\
   5428 	_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
   5429 
   5430 #define _PLANE_KEYMSK_1_B			0x71198
   5431 #define _PLANE_KEYMSK_2_B			0x71298
   5432 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
   5433 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
   5434 #define PLANE_KEYMSK(pipe, plane)	\
   5435 	_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
   5436 
   5437 #define _PLANE_KEYMAX_1_B			0x711a0
   5438 #define _PLANE_KEYMAX_2_B			0x712a0
   5439 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
   5440 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
   5441 #define PLANE_KEYMAX(pipe, plane)	\
   5442 	_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
   5443 
   5444 #define _PLANE_BUF_CFG_1_B			0x7127c
   5445 #define _PLANE_BUF_CFG_2_B			0x7137c
   5446 #define _PLANE_BUF_CFG_1(pipe)	\
   5447 	_PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
   5448 #define _PLANE_BUF_CFG_2(pipe)	\
   5449 	_PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
   5450 #define PLANE_BUF_CFG(pipe, plane)	\
   5451 	_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
   5452 
   5453 #define _PLANE_NV12_BUF_CFG_1_B		0x71278
   5454 #define _PLANE_NV12_BUF_CFG_2_B		0x71378
   5455 #define _PLANE_NV12_BUF_CFG_1(pipe)	\
   5456 	_PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
   5457 #define _PLANE_NV12_BUF_CFG_2(pipe)	\
   5458 	_PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
   5459 #define PLANE_NV12_BUF_CFG(pipe, plane)	\
   5460 	_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
   5461 
   5462 /* SKL new cursor registers */
   5463 #define _CUR_BUF_CFG_A				0x7017c
   5464 #define _CUR_BUF_CFG_B				0x7117c
   5465 #define CUR_BUF_CFG(pipe)	_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
   5466 
   5467 /* VBIOS regs */
   5468 #define VGACNTRL		0x71400
   5469 # define VGA_DISP_DISABLE			__BIT(31)
   5470 # define VGA_2X_MODE				(1 << 30)
   5471 # define VGA_PIPE_B_SELECT			(1 << 29)
   5472 
   5473 #define VLV_VGACNTRL		(VLV_DISPLAY_BASE + 0x71400)
   5474 
   5475 /* Ironlake */
   5476 
   5477 #define CPU_VGACNTRL	0x41000
   5478 
   5479 #define DIGITAL_PORT_HOTPLUG_CNTRL	0x44030
   5480 #define  DIGITAL_PORTA_HOTPLUG_ENABLE		(1 << 4)
   5481 #define  DIGITAL_PORTA_PULSE_DURATION_2ms	(0 << 2) /* pre-HSW */
   5482 #define  DIGITAL_PORTA_PULSE_DURATION_4_5ms	(1 << 2) /* pre-HSW */
   5483 #define  DIGITAL_PORTA_PULSE_DURATION_6ms	(2 << 2) /* pre-HSW */
   5484 #define  DIGITAL_PORTA_PULSE_DURATION_100ms	(3 << 2) /* pre-HSW */
   5485 #define  DIGITAL_PORTA_PULSE_DURATION_MASK	(3 << 2) /* pre-HSW */
   5486 #define  DIGITAL_PORTA_HOTPLUG_STATUS_MASK	(3 << 0)
   5487 #define  DIGITAL_PORTA_HOTPLUG_NO_DETECT	(0 << 0)
   5488 #define  DIGITAL_PORTA_HOTPLUG_SHORT_DETECT	(1 << 0)
   5489 #define  DIGITAL_PORTA_HOTPLUG_LONG_DETECT	(2 << 0)
   5490 
   5491 /* refresh rate hardware control */
   5492 #define RR_HW_CTL       0x45300
   5493 #define  RR_HW_LOW_POWER_FRAMES_MASK    0xff
   5494 #define  RR_HW_HIGH_POWER_FRAMES_MASK   0xff00
   5495 
   5496 #define FDI_PLL_BIOS_0  0x46000
   5497 #define  FDI_PLL_FB_CLOCK_MASK  0xff
   5498 #define FDI_PLL_BIOS_1  0x46004
   5499 #define FDI_PLL_BIOS_2  0x46008
   5500 #define DISPLAY_PORT_PLL_BIOS_0         0x4600c
   5501 #define DISPLAY_PORT_PLL_BIOS_1         0x46010
   5502 #define DISPLAY_PORT_PLL_BIOS_2         0x46014
   5503 
   5504 #define PCH_3DCGDIS0		0x46020
   5505 # define MARIUNIT_CLOCK_GATE_DISABLE		(1 << 18)
   5506 # define SVSMUNIT_CLOCK_GATE_DISABLE		(1 << 1)
   5507 
   5508 #define PCH_3DCGDIS1		0x46024
   5509 # define VFMUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   5510 
   5511 #define FDI_PLL_FREQ_CTL        0x46030
   5512 #define  FDI_PLL_FREQ_CHANGE_REQUEST    (1<<24)
   5513 #define  FDI_PLL_FREQ_LOCK_LIMIT_MASK   0xfff00
   5514 #define  FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK  0xff
   5515 
   5516 
   5517 #define _PIPEA_DATA_M1		0x60030
   5518 #define  PIPE_DATA_M1_OFFSET    0
   5519 #define _PIPEA_DATA_N1		0x60034
   5520 #define  PIPE_DATA_N1_OFFSET    0
   5521 
   5522 #define _PIPEA_DATA_M2		0x60038
   5523 #define  PIPE_DATA_M2_OFFSET    0
   5524 #define _PIPEA_DATA_N2		0x6003c
   5525 #define  PIPE_DATA_N2_OFFSET    0
   5526 
   5527 #define _PIPEA_LINK_M1		0x60040
   5528 #define  PIPE_LINK_M1_OFFSET    0
   5529 #define _PIPEA_LINK_N1		0x60044
   5530 #define  PIPE_LINK_N1_OFFSET    0
   5531 
   5532 #define _PIPEA_LINK_M2		0x60048
   5533 #define  PIPE_LINK_M2_OFFSET    0
   5534 #define _PIPEA_LINK_N2		0x6004c
   5535 #define  PIPE_LINK_N2_OFFSET    0
   5536 
   5537 /* PIPEB timing regs are same start from 0x61000 */
   5538 
   5539 #define _PIPEB_DATA_M1		0x61030
   5540 #define _PIPEB_DATA_N1		0x61034
   5541 #define _PIPEB_DATA_M2		0x61038
   5542 #define _PIPEB_DATA_N2		0x6103c
   5543 #define _PIPEB_LINK_M1		0x61040
   5544 #define _PIPEB_LINK_N1		0x61044
   5545 #define _PIPEB_LINK_M2		0x61048
   5546 #define _PIPEB_LINK_N2		0x6104c
   5547 
   5548 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
   5549 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
   5550 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
   5551 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
   5552 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
   5553 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
   5554 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
   5555 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
   5556 
   5557 /* CPU panel fitter */
   5558 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
   5559 #define _PFA_CTL_1               0x68080
   5560 #define _PFB_CTL_1               0x68880
   5561 #define  PF_ENABLE              (1UL << 31)
   5562 #define  PF_PIPE_SEL_MASK_IVB	(3<<29)
   5563 #define  PF_PIPE_SEL_IVB(pipe)	((pipe)<<29)
   5564 #define  PF_FILTER_MASK		(3<<23)
   5565 #define  PF_FILTER_PROGRAMMED	(0<<23)
   5566 #define  PF_FILTER_MED_3x3	(1<<23)
   5567 #define  PF_FILTER_EDGE_ENHANCE	(2<<23)
   5568 #define  PF_FILTER_EDGE_SOFTEN	(3<<23)
   5569 #define _PFA_WIN_SZ		0x68074
   5570 #define _PFB_WIN_SZ		0x68874
   5571 #define _PFA_WIN_POS		0x68070
   5572 #define _PFB_WIN_POS		0x68870
   5573 #define _PFA_VSCALE		0x68084
   5574 #define _PFB_VSCALE		0x68884
   5575 #define _PFA_HSCALE		0x68090
   5576 #define _PFB_HSCALE		0x68890
   5577 
   5578 #define PF_CTL(pipe)		_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
   5579 #define PF_WIN_SZ(pipe)		_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
   5580 #define PF_WIN_POS(pipe)	_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
   5581 #define PF_VSCALE(pipe)		_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
   5582 #define PF_HSCALE(pipe)		_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
   5583 
   5584 #define _PSA_CTL		0x68180
   5585 #define _PSB_CTL		0x68980
   5586 #define PS_ENABLE		(1<<31)
   5587 #define _PSA_WIN_SZ		0x68174
   5588 #define _PSB_WIN_SZ		0x68974
   5589 #define _PSA_WIN_POS		0x68170
   5590 #define _PSB_WIN_POS		0x68970
   5591 
   5592 #define PS_CTL(pipe)		_PIPE(pipe, _PSA_CTL, _PSB_CTL)
   5593 #define PS_WIN_SZ(pipe)		_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
   5594 #define PS_WIN_POS(pipe)	_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
   5595 
   5596 /*
   5597  * Skylake scalers
   5598  */
   5599 #define _PS_1A_CTRL      0x68180
   5600 #define _PS_2A_CTRL      0x68280
   5601 #define _PS_1B_CTRL      0x68980
   5602 #define _PS_2B_CTRL      0x68A80
   5603 #define _PS_1C_CTRL      0x69180
   5604 #define PS_SCALER_EN        (1 << 31)
   5605 #define PS_SCALER_MODE_MASK (3 << 28)
   5606 #define PS_SCALER_MODE_DYN  (0 << 28)
   5607 #define PS_SCALER_MODE_HQ  (1 << 28)
   5608 #define PS_PLANE_SEL_MASK  (7 << 25)
   5609 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
   5610 #define PS_FILTER_MASK         (3 << 23)
   5611 #define PS_FILTER_MEDIUM       (0 << 23)
   5612 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
   5613 #define PS_FILTER_BILINEAR     (3 << 23)
   5614 #define PS_VERT3TAP            (1 << 21)
   5615 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
   5616 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
   5617 #define PS_PWRUP_PROGRESS         (1 << 17)
   5618 #define PS_V_FILTER_BYPASS        (1 << 8)
   5619 #define PS_VADAPT_EN              (1 << 7)
   5620 #define PS_VADAPT_MODE_MASK        (3 << 5)
   5621 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
   5622 #define PS_VADAPT_MODE_MOD_ADAPT   (1 << 5)
   5623 #define PS_VADAPT_MODE_MOST_ADAPT  (3 << 5)
   5624 
   5625 #define _PS_PWR_GATE_1A     0x68160
   5626 #define _PS_PWR_GATE_2A     0x68260
   5627 #define _PS_PWR_GATE_1B     0x68960
   5628 #define _PS_PWR_GATE_2B     0x68A60
   5629 #define _PS_PWR_GATE_1C     0x69160
   5630 #define PS_PWR_GATE_DIS_OVERRIDE       (1 << 31)
   5631 #define PS_PWR_GATE_SETTLING_TIME_32   (0 << 3)
   5632 #define PS_PWR_GATE_SETTLING_TIME_64   (1 << 3)
   5633 #define PS_PWR_GATE_SETTLING_TIME_96   (2 << 3)
   5634 #define PS_PWR_GATE_SETTLING_TIME_128  (3 << 3)
   5635 #define PS_PWR_GATE_SLPEN_8             0
   5636 #define PS_PWR_GATE_SLPEN_16            1
   5637 #define PS_PWR_GATE_SLPEN_24            2
   5638 #define PS_PWR_GATE_SLPEN_32            3
   5639 
   5640 #define _PS_WIN_POS_1A      0x68170
   5641 #define _PS_WIN_POS_2A      0x68270
   5642 #define _PS_WIN_POS_1B      0x68970
   5643 #define _PS_WIN_POS_2B      0x68A70
   5644 #define _PS_WIN_POS_1C      0x69170
   5645 
   5646 #define _PS_WIN_SZ_1A       0x68174
   5647 #define _PS_WIN_SZ_2A       0x68274
   5648 #define _PS_WIN_SZ_1B       0x68974
   5649 #define _PS_WIN_SZ_2B       0x68A74
   5650 #define _PS_WIN_SZ_1C       0x69174
   5651 
   5652 #define _PS_VSCALE_1A       0x68184
   5653 #define _PS_VSCALE_2A       0x68284
   5654 #define _PS_VSCALE_1B       0x68984
   5655 #define _PS_VSCALE_2B       0x68A84
   5656 #define _PS_VSCALE_1C       0x69184
   5657 
   5658 #define _PS_HSCALE_1A       0x68190
   5659 #define _PS_HSCALE_2A       0x68290
   5660 #define _PS_HSCALE_1B       0x68990
   5661 #define _PS_HSCALE_2B       0x68A90
   5662 #define _PS_HSCALE_1C       0x69190
   5663 
   5664 #define _PS_VPHASE_1A       0x68188
   5665 #define _PS_VPHASE_2A       0x68288
   5666 #define _PS_VPHASE_1B       0x68988
   5667 #define _PS_VPHASE_2B       0x68A88
   5668 #define _PS_VPHASE_1C       0x69188
   5669 
   5670 #define _PS_HPHASE_1A       0x68194
   5671 #define _PS_HPHASE_2A       0x68294
   5672 #define _PS_HPHASE_1B       0x68994
   5673 #define _PS_HPHASE_2B       0x68A94
   5674 #define _PS_HPHASE_1C       0x69194
   5675 
   5676 #define _PS_ECC_STAT_1A     0x681D0
   5677 #define _PS_ECC_STAT_2A     0x682D0
   5678 #define _PS_ECC_STAT_1B     0x689D0
   5679 #define _PS_ECC_STAT_2B     0x68AD0
   5680 #define _PS_ECC_STAT_1C     0x691D0
   5681 
   5682 #define _ID(id, a, b) ((a) + (id)*((b)-(a)))
   5683 #define SKL_PS_CTRL(pipe, id) _PIPE(pipe,        \
   5684 			_ID(id, _PS_1A_CTRL, _PS_2A_CTRL),       \
   5685 			_ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
   5686 #define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe,    \
   5687 			_ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
   5688 			_ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
   5689 #define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe,     \
   5690 			_ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
   5691 			_ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
   5692 #define SKL_PS_WIN_SZ(pipe, id)  _PIPE(pipe,     \
   5693 			_ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A),   \
   5694 			_ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
   5695 #define SKL_PS_VSCALE(pipe, id)  _PIPE(pipe,     \
   5696 			_ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A),   \
   5697 			_ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
   5698 #define SKL_PS_HSCALE(pipe, id)  _PIPE(pipe,     \
   5699 			_ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A),   \
   5700 			_ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
   5701 #define SKL_PS_VPHASE(pipe, id)  _PIPE(pipe,     \
   5702 			_ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A),   \
   5703 			_ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
   5704 #define SKL_PS_HPHASE(pipe, id)  _PIPE(pipe,     \
   5705 			_ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A),   \
   5706 			_ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
   5707 #define SKL_PS_ECC_STAT(pipe, id)  _PIPE(pipe,     \
   5708 			_ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A),   \
   5709 			_ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
   5710 
   5711 /* legacy palette */
   5712 #define _LGC_PALETTE_A           0x4a000
   5713 #define _LGC_PALETTE_B           0x4a800
   5714 #define LGC_PALETTE(pipe, i) (_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
   5715 
   5716 #define _GAMMA_MODE_A		0x4a480
   5717 #define _GAMMA_MODE_B		0x4ac80
   5718 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
   5719 #define GAMMA_MODE_MODE_MASK	(3 << 0)
   5720 #define GAMMA_MODE_MODE_8BIT	(0 << 0)
   5721 #define GAMMA_MODE_MODE_10BIT	(1 << 0)
   5722 #define GAMMA_MODE_MODE_12BIT	(2 << 0)
   5723 #define GAMMA_MODE_MODE_SPLIT	(3 << 0)
   5724 
   5725 /* Display Internal Timeout Register */
   5726 #define RM_TIMEOUT		0x42060
   5727 #define  MMIO_TIMEOUT_US(us)	((us) << 0)
   5728 
   5729 /* interrupts */
   5730 #define DE_MASTER_IRQ_CONTROL   (1UL << 31)
   5731 #define DE_SPRITEB_FLIP_DONE    (1 << 29)
   5732 #define DE_SPRITEA_FLIP_DONE    (1 << 28)
   5733 #define DE_PLANEB_FLIP_DONE     (1 << 27)
   5734 #define DE_PLANEA_FLIP_DONE     (1 << 26)
   5735 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
   5736 #define DE_PCU_EVENT            (1 << 25)
   5737 #define DE_GTT_FAULT            (1 << 24)
   5738 #define DE_POISON               (1 << 23)
   5739 #define DE_PERFORM_COUNTER      (1 << 22)
   5740 #define DE_PCH_EVENT            (1 << 21)
   5741 #define DE_AUX_CHANNEL_A        (1 << 20)
   5742 #define DE_DP_A_HOTPLUG         (1 << 19)
   5743 #define DE_GSE                  (1 << 18)
   5744 #define DE_PIPEB_VBLANK         (1 << 15)
   5745 #define DE_PIPEB_EVEN_FIELD     (1 << 14)
   5746 #define DE_PIPEB_ODD_FIELD      (1 << 13)
   5747 #define DE_PIPEB_LINE_COMPARE   (1 << 12)
   5748 #define DE_PIPEB_VSYNC          (1 << 11)
   5749 #define DE_PIPEB_CRC_DONE	(1 << 10)
   5750 #define DE_PIPEB_FIFO_UNDERRUN  (1 << 8)
   5751 #define DE_PIPEA_VBLANK         (1 << 7)
   5752 #define DE_PIPE_VBLANK(pipe)    (1 << (7 + 8*(pipe)))
   5753 #define DE_PIPEA_EVEN_FIELD     (1 << 6)
   5754 #define DE_PIPEA_ODD_FIELD      (1 << 5)
   5755 #define DE_PIPEA_LINE_COMPARE   (1 << 4)
   5756 #define DE_PIPEA_VSYNC          (1 << 3)
   5757 #define DE_PIPEA_CRC_DONE	(1 << 2)
   5758 #define DE_PIPE_CRC_DONE(pipe)	(1 << (2 + 8*(pipe)))
   5759 #define DE_PIPEA_FIFO_UNDERRUN  (1 << 0)
   5760 #define DE_PIPE_FIFO_UNDERRUN(pipe)  (1 << (8*(pipe)))
   5761 
   5762 /* More Ivybridge lolz */
   5763 #define DE_ERR_INT_IVB			(1<<30)
   5764 #define DE_GSE_IVB			(1<<29)
   5765 #define DE_PCH_EVENT_IVB		(1<<28)
   5766 #define DE_DP_A_HOTPLUG_IVB		(1<<27)
   5767 #define DE_AUX_CHANNEL_A_IVB		(1<<26)
   5768 #define DE_SPRITEC_FLIP_DONE_IVB	(1<<14)
   5769 #define DE_PLANEC_FLIP_DONE_IVB		(1<<13)
   5770 #define DE_PIPEC_VBLANK_IVB		(1<<10)
   5771 #define DE_SPRITEB_FLIP_DONE_IVB	(1<<9)
   5772 #define DE_PLANEB_FLIP_DONE_IVB		(1<<8)
   5773 #define DE_PIPEB_VBLANK_IVB		(1<<5)
   5774 #define DE_SPRITEA_FLIP_DONE_IVB	(1<<4)
   5775 #define DE_PLANEA_FLIP_DONE_IVB		(1<<3)
   5776 #define DE_PLANE_FLIP_DONE_IVB(plane)	(1<< (3 + 5*(plane)))
   5777 #define DE_PIPEA_VBLANK_IVB		(1<<0)
   5778 #define DE_PIPE_VBLANK_IVB(pipe)	(1 << ((pipe) * 5))
   5779 
   5780 #define VLV_MASTER_IER			0x4400c /* Gunit master IER */
   5781 #define   MASTER_INTERRUPT_ENABLE	(1<<31)
   5782 
   5783 #define DEISR   0x44000
   5784 #define DEIMR   0x44004
   5785 #define DEIIR   0x44008
   5786 #define DEIER   0x4400c
   5787 
   5788 #define GTISR   0x44010
   5789 #define GTIMR   0x44014
   5790 #define GTIIR   0x44018
   5791 #define GTIER   0x4401c
   5792 
   5793 #define GEN8_MASTER_IRQ			0x44200
   5794 #define  GEN8_MASTER_IRQ_CONTROL	(1UL << 31)
   5795 #define  GEN8_PCU_IRQ			(1<<30)
   5796 #define  GEN8_DE_PCH_IRQ		(1<<23)
   5797 #define  GEN8_DE_MISC_IRQ		(1<<22)
   5798 #define  GEN8_DE_PORT_IRQ		(1<<20)
   5799 #define  GEN8_DE_PIPE_C_IRQ		(1<<18)
   5800 #define  GEN8_DE_PIPE_B_IRQ		(1<<17)
   5801 #define  GEN8_DE_PIPE_A_IRQ		(1<<16)
   5802 #define  GEN8_DE_PIPE_IRQ(pipe)		(1<<(16+(pipe)))
   5803 #define  GEN8_GT_VECS_IRQ		(1<<6)
   5804 #define  GEN8_GT_PM_IRQ			(1<<4)
   5805 #define  GEN8_GT_VCS2_IRQ		(1<<3)
   5806 #define  GEN8_GT_VCS1_IRQ		(1<<2)
   5807 #define  GEN8_GT_BCS_IRQ		(1<<1)
   5808 #define  GEN8_GT_RCS_IRQ		(1<<0)
   5809 
   5810 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
   5811 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
   5812 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
   5813 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
   5814 
   5815 #define GEN8_RCS_IRQ_SHIFT 0
   5816 #define GEN8_BCS_IRQ_SHIFT 16
   5817 #define GEN8_VCS1_IRQ_SHIFT 0
   5818 #define GEN8_VCS2_IRQ_SHIFT 16
   5819 #define GEN8_VECS_IRQ_SHIFT 0
   5820 #define GEN8_WD_IRQ_SHIFT 16
   5821 
   5822 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
   5823 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
   5824 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
   5825 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
   5826 #define  GEN8_PIPE_FIFO_UNDERRUN	(1UL << 31)
   5827 #define  GEN8_PIPE_CDCLK_CRC_ERROR	(1 << 29)
   5828 #define  GEN8_PIPE_CDCLK_CRC_DONE	(1 << 28)
   5829 #define  GEN8_PIPE_CURSOR_FAULT		(1 << 10)
   5830 #define  GEN8_PIPE_SPRITE_FAULT		(1 << 9)
   5831 #define  GEN8_PIPE_PRIMARY_FAULT	(1 << 8)
   5832 #define  GEN8_PIPE_SPRITE_FLIP_DONE	(1 << 5)
   5833 #define  GEN8_PIPE_PRIMARY_FLIP_DONE	(1 << 4)
   5834 #define  GEN8_PIPE_SCAN_LINE_EVENT	(1 << 2)
   5835 #define  GEN8_PIPE_VSYNC		(1 << 1)
   5836 #define  GEN8_PIPE_VBLANK		(1 << 0)
   5837 #define  GEN9_PIPE_CURSOR_FAULT		(1 << 11)
   5838 #define  GEN9_PIPE_PLANE4_FAULT		(1 << 10)
   5839 #define  GEN9_PIPE_PLANE3_FAULT		(1 << 9)
   5840 #define  GEN9_PIPE_PLANE2_FAULT		(1 << 8)
   5841 #define  GEN9_PIPE_PLANE1_FAULT		(1 << 7)
   5842 #define  GEN9_PIPE_PLANE4_FLIP_DONE	(1 << 6)
   5843 #define  GEN9_PIPE_PLANE3_FLIP_DONE	(1 << 5)
   5844 #define  GEN9_PIPE_PLANE2_FLIP_DONE	(1 << 4)
   5845 #define  GEN9_PIPE_PLANE1_FLIP_DONE	(1 << 3)
   5846 #define  GEN9_PIPE_PLANE_FLIP_DONE(p)	(1 << (3 + (p)))
   5847 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
   5848 	(GEN8_PIPE_CURSOR_FAULT | \
   5849 	 GEN8_PIPE_SPRITE_FAULT | \
   5850 	 GEN8_PIPE_PRIMARY_FAULT)
   5851 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
   5852 	(GEN9_PIPE_CURSOR_FAULT | \
   5853 	 GEN9_PIPE_PLANE4_FAULT | \
   5854 	 GEN9_PIPE_PLANE3_FAULT | \
   5855 	 GEN9_PIPE_PLANE2_FAULT | \
   5856 	 GEN9_PIPE_PLANE1_FAULT)
   5857 
   5858 #define GEN8_DE_PORT_ISR 0x44440
   5859 #define GEN8_DE_PORT_IMR 0x44444
   5860 #define GEN8_DE_PORT_IIR 0x44448
   5861 #define GEN8_DE_PORT_IER 0x4444c
   5862 #define  GEN9_AUX_CHANNEL_D		(1 << 27)
   5863 #define  GEN9_AUX_CHANNEL_C		(1 << 26)
   5864 #define  GEN9_AUX_CHANNEL_B		(1 << 25)
   5865 #define  BXT_DE_PORT_HP_DDIC		(1 << 5)
   5866 #define  BXT_DE_PORT_HP_DDIB		(1 << 4)
   5867 #define  BXT_DE_PORT_HP_DDIA		(1 << 3)
   5868 #define  BXT_DE_PORT_HOTPLUG_MASK	(BXT_DE_PORT_HP_DDIA | \
   5869 					 BXT_DE_PORT_HP_DDIB | \
   5870 					 BXT_DE_PORT_HP_DDIC)
   5871 #define  GEN8_PORT_DP_A_HOTPLUG		(1 << 3)
   5872 #define  BXT_DE_PORT_GMBUS		(1 << 1)
   5873 #define  GEN8_AUX_CHANNEL_A		(1 << 0)
   5874 
   5875 #define GEN8_DE_MISC_ISR 0x44460
   5876 #define GEN8_DE_MISC_IMR 0x44464
   5877 #define GEN8_DE_MISC_IIR 0x44468
   5878 #define GEN8_DE_MISC_IER 0x4446c
   5879 #define  GEN8_DE_MISC_GSE		(1 << 27)
   5880 
   5881 #define GEN8_PCU_ISR 0x444e0
   5882 #define GEN8_PCU_IMR 0x444e4
   5883 #define GEN8_PCU_IIR 0x444e8
   5884 #define GEN8_PCU_IER 0x444ec
   5885 
   5886 #define ILK_DISPLAY_CHICKEN2	0x42004
   5887 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
   5888 #define  ILK_ELPIN_409_SELECT	(1 << 25)
   5889 #define  ILK_DPARB_GATE	(1<<22)
   5890 #define  ILK_VSDPFD_FULL	(1<<21)
   5891 #define FUSE_STRAP			0x42014
   5892 #define  ILK_INTERNAL_GRAPHICS_DISABLE	(1 << 31)
   5893 #define  ILK_INTERNAL_DISPLAY_DISABLE	(1 << 30)
   5894 #define  ILK_DISPLAY_DEBUG_DISABLE	(1 << 29)
   5895 #define  ILK_HDCP_DISABLE		(1 << 25)
   5896 #define  ILK_eDP_A_DISABLE		(1 << 24)
   5897 #define  HSW_CDCLK_LIMIT		(1 << 24)
   5898 #define  ILK_DESKTOP			(1 << 23)
   5899 
   5900 #define ILK_DSPCLK_GATE_D			0x42020
   5901 #define   ILK_VRHUNIT_CLOCK_GATE_DISABLE	(1 << 28)
   5902 #define   ILK_DPFCUNIT_CLOCK_GATE_DISABLE	(1 << 9)
   5903 #define   ILK_DPFCRUNIT_CLOCK_GATE_DISABLE	(1 << 8)
   5904 #define   ILK_DPFDUNIT_CLOCK_GATE_ENABLE	(1 << 7)
   5905 #define   ILK_DPARBUNIT_CLOCK_GATE_ENABLE	(1 << 5)
   5906 
   5907 #define IVB_CHICKEN3	0x4200c
   5908 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE	(1 << 5)
   5909 # define CHICKEN3_DGMG_DONE_FIX_DISABLE		(1 << 2)
   5910 
   5911 #define CHICKEN_PAR1_1		0x42080
   5912 #define  DPA_MASK_VBLANK_SRD	(1 << 15)
   5913 #define  FORCE_ARB_IDLE_PLANES	(1 << 14)
   5914 
   5915 #define _CHICKEN_PIPESL_1_A	0x420b0
   5916 #define _CHICKEN_PIPESL_1_B	0x420b4
   5917 #define  HSW_FBCQ_DIS			(1 << 22)
   5918 #define  BDW_DPRS_MASK_VBLANK_SRD	(1 << 0)
   5919 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
   5920 
   5921 #define DISP_ARB_CTL	0x45000
   5922 #define  DISP_TILE_SURFACE_SWIZZLING	(1<<13)
   5923 #define  DISP_FBC_WM_DIS		(1<<15)
   5924 #define DISP_ARB_CTL2	0x45004
   5925 #define  DISP_DATA_PARTITION_5_6	(1<<6)
   5926 #define DBUF_CTL	0x45008
   5927 #define  DBUF_POWER_REQUEST		(1<<31)
   5928 #define  DBUF_POWER_STATE		(1<<30)
   5929 #define GEN7_MSG_CTL	0x45010
   5930 #define  WAIT_FOR_PCH_RESET_ACK		(1<<1)
   5931 #define  WAIT_FOR_PCH_FLR_ACK		(1<<0)
   5932 #define HSW_NDE_RSTWRN_OPT	0x46408
   5933 #define  RESET_PCH_HANDSHAKE_ENABLE	(1<<4)
   5934 
   5935 #define SKL_DFSM			0x51000
   5936 #define SKL_DFSM_CDCLK_LIMIT_MASK	(3 << 23)
   5937 #define SKL_DFSM_CDCLK_LIMIT_675	(0 << 23)
   5938 #define SKL_DFSM_CDCLK_LIMIT_540	(1 << 23)
   5939 #define SKL_DFSM_CDCLK_LIMIT_450	(2 << 23)
   5940 #define SKL_DFSM_CDCLK_LIMIT_337_5	(3 << 23)
   5941 #define SKL_DFSM_PIPE_A_DISABLE		(1 << 30)
   5942 #define SKL_DFSM_PIPE_B_DISABLE		(1 << 21)
   5943 #define SKL_DFSM_PIPE_C_DISABLE		(1 << 28)
   5944 
   5945 #define FF_SLICE_CS_CHICKEN2			0x20e4
   5946 #define  GEN9_TSG_BARRIER_ACK_DISABLE		(1<<8)
   5947 
   5948 /* GEN7 chicken */
   5949 #define GEN7_COMMON_SLICE_CHICKEN1		0x7010
   5950 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC	((1<<10) | (1<<26))
   5951 # define GEN9_RHWO_OPTIMIZATION_DISABLE		(1<<14)
   5952 #define COMMON_SLICE_CHICKEN2			0x7014
   5953 # define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
   5954 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE	(1<<0)
   5955 
   5956 #define HIZ_CHICKEN					0x7018
   5957 # define CHV_HZ_8X8_MODE_IN_1X				(1<<15)
   5958 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE	(1<<3)
   5959 
   5960 #define GEN9_SLICE_COMMON_ECO_CHICKEN0		0x7308
   5961 #define  DISABLE_PIXEL_MASK_CAMMING		(1<<14)
   5962 
   5963 #define GEN7_L3SQCREG1				0xB010
   5964 #define  VLV_B0_WA_L3SQCREG1_VALUE		0x00D30000
   5965 
   5966 #define GEN8_L3SQCREG1				0xB100
   5967 #define  BDW_WA_L3SQCREG1_DEFAULT		0x784000
   5968 
   5969 #define GEN7_L3CNTLREG1				0xB01C
   5970 #define  GEN7_WA_FOR_GEN7_L3_CONTROL			0x3C47FF8C
   5971 #define  GEN7_L3AGDIS				(1<<19)
   5972 #define GEN7_L3CNTLREG2				0xB020
   5973 #define GEN7_L3CNTLREG3				0xB024
   5974 
   5975 #define GEN7_L3_CHICKEN_MODE_REGISTER		0xB030
   5976 #define  GEN7_WA_L3_CHICKEN_MODE				0x20000000
   5977 
   5978 #define GEN7_L3SQCREG4				0xb034
   5979 #define  L3SQ_URB_READ_CAM_MATCH_DISABLE	(1<<27)
   5980 
   5981 #define GEN8_L3SQCREG4				0xb118
   5982 #define  GEN8_LQSC_RO_PERF_DIS			(1<<27)
   5983 #define  GEN8_LQSC_FLUSH_COHERENT_LINES		(1<<21)
   5984 
   5985 /* GEN8 chicken */
   5986 #define HDC_CHICKEN0				0x7300
   5987 #define  HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE	(1<<15)
   5988 #define  HDC_FENCE_DEST_SLM_DISABLE		(1<<14)
   5989 #define  HDC_DONOT_FETCH_MEM_WHEN_MASKED	(1<<11)
   5990 #define  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT	(1<<5)
   5991 #define  HDC_FORCE_NON_COHERENT			(1<<4)
   5992 #define  HDC_BARRIER_PERFORMANCE_DISABLE	(1<<10)
   5993 
   5994 /* GEN9 chicken */
   5995 #define SLICE_ECO_CHICKEN0			0x7308
   5996 #define   PIXEL_MASK_CAMMING_DISABLE		(1 << 14)
   5997 
   5998 /* WaCatErrorRejectionIssue */
   5999 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG		0x9030
   6000 #define  GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB	(1<<11)
   6001 
   6002 #define HSW_SCRATCH1				0xb038
   6003 #define  HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE	(1<<27)
   6004 
   6005 #define BDW_SCRATCH1					0xb11c
   6006 #define  GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE	(1<<2)
   6007 
   6008 /* PCH */
   6009 
   6010 /* south display engine interrupt: IBX */
   6011 #define SDE_AUDIO_POWER_D	(1 << 27)
   6012 #define SDE_AUDIO_POWER_C	(1 << 26)
   6013 #define SDE_AUDIO_POWER_B	(1 << 25)
   6014 #define SDE_AUDIO_POWER_SHIFT	(25)
   6015 #define SDE_AUDIO_POWER_MASK	(7 << SDE_AUDIO_POWER_SHIFT)
   6016 #define SDE_GMBUS		(1 << 24)
   6017 #define SDE_AUDIO_HDCP_TRANSB	(1 << 23)
   6018 #define SDE_AUDIO_HDCP_TRANSA	(1 << 22)
   6019 #define SDE_AUDIO_HDCP_MASK	(3 << 22)
   6020 #define SDE_AUDIO_TRANSB	(1 << 21)
   6021 #define SDE_AUDIO_TRANSA	(1 << 20)
   6022 #define SDE_AUDIO_TRANS_MASK	(3 << 20)
   6023 #define SDE_POISON		(1 << 19)
   6024 /* 18 reserved */
   6025 #define SDE_FDI_RXB		(1 << 17)
   6026 #define SDE_FDI_RXA		(1 << 16)
   6027 #define SDE_FDI_MASK		(3 << 16)
   6028 #define SDE_AUXD		(1 << 15)
   6029 #define SDE_AUXC		(1 << 14)
   6030 #define SDE_AUXB		(1 << 13)
   6031 #define SDE_AUX_MASK		(7 << 13)
   6032 /* 12 reserved */
   6033 #define SDE_CRT_HOTPLUG         (1 << 11)
   6034 #define SDE_PORTD_HOTPLUG       (1 << 10)
   6035 #define SDE_PORTC_HOTPLUG       (1 << 9)
   6036 #define SDE_PORTB_HOTPLUG       (1 << 8)
   6037 #define SDE_SDVOB_HOTPLUG       (1 << 6)
   6038 #define SDE_HOTPLUG_MASK        (SDE_CRT_HOTPLUG | \
   6039 				 SDE_SDVOB_HOTPLUG |	\
   6040 				 SDE_PORTB_HOTPLUG |	\
   6041 				 SDE_PORTC_HOTPLUG |	\
   6042 				 SDE_PORTD_HOTPLUG)
   6043 #define SDE_TRANSB_CRC_DONE	(1 << 5)
   6044 #define SDE_TRANSB_CRC_ERR	(1 << 4)
   6045 #define SDE_TRANSB_FIFO_UNDER	(1 << 3)
   6046 #define SDE_TRANSA_CRC_DONE	(1 << 2)
   6047 #define SDE_TRANSA_CRC_ERR	(1 << 1)
   6048 #define SDE_TRANSA_FIFO_UNDER	(1 << 0)
   6049 #define SDE_TRANS_MASK		(0x3f)
   6050 
   6051 /* south display engine interrupt: CPT/PPT */
   6052 #define SDE_AUDIO_POWER_D_CPT	(1 << 31)
   6053 #define SDE_AUDIO_POWER_C_CPT	(1 << 30)
   6054 #define SDE_AUDIO_POWER_B_CPT	(1 << 29)
   6055 #define SDE_AUDIO_POWER_SHIFT_CPT   29
   6056 #define SDE_AUDIO_POWER_MASK_CPT    (7UL << 29)
   6057 #define SDE_AUXD_CPT		(1 << 27)
   6058 #define SDE_AUXC_CPT		(1 << 26)
   6059 #define SDE_AUXB_CPT		(1 << 25)
   6060 #define SDE_AUX_MASK_CPT	(7 << 25)
   6061 #define SDE_PORTE_HOTPLUG_SPT	(1 << 25)
   6062 #define SDE_PORTA_HOTPLUG_SPT	(1 << 24)
   6063 #define SDE_PORTD_HOTPLUG_CPT	(1 << 23)
   6064 #define SDE_PORTC_HOTPLUG_CPT	(1 << 22)
   6065 #define SDE_PORTB_HOTPLUG_CPT	(1 << 21)
   6066 #define SDE_CRT_HOTPLUG_CPT	(1 << 19)
   6067 #define SDE_SDVOB_HOTPLUG_CPT	(1 << 18)
   6068 #define SDE_HOTPLUG_MASK_CPT	(SDE_CRT_HOTPLUG_CPT |		\
   6069 				 SDE_SDVOB_HOTPLUG_CPT |	\
   6070 				 SDE_PORTD_HOTPLUG_CPT |	\
   6071 				 SDE_PORTC_HOTPLUG_CPT |	\
   6072 				 SDE_PORTB_HOTPLUG_CPT)
   6073 #define SDE_HOTPLUG_MASK_SPT	(SDE_PORTE_HOTPLUG_SPT |	\
   6074 				 SDE_PORTD_HOTPLUG_CPT |	\
   6075 				 SDE_PORTC_HOTPLUG_CPT |	\
   6076 				 SDE_PORTB_HOTPLUG_CPT |	\
   6077 				 SDE_PORTA_HOTPLUG_SPT)
   6078 #define SDE_GMBUS_CPT		(1 << 17)
   6079 #define SDE_ERROR_CPT		(1 << 16)
   6080 #define SDE_AUDIO_CP_REQ_C_CPT	(1 << 10)
   6081 #define SDE_AUDIO_CP_CHG_C_CPT	(1 << 9)
   6082 #define SDE_FDI_RXC_CPT		(1 << 8)
   6083 #define SDE_AUDIO_CP_REQ_B_CPT	(1 << 6)
   6084 #define SDE_AUDIO_CP_CHG_B_CPT	(1 << 5)
   6085 #define SDE_FDI_RXB_CPT		(1 << 4)
   6086 #define SDE_AUDIO_CP_REQ_A_CPT	(1 << 2)
   6087 #define SDE_AUDIO_CP_CHG_A_CPT	(1 << 1)
   6088 #define SDE_FDI_RXA_CPT		(1 << 0)
   6089 #define SDE_AUDIO_CP_REQ_CPT	(SDE_AUDIO_CP_REQ_C_CPT | \
   6090 				 SDE_AUDIO_CP_REQ_B_CPT | \
   6091 				 SDE_AUDIO_CP_REQ_A_CPT)
   6092 #define SDE_AUDIO_CP_CHG_CPT	(SDE_AUDIO_CP_CHG_C_CPT | \
   6093 				 SDE_AUDIO_CP_CHG_B_CPT | \
   6094 				 SDE_AUDIO_CP_CHG_A_CPT)
   6095 #define SDE_FDI_MASK_CPT	(SDE_FDI_RXC_CPT | \
   6096 				 SDE_FDI_RXB_CPT | \
   6097 				 SDE_FDI_RXA_CPT)
   6098 
   6099 #define SDEISR  0xc4000
   6100 #define SDEIMR  0xc4004
   6101 #define SDEIIR  0xc4008
   6102 #define SDEIER  0xc400c
   6103 
   6104 #define SERR_INT			0xc4040
   6105 #define  SERR_INT_POISON		(1U<<31)
   6106 #define  SERR_INT_TRANS_C_FIFO_UNDERRUN	(1<<6)
   6107 #define  SERR_INT_TRANS_B_FIFO_UNDERRUN	(1<<3)
   6108 #define  SERR_INT_TRANS_A_FIFO_UNDERRUN	(1<<0)
   6109 #define  SERR_INT_TRANS_FIFO_UNDERRUN(pipe)	(1<<((pipe)*3))
   6110 
   6111 /* digital port hotplug */
   6112 #define PCH_PORT_HOTPLUG		0xc4030	/* SHOTPLUG_CTL */
   6113 #define  PORTA_HOTPLUG_ENABLE		(1 << 28) /* LPT:LP+ & BXT */
   6114 #define  PORTA_HOTPLUG_STATUS_MASK	(3 << 24) /* SPT+ & BXT */
   6115 #define  PORTA_HOTPLUG_NO_DETECT	(0 << 24) /* SPT+ & BXT */
   6116 #define  PORTA_HOTPLUG_SHORT_DETECT	(1 << 24) /* SPT+ & BXT */
   6117 #define  PORTA_HOTPLUG_LONG_DETECT	(2 << 24) /* SPT+ & BXT */
   6118 #define  PORTD_HOTPLUG_ENABLE		(1 << 20)
   6119 #define  PORTD_PULSE_DURATION_2ms	(0 << 18) /* pre-LPT */
   6120 #define  PORTD_PULSE_DURATION_4_5ms	(1 << 18) /* pre-LPT */
   6121 #define  PORTD_PULSE_DURATION_6ms	(2 << 18) /* pre-LPT */
   6122 #define  PORTD_PULSE_DURATION_100ms	(3 << 18) /* pre-LPT */
   6123 #define  PORTD_PULSE_DURATION_MASK	(3 << 18) /* pre-LPT */
   6124 #define  PORTD_HOTPLUG_STATUS_MASK	(3 << 16)
   6125 #define  PORTD_HOTPLUG_NO_DETECT	(0 << 16)
   6126 #define  PORTD_HOTPLUG_SHORT_DETECT	(1 << 16)
   6127 #define  PORTD_HOTPLUG_LONG_DETECT	(2 << 16)
   6128 #define  PORTC_HOTPLUG_ENABLE		(1 << 12)
   6129 #define  PORTC_PULSE_DURATION_2ms	(0 << 10) /* pre-LPT */
   6130 #define  PORTC_PULSE_DURATION_4_5ms	(1 << 10) /* pre-LPT */
   6131 #define  PORTC_PULSE_DURATION_6ms	(2 << 10) /* pre-LPT */
   6132 #define  PORTC_PULSE_DURATION_100ms	(3 << 10) /* pre-LPT */
   6133 #define  PORTC_PULSE_DURATION_MASK	(3 << 10) /* pre-LPT */
   6134 #define  PORTC_HOTPLUG_STATUS_MASK	(3 << 8)
   6135 #define  PORTC_HOTPLUG_NO_DETECT	(0 << 8)
   6136 #define  PORTC_HOTPLUG_SHORT_DETECT	(1 << 8)
   6137 #define  PORTC_HOTPLUG_LONG_DETECT	(2 << 8)
   6138 #define  PORTB_HOTPLUG_ENABLE		(1 << 4)
   6139 #define  PORTB_PULSE_DURATION_2ms	(0 << 2) /* pre-LPT */
   6140 #define  PORTB_PULSE_DURATION_4_5ms	(1 << 2) /* pre-LPT */
   6141 #define  PORTB_PULSE_DURATION_6ms	(2 << 2) /* pre-LPT */
   6142 #define  PORTB_PULSE_DURATION_100ms	(3 << 2) /* pre-LPT */
   6143 #define  PORTB_PULSE_DURATION_MASK	(3 << 2) /* pre-LPT */
   6144 #define  PORTB_HOTPLUG_STATUS_MASK	(3 << 0)
   6145 #define  PORTB_HOTPLUG_NO_DETECT	(0 << 0)
   6146 #define  PORTB_HOTPLUG_SHORT_DETECT	(1 << 0)
   6147 #define  PORTB_HOTPLUG_LONG_DETECT	(2 << 0)
   6148 
   6149 #define PCH_PORT_HOTPLUG2		0xc403C	/* SHOTPLUG_CTL2 SPT+ */
   6150 #define  PORTE_HOTPLUG_ENABLE		(1 << 4)
   6151 #define  PORTE_HOTPLUG_STATUS_MASK	(3 << 0)
   6152 #define  PORTE_HOTPLUG_NO_DETECT	(0 << 0)
   6153 #define  PORTE_HOTPLUG_SHORT_DETECT	(1 << 0)
   6154 #define  PORTE_HOTPLUG_LONG_DETECT	(2 << 0)
   6155 
   6156 #define PCH_GPIOA               0xc5010
   6157 #define PCH_GPIOB               0xc5014
   6158 #define PCH_GPIOC               0xc5018
   6159 #define PCH_GPIOD               0xc501c
   6160 #define PCH_GPIOE               0xc5020
   6161 #define PCH_GPIOF               0xc5024
   6162 
   6163 #define PCH_GMBUS0		0xc5100
   6164 #define PCH_GMBUS1		0xc5104
   6165 #define PCH_GMBUS2		0xc5108
   6166 #define PCH_GMBUS3		0xc510c
   6167 #define PCH_GMBUS4		0xc5110
   6168 #define PCH_GMBUS5		0xc5120
   6169 
   6170 #define _PCH_DPLL_A              0xc6014
   6171 #define _PCH_DPLL_B              0xc6018
   6172 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
   6173 
   6174 #define _PCH_FPA0                0xc6040
   6175 #define  FP_CB_TUNE		(0x3<<22)
   6176 #define _PCH_FPA1                0xc6044
   6177 #define _PCH_FPB0                0xc6048
   6178 #define _PCH_FPB1                0xc604c
   6179 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
   6180 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
   6181 
   6182 #define PCH_DPLL_TEST           0xc606c
   6183 
   6184 #define PCH_DREF_CONTROL        0xC6200
   6185 #define  DREF_CONTROL_MASK      0x7fc3
   6186 #define  DREF_CPU_SOURCE_OUTPUT_DISABLE         (0<<13)
   6187 #define  DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD      (2<<13)
   6188 #define  DREF_CPU_SOURCE_OUTPUT_NONSPREAD       (3<<13)
   6189 #define  DREF_CPU_SOURCE_OUTPUT_MASK		(3<<13)
   6190 #define  DREF_SSC_SOURCE_DISABLE                (0<<11)
   6191 #define  DREF_SSC_SOURCE_ENABLE                 (2<<11)
   6192 #define  DREF_SSC_SOURCE_MASK			(3<<11)
   6193 #define  DREF_NONSPREAD_SOURCE_DISABLE          (0<<9)
   6194 #define  DREF_NONSPREAD_CK505_ENABLE		(1<<9)
   6195 #define  DREF_NONSPREAD_SOURCE_ENABLE           (2<<9)
   6196 #define  DREF_NONSPREAD_SOURCE_MASK		(3<<9)
   6197 #define  DREF_SUPERSPREAD_SOURCE_DISABLE        (0<<7)
   6198 #define  DREF_SUPERSPREAD_SOURCE_ENABLE         (2<<7)
   6199 #define  DREF_SUPERSPREAD_SOURCE_MASK		(3<<7)
   6200 #define  DREF_SSC4_DOWNSPREAD                   (0<<6)
   6201 #define  DREF_SSC4_CENTERSPREAD                 (1<<6)
   6202 #define  DREF_SSC1_DISABLE                      (0<<1)
   6203 #define  DREF_SSC1_ENABLE                       (1<<1)
   6204 #define  DREF_SSC4_DISABLE                      (0)
   6205 #define  DREF_SSC4_ENABLE                       (1)
   6206 
   6207 #define PCH_RAWCLK_FREQ         0xc6204
   6208 #define  FDL_TP1_TIMER_SHIFT    12
   6209 #define  FDL_TP1_TIMER_MASK     (3<<12)
   6210 #define  FDL_TP2_TIMER_SHIFT    10
   6211 #define  FDL_TP2_TIMER_MASK     (3<<10)
   6212 #define  RAWCLK_FREQ_MASK       0x3ff
   6213 
   6214 #define PCH_DPLL_TMR_CFG        0xc6208
   6215 
   6216 #define PCH_SSC4_PARMS          0xc6210
   6217 #define PCH_SSC4_AUX_PARMS      0xc6214
   6218 
   6219 #define PCH_DPLL_SEL		0xc7000
   6220 #define	 TRANS_DPLLB_SEL(pipe)		(1 << ((pipe) * 4))
   6221 #define	 TRANS_DPLLA_SEL(pipe)		0
   6222 #define  TRANS_DPLL_ENABLE(pipe)	(1 << ((pipe) * 4 + 3))
   6223 
   6224 /* transcoder */
   6225 
   6226 #define _PCH_TRANS_HTOTAL_A		0xe0000
   6227 #define  TRANS_HTOTAL_SHIFT		16
   6228 #define  TRANS_HACTIVE_SHIFT		0
   6229 #define _PCH_TRANS_HBLANK_A		0xe0004
   6230 #define  TRANS_HBLANK_END_SHIFT		16
   6231 #define  TRANS_HBLANK_START_SHIFT	0
   6232 #define _PCH_TRANS_HSYNC_A		0xe0008
   6233 #define  TRANS_HSYNC_END_SHIFT		16
   6234 #define  TRANS_HSYNC_START_SHIFT	0
   6235 #define _PCH_TRANS_VTOTAL_A		0xe000c
   6236 #define  TRANS_VTOTAL_SHIFT		16
   6237 #define  TRANS_VACTIVE_SHIFT		0
   6238 #define _PCH_TRANS_VBLANK_A		0xe0010
   6239 #define  TRANS_VBLANK_END_SHIFT		16
   6240 #define  TRANS_VBLANK_START_SHIFT	0
   6241 #define _PCH_TRANS_VSYNC_A		0xe0014
   6242 #define  TRANS_VSYNC_END_SHIFT	 	16
   6243 #define  TRANS_VSYNC_START_SHIFT	0
   6244 #define _PCH_TRANS_VSYNCSHIFT_A		0xe0028
   6245 
   6246 #define _PCH_TRANSA_DATA_M1	0xe0030
   6247 #define _PCH_TRANSA_DATA_N1	0xe0034
   6248 #define _PCH_TRANSA_DATA_M2	0xe0038
   6249 #define _PCH_TRANSA_DATA_N2	0xe003c
   6250 #define _PCH_TRANSA_LINK_M1	0xe0040
   6251 #define _PCH_TRANSA_LINK_N1	0xe0044
   6252 #define _PCH_TRANSA_LINK_M2	0xe0048
   6253 #define _PCH_TRANSA_LINK_N2	0xe004c
   6254 
   6255 /* Per-transcoder DIP controls (PCH) */
   6256 #define _VIDEO_DIP_CTL_A         0xe0200
   6257 #define _VIDEO_DIP_DATA_A        0xe0208
   6258 #define _VIDEO_DIP_GCP_A         0xe0210
   6259 #define  GCP_COLOR_INDICATION		(1 << 2)
   6260 #define  GCP_DEFAULT_PHASE_ENABLE	(1 << 1)
   6261 #define  GCP_AV_MUTE			(1 << 0)
   6262 
   6263 #define _VIDEO_DIP_CTL_B         0xe1200
   6264 #define _VIDEO_DIP_DATA_B        0xe1208
   6265 #define _VIDEO_DIP_GCP_B         0xe1210
   6266 
   6267 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
   6268 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
   6269 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
   6270 
   6271 /* Per-transcoder DIP controls (VLV) */
   6272 #define VLV_VIDEO_DIP_CTL_A		(VLV_DISPLAY_BASE + 0x60200)
   6273 #define VLV_VIDEO_DIP_DATA_A		(VLV_DISPLAY_BASE + 0x60208)
   6274 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A	(VLV_DISPLAY_BASE + 0x60210)
   6275 
   6276 #define VLV_VIDEO_DIP_CTL_B		(VLV_DISPLAY_BASE + 0x61170)
   6277 #define VLV_VIDEO_DIP_DATA_B		(VLV_DISPLAY_BASE + 0x61174)
   6278 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B	(VLV_DISPLAY_BASE + 0x61178)
   6279 
   6280 #define CHV_VIDEO_DIP_CTL_C		(VLV_DISPLAY_BASE + 0x611f0)
   6281 #define CHV_VIDEO_DIP_DATA_C		(VLV_DISPLAY_BASE + 0x611f4)
   6282 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C	(VLV_DISPLAY_BASE + 0x611f8)
   6283 
   6284 #define VLV_TVIDEO_DIP_CTL(pipe) \
   6285 	_PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
   6286 	       VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
   6287 #define VLV_TVIDEO_DIP_DATA(pipe) \
   6288 	_PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
   6289 	       VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
   6290 #define VLV_TVIDEO_DIP_GCP(pipe) \
   6291 	_PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
   6292 		VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
   6293 
   6294 /* Haswell DIP controls */
   6295 #define HSW_VIDEO_DIP_CTL_A		0x60200
   6296 #define HSW_VIDEO_DIP_AVI_DATA_A	0x60220
   6297 #define HSW_VIDEO_DIP_VS_DATA_A		0x60260
   6298 #define HSW_VIDEO_DIP_SPD_DATA_A	0x602A0
   6299 #define HSW_VIDEO_DIP_GMP_DATA_A	0x602E0
   6300 #define HSW_VIDEO_DIP_VSC_DATA_A	0x60320
   6301 #define HSW_VIDEO_DIP_AVI_ECC_A		0x60240
   6302 #define HSW_VIDEO_DIP_VS_ECC_A		0x60280
   6303 #define HSW_VIDEO_DIP_SPD_ECC_A		0x602C0
   6304 #define HSW_VIDEO_DIP_GMP_ECC_A		0x60300
   6305 #define HSW_VIDEO_DIP_VSC_ECC_A		0x60344
   6306 #define HSW_VIDEO_DIP_GCP_A		0x60210
   6307 
   6308 #define HSW_VIDEO_DIP_CTL_B		0x61200
   6309 #define HSW_VIDEO_DIP_AVI_DATA_B	0x61220
   6310 #define HSW_VIDEO_DIP_VS_DATA_B		0x61260
   6311 #define HSW_VIDEO_DIP_SPD_DATA_B	0x612A0
   6312 #define HSW_VIDEO_DIP_GMP_DATA_B	0x612E0
   6313 #define HSW_VIDEO_DIP_VSC_DATA_B	0x61320
   6314 #define HSW_VIDEO_DIP_BVI_ECC_B		0x61240
   6315 #define HSW_VIDEO_DIP_VS_ECC_B		0x61280
   6316 #define HSW_VIDEO_DIP_SPD_ECC_B		0x612C0
   6317 #define HSW_VIDEO_DIP_GMP_ECC_B		0x61300
   6318 #define HSW_VIDEO_DIP_VSC_ECC_B		0x61344
   6319 #define HSW_VIDEO_DIP_GCP_B		0x61210
   6320 
   6321 #define HSW_TVIDEO_DIP_CTL(trans) \
   6322 	 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
   6323 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) \
   6324 	(_TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A) + (i) * 4)
   6325 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) \
   6326 	(_TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A) + (i) * 4)
   6327 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) \
   6328 	(_TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A) + (i) * 4)
   6329 #define HSW_TVIDEO_DIP_GCP(trans) \
   6330 	_TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
   6331 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) \
   6332 	(_TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A) + (i) * 4)
   6333 
   6334 #define HSW_STEREO_3D_CTL_A	0x70020
   6335 #define   S3D_ENABLE		(1<<31)
   6336 #define HSW_STEREO_3D_CTL_B	0x71020
   6337 
   6338 #define HSW_STEREO_3D_CTL(trans) \
   6339 	_PIPE2(trans, HSW_STEREO_3D_CTL_A)
   6340 
   6341 #define _PCH_TRANS_HTOTAL_B          0xe1000
   6342 #define _PCH_TRANS_HBLANK_B          0xe1004
   6343 #define _PCH_TRANS_HSYNC_B           0xe1008
   6344 #define _PCH_TRANS_VTOTAL_B          0xe100c
   6345 #define _PCH_TRANS_VBLANK_B          0xe1010
   6346 #define _PCH_TRANS_VSYNC_B           0xe1014
   6347 #define _PCH_TRANS_VSYNCSHIFT_B	 0xe1028
   6348 
   6349 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
   6350 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
   6351 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
   6352 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
   6353 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
   6354 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
   6355 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
   6356 					 _PCH_TRANS_VSYNCSHIFT_B)
   6357 
   6358 #define _PCH_TRANSB_DATA_M1	0xe1030
   6359 #define _PCH_TRANSB_DATA_N1	0xe1034
   6360 #define _PCH_TRANSB_DATA_M2	0xe1038
   6361 #define _PCH_TRANSB_DATA_N2	0xe103c
   6362 #define _PCH_TRANSB_LINK_M1	0xe1040
   6363 #define _PCH_TRANSB_LINK_N1	0xe1044
   6364 #define _PCH_TRANSB_LINK_M2	0xe1048
   6365 #define _PCH_TRANSB_LINK_N2	0xe104c
   6366 
   6367 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
   6368 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
   6369 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
   6370 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
   6371 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
   6372 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
   6373 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
   6374 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
   6375 
   6376 #define _PCH_TRANSACONF              0xf0008
   6377 #define _PCH_TRANSBCONF              0xf1008
   6378 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
   6379 #define LPT_TRANSCONF		_PCH_TRANSACONF /* lpt has only one transcoder */
   6380 #define  TRANS_DISABLE          (0<<31)
   6381 #define  TRANS_ENABLE           __BIT(31)
   6382 #define  TRANS_STATE_MASK       (1<<30)
   6383 #define  TRANS_STATE_DISABLE    (0<<30)
   6384 #define  TRANS_STATE_ENABLE     (1<<30)
   6385 #define  TRANS_FSYNC_DELAY_HB1  (0<<27)
   6386 #define  TRANS_FSYNC_DELAY_HB2  (1<<27)
   6387 #define  TRANS_FSYNC_DELAY_HB3  (2<<27)
   6388 #define  TRANS_FSYNC_DELAY_HB4  (3<<27)
   6389 #define  TRANS_INTERLACE_MASK   (7<<21)
   6390 #define  TRANS_PROGRESSIVE      (0<<21)
   6391 #define  TRANS_INTERLACED       (3<<21)
   6392 #define  TRANS_LEGACY_INTERLACED_ILK (2<<21)
   6393 #define  TRANS_8BPC             (0<<5)
   6394 #define  TRANS_10BPC            (1<<5)
   6395 #define  TRANS_6BPC             (2<<5)
   6396 #define  TRANS_12BPC            (3<<5)
   6397 
   6398 #define _TRANSA_CHICKEN1	 0xf0060
   6399 #define _TRANSB_CHICKEN1	 0xf1060
   6400 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
   6401 #define  TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE	(1<<10)
   6402 #define  TRANS_CHICKEN1_DP0UNIT_GC_DISABLE	(1<<4)
   6403 #define _TRANSA_CHICKEN2	 0xf0064
   6404 #define _TRANSB_CHICKEN2	 0xf1064
   6405 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
   6406 #define  TRANS_CHICKEN2_TIMING_OVERRIDE			__BIT(31)
   6407 #define  TRANS_CHICKEN2_FDI_POLARITY_REVERSED		(1<<29)
   6408 #define  TRANS_CHICKEN2_FRAME_START_DELAY_MASK		(3<<27)
   6409 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER	(1<<26)
   6410 #define  TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH	(1<<25)
   6411 
   6412 #define SOUTH_CHICKEN1		0xc2000
   6413 #define  FDIA_PHASE_SYNC_SHIFT_OVR	19
   6414 #define  FDIA_PHASE_SYNC_SHIFT_EN	18
   6415 #define  FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
   6416 #define  FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
   6417 #define  FDI_BC_BIFURCATION_SELECT	(1 << 12)
   6418 #define  SPT_PWM_GRANULARITY		(1<<0)
   6419 #define SOUTH_CHICKEN2		0xc2004
   6420 #define  FDI_MPHY_IOSFSB_RESET_STATUS	(1<<13)
   6421 #define  FDI_MPHY_IOSFSB_RESET_CTL	(1<<12)
   6422 #define  LPT_PWM_GRANULARITY		(1<<5)
   6423 #define  DPLS_EDP_PPS_FIX_DIS		(1<<0)
   6424 
   6425 #define _FDI_RXA_CHICKEN         0xc200c
   6426 #define _FDI_RXB_CHICKEN         0xc2010
   6427 #define  FDI_RX_PHASE_SYNC_POINTER_OVR	(1<<1)
   6428 #define  FDI_RX_PHASE_SYNC_POINTER_EN	(1<<0)
   6429 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
   6430 
   6431 #define SOUTH_DSPCLK_GATE_D	0xc2020
   6432 #define  PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
   6433 #define  PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
   6434 #define  PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
   6435 #define  PCH_LP_PARTITION_LEVEL_DISABLE  (1<<12)
   6436 
   6437 /* CPU: FDI_TX */
   6438 #define _FDI_TXA_CTL             0x60100
   6439 #define _FDI_TXB_CTL             0x61100
   6440 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
   6441 #define  FDI_TX_DISABLE         (0<<31)
   6442 #define  FDI_TX_ENABLE          __BIT(31)
   6443 #define  FDI_LINK_TRAIN_PATTERN_1       (0<<28)
   6444 #define  FDI_LINK_TRAIN_PATTERN_2       (1<<28)
   6445 #define  FDI_LINK_TRAIN_PATTERN_IDLE    (2<<28)
   6446 #define  FDI_LINK_TRAIN_NONE            (3<<28)
   6447 #define  FDI_LINK_TRAIN_VOLTAGE_0_4V    (0<<25)
   6448 #define  FDI_LINK_TRAIN_VOLTAGE_0_6V    (1<<25)
   6449 #define  FDI_LINK_TRAIN_VOLTAGE_0_8V    (2<<25)
   6450 #define  FDI_LINK_TRAIN_VOLTAGE_1_2V    (3<<25)
   6451 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
   6452 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
   6453 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_2X   (2<<22)
   6454 #define  FDI_LINK_TRAIN_PRE_EMPHASIS_3X   (3<<22)
   6455 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
   6456    SNB has different settings. */
   6457 /* SNB A-stepping */
   6458 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
   6459 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
   6460 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
   6461 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
   6462 /* SNB B-stepping */
   6463 #define  FDI_LINK_TRAIN_400MV_0DB_SNB_B		(0x0<<22)
   6464 #define  FDI_LINK_TRAIN_400MV_6DB_SNB_B		(0x3a<<22)
   6465 #define  FDI_LINK_TRAIN_600MV_3_5DB_SNB_B	(0x39<<22)
   6466 #define  FDI_LINK_TRAIN_800MV_0DB_SNB_B		(0x38<<22)
   6467 #define  FDI_LINK_TRAIN_VOL_EMP_MASK		(0x3f<<22)
   6468 #define  FDI_DP_PORT_WIDTH_SHIFT		19
   6469 #define  FDI_DP_PORT_WIDTH_MASK			(7 << FDI_DP_PORT_WIDTH_SHIFT)
   6470 #define  FDI_DP_PORT_WIDTH(width)           (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
   6471 #define  FDI_TX_ENHANCE_FRAME_ENABLE    (1<<18)
   6472 /* Ironlake: hardwired to 1 */
   6473 #define  FDI_TX_PLL_ENABLE              (1<<14)
   6474 
   6475 /* Ivybridge has different bits for lolz */
   6476 #define  FDI_LINK_TRAIN_PATTERN_1_IVB       (0<<8)
   6477 #define  FDI_LINK_TRAIN_PATTERN_2_IVB       (1<<8)
   6478 #define  FDI_LINK_TRAIN_PATTERN_IDLE_IVB    (2<<8)
   6479 #define  FDI_LINK_TRAIN_NONE_IVB            (3<<8)
   6480 
   6481 /* both Tx and Rx */
   6482 #define  FDI_COMPOSITE_SYNC		(1<<11)
   6483 #define  FDI_LINK_TRAIN_AUTO		(1<<10)
   6484 #define  FDI_SCRAMBLING_ENABLE          (0<<7)
   6485 #define  FDI_SCRAMBLING_DISABLE         (1<<7)
   6486 
   6487 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
   6488 #define _FDI_RXA_CTL             0xf000c
   6489 #define _FDI_RXB_CTL             0xf100c
   6490 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
   6491 #define  FDI_RX_ENABLE          __BIT(31)
   6492 /* train, dp width same as FDI_TX */
   6493 #define  FDI_FS_ERRC_ENABLE		(1<<27)
   6494 #define  FDI_FE_ERRC_ENABLE		(1<<26)
   6495 #define  FDI_RX_POLARITY_REVERSED_LPT	(1<<16)
   6496 #define  FDI_8BPC                       (0<<16)
   6497 #define  FDI_10BPC                      (1<<16)
   6498 #define  FDI_6BPC                       (2<<16)
   6499 #define  FDI_12BPC                      (3<<16)
   6500 #define  FDI_RX_LINK_REVERSAL_OVERRIDE  (1<<15)
   6501 #define  FDI_DMI_LINK_REVERSE_MASK      (1<<14)
   6502 #define  FDI_RX_PLL_ENABLE              (1<<13)
   6503 #define  FDI_FS_ERR_CORRECT_ENABLE      (1<<11)
   6504 #define  FDI_FE_ERR_CORRECT_ENABLE      (1<<10)
   6505 #define  FDI_FS_ERR_REPORT_ENABLE       (1<<9)
   6506 #define  FDI_FE_ERR_REPORT_ENABLE       (1<<8)
   6507 #define  FDI_RX_ENHANCE_FRAME_ENABLE    (1<<6)
   6508 #define  FDI_PCDCLK	                (1<<4)
   6509 /* CPT */
   6510 #define  FDI_AUTO_TRAINING			(1<<10)
   6511 #define  FDI_LINK_TRAIN_PATTERN_1_CPT		(0<<8)
   6512 #define  FDI_LINK_TRAIN_PATTERN_2_CPT		(1<<8)
   6513 #define  FDI_LINK_TRAIN_PATTERN_IDLE_CPT	(2<<8)
   6514 #define  FDI_LINK_TRAIN_NORMAL_CPT		(3<<8)
   6515 #define  FDI_LINK_TRAIN_PATTERN_MASK_CPT	(3<<8)
   6516 
   6517 #define _FDI_RXA_MISC			0xf0010
   6518 #define _FDI_RXB_MISC			0xf1010
   6519 #define  FDI_RX_PWRDN_LANE1_MASK	(3<<26)
   6520 #define  FDI_RX_PWRDN_LANE1_VAL(x)	((x)<<26)
   6521 #define  FDI_RX_PWRDN_LANE0_MASK	(3<<24)
   6522 #define  FDI_RX_PWRDN_LANE0_VAL(x)	((x)<<24)
   6523 #define  FDI_RX_TP1_TO_TP2_48		(2<<20)
   6524 #define  FDI_RX_TP1_TO_TP2_64		(3<<20)
   6525 #define  FDI_RX_FDI_DELAY_90		(0x90<<0)
   6526 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
   6527 
   6528 #define _FDI_RXA_TUSIZE1         0xf0030
   6529 #define _FDI_RXA_TUSIZE2         0xf0038
   6530 #define _FDI_RXB_TUSIZE1         0xf1030
   6531 #define _FDI_RXB_TUSIZE2         0xf1038
   6532 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
   6533 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
   6534 
   6535 /* FDI_RX interrupt register format */
   6536 #define FDI_RX_INTER_LANE_ALIGN         (1<<10)
   6537 #define FDI_RX_SYMBOL_LOCK              (1<<9) /* train 2 */
   6538 #define FDI_RX_BIT_LOCK                 (1<<8) /* train 1 */
   6539 #define FDI_RX_TRAIN_PATTERN_2_FAIL     (1<<7)
   6540 #define FDI_RX_FS_CODE_ERR              (1<<6)
   6541 #define FDI_RX_FE_CODE_ERR              (1<<5)
   6542 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE    (1<<4)
   6543 #define FDI_RX_HDCP_LINK_FAIL           (1<<3)
   6544 #define FDI_RX_PIXEL_FIFO_OVERFLOW      (1<<2)
   6545 #define FDI_RX_CROSS_CLOCK_OVERFLOW     (1<<1)
   6546 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW    (1<<0)
   6547 
   6548 #define _FDI_RXA_IIR             0xf0014
   6549 #define _FDI_RXA_IMR             0xf0018
   6550 #define _FDI_RXB_IIR             0xf1014
   6551 #define _FDI_RXB_IMR             0xf1018
   6552 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
   6553 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
   6554 
   6555 #define FDI_PLL_CTL_1           0xfe000
   6556 #define FDI_PLL_CTL_2           0xfe004
   6557 
   6558 #define PCH_LVDS	0xe1180
   6559 #define  LVDS_DETECTED	(1 << 1)
   6560 
   6561 /* vlv has 2 sets of panel control regs. */
   6562 #define PIPEA_PP_STATUS         (VLV_DISPLAY_BASE + 0x61200)
   6563 #define PIPEA_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61204)
   6564 #define PIPEA_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61208)
   6565 #define  PANEL_PORT_SELECT_VLV(port)	((port) << 30)
   6566 #define PIPEA_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6120c)
   6567 #define PIPEA_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61210)
   6568 
   6569 #define PIPEB_PP_STATUS         (VLV_DISPLAY_BASE + 0x61300)
   6570 #define PIPEB_PP_CONTROL        (VLV_DISPLAY_BASE + 0x61304)
   6571 #define PIPEB_PP_ON_DELAYS      (VLV_DISPLAY_BASE + 0x61308)
   6572 #define PIPEB_PP_OFF_DELAYS     (VLV_DISPLAY_BASE + 0x6130c)
   6573 #define PIPEB_PP_DIVISOR        (VLV_DISPLAY_BASE + 0x61310)
   6574 
   6575 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
   6576 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
   6577 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
   6578 		_PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
   6579 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
   6580 		_PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
   6581 #define VLV_PIPE_PP_DIVISOR(pipe) \
   6582 		_PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
   6583 
   6584 #define PCH_PP_STATUS		0xc7200
   6585 #define PCH_PP_CONTROL		0xc7204
   6586 #define  PANEL_UNLOCK_REGS	(0xabcdUL << 16)
   6587 #define  PANEL_UNLOCK_MASK	(0xffffUL << 16)
   6588 #define  BXT_POWER_CYCLE_DELAY_MASK	(0x1f0)
   6589 #define  BXT_POWER_CYCLE_DELAY_SHIFT	4
   6590 #define  EDP_FORCE_VDD		(1 << 3)
   6591 #define  EDP_BLC_ENABLE		(1 << 2)
   6592 #define  PANEL_POWER_RESET	(1 << 1)
   6593 #define  PANEL_POWER_OFF	(0 << 0)
   6594 #define  PANEL_POWER_ON		(1 << 0)
   6595 #define PCH_PP_ON_DELAYS	0xc7208
   6596 #define  PANEL_PORT_SELECT_MASK	(3U << 30)
   6597 #define  PANEL_PORT_SELECT_LVDS	(0U << 30)
   6598 #define  PANEL_PORT_SELECT_DPA	(1U << 30)
   6599 #define  PANEL_PORT_SELECT_DPC	(2U << 30)
   6600 #define  PANEL_PORT_SELECT_DPD	(3U << 30)
   6601 #define  PANEL_POWER_UP_DELAY_MASK	(0x1fff0000)
   6602 #define  PANEL_POWER_UP_DELAY_SHIFT	16
   6603 #define  PANEL_LIGHT_ON_DELAY_MASK	(0x1fff)
   6604 #define  PANEL_LIGHT_ON_DELAY_SHIFT	0
   6605 
   6606 #define PCH_PP_OFF_DELAYS	0xc720c
   6607 #define  PANEL_POWER_DOWN_DELAY_MASK	(0x1fff0000)
   6608 #define  PANEL_POWER_DOWN_DELAY_SHIFT	16
   6609 #define  PANEL_LIGHT_OFF_DELAY_MASK	(0x1fff)
   6610 #define  PANEL_LIGHT_OFF_DELAY_SHIFT	0
   6611 
   6612 #define PCH_PP_DIVISOR		0xc7210
   6613 #define  PP_REFERENCE_DIVIDER_MASK	(0xffffff00)
   6614 #define  PP_REFERENCE_DIVIDER_SHIFT	8
   6615 #define  PANEL_POWER_CYCLE_DELAY_MASK	(0x1f)
   6616 #define  PANEL_POWER_CYCLE_DELAY_SHIFT	0
   6617 
   6618 /* BXT PPS changes - 2nd set of PPS registers */
   6619 #define _BXT_PP_STATUS2 	0xc7300
   6620 #define _BXT_PP_CONTROL2 	0xc7304
   6621 #define _BXT_PP_ON_DELAYS2	0xc7308
   6622 #define _BXT_PP_OFF_DELAYS2	0xc730c
   6623 
   6624 #define BXT_PP_STATUS(n)	_PIPE(n, PCH_PP_STATUS, _BXT_PP_STATUS2)
   6625 #define BXT_PP_CONTROL(n)	_PIPE(n, PCH_PP_CONTROL, _BXT_PP_CONTROL2)
   6626 #define BXT_PP_ON_DELAYS(n)	_PIPE(n, PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
   6627 #define BXT_PP_OFF_DELAYS(n)	_PIPE(n, PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
   6628 
   6629 #define PCH_DP_B		0xe4100
   6630 #define PCH_DPB_AUX_CH_CTL	0xe4110
   6631 #define PCH_DPB_AUX_CH_DATA1	0xe4114
   6632 #define PCH_DPB_AUX_CH_DATA2	0xe4118
   6633 #define PCH_DPB_AUX_CH_DATA3	0xe411c
   6634 #define PCH_DPB_AUX_CH_DATA4	0xe4120
   6635 #define PCH_DPB_AUX_CH_DATA5	0xe4124
   6636 
   6637 #define PCH_DP_C		0xe4200
   6638 #define PCH_DPC_AUX_CH_CTL	0xe4210
   6639 #define PCH_DPC_AUX_CH_DATA1	0xe4214
   6640 #define PCH_DPC_AUX_CH_DATA2	0xe4218
   6641 #define PCH_DPC_AUX_CH_DATA3	0xe421c
   6642 #define PCH_DPC_AUX_CH_DATA4	0xe4220
   6643 #define PCH_DPC_AUX_CH_DATA5	0xe4224
   6644 
   6645 #define PCH_DP_D		0xe4300
   6646 #define PCH_DPD_AUX_CH_CTL	0xe4310
   6647 #define PCH_DPD_AUX_CH_DATA1	0xe4314
   6648 #define PCH_DPD_AUX_CH_DATA2	0xe4318
   6649 #define PCH_DPD_AUX_CH_DATA3	0xe431c
   6650 #define PCH_DPD_AUX_CH_DATA4	0xe4320
   6651 #define PCH_DPD_AUX_CH_DATA5	0xe4324
   6652 
   6653 /* CPT */
   6654 #define  PORT_TRANS_A_SEL_CPT	0
   6655 #define  PORT_TRANS_B_SEL_CPT	(1<<29)
   6656 #define  PORT_TRANS_C_SEL_CPT	(2<<29)
   6657 #define  PORT_TRANS_SEL_MASK	(3<<29)
   6658 #define  PORT_TRANS_SEL_CPT(pipe)	((pipe) << 29)
   6659 #define  PORT_TO_PIPE(val)	(((val) & (1<<30)) >> 30)
   6660 #define  PORT_TO_PIPE_CPT(val)	(((val) & PORT_TRANS_SEL_MASK) >> 29)
   6661 #define  SDVO_PORT_TO_PIPE_CHV(val)	(((val) & (3<<24)) >> 24)
   6662 #define  DP_PORT_TO_PIPE_CHV(val)	(((val) & (3<<16)) >> 16)
   6663 
   6664 #define TRANS_DP_CTL_A		0xe0300
   6665 #define TRANS_DP_CTL_B		0xe1300
   6666 #define TRANS_DP_CTL_C		0xe2300
   6667 #define TRANS_DP_CTL(pipe)	_PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
   6668 #define  TRANS_DP_OUTPUT_ENABLE	__BIT(31)
   6669 #define  TRANS_DP_PORT_SEL_B	(0<<29)
   6670 #define  TRANS_DP_PORT_SEL_C	(1<<29)
   6671 #define  TRANS_DP_PORT_SEL_D	(2<<29)
   6672 #define  TRANS_DP_PORT_SEL_NONE	(3<<29)
   6673 #define  TRANS_DP_PORT_SEL_MASK	(3<<29)
   6674 #define  TRANS_DP_PIPE_TO_PORT(val)	((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
   6675 #define  TRANS_DP_AUDIO_ONLY	(1<<26)
   6676 #define  TRANS_DP_ENH_FRAMING	(1<<18)
   6677 #define  TRANS_DP_8BPC		(0<<9)
   6678 #define  TRANS_DP_10BPC		(1<<9)
   6679 #define  TRANS_DP_6BPC		(2<<9)
   6680 #define  TRANS_DP_12BPC		(3<<9)
   6681 #define  TRANS_DP_BPC_MASK	(3<<9)
   6682 #define  TRANS_DP_VSYNC_ACTIVE_HIGH	(1<<4)
   6683 #define  TRANS_DP_VSYNC_ACTIVE_LOW	0
   6684 #define  TRANS_DP_HSYNC_ACTIVE_HIGH	(1<<3)
   6685 #define  TRANS_DP_HSYNC_ACTIVE_LOW	0
   6686 #define  TRANS_DP_SYNC_MASK	(3<<3)
   6687 
   6688 /* SNB eDP training params */
   6689 /* SNB A-stepping */
   6690 #define  EDP_LINK_TRAIN_400MV_0DB_SNB_A		(0x38<<22)
   6691 #define  EDP_LINK_TRAIN_400MV_6DB_SNB_A		(0x02<<22)
   6692 #define  EDP_LINK_TRAIN_600MV_3_5DB_SNB_A	(0x01<<22)
   6693 #define  EDP_LINK_TRAIN_800MV_0DB_SNB_A		(0x0<<22)
   6694 /* SNB B-stepping */
   6695 #define  EDP_LINK_TRAIN_400_600MV_0DB_SNB_B	(0x0<<22)
   6696 #define  EDP_LINK_TRAIN_400MV_3_5DB_SNB_B	(0x1<<22)
   6697 #define  EDP_LINK_TRAIN_400_600MV_6DB_SNB_B	(0x3a<<22)
   6698 #define  EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B	(0x39<<22)
   6699 #define  EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B	(0x38<<22)
   6700 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_SNB	(0x3f<<22)
   6701 
   6702 /* IVB */
   6703 #define EDP_LINK_TRAIN_400MV_0DB_IVB		(0x24 <<22)
   6704 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB		(0x2a <<22)
   6705 #define EDP_LINK_TRAIN_400MV_6DB_IVB		(0x2f <<22)
   6706 #define EDP_LINK_TRAIN_600MV_0DB_IVB		(0x30 <<22)
   6707 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB		(0x36 <<22)
   6708 #define EDP_LINK_TRAIN_800MV_0DB_IVB		(0x38 <<22)
   6709 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB		(0x3e <<22)
   6710 
   6711 /* legacy values */
   6712 #define EDP_LINK_TRAIN_500MV_0DB_IVB		(0x00 <<22)
   6713 #define EDP_LINK_TRAIN_1000MV_0DB_IVB		(0x20 <<22)
   6714 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB		(0x02 <<22)
   6715 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB		(0x22 <<22)
   6716 #define EDP_LINK_TRAIN_1000MV_6DB_IVB		(0x23 <<22)
   6717 
   6718 #define  EDP_LINK_TRAIN_VOL_EMP_MASK_IVB	(0x3f<<22)
   6719 
   6720 #define  VLV_PMWGICZ				0x1300a4
   6721 
   6722 #define  FORCEWAKE				0xA18C
   6723 #define  FORCEWAKE_VLV				0x1300b0
   6724 #define  FORCEWAKE_ACK_VLV			0x1300b4
   6725 #define  FORCEWAKE_MEDIA_VLV			0x1300b8
   6726 #define  FORCEWAKE_ACK_MEDIA_VLV		0x1300bc
   6727 #define  FORCEWAKE_ACK_HSW			0x130044
   6728 #define  FORCEWAKE_ACK				0x130090
   6729 #define  VLV_GTLC_WAKE_CTRL			0x130090
   6730 #define   VLV_GTLC_RENDER_CTX_EXISTS		(1 << 25)
   6731 #define   VLV_GTLC_MEDIA_CTX_EXISTS		(1 << 24)
   6732 #define   VLV_GTLC_ALLOWWAKEREQ			(1 << 0)
   6733 
   6734 #define  VLV_GTLC_PW_STATUS			0x130094
   6735 #define   VLV_GTLC_ALLOWWAKEACK			(1 << 0)
   6736 #define   VLV_GTLC_ALLOWWAKEERR			(1 << 1)
   6737 #define   VLV_GTLC_PW_MEDIA_STATUS_MASK		(1 << 5)
   6738 #define   VLV_GTLC_PW_RENDER_STATUS_MASK	(1 << 7)
   6739 #define  FORCEWAKE_MT				0xa188 /* multi-threaded */
   6740 #define  FORCEWAKE_MEDIA_GEN9			0xa270
   6741 #define  FORCEWAKE_RENDER_GEN9			0xa278
   6742 #define  FORCEWAKE_BLITTER_GEN9			0xa188
   6743 #define  FORCEWAKE_ACK_MEDIA_GEN9		0x0D88
   6744 #define  FORCEWAKE_ACK_RENDER_GEN9		0x0D84
   6745 #define  FORCEWAKE_ACK_BLITTER_GEN9		0x130044
   6746 #define   FORCEWAKE_KERNEL			0x1
   6747 #define   FORCEWAKE_USER			0x2
   6748 #define  FORCEWAKE_MT_ACK			0x130040
   6749 #define  ECOBUS					0xa180
   6750 #define    FORCEWAKE_MT_ENABLE			(1<<5)
   6751 #define  VLV_SPAREG2H				0xA194
   6752 
   6753 #define  GTFIFODBG				0x120000
   6754 #define    GT_FIFO_SBDROPERR			(1<<6)
   6755 #define    GT_FIFO_BLOBDROPERR			(1<<5)
   6756 #define    GT_FIFO_SB_READ_ABORTERR		(1<<4)
   6757 #define    GT_FIFO_DROPERR			(1<<3)
   6758 #define    GT_FIFO_OVFERR			(1<<2)
   6759 #define    GT_FIFO_IAWRERR			(1<<1)
   6760 #define    GT_FIFO_IARDERR			(1<<0)
   6761 
   6762 #define  GTFIFOCTL				0x120008
   6763 #define    GT_FIFO_FREE_ENTRIES_MASK		0x7f
   6764 #define    GT_FIFO_NUM_RESERVED_ENTRIES		20
   6765 #define    GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL	(1 << 12)
   6766 #define    GT_FIFO_CTL_RC6_POLICY_STALL		(1 << 11)
   6767 
   6768 #define  HSW_IDICR				0x9008
   6769 #define    IDIHASHMSK(x)			(((x) & 0x3f) << 16)
   6770 #define  HSW_EDRAM_PRESENT			0x120010
   6771 #define    EDRAM_ENABLED			0x1
   6772 
   6773 #define GEN6_UCGCTL1				0x9400
   6774 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE		(1 << 16)
   6775 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE		(1 << 5)
   6776 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE			(1 << 7)
   6777 
   6778 #define GEN6_UCGCTL2				0x9404
   6779 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE			(1 << 31)
   6780 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE		(1 << 30)
   6781 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE		(1 << 22)
   6782 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE		(1 << 13)
   6783 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE		(1 << 12)
   6784 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE		(1 << 11)
   6785 
   6786 #define GEN6_UCGCTL3				0x9408
   6787 
   6788 #define GEN7_UCGCTL4				0x940c
   6789 #define  GEN7_L3BANK2X_CLOCK_GATE_DISABLE	(1<<25)
   6790 #define  GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE	(1<<14)
   6791 
   6792 #define GEN6_RCGCTL1				0x9410
   6793 #define GEN6_RCGCTL2				0x9414
   6794 #define GEN6_RSTCTL				0x9420
   6795 
   6796 #define GEN8_UCGCTL6				0x9430
   6797 #define   GEN8_GAPSUNIT_CLOCK_GATE_DISABLE	(1<<24)
   6798 #define   GEN8_SDEUNIT_CLOCK_GATE_DISABLE	(1<<14)
   6799 #define   GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
   6800 
   6801 #define GEN6_GFXPAUSE				0xA000
   6802 #define GEN6_RPNSWREQ				0xA008
   6803 #define   GEN6_TURBO_DISABLE			(1<<31)
   6804 #define   GEN6_FREQUENCY(x)			((x)<<25)
   6805 #define   HSW_FREQUENCY(x)			((x)<<24)
   6806 #define   GEN9_FREQUENCY(x)			((x)<<23)
   6807 #define   GEN6_OFFSET(x)			((x)<<19)
   6808 #define   GEN6_AGGRESSIVE_TURBO			(0<<15)
   6809 #define GEN6_RC_VIDEO_FREQ			0xA00C
   6810 #define GEN6_RC_CONTROL				0xA090
   6811 #define   GEN6_RC_CTL_RC6pp_ENABLE		(1<<16)
   6812 #define   GEN6_RC_CTL_RC6p_ENABLE		(1<<17)
   6813 #define   GEN6_RC_CTL_RC6_ENABLE		(1<<18)
   6814 #define   GEN6_RC_CTL_RC1e_ENABLE		(1<<20)
   6815 #define   GEN6_RC_CTL_RC7_ENABLE		(1<<22)
   6816 #define   VLV_RC_CTL_CTX_RST_PARALLEL		(1<<24)
   6817 #define   GEN7_RC_CTL_TO_MODE			(1<<28)
   6818 #define   GEN6_RC_CTL_EI_MODE(x)		((x)<<27)
   6819 #define   GEN6_RC_CTL_HW_ENABLE			(1UL << 31)
   6820 #define GEN6_RP_DOWN_TIMEOUT			0xA010
   6821 #define GEN6_RP_INTERRUPT_LIMITS		0xA014
   6822 #define GEN6_RPSTAT1				0xA01C
   6823 #define   GEN6_CAGF_SHIFT			8
   6824 #define   HSW_CAGF_SHIFT			7
   6825 #define   GEN9_CAGF_SHIFT			23
   6826 #define   GEN6_CAGF_MASK			(0x7f << GEN6_CAGF_SHIFT)
   6827 #define   HSW_CAGF_MASK				(0x7f << HSW_CAGF_SHIFT)
   6828 #define   GEN9_CAGF_MASK			(0x1ff << GEN9_CAGF_SHIFT)
   6829 #define GEN6_RP_CONTROL				0xA024
   6830 #define   GEN6_RP_MEDIA_TURBO			(1<<11)
   6831 #define   GEN6_RP_MEDIA_MODE_MASK		(3<<9)
   6832 #define   GEN6_RP_MEDIA_HW_TURBO_MODE		(3<<9)
   6833 #define   GEN6_RP_MEDIA_HW_NORMAL_MODE		(2<<9)
   6834 #define   GEN6_RP_MEDIA_HW_MODE			(1<<9)
   6835 #define   GEN6_RP_MEDIA_SW_MODE			(0<<9)
   6836 #define   GEN6_RP_MEDIA_IS_GFX			(1<<8)
   6837 #define   GEN6_RP_ENABLE			(1<<7)
   6838 #define   GEN6_RP_UP_IDLE_MIN			(0x1<<3)
   6839 #define   GEN6_RP_UP_BUSY_AVG			(0x2<<3)
   6840 #define   GEN6_RP_UP_BUSY_CONT			(0x4<<3)
   6841 #define   GEN6_RP_DOWN_IDLE_AVG			(0x2<<0)
   6842 #define   GEN6_RP_DOWN_IDLE_CONT		(0x1<<0)
   6843 #define GEN6_RP_UP_THRESHOLD			0xA02C
   6844 #define GEN6_RP_DOWN_THRESHOLD			0xA030
   6845 #define GEN6_RP_CUR_UP_EI			0xA050
   6846 #define   GEN6_CURICONT_MASK			0xffffff
   6847 #define GEN6_RP_CUR_UP				0xA054
   6848 #define   GEN6_CURBSYTAVG_MASK			0xffffff
   6849 #define GEN6_RP_PREV_UP				0xA058
   6850 #define GEN6_RP_CUR_DOWN_EI			0xA05C
   6851 #define   GEN6_CURIAVG_MASK			0xffffff
   6852 #define GEN6_RP_CUR_DOWN			0xA060
   6853 #define GEN6_RP_PREV_DOWN			0xA064
   6854 #define GEN6_RP_UP_EI				0xA068
   6855 #define GEN6_RP_DOWN_EI				0xA06C
   6856 #define GEN6_RP_IDLE_HYSTERSIS			0xA070
   6857 #define GEN6_RPDEUHWTC				0xA080
   6858 #define GEN6_RPDEUC				0xA084
   6859 #define GEN6_RPDEUCSW				0xA088
   6860 #define GEN6_RC_STATE				0xA094
   6861 #define GEN6_RC1_WAKE_RATE_LIMIT		0xA098
   6862 #define GEN6_RC6_WAKE_RATE_LIMIT		0xA09C
   6863 #define GEN6_RC6pp_WAKE_RATE_LIMIT		0xA0A0
   6864 #define GEN6_RC_EVALUATION_INTERVAL		0xA0A8
   6865 #define GEN6_RC_IDLE_HYSTERSIS			0xA0AC
   6866 #define GEN6_RC_SLEEP				0xA0B0
   6867 #define GEN6_RCUBMABDTMR			0xA0B0
   6868 #define GEN6_RC1e_THRESHOLD			0xA0B4
   6869 #define GEN6_RC6_THRESHOLD			0xA0B8
   6870 #define GEN6_RC6p_THRESHOLD			0xA0BC
   6871 #define VLV_RCEDATA				0xA0BC
   6872 #define GEN6_RC6pp_THRESHOLD			0xA0C0
   6873 #define GEN6_PMINTRMSK				0xA168
   6874 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP	(1UL <<31)
   6875 #define VLV_PWRDWNUPCTL				0xA294
   6876 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS		0xA0C4
   6877 #define GEN9_RENDER_PG_IDLE_HYSTERESIS		0xA0C8
   6878 #define GEN9_PG_ENABLE				0xA210
   6879 #define GEN9_RENDER_PG_ENABLE			(1<<0)
   6880 #define GEN9_MEDIA_PG_ENABLE			(1<<1)
   6881 
   6882 #define VLV_CHICKEN_3				(VLV_DISPLAY_BASE + 0x7040C)
   6883 #define  PIXEL_OVERLAP_CNT_MASK			(3 << 30)
   6884 #define  PIXEL_OVERLAP_CNT_SHIFT		30
   6885 
   6886 #define GEN6_PMISR				0x44020
   6887 #define GEN6_PMIMR				0x44024 /* rps_lock */
   6888 #define GEN6_PMIIR				0x44028
   6889 #define GEN6_PMIER				0x4402C
   6890 #define  GEN6_PM_MBOX_EVENT			(1<<25)
   6891 #define  GEN6_PM_THERMAL_EVENT			(1<<24)
   6892 #define  GEN6_PM_RP_DOWN_TIMEOUT		(1<<6)
   6893 #define  GEN6_PM_RP_UP_THRESHOLD		(1<<5)
   6894 #define  GEN6_PM_RP_DOWN_THRESHOLD		(1<<4)
   6895 #define  GEN6_PM_RP_UP_EI_EXPIRED		(1<<2)
   6896 #define  GEN6_PM_RP_DOWN_EI_EXPIRED		(1<<1)
   6897 #define  GEN6_PM_RPS_EVENTS			(GEN6_PM_RP_UP_THRESHOLD | \
   6898 						 GEN6_PM_RP_DOWN_THRESHOLD | \
   6899 						 GEN6_PM_RP_DOWN_TIMEOUT)
   6900 
   6901 #define GEN7_GT_SCRATCH(i)			(0x4F100 + (i) * 4)
   6902 #define GEN7_GT_SCRATCH_REG_NUM			8
   6903 
   6904 #define VLV_GTLC_SURVIVABILITY_REG              0x130098
   6905 #define VLV_GFX_CLK_STATUS_BIT			(1<<3)
   6906 #define VLV_GFX_CLK_FORCE_ON_BIT		(1<<2)
   6907 
   6908 #define GEN6_GT_GFX_RC6_LOCKED			0x138104
   6909 #define VLV_COUNTER_CONTROL			0x138104
   6910 #define   VLV_COUNT_RANGE_HIGH			(1<<15)
   6911 #define   VLV_MEDIA_RC0_COUNT_EN		(1<<5)
   6912 #define   VLV_RENDER_RC0_COUNT_EN		(1<<4)
   6913 #define   VLV_MEDIA_RC6_COUNT_EN		(1<<1)
   6914 #define   VLV_RENDER_RC6_COUNT_EN		(1<<0)
   6915 #define GEN6_GT_GFX_RC6				0x138108
   6916 #define VLV_GT_RENDER_RC6			0x138108
   6917 #define VLV_GT_MEDIA_RC6			0x13810C
   6918 
   6919 #define GEN6_GT_GFX_RC6p			0x13810C
   6920 #define GEN6_GT_GFX_RC6pp			0x138110
   6921 #define VLV_RENDER_C0_COUNT			0x138118
   6922 #define VLV_MEDIA_C0_COUNT			0x13811C
   6923 
   6924 #define GEN6_PCODE_MAILBOX			0x138124
   6925 #define   GEN6_PCODE_READY			(1UL << 31)
   6926 #define	  GEN6_PCODE_WRITE_RC6VIDS		0x4
   6927 #define	  GEN6_PCODE_READ_RC6VIDS		0x5
   6928 #define     GEN6_ENCODE_RC6_VID(mv)		(((mv) - 245) / 5)
   6929 #define     GEN6_DECODE_RC6_VID(vids)		(((vids) * 5) + 245)
   6930 #define   BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ	0x18
   6931 #define   GEN9_PCODE_READ_MEM_LATENCY		0x6
   6932 #define     GEN9_MEM_LATENCY_LEVEL_MASK		0xFF
   6933 #define     GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT	8
   6934 #define     GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT	16
   6935 #define     GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT	24
   6936 #define   SKL_PCODE_CDCLK_CONTROL		0x7
   6937 #define     SKL_CDCLK_PREPARE_FOR_CHANGE	0x3
   6938 #define     SKL_CDCLK_READY_FOR_CHANGE		0x1
   6939 #define   GEN6_PCODE_WRITE_MIN_FREQ_TABLE	0x8
   6940 #define   GEN6_PCODE_READ_MIN_FREQ_TABLE	0x9
   6941 #define   GEN6_READ_OC_PARAMS			0xc
   6942 #define   GEN6_PCODE_READ_D_COMP		0x10
   6943 #define   GEN6_PCODE_WRITE_D_COMP		0x11
   6944 #define   HSW_PCODE_DE_WRITE_FREQ_REQ		0x17
   6945 #define   DISPLAY_IPS_CONTROL			0x19
   6946 #define	  HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL	0x1A
   6947 #define GEN6_PCODE_DATA				0x138128
   6948 #define   GEN6_PCODE_FREQ_IA_RATIO_SHIFT	8
   6949 #define   GEN6_PCODE_FREQ_RING_RATIO_SHIFT	16
   6950 #define GEN6_PCODE_DATA1			0x13812C
   6951 
   6952 #define GEN6_GT_CORE_STATUS		0x138060
   6953 #define   GEN6_CORE_CPD_STATE_MASK	(7<<4)
   6954 #define   GEN6_RCn_MASK			7
   6955 #define   GEN6_RC0			0
   6956 #define   GEN6_RC3			2
   6957 #define   GEN6_RC6			3
   6958 #define   GEN6_RC7			4
   6959 
   6960 #define GEN8_GT_SLICE_INFO		0x138064
   6961 #define   GEN8_LSLICESTAT_MASK		0x7
   6962 
   6963 #define CHV_POWER_SS0_SIG1		0xa720
   6964 #define CHV_POWER_SS1_SIG1		0xa728
   6965 #define   CHV_SS_PG_ENABLE		(1<<1)
   6966 #define   CHV_EU08_PG_ENABLE		(1<<9)
   6967 #define   CHV_EU19_PG_ENABLE		(1<<17)
   6968 #define   CHV_EU210_PG_ENABLE		(1<<25)
   6969 
   6970 #define CHV_POWER_SS0_SIG2		0xa724
   6971 #define CHV_POWER_SS1_SIG2		0xa72c
   6972 #define   CHV_EU311_PG_ENABLE		(1<<1)
   6973 
   6974 #define GEN9_SLICE_PGCTL_ACK(slice)	(0x804c + (slice)*0x4)
   6975 #define   GEN9_PGCTL_SLICE_ACK		(1 << 0)
   6976 #define   GEN9_PGCTL_SS_ACK(subslice)	(1 << (2 + (subslice)*2))
   6977 
   6978 #define GEN9_SS01_EU_PGCTL_ACK(slice)	(0x805c + (slice)*0x8)
   6979 #define GEN9_SS23_EU_PGCTL_ACK(slice)	(0x8060 + (slice)*0x8)
   6980 #define   GEN9_PGCTL_SSA_EU08_ACK	(1 << 0)
   6981 #define   GEN9_PGCTL_SSA_EU19_ACK	(1 << 2)
   6982 #define   GEN9_PGCTL_SSA_EU210_ACK	(1 << 4)
   6983 #define   GEN9_PGCTL_SSA_EU311_ACK	(1 << 6)
   6984 #define   GEN9_PGCTL_SSB_EU08_ACK	(1 << 8)
   6985 #define   GEN9_PGCTL_SSB_EU19_ACK	(1 << 10)
   6986 #define   GEN9_PGCTL_SSB_EU210_ACK	(1 << 12)
   6987 #define   GEN9_PGCTL_SSB_EU311_ACK	(1 << 14)
   6988 
   6989 #define GEN7_MISCCPCTL			(0x9424)
   6990 #define   GEN7_DOP_CLOCK_GATE_ENABLE		(1<<0)
   6991 #define   GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE	(1<<2)
   6992 #define   GEN8_DOP_CLOCK_GATE_GUC_ENABLE	(1<<4)
   6993 #define   GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE     (1<<6)
   6994 
   6995 #define GEN8_GARBCNTL                   0xB004
   6996 #define   GEN9_GAPS_TSV_CREDIT_DISABLE  (1<<7)
   6997 
   6998 /* IVYBRIDGE DPF */
   6999 #define GEN7_L3CDERRST1			0xB008 /* L3CD Error Status 1 */
   7000 #define HSW_L3CDERRST11			0xB208 /* L3CD Error Status register 1 slice 1 */
   7001 #define   GEN7_L3CDERRST1_ROW_MASK	(0x7ff<<14)
   7002 #define   GEN7_PARITY_ERROR_VALID	(1<<13)
   7003 #define   GEN7_L3CDERRST1_BANK_MASK	(3<<11)
   7004 #define   GEN7_L3CDERRST1_SUBBANK_MASK	(7<<8)
   7005 #define GEN7_PARITY_ERROR_ROW(reg) \
   7006 		((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
   7007 #define GEN7_PARITY_ERROR_BANK(reg) \
   7008 		((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
   7009 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
   7010 		((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
   7011 #define   GEN7_L3CDERRST1_ENABLE	(1<<7)
   7012 
   7013 #define GEN7_L3LOG_BASE			0xB070
   7014 #define HSW_L3LOG_BASE_SLICE1		0xB270
   7015 #define GEN7_L3LOG_SIZE			0x80
   7016 
   7017 #define GEN7_HALF_SLICE_CHICKEN1	0xe100 /* IVB GT1 + VLV */
   7018 #define GEN7_HALF_SLICE_CHICKEN1_GT2	0xf100
   7019 #define   GEN7_MAX_PS_THREAD_DEP		(8<<12)
   7020 #define   GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE	(1<<10)
   7021 #define   GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE	(1<<4)
   7022 #define   GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE	(1<<3)
   7023 
   7024 #define GEN9_HALF_SLICE_CHICKEN5	0xe188
   7025 #define   GEN9_DG_MIRROR_FIX_ENABLE	(1<<5)
   7026 #define   GEN9_CCS_TLB_PREFETCH_ENABLE	(1<<3)
   7027 
   7028 #define GEN8_ROW_CHICKEN		0xe4f0
   7029 #define   PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE	(1<<8)
   7030 #define   STALL_DOP_GATING_DISABLE		(1<<5)
   7031 
   7032 #define GEN7_ROW_CHICKEN2		0xe4f4
   7033 #define GEN7_ROW_CHICKEN2_GT2		0xf4f4
   7034 #define   DOP_CLOCK_GATING_DISABLE	(1<<0)
   7035 
   7036 #define HSW_ROW_CHICKEN3		0xe49c
   7037 #define  HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE    (1 << 6)
   7038 
   7039 #define HALF_SLICE_CHICKEN2		0xe180
   7040 #define   GEN8_ST_PO_DISABLE		(1<<13)
   7041 
   7042 #define HALF_SLICE_CHICKEN3		0xe184
   7043 #define   HSW_SAMPLE_C_PERFORMANCE	(1<<9)
   7044 #define   GEN8_CENTROID_PIXEL_OPT_DIS	(1<<8)
   7045 #define   GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC	(1<<5)
   7046 #define   GEN8_SAMPLER_POWER_BYPASS_DIS	(1<<1)
   7047 
   7048 #define GEN9_HALF_SLICE_CHICKEN7	0xe194
   7049 #define   GEN9_ENABLE_YV12_BUGFIX	(1<<4)
   7050 
   7051 /* Audio */
   7052 #define G4X_AUD_VID_DID			(dev_priv->info.display_mmio_offset + 0x62020)
   7053 #define   INTEL_AUDIO_DEVCL		0x808629FB
   7054 #define   INTEL_AUDIO_DEVBLC		0x80862801
   7055 #define   INTEL_AUDIO_DEVCTG		0x80862802
   7056 
   7057 #define G4X_AUD_CNTL_ST			0x620B4
   7058 #define   G4X_ELDV_DEVCL_DEVBLC		(1 << 13)
   7059 #define   G4X_ELDV_DEVCTG		(1 << 14)
   7060 #define   G4X_ELD_ADDR_MASK		(0xf << 5)
   7061 #define   G4X_ELD_ACK			(1 << 4)
   7062 #define G4X_HDMIW_HDMIEDID		0x6210C
   7063 
   7064 #define _IBX_HDMIW_HDMIEDID_A		0xE2050
   7065 #define _IBX_HDMIW_HDMIEDID_B		0xE2150
   7066 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
   7067 					_IBX_HDMIW_HDMIEDID_A, \
   7068 					_IBX_HDMIW_HDMIEDID_B)
   7069 #define _IBX_AUD_CNTL_ST_A		0xE20B4
   7070 #define _IBX_AUD_CNTL_ST_B		0xE21B4
   7071 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
   7072 					_IBX_AUD_CNTL_ST_A, \
   7073 					_IBX_AUD_CNTL_ST_B)
   7074 #define   IBX_ELD_BUFFER_SIZE_MASK	(0x1f << 10)
   7075 #define   IBX_ELD_ADDRESS_MASK		(0x1f << 5)
   7076 #define   IBX_ELD_ACK			(1 << 4)
   7077 #define IBX_AUD_CNTL_ST2		0xE20C0
   7078 #define   IBX_CP_READY(port)		((1 << 1) << (((port) - 1) * 4))
   7079 #define   IBX_ELD_VALID(port)		((1 << 0) << (((port) - 1) * 4))
   7080 
   7081 #define _CPT_HDMIW_HDMIEDID_A		0xE5050
   7082 #define _CPT_HDMIW_HDMIEDID_B		0xE5150
   7083 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
   7084 					_CPT_HDMIW_HDMIEDID_A, \
   7085 					_CPT_HDMIW_HDMIEDID_B)
   7086 #define _CPT_AUD_CNTL_ST_A		0xE50B4
   7087 #define _CPT_AUD_CNTL_ST_B		0xE51B4
   7088 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
   7089 					_CPT_AUD_CNTL_ST_A, \
   7090 					_CPT_AUD_CNTL_ST_B)
   7091 #define CPT_AUD_CNTRL_ST2		0xE50C0
   7092 
   7093 #define _VLV_HDMIW_HDMIEDID_A		(VLV_DISPLAY_BASE + 0x62050)
   7094 #define _VLV_HDMIW_HDMIEDID_B		(VLV_DISPLAY_BASE + 0x62150)
   7095 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
   7096 					_VLV_HDMIW_HDMIEDID_A, \
   7097 					_VLV_HDMIW_HDMIEDID_B)
   7098 #define _VLV_AUD_CNTL_ST_A		(VLV_DISPLAY_BASE + 0x620B4)
   7099 #define _VLV_AUD_CNTL_ST_B		(VLV_DISPLAY_BASE + 0x621B4)
   7100 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
   7101 					_VLV_AUD_CNTL_ST_A, \
   7102 					_VLV_AUD_CNTL_ST_B)
   7103 #define VLV_AUD_CNTL_ST2		(VLV_DISPLAY_BASE + 0x620C0)
   7104 
   7105 /* These are the 4 32-bit write offset registers for each stream
   7106  * output buffer.  It determines the offset from the
   7107  * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
   7108  */
   7109 #define GEN7_SO_WRITE_OFFSET(n)		(0x5280 + (n) * 4)
   7110 
   7111 #define _IBX_AUD_CONFIG_A		0xe2000
   7112 #define _IBX_AUD_CONFIG_B		0xe2100
   7113 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
   7114 					_IBX_AUD_CONFIG_A, \
   7115 					_IBX_AUD_CONFIG_B)
   7116 #define _CPT_AUD_CONFIG_A		0xe5000
   7117 #define _CPT_AUD_CONFIG_B		0xe5100
   7118 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
   7119 					_CPT_AUD_CONFIG_A, \
   7120 					_CPT_AUD_CONFIG_B)
   7121 #define _VLV_AUD_CONFIG_A		(VLV_DISPLAY_BASE + 0x62000)
   7122 #define _VLV_AUD_CONFIG_B		(VLV_DISPLAY_BASE + 0x62100)
   7123 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
   7124 					_VLV_AUD_CONFIG_A, \
   7125 					_VLV_AUD_CONFIG_B)
   7126 
   7127 #define   AUD_CONFIG_N_VALUE_INDEX		(1 << 29)
   7128 #define   AUD_CONFIG_N_PROG_ENABLE		(1 << 28)
   7129 #define   AUD_CONFIG_UPPER_N_SHIFT		20
   7130 #define   AUD_CONFIG_UPPER_N_MASK		(0xff << 20)
   7131 #define   AUD_CONFIG_LOWER_N_SHIFT		4
   7132 #define   AUD_CONFIG_LOWER_N_MASK		(0xfff << 4)
   7133 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT	16
   7134 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK	(0xf << 16)
   7135 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25175	(0 << 16)
   7136 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_25200	(1 << 16)
   7137 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27000	(2 << 16)
   7138 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_27027	(3 << 16)
   7139 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54000	(4 << 16)
   7140 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_54054	(5 << 16)
   7141 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74176	(6 << 16)
   7142 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_74250	(7 << 16)
   7143 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148352	(8 << 16)
   7144 #define   AUD_CONFIG_PIXEL_CLOCK_HDMI_148500	(9 << 16)
   7145 #define   AUD_CONFIG_DISABLE_NCTS		(1 << 3)
   7146 
   7147 /* HSW Audio */
   7148 #define _HSW_AUD_CONFIG_A		0x65000
   7149 #define _HSW_AUD_CONFIG_B		0x65100
   7150 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
   7151 					_HSW_AUD_CONFIG_A, \
   7152 					_HSW_AUD_CONFIG_B)
   7153 
   7154 #define _HSW_AUD_MISC_CTRL_A		0x65010
   7155 #define _HSW_AUD_MISC_CTRL_B		0x65110
   7156 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
   7157 					_HSW_AUD_MISC_CTRL_A, \
   7158 					_HSW_AUD_MISC_CTRL_B)
   7159 
   7160 #define _HSW_AUD_DIP_ELD_CTRL_ST_A	0x650b4
   7161 #define _HSW_AUD_DIP_ELD_CTRL_ST_B	0x651b4
   7162 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
   7163 					_HSW_AUD_DIP_ELD_CTRL_ST_A, \
   7164 					_HSW_AUD_DIP_ELD_CTRL_ST_B)
   7165 
   7166 /* Audio Digital Converter */
   7167 #define _HSW_AUD_DIG_CNVT_1		0x65080
   7168 #define _HSW_AUD_DIG_CNVT_2		0x65180
   7169 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
   7170 					_HSW_AUD_DIG_CNVT_1, \
   7171 					_HSW_AUD_DIG_CNVT_2)
   7172 #define DIP_PORT_SEL_MASK		0x3
   7173 
   7174 #define _HSW_AUD_EDID_DATA_A		0x65050
   7175 #define _HSW_AUD_EDID_DATA_B		0x65150
   7176 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
   7177 					_HSW_AUD_EDID_DATA_A, \
   7178 					_HSW_AUD_EDID_DATA_B)
   7179 
   7180 #define HSW_AUD_PIPE_CONV_CFG		0x6507c
   7181 #define HSW_AUD_PIN_ELD_CP_VLD		0x650c0
   7182 #define   AUDIO_INACTIVE(trans)		((1 << 3) << ((trans) * 4))
   7183 #define   AUDIO_OUTPUT_ENABLE(trans)	((1 << 2) << ((trans) * 4))
   7184 #define   AUDIO_CP_READY(trans)		((1 << 1) << ((trans) * 4))
   7185 #define   AUDIO_ELD_VALID(trans)	((1 << 0) << ((trans) * 4))
   7186 
   7187 #define HSW_AUD_CHICKENBIT			0x65f10
   7188 #define   SKL_AUD_CODEC_WAKE_SIGNAL		(1 << 15)
   7189 
   7190 /* HSW Power Wells */
   7191 #define HSW_PWR_WELL_BIOS			0x45400 /* CTL1 */
   7192 #define HSW_PWR_WELL_DRIVER			0x45404 /* CTL2 */
   7193 #define HSW_PWR_WELL_KVMR			0x45408 /* CTL3 */
   7194 #define HSW_PWR_WELL_DEBUG			0x4540C /* CTL4 */
   7195 #define   HSW_PWR_WELL_ENABLE_REQUEST		(1UL << 31)
   7196 #define   HSW_PWR_WELL_STATE_ENABLED		(1<<30)
   7197 #define HSW_PWR_WELL_CTL5			0x45410
   7198 #define   HSW_PWR_WELL_ENABLE_SINGLE_STEP	(1<<31)
   7199 #define   HSW_PWR_WELL_PWR_GATE_OVERRIDE	(1<<20)
   7200 #define   HSW_PWR_WELL_FORCE_ON			(1<<19)
   7201 #define HSW_PWR_WELL_CTL6			0x45414
   7202 
   7203 /* SKL Fuse Status */
   7204 #define SKL_FUSE_STATUS				0x42000
   7205 #define  SKL_FUSE_DOWNLOAD_STATUS              (1<<31)
   7206 #define  SKL_FUSE_PG0_DIST_STATUS              (1<<27)
   7207 #define  SKL_FUSE_PG1_DIST_STATUS              (1<<26)
   7208 #define  SKL_FUSE_PG2_DIST_STATUS              (1<<25)
   7209 
   7210 /* Per-pipe DDI Function Control */
   7211 #define TRANS_DDI_FUNC_CTL_A		0x60400
   7212 #define TRANS_DDI_FUNC_CTL_B		0x61400
   7213 #define TRANS_DDI_FUNC_CTL_C		0x62400
   7214 #define TRANS_DDI_FUNC_CTL_EDP		0x6F400
   7215 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
   7216 
   7217 #define  TRANS_DDI_FUNC_ENABLE		(1UL << 31)
   7218 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
   7219 #define  TRANS_DDI_PORT_MASK		(7<<28)
   7220 #define  TRANS_DDI_PORT_SHIFT		28
   7221 #define  TRANS_DDI_SELECT_PORT(x)	((x)<<28)
   7222 #define  TRANS_DDI_PORT_NONE		(0<<28)
   7223 #define  TRANS_DDI_MODE_SELECT_MASK	(7<<24)
   7224 #define  TRANS_DDI_MODE_SELECT_HDMI	(0<<24)
   7225 #define  TRANS_DDI_MODE_SELECT_DVI	(1<<24)
   7226 #define  TRANS_DDI_MODE_SELECT_DP_SST	(2<<24)
   7227 #define  TRANS_DDI_MODE_SELECT_DP_MST	(3<<24)
   7228 #define  TRANS_DDI_MODE_SELECT_FDI	(4<<24)
   7229 #define  TRANS_DDI_BPC_MASK		(7<<20)
   7230 #define  TRANS_DDI_BPC_8		(0<<20)
   7231 #define  TRANS_DDI_BPC_10		(1<<20)
   7232 #define  TRANS_DDI_BPC_6		(2<<20)
   7233 #define  TRANS_DDI_BPC_12		(3<<20)
   7234 #define  TRANS_DDI_PVSYNC		(1<<17)
   7235 #define  TRANS_DDI_PHSYNC		(1<<16)
   7236 #define  TRANS_DDI_EDP_INPUT_MASK	(7<<12)
   7237 #define  TRANS_DDI_EDP_INPUT_A_ON	(0<<12)
   7238 #define  TRANS_DDI_EDP_INPUT_A_ONOFF	(4<<12)
   7239 #define  TRANS_DDI_EDP_INPUT_B_ONOFF	(5<<12)
   7240 #define  TRANS_DDI_EDP_INPUT_C_ONOFF	(6<<12)
   7241 #define  TRANS_DDI_DP_VC_PAYLOAD_ALLOC	(1<<8)
   7242 #define  TRANS_DDI_BFI_ENABLE		(1<<4)
   7243 
   7244 /* DisplayPort Transport Control */
   7245 #define DP_TP_CTL_A			0x64040
   7246 #define DP_TP_CTL_B			0x64140
   7247 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
   7248 #define  DP_TP_CTL_ENABLE			(1UL << 31)
   7249 #define  DP_TP_CTL_MODE_SST			(0<<27)
   7250 #define  DP_TP_CTL_MODE_MST			(1<<27)
   7251 #define  DP_TP_CTL_FORCE_ACT			(1<<25)
   7252 #define  DP_TP_CTL_ENHANCED_FRAME_ENABLE	(1<<18)
   7253 #define  DP_TP_CTL_FDI_AUTOTRAIN		(1<<15)
   7254 #define  DP_TP_CTL_LINK_TRAIN_MASK		(7<<8)
   7255 #define  DP_TP_CTL_LINK_TRAIN_PAT1		(0<<8)
   7256 #define  DP_TP_CTL_LINK_TRAIN_PAT2		(1<<8)
   7257 #define  DP_TP_CTL_LINK_TRAIN_PAT3		(4<<8)
   7258 #define  DP_TP_CTL_LINK_TRAIN_IDLE		(2<<8)
   7259 #define  DP_TP_CTL_LINK_TRAIN_NORMAL		(3<<8)
   7260 #define  DP_TP_CTL_SCRAMBLE_DISABLE		(1<<7)
   7261 
   7262 /* DisplayPort Transport Status */
   7263 #define DP_TP_STATUS_A			0x64044
   7264 #define DP_TP_STATUS_B			0x64144
   7265 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
   7266 #define  DP_TP_STATUS_IDLE_DONE			(1<<25)
   7267 #define  DP_TP_STATUS_ACT_SENT			(1<<24)
   7268 #define  DP_TP_STATUS_MODE_STATUS_MST		(1<<23)
   7269 #define  DP_TP_STATUS_AUTOTRAIN_DONE		(1<<12)
   7270 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC2	(3 << 8)
   7271 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC1	(3 << 4)
   7272 #define  DP_TP_STATUS_PAYLOAD_MAPPING_VC0	(3 << 0)
   7273 
   7274 /* DDI Buffer Control */
   7275 #define DDI_BUF_CTL_A				0x64000
   7276 #define DDI_BUF_CTL_B				0x64100
   7277 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
   7278 #define  DDI_BUF_CTL_ENABLE			(1UL << 31)
   7279 #define  DDI_BUF_TRANS_SELECT(n)	((n) << 24)
   7280 #define  DDI_BUF_EMP_MASK			(0xf<<24)
   7281 #define  DDI_BUF_PORT_REVERSAL			(1<<16)
   7282 #define  DDI_BUF_IS_IDLE			(1<<7)
   7283 #define  DDI_A_4_LANES				(1<<4)
   7284 #define  DDI_PORT_WIDTH(width)			(((width) - 1) << 1)
   7285 #define  DDI_PORT_WIDTH_MASK			(7 << 1)
   7286 #define  DDI_PORT_WIDTH_SHIFT			1
   7287 #define  DDI_INIT_DISPLAY_DETECTED		(1<<0)
   7288 
   7289 /* DDI Buffer Translations */
   7290 #define DDI_BUF_TRANS_A				0x64E00
   7291 #define DDI_BUF_TRANS_B				0x64E60
   7292 #define DDI_BUF_TRANS_LO(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8)
   7293 #define DDI_BUF_TRANS_HI(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8 + 4)
   7294 
   7295 /* Sideband Interface (SBI) is programmed indirectly, via
   7296  * SBI_ADDR, which contains the register offset; and SBI_DATA,
   7297  * which contains the payload */
   7298 #define SBI_ADDR			0xC6000
   7299 #define SBI_DATA			0xC6004
   7300 #define SBI_CTL_STAT			0xC6008
   7301 #define  SBI_CTL_DEST_ICLK		(0x0<<16)
   7302 #define  SBI_CTL_DEST_MPHY		(0x1<<16)
   7303 #define  SBI_CTL_OP_IORD		(0x2<<8)
   7304 #define  SBI_CTL_OP_IOWR		(0x3<<8)
   7305 #define  SBI_CTL_OP_CRRD		(0x6<<8)
   7306 #define  SBI_CTL_OP_CRWR		(0x7<<8)
   7307 #define  SBI_RESPONSE_FAIL		(0x1<<1)
   7308 #define  SBI_RESPONSE_SUCCESS		(0x0<<1)
   7309 #define  SBI_BUSY			(0x1<<0)
   7310 #define  SBI_READY			(0x0<<0)
   7311 
   7312 /* SBI offsets */
   7313 #define  SBI_SSCDIVINTPHASE6			0x0600
   7314 #define   SBI_SSCDIVINTPHASE_DIVSEL_MASK	((0x7f)<<1)
   7315 #define   SBI_SSCDIVINTPHASE_DIVSEL(x)		((x)<<1)
   7316 #define   SBI_SSCDIVINTPHASE_INCVAL_MASK	((0x7f)<<8)
   7317 #define   SBI_SSCDIVINTPHASE_INCVAL(x)		((x)<<8)
   7318 #define   SBI_SSCDIVINTPHASE_DIR(x)		((x)<<15)
   7319 #define   SBI_SSCDIVINTPHASE_PROPAGATE		(1<<0)
   7320 #define  SBI_SSCCTL				0x020c
   7321 #define  SBI_SSCCTL6				0x060C
   7322 #define   SBI_SSCCTL_PATHALT			(1<<3)
   7323 #define   SBI_SSCCTL_DISABLE			(1<<0)
   7324 #define  SBI_SSCAUXDIV6				0x0610
   7325 #define   SBI_SSCAUXDIV_FINALDIV2SEL(x)		((x)<<4)
   7326 #define  SBI_DBUFF0				0x2a00
   7327 #define  SBI_GEN0				0x1f00
   7328 #define   SBI_GEN0_CFG_BUFFENABLE_DISABLE	(1<<0)
   7329 
   7330 /* LPT PIXCLK_GATE */
   7331 #define PIXCLK_GATE			0xC6020
   7332 #define  PIXCLK_GATE_UNGATE		(1<<0)
   7333 #define  PIXCLK_GATE_GATE		(0<<0)
   7334 
   7335 /* SPLL */
   7336 #define SPLL_CTL			0x46020
   7337 #define  SPLL_PLL_ENABLE		(1UL << 31)
   7338 #define  SPLL_PLL_SSC			(1<<28)
   7339 #define  SPLL_PLL_NON_SSC		(2<<28)
   7340 #define  SPLL_PLL_LCPLL			(3<<28)
   7341 #define  SPLL_PLL_REF_MASK		(3<<28)
   7342 #define  SPLL_PLL_FREQ_810MHz		(0<<26)
   7343 #define  SPLL_PLL_FREQ_1350MHz		(1<<26)
   7344 #define  SPLL_PLL_FREQ_2700MHz		(2<<26)
   7345 #define  SPLL_PLL_FREQ_MASK		(3<<26)
   7346 
   7347 /* WRPLL */
   7348 #define WRPLL_CTL1			0x46040
   7349 #define WRPLL_CTL2			0x46060
   7350 #define WRPLL_CTL(pll)			(pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
   7351 #define  WRPLL_PLL_ENABLE		(1UL << 31)
   7352 #define  WRPLL_PLL_SSC			(1<<28)
   7353 #define  WRPLL_PLL_NON_SSC		(2<<28)
   7354 #define  WRPLL_PLL_LCPLL		(3<<28)
   7355 #define  WRPLL_PLL_REF_MASK		(3<<28)
   7356 /* WRPLL divider programming */
   7357 #define  WRPLL_DIVIDER_REFERENCE(x)	((x)<<0)
   7358 #define  WRPLL_DIVIDER_REF_MASK		(0xff)
   7359 #define  WRPLL_DIVIDER_POST(x)		((x)<<8)
   7360 #define  WRPLL_DIVIDER_POST_MASK	(0x3f<<8)
   7361 #define  WRPLL_DIVIDER_POST_SHIFT	8
   7362 #define  WRPLL_DIVIDER_FEEDBACK(x)	((x)<<16)
   7363 #define  WRPLL_DIVIDER_FB_SHIFT		16
   7364 #define  WRPLL_DIVIDER_FB_MASK		(0xff<<16)
   7365 
   7366 /* Port clock selection */
   7367 #define PORT_CLK_SEL_A			0x46100
   7368 #define PORT_CLK_SEL_B			0x46104
   7369 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
   7370 #define  PORT_CLK_SEL_LCPLL_2700	(0<<29)
   7371 #define  PORT_CLK_SEL_LCPLL_1350	(1<<29)
   7372 #define  PORT_CLK_SEL_LCPLL_810		(2<<29)
   7373 #define  PORT_CLK_SEL_SPLL		(3<<29)
   7374 #define  PORT_CLK_SEL_WRPLL(pll)	(((u32)(pll)+4)<<29)
   7375 #define  PORT_CLK_SEL_WRPLL1		(4U<<29)
   7376 #define  PORT_CLK_SEL_WRPLL2		(5U<<29)
   7377 #define  PORT_CLK_SEL_NONE		(7U<<29)
   7378 #define  PORT_CLK_SEL_MASK		(7U<<29)
   7379 
   7380 /* Transcoder clock selection */
   7381 #define TRANS_CLK_SEL_A			0x46140
   7382 #define TRANS_CLK_SEL_B			0x46144
   7383 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
   7384 /* For each transcoder, we need to select the corresponding port clock */
   7385 #define  TRANS_CLK_SEL_DISABLED		(0x0<<29)
   7386 #define  TRANS_CLK_SEL_PORT(x)		(((x)+1)<<29)
   7387 
   7388 #define CDCLK_FREQ			0x46200
   7389 
   7390 #define TRANSA_MSA_MISC			0x60410
   7391 #define TRANSB_MSA_MISC			0x61410
   7392 #define TRANSC_MSA_MISC			0x62410
   7393 #define TRANS_EDP_MSA_MISC		0x6f410
   7394 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
   7395 
   7396 #define  TRANS_MSA_SYNC_CLK		(1<<0)
   7397 #define  TRANS_MSA_6_BPC		(0<<5)
   7398 #define  TRANS_MSA_8_BPC		(1<<5)
   7399 #define  TRANS_MSA_10_BPC		(2<<5)
   7400 #define  TRANS_MSA_12_BPC		(3<<5)
   7401 #define  TRANS_MSA_16_BPC		(4<<5)
   7402 
   7403 /* LCPLL Control */
   7404 #define LCPLL_CTL			0x130040
   7405 #define  LCPLL_PLL_DISABLE		(1UL << 31)
   7406 #define  LCPLL_PLL_LOCK			(1<<30)
   7407 #define  LCPLL_CLK_FREQ_MASK		(3<<26)
   7408 #define  LCPLL_CLK_FREQ_450		(0<<26)
   7409 #define  LCPLL_CLK_FREQ_54O_BDW		(1<<26)
   7410 #define  LCPLL_CLK_FREQ_337_5_BDW	(2<<26)
   7411 #define  LCPLL_CLK_FREQ_675_BDW		(3<<26)
   7412 #define  LCPLL_CD_CLOCK_DISABLE		(1<<25)
   7413 #define  LCPLL_ROOT_CD_CLOCK_DISABLE	(1<<24)
   7414 #define  LCPLL_CD2X_CLOCK_DISABLE	(1<<23)
   7415 #define  LCPLL_POWER_DOWN_ALLOW		(1<<22)
   7416 #define  LCPLL_CD_SOURCE_FCLK		(1<<21)
   7417 #define  LCPLL_CD_SOURCE_FCLK_DONE	(1<<19)
   7418 
   7419 /*
   7420  * SKL Clocks
   7421  */
   7422 
   7423 /* CDCLK_CTL */
   7424 #define CDCLK_CTL			0x46000
   7425 #define  CDCLK_FREQ_SEL_MASK		(3<<26)
   7426 #define  CDCLK_FREQ_450_432		(0<<26)
   7427 #define  CDCLK_FREQ_540			(1<<26)
   7428 #define  CDCLK_FREQ_337_308		(2<<26)
   7429 #define  CDCLK_FREQ_675_617		(3<<26)
   7430 #define  CDCLK_FREQ_DECIMAL_MASK	(0x7ff)
   7431 
   7432 #define  BXT_CDCLK_CD2X_DIV_SEL_MASK	(3<<22)
   7433 #define  BXT_CDCLK_CD2X_DIV_SEL_1	(0<<22)
   7434 #define  BXT_CDCLK_CD2X_DIV_SEL_1_5	(1<<22)
   7435 #define  BXT_CDCLK_CD2X_DIV_SEL_2	(2<<22)
   7436 #define  BXT_CDCLK_CD2X_DIV_SEL_4	(3<<22)
   7437 #define  BXT_CDCLK_SSA_PRECHARGE_ENABLE	(1<<16)
   7438 
   7439 /* LCPLL_CTL */
   7440 #define LCPLL1_CTL		0x46010
   7441 #define LCPLL2_CTL		0x46014
   7442 #define  LCPLL_PLL_ENABLE	(1UL << 31)
   7443 
   7444 /* DPLL control1 */
   7445 #define DPLL_CTRL1		0x6C058
   7446 #define  DPLL_CTRL1_HDMI_MODE(id)		(1<<((id)*6+5))
   7447 #define  DPLL_CTRL1_SSC(id)			(1<<((id)*6+4))
   7448 #define  DPLL_CTRL1_LINK_RATE_MASK(id)		(7<<((id)*6+1))
   7449 #define  DPLL_CTRL1_LINK_RATE_SHIFT(id)		((id)*6+1)
   7450 #define  DPLL_CTRL1_LINK_RATE(linkrate, id)	((linkrate)<<((id)*6+1))
   7451 #define  DPLL_CTRL1_OVERRIDE(id)		(1<<((id)*6))
   7452 #define  DPLL_CTRL1_LINK_RATE_2700		0
   7453 #define  DPLL_CTRL1_LINK_RATE_1350		1
   7454 #define  DPLL_CTRL1_LINK_RATE_810		2
   7455 #define  DPLL_CTRL1_LINK_RATE_1620		3
   7456 #define  DPLL_CTRL1_LINK_RATE_1080		4
   7457 #define  DPLL_CTRL1_LINK_RATE_2160		5
   7458 
   7459 /* DPLL control2 */
   7460 #define DPLL_CTRL2				0x6C05C
   7461 #define  DPLL_CTRL2_DDI_CLK_OFF(port)		(1<<((port)+15))
   7462 #define  DPLL_CTRL2_DDI_CLK_SEL_MASK(port)	(3<<((port)*3+1))
   7463 #define  DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port)    ((port)*3+1)
   7464 #define  DPLL_CTRL2_DDI_CLK_SEL(clk, port)	((clk)<<((port)*3+1))
   7465 #define  DPLL_CTRL2_DDI_SEL_OVERRIDE(port)     (1<<((port)*3))
   7466 
   7467 /* DPLL Status */
   7468 #define DPLL_STATUS	0x6C060
   7469 #define  DPLL_LOCK(id) (1<<((id)*8))
   7470 
   7471 /* DPLL cfg */
   7472 #define DPLL1_CFGCR1	0x6C040
   7473 #define DPLL2_CFGCR1	0x6C048
   7474 #define DPLL3_CFGCR1	0x6C050
   7475 #define  DPLL_CFGCR1_FREQ_ENABLE	(1<<31)
   7476 #define  DPLL_CFGCR1_DCO_FRACTION_MASK	(0x7fff<<9)
   7477 #define  DPLL_CFGCR1_DCO_FRACTION(x)	((x)<<9)
   7478 #define  DPLL_CFGCR1_DCO_INTEGER_MASK	(0x1ff)
   7479 
   7480 #define DPLL1_CFGCR2	0x6C044
   7481 #define DPLL2_CFGCR2	0x6C04C
   7482 #define DPLL3_CFGCR2	0x6C054
   7483 #define  DPLL_CFGCR2_QDIV_RATIO_MASK	(0xff<<8)
   7484 #define  DPLL_CFGCR2_QDIV_RATIO(x)	((x)<<8)
   7485 #define  DPLL_CFGCR2_QDIV_MODE(x)	((x)<<7)
   7486 #define  DPLL_CFGCR2_KDIV_MASK		(3<<5)
   7487 #define  DPLL_CFGCR2_KDIV(x)		((x)<<5)
   7488 #define  DPLL_CFGCR2_KDIV_5 (0<<5)
   7489 #define  DPLL_CFGCR2_KDIV_2 (1<<5)
   7490 #define  DPLL_CFGCR2_KDIV_3 (2<<5)
   7491 #define  DPLL_CFGCR2_KDIV_1 (3<<5)
   7492 #define  DPLL_CFGCR2_PDIV_MASK		(7<<2)
   7493 #define  DPLL_CFGCR2_PDIV(x)		((x)<<2)
   7494 #define  DPLL_CFGCR2_PDIV_1 (0<<2)
   7495 #define  DPLL_CFGCR2_PDIV_2 (1<<2)
   7496 #define  DPLL_CFGCR2_PDIV_3 (2<<2)
   7497 #define  DPLL_CFGCR2_PDIV_7 (4<<2)
   7498 #define  DPLL_CFGCR2_CENTRAL_FREQ_MASK	(3)
   7499 
   7500 #define DPLL_CFGCR1(id) (DPLL1_CFGCR1 + ((id) - SKL_DPLL1) * 8)
   7501 #define DPLL_CFGCR2(id) (DPLL1_CFGCR2 + ((id) - SKL_DPLL1) * 8)
   7502 
   7503 /* BXT display engine PLL */
   7504 #define BXT_DE_PLL_CTL			0x6d000
   7505 #define   BXT_DE_PLL_RATIO(x)		(x)	/* {60,65,100} * 19.2MHz */
   7506 #define   BXT_DE_PLL_RATIO_MASK		0xff
   7507 
   7508 #define BXT_DE_PLL_ENABLE		0x46070
   7509 #define   BXT_DE_PLL_PLL_ENABLE		(1 << 31)
   7510 #define   BXT_DE_PLL_LOCK		(1 << 30)
   7511 
   7512 /* GEN9 DC */
   7513 #define DC_STATE_EN			0x45504
   7514 #define  DC_STATE_EN_UPTO_DC5		(1<<0)
   7515 #define  DC_STATE_EN_DC9		(1<<3)
   7516 #define  DC_STATE_EN_UPTO_DC6		(2<<0)
   7517 #define  DC_STATE_EN_UPTO_DC5_DC6_MASK   0x3
   7518 
   7519 #define  DC_STATE_DEBUG                  0x45520
   7520 #define  DC_STATE_DEBUG_MASK_MEMORY_UP	(1<<1)
   7521 
   7522 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
   7523  * since on HSW we can't write to it using I915_WRITE. */
   7524 #define D_COMP_HSW			(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
   7525 #define D_COMP_BDW			0x138144
   7526 #define  D_COMP_RCOMP_IN_PROGRESS	(1<<9)
   7527 #define  D_COMP_COMP_FORCE		(1<<8)
   7528 #define  D_COMP_COMP_DISABLE		(1<<0)
   7529 
   7530 /* Pipe WM_LINETIME - watermark line time */
   7531 #define PIPE_WM_LINETIME_A		0x45270
   7532 #define PIPE_WM_LINETIME_B		0x45274
   7533 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
   7534 					   PIPE_WM_LINETIME_B)
   7535 #define   PIPE_WM_LINETIME_MASK			(0x1ff)
   7536 #define   PIPE_WM_LINETIME_TIME(x)		((x))
   7537 #define   PIPE_WM_LINETIME_IPS_LINETIME_MASK	(0x1ff<<16)
   7538 #define   PIPE_WM_LINETIME_IPS_LINETIME(x)	((x)<<16)
   7539 
   7540 /* SFUSE_STRAP */
   7541 #define SFUSE_STRAP			0xc2014
   7542 #define  SFUSE_STRAP_FUSE_LOCK		(1<<13)
   7543 #define  SFUSE_STRAP_DISPLAY_DISABLED	(1<<7)
   7544 #define  SFUSE_STRAP_DDIB_DETECTED	(1<<2)
   7545 #define  SFUSE_STRAP_DDIC_DETECTED	(1<<1)
   7546 #define  SFUSE_STRAP_DDID_DETECTED	(1<<0)
   7547 
   7548 #define WM_MISC				0x45260
   7549 #define  WM_MISC_DATA_PARTITION_5_6	(1 << 0)
   7550 
   7551 #define WM_DBG				0x45280
   7552 #define  WM_DBG_DISALLOW_MULTIPLE_LP	(1<<0)
   7553 #define  WM_DBG_DISALLOW_MAXFIFO	(1<<1)
   7554 #define  WM_DBG_DISALLOW_SPRITE		(1<<2)
   7555 
   7556 /* pipe CSC */
   7557 #define _PIPE_A_CSC_COEFF_RY_GY	0x49010
   7558 #define _PIPE_A_CSC_COEFF_BY	0x49014
   7559 #define _PIPE_A_CSC_COEFF_RU_GU	0x49018
   7560 #define _PIPE_A_CSC_COEFF_BU	0x4901c
   7561 #define _PIPE_A_CSC_COEFF_RV_GV	0x49020
   7562 #define _PIPE_A_CSC_COEFF_BV	0x49024
   7563 #define _PIPE_A_CSC_MODE	0x49028
   7564 #define   CSC_BLACK_SCREEN_OFFSET	(1 << 2)
   7565 #define   CSC_POSITION_BEFORE_GAMMA	(1 << 1)
   7566 #define   CSC_MODE_YUV_TO_RGB		(1 << 0)
   7567 #define _PIPE_A_CSC_PREOFF_HI	0x49030
   7568 #define _PIPE_A_CSC_PREOFF_ME	0x49034
   7569 #define _PIPE_A_CSC_PREOFF_LO	0x49038
   7570 #define _PIPE_A_CSC_POSTOFF_HI	0x49040
   7571 #define _PIPE_A_CSC_POSTOFF_ME	0x49044
   7572 #define _PIPE_A_CSC_POSTOFF_LO	0x49048
   7573 
   7574 #define _PIPE_B_CSC_COEFF_RY_GY	0x49110
   7575 #define _PIPE_B_CSC_COEFF_BY	0x49114
   7576 #define _PIPE_B_CSC_COEFF_RU_GU	0x49118
   7577 #define _PIPE_B_CSC_COEFF_BU	0x4911c
   7578 #define _PIPE_B_CSC_COEFF_RV_GV	0x49120
   7579 #define _PIPE_B_CSC_COEFF_BV	0x49124
   7580 #define _PIPE_B_CSC_MODE	0x49128
   7581 #define _PIPE_B_CSC_PREOFF_HI	0x49130
   7582 #define _PIPE_B_CSC_PREOFF_ME	0x49134
   7583 #define _PIPE_B_CSC_PREOFF_LO	0x49138
   7584 #define _PIPE_B_CSC_POSTOFF_HI	0x49140
   7585 #define _PIPE_B_CSC_POSTOFF_ME	0x49144
   7586 #define _PIPE_B_CSC_POSTOFF_LO	0x49148
   7587 
   7588 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
   7589 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
   7590 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
   7591 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
   7592 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
   7593 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
   7594 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
   7595 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
   7596 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
   7597 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
   7598 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
   7599 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
   7600 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
   7601 
   7602 /* MIPI DSI registers */
   7603 
   7604 #define _MIPI_PORT(port, a, c)	_PORT3(port, a, 0, c)	/* ports A and C only */
   7605 
   7606 /* BXT MIPI clock controls */
   7607 #define BXT_MAX_VAR_OUTPUT_KHZ			39500
   7608 
   7609 #define BXT_MIPI_CLOCK_CTL			0x46090
   7610 #define  BXT_MIPI1_DIV_SHIFT			26
   7611 #define  BXT_MIPI2_DIV_SHIFT			10
   7612 #define  BXT_MIPI_DIV_SHIFT(port)		\
   7613 			_MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
   7614 					BXT_MIPI2_DIV_SHIFT)
   7615 /* Var clock divider to generate TX source. Result must be < 39.5 M */
   7616 #define  BXT_MIPI1_ESCLK_VAR_DIV_MASK		(0x3F << 26)
   7617 #define  BXT_MIPI2_ESCLK_VAR_DIV_MASK		(0x3F << 10)
   7618 #define  BXT_MIPI_ESCLK_VAR_DIV_MASK(port)	\
   7619 			_MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
   7620 						BXT_MIPI2_ESCLK_VAR_DIV_MASK)
   7621 
   7622 #define  BXT_MIPI_ESCLK_VAR_DIV(port, val)	\
   7623 			(val << BXT_MIPI_DIV_SHIFT(port))
   7624 /* TX control divider to select actual TX clock output from (8x/var) */
   7625 #define  BXT_MIPI1_TX_ESCLK_SHIFT		21
   7626 #define  BXT_MIPI2_TX_ESCLK_SHIFT		5
   7627 #define  BXT_MIPI_TX_ESCLK_SHIFT(port)		\
   7628 			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
   7629 					BXT_MIPI2_TX_ESCLK_SHIFT)
   7630 #define  BXT_MIPI1_TX_ESCLK_FIXDIV_MASK		(3 << 21)
   7631 #define  BXT_MIPI2_TX_ESCLK_FIXDIV_MASK		(3 << 5)
   7632 #define  BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port)	\
   7633 			_MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
   7634 						BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
   7635 #define  BXT_MIPI_TX_ESCLK_8XDIV_BY2(port)	\
   7636 		(0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
   7637 #define  BXT_MIPI_TX_ESCLK_8XDIV_BY4(port)	\
   7638 		(0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
   7639 #define  BXT_MIPI_TX_ESCLK_8XDIV_BY8(port)	\
   7640 		(0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
   7641 /* RX control divider to select actual RX clock output from 8x*/
   7642 #define  BXT_MIPI1_RX_ESCLK_SHIFT		19
   7643 #define  BXT_MIPI2_RX_ESCLK_SHIFT		3
   7644 #define  BXT_MIPI_RX_ESCLK_SHIFT(port)		\
   7645 			_MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
   7646 					BXT_MIPI2_RX_ESCLK_SHIFT)
   7647 #define  BXT_MIPI1_RX_ESCLK_FIXDIV_MASK		(3 << 19)
   7648 #define  BXT_MIPI2_RX_ESCLK_FIXDIV_MASK		(3 << 3)
   7649 #define  BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port)	\
   7650 		(3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
   7651 #define  BXT_MIPI_RX_ESCLK_8X_BY2(port)	\
   7652 		(1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
   7653 #define  BXT_MIPI_RX_ESCLK_8X_BY3(port)	\
   7654 		(2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
   7655 #define  BXT_MIPI_RX_ESCLK_8X_BY4(port)	\
   7656 		(3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
   7657 /* BXT-A WA: Always prog DPHY dividers to 00 */
   7658 #define  BXT_MIPI1_DPHY_DIV_SHIFT		16
   7659 #define  BXT_MIPI2_DPHY_DIV_SHIFT		0
   7660 #define  BXT_MIPI_DPHY_DIV_SHIFT(port)		\
   7661 			_MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
   7662 					BXT_MIPI2_DPHY_DIV_SHIFT)
   7663 #define  BXT_MIPI_1_DPHY_DIVIDER_MASK		(3 << 16)
   7664 #define  BXT_MIPI_2_DPHY_DIVIDER_MASK		(3 << 0)
   7665 #define  BXT_MIPI_DPHY_DIVIDER_MASK(port)	\
   7666 		(3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
   7667 
   7668 /* BXT MIPI mode configure */
   7669 #define  _BXT_MIPIA_TRANS_HACTIVE			0x6B0F8
   7670 #define  _BXT_MIPIC_TRANS_HACTIVE			0x6B8F8
   7671 #define  BXT_MIPI_TRANS_HACTIVE(tc)	_MIPI_PORT(tc, \
   7672 		_BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
   7673 
   7674 #define  _BXT_MIPIA_TRANS_VACTIVE			0x6B0FC
   7675 #define  _BXT_MIPIC_TRANS_VACTIVE			0x6B8FC
   7676 #define  BXT_MIPI_TRANS_VACTIVE(tc)	_MIPI_PORT(tc, \
   7677 		_BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
   7678 
   7679 #define  _BXT_MIPIA_TRANS_VTOTAL			0x6B100
   7680 #define  _BXT_MIPIC_TRANS_VTOTAL			0x6B900
   7681 #define  BXT_MIPI_TRANS_VTOTAL(tc)	_MIPI_PORT(tc, \
   7682 		_BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
   7683 
   7684 #define BXT_DSI_PLL_CTL			0x161000
   7685 #define  BXT_DSI_PLL_PVD_RATIO_SHIFT	16
   7686 #define  BXT_DSI_PLL_PVD_RATIO_MASK	(3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
   7687 #define  BXT_DSI_PLL_PVD_RATIO_1	(1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
   7688 #define  BXT_DSIC_16X_BY2		(1 << 10)
   7689 #define  BXT_DSIC_16X_BY3		(2 << 10)
   7690 #define  BXT_DSIC_16X_BY4		(3 << 10)
   7691 #define  BXT_DSIA_16X_BY2		(1 << 8)
   7692 #define  BXT_DSIA_16X_BY3		(2 << 8)
   7693 #define  BXT_DSIA_16X_BY4		(3 << 8)
   7694 #define  BXT_DSI_FREQ_SEL_SHIFT		8
   7695 #define  BXT_DSI_FREQ_SEL_MASK		(0xF << BXT_DSI_FREQ_SEL_SHIFT)
   7696 
   7697 #define BXT_DSI_PLL_RATIO_MAX		0x7D
   7698 #define BXT_DSI_PLL_RATIO_MIN		0x22
   7699 #define BXT_DSI_PLL_RATIO_MASK		0xFF
   7700 #define BXT_REF_CLOCK_KHZ		19500
   7701 
   7702 #define BXT_DSI_PLL_ENABLE		0x46080
   7703 #define  BXT_DSI_PLL_DO_ENABLE		(1 << 31)
   7704 #define  BXT_DSI_PLL_LOCKED		(1 << 30)
   7705 
   7706 #define _MIPIA_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61190)
   7707 #define _MIPIC_PORT_CTRL			(VLV_DISPLAY_BASE + 0x61700)
   7708 #define MIPI_PORT_CTRL(port)	_MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
   7709 
   7710  /* BXT port control */
   7711 #define _BXT_MIPIA_PORT_CTRL				0x6B0C0
   7712 #define _BXT_MIPIC_PORT_CTRL				0x6B8C0
   7713 #define BXT_MIPI_PORT_CTRL(tc)	_MIPI_PORT(tc, _BXT_MIPIA_PORT_CTRL, \
   7714 						_BXT_MIPIC_PORT_CTRL)
   7715 
   7716 #define  DPI_ENABLE					(1 << 31) /* A + C */
   7717 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT		27
   7718 #define  MIPIA_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 27)
   7719 #define  DUAL_LINK_MODE_SHIFT				26
   7720 #define  DUAL_LINK_MODE_MASK				(1 << 26)
   7721 #define  DUAL_LINK_MODE_FRONT_BACK			(0 << 26)
   7722 #define  DUAL_LINK_MODE_PIXEL_ALTERNATIVE		(1 << 26)
   7723 #define  DITHERING_ENABLE				(1 << 25) /* A + C */
   7724 #define  FLOPPED_HSTX					(1 << 23)
   7725 #define  DE_INVERT					(1 << 19) /* XXX */
   7726 #define  MIPIA_FLISDSI_DELAY_COUNT_SHIFT		18
   7727 #define  MIPIA_FLISDSI_DELAY_COUNT_MASK			(0xf << 18)
   7728 #define  AFE_LATCHOUT					(1 << 17)
   7729 #define  LP_OUTPUT_HOLD					(1 << 16)
   7730 #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT		15
   7731 #define  MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK		(1 << 15)
   7732 #define  MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT		11
   7733 #define  MIPIC_MIPI4DPHY_DELAY_COUNT_MASK		(0xf << 11)
   7734 #define  CSB_SHIFT					9
   7735 #define  CSB_MASK					(3 << 9)
   7736 #define  CSB_20MHZ					(0 << 9)
   7737 #define  CSB_10MHZ					(1 << 9)
   7738 #define  CSB_40MHZ					(2 << 9)
   7739 #define  BANDGAP_MASK					(1 << 8)
   7740 #define  BANDGAP_PNW_CIRCUIT				(0 << 8)
   7741 #define  BANDGAP_LNC_CIRCUIT				(1 << 8)
   7742 #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT		5
   7743 #define  MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK		(7 << 5)
   7744 #define  TEARING_EFFECT_DELAY				(1 << 4) /* A + C */
   7745 #define  TEARING_EFFECT_SHIFT				2 /* A + C */
   7746 #define  TEARING_EFFECT_MASK				(3 << 2)
   7747 #define  TEARING_EFFECT_OFF				(0 << 2)
   7748 #define  TEARING_EFFECT_DSI				(1 << 2)
   7749 #define  TEARING_EFFECT_GPIO				(2 << 2)
   7750 #define  LANE_CONFIGURATION_SHIFT			0
   7751 #define  LANE_CONFIGURATION_MASK			(3 << 0)
   7752 #define  LANE_CONFIGURATION_4LANE			(0 << 0)
   7753 #define  LANE_CONFIGURATION_DUAL_LINK_A			(1 << 0)
   7754 #define  LANE_CONFIGURATION_DUAL_LINK_B			(2 << 0)
   7755 
   7756 #define _MIPIA_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61194)
   7757 #define _MIPIC_TEARING_CTRL			(VLV_DISPLAY_BASE + 0x61704)
   7758 #define MIPI_TEARING_CTRL(port)			_MIPI_PORT(port, \
   7759 				_MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
   7760 #define  TEARING_EFFECT_DELAY_SHIFT			0
   7761 #define  TEARING_EFFECT_DELAY_MASK			(0xffff << 0)
   7762 
   7763 /* XXX: all bits reserved */
   7764 #define _MIPIA_AUTOPWG			(VLV_DISPLAY_BASE + 0x611a0)
   7765 
   7766 /* MIPI DSI Controller and D-PHY registers */
   7767 
   7768 #define _MIPIA_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb000)
   7769 #define _MIPIC_DEVICE_READY		(dev_priv->mipi_mmio_base + 0xb800)
   7770 #define MIPI_DEVICE_READY(port)		_MIPI_PORT(port, _MIPIA_DEVICE_READY, \
   7771 						_MIPIC_DEVICE_READY)
   7772 #define  BUS_POSSESSION					(1 << 3) /* set to give bus to receiver */
   7773 #define  ULPS_STATE_MASK				(3 << 1)
   7774 #define  ULPS_STATE_ENTER				(2 << 1)
   7775 #define  ULPS_STATE_EXIT				(1 << 1)
   7776 #define  ULPS_STATE_NORMAL_OPERATION			(0 << 1)
   7777 #define  DEVICE_READY					(1 << 0)
   7778 
   7779 #define _MIPIA_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb004)
   7780 #define _MIPIC_INTR_STAT		(dev_priv->mipi_mmio_base + 0xb804)
   7781 #define MIPI_INTR_STAT(port)		_MIPI_PORT(port, _MIPIA_INTR_STAT, \
   7782 					_MIPIC_INTR_STAT)
   7783 #define _MIPIA_INTR_EN			(dev_priv->mipi_mmio_base + 0xb008)
   7784 #define _MIPIC_INTR_EN			(dev_priv->mipi_mmio_base + 0xb808)
   7785 #define MIPI_INTR_EN(port)		_MIPI_PORT(port, _MIPIA_INTR_EN, \
   7786 					_MIPIC_INTR_EN)
   7787 #define  TEARING_EFFECT					(1 << 31)
   7788 #define  SPL_PKT_SENT_INTERRUPT				(1 << 30)
   7789 #define  GEN_READ_DATA_AVAIL				(1 << 29)
   7790 #define  LP_GENERIC_WR_FIFO_FULL			(1 << 28)
   7791 #define  HS_GENERIC_WR_FIFO_FULL			(1 << 27)
   7792 #define  RX_PROT_VIOLATION				(1 << 26)
   7793 #define  RX_INVALID_TX_LENGTH				(1 << 25)
   7794 #define  ACK_WITH_NO_ERROR				(1 << 24)
   7795 #define  TURN_AROUND_ACK_TIMEOUT			(1 << 23)
   7796 #define  LP_RX_TIMEOUT					(1 << 22)
   7797 #define  HS_TX_TIMEOUT					(1 << 21)
   7798 #define  DPI_FIFO_UNDERRUN				(1 << 20)
   7799 #define  LOW_CONTENTION					(1 << 19)
   7800 #define  HIGH_CONTENTION				(1 << 18)
   7801 #define  TXDSI_VC_ID_INVALID				(1 << 17)
   7802 #define  TXDSI_DATA_TYPE_NOT_RECOGNISED			(1 << 16)
   7803 #define  TXCHECKSUM_ERROR				(1 << 15)
   7804 #define  TXECC_MULTIBIT_ERROR				(1 << 14)
   7805 #define  TXECC_SINGLE_BIT_ERROR				(1 << 13)
   7806 #define  TXFALSE_CONTROL_ERROR				(1 << 12)
   7807 #define  RXDSI_VC_ID_INVALID				(1 << 11)
   7808 #define  RXDSI_DATA_TYPE_NOT_REGOGNISED			(1 << 10)
   7809 #define  RXCHECKSUM_ERROR				(1 << 9)
   7810 #define  RXECC_MULTIBIT_ERROR				(1 << 8)
   7811 #define  RXECC_SINGLE_BIT_ERROR				(1 << 7)
   7812 #define  RXFALSE_CONTROL_ERROR				(1 << 6)
   7813 #define  RXHS_RECEIVE_TIMEOUT_ERROR			(1 << 5)
   7814 #define  RX_LP_TX_SYNC_ERROR				(1 << 4)
   7815 #define  RXEXCAPE_MODE_ENTRY_ERROR			(1 << 3)
   7816 #define  RXEOT_SYNC_ERROR				(1 << 2)
   7817 #define  RXSOT_SYNC_ERROR				(1 << 1)
   7818 #define  RXSOT_ERROR					(1 << 0)
   7819 
   7820 #define _MIPIA_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb00c)
   7821 #define _MIPIC_DSI_FUNC_PRG		(dev_priv->mipi_mmio_base + 0xb80c)
   7822 #define MIPI_DSI_FUNC_PRG(port)		_MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
   7823 						_MIPIC_DSI_FUNC_PRG)
   7824 #define  CMD_MODE_DATA_WIDTH_MASK			(7 << 13)
   7825 #define  CMD_MODE_NOT_SUPPORTED				(0 << 13)
   7826 #define  CMD_MODE_DATA_WIDTH_16_BIT			(1 << 13)
   7827 #define  CMD_MODE_DATA_WIDTH_9_BIT			(2 << 13)
   7828 #define  CMD_MODE_DATA_WIDTH_8_BIT			(3 << 13)
   7829 #define  CMD_MODE_DATA_WIDTH_OPTION1			(4 << 13)
   7830 #define  CMD_MODE_DATA_WIDTH_OPTION2			(5 << 13)
   7831 #define  VID_MODE_FORMAT_MASK				(0xf << 7)
   7832 #define  VID_MODE_NOT_SUPPORTED				(0 << 7)
   7833 #define  VID_MODE_FORMAT_RGB565				(1 << 7)
   7834 #define  VID_MODE_FORMAT_RGB666				(2 << 7)
   7835 #define  VID_MODE_FORMAT_RGB666_LOOSE			(3 << 7)
   7836 #define  VID_MODE_FORMAT_RGB888				(4 << 7)
   7837 #define  CMD_MODE_CHANNEL_NUMBER_SHIFT			5
   7838 #define  CMD_MODE_CHANNEL_NUMBER_MASK			(3 << 5)
   7839 #define  VID_MODE_CHANNEL_NUMBER_SHIFT			3
   7840 #define  VID_MODE_CHANNEL_NUMBER_MASK			(3 << 3)
   7841 #define  DATA_LANES_PRG_REG_SHIFT			0
   7842 #define  DATA_LANES_PRG_REG_MASK			(7 << 0)
   7843 
   7844 #define _MIPIA_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb010)
   7845 #define _MIPIC_HS_TX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb810)
   7846 #define MIPI_HS_TX_TIMEOUT(port)	_MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
   7847 					_MIPIC_HS_TX_TIMEOUT)
   7848 #define  HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK		0xffffff
   7849 
   7850 #define _MIPIA_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb014)
   7851 #define _MIPIC_LP_RX_TIMEOUT		(dev_priv->mipi_mmio_base + 0xb814)
   7852 #define MIPI_LP_RX_TIMEOUT(port)	_MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
   7853 					_MIPIC_LP_RX_TIMEOUT)
   7854 #define  LOW_POWER_RX_TIMEOUT_COUNTER_MASK		0xffffff
   7855 
   7856 #define _MIPIA_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb018)
   7857 #define _MIPIC_TURN_AROUND_TIMEOUT	(dev_priv->mipi_mmio_base + 0xb818)
   7858 #define MIPI_TURN_AROUND_TIMEOUT(port)	_MIPI_PORT(port, \
   7859 			_MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
   7860 #define  TURN_AROUND_TIMEOUT_MASK			0x3f
   7861 
   7862 #define _MIPIA_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb01c)
   7863 #define _MIPIC_DEVICE_RESET_TIMER	(dev_priv->mipi_mmio_base + 0xb81c)
   7864 #define MIPI_DEVICE_RESET_TIMER(port)	_MIPI_PORT(port, \
   7865 			_MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
   7866 #define  DEVICE_RESET_TIMER_MASK			0xffff
   7867 
   7868 #define _MIPIA_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb020)
   7869 #define _MIPIC_DPI_RESOLUTION		(dev_priv->mipi_mmio_base + 0xb820)
   7870 #define MIPI_DPI_RESOLUTION(port)	_MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
   7871 					_MIPIC_DPI_RESOLUTION)
   7872 #define  VERTICAL_ADDRESS_SHIFT				16
   7873 #define  VERTICAL_ADDRESS_MASK				(0xffff << 16)
   7874 #define  HORIZONTAL_ADDRESS_SHIFT			0
   7875 #define  HORIZONTAL_ADDRESS_MASK			0xffff
   7876 
   7877 #define _MIPIA_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb024)
   7878 #define _MIPIC_DBI_FIFO_THROTTLE	(dev_priv->mipi_mmio_base + 0xb824)
   7879 #define MIPI_DBI_FIFO_THROTTLE(port)	_MIPI_PORT(port, \
   7880 			_MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
   7881 #define  DBI_FIFO_EMPTY_HALF				(0 << 0)
   7882 #define  DBI_FIFO_EMPTY_QUARTER				(1 << 0)
   7883 #define  DBI_FIFO_EMPTY_7_LOCATIONS			(2 << 0)
   7884 
   7885 /* regs below are bits 15:0 */
   7886 #define _MIPIA_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb028)
   7887 #define _MIPIC_HSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb828)
   7888 #define MIPI_HSYNC_PADDING_COUNT(port)	_MIPI_PORT(port, \
   7889 			_MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
   7890 
   7891 #define _MIPIA_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb02c)
   7892 #define _MIPIC_HBP_COUNT		(dev_priv->mipi_mmio_base + 0xb82c)
   7893 #define MIPI_HBP_COUNT(port)		_MIPI_PORT(port, _MIPIA_HBP_COUNT, \
   7894 					_MIPIC_HBP_COUNT)
   7895 
   7896 #define _MIPIA_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb030)
   7897 #define _MIPIC_HFP_COUNT		(dev_priv->mipi_mmio_base + 0xb830)
   7898 #define MIPI_HFP_COUNT(port)		_MIPI_PORT(port, _MIPIA_HFP_COUNT, \
   7899 					_MIPIC_HFP_COUNT)
   7900 
   7901 #define _MIPIA_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb034)
   7902 #define _MIPIC_HACTIVE_AREA_COUNT	(dev_priv->mipi_mmio_base + 0xb834)
   7903 #define MIPI_HACTIVE_AREA_COUNT(port)	_MIPI_PORT(port, \
   7904 			_MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
   7905 
   7906 #define _MIPIA_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb038)
   7907 #define _MIPIC_VSYNC_PADDING_COUNT	(dev_priv->mipi_mmio_base + 0xb838)
   7908 #define MIPI_VSYNC_PADDING_COUNT(port)	_MIPI_PORT(port, \
   7909 			_MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
   7910 
   7911 #define _MIPIA_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb03c)
   7912 #define _MIPIC_VBP_COUNT		(dev_priv->mipi_mmio_base + 0xb83c)
   7913 #define MIPI_VBP_COUNT(port)		_MIPI_PORT(port, _MIPIA_VBP_COUNT, \
   7914 					_MIPIC_VBP_COUNT)
   7915 
   7916 #define _MIPIA_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb040)
   7917 #define _MIPIC_VFP_COUNT		(dev_priv->mipi_mmio_base + 0xb840)
   7918 #define MIPI_VFP_COUNT(port)		_MIPI_PORT(port, _MIPIA_VFP_COUNT, \
   7919 					_MIPIC_VFP_COUNT)
   7920 
   7921 #define _MIPIA_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb044)
   7922 #define _MIPIC_HIGH_LOW_SWITCH_COUNT	(dev_priv->mipi_mmio_base + 0xb844)
   7923 #define MIPI_HIGH_LOW_SWITCH_COUNT(port)	_MIPI_PORT(port,	\
   7924 		_MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
   7925 
   7926 /* regs above are bits 15:0 */
   7927 
   7928 #define _MIPIA_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb048)
   7929 #define _MIPIC_DPI_CONTROL		(dev_priv->mipi_mmio_base + 0xb848)
   7930 #define MIPI_DPI_CONTROL(port)		_MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
   7931 					_MIPIC_DPI_CONTROL)
   7932 #define  DPI_LP_MODE					(1 << 6)
   7933 #define  BACKLIGHT_OFF					(1 << 5)
   7934 #define  BACKLIGHT_ON					(1 << 4)
   7935 #define  COLOR_MODE_OFF					(1 << 3)
   7936 #define  COLOR_MODE_ON					(1 << 2)
   7937 #define  TURN_ON					(1 << 1)
   7938 #define  SHUTDOWN					(1 << 0)
   7939 
   7940 #define _MIPIA_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb04c)
   7941 #define _MIPIC_DPI_DATA			(dev_priv->mipi_mmio_base + 0xb84c)
   7942 #define MIPI_DPI_DATA(port)		_MIPI_PORT(port, _MIPIA_DPI_DATA, \
   7943 					_MIPIC_DPI_DATA)
   7944 #define  COMMAND_BYTE_SHIFT				0
   7945 #define  COMMAND_BYTE_MASK				(0x3f << 0)
   7946 
   7947 #define _MIPIA_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb050)
   7948 #define _MIPIC_INIT_COUNT		(dev_priv->mipi_mmio_base + 0xb850)
   7949 #define MIPI_INIT_COUNT(port)		_MIPI_PORT(port, _MIPIA_INIT_COUNT, \
   7950 					_MIPIC_INIT_COUNT)
   7951 #define  MASTER_INIT_TIMER_SHIFT			0
   7952 #define  MASTER_INIT_TIMER_MASK				(0xffff << 0)
   7953 
   7954 #define _MIPIA_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb054)
   7955 #define _MIPIC_MAX_RETURN_PKT_SIZE	(dev_priv->mipi_mmio_base + 0xb854)
   7956 #define MIPI_MAX_RETURN_PKT_SIZE(port)	_MIPI_PORT(port, \
   7957 			_MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
   7958 #define  MAX_RETURN_PKT_SIZE_SHIFT			0
   7959 #define  MAX_RETURN_PKT_SIZE_MASK			(0x3ff << 0)
   7960 
   7961 #define _MIPIA_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb058)
   7962 #define _MIPIC_VIDEO_MODE_FORMAT	(dev_priv->mipi_mmio_base + 0xb858)
   7963 #define MIPI_VIDEO_MODE_FORMAT(port)	_MIPI_PORT(port, \
   7964 			_MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
   7965 #define  RANDOM_DPI_DISPLAY_RESOLUTION			(1 << 4)
   7966 #define  DISABLE_VIDEO_BTA				(1 << 3)
   7967 #define  IP_TG_CONFIG					(1 << 2)
   7968 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE		(1 << 0)
   7969 #define  VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS		(2 << 0)
   7970 #define  VIDEO_MODE_BURST				(3 << 0)
   7971 
   7972 #define _MIPIA_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb05c)
   7973 #define _MIPIC_EOT_DISABLE		(dev_priv->mipi_mmio_base + 0xb85c)
   7974 #define MIPI_EOT_DISABLE(port)		_MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
   7975 					_MIPIC_EOT_DISABLE)
   7976 #define  LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 7)
   7977 #define  HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE		(1 << 6)
   7978 #define  LOW_CONTENTION_RECOVERY_DISABLE		(1 << 5)
   7979 #define  HIGH_CONTENTION_RECOVERY_DISABLE		(1 << 4)
   7980 #define  TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
   7981 #define  TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE		(1 << 2)
   7982 #define  CLOCKSTOP					(1 << 1)
   7983 #define  EOT_DISABLE					(1 << 0)
   7984 
   7985 #define _MIPIA_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb060)
   7986 #define _MIPIC_LP_BYTECLK		(dev_priv->mipi_mmio_base + 0xb860)
   7987 #define MIPI_LP_BYTECLK(port)		_MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
   7988 					_MIPIC_LP_BYTECLK)
   7989 #define  LP_BYTECLK_SHIFT				0
   7990 #define  LP_BYTECLK_MASK				(0xffff << 0)
   7991 
   7992 /* bits 31:0 */
   7993 #define _MIPIA_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb064)
   7994 #define _MIPIC_LP_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb864)
   7995 #define MIPI_LP_GEN_DATA(port)		_MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
   7996 					_MIPIC_LP_GEN_DATA)
   7997 
   7998 /* bits 31:0 */
   7999 #define _MIPIA_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb068)
   8000 #define _MIPIC_HS_GEN_DATA		(dev_priv->mipi_mmio_base + 0xb868)
   8001 #define MIPI_HS_GEN_DATA(port)		_MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
   8002 					_MIPIC_HS_GEN_DATA)
   8003 
   8004 #define _MIPIA_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb06c)
   8005 #define _MIPIC_LP_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb86c)
   8006 #define MIPI_LP_GEN_CTRL(port)		_MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
   8007 					_MIPIC_LP_GEN_CTRL)
   8008 #define _MIPIA_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb070)
   8009 #define _MIPIC_HS_GEN_CTRL		(dev_priv->mipi_mmio_base + 0xb870)
   8010 #define MIPI_HS_GEN_CTRL(port)		_MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
   8011 					_MIPIC_HS_GEN_CTRL)
   8012 #define  LONG_PACKET_WORD_COUNT_SHIFT			8
   8013 #define  LONG_PACKET_WORD_COUNT_MASK			(0xffff << 8)
   8014 #define  SHORT_PACKET_PARAM_SHIFT			8
   8015 #define  SHORT_PACKET_PARAM_MASK			(0xffff << 8)
   8016 #define  VIRTUAL_CHANNEL_SHIFT				6
   8017 #define  VIRTUAL_CHANNEL_MASK				(3 << 6)
   8018 #define  DATA_TYPE_SHIFT				0
   8019 #define  DATA_TYPE_MASK					(0x3f << 0)
   8020 /* data type values, see include/video/mipi_display.h */
   8021 
   8022 #define _MIPIA_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb074)
   8023 #define _MIPIC_GEN_FIFO_STAT		(dev_priv->mipi_mmio_base + 0xb874)
   8024 #define MIPI_GEN_FIFO_STAT(port)	_MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
   8025 					_MIPIC_GEN_FIFO_STAT)
   8026 #define  DPI_FIFO_EMPTY					(1 << 28)
   8027 #define  DBI_FIFO_EMPTY					(1 << 27)
   8028 #define  LP_CTRL_FIFO_EMPTY				(1 << 26)
   8029 #define  LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
   8030 #define  LP_CTRL_FIFO_FULL				(1 << 24)
   8031 #define  HS_CTRL_FIFO_EMPTY				(1 << 18)
   8032 #define  HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
   8033 #define  HS_CTRL_FIFO_FULL				(1 << 16)
   8034 #define  LP_DATA_FIFO_EMPTY				(1 << 10)
   8035 #define  LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
   8036 #define  LP_DATA_FIFO_FULL				(1 << 8)
   8037 #define  HS_DATA_FIFO_EMPTY				(1 << 2)
   8038 #define  HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
   8039 #define  HS_DATA_FIFO_FULL				(1 << 0)
   8040 
   8041 #define _MIPIA_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb078)
   8042 #define _MIPIC_HS_LS_DBI_ENABLE		(dev_priv->mipi_mmio_base + 0xb878)
   8043 #define MIPI_HS_LP_DBI_ENABLE(port)	_MIPI_PORT(port, \
   8044 			_MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
   8045 #define  DBI_HS_LP_MODE_MASK				(1 << 0)
   8046 #define  DBI_LP_MODE					(1 << 0)
   8047 #define  DBI_HS_MODE					(0 << 0)
   8048 
   8049 #define _MIPIA_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb080)
   8050 #define _MIPIC_DPHY_PARAM		(dev_priv->mipi_mmio_base + 0xb880)
   8051 #define MIPI_DPHY_PARAM(port)		_MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
   8052 					_MIPIC_DPHY_PARAM)
   8053 #define  EXIT_ZERO_COUNT_SHIFT				24
   8054 #define  EXIT_ZERO_COUNT_MASK				(0x3f << 24)
   8055 #define  TRAIL_COUNT_SHIFT				16
   8056 #define  TRAIL_COUNT_MASK				(0x1f << 16)
   8057 #define  CLK_ZERO_COUNT_SHIFT				8
   8058 #define  CLK_ZERO_COUNT_MASK				(0xff << 8)
   8059 #define  PREPARE_COUNT_SHIFT				0
   8060 #define  PREPARE_COUNT_MASK				(0x3f << 0)
   8061 
   8062 /* bits 31:0 */
   8063 #define _MIPIA_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb084)
   8064 #define _MIPIC_DBI_BW_CTRL		(dev_priv->mipi_mmio_base + 0xb884)
   8065 #define MIPI_DBI_BW_CTRL(port)		_MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
   8066 					_MIPIC_DBI_BW_CTRL)
   8067 
   8068 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
   8069 							+ 0xb088)
   8070 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT		(dev_priv->mipi_mmio_base \
   8071 							+ 0xb888)
   8072 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port)	_MIPI_PORT(port, \
   8073 	_MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
   8074 #define  LP_HS_SSW_CNT_SHIFT				16
   8075 #define  LP_HS_SSW_CNT_MASK				(0xffff << 16)
   8076 #define  HS_LP_PWR_SW_CNT_SHIFT				0
   8077 #define  HS_LP_PWR_SW_CNT_MASK				(0xffff << 0)
   8078 
   8079 #define _MIPIA_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb08c)
   8080 #define _MIPIC_STOP_STATE_STALL		(dev_priv->mipi_mmio_base + 0xb88c)
   8081 #define MIPI_STOP_STATE_STALL(port)	_MIPI_PORT(port, \
   8082 			_MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
   8083 #define  STOP_STATE_STALL_COUNTER_SHIFT			0
   8084 #define  STOP_STATE_STALL_COUNTER_MASK			(0xff << 0)
   8085 
   8086 #define _MIPIA_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb090)
   8087 #define _MIPIC_INTR_STAT_REG_1		(dev_priv->mipi_mmio_base + 0xb890)
   8088 #define MIPI_INTR_STAT_REG_1(port)	_MIPI_PORT(port, \
   8089 				_MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
   8090 #define _MIPIA_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb094)
   8091 #define _MIPIC_INTR_EN_REG_1		(dev_priv->mipi_mmio_base + 0xb894)
   8092 #define MIPI_INTR_EN_REG_1(port)	_MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
   8093 					_MIPIC_INTR_EN_REG_1)
   8094 #define  RX_CONTENTION_DETECTED				(1 << 0)
   8095 
   8096 /* XXX: only pipe A ?!? */
   8097 #define MIPIA_DBI_TYPEC_CTRL		(dev_priv->mipi_mmio_base + 0xb100)
   8098 #define  DBI_TYPEC_ENABLE				(1 << 31)
   8099 #define  DBI_TYPEC_WIP					(1 << 30)
   8100 #define  DBI_TYPEC_OPTION_SHIFT				28
   8101 #define  DBI_TYPEC_OPTION_MASK				(3 << 28)
   8102 #define  DBI_TYPEC_FREQ_SHIFT				24
   8103 #define  DBI_TYPEC_FREQ_MASK				(0xf << 24)
   8104 #define  DBI_TYPEC_OVERRIDE				(1 << 8)
   8105 #define  DBI_TYPEC_OVERRIDE_COUNTER_SHIFT		0
   8106 #define  DBI_TYPEC_OVERRIDE_COUNTER_MASK		(0xff << 0)
   8107 
   8108 
   8109 /* MIPI adapter registers */
   8110 
   8111 #define _MIPIA_CTRL			(dev_priv->mipi_mmio_base + 0xb104)
   8112 #define _MIPIC_CTRL			(dev_priv->mipi_mmio_base + 0xb904)
   8113 #define MIPI_CTRL(port)			_MIPI_PORT(port, _MIPIA_CTRL, \
   8114 					_MIPIC_CTRL)
   8115 #define  ESCAPE_CLOCK_DIVIDER_SHIFT			5 /* A only */
   8116 #define  ESCAPE_CLOCK_DIVIDER_MASK			(3 << 5)
   8117 #define  ESCAPE_CLOCK_DIVIDER_1				(0 << 5)
   8118 #define  ESCAPE_CLOCK_DIVIDER_2				(1 << 5)
   8119 #define  ESCAPE_CLOCK_DIVIDER_4				(2 << 5)
   8120 #define  READ_REQUEST_PRIORITY_SHIFT			3
   8121 #define  READ_REQUEST_PRIORITY_MASK			(3 << 3)
   8122 #define  READ_REQUEST_PRIORITY_LOW			(0 << 3)
   8123 #define  READ_REQUEST_PRIORITY_HIGH			(3 << 3)
   8124 #define  RGB_FLIP_TO_BGR				(1 << 2)
   8125 
   8126 #define  BXT_PIPE_SELECT_MASK				(7 << 7)
   8127 #define  BXT_PIPE_SELECT_C				(2 << 7)
   8128 #define  BXT_PIPE_SELECT_B				(1 << 7)
   8129 #define  BXT_PIPE_SELECT_A				(0 << 7)
   8130 
   8131 #define _MIPIA_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb108)
   8132 #define _MIPIC_DATA_ADDRESS		(dev_priv->mipi_mmio_base + 0xb908)
   8133 #define MIPI_DATA_ADDRESS(port)		_MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
   8134 					_MIPIC_DATA_ADDRESS)
   8135 #define  DATA_MEM_ADDRESS_SHIFT				5
   8136 #define  DATA_MEM_ADDRESS_MASK				(0x7ffffff << 5)
   8137 #define  DATA_VALID					(1 << 0)
   8138 
   8139 #define _MIPIA_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb10c)
   8140 #define _MIPIC_DATA_LENGTH		(dev_priv->mipi_mmio_base + 0xb90c)
   8141 #define MIPI_DATA_LENGTH(port)		_MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
   8142 					_MIPIC_DATA_LENGTH)
   8143 #define  DATA_LENGTH_SHIFT				0
   8144 #define  DATA_LENGTH_MASK				(0xfffff << 0)
   8145 
   8146 #define _MIPIA_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb110)
   8147 #define _MIPIC_COMMAND_ADDRESS		(dev_priv->mipi_mmio_base + 0xb910)
   8148 #define MIPI_COMMAND_ADDRESS(port)	_MIPI_PORT(port, \
   8149 				_MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
   8150 #define  COMMAND_MEM_ADDRESS_SHIFT			5
   8151 #define  COMMAND_MEM_ADDRESS_MASK			(0x7ffffff << 5)
   8152 #define  AUTO_PWG_ENABLE				(1 << 2)
   8153 #define  MEMORY_WRITE_DATA_FROM_PIPE_RENDERING		(1 << 1)
   8154 #define  COMMAND_VALID					(1 << 0)
   8155 
   8156 #define _MIPIA_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb114)
   8157 #define _MIPIC_COMMAND_LENGTH		(dev_priv->mipi_mmio_base + 0xb914)
   8158 #define MIPI_COMMAND_LENGTH(port)	_MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
   8159 					_MIPIC_COMMAND_LENGTH)
   8160 #define  COMMAND_LENGTH_SHIFT(n)			(8 * (n)) /* n: 0...3 */
   8161 #define  COMMAND_LENGTH_MASK(n)				(0xff << (8 * (n)))
   8162 
   8163 #define _MIPIA_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb118)
   8164 #define _MIPIC_READ_DATA_RETURN0	(dev_priv->mipi_mmio_base + 0xb918)
   8165 #define MIPI_READ_DATA_RETURN(port, n) \
   8166 	(_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
   8167 					+ 4 * (n)) /* n: 0...7 */
   8168 
   8169 #define _MIPIA_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb138)
   8170 #define _MIPIC_READ_DATA_VALID		(dev_priv->mipi_mmio_base + 0xb938)
   8171 #define MIPI_READ_DATA_VALID(port)	_MIPI_PORT(port, \
   8172 				_MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
   8173 #define  READ_DATA_VALID(n)				(1 << (n))
   8174 
   8175 /* For UMS only (deprecated): */
   8176 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
   8177 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
   8178 
   8179 /* MOCS (Memory Object Control State) registers */
   8180 #define GEN9_LNCFCMOCS0		0xb020	/* L3 Cache Control base */
   8181 
   8182 #define GEN9_GFX_MOCS_0		0xc800	/* Graphics MOCS base register*/
   8183 #define GEN9_MFX0_MOCS_0	0xc900	/* Media 0 MOCS base register*/
   8184 #define GEN9_MFX1_MOCS_0	0xca00	/* Media 1 MOCS base register*/
   8185 #define GEN9_VEBOX_MOCS_0	0xcb00	/* Video MOCS base register*/
   8186 #define GEN9_BLT_MOCS_0		0xcc00	/* Blitter MOCS base register*/
   8187 
   8188 #endif /* _I915_REG_H_ */
   8189