1 1.1 riastrad /* $NetBSD: intel_pch.h,v 1.2 2021/12/18 23:45:28 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* SPDX-License-Identifier: MIT */ 4 1.1 riastrad /* 5 1.1 riastrad * Copyright 2019 Intel Corporation. 6 1.1 riastrad */ 7 1.1 riastrad 8 1.1 riastrad #ifndef __INTEL_PCH__ 9 1.1 riastrad #define __INTEL_PCH__ 10 1.1 riastrad 11 1.1 riastrad struct drm_i915_private; 12 1.1 riastrad 13 1.1 riastrad /* 14 1.1 riastrad * Sorted by south display engine compatibility. 15 1.1 riastrad * If the new PCH comes with a south display engine that is not 16 1.1 riastrad * inherited from the latest item, please do not add it to the 17 1.1 riastrad * end. Instead, add it right after its "parent" PCH. 18 1.1 riastrad */ 19 1.1 riastrad enum intel_pch { 20 1.1 riastrad PCH_NOP = -1, /* PCH without south display */ 21 1.1 riastrad PCH_NONE = 0, /* No PCH present */ 22 1.1 riastrad PCH_IBX, /* Ibexpeak PCH */ 23 1.1 riastrad PCH_CPT, /* Cougarpoint/Pantherpoint PCH */ 24 1.1 riastrad PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */ 25 1.1 riastrad PCH_SPT, /* Sunrisepoint/Kaby Lake PCH */ 26 1.1 riastrad PCH_CNP, /* Cannon/Comet Lake PCH */ 27 1.1 riastrad PCH_ICP, /* Ice Lake PCH */ 28 1.1 riastrad PCH_JSP, /* Jasper Lake PCH */ 29 1.1 riastrad PCH_MCC, /* Mule Creek Canyon PCH */ 30 1.1 riastrad PCH_TGP, /* Tiger Lake PCH */ 31 1.1 riastrad }; 32 1.1 riastrad 33 1.1 riastrad #define INTEL_PCH_DEVICE_ID_MASK 0xff80 34 1.1 riastrad #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00 35 1.1 riastrad #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00 36 1.1 riastrad #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00 37 1.1 riastrad #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00 38 1.1 riastrad #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00 39 1.1 riastrad #define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80 40 1.1 riastrad #define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80 41 1.1 riastrad #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100 42 1.1 riastrad #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00 43 1.1 riastrad #define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280 44 1.1 riastrad #define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300 45 1.1 riastrad #define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80 46 1.1 riastrad #define INTEL_PCH_CMP_DEVICE_ID_TYPE 0x0280 47 1.1 riastrad #define INTEL_PCH_CMP2_DEVICE_ID_TYPE 0x0680 48 1.1 riastrad #define INTEL_PCH_CMP_V_DEVICE_ID_TYPE 0xA380 49 1.1 riastrad #define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480 50 1.1 riastrad #define INTEL_PCH_MCC_DEVICE_ID_TYPE 0x4B00 51 1.1 riastrad #define INTEL_PCH_TGP_DEVICE_ID_TYPE 0xA080 52 1.1 riastrad #define INTEL_PCH_TGP2_DEVICE_ID_TYPE 0x4380 53 1.1 riastrad #define INTEL_PCH_JSP_DEVICE_ID_TYPE 0x4D80 54 1.1 riastrad #define INTEL_PCH_JSP2_DEVICE_ID_TYPE 0x3880 55 1.1 riastrad #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100 56 1.1 riastrad #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000 57 1.1 riastrad #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */ 58 1.1 riastrad 59 1.1 riastrad #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type) 60 1.1 riastrad #define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id) 61 1.1 riastrad #define HAS_PCH_JSP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_JSP) 62 1.1 riastrad #define HAS_PCH_MCC(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_MCC) 63 1.1 riastrad #define HAS_PCH_TGP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_TGP) 64 1.1 riastrad #define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP) 65 1.1 riastrad #define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP) 66 1.1 riastrad #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT) 67 1.1 riastrad #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT) 68 1.1 riastrad #define HAS_PCH_LPT_LP(dev_priv) \ 69 1.1 riastrad (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \ 70 1.1 riastrad INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) 71 1.1 riastrad #define HAS_PCH_LPT_H(dev_priv) \ 72 1.1 riastrad (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \ 73 1.1 riastrad INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE) 74 1.1 riastrad #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT) 75 1.1 riastrad #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX) 76 1.1 riastrad #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP) 77 1.1 riastrad #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE) 78 1.1 riastrad 79 1.1 riastrad void intel_detect_pch(struct drm_i915_private *dev_priv); 80 1.1 riastrad 81 1.1 riastrad #endif /* __INTEL_PCH__ */ 82