1 1.2 riastrad /* $NetBSD: mga_dma.c,v 1.3 2021/12/18 23:45:32 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*- 4 1.1 riastrad * Created: Mon Dec 13 01:50:01 1999 by jhartmann (at) precisioninsight.com 5 1.1 riastrad * 6 1.1 riastrad * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas. 7 1.1 riastrad * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California. 8 1.1 riastrad * All Rights Reserved. 9 1.1 riastrad * 10 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 11 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 12 1.1 riastrad * to deal in the Software without restriction, including without limitation 13 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 14 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 15 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 16 1.1 riastrad * 17 1.1 riastrad * The above copyright notice and this permission notice (including the next 18 1.1 riastrad * paragraph) shall be included in all copies or substantial portions of the 19 1.1 riastrad * Software. 20 1.1 riastrad * 21 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 22 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 23 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 24 1.1 riastrad * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 25 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 26 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 27 1.1 riastrad * DEALINGS IN THE SOFTWARE. 28 1.1 riastrad */ 29 1.1 riastrad 30 1.1 riastrad /** 31 1.1 riastrad * \file mga_dma.c 32 1.1 riastrad * DMA support for MGA G200 / G400. 33 1.1 riastrad * 34 1.1 riastrad * \author Rickard E. (Rik) Faith <faith (at) valinux.com> 35 1.1 riastrad * \author Jeff Hartmann <jhartmann (at) valinux.com> 36 1.1 riastrad * \author Keith Whitwell <keith (at) tungstengraphics.com> 37 1.1 riastrad * \author Gareth Hughes <gareth (at) valinux.com> 38 1.1 riastrad */ 39 1.1 riastrad 40 1.2 riastrad #include <sys/cdefs.h> 41 1.2 riastrad __KERNEL_RCSID(0, "$NetBSD: mga_dma.c,v 1.3 2021/12/18 23:45:32 riastradh Exp $"); 42 1.2 riastrad 43 1.3 riastrad #include <linux/delay.h> 44 1.3 riastrad 45 1.1 riastrad #include "mga_drv.h" 46 1.1 riastrad 47 1.1 riastrad #define MGA_DEFAULT_USEC_TIMEOUT 10000 48 1.1 riastrad #define MGA_FREELIST_DEBUG 0 49 1.1 riastrad 50 1.1 riastrad #define MINIMAL_CLEANUP 0 51 1.1 riastrad #define FULL_CLEANUP 1 52 1.1 riastrad static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup); 53 1.1 riastrad 54 1.1 riastrad /* ================================================================ 55 1.1 riastrad * Engine control 56 1.1 riastrad */ 57 1.1 riastrad 58 1.1 riastrad int mga_do_wait_for_idle(drm_mga_private_t *dev_priv) 59 1.1 riastrad { 60 1.1 riastrad u32 status = 0; 61 1.1 riastrad int i; 62 1.1 riastrad DRM_DEBUG("\n"); 63 1.1 riastrad 64 1.1 riastrad for (i = 0; i < dev_priv->usec_timeout; i++) { 65 1.1 riastrad status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK; 66 1.1 riastrad if (status == MGA_ENDPRDMASTS) { 67 1.1 riastrad MGA_WRITE8(MGA_CRTC_INDEX, 0); 68 1.1 riastrad return 0; 69 1.1 riastrad } 70 1.3 riastrad udelay(1); 71 1.1 riastrad } 72 1.1 riastrad 73 1.1 riastrad #if MGA_DMA_DEBUG 74 1.1 riastrad DRM_ERROR("failed!\n"); 75 1.1 riastrad DRM_INFO(" status=0x%08x\n", status); 76 1.1 riastrad #endif 77 1.1 riastrad return -EBUSY; 78 1.1 riastrad } 79 1.1 riastrad 80 1.1 riastrad static int mga_do_dma_reset(drm_mga_private_t *dev_priv) 81 1.1 riastrad { 82 1.1 riastrad drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv; 83 1.1 riastrad drm_mga_primary_buffer_t *primary = &dev_priv->prim; 84 1.1 riastrad 85 1.1 riastrad DRM_DEBUG("\n"); 86 1.1 riastrad 87 1.1 riastrad /* The primary DMA stream should look like new right about now. 88 1.1 riastrad */ 89 1.1 riastrad primary->tail = 0; 90 1.1 riastrad primary->space = primary->size; 91 1.1 riastrad primary->last_flush = 0; 92 1.1 riastrad 93 1.1 riastrad sarea_priv->last_wrap = 0; 94 1.1 riastrad 95 1.1 riastrad /* FIXME: Reset counters, buffer ages etc... 96 1.1 riastrad */ 97 1.1 riastrad 98 1.1 riastrad /* FIXME: What else do we need to reinitialize? WARP stuff? 99 1.1 riastrad */ 100 1.1 riastrad 101 1.1 riastrad return 0; 102 1.1 riastrad } 103 1.1 riastrad 104 1.1 riastrad /* ================================================================ 105 1.1 riastrad * Primary DMA stream 106 1.1 riastrad */ 107 1.1 riastrad 108 1.1 riastrad void mga_do_dma_flush(drm_mga_private_t *dev_priv) 109 1.1 riastrad { 110 1.1 riastrad drm_mga_primary_buffer_t *primary = &dev_priv->prim; 111 1.1 riastrad u32 head, tail; 112 1.1 riastrad u32 status = 0; 113 1.1 riastrad int i; 114 1.1 riastrad DMA_LOCALS; 115 1.1 riastrad DRM_DEBUG("\n"); 116 1.1 riastrad 117 1.1 riastrad /* We need to wait so that we can do an safe flush */ 118 1.1 riastrad for (i = 0; i < dev_priv->usec_timeout; i++) { 119 1.1 riastrad status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK; 120 1.1 riastrad if (status == MGA_ENDPRDMASTS) 121 1.1 riastrad break; 122 1.3 riastrad udelay(1); 123 1.1 riastrad } 124 1.1 riastrad 125 1.1 riastrad if (primary->tail == primary->last_flush) { 126 1.1 riastrad DRM_DEBUG(" bailing out...\n"); 127 1.1 riastrad return; 128 1.1 riastrad } 129 1.1 riastrad 130 1.1 riastrad tail = primary->tail + dev_priv->primary->offset; 131 1.1 riastrad 132 1.1 riastrad /* We need to pad the stream between flushes, as the card 133 1.1 riastrad * actually (partially?) reads the first of these commands. 134 1.1 riastrad * See page 4-16 in the G400 manual, middle of the page or so. 135 1.1 riastrad */ 136 1.1 riastrad BEGIN_DMA(1); 137 1.1 riastrad 138 1.1 riastrad DMA_BLOCK(MGA_DMAPAD, 0x00000000, 139 1.1 riastrad MGA_DMAPAD, 0x00000000, 140 1.1 riastrad MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000); 141 1.1 riastrad 142 1.1 riastrad ADVANCE_DMA(); 143 1.1 riastrad 144 1.1 riastrad primary->last_flush = primary->tail; 145 1.1 riastrad 146 1.1 riastrad head = MGA_READ(MGA_PRIMADDRESS); 147 1.1 riastrad 148 1.1 riastrad if (head <= tail) 149 1.1 riastrad primary->space = primary->size - primary->tail; 150 1.1 riastrad else 151 1.1 riastrad primary->space = head - tail; 152 1.1 riastrad 153 1.1 riastrad DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset)); 154 1.1 riastrad DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset)); 155 1.1 riastrad DRM_DEBUG(" space = 0x%06x\n", primary->space); 156 1.1 riastrad 157 1.1 riastrad mga_flush_write_combine(); 158 1.1 riastrad MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access); 159 1.1 riastrad 160 1.1 riastrad DRM_DEBUG("done.\n"); 161 1.1 riastrad } 162 1.1 riastrad 163 1.1 riastrad void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv) 164 1.1 riastrad { 165 1.1 riastrad drm_mga_primary_buffer_t *primary = &dev_priv->prim; 166 1.1 riastrad u32 head, tail; 167 1.1 riastrad DMA_LOCALS; 168 1.1 riastrad DRM_DEBUG("\n"); 169 1.1 riastrad 170 1.1 riastrad BEGIN_DMA_WRAP(); 171 1.1 riastrad 172 1.1 riastrad DMA_BLOCK(MGA_DMAPAD, 0x00000000, 173 1.1 riastrad MGA_DMAPAD, 0x00000000, 174 1.1 riastrad MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000); 175 1.1 riastrad 176 1.1 riastrad ADVANCE_DMA(); 177 1.1 riastrad 178 1.1 riastrad tail = primary->tail + dev_priv->primary->offset; 179 1.1 riastrad 180 1.1 riastrad primary->tail = 0; 181 1.1 riastrad primary->last_flush = 0; 182 1.1 riastrad primary->last_wrap++; 183 1.1 riastrad 184 1.1 riastrad head = MGA_READ(MGA_PRIMADDRESS); 185 1.1 riastrad 186 1.1 riastrad if (head == dev_priv->primary->offset) 187 1.1 riastrad primary->space = primary->size; 188 1.1 riastrad else 189 1.1 riastrad primary->space = head - dev_priv->primary->offset; 190 1.1 riastrad 191 1.1 riastrad DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset)); 192 1.1 riastrad DRM_DEBUG(" tail = 0x%06x\n", primary->tail); 193 1.1 riastrad DRM_DEBUG(" wrap = %d\n", primary->last_wrap); 194 1.1 riastrad DRM_DEBUG(" space = 0x%06x\n", primary->space); 195 1.1 riastrad 196 1.1 riastrad mga_flush_write_combine(); 197 1.1 riastrad MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access); 198 1.1 riastrad 199 1.1 riastrad set_bit(0, &primary->wrapped); 200 1.1 riastrad DRM_DEBUG("done.\n"); 201 1.1 riastrad } 202 1.1 riastrad 203 1.1 riastrad void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv) 204 1.1 riastrad { 205 1.1 riastrad drm_mga_primary_buffer_t *primary = &dev_priv->prim; 206 1.1 riastrad drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv; 207 1.1 riastrad u32 head = dev_priv->primary->offset; 208 1.1 riastrad DRM_DEBUG("\n"); 209 1.1 riastrad 210 1.1 riastrad sarea_priv->last_wrap++; 211 1.1 riastrad DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap); 212 1.1 riastrad 213 1.1 riastrad mga_flush_write_combine(); 214 1.1 riastrad MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL); 215 1.1 riastrad 216 1.1 riastrad clear_bit(0, &primary->wrapped); 217 1.1 riastrad DRM_DEBUG("done.\n"); 218 1.1 riastrad } 219 1.1 riastrad 220 1.1 riastrad /* ================================================================ 221 1.1 riastrad * Freelist management 222 1.1 riastrad */ 223 1.1 riastrad 224 1.1 riastrad #define MGA_BUFFER_USED (~0) 225 1.1 riastrad #define MGA_BUFFER_FREE 0 226 1.1 riastrad 227 1.1 riastrad #if MGA_FREELIST_DEBUG 228 1.1 riastrad static void mga_freelist_print(struct drm_device *dev) 229 1.1 riastrad { 230 1.1 riastrad drm_mga_private_t *dev_priv = dev->dev_private; 231 1.1 riastrad drm_mga_freelist_t *entry; 232 1.1 riastrad 233 1.1 riastrad DRM_INFO("\n"); 234 1.1 riastrad DRM_INFO("current dispatch: last=0x%x done=0x%x\n", 235 1.1 riastrad dev_priv->sarea_priv->last_dispatch, 236 1.1 riastrad (unsigned int)(MGA_READ(MGA_PRIMADDRESS) - 237 1.1 riastrad dev_priv->primary->offset)); 238 1.1 riastrad DRM_INFO("current freelist:\n"); 239 1.1 riastrad 240 1.1 riastrad for (entry = dev_priv->head->next; entry; entry = entry->next) { 241 1.1 riastrad DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n", 242 1.1 riastrad entry, entry->buf->idx, entry->age.head, 243 1.1 riastrad (unsigned long)(entry->age.head - dev_priv->primary->offset)); 244 1.1 riastrad } 245 1.1 riastrad DRM_INFO("\n"); 246 1.1 riastrad } 247 1.1 riastrad #endif 248 1.1 riastrad 249 1.1 riastrad static int mga_freelist_init(struct drm_device *dev, drm_mga_private_t *dev_priv) 250 1.1 riastrad { 251 1.1 riastrad struct drm_device_dma *dma = dev->dma; 252 1.1 riastrad struct drm_buf *buf; 253 1.1 riastrad drm_mga_buf_priv_t *buf_priv; 254 1.1 riastrad drm_mga_freelist_t *entry; 255 1.1 riastrad int i; 256 1.1 riastrad DRM_DEBUG("count=%d\n", dma->buf_count); 257 1.1 riastrad 258 1.1 riastrad dev_priv->head = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL); 259 1.1 riastrad if (dev_priv->head == NULL) 260 1.1 riastrad return -ENOMEM; 261 1.1 riastrad 262 1.1 riastrad SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0); 263 1.1 riastrad 264 1.1 riastrad for (i = 0; i < dma->buf_count; i++) { 265 1.1 riastrad buf = dma->buflist[i]; 266 1.1 riastrad buf_priv = buf->dev_private; 267 1.1 riastrad 268 1.1 riastrad entry = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL); 269 1.1 riastrad if (entry == NULL) 270 1.1 riastrad return -ENOMEM; 271 1.1 riastrad 272 1.1 riastrad entry->next = dev_priv->head->next; 273 1.1 riastrad entry->prev = dev_priv->head; 274 1.1 riastrad SET_AGE(&entry->age, MGA_BUFFER_FREE, 0); 275 1.1 riastrad entry->buf = buf; 276 1.1 riastrad 277 1.1 riastrad if (dev_priv->head->next != NULL) 278 1.1 riastrad dev_priv->head->next->prev = entry; 279 1.1 riastrad if (entry->next == NULL) 280 1.1 riastrad dev_priv->tail = entry; 281 1.1 riastrad 282 1.1 riastrad buf_priv->list_entry = entry; 283 1.1 riastrad buf_priv->discard = 0; 284 1.1 riastrad buf_priv->dispatched = 0; 285 1.1 riastrad 286 1.1 riastrad dev_priv->head->next = entry; 287 1.1 riastrad } 288 1.1 riastrad 289 1.1 riastrad return 0; 290 1.1 riastrad } 291 1.1 riastrad 292 1.1 riastrad static void mga_freelist_cleanup(struct drm_device *dev) 293 1.1 riastrad { 294 1.1 riastrad drm_mga_private_t *dev_priv = dev->dev_private; 295 1.1 riastrad drm_mga_freelist_t *entry; 296 1.1 riastrad drm_mga_freelist_t *next; 297 1.1 riastrad DRM_DEBUG("\n"); 298 1.1 riastrad 299 1.1 riastrad entry = dev_priv->head; 300 1.1 riastrad while (entry) { 301 1.1 riastrad next = entry->next; 302 1.1 riastrad kfree(entry); 303 1.1 riastrad entry = next; 304 1.1 riastrad } 305 1.1 riastrad 306 1.1 riastrad dev_priv->head = dev_priv->tail = NULL; 307 1.1 riastrad } 308 1.1 riastrad 309 1.1 riastrad #if 0 310 1.1 riastrad /* FIXME: Still needed? 311 1.1 riastrad */ 312 1.1 riastrad static void mga_freelist_reset(struct drm_device *dev) 313 1.1 riastrad { 314 1.1 riastrad struct drm_device_dma *dma = dev->dma; 315 1.1 riastrad struct drm_buf *buf; 316 1.1 riastrad drm_mga_buf_priv_t *buf_priv; 317 1.1 riastrad int i; 318 1.1 riastrad 319 1.1 riastrad for (i = 0; i < dma->buf_count; i++) { 320 1.1 riastrad buf = dma->buflist[i]; 321 1.1 riastrad buf_priv = buf->dev_private; 322 1.1 riastrad SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0); 323 1.1 riastrad } 324 1.1 riastrad } 325 1.1 riastrad #endif 326 1.1 riastrad 327 1.1 riastrad static struct drm_buf *mga_freelist_get(struct drm_device * dev) 328 1.1 riastrad { 329 1.1 riastrad drm_mga_private_t *dev_priv = dev->dev_private; 330 1.1 riastrad drm_mga_freelist_t *next; 331 1.1 riastrad drm_mga_freelist_t *prev; 332 1.1 riastrad drm_mga_freelist_t *tail = dev_priv->tail; 333 1.1 riastrad u32 head, wrap; 334 1.1 riastrad DRM_DEBUG("\n"); 335 1.1 riastrad 336 1.1 riastrad head = MGA_READ(MGA_PRIMADDRESS); 337 1.1 riastrad wrap = dev_priv->sarea_priv->last_wrap; 338 1.1 riastrad 339 1.1 riastrad DRM_DEBUG(" tail=0x%06lx %d\n", 340 1.1 riastrad tail->age.head ? 341 1.1 riastrad (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0, 342 1.1 riastrad tail->age.wrap); 343 1.1 riastrad DRM_DEBUG(" head=0x%06lx %d\n", 344 1.1 riastrad (unsigned long)(head - dev_priv->primary->offset), wrap); 345 1.1 riastrad 346 1.1 riastrad if (TEST_AGE(&tail->age, head, wrap)) { 347 1.1 riastrad prev = dev_priv->tail->prev; 348 1.1 riastrad next = dev_priv->tail; 349 1.1 riastrad prev->next = NULL; 350 1.1 riastrad next->prev = next->next = NULL; 351 1.1 riastrad dev_priv->tail = prev; 352 1.1 riastrad SET_AGE(&next->age, MGA_BUFFER_USED, 0); 353 1.1 riastrad return next->buf; 354 1.1 riastrad } 355 1.1 riastrad 356 1.1 riastrad DRM_DEBUG("returning NULL!\n"); 357 1.1 riastrad return NULL; 358 1.1 riastrad } 359 1.1 riastrad 360 1.1 riastrad int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf) 361 1.1 riastrad { 362 1.1 riastrad drm_mga_private_t *dev_priv = dev->dev_private; 363 1.1 riastrad drm_mga_buf_priv_t *buf_priv = buf->dev_private; 364 1.1 riastrad drm_mga_freelist_t *head, *entry, *prev; 365 1.1 riastrad 366 1.1 riastrad DRM_DEBUG("age=0x%06lx wrap=%d\n", 367 1.1 riastrad (unsigned long)(buf_priv->list_entry->age.head - 368 1.1 riastrad dev_priv->primary->offset), 369 1.1 riastrad buf_priv->list_entry->age.wrap); 370 1.1 riastrad 371 1.1 riastrad entry = buf_priv->list_entry; 372 1.1 riastrad head = dev_priv->head; 373 1.1 riastrad 374 1.1 riastrad if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) { 375 1.1 riastrad SET_AGE(&entry->age, MGA_BUFFER_FREE, 0); 376 1.1 riastrad prev = dev_priv->tail; 377 1.1 riastrad prev->next = entry; 378 1.1 riastrad entry->prev = prev; 379 1.1 riastrad entry->next = NULL; 380 1.1 riastrad } else { 381 1.1 riastrad prev = head->next; 382 1.1 riastrad head->next = entry; 383 1.1 riastrad prev->prev = entry; 384 1.1 riastrad entry->prev = head; 385 1.1 riastrad entry->next = prev; 386 1.1 riastrad } 387 1.1 riastrad 388 1.1 riastrad return 0; 389 1.1 riastrad } 390 1.1 riastrad 391 1.1 riastrad /* ================================================================ 392 1.1 riastrad * DMA initialization, cleanup 393 1.1 riastrad */ 394 1.1 riastrad 395 1.1 riastrad int mga_driver_load(struct drm_device *dev, unsigned long flags) 396 1.1 riastrad { 397 1.1 riastrad drm_mga_private_t *dev_priv; 398 1.1 riastrad int ret; 399 1.1 riastrad 400 1.3 riastrad /* There are PCI versions of the G450. These cards have the 401 1.3 riastrad * same PCI ID as the AGP G450, but have an additional PCI-to-PCI 402 1.3 riastrad * bridge chip. We detect these cards, which are not currently 403 1.3 riastrad * supported by this driver, by looking at the device ID of the 404 1.3 riastrad * bus the "card" is on. If vendor is 0x3388 (Hint Corp) and the 405 1.3 riastrad * device is 0x0021 (HB6 Universal PCI-PCI bridge), we reject the 406 1.3 riastrad * device. 407 1.3 riastrad */ 408 1.3 riastrad if ((dev->pdev->device == 0x0525) && dev->pdev->bus->self 409 1.3 riastrad && (dev->pdev->bus->self->vendor == 0x3388) 410 1.3 riastrad && (dev->pdev->bus->self->device == 0x0021) 411 1.3 riastrad && dev->agp) { 412 1.3 riastrad /* FIXME: This should be quirked in the pci core, but oh well 413 1.3 riastrad * the hw probably stopped existing. */ 414 1.3 riastrad arch_phys_wc_del(dev->agp->agp_mtrr); 415 1.3 riastrad kfree(dev->agp); 416 1.3 riastrad dev->agp = NULL; 417 1.3 riastrad } 418 1.1 riastrad dev_priv = kzalloc(sizeof(drm_mga_private_t), GFP_KERNEL); 419 1.1 riastrad if (!dev_priv) 420 1.1 riastrad return -ENOMEM; 421 1.1 riastrad 422 1.1 riastrad dev->dev_private = (void *)dev_priv; 423 1.1 riastrad 424 1.1 riastrad dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT; 425 1.1 riastrad dev_priv->chipset = flags; 426 1.1 riastrad 427 1.1 riastrad pci_set_master(dev->pdev); 428 1.1 riastrad 429 1.1 riastrad dev_priv->mmio_base = pci_resource_start(dev->pdev, 1); 430 1.1 riastrad dev_priv->mmio_size = pci_resource_len(dev->pdev, 1); 431 1.1 riastrad 432 1.1 riastrad ret = drm_vblank_init(dev, 1); 433 1.1 riastrad 434 1.1 riastrad if (ret) { 435 1.1 riastrad (void) mga_driver_unload(dev); 436 1.1 riastrad return ret; 437 1.1 riastrad } 438 1.1 riastrad 439 1.1 riastrad return 0; 440 1.1 riastrad } 441 1.1 riastrad 442 1.2 riastrad #if IS_ENABLED(CONFIG_AGP) 443 1.1 riastrad /** 444 1.1 riastrad * Bootstrap the driver for AGP DMA. 445 1.1 riastrad * 446 1.1 riastrad * \todo 447 1.1 riastrad * Investigate whether there is any benefit to storing the WARP microcode in 448 1.1 riastrad * AGP memory. If not, the microcode may as well always be put in PCI 449 1.1 riastrad * memory. 450 1.1 riastrad * 451 1.1 riastrad * \todo 452 1.1 riastrad * This routine needs to set dma_bs->agp_mode to the mode actually configured 453 1.1 riastrad * in the hardware. Looking just at the Linux AGP driver code, I don't see 454 1.1 riastrad * an easy way to determine this. 455 1.1 riastrad * 456 1.1 riastrad * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap 457 1.1 riastrad */ 458 1.1 riastrad static int mga_do_agp_dma_bootstrap(struct drm_device *dev, 459 1.1 riastrad drm_mga_dma_bootstrap_t *dma_bs) 460 1.1 riastrad { 461 1.1 riastrad drm_mga_private_t *const dev_priv = 462 1.1 riastrad (drm_mga_private_t *) dev->dev_private; 463 1.1 riastrad unsigned int warp_size = MGA_WARP_UCODE_SIZE; 464 1.1 riastrad int err; 465 1.1 riastrad unsigned offset; 466 1.1 riastrad const unsigned secondary_size = dma_bs->secondary_bin_count 467 1.1 riastrad * dma_bs->secondary_bin_size; 468 1.1 riastrad const unsigned agp_size = (dma_bs->agp_size << 20); 469 1.1 riastrad struct drm_buf_desc req; 470 1.1 riastrad struct drm_agp_mode mode; 471 1.1 riastrad struct drm_agp_info info; 472 1.1 riastrad struct drm_agp_buffer agp_req; 473 1.1 riastrad struct drm_agp_binding bind_req; 474 1.1 riastrad 475 1.1 riastrad /* Acquire AGP. */ 476 1.1 riastrad err = drm_agp_acquire(dev); 477 1.1 riastrad if (err) { 478 1.1 riastrad DRM_ERROR("Unable to acquire AGP: %d\n", err); 479 1.1 riastrad return err; 480 1.1 riastrad } 481 1.1 riastrad 482 1.1 riastrad err = drm_agp_info(dev, &info); 483 1.1 riastrad if (err) { 484 1.1 riastrad DRM_ERROR("Unable to get AGP info: %d\n", err); 485 1.1 riastrad return err; 486 1.1 riastrad } 487 1.1 riastrad 488 1.1 riastrad mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode; 489 1.1 riastrad err = drm_agp_enable(dev, mode); 490 1.1 riastrad if (err) { 491 1.1 riastrad DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode); 492 1.1 riastrad return err; 493 1.1 riastrad } 494 1.1 riastrad 495 1.1 riastrad /* In addition to the usual AGP mode configuration, the G200 AGP cards 496 1.1 riastrad * need to have the AGP mode "manually" set. 497 1.1 riastrad */ 498 1.1 riastrad 499 1.1 riastrad if (dev_priv->chipset == MGA_CARD_TYPE_G200) { 500 1.1 riastrad if (mode.mode & 0x02) 501 1.1 riastrad MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE); 502 1.1 riastrad else 503 1.1 riastrad MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE); 504 1.1 riastrad } 505 1.1 riastrad 506 1.1 riastrad /* Allocate and bind AGP memory. */ 507 1.1 riastrad agp_req.size = agp_size; 508 1.1 riastrad agp_req.type = 0; 509 1.1 riastrad err = drm_agp_alloc(dev, &agp_req); 510 1.1 riastrad if (err) { 511 1.1 riastrad dev_priv->agp_size = 0; 512 1.1 riastrad DRM_ERROR("Unable to allocate %uMB AGP memory\n", 513 1.1 riastrad dma_bs->agp_size); 514 1.1 riastrad return err; 515 1.1 riastrad } 516 1.1 riastrad 517 1.1 riastrad dev_priv->agp_size = agp_size; 518 1.1 riastrad dev_priv->agp_handle = agp_req.handle; 519 1.1 riastrad 520 1.1 riastrad bind_req.handle = agp_req.handle; 521 1.1 riastrad bind_req.offset = 0; 522 1.1 riastrad err = drm_agp_bind(dev, &bind_req); 523 1.1 riastrad if (err) { 524 1.1 riastrad DRM_ERROR("Unable to bind AGP memory: %d\n", err); 525 1.1 riastrad return err; 526 1.1 riastrad } 527 1.1 riastrad 528 1.2 riastrad /* Make drm_legacy_addbufs happy by not trying to create a mapping for 529 1.2 riastrad * less than a page. 530 1.1 riastrad */ 531 1.1 riastrad if (warp_size < PAGE_SIZE) 532 1.1 riastrad warp_size = PAGE_SIZE; 533 1.1 riastrad 534 1.1 riastrad offset = 0; 535 1.2 riastrad err = drm_legacy_addmap(dev, offset, warp_size, 536 1.2 riastrad _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp); 537 1.1 riastrad if (err) { 538 1.1 riastrad DRM_ERROR("Unable to map WARP microcode: %d\n", err); 539 1.1 riastrad return err; 540 1.1 riastrad } 541 1.1 riastrad 542 1.1 riastrad offset += warp_size; 543 1.2 riastrad err = drm_legacy_addmap(dev, offset, dma_bs->primary_size, 544 1.2 riastrad _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary); 545 1.1 riastrad if (err) { 546 1.1 riastrad DRM_ERROR("Unable to map primary DMA region: %d\n", err); 547 1.1 riastrad return err; 548 1.1 riastrad } 549 1.1 riastrad 550 1.1 riastrad offset += dma_bs->primary_size; 551 1.2 riastrad err = drm_legacy_addmap(dev, offset, secondary_size, 552 1.2 riastrad _DRM_AGP, 0, &dev->agp_buffer_map); 553 1.1 riastrad if (err) { 554 1.1 riastrad DRM_ERROR("Unable to map secondary DMA region: %d\n", err); 555 1.1 riastrad return err; 556 1.1 riastrad } 557 1.1 riastrad 558 1.1 riastrad (void)memset(&req, 0, sizeof(req)); 559 1.1 riastrad req.count = dma_bs->secondary_bin_count; 560 1.1 riastrad req.size = dma_bs->secondary_bin_size; 561 1.1 riastrad req.flags = _DRM_AGP_BUFFER; 562 1.1 riastrad req.agp_start = offset; 563 1.1 riastrad 564 1.2 riastrad err = drm_legacy_addbufs_agp(dev, &req); 565 1.1 riastrad if (err) { 566 1.1 riastrad DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err); 567 1.1 riastrad return err; 568 1.1 riastrad } 569 1.1 riastrad 570 1.1 riastrad { 571 1.1 riastrad struct drm_map_list *_entry; 572 1.1 riastrad unsigned long agp_token = 0; 573 1.1 riastrad 574 1.1 riastrad list_for_each_entry(_entry, &dev->maplist, head) { 575 1.1 riastrad if (_entry->map == dev->agp_buffer_map) 576 1.1 riastrad agp_token = _entry->user_token; 577 1.1 riastrad } 578 1.1 riastrad if (!agp_token) 579 1.1 riastrad return -EFAULT; 580 1.1 riastrad 581 1.1 riastrad dev->agp_buffer_token = agp_token; 582 1.1 riastrad } 583 1.1 riastrad 584 1.1 riastrad offset += secondary_size; 585 1.2 riastrad err = drm_legacy_addmap(dev, offset, agp_size - offset, 586 1.2 riastrad _DRM_AGP, 0, &dev_priv->agp_textures); 587 1.1 riastrad if (err) { 588 1.1 riastrad DRM_ERROR("Unable to map AGP texture region %d\n", err); 589 1.1 riastrad return err; 590 1.1 riastrad } 591 1.1 riastrad 592 1.2 riastrad drm_legacy_ioremap(dev_priv->warp, dev); 593 1.2 riastrad drm_legacy_ioremap(dev_priv->primary, dev); 594 1.2 riastrad drm_legacy_ioremap(dev->agp_buffer_map, dev); 595 1.1 riastrad 596 1.1 riastrad if (!dev_priv->warp->handle || 597 1.1 riastrad !dev_priv->primary->handle || !dev->agp_buffer_map->handle) { 598 1.1 riastrad DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n", 599 1.1 riastrad dev_priv->warp->handle, dev_priv->primary->handle, 600 1.1 riastrad dev->agp_buffer_map->handle); 601 1.1 riastrad return -ENOMEM; 602 1.1 riastrad } 603 1.1 riastrad 604 1.1 riastrad dev_priv->dma_access = MGA_PAGPXFER; 605 1.1 riastrad dev_priv->wagp_enable = MGA_WAGP_ENABLE; 606 1.1 riastrad 607 1.1 riastrad DRM_INFO("Initialized card for AGP DMA.\n"); 608 1.1 riastrad return 0; 609 1.1 riastrad } 610 1.1 riastrad #else 611 1.1 riastrad static int mga_do_agp_dma_bootstrap(struct drm_device *dev, 612 1.1 riastrad drm_mga_dma_bootstrap_t *dma_bs) 613 1.1 riastrad { 614 1.1 riastrad return -EINVAL; 615 1.1 riastrad } 616 1.1 riastrad #endif 617 1.1 riastrad 618 1.1 riastrad /** 619 1.1 riastrad * Bootstrap the driver for PCI DMA. 620 1.1 riastrad * 621 1.1 riastrad * \todo 622 1.1 riastrad * The algorithm for decreasing the size of the primary DMA buffer could be 623 1.1 riastrad * better. The size should be rounded up to the nearest page size, then 624 1.1 riastrad * decrease the request size by a single page each pass through the loop. 625 1.1 riastrad * 626 1.1 riastrad * \todo 627 1.1 riastrad * Determine whether the maximum address passed to drm_pci_alloc is correct. 628 1.2 riastrad * The same goes for drm_legacy_addbufs_pci. 629 1.1 riastrad * 630 1.1 riastrad * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap 631 1.1 riastrad */ 632 1.1 riastrad static int mga_do_pci_dma_bootstrap(struct drm_device *dev, 633 1.1 riastrad drm_mga_dma_bootstrap_t *dma_bs) 634 1.1 riastrad { 635 1.1 riastrad drm_mga_private_t *const dev_priv = 636 1.1 riastrad (drm_mga_private_t *) dev->dev_private; 637 1.1 riastrad unsigned int warp_size = MGA_WARP_UCODE_SIZE; 638 1.1 riastrad unsigned int primary_size; 639 1.1 riastrad unsigned int bin_count; 640 1.1 riastrad int err; 641 1.1 riastrad struct drm_buf_desc req; 642 1.1 riastrad 643 1.1 riastrad if (dev->dma == NULL) { 644 1.1 riastrad DRM_ERROR("dev->dma is NULL\n"); 645 1.1 riastrad return -EFAULT; 646 1.1 riastrad } 647 1.1 riastrad 648 1.2 riastrad /* Make drm_legacy_addbufs happy by not trying to create a mapping for 649 1.2 riastrad * less than a page. 650 1.1 riastrad */ 651 1.1 riastrad if (warp_size < PAGE_SIZE) 652 1.1 riastrad warp_size = PAGE_SIZE; 653 1.1 riastrad 654 1.1 riastrad /* The proper alignment is 0x100 for this mapping */ 655 1.2 riastrad err = drm_legacy_addmap(dev, 0, warp_size, _DRM_CONSISTENT, 656 1.2 riastrad _DRM_READ_ONLY, &dev_priv->warp); 657 1.1 riastrad if (err != 0) { 658 1.1 riastrad DRM_ERROR("Unable to create mapping for WARP microcode: %d\n", 659 1.1 riastrad err); 660 1.1 riastrad return err; 661 1.1 riastrad } 662 1.1 riastrad 663 1.1 riastrad /* Other than the bottom two bits being used to encode other 664 1.1 riastrad * information, there don't appear to be any restrictions on the 665 1.1 riastrad * alignment of the primary or secondary DMA buffers. 666 1.1 riastrad */ 667 1.1 riastrad 668 1.1 riastrad for (primary_size = dma_bs->primary_size; primary_size != 0; 669 1.1 riastrad primary_size >>= 1) { 670 1.1 riastrad /* The proper alignment for this mapping is 0x04 */ 671 1.2 riastrad err = drm_legacy_addmap(dev, 0, primary_size, _DRM_CONSISTENT, 672 1.2 riastrad _DRM_READ_ONLY, &dev_priv->primary); 673 1.1 riastrad if (!err) 674 1.1 riastrad break; 675 1.1 riastrad } 676 1.1 riastrad 677 1.1 riastrad if (err != 0) { 678 1.1 riastrad DRM_ERROR("Unable to allocate primary DMA region: %d\n", err); 679 1.1 riastrad return -ENOMEM; 680 1.1 riastrad } 681 1.1 riastrad 682 1.1 riastrad if (dev_priv->primary->size != dma_bs->primary_size) { 683 1.1 riastrad DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n", 684 1.1 riastrad dma_bs->primary_size, 685 1.1 riastrad (unsigned)dev_priv->primary->size); 686 1.1 riastrad dma_bs->primary_size = dev_priv->primary->size; 687 1.1 riastrad } 688 1.1 riastrad 689 1.1 riastrad for (bin_count = dma_bs->secondary_bin_count; bin_count > 0; 690 1.1 riastrad bin_count--) { 691 1.1 riastrad (void)memset(&req, 0, sizeof(req)); 692 1.1 riastrad req.count = bin_count; 693 1.1 riastrad req.size = dma_bs->secondary_bin_size; 694 1.1 riastrad 695 1.2 riastrad err = drm_legacy_addbufs_pci(dev, &req); 696 1.1 riastrad if (!err) 697 1.1 riastrad break; 698 1.1 riastrad } 699 1.1 riastrad 700 1.1 riastrad if (bin_count == 0) { 701 1.1 riastrad DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err); 702 1.1 riastrad return err; 703 1.1 riastrad } 704 1.1 riastrad 705 1.1 riastrad if (bin_count != dma_bs->secondary_bin_count) { 706 1.1 riastrad DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u " 707 1.1 riastrad "to %u.\n", dma_bs->secondary_bin_count, bin_count); 708 1.1 riastrad 709 1.1 riastrad dma_bs->secondary_bin_count = bin_count; 710 1.1 riastrad } 711 1.1 riastrad 712 1.1 riastrad dev_priv->dma_access = 0; 713 1.1 riastrad dev_priv->wagp_enable = 0; 714 1.1 riastrad 715 1.1 riastrad dma_bs->agp_mode = 0; 716 1.1 riastrad 717 1.1 riastrad DRM_INFO("Initialized card for PCI DMA.\n"); 718 1.1 riastrad return 0; 719 1.1 riastrad } 720 1.1 riastrad 721 1.1 riastrad static int mga_do_dma_bootstrap(struct drm_device *dev, 722 1.1 riastrad drm_mga_dma_bootstrap_t *dma_bs) 723 1.1 riastrad { 724 1.3 riastrad const int is_agp = (dma_bs->agp_mode != 0) && dev->agp; 725 1.1 riastrad int err; 726 1.1 riastrad drm_mga_private_t *const dev_priv = 727 1.1 riastrad (drm_mga_private_t *) dev->dev_private; 728 1.1 riastrad 729 1.1 riastrad dev_priv->used_new_dma_init = 1; 730 1.1 riastrad 731 1.1 riastrad /* The first steps are the same for both PCI and AGP based DMA. Map 732 1.1 riastrad * the cards MMIO registers and map a status page. 733 1.1 riastrad */ 734 1.2 riastrad err = drm_legacy_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size, 735 1.2 riastrad _DRM_REGISTERS, _DRM_READ_ONLY, 736 1.2 riastrad &dev_priv->mmio); 737 1.1 riastrad if (err) { 738 1.1 riastrad DRM_ERROR("Unable to map MMIO region: %d\n", err); 739 1.1 riastrad return err; 740 1.1 riastrad } 741 1.1 riastrad 742 1.2 riastrad err = drm_legacy_addmap(dev, 0, SAREA_MAX, _DRM_SHM, 743 1.2 riastrad _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL, 744 1.1 riastrad &dev_priv->status); 745 1.1 riastrad if (err) { 746 1.1 riastrad DRM_ERROR("Unable to map status region: %d\n", err); 747 1.1 riastrad return err; 748 1.1 riastrad } 749 1.1 riastrad 750 1.1 riastrad /* The DMA initialization procedure is slightly different for PCI and 751 1.1 riastrad * AGP cards. AGP cards just allocate a large block of AGP memory and 752 1.1 riastrad * carve off portions of it for internal uses. The remaining memory 753 1.1 riastrad * is returned to user-mode to be used for AGP textures. 754 1.1 riastrad */ 755 1.1 riastrad if (is_agp) 756 1.1 riastrad err = mga_do_agp_dma_bootstrap(dev, dma_bs); 757 1.1 riastrad 758 1.1 riastrad /* If we attempted to initialize the card for AGP DMA but failed, 759 1.1 riastrad * clean-up any mess that may have been created. 760 1.1 riastrad */ 761 1.1 riastrad 762 1.1 riastrad if (err) 763 1.1 riastrad mga_do_cleanup_dma(dev, MINIMAL_CLEANUP); 764 1.1 riastrad 765 1.1 riastrad /* Not only do we want to try and initialized PCI cards for PCI DMA, 766 1.1 riastrad * but we also try to initialized AGP cards that could not be 767 1.1 riastrad * initialized for AGP DMA. This covers the case where we have an AGP 768 1.1 riastrad * card in a system with an unsupported AGP chipset. In that case the 769 1.1 riastrad * card will be detected as AGP, but we won't be able to allocate any 770 1.1 riastrad * AGP memory, etc. 771 1.1 riastrad */ 772 1.1 riastrad 773 1.1 riastrad if (!is_agp || err) 774 1.1 riastrad err = mga_do_pci_dma_bootstrap(dev, dma_bs); 775 1.1 riastrad 776 1.1 riastrad return err; 777 1.1 riastrad } 778 1.1 riastrad 779 1.1 riastrad int mga_dma_bootstrap(struct drm_device *dev, void *data, 780 1.1 riastrad struct drm_file *file_priv) 781 1.1 riastrad { 782 1.1 riastrad drm_mga_dma_bootstrap_t *bootstrap = data; 783 1.1 riastrad int err; 784 1.1 riastrad static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 }; 785 1.1 riastrad const drm_mga_private_t *const dev_priv = 786 1.1 riastrad (drm_mga_private_t *) dev->dev_private; 787 1.1 riastrad 788 1.1 riastrad err = mga_do_dma_bootstrap(dev, bootstrap); 789 1.1 riastrad if (err) { 790 1.1 riastrad mga_do_cleanup_dma(dev, FULL_CLEANUP); 791 1.1 riastrad return err; 792 1.1 riastrad } 793 1.1 riastrad 794 1.1 riastrad if (dev_priv->agp_textures != NULL) { 795 1.1 riastrad bootstrap->texture_handle = dev_priv->agp_textures->offset; 796 1.1 riastrad bootstrap->texture_size = dev_priv->agp_textures->size; 797 1.1 riastrad } else { 798 1.1 riastrad bootstrap->texture_handle = 0; 799 1.1 riastrad bootstrap->texture_size = 0; 800 1.1 riastrad } 801 1.1 riastrad 802 1.1 riastrad bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07]; 803 1.1 riastrad 804 1.1 riastrad return err; 805 1.1 riastrad } 806 1.1 riastrad 807 1.1 riastrad static int mga_do_init_dma(struct drm_device *dev, drm_mga_init_t *init) 808 1.1 riastrad { 809 1.1 riastrad drm_mga_private_t *dev_priv; 810 1.1 riastrad int ret; 811 1.1 riastrad DRM_DEBUG("\n"); 812 1.1 riastrad 813 1.1 riastrad dev_priv = dev->dev_private; 814 1.1 riastrad 815 1.1 riastrad if (init->sgram) 816 1.1 riastrad dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK; 817 1.1 riastrad else 818 1.1 riastrad dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR; 819 1.1 riastrad dev_priv->maccess = init->maccess; 820 1.1 riastrad 821 1.1 riastrad dev_priv->fb_cpp = init->fb_cpp; 822 1.1 riastrad dev_priv->front_offset = init->front_offset; 823 1.1 riastrad dev_priv->front_pitch = init->front_pitch; 824 1.1 riastrad dev_priv->back_offset = init->back_offset; 825 1.1 riastrad dev_priv->back_pitch = init->back_pitch; 826 1.1 riastrad 827 1.1 riastrad dev_priv->depth_cpp = init->depth_cpp; 828 1.1 riastrad dev_priv->depth_offset = init->depth_offset; 829 1.1 riastrad dev_priv->depth_pitch = init->depth_pitch; 830 1.1 riastrad 831 1.1 riastrad /* FIXME: Need to support AGP textures... 832 1.1 riastrad */ 833 1.1 riastrad dev_priv->texture_offset = init->texture_offset[0]; 834 1.1 riastrad dev_priv->texture_size = init->texture_size[0]; 835 1.1 riastrad 836 1.2 riastrad dev_priv->sarea = drm_legacy_getsarea(dev); 837 1.1 riastrad if (!dev_priv->sarea) { 838 1.1 riastrad DRM_ERROR("failed to find sarea!\n"); 839 1.1 riastrad return -EINVAL; 840 1.1 riastrad } 841 1.1 riastrad 842 1.1 riastrad if (!dev_priv->used_new_dma_init) { 843 1.1 riastrad 844 1.1 riastrad dev_priv->dma_access = MGA_PAGPXFER; 845 1.1 riastrad dev_priv->wagp_enable = MGA_WAGP_ENABLE; 846 1.1 riastrad 847 1.2 riastrad dev_priv->status = drm_legacy_findmap(dev, init->status_offset); 848 1.1 riastrad if (!dev_priv->status) { 849 1.1 riastrad DRM_ERROR("failed to find status page!\n"); 850 1.1 riastrad return -EINVAL; 851 1.1 riastrad } 852 1.2 riastrad dev_priv->mmio = drm_legacy_findmap(dev, init->mmio_offset); 853 1.1 riastrad if (!dev_priv->mmio) { 854 1.1 riastrad DRM_ERROR("failed to find mmio region!\n"); 855 1.1 riastrad return -EINVAL; 856 1.1 riastrad } 857 1.2 riastrad dev_priv->warp = drm_legacy_findmap(dev, init->warp_offset); 858 1.1 riastrad if (!dev_priv->warp) { 859 1.1 riastrad DRM_ERROR("failed to find warp microcode region!\n"); 860 1.1 riastrad return -EINVAL; 861 1.1 riastrad } 862 1.2 riastrad dev_priv->primary = drm_legacy_findmap(dev, init->primary_offset); 863 1.1 riastrad if (!dev_priv->primary) { 864 1.1 riastrad DRM_ERROR("failed to find primary dma region!\n"); 865 1.1 riastrad return -EINVAL; 866 1.1 riastrad } 867 1.1 riastrad dev->agp_buffer_token = init->buffers_offset; 868 1.1 riastrad dev->agp_buffer_map = 869 1.2 riastrad drm_legacy_findmap(dev, init->buffers_offset); 870 1.1 riastrad if (!dev->agp_buffer_map) { 871 1.1 riastrad DRM_ERROR("failed to find dma buffer region!\n"); 872 1.1 riastrad return -EINVAL; 873 1.1 riastrad } 874 1.1 riastrad 875 1.2 riastrad drm_legacy_ioremap(dev_priv->warp, dev); 876 1.2 riastrad drm_legacy_ioremap(dev_priv->primary, dev); 877 1.2 riastrad drm_legacy_ioremap(dev->agp_buffer_map, dev); 878 1.1 riastrad } 879 1.1 riastrad 880 1.1 riastrad dev_priv->sarea_priv = 881 1.1 riastrad (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle + 882 1.1 riastrad init->sarea_priv_offset); 883 1.1 riastrad 884 1.1 riastrad if (!dev_priv->warp->handle || 885 1.1 riastrad !dev_priv->primary->handle || 886 1.1 riastrad ((dev_priv->dma_access != 0) && 887 1.1 riastrad ((dev->agp_buffer_map == NULL) || 888 1.1 riastrad (dev->agp_buffer_map->handle == NULL)))) { 889 1.1 riastrad DRM_ERROR("failed to ioremap agp regions!\n"); 890 1.1 riastrad return -ENOMEM; 891 1.1 riastrad } 892 1.1 riastrad 893 1.1 riastrad ret = mga_warp_install_microcode(dev_priv); 894 1.1 riastrad if (ret < 0) { 895 1.1 riastrad DRM_ERROR("failed to install WARP ucode!: %d\n", ret); 896 1.1 riastrad return ret; 897 1.1 riastrad } 898 1.1 riastrad 899 1.1 riastrad ret = mga_warp_init(dev_priv); 900 1.1 riastrad if (ret < 0) { 901 1.1 riastrad DRM_ERROR("failed to init WARP engine!: %d\n", ret); 902 1.1 riastrad return ret; 903 1.1 riastrad } 904 1.1 riastrad 905 1.1 riastrad dev_priv->prim.status = (u32 *) dev_priv->status->handle; 906 1.1 riastrad 907 1.1 riastrad mga_do_wait_for_idle(dev_priv); 908 1.1 riastrad 909 1.1 riastrad /* Init the primary DMA registers. 910 1.1 riastrad */ 911 1.1 riastrad MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL); 912 1.1 riastrad #if 0 913 1.1 riastrad MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */ 914 1.1 riastrad MGA_PRIMPTREN1); /* DWGSYNC */ 915 1.1 riastrad #endif 916 1.1 riastrad 917 1.1 riastrad dev_priv->prim.start = (u8 *) dev_priv->primary->handle; 918 1.1 riastrad dev_priv->prim.end = ((u8 *) dev_priv->primary->handle 919 1.1 riastrad + dev_priv->primary->size); 920 1.1 riastrad dev_priv->prim.size = dev_priv->primary->size; 921 1.1 riastrad 922 1.1 riastrad dev_priv->prim.tail = 0; 923 1.1 riastrad dev_priv->prim.space = dev_priv->prim.size; 924 1.1 riastrad dev_priv->prim.wrapped = 0; 925 1.1 riastrad 926 1.1 riastrad dev_priv->prim.last_flush = 0; 927 1.1 riastrad dev_priv->prim.last_wrap = 0; 928 1.1 riastrad 929 1.1 riastrad dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE; 930 1.1 riastrad 931 1.1 riastrad dev_priv->prim.status[0] = dev_priv->primary->offset; 932 1.1 riastrad dev_priv->prim.status[1] = 0; 933 1.1 riastrad 934 1.1 riastrad dev_priv->sarea_priv->last_wrap = 0; 935 1.1 riastrad dev_priv->sarea_priv->last_frame.head = 0; 936 1.1 riastrad dev_priv->sarea_priv->last_frame.wrap = 0; 937 1.1 riastrad 938 1.1 riastrad if (mga_freelist_init(dev, dev_priv) < 0) { 939 1.1 riastrad DRM_ERROR("could not initialize freelist\n"); 940 1.1 riastrad return -ENOMEM; 941 1.1 riastrad } 942 1.1 riastrad 943 1.1 riastrad return 0; 944 1.1 riastrad } 945 1.1 riastrad 946 1.1 riastrad static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup) 947 1.1 riastrad { 948 1.1 riastrad int err = 0; 949 1.1 riastrad DRM_DEBUG("\n"); 950 1.1 riastrad 951 1.1 riastrad /* Make sure interrupts are disabled here because the uninstall ioctl 952 1.1 riastrad * may not have been called from userspace and after dev_private 953 1.1 riastrad * is freed, it's too late. 954 1.1 riastrad */ 955 1.1 riastrad if (dev->irq_enabled) 956 1.1 riastrad drm_irq_uninstall(dev); 957 1.1 riastrad 958 1.1 riastrad if (dev->dev_private) { 959 1.1 riastrad drm_mga_private_t *dev_priv = dev->dev_private; 960 1.1 riastrad 961 1.1 riastrad if ((dev_priv->warp != NULL) 962 1.1 riastrad && (dev_priv->warp->type != _DRM_CONSISTENT)) 963 1.2 riastrad drm_legacy_ioremapfree(dev_priv->warp, dev); 964 1.1 riastrad 965 1.1 riastrad if ((dev_priv->primary != NULL) 966 1.1 riastrad && (dev_priv->primary->type != _DRM_CONSISTENT)) 967 1.2 riastrad drm_legacy_ioremapfree(dev_priv->primary, dev); 968 1.1 riastrad 969 1.1 riastrad if (dev->agp_buffer_map != NULL) 970 1.2 riastrad drm_legacy_ioremapfree(dev->agp_buffer_map, dev); 971 1.1 riastrad 972 1.1 riastrad if (dev_priv->used_new_dma_init) { 973 1.2 riastrad #if IS_ENABLED(CONFIG_AGP) 974 1.1 riastrad if (dev_priv->agp_handle != 0) { 975 1.1 riastrad struct drm_agp_binding unbind_req; 976 1.1 riastrad struct drm_agp_buffer free_req; 977 1.1 riastrad 978 1.1 riastrad unbind_req.handle = dev_priv->agp_handle; 979 1.1 riastrad drm_agp_unbind(dev, &unbind_req); 980 1.1 riastrad 981 1.1 riastrad free_req.handle = dev_priv->agp_handle; 982 1.1 riastrad drm_agp_free(dev, &free_req); 983 1.1 riastrad 984 1.1 riastrad dev_priv->agp_textures = NULL; 985 1.1 riastrad dev_priv->agp_size = 0; 986 1.1 riastrad dev_priv->agp_handle = 0; 987 1.1 riastrad } 988 1.1 riastrad 989 1.1 riastrad if ((dev->agp != NULL) && dev->agp->acquired) 990 1.1 riastrad err = drm_agp_release(dev); 991 1.1 riastrad #endif 992 1.1 riastrad } 993 1.1 riastrad 994 1.1 riastrad dev_priv->warp = NULL; 995 1.1 riastrad dev_priv->primary = NULL; 996 1.1 riastrad dev_priv->sarea = NULL; 997 1.1 riastrad dev_priv->sarea_priv = NULL; 998 1.1 riastrad dev->agp_buffer_map = NULL; 999 1.1 riastrad 1000 1.1 riastrad if (full_cleanup) { 1001 1.1 riastrad dev_priv->mmio = NULL; 1002 1.1 riastrad dev_priv->status = NULL; 1003 1.1 riastrad dev_priv->used_new_dma_init = 0; 1004 1.1 riastrad } 1005 1.1 riastrad 1006 1.1 riastrad memset(&dev_priv->prim, 0, sizeof(dev_priv->prim)); 1007 1.1 riastrad dev_priv->warp_pipe = 0; 1008 1.1 riastrad memset(dev_priv->warp_pipe_phys, 0, 1009 1.1 riastrad sizeof(dev_priv->warp_pipe_phys)); 1010 1.1 riastrad 1011 1.1 riastrad if (dev_priv->head != NULL) 1012 1.1 riastrad mga_freelist_cleanup(dev); 1013 1.1 riastrad } 1014 1.1 riastrad 1015 1.1 riastrad return err; 1016 1.1 riastrad } 1017 1.1 riastrad 1018 1.1 riastrad int mga_dma_init(struct drm_device *dev, void *data, 1019 1.1 riastrad struct drm_file *file_priv) 1020 1.1 riastrad { 1021 1.1 riastrad drm_mga_init_t *init = data; 1022 1.1 riastrad int err; 1023 1.1 riastrad 1024 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1025 1.1 riastrad 1026 1.1 riastrad switch (init->func) { 1027 1.1 riastrad case MGA_INIT_DMA: 1028 1.1 riastrad err = mga_do_init_dma(dev, init); 1029 1.1 riastrad if (err) 1030 1.1 riastrad (void)mga_do_cleanup_dma(dev, FULL_CLEANUP); 1031 1.1 riastrad return err; 1032 1.1 riastrad case MGA_CLEANUP_DMA: 1033 1.1 riastrad return mga_do_cleanup_dma(dev, FULL_CLEANUP); 1034 1.1 riastrad } 1035 1.1 riastrad 1036 1.1 riastrad return -EINVAL; 1037 1.1 riastrad } 1038 1.1 riastrad 1039 1.1 riastrad /* ================================================================ 1040 1.1 riastrad * Primary DMA stream management 1041 1.1 riastrad */ 1042 1.1 riastrad 1043 1.1 riastrad int mga_dma_flush(struct drm_device *dev, void *data, 1044 1.1 riastrad struct drm_file *file_priv) 1045 1.1 riastrad { 1046 1.1 riastrad drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private; 1047 1.1 riastrad struct drm_lock *lock = data; 1048 1.1 riastrad 1049 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1050 1.1 riastrad 1051 1.1 riastrad DRM_DEBUG("%s%s%s\n", 1052 1.1 riastrad (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "", 1053 1.1 riastrad (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "", 1054 1.1 riastrad (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : ""); 1055 1.1 riastrad 1056 1.1 riastrad WRAP_WAIT_WITH_RETURN(dev_priv); 1057 1.1 riastrad 1058 1.1 riastrad if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL)) 1059 1.1 riastrad mga_do_dma_flush(dev_priv); 1060 1.1 riastrad 1061 1.1 riastrad if (lock->flags & _DRM_LOCK_QUIESCENT) { 1062 1.1 riastrad #if MGA_DMA_DEBUG 1063 1.1 riastrad int ret = mga_do_wait_for_idle(dev_priv); 1064 1.1 riastrad if (ret < 0) 1065 1.1 riastrad DRM_INFO("-EBUSY\n"); 1066 1.1 riastrad return ret; 1067 1.1 riastrad #else 1068 1.1 riastrad return mga_do_wait_for_idle(dev_priv); 1069 1.1 riastrad #endif 1070 1.1 riastrad } else { 1071 1.1 riastrad return 0; 1072 1.1 riastrad } 1073 1.1 riastrad } 1074 1.1 riastrad 1075 1.1 riastrad int mga_dma_reset(struct drm_device *dev, void *data, 1076 1.1 riastrad struct drm_file *file_priv) 1077 1.1 riastrad { 1078 1.1 riastrad drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private; 1079 1.1 riastrad 1080 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1081 1.1 riastrad 1082 1.1 riastrad return mga_do_dma_reset(dev_priv); 1083 1.1 riastrad } 1084 1.1 riastrad 1085 1.1 riastrad /* ================================================================ 1086 1.1 riastrad * DMA buffer management 1087 1.1 riastrad */ 1088 1.1 riastrad 1089 1.1 riastrad static int mga_dma_get_buffers(struct drm_device *dev, 1090 1.1 riastrad struct drm_file *file_priv, struct drm_dma *d) 1091 1.1 riastrad { 1092 1.1 riastrad struct drm_buf *buf; 1093 1.1 riastrad int i; 1094 1.1 riastrad 1095 1.1 riastrad for (i = d->granted_count; i < d->request_count; i++) { 1096 1.1 riastrad buf = mga_freelist_get(dev); 1097 1.1 riastrad if (!buf) 1098 1.1 riastrad return -EAGAIN; 1099 1.1 riastrad 1100 1.1 riastrad buf->file_priv = file_priv; 1101 1.1 riastrad 1102 1.2 riastrad if (copy_to_user(&d->request_indices[i], 1103 1.1 riastrad &buf->idx, sizeof(buf->idx))) 1104 1.1 riastrad return -EFAULT; 1105 1.2 riastrad if (copy_to_user(&d->request_sizes[i], 1106 1.1 riastrad &buf->total, sizeof(buf->total))) 1107 1.1 riastrad return -EFAULT; 1108 1.1 riastrad 1109 1.1 riastrad d->granted_count++; 1110 1.1 riastrad } 1111 1.1 riastrad return 0; 1112 1.1 riastrad } 1113 1.1 riastrad 1114 1.1 riastrad int mga_dma_buffers(struct drm_device *dev, void *data, 1115 1.1 riastrad struct drm_file *file_priv) 1116 1.1 riastrad { 1117 1.1 riastrad struct drm_device_dma *dma = dev->dma; 1118 1.1 riastrad drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private; 1119 1.1 riastrad struct drm_dma *d = data; 1120 1.1 riastrad int ret = 0; 1121 1.1 riastrad 1122 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1123 1.1 riastrad 1124 1.1 riastrad /* Please don't send us buffers. 1125 1.1 riastrad */ 1126 1.1 riastrad if (d->send_count != 0) { 1127 1.1 riastrad DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n", 1128 1.3 riastrad task_pid_nr(current), d->send_count); 1129 1.1 riastrad return -EINVAL; 1130 1.1 riastrad } 1131 1.1 riastrad 1132 1.1 riastrad /* We'll send you buffers. 1133 1.1 riastrad */ 1134 1.1 riastrad if (d->request_count < 0 || d->request_count > dma->buf_count) { 1135 1.1 riastrad DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n", 1136 1.3 riastrad task_pid_nr(current), d->request_count, 1137 1.3 riastrad dma->buf_count); 1138 1.1 riastrad return -EINVAL; 1139 1.1 riastrad } 1140 1.1 riastrad 1141 1.1 riastrad WRAP_TEST_WITH_RETURN(dev_priv); 1142 1.1 riastrad 1143 1.1 riastrad d->granted_count = 0; 1144 1.1 riastrad 1145 1.1 riastrad if (d->request_count) 1146 1.1 riastrad ret = mga_dma_get_buffers(dev, file_priv, d); 1147 1.1 riastrad 1148 1.1 riastrad return ret; 1149 1.1 riastrad } 1150 1.1 riastrad 1151 1.1 riastrad /** 1152 1.1 riastrad * Called just before the module is unloaded. 1153 1.1 riastrad */ 1154 1.3 riastrad void mga_driver_unload(struct drm_device *dev) 1155 1.1 riastrad { 1156 1.1 riastrad kfree(dev->dev_private); 1157 1.1 riastrad dev->dev_private = NULL; 1158 1.1 riastrad } 1159 1.1 riastrad 1160 1.1 riastrad /** 1161 1.1 riastrad * Called when the last opener of the device is closed. 1162 1.1 riastrad */ 1163 1.1 riastrad void mga_driver_lastclose(struct drm_device *dev) 1164 1.1 riastrad { 1165 1.1 riastrad mga_do_cleanup_dma(dev, FULL_CLEANUP); 1166 1.1 riastrad } 1167 1.1 riastrad 1168 1.1 riastrad int mga_driver_dma_quiescent(struct drm_device *dev) 1169 1.1 riastrad { 1170 1.1 riastrad drm_mga_private_t *dev_priv = dev->dev_private; 1171 1.1 riastrad return mga_do_wait_for_idle(dev_priv); 1172 1.1 riastrad } 1173