1 1.2 riastrad /* $NetBSD: mga_drv.h,v 1.3 2021/12/18 23:45:32 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* mga_drv.h -- Private header for the Matrox G200/G400 driver -*- linux-c -*- 4 1.1 riastrad * Created: Mon Dec 13 01:50:01 1999 by jhartmann (at) precisioninsight.com 5 1.1 riastrad * 6 1.1 riastrad * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas. 7 1.1 riastrad * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California. 8 1.1 riastrad * All rights reserved. 9 1.1 riastrad * 10 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 11 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 12 1.1 riastrad * to deal in the Software without restriction, including without limitation 13 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 14 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 15 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 16 1.1 riastrad * 17 1.1 riastrad * The above copyright notice and this permission notice (including the next 18 1.1 riastrad * paragraph) shall be included in all copies or substantial portions of the 19 1.1 riastrad * Software. 20 1.1 riastrad * 21 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 22 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 23 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 24 1.1 riastrad * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 25 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 26 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 27 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 28 1.1 riastrad * 29 1.1 riastrad * Authors: 30 1.1 riastrad * Gareth Hughes <gareth (at) valinux.com> 31 1.1 riastrad */ 32 1.1 riastrad 33 1.1 riastrad #ifndef __MGA_DRV_H__ 34 1.1 riastrad #define __MGA_DRV_H__ 35 1.1 riastrad 36 1.3 riastrad #include <linux/irqreturn.h> 37 1.3 riastrad #include <linux/pci.h> 38 1.3 riastrad #include <linux/slab.h> 39 1.3 riastrad 40 1.3 riastrad #include <drm/drm_agpsupport.h> 41 1.3 riastrad #include <drm/drm_device.h> 42 1.3 riastrad #include <drm/drm_file.h> 43 1.3 riastrad #include <drm/drm_ioctl.h> 44 1.3 riastrad #include <drm/drm_irq.h> 45 1.2 riastrad #include <drm/drm_legacy.h> 46 1.3 riastrad #include <drm/drm_print.h> 47 1.3 riastrad #include <drm/drm_sarea.h> 48 1.3 riastrad #include <drm/drm_vblank.h> 49 1.3 riastrad #include <drm/mga_drm.h> 50 1.2 riastrad 51 1.1 riastrad /* General customization: 52 1.1 riastrad */ 53 1.1 riastrad 54 1.1 riastrad #define DRIVER_AUTHOR "Gareth Hughes, VA Linux Systems Inc." 55 1.1 riastrad 56 1.1 riastrad #define DRIVER_NAME "mga" 57 1.1 riastrad #define DRIVER_DESC "Matrox G200/G400" 58 1.1 riastrad #define DRIVER_DATE "20051102" 59 1.1 riastrad 60 1.1 riastrad #define DRIVER_MAJOR 3 61 1.1 riastrad #define DRIVER_MINOR 2 62 1.1 riastrad #define DRIVER_PATCHLEVEL 1 63 1.1 riastrad 64 1.1 riastrad typedef struct drm_mga_primary_buffer { 65 1.1 riastrad u8 *start; 66 1.1 riastrad u8 *end; 67 1.1 riastrad int size; 68 1.1 riastrad 69 1.1 riastrad u32 tail; 70 1.1 riastrad int space; 71 1.1 riastrad volatile long wrapped; 72 1.1 riastrad 73 1.1 riastrad volatile u32 *status; 74 1.1 riastrad 75 1.1 riastrad u32 last_flush; 76 1.1 riastrad u32 last_wrap; 77 1.1 riastrad 78 1.1 riastrad u32 high_mark; 79 1.1 riastrad } drm_mga_primary_buffer_t; 80 1.1 riastrad 81 1.1 riastrad typedef struct drm_mga_freelist { 82 1.1 riastrad struct drm_mga_freelist *next; 83 1.1 riastrad struct drm_mga_freelist *prev; 84 1.1 riastrad drm_mga_age_t age; 85 1.1 riastrad struct drm_buf *buf; 86 1.1 riastrad } drm_mga_freelist_t; 87 1.1 riastrad 88 1.1 riastrad typedef struct { 89 1.1 riastrad drm_mga_freelist_t *list_entry; 90 1.1 riastrad int discard; 91 1.1 riastrad int dispatched; 92 1.1 riastrad } drm_mga_buf_priv_t; 93 1.1 riastrad 94 1.1 riastrad typedef struct drm_mga_private { 95 1.1 riastrad drm_mga_primary_buffer_t prim; 96 1.1 riastrad drm_mga_sarea_t *sarea_priv; 97 1.1 riastrad 98 1.1 riastrad drm_mga_freelist_t *head; 99 1.1 riastrad drm_mga_freelist_t *tail; 100 1.1 riastrad 101 1.1 riastrad unsigned int warp_pipe; 102 1.1 riastrad unsigned long warp_pipe_phys[MGA_MAX_WARP_PIPES]; 103 1.1 riastrad 104 1.1 riastrad int chipset; 105 1.1 riastrad int usec_timeout; 106 1.1 riastrad 107 1.1 riastrad /** 108 1.1 riastrad * If set, the new DMA initialization sequence was used. This is 109 1.1 riastrad * primarilly used to select how the driver should uninitialized its 110 1.1 riastrad * internal DMA structures. 111 1.1 riastrad */ 112 1.1 riastrad int used_new_dma_init; 113 1.1 riastrad 114 1.1 riastrad /** 115 1.1 riastrad * If AGP memory is used for DMA buffers, this will be the value 116 1.1 riastrad * \c MGA_PAGPXFER. Otherwise, it will be zero (for a PCI transfer). 117 1.1 riastrad */ 118 1.1 riastrad u32 dma_access; 119 1.1 riastrad 120 1.1 riastrad /** 121 1.1 riastrad * If AGP memory is used for DMA buffers, this will be the value 122 1.1 riastrad * \c MGA_WAGP_ENABLE. Otherwise, it will be zero (for a PCI 123 1.1 riastrad * transfer). 124 1.1 riastrad */ 125 1.1 riastrad u32 wagp_enable; 126 1.1 riastrad 127 1.1 riastrad /** 128 1.1 riastrad * \name MMIO region parameters. 129 1.1 riastrad * 130 1.1 riastrad * \sa drm_mga_private_t::mmio 131 1.1 riastrad */ 132 1.1 riastrad /*@{ */ 133 1.1 riastrad resource_size_t mmio_base; /**< Bus address of base of MMIO. */ 134 1.1 riastrad resource_size_t mmio_size; /**< Size of the MMIO region. */ 135 1.1 riastrad /*@} */ 136 1.1 riastrad 137 1.1 riastrad u32 clear_cmd; 138 1.1 riastrad u32 maccess; 139 1.1 riastrad 140 1.1 riastrad atomic_t vbl_received; /**< Number of vblanks received. */ 141 1.1 riastrad wait_queue_head_t fence_queue; 142 1.1 riastrad atomic_t last_fence_retired; 143 1.1 riastrad u32 next_fence_to_post; 144 1.1 riastrad 145 1.1 riastrad unsigned int fb_cpp; 146 1.1 riastrad unsigned int front_offset; 147 1.1 riastrad unsigned int front_pitch; 148 1.1 riastrad unsigned int back_offset; 149 1.1 riastrad unsigned int back_pitch; 150 1.1 riastrad 151 1.1 riastrad unsigned int depth_cpp; 152 1.1 riastrad unsigned int depth_offset; 153 1.1 riastrad unsigned int depth_pitch; 154 1.1 riastrad 155 1.1 riastrad unsigned int texture_offset; 156 1.1 riastrad unsigned int texture_size; 157 1.1 riastrad 158 1.1 riastrad drm_local_map_t *sarea; 159 1.1 riastrad drm_local_map_t *mmio; 160 1.1 riastrad drm_local_map_t *status; 161 1.1 riastrad drm_local_map_t *warp; 162 1.1 riastrad drm_local_map_t *primary; 163 1.1 riastrad drm_local_map_t *agp_textures; 164 1.1 riastrad 165 1.1 riastrad unsigned long agp_handle; 166 1.1 riastrad unsigned int agp_size; 167 1.1 riastrad } drm_mga_private_t; 168 1.1 riastrad 169 1.2 riastrad extern const struct drm_ioctl_desc mga_ioctls[]; 170 1.1 riastrad extern int mga_max_ioctl; 171 1.1 riastrad 172 1.1 riastrad /* mga_dma.c */ 173 1.1 riastrad extern int mga_dma_bootstrap(struct drm_device *dev, void *data, 174 1.1 riastrad struct drm_file *file_priv); 175 1.1 riastrad extern int mga_dma_init(struct drm_device *dev, void *data, 176 1.1 riastrad struct drm_file *file_priv); 177 1.3 riastrad extern int mga_getparam(struct drm_device *dev, void *data, 178 1.3 riastrad struct drm_file *file_priv); 179 1.1 riastrad extern int mga_dma_flush(struct drm_device *dev, void *data, 180 1.1 riastrad struct drm_file *file_priv); 181 1.1 riastrad extern int mga_dma_reset(struct drm_device *dev, void *data, 182 1.1 riastrad struct drm_file *file_priv); 183 1.1 riastrad extern int mga_dma_buffers(struct drm_device *dev, void *data, 184 1.1 riastrad struct drm_file *file_priv); 185 1.1 riastrad extern int mga_driver_load(struct drm_device *dev, unsigned long flags); 186 1.3 riastrad extern void mga_driver_unload(struct drm_device *dev); 187 1.1 riastrad extern void mga_driver_lastclose(struct drm_device *dev); 188 1.1 riastrad extern int mga_driver_dma_quiescent(struct drm_device *dev); 189 1.1 riastrad 190 1.1 riastrad extern int mga_do_wait_for_idle(drm_mga_private_t *dev_priv); 191 1.1 riastrad 192 1.1 riastrad extern void mga_do_dma_flush(drm_mga_private_t *dev_priv); 193 1.1 riastrad extern void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv); 194 1.1 riastrad extern void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv); 195 1.1 riastrad 196 1.1 riastrad extern int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf); 197 1.1 riastrad 198 1.1 riastrad /* mga_warp.c */ 199 1.1 riastrad extern int mga_warp_install_microcode(drm_mga_private_t *dev_priv); 200 1.1 riastrad extern int mga_warp_init(drm_mga_private_t *dev_priv); 201 1.1 riastrad 202 1.1 riastrad /* mga_irq.c */ 203 1.2 riastrad extern int mga_enable_vblank(struct drm_device *dev, unsigned int pipe); 204 1.2 riastrad extern void mga_disable_vblank(struct drm_device *dev, unsigned int pipe); 205 1.2 riastrad extern u32 mga_get_vblank_counter(struct drm_device *dev, unsigned int pipe); 206 1.3 riastrad extern void mga_driver_fence_wait(struct drm_device *dev, unsigned int *sequence); 207 1.1 riastrad extern int mga_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence); 208 1.2 riastrad extern irqreturn_t mga_driver_irq_handler(int irq, void *arg); 209 1.1 riastrad extern void mga_driver_irq_preinstall(struct drm_device *dev); 210 1.1 riastrad extern int mga_driver_irq_postinstall(struct drm_device *dev); 211 1.1 riastrad extern void mga_driver_irq_uninstall(struct drm_device *dev); 212 1.1 riastrad extern long mga_compat_ioctl(struct file *filp, unsigned int cmd, 213 1.1 riastrad unsigned long arg); 214 1.1 riastrad 215 1.2 riastrad #define mga_flush_write_combine() wmb() 216 1.1 riastrad 217 1.3 riastrad #define MGA_READ8(reg) \ 218 1.3 riastrad readb(((void __iomem *)dev_priv->mmio->handle) + (reg)) 219 1.3 riastrad #define MGA_READ(reg) \ 220 1.3 riastrad readl(((void __iomem *)dev_priv->mmio->handle) + (reg)) 221 1.3 riastrad #define MGA_WRITE8(reg, val) \ 222 1.3 riastrad writeb(val, ((void __iomem *)dev_priv->mmio->handle) + (reg)) 223 1.3 riastrad #define MGA_WRITE(reg, val) \ 224 1.3 riastrad writel(val, ((void __iomem *)dev_priv->mmio->handle) + (reg)) 225 1.1 riastrad 226 1.1 riastrad #define DWGREG0 0x1c00 227 1.1 riastrad #define DWGREG0_END 0x1dff 228 1.1 riastrad #define DWGREG1 0x2c00 229 1.1 riastrad #define DWGREG1_END 0x2dff 230 1.1 riastrad 231 1.1 riastrad #define ISREG0(r) (r >= DWGREG0 && r <= DWGREG0_END) 232 1.1 riastrad #define DMAREG0(r) (u8)((r - DWGREG0) >> 2) 233 1.1 riastrad #define DMAREG1(r) (u8)(((r - DWGREG1) >> 2) | 0x80) 234 1.1 riastrad #define DMAREG(r) (ISREG0(r) ? DMAREG0(r) : DMAREG1(r)) 235 1.1 riastrad 236 1.1 riastrad /* ================================================================ 237 1.1 riastrad * Helper macross... 238 1.1 riastrad */ 239 1.1 riastrad 240 1.1 riastrad #define MGA_EMIT_STATE(dev_priv, dirty) \ 241 1.1 riastrad do { \ 242 1.1 riastrad if ((dirty) & ~MGA_UPLOAD_CLIPRECTS) { \ 243 1.1 riastrad if (dev_priv->chipset >= MGA_CARD_TYPE_G400) \ 244 1.1 riastrad mga_g400_emit_state(dev_priv); \ 245 1.1 riastrad else \ 246 1.1 riastrad mga_g200_emit_state(dev_priv); \ 247 1.1 riastrad } \ 248 1.1 riastrad } while (0) 249 1.1 riastrad 250 1.1 riastrad #define WRAP_TEST_WITH_RETURN(dev_priv) \ 251 1.1 riastrad do { \ 252 1.1 riastrad if (test_bit(0, &dev_priv->prim.wrapped)) { \ 253 1.1 riastrad if (mga_is_idle(dev_priv)) { \ 254 1.1 riastrad mga_do_dma_wrap_end(dev_priv); \ 255 1.1 riastrad } else if (dev_priv->prim.space < \ 256 1.1 riastrad dev_priv->prim.high_mark) { \ 257 1.1 riastrad if (MGA_DMA_DEBUG) \ 258 1.1 riastrad DRM_INFO("wrap...\n"); \ 259 1.1 riastrad return -EBUSY; \ 260 1.1 riastrad } \ 261 1.1 riastrad } \ 262 1.1 riastrad } while (0) 263 1.1 riastrad 264 1.1 riastrad #define WRAP_WAIT_WITH_RETURN(dev_priv) \ 265 1.1 riastrad do { \ 266 1.1 riastrad if (test_bit(0, &dev_priv->prim.wrapped)) { \ 267 1.1 riastrad if (mga_do_wait_for_idle(dev_priv) < 0) { \ 268 1.1 riastrad if (MGA_DMA_DEBUG) \ 269 1.1 riastrad DRM_INFO("wrap...\n"); \ 270 1.1 riastrad return -EBUSY; \ 271 1.1 riastrad } \ 272 1.1 riastrad mga_do_dma_wrap_end(dev_priv); \ 273 1.1 riastrad } \ 274 1.1 riastrad } while (0) 275 1.1 riastrad 276 1.1 riastrad /* ================================================================ 277 1.1 riastrad * Primary DMA command stream 278 1.1 riastrad */ 279 1.1 riastrad 280 1.1 riastrad #define MGA_VERBOSE 0 281 1.1 riastrad 282 1.1 riastrad #define DMA_LOCALS unsigned int write; volatile u8 *prim; 283 1.1 riastrad 284 1.1 riastrad #define DMA_BLOCK_SIZE (5 * sizeof(u32)) 285 1.1 riastrad 286 1.1 riastrad #define BEGIN_DMA(n) \ 287 1.1 riastrad do { \ 288 1.1 riastrad if (MGA_VERBOSE) { \ 289 1.1 riastrad DRM_INFO("BEGIN_DMA(%d)\n", (n)); \ 290 1.3 riastrad DRM_INFO(" space=0x%x req=0x%zx\n", \ 291 1.1 riastrad dev_priv->prim.space, (n) * DMA_BLOCK_SIZE); \ 292 1.1 riastrad } \ 293 1.1 riastrad prim = dev_priv->prim.start; \ 294 1.1 riastrad write = dev_priv->prim.tail; \ 295 1.1 riastrad } while (0) 296 1.1 riastrad 297 1.1 riastrad #define BEGIN_DMA_WRAP() \ 298 1.1 riastrad do { \ 299 1.1 riastrad if (MGA_VERBOSE) { \ 300 1.1 riastrad DRM_INFO("BEGIN_DMA()\n"); \ 301 1.1 riastrad DRM_INFO(" space=0x%x\n", dev_priv->prim.space); \ 302 1.1 riastrad } \ 303 1.1 riastrad prim = dev_priv->prim.start; \ 304 1.1 riastrad write = dev_priv->prim.tail; \ 305 1.1 riastrad } while (0) 306 1.1 riastrad 307 1.1 riastrad #define ADVANCE_DMA() \ 308 1.1 riastrad do { \ 309 1.1 riastrad dev_priv->prim.tail = write; \ 310 1.1 riastrad if (MGA_VERBOSE) \ 311 1.1 riastrad DRM_INFO("ADVANCE_DMA() tail=0x%05x sp=0x%x\n", \ 312 1.1 riastrad write, dev_priv->prim.space); \ 313 1.1 riastrad } while (0) 314 1.1 riastrad 315 1.1 riastrad #define FLUSH_DMA() \ 316 1.1 riastrad do { \ 317 1.1 riastrad if (0) { \ 318 1.1 riastrad DRM_INFO("\n"); \ 319 1.1 riastrad DRM_INFO(" tail=0x%06x head=0x%06lx\n", \ 320 1.1 riastrad dev_priv->prim.tail, \ 321 1.1 riastrad (unsigned long)(MGA_READ(MGA_PRIMADDRESS) - \ 322 1.1 riastrad dev_priv->primary->offset)); \ 323 1.1 riastrad } \ 324 1.1 riastrad if (!test_bit(0, &dev_priv->prim.wrapped)) { \ 325 1.1 riastrad if (dev_priv->prim.space < dev_priv->prim.high_mark) \ 326 1.1 riastrad mga_do_dma_wrap_start(dev_priv); \ 327 1.1 riastrad else \ 328 1.1 riastrad mga_do_dma_flush(dev_priv); \ 329 1.1 riastrad } \ 330 1.1 riastrad } while (0) 331 1.1 riastrad 332 1.1 riastrad /* Never use this, always use DMA_BLOCK(...) for primary DMA output. 333 1.1 riastrad */ 334 1.1 riastrad #define DMA_WRITE(offset, val) \ 335 1.1 riastrad do { \ 336 1.1 riastrad if (MGA_VERBOSE) \ 337 1.3 riastrad DRM_INFO(" DMA_WRITE( 0x%08x ) at 0x%04zx\n", \ 338 1.1 riastrad (u32)(val), write + (offset) * sizeof(u32)); \ 339 1.1 riastrad *(volatile u32 *)(prim + write + (offset) * sizeof(u32)) = val; \ 340 1.1 riastrad } while (0) 341 1.1 riastrad 342 1.1 riastrad #define DMA_BLOCK(reg0, val0, reg1, val1, reg2, val2, reg3, val3) \ 343 1.1 riastrad do { \ 344 1.1 riastrad DMA_WRITE(0, ((DMAREG(reg0) << 0) | \ 345 1.1 riastrad (DMAREG(reg1) << 8) | \ 346 1.1 riastrad (DMAREG(reg2) << 16) | \ 347 1.1 riastrad (DMAREG(reg3) << 24))); \ 348 1.1 riastrad DMA_WRITE(1, val0); \ 349 1.1 riastrad DMA_WRITE(2, val1); \ 350 1.1 riastrad DMA_WRITE(3, val2); \ 351 1.1 riastrad DMA_WRITE(4, val3); \ 352 1.1 riastrad write += DMA_BLOCK_SIZE; \ 353 1.1 riastrad } while (0) 354 1.1 riastrad 355 1.1 riastrad /* Buffer aging via primary DMA stream head pointer. 356 1.1 riastrad */ 357 1.1 riastrad 358 1.1 riastrad #define SET_AGE(age, h, w) \ 359 1.1 riastrad do { \ 360 1.1 riastrad (age)->head = h; \ 361 1.1 riastrad (age)->wrap = w; \ 362 1.1 riastrad } while (0) 363 1.1 riastrad 364 1.1 riastrad #define TEST_AGE(age, h, w) ((age)->wrap < w || \ 365 1.1 riastrad ((age)->wrap == w && \ 366 1.1 riastrad (age)->head < h)) 367 1.1 riastrad 368 1.1 riastrad #define AGE_BUFFER(buf_priv) \ 369 1.1 riastrad do { \ 370 1.1 riastrad drm_mga_freelist_t *entry = (buf_priv)->list_entry; \ 371 1.1 riastrad if ((buf_priv)->dispatched) { \ 372 1.1 riastrad entry->age.head = (dev_priv->prim.tail + \ 373 1.1 riastrad dev_priv->primary->offset); \ 374 1.1 riastrad entry->age.wrap = dev_priv->sarea_priv->last_wrap; \ 375 1.1 riastrad } else { \ 376 1.1 riastrad entry->age.head = 0; \ 377 1.1 riastrad entry->age.wrap = 0; \ 378 1.1 riastrad } \ 379 1.1 riastrad } while (0) 380 1.1 riastrad 381 1.1 riastrad #define MGA_ENGINE_IDLE_MASK (MGA_SOFTRAPEN | \ 382 1.1 riastrad MGA_DWGENGSTS | \ 383 1.1 riastrad MGA_ENDPRDMASTS) 384 1.1 riastrad #define MGA_DMA_IDLE_MASK (MGA_SOFTRAPEN | \ 385 1.1 riastrad MGA_ENDPRDMASTS) 386 1.1 riastrad 387 1.1 riastrad #define MGA_DMA_DEBUG 0 388 1.1 riastrad 389 1.1 riastrad /* A reduced set of the mga registers. 390 1.1 riastrad */ 391 1.1 riastrad #define MGA_CRTC_INDEX 0x1fd4 392 1.1 riastrad #define MGA_CRTC_DATA 0x1fd5 393 1.1 riastrad 394 1.1 riastrad /* CRTC11 */ 395 1.1 riastrad #define MGA_VINTCLR (1 << 4) 396 1.1 riastrad #define MGA_VINTEN (1 << 5) 397 1.1 riastrad 398 1.1 riastrad #define MGA_ALPHACTRL 0x2c7c 399 1.1 riastrad #define MGA_AR0 0x1c60 400 1.1 riastrad #define MGA_AR1 0x1c64 401 1.1 riastrad #define MGA_AR2 0x1c68 402 1.1 riastrad #define MGA_AR3 0x1c6c 403 1.1 riastrad #define MGA_AR4 0x1c70 404 1.1 riastrad #define MGA_AR5 0x1c74 405 1.1 riastrad #define MGA_AR6 0x1c78 406 1.1 riastrad 407 1.1 riastrad #define MGA_CXBNDRY 0x1c80 408 1.1 riastrad #define MGA_CXLEFT 0x1ca0 409 1.1 riastrad #define MGA_CXRIGHT 0x1ca4 410 1.1 riastrad 411 1.1 riastrad #define MGA_DMAPAD 0x1c54 412 1.1 riastrad #define MGA_DSTORG 0x2cb8 413 1.1 riastrad #define MGA_DWGCTL 0x1c00 414 1.1 riastrad # define MGA_OPCOD_MASK (15 << 0) 415 1.1 riastrad # define MGA_OPCOD_TRAP (4 << 0) 416 1.1 riastrad # define MGA_OPCOD_TEXTURE_TRAP (6 << 0) 417 1.1 riastrad # define MGA_OPCOD_BITBLT (8 << 0) 418 1.1 riastrad # define MGA_OPCOD_ILOAD (9 << 0) 419 1.1 riastrad # define MGA_ATYPE_MASK (7 << 4) 420 1.1 riastrad # define MGA_ATYPE_RPL (0 << 4) 421 1.1 riastrad # define MGA_ATYPE_RSTR (1 << 4) 422 1.1 riastrad # define MGA_ATYPE_ZI (3 << 4) 423 1.1 riastrad # define MGA_ATYPE_BLK (4 << 4) 424 1.1 riastrad # define MGA_ATYPE_I (7 << 4) 425 1.1 riastrad # define MGA_LINEAR (1 << 7) 426 1.1 riastrad # define MGA_ZMODE_MASK (7 << 8) 427 1.1 riastrad # define MGA_ZMODE_NOZCMP (0 << 8) 428 1.1 riastrad # define MGA_ZMODE_ZE (2 << 8) 429 1.1 riastrad # define MGA_ZMODE_ZNE (3 << 8) 430 1.1 riastrad # define MGA_ZMODE_ZLT (4 << 8) 431 1.1 riastrad # define MGA_ZMODE_ZLTE (5 << 8) 432 1.1 riastrad # define MGA_ZMODE_ZGT (6 << 8) 433 1.1 riastrad # define MGA_ZMODE_ZGTE (7 << 8) 434 1.1 riastrad # define MGA_SOLID (1 << 11) 435 1.1 riastrad # define MGA_ARZERO (1 << 12) 436 1.1 riastrad # define MGA_SGNZERO (1 << 13) 437 1.1 riastrad # define MGA_SHIFTZERO (1 << 14) 438 1.1 riastrad # define MGA_BOP_MASK (15 << 16) 439 1.1 riastrad # define MGA_BOP_ZERO (0 << 16) 440 1.1 riastrad # define MGA_BOP_DST (10 << 16) 441 1.1 riastrad # define MGA_BOP_SRC (12 << 16) 442 1.1 riastrad # define MGA_BOP_ONE (15 << 16) 443 1.1 riastrad # define MGA_TRANS_SHIFT 20 444 1.1 riastrad # define MGA_TRANS_MASK (15 << 20) 445 1.1 riastrad # define MGA_BLTMOD_MASK (15 << 25) 446 1.1 riastrad # define MGA_BLTMOD_BMONOLEF (0 << 25) 447 1.1 riastrad # define MGA_BLTMOD_BMONOWF (4 << 25) 448 1.1 riastrad # define MGA_BLTMOD_PLAN (1 << 25) 449 1.1 riastrad # define MGA_BLTMOD_BFCOL (2 << 25) 450 1.1 riastrad # define MGA_BLTMOD_BU32BGR (3 << 25) 451 1.1 riastrad # define MGA_BLTMOD_BU32RGB (7 << 25) 452 1.1 riastrad # define MGA_BLTMOD_BU24BGR (11 << 25) 453 1.1 riastrad # define MGA_BLTMOD_BU24RGB (15 << 25) 454 1.1 riastrad # define MGA_PATTERN (1 << 29) 455 1.1 riastrad # define MGA_TRANSC (1 << 30) 456 1.1 riastrad # define MGA_CLIPDIS (1 << 31) 457 1.1 riastrad #define MGA_DWGSYNC 0x2c4c 458 1.1 riastrad 459 1.1 riastrad #define MGA_FCOL 0x1c24 460 1.1 riastrad #define MGA_FIFOSTATUS 0x1e10 461 1.1 riastrad #define MGA_FOGCOL 0x1cf4 462 1.1 riastrad #define MGA_FXBNDRY 0x1c84 463 1.1 riastrad #define MGA_FXLEFT 0x1ca8 464 1.1 riastrad #define MGA_FXRIGHT 0x1cac 465 1.1 riastrad 466 1.1 riastrad #define MGA_ICLEAR 0x1e18 467 1.1 riastrad # define MGA_SOFTRAPICLR (1 << 0) 468 1.1 riastrad # define MGA_VLINEICLR (1 << 5) 469 1.1 riastrad #define MGA_IEN 0x1e1c 470 1.1 riastrad # define MGA_SOFTRAPIEN (1 << 0) 471 1.1 riastrad # define MGA_VLINEIEN (1 << 5) 472 1.1 riastrad 473 1.1 riastrad #define MGA_LEN 0x1c5c 474 1.1 riastrad 475 1.1 riastrad #define MGA_MACCESS 0x1c04 476 1.1 riastrad 477 1.1 riastrad #define MGA_PITCH 0x1c8c 478 1.1 riastrad #define MGA_PLNWT 0x1c1c 479 1.1 riastrad #define MGA_PRIMADDRESS 0x1e58 480 1.1 riastrad # define MGA_DMA_GENERAL (0 << 0) 481 1.1 riastrad # define MGA_DMA_BLIT (1 << 0) 482 1.1 riastrad # define MGA_DMA_VECTOR (2 << 0) 483 1.1 riastrad # define MGA_DMA_VERTEX (3 << 0) 484 1.1 riastrad #define MGA_PRIMEND 0x1e5c 485 1.1 riastrad # define MGA_PRIMNOSTART (1 << 0) 486 1.1 riastrad # define MGA_PAGPXFER (1 << 1) 487 1.1 riastrad #define MGA_PRIMPTR 0x1e50 488 1.1 riastrad # define MGA_PRIMPTREN0 (1 << 0) 489 1.1 riastrad # define MGA_PRIMPTREN1 (1 << 1) 490 1.1 riastrad 491 1.1 riastrad #define MGA_RST 0x1e40 492 1.1 riastrad # define MGA_SOFTRESET (1 << 0) 493 1.1 riastrad # define MGA_SOFTEXTRST (1 << 1) 494 1.1 riastrad 495 1.1 riastrad #define MGA_SECADDRESS 0x2c40 496 1.1 riastrad #define MGA_SECEND 0x2c44 497 1.1 riastrad #define MGA_SETUPADDRESS 0x2cd0 498 1.1 riastrad #define MGA_SETUPEND 0x2cd4 499 1.1 riastrad #define MGA_SGN 0x1c58 500 1.1 riastrad #define MGA_SOFTRAP 0x2c48 501 1.1 riastrad #define MGA_SRCORG 0x2cb4 502 1.1 riastrad # define MGA_SRMMAP_MASK (1 << 0) 503 1.1 riastrad # define MGA_SRCMAP_FB (0 << 0) 504 1.1 riastrad # define MGA_SRCMAP_SYSMEM (1 << 0) 505 1.1 riastrad # define MGA_SRCACC_MASK (1 << 1) 506 1.1 riastrad # define MGA_SRCACC_PCI (0 << 1) 507 1.1 riastrad # define MGA_SRCACC_AGP (1 << 1) 508 1.1 riastrad #define MGA_STATUS 0x1e14 509 1.1 riastrad # define MGA_SOFTRAPEN (1 << 0) 510 1.1 riastrad # define MGA_VSYNCPEN (1 << 4) 511 1.1 riastrad # define MGA_VLINEPEN (1 << 5) 512 1.1 riastrad # define MGA_DWGENGSTS (1 << 16) 513 1.1 riastrad # define MGA_ENDPRDMASTS (1 << 17) 514 1.1 riastrad #define MGA_STENCIL 0x2cc8 515 1.1 riastrad #define MGA_STENCILCTL 0x2ccc 516 1.1 riastrad 517 1.1 riastrad #define MGA_TDUALSTAGE0 0x2cf8 518 1.1 riastrad #define MGA_TDUALSTAGE1 0x2cfc 519 1.1 riastrad #define MGA_TEXBORDERCOL 0x2c5c 520 1.1 riastrad #define MGA_TEXCTL 0x2c30 521 1.1 riastrad #define MGA_TEXCTL2 0x2c3c 522 1.1 riastrad # define MGA_DUALTEX (1 << 7) 523 1.1 riastrad # define MGA_G400_TC2_MAGIC (1 << 15) 524 1.1 riastrad # define MGA_MAP1_ENABLE (1 << 31) 525 1.1 riastrad #define MGA_TEXFILTER 0x2c58 526 1.1 riastrad #define MGA_TEXHEIGHT 0x2c2c 527 1.1 riastrad #define MGA_TEXORG 0x2c24 528 1.1 riastrad # define MGA_TEXORGMAP_MASK (1 << 0) 529 1.1 riastrad # define MGA_TEXORGMAP_FB (0 << 0) 530 1.1 riastrad # define MGA_TEXORGMAP_SYSMEM (1 << 0) 531 1.1 riastrad # define MGA_TEXORGACC_MASK (1 << 1) 532 1.1 riastrad # define MGA_TEXORGACC_PCI (0 << 1) 533 1.1 riastrad # define MGA_TEXORGACC_AGP (1 << 1) 534 1.1 riastrad #define MGA_TEXORG1 0x2ca4 535 1.1 riastrad #define MGA_TEXORG2 0x2ca8 536 1.1 riastrad #define MGA_TEXORG3 0x2cac 537 1.1 riastrad #define MGA_TEXORG4 0x2cb0 538 1.1 riastrad #define MGA_TEXTRANS 0x2c34 539 1.1 riastrad #define MGA_TEXTRANSHIGH 0x2c38 540 1.1 riastrad #define MGA_TEXWIDTH 0x2c28 541 1.1 riastrad 542 1.1 riastrad #define MGA_WACCEPTSEQ 0x1dd4 543 1.1 riastrad #define MGA_WCODEADDR 0x1e6c 544 1.1 riastrad #define MGA_WFLAG 0x1dc4 545 1.1 riastrad #define MGA_WFLAG1 0x1de0 546 1.1 riastrad #define MGA_WFLAGNB 0x1e64 547 1.1 riastrad #define MGA_WFLAGNB1 0x1e08 548 1.1 riastrad #define MGA_WGETMSB 0x1dc8 549 1.1 riastrad #define MGA_WIADDR 0x1dc0 550 1.1 riastrad #define MGA_WIADDR2 0x1dd8 551 1.1 riastrad # define MGA_WMODE_SUSPEND (0 << 0) 552 1.1 riastrad # define MGA_WMODE_RESUME (1 << 0) 553 1.1 riastrad # define MGA_WMODE_JUMP (2 << 0) 554 1.1 riastrad # define MGA_WMODE_START (3 << 0) 555 1.1 riastrad # define MGA_WAGP_ENABLE (1 << 2) 556 1.1 riastrad #define MGA_WMISC 0x1e70 557 1.1 riastrad # define MGA_WUCODECACHE_ENABLE (1 << 0) 558 1.1 riastrad # define MGA_WMASTER_ENABLE (1 << 1) 559 1.1 riastrad # define MGA_WCACHEFLUSH_ENABLE (1 << 3) 560 1.1 riastrad #define MGA_WVRTXSZ 0x1dcc 561 1.1 riastrad 562 1.1 riastrad #define MGA_YBOT 0x1c9c 563 1.1 riastrad #define MGA_YDST 0x1c90 564 1.1 riastrad #define MGA_YDSTLEN 0x1c88 565 1.1 riastrad #define MGA_YDSTORG 0x1c94 566 1.1 riastrad #define MGA_YTOP 0x1c98 567 1.1 riastrad 568 1.1 riastrad #define MGA_ZORG 0x1c0c 569 1.1 riastrad 570 1.1 riastrad /* This finishes the current batch of commands 571 1.1 riastrad */ 572 1.1 riastrad #define MGA_EXEC 0x0100 573 1.1 riastrad 574 1.1 riastrad /* AGP PLL encoding (for G200 only). 575 1.1 riastrad */ 576 1.1 riastrad #define MGA_AGP_PLL 0x1e4c 577 1.1 riastrad # define MGA_AGP2XPLL_DISABLE (0 << 0) 578 1.1 riastrad # define MGA_AGP2XPLL_ENABLE (1 << 0) 579 1.1 riastrad 580 1.1 riastrad /* Warp registers 581 1.1 riastrad */ 582 1.1 riastrad #define MGA_WR0 0x2d00 583 1.1 riastrad #define MGA_WR1 0x2d04 584 1.1 riastrad #define MGA_WR2 0x2d08 585 1.1 riastrad #define MGA_WR3 0x2d0c 586 1.1 riastrad #define MGA_WR4 0x2d10 587 1.1 riastrad #define MGA_WR5 0x2d14 588 1.1 riastrad #define MGA_WR6 0x2d18 589 1.1 riastrad #define MGA_WR7 0x2d1c 590 1.1 riastrad #define MGA_WR8 0x2d20 591 1.1 riastrad #define MGA_WR9 0x2d24 592 1.1 riastrad #define MGA_WR10 0x2d28 593 1.1 riastrad #define MGA_WR11 0x2d2c 594 1.1 riastrad #define MGA_WR12 0x2d30 595 1.1 riastrad #define MGA_WR13 0x2d34 596 1.1 riastrad #define MGA_WR14 0x2d38 597 1.1 riastrad #define MGA_WR15 0x2d3c 598 1.1 riastrad #define MGA_WR16 0x2d40 599 1.1 riastrad #define MGA_WR17 0x2d44 600 1.1 riastrad #define MGA_WR18 0x2d48 601 1.1 riastrad #define MGA_WR19 0x2d4c 602 1.1 riastrad #define MGA_WR20 0x2d50 603 1.1 riastrad #define MGA_WR21 0x2d54 604 1.1 riastrad #define MGA_WR22 0x2d58 605 1.1 riastrad #define MGA_WR23 0x2d5c 606 1.1 riastrad #define MGA_WR24 0x2d60 607 1.1 riastrad #define MGA_WR25 0x2d64 608 1.1 riastrad #define MGA_WR26 0x2d68 609 1.1 riastrad #define MGA_WR27 0x2d6c 610 1.1 riastrad #define MGA_WR28 0x2d70 611 1.1 riastrad #define MGA_WR29 0x2d74 612 1.1 riastrad #define MGA_WR30 0x2d78 613 1.1 riastrad #define MGA_WR31 0x2d7c 614 1.1 riastrad #define MGA_WR32 0x2d80 615 1.1 riastrad #define MGA_WR33 0x2d84 616 1.1 riastrad #define MGA_WR34 0x2d88 617 1.1 riastrad #define MGA_WR35 0x2d8c 618 1.1 riastrad #define MGA_WR36 0x2d90 619 1.1 riastrad #define MGA_WR37 0x2d94 620 1.1 riastrad #define MGA_WR38 0x2d98 621 1.1 riastrad #define MGA_WR39 0x2d9c 622 1.1 riastrad #define MGA_WR40 0x2da0 623 1.1 riastrad #define MGA_WR41 0x2da4 624 1.1 riastrad #define MGA_WR42 0x2da8 625 1.1 riastrad #define MGA_WR43 0x2dac 626 1.1 riastrad #define MGA_WR44 0x2db0 627 1.1 riastrad #define MGA_WR45 0x2db4 628 1.1 riastrad #define MGA_WR46 0x2db8 629 1.1 riastrad #define MGA_WR47 0x2dbc 630 1.1 riastrad #define MGA_WR48 0x2dc0 631 1.1 riastrad #define MGA_WR49 0x2dc4 632 1.1 riastrad #define MGA_WR50 0x2dc8 633 1.1 riastrad #define MGA_WR51 0x2dcc 634 1.1 riastrad #define MGA_WR52 0x2dd0 635 1.1 riastrad #define MGA_WR53 0x2dd4 636 1.1 riastrad #define MGA_WR54 0x2dd8 637 1.1 riastrad #define MGA_WR55 0x2ddc 638 1.1 riastrad #define MGA_WR56 0x2de0 639 1.1 riastrad #define MGA_WR57 0x2de4 640 1.1 riastrad #define MGA_WR58 0x2de8 641 1.1 riastrad #define MGA_WR59 0x2dec 642 1.1 riastrad #define MGA_WR60 0x2df0 643 1.1 riastrad #define MGA_WR61 0x2df4 644 1.1 riastrad #define MGA_WR62 0x2df8 645 1.1 riastrad #define MGA_WR63 0x2dfc 646 1.1 riastrad # define MGA_G400_WR_MAGIC (1 << 6) 647 1.1 riastrad # define MGA_G400_WR56_MAGIC 0x46480000 /* 12800.0f */ 648 1.1 riastrad 649 1.1 riastrad #define MGA_ILOAD_ALIGN 64 650 1.1 riastrad #define MGA_ILOAD_MASK (MGA_ILOAD_ALIGN - 1) 651 1.1 riastrad 652 1.1 riastrad #define MGA_DWGCTL_FLUSH (MGA_OPCOD_TEXTURE_TRAP | \ 653 1.1 riastrad MGA_ATYPE_I | \ 654 1.1 riastrad MGA_ZMODE_NOZCMP | \ 655 1.1 riastrad MGA_ARZERO | \ 656 1.1 riastrad MGA_SGNZERO | \ 657 1.1 riastrad MGA_BOP_SRC | \ 658 1.1 riastrad (15 << MGA_TRANS_SHIFT)) 659 1.1 riastrad 660 1.1 riastrad #define MGA_DWGCTL_CLEAR (MGA_OPCOD_TRAP | \ 661 1.1 riastrad MGA_ZMODE_NOZCMP | \ 662 1.1 riastrad MGA_SOLID | \ 663 1.1 riastrad MGA_ARZERO | \ 664 1.1 riastrad MGA_SGNZERO | \ 665 1.1 riastrad MGA_SHIFTZERO | \ 666 1.1 riastrad MGA_BOP_SRC | \ 667 1.1 riastrad (0 << MGA_TRANS_SHIFT) | \ 668 1.1 riastrad MGA_BLTMOD_BMONOLEF | \ 669 1.1 riastrad MGA_TRANSC | \ 670 1.1 riastrad MGA_CLIPDIS) 671 1.1 riastrad 672 1.1 riastrad #define MGA_DWGCTL_COPY (MGA_OPCOD_BITBLT | \ 673 1.1 riastrad MGA_ATYPE_RPL | \ 674 1.1 riastrad MGA_SGNZERO | \ 675 1.1 riastrad MGA_SHIFTZERO | \ 676 1.1 riastrad MGA_BOP_SRC | \ 677 1.1 riastrad (0 << MGA_TRANS_SHIFT) | \ 678 1.1 riastrad MGA_BLTMOD_BFCOL | \ 679 1.1 riastrad MGA_CLIPDIS) 680 1.1 riastrad 681 1.1 riastrad /* Simple idle test. 682 1.1 riastrad */ 683 1.1 riastrad static __inline__ int mga_is_idle(drm_mga_private_t *dev_priv) 684 1.1 riastrad { 685 1.1 riastrad u32 status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK; 686 1.1 riastrad return (status == MGA_ENDPRDMASTS); 687 1.1 riastrad } 688 1.1 riastrad 689 1.1 riastrad #endif 690