1 1.1 riastrad /* $NetBSD: cl0080.h,v 1.2 2021/12/18 23:45:33 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* SPDX-License-Identifier: MIT */ 4 1.1 riastrad #ifndef __NVIF_CL0080_H__ 5 1.1 riastrad #define __NVIF_CL0080_H__ 6 1.1 riastrad 7 1.1 riastrad struct nv_device_v0 { 8 1.1 riastrad __u8 version; 9 1.1 riastrad __u8 pad01[7]; 10 1.1 riastrad __u64 device; /* device identifier, ~0 for client default */ 11 1.1 riastrad }; 12 1.1 riastrad 13 1.1 riastrad #define NV_DEVICE_V0_INFO 0x00 14 1.1 riastrad #define NV_DEVICE_V0_TIME 0x01 15 1.1 riastrad 16 1.1 riastrad struct nv_device_info_v0 { 17 1.1 riastrad __u8 version; 18 1.1 riastrad #define NV_DEVICE_INFO_V0_IGP 0x00 19 1.1 riastrad #define NV_DEVICE_INFO_V0_PCI 0x01 20 1.1 riastrad #define NV_DEVICE_INFO_V0_AGP 0x02 21 1.1 riastrad #define NV_DEVICE_INFO_V0_PCIE 0x03 22 1.1 riastrad #define NV_DEVICE_INFO_V0_SOC 0x04 23 1.1 riastrad __u8 platform; 24 1.1 riastrad __u16 chipset; /* from NV_PMC_BOOT_0 */ 25 1.1 riastrad __u8 revision; /* from NV_PMC_BOOT_0 */ 26 1.1 riastrad #define NV_DEVICE_INFO_V0_TNT 0x01 27 1.1 riastrad #define NV_DEVICE_INFO_V0_CELSIUS 0x02 28 1.1 riastrad #define NV_DEVICE_INFO_V0_KELVIN 0x03 29 1.1 riastrad #define NV_DEVICE_INFO_V0_RANKINE 0x04 30 1.1 riastrad #define NV_DEVICE_INFO_V0_CURIE 0x05 31 1.1 riastrad #define NV_DEVICE_INFO_V0_TESLA 0x06 32 1.1 riastrad #define NV_DEVICE_INFO_V0_FERMI 0x07 33 1.1 riastrad #define NV_DEVICE_INFO_V0_KEPLER 0x08 34 1.1 riastrad #define NV_DEVICE_INFO_V0_MAXWELL 0x09 35 1.1 riastrad #define NV_DEVICE_INFO_V0_PASCAL 0x0a 36 1.1 riastrad #define NV_DEVICE_INFO_V0_VOLTA 0x0b 37 1.1 riastrad #define NV_DEVICE_INFO_V0_TURING 0x0c 38 1.1 riastrad __u8 family; 39 1.1 riastrad __u8 pad06[2]; 40 1.1 riastrad __u64 ram_size; 41 1.1 riastrad __u64 ram_user; 42 1.1 riastrad char chip[16]; 43 1.1 riastrad char name[64]; 44 1.1 riastrad }; 45 1.1 riastrad 46 1.1 riastrad struct nv_device_info_v1 { 47 1.1 riastrad __u8 version; 48 1.1 riastrad __u8 count; 49 1.1 riastrad __u8 pad02[6]; 50 1.1 riastrad struct nv_device_info_v1_data { 51 1.1 riastrad __u64 mthd; /* NV_DEVICE_INFO_* (see below). */ 52 1.1 riastrad __u64 data; 53 1.1 riastrad } data[]; 54 1.1 riastrad }; 55 1.1 riastrad 56 1.1 riastrad struct nv_device_time_v0 { 57 1.1 riastrad __u8 version; 58 1.1 riastrad __u8 pad01[7]; 59 1.1 riastrad __u64 time; 60 1.1 riastrad }; 61 1.1 riastrad 62 1.1 riastrad #define NV_DEVICE_INFO_UNIT (0xffffffffULL << 32) 63 1.1 riastrad #define NV_DEVICE_INFO(n) ((n) | (0x00000000ULL << 32)) 64 1.1 riastrad #define NV_DEVICE_FIFO(n) ((n) | (0x00000001ULL << 32)) 65 1.1 riastrad 66 1.1 riastrad /* This will be returned for unsupported queries. */ 67 1.1 riastrad #define NV_DEVICE_INFO_INVALID ~0ULL 68 1.1 riastrad 69 1.1 riastrad /* These return a mask of available engines of particular type. */ 70 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_SW NV_DEVICE_INFO(0x00000000) 71 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_GR NV_DEVICE_INFO(0x00000001) 72 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_MPEG NV_DEVICE_INFO(0x00000002) 73 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_ME NV_DEVICE_INFO(0x00000003) 74 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_CIPHER NV_DEVICE_INFO(0x00000004) 75 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_BSP NV_DEVICE_INFO(0x00000005) 76 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_VP NV_DEVICE_INFO(0x00000006) 77 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_CE NV_DEVICE_INFO(0x00000007) 78 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_SEC NV_DEVICE_INFO(0x00000008) 79 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_MSVLD NV_DEVICE_INFO(0x00000009) 80 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_MSPDEC NV_DEVICE_INFO(0x0000000a) 81 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_MSPPP NV_DEVICE_INFO(0x0000000b) 82 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_MSENC NV_DEVICE_INFO(0x0000000c) 83 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_VIC NV_DEVICE_INFO(0x0000000d) 84 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_SEC2 NV_DEVICE_INFO(0x0000000e) 85 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_NVDEC NV_DEVICE_INFO(0x0000000f) 86 1.1 riastrad #define NV_DEVICE_INFO_ENGINE_NVENC NV_DEVICE_INFO(0x00000010) 87 1.1 riastrad 88 1.1 riastrad /* Returns the number of available channels. */ 89 1.1 riastrad #define NV_DEVICE_FIFO_CHANNELS NV_DEVICE_FIFO(0x00000000) 90 1.1 riastrad 91 1.1 riastrad /* Returns a mask of available runlists. */ 92 1.1 riastrad #define NV_DEVICE_FIFO_RUNLISTS NV_DEVICE_FIFO(0x00000001) 93 1.1 riastrad 94 1.1 riastrad /* These return a mask of engines available on a particular runlist. */ 95 1.1 riastrad #define NV_DEVICE_FIFO_RUNLIST_ENGINES(n) ((n) + NV_DEVICE_FIFO(0x00000010)) 96 1.1 riastrad #define NV_DEVICE_FIFO_RUNLIST_ENGINES__SIZE 64 97 1.1 riastrad #endif 98