1 1.1 riastrad /* $NetBSD: class.h,v 1.3 2021/12/18 23:45:33 riastradh Exp $ */ 2 1.1 riastrad 3 1.3 riastrad /* SPDX-License-Identifier: MIT */ 4 1.1 riastrad #ifndef __NVIF_CLASS_H__ 5 1.1 riastrad #define __NVIF_CLASS_H__ 6 1.1 riastrad 7 1.3 riastrad /* these class numbers are made up by us, and not nvidia-assigned */ 8 1.3 riastrad #define NVIF_CLASS_CLIENT /* if0000.h */ -0x00000000 9 1.3 riastrad 10 1.3 riastrad #define NVIF_CLASS_CONTROL /* if0001.h */ -0x00000001 11 1.3 riastrad 12 1.3 riastrad #define NVIF_CLASS_PERFMON /* if0002.h */ -0x00000002 13 1.3 riastrad #define NVIF_CLASS_PERFDOM /* if0003.h */ -0x00000003 14 1.3 riastrad 15 1.3 riastrad #define NVIF_CLASS_SW_NV04 /* if0004.h */ -0x00000004 16 1.3 riastrad #define NVIF_CLASS_SW_NV10 /* if0005.h */ -0x00000005 17 1.3 riastrad #define NVIF_CLASS_SW_NV50 /* if0005.h */ -0x00000006 18 1.3 riastrad #define NVIF_CLASS_SW_GF100 /* if0005.h */ -0x00000007 19 1.3 riastrad 20 1.3 riastrad #define NVIF_CLASS_MMU /* if0008.h */ 0x80000008 21 1.3 riastrad #define NVIF_CLASS_MMU_NV04 /* if0008.h */ 0x80000009 22 1.3 riastrad #define NVIF_CLASS_MMU_NV50 /* if0008.h */ 0x80005009 23 1.3 riastrad #define NVIF_CLASS_MMU_GF100 /* if0008.h */ 0x80009009 24 1.3 riastrad 25 1.3 riastrad #define NVIF_CLASS_MEM /* if000a.h */ 0x8000000a 26 1.3 riastrad #define NVIF_CLASS_MEM_NV04 /* if000b.h */ 0x8000000b 27 1.3 riastrad #define NVIF_CLASS_MEM_NV50 /* if500b.h */ 0x8000500b 28 1.3 riastrad #define NVIF_CLASS_MEM_GF100 /* if900b.h */ 0x8000900b 29 1.3 riastrad 30 1.3 riastrad #define NVIF_CLASS_VMM /* if000c.h */ 0x8000000c 31 1.3 riastrad #define NVIF_CLASS_VMM_NV04 /* if000d.h */ 0x8000000d 32 1.3 riastrad #define NVIF_CLASS_VMM_NV50 /* if500d.h */ 0x8000500d 33 1.3 riastrad #define NVIF_CLASS_VMM_GF100 /* if900d.h */ 0x8000900d 34 1.3 riastrad #define NVIF_CLASS_VMM_GM200 /* ifb00d.h */ 0x8000b00d 35 1.3 riastrad #define NVIF_CLASS_VMM_GP100 /* ifc00d.h */ 0x8000c00d 36 1.1 riastrad 37 1.1 riastrad /* the below match nvidia-assigned (either in hw, or sw) class numbers */ 38 1.3 riastrad #define NV_NULL_CLASS 0x00000030 39 1.1 riastrad 40 1.3 riastrad #define NV_DEVICE /* cl0080.h */ 0x00000080 41 1.1 riastrad 42 1.3 riastrad #define NV_DMA_FROM_MEMORY /* cl0002.h */ 0x00000002 43 1.3 riastrad #define NV_DMA_TO_MEMORY /* cl0002.h */ 0x00000003 44 1.3 riastrad #define NV_DMA_IN_MEMORY /* cl0002.h */ 0x0000003d 45 1.3 riastrad 46 1.3 riastrad #define NV50_TWOD 0x0000502d 47 1.1 riastrad #define FERMI_TWOD_A 0x0000902d 48 1.1 riastrad 49 1.3 riastrad #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039 50 1.1 riastrad #define FERMI_MEMORY_TO_MEMORY_FORMAT_A 0x00009039 51 1.1 riastrad 52 1.1 riastrad #define KEPLER_INLINE_TO_MEMORY_A 0x0000a040 53 1.1 riastrad #define KEPLER_INLINE_TO_MEMORY_B 0x0000a140 54 1.1 riastrad 55 1.3 riastrad #define NV04_DISP /* cl0046.h */ 0x00000046 56 1.3 riastrad 57 1.3 riastrad #define VOLTA_USERMODE_A 0x0000c361 58 1.1 riastrad 59 1.3 riastrad #define MAXWELL_FAULT_BUFFER_A /* clb069.h */ 0x0000b069 60 1.3 riastrad #define VOLTA_FAULT_BUFFER_A /* clb069.h */ 0x0000c369 61 1.3 riastrad 62 1.3 riastrad #define NV03_CHANNEL_DMA /* cl506b.h */ 0x0000006b 63 1.3 riastrad #define NV10_CHANNEL_DMA /* cl506b.h */ 0x0000006e 64 1.3 riastrad #define NV17_CHANNEL_DMA /* cl506b.h */ 0x0000176e 65 1.3 riastrad #define NV40_CHANNEL_DMA /* cl506b.h */ 0x0000406e 66 1.3 riastrad #define NV50_CHANNEL_DMA /* cl506e.h */ 0x0000506e 67 1.3 riastrad #define G82_CHANNEL_DMA /* cl826e.h */ 0x0000826e 68 1.3 riastrad 69 1.3 riastrad #define NV50_CHANNEL_GPFIFO /* cl506f.h */ 0x0000506f 70 1.3 riastrad #define G82_CHANNEL_GPFIFO /* cl826f.h */ 0x0000826f 71 1.3 riastrad #define FERMI_CHANNEL_GPFIFO /* cl906f.h */ 0x0000906f 72 1.3 riastrad #define KEPLER_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000a06f 73 1.3 riastrad #define KEPLER_CHANNEL_GPFIFO_B /* cla06f.h */ 0x0000a16f 74 1.3 riastrad #define MAXWELL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000b06f 75 1.3 riastrad #define PASCAL_CHANNEL_GPFIFO_A /* cla06f.h */ 0x0000c06f 76 1.3 riastrad #define VOLTA_CHANNEL_GPFIFO_A /* clc36f.h */ 0x0000c36f 77 1.3 riastrad #define TURING_CHANNEL_GPFIFO_A /* clc36f.h */ 0x0000c46f 78 1.3 riastrad 79 1.3 riastrad #define NV50_DISP /* cl5070.h */ 0x00005070 80 1.3 riastrad #define G82_DISP /* cl5070.h */ 0x00008270 81 1.3 riastrad #define GT200_DISP /* cl5070.h */ 0x00008370 82 1.3 riastrad #define GT214_DISP /* cl5070.h */ 0x00008570 83 1.3 riastrad #define GT206_DISP /* cl5070.h */ 0x00008870 84 1.3 riastrad #define GF110_DISP /* cl5070.h */ 0x00009070 85 1.3 riastrad #define GK104_DISP /* cl5070.h */ 0x00009170 86 1.3 riastrad #define GK110_DISP /* cl5070.h */ 0x00009270 87 1.3 riastrad #define GM107_DISP /* cl5070.h */ 0x00009470 88 1.3 riastrad #define GM200_DISP /* cl5070.h */ 0x00009570 89 1.3 riastrad #define GP100_DISP /* cl5070.h */ 0x00009770 90 1.3 riastrad #define GP102_DISP /* cl5070.h */ 0x00009870 91 1.3 riastrad #define GV100_DISP /* cl5070.h */ 0x0000c370 92 1.3 riastrad #define TU102_DISP /* cl5070.h */ 0x0000c570 93 1.1 riastrad 94 1.1 riastrad #define NV31_MPEG 0x00003174 95 1.1 riastrad #define G82_MPEG 0x00008274 96 1.1 riastrad 97 1.1 riastrad #define NV74_VP2 0x00007476 98 1.1 riastrad 99 1.3 riastrad #define NV50_DISP_CURSOR /* cl507a.h */ 0x0000507a 100 1.3 riastrad #define G82_DISP_CURSOR /* cl507a.h */ 0x0000827a 101 1.3 riastrad #define GT214_DISP_CURSOR /* cl507a.h */ 0x0000857a 102 1.3 riastrad #define GF110_DISP_CURSOR /* cl507a.h */ 0x0000907a 103 1.3 riastrad #define GK104_DISP_CURSOR /* cl507a.h */ 0x0000917a 104 1.3 riastrad #define GV100_DISP_CURSOR /* cl507a.h */ 0x0000c37a 105 1.3 riastrad #define TU102_DISP_CURSOR /* cl507a.h */ 0x0000c57a 106 1.3 riastrad 107 1.3 riastrad #define NV50_DISP_OVERLAY /* cl507b.h */ 0x0000507b 108 1.3 riastrad #define G82_DISP_OVERLAY /* cl507b.h */ 0x0000827b 109 1.3 riastrad #define GT214_DISP_OVERLAY /* cl507b.h */ 0x0000857b 110 1.3 riastrad #define GF110_DISP_OVERLAY /* cl507b.h */ 0x0000907b 111 1.3 riastrad #define GK104_DISP_OVERLAY /* cl507b.h */ 0x0000917b 112 1.3 riastrad 113 1.3 riastrad #define GV100_DISP_WINDOW_IMM_CHANNEL_DMA /* clc37b.h */ 0x0000c37b 114 1.3 riastrad #define TU102_DISP_WINDOW_IMM_CHANNEL_DMA /* clc37b.h */ 0x0000c57b 115 1.3 riastrad 116 1.3 riastrad #define NV50_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000507c 117 1.3 riastrad #define G82_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000827c 118 1.3 riastrad #define GT200_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000837c 119 1.3 riastrad #define GT214_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000857c 120 1.3 riastrad #define GF110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000907c 121 1.3 riastrad #define GK104_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000917c 122 1.3 riastrad #define GK110_DISP_BASE_CHANNEL_DMA /* cl507c.h */ 0x0000927c 123 1.3 riastrad 124 1.3 riastrad #define NV50_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000507d 125 1.3 riastrad #define G82_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000827d 126 1.3 riastrad #define GT200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000837d 127 1.3 riastrad #define GT214_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000857d 128 1.3 riastrad #define GT206_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000887d 129 1.3 riastrad #define GF110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000907d 130 1.3 riastrad #define GK104_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000917d 131 1.3 riastrad #define GK110_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000927d 132 1.3 riastrad #define GM107_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000947d 133 1.3 riastrad #define GM200_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000957d 134 1.3 riastrad #define GP100_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000977d 135 1.3 riastrad #define GP102_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000987d 136 1.3 riastrad #define GV100_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000c37d 137 1.3 riastrad #define TU102_DISP_CORE_CHANNEL_DMA /* cl507d.h */ 0x0000c57d 138 1.3 riastrad 139 1.3 riastrad #define NV50_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000507e 140 1.3 riastrad #define G82_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000827e 141 1.3 riastrad #define GT200_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000837e 142 1.3 riastrad #define GT214_DISP_OVERLAY_CHANNEL_DMA /* cl507e.h */ 0x0000857e 143 1.3 riastrad #define GF110_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000907e 144 1.3 riastrad #define GK104_DISP_OVERLAY_CONTROL_DMA /* cl507e.h */ 0x0000917e 145 1.3 riastrad 146 1.3 riastrad #define GV100_DISP_WINDOW_CHANNEL_DMA /* clc37e.h */ 0x0000c37e 147 1.3 riastrad #define TU102_DISP_WINDOW_CHANNEL_DMA /* clc37e.h */ 0x0000c57e 148 1.3 riastrad 149 1.3 riastrad #define NV50_TESLA 0x00005097 150 1.3 riastrad #define G82_TESLA 0x00008297 151 1.3 riastrad #define GT200_TESLA 0x00008397 152 1.3 riastrad #define GT214_TESLA 0x00008597 153 1.3 riastrad #define GT21A_TESLA 0x00008697 154 1.3 riastrad 155 1.3 riastrad #define FERMI_A /* cl9097.h */ 0x00009097 156 1.3 riastrad #define FERMI_B /* cl9097.h */ 0x00009197 157 1.3 riastrad #define FERMI_C /* cl9097.h */ 0x00009297 158 1.3 riastrad 159 1.3 riastrad #define KEPLER_A /* cl9097.h */ 0x0000a097 160 1.3 riastrad #define KEPLER_B /* cl9097.h */ 0x0000a197 161 1.3 riastrad #define KEPLER_C /* cl9097.h */ 0x0000a297 162 1.3 riastrad 163 1.3 riastrad #define MAXWELL_A /* cl9097.h */ 0x0000b097 164 1.3 riastrad #define MAXWELL_B /* cl9097.h */ 0x0000b197 165 1.3 riastrad 166 1.3 riastrad #define PASCAL_A /* cl9097.h */ 0x0000c097 167 1.3 riastrad #define PASCAL_B /* cl9097.h */ 0x0000c197 168 1.3 riastrad 169 1.3 riastrad #define VOLTA_A /* cl9097.h */ 0x0000c397 170 1.1 riastrad 171 1.3 riastrad #define TURING_A /* cl9097.h */ 0x0000c597 172 1.1 riastrad 173 1.1 riastrad #define NV74_BSP 0x000074b0 174 1.1 riastrad 175 1.1 riastrad #define GT212_MSVLD 0x000085b1 176 1.1 riastrad #define IGT21A_MSVLD 0x000086b1 177 1.1 riastrad #define G98_MSVLD 0x000088b1 178 1.1 riastrad #define GF100_MSVLD 0x000090b1 179 1.1 riastrad #define GK104_MSVLD 0x000095b1 180 1.1 riastrad 181 1.1 riastrad #define GT212_MSPDEC 0x000085b2 182 1.1 riastrad #define G98_MSPDEC 0x000088b2 183 1.1 riastrad #define GF100_MSPDEC 0x000090b2 184 1.1 riastrad #define GK104_MSPDEC 0x000095b2 185 1.1 riastrad 186 1.1 riastrad #define GT212_MSPPP 0x000085b3 187 1.1 riastrad #define G98_MSPPP 0x000088b3 188 1.1 riastrad #define GF100_MSPPP 0x000090b3 189 1.1 riastrad 190 1.1 riastrad #define G98_SEC 0x000088b4 191 1.1 riastrad 192 1.1 riastrad #define GT212_DMA 0x000085b5 193 1.1 riastrad #define FERMI_DMA 0x000090b5 194 1.1 riastrad #define KEPLER_DMA_COPY_A 0x0000a0b5 195 1.1 riastrad #define MAXWELL_DMA_COPY_A 0x0000b0b5 196 1.3 riastrad #define PASCAL_DMA_COPY_A 0x0000c0b5 197 1.3 riastrad #define PASCAL_DMA_COPY_B 0x0000c1b5 198 1.3 riastrad #define VOLTA_DMA_COPY_A 0x0000c3b5 199 1.3 riastrad #define TURING_DMA_COPY_A 0x0000c5b5 200 1.1 riastrad 201 1.1 riastrad #define FERMI_DECOMPRESS 0x000090b8 202 1.1 riastrad 203 1.3 riastrad #define NV50_COMPUTE 0x000050c0 204 1.3 riastrad #define GT214_COMPUTE 0x000085c0 205 1.1 riastrad #define FERMI_COMPUTE_A 0x000090c0 206 1.1 riastrad #define FERMI_COMPUTE_B 0x000091c0 207 1.1 riastrad #define KEPLER_COMPUTE_A 0x0000a0c0 208 1.1 riastrad #define KEPLER_COMPUTE_B 0x0000a1c0 209 1.1 riastrad #define MAXWELL_COMPUTE_A 0x0000b0c0 210 1.1 riastrad #define MAXWELL_COMPUTE_B 0x0000b1c0 211 1.3 riastrad #define PASCAL_COMPUTE_A 0x0000c0c0 212 1.3 riastrad #define PASCAL_COMPUTE_B 0x0000c1c0 213 1.3 riastrad #define VOLTA_COMPUTE_A 0x0000c3c0 214 1.3 riastrad #define TURING_COMPUTE_A 0x0000c5c0 215 1.1 riastrad 216 1.1 riastrad #define NV74_CIPHER 0x000074c1 217 1.1 riastrad #endif 218