Home | History | Annotate | Line # | Download | only in r128
      1  1.2  riastrad /*	$NetBSD: r128_drv.h,v 1.3 2021/12/18 23:45:42 riastradh Exp $	*/
      2  1.2  riastrad 
      3  1.1  riastrad /* r128_drv.h -- Private header for r128 driver -*- linux-c -*-
      4  1.1  riastrad  * Created: Mon Dec 13 09:51:11 1999 by faith (at) precisioninsight.com
      5  1.1  riastrad  */
      6  1.1  riastrad /*
      7  1.1  riastrad  * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
      8  1.1  riastrad  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
      9  1.1  riastrad  * All rights reserved.
     10  1.1  riastrad  *
     11  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
     12  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
     13  1.1  riastrad  * to deal in the Software without restriction, including without limitation
     14  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     15  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     16  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     17  1.1  riastrad  *
     18  1.1  riastrad  * The above copyright notice and this permission notice (including the next
     19  1.1  riastrad  * paragraph) shall be included in all copies or substantial portions of the
     20  1.1  riastrad  * Software.
     21  1.1  riastrad  *
     22  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     23  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     24  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     25  1.1  riastrad  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
     26  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     27  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
     28  1.1  riastrad  * DEALINGS IN THE SOFTWARE.
     29  1.1  riastrad  *
     30  1.1  riastrad  * Authors:
     31  1.1  riastrad  *    Rickard E. (Rik) Faith <faith (at) valinux.com>
     32  1.1  riastrad  *    Kevin E. Martin <martin (at) valinux.com>
     33  1.1  riastrad  *    Gareth Hughes <gareth (at) valinux.com>
     34  1.1  riastrad  *    Michel Dzer <daenzerm (at) student.ethz.ch>
     35  1.1  riastrad  */
     36  1.1  riastrad 
     37  1.1  riastrad #ifndef __R128_DRV_H__
     38  1.1  riastrad #define __R128_DRV_H__
     39  1.1  riastrad 
     40  1.3  riastrad #include <linux/delay.h>
     41  1.3  riastrad #include <linux/io.h>
     42  1.3  riastrad #include <linux/irqreturn.h>
     43  1.3  riastrad 
     44  1.3  riastrad #include <drm/drm_ioctl.h>
     45  1.2  riastrad #include <drm/drm_legacy.h>
     46  1.3  riastrad #include <drm/r128_drm.h>
     47  1.3  riastrad 
     48  1.3  riastrad #include "ati_pcigart.h"
     49  1.2  riastrad 
     50  1.1  riastrad /* General customization:
     51  1.1  riastrad  */
     52  1.1  riastrad #define DRIVER_AUTHOR		"Gareth Hughes, VA Linux Systems Inc."
     53  1.1  riastrad 
     54  1.1  riastrad #define DRIVER_NAME		"r128"
     55  1.1  riastrad #define DRIVER_DESC		"ATI Rage 128"
     56  1.1  riastrad #define DRIVER_DATE		"20030725"
     57  1.1  riastrad 
     58  1.1  riastrad /* Interface history:
     59  1.1  riastrad  *
     60  1.1  riastrad  * ??  - ??
     61  1.1  riastrad  * 2.4 - Add support for ycbcr textures (no new ioctls)
     62  1.1  riastrad  * 2.5 - Add FLIP ioctl, disable FULLSCREEN.
     63  1.1  riastrad  */
     64  1.1  riastrad #define DRIVER_MAJOR		2
     65  1.1  riastrad #define DRIVER_MINOR		5
     66  1.1  riastrad #define DRIVER_PATCHLEVEL	0
     67  1.1  riastrad 
     68  1.1  riastrad #define GET_RING_HEAD(dev_priv)		R128_READ(R128_PM4_BUFFER_DL_RPTR)
     69  1.1  riastrad 
     70  1.1  riastrad typedef struct drm_r128_freelist {
     71  1.1  riastrad 	unsigned int age;
     72  1.1  riastrad 	struct drm_buf *buf;
     73  1.1  riastrad 	struct drm_r128_freelist *next;
     74  1.1  riastrad 	struct drm_r128_freelist *prev;
     75  1.1  riastrad } drm_r128_freelist_t;
     76  1.1  riastrad 
     77  1.1  riastrad typedef struct drm_r128_ring_buffer {
     78  1.1  riastrad 	u32 *start;
     79  1.1  riastrad 	u32 *end;
     80  1.1  riastrad 	int size;
     81  1.1  riastrad 	int size_l2qw;
     82  1.1  riastrad 
     83  1.1  riastrad 	u32 tail;
     84  1.1  riastrad 	u32 tail_mask;
     85  1.1  riastrad 	int space;
     86  1.1  riastrad 
     87  1.1  riastrad 	int high_mark;
     88  1.1  riastrad } drm_r128_ring_buffer_t;
     89  1.1  riastrad 
     90  1.1  riastrad typedef struct drm_r128_private {
     91  1.1  riastrad 	drm_r128_ring_buffer_t ring;
     92  1.1  riastrad 	drm_r128_sarea_t *sarea_priv;
     93  1.1  riastrad 
     94  1.1  riastrad 	int cce_mode;
     95  1.1  riastrad 	int cce_fifo_size;
     96  1.1  riastrad 	int cce_running;
     97  1.1  riastrad 
     98  1.1  riastrad 	drm_r128_freelist_t *head;
     99  1.1  riastrad 	drm_r128_freelist_t *tail;
    100  1.1  riastrad 
    101  1.1  riastrad 	int usec_timeout;
    102  1.1  riastrad 	int is_pci;
    103  1.1  riastrad 	unsigned long cce_buffers_offset;
    104  1.1  riastrad 
    105  1.1  riastrad 	atomic_t idle_count;
    106  1.1  riastrad 
    107  1.1  riastrad 	int page_flipping;
    108  1.1  riastrad 	int current_page;
    109  1.1  riastrad 	u32 crtc_offset;
    110  1.1  riastrad 	u32 crtc_offset_cntl;
    111  1.1  riastrad 
    112  1.1  riastrad 	atomic_t vbl_received;
    113  1.1  riastrad 
    114  1.1  riastrad 	u32 color_fmt;
    115  1.1  riastrad 	unsigned int front_offset;
    116  1.1  riastrad 	unsigned int front_pitch;
    117  1.1  riastrad 	unsigned int back_offset;
    118  1.1  riastrad 	unsigned int back_pitch;
    119  1.1  riastrad 
    120  1.1  riastrad 	u32 depth_fmt;
    121  1.1  riastrad 	unsigned int depth_offset;
    122  1.1  riastrad 	unsigned int depth_pitch;
    123  1.1  riastrad 	unsigned int span_offset;
    124  1.1  riastrad 
    125  1.1  riastrad 	u32 front_pitch_offset_c;
    126  1.1  riastrad 	u32 back_pitch_offset_c;
    127  1.1  riastrad 	u32 depth_pitch_offset_c;
    128  1.1  riastrad 	u32 span_pitch_offset_c;
    129  1.1  riastrad 
    130  1.1  riastrad 	drm_local_map_t *sarea;
    131  1.1  riastrad 	drm_local_map_t *mmio;
    132  1.1  riastrad 	drm_local_map_t *cce_ring;
    133  1.1  riastrad 	drm_local_map_t *ring_rptr;
    134  1.1  riastrad 	drm_local_map_t *agp_textures;
    135  1.1  riastrad 	struct drm_ati_pcigart_info gart_info;
    136  1.1  riastrad } drm_r128_private_t;
    137  1.1  riastrad 
    138  1.1  riastrad typedef struct drm_r128_buf_priv {
    139  1.1  riastrad 	u32 age;
    140  1.1  riastrad 	int prim;
    141  1.1  riastrad 	int discard;
    142  1.1  riastrad 	int dispatched;
    143  1.1  riastrad 	drm_r128_freelist_t *list_entry;
    144  1.1  riastrad } drm_r128_buf_priv_t;
    145  1.1  riastrad 
    146  1.2  riastrad extern const struct drm_ioctl_desc r128_ioctls[];
    147  1.1  riastrad extern int r128_max_ioctl;
    148  1.1  riastrad 
    149  1.1  riastrad 				/* r128_cce.c */
    150  1.1  riastrad extern int r128_cce_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
    151  1.1  riastrad extern int r128_cce_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
    152  1.1  riastrad extern int r128_cce_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
    153  1.1  riastrad extern int r128_cce_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
    154  1.1  riastrad extern int r128_cce_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
    155  1.1  riastrad extern int r128_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
    156  1.1  riastrad extern int r128_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
    157  1.1  riastrad extern int r128_cce_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
    158  1.1  riastrad 
    159  1.3  riastrad extern int r128_cce_stipple(struct drm_device *dev, void *data, struct drm_file *file_priv);
    160  1.3  riastrad extern int r128_cce_depth(struct drm_device *dev, void *data, struct drm_file *file_priv);
    161  1.3  riastrad extern int r128_getparam(struct drm_device *dev, void *data, struct drm_file *file_priv);
    162  1.3  riastrad 
    163  1.1  riastrad extern void r128_freelist_reset(struct drm_device *dev);
    164  1.1  riastrad 
    165  1.1  riastrad extern int r128_wait_ring(drm_r128_private_t *dev_priv, int n);
    166  1.1  riastrad 
    167  1.1  riastrad extern int r128_do_cce_idle(drm_r128_private_t *dev_priv);
    168  1.1  riastrad extern int r128_do_cleanup_cce(struct drm_device *dev);
    169  1.1  riastrad 
    170  1.2  riastrad extern int r128_enable_vblank(struct drm_device *dev, unsigned int pipe);
    171  1.2  riastrad extern void r128_disable_vblank(struct drm_device *dev, unsigned int pipe);
    172  1.2  riastrad extern u32 r128_get_vblank_counter(struct drm_device *dev, unsigned int pipe);
    173  1.2  riastrad extern irqreturn_t r128_driver_irq_handler(int irq, void *arg);
    174  1.1  riastrad extern void r128_driver_irq_preinstall(struct drm_device *dev);
    175  1.1  riastrad extern int r128_driver_irq_postinstall(struct drm_device *dev);
    176  1.1  riastrad extern void r128_driver_irq_uninstall(struct drm_device *dev);
    177  1.1  riastrad extern void r128_driver_lastclose(struct drm_device *dev);
    178  1.1  riastrad extern int r128_driver_load(struct drm_device *dev, unsigned long flags);
    179  1.1  riastrad extern void r128_driver_preclose(struct drm_device *dev,
    180  1.1  riastrad 				 struct drm_file *file_priv);
    181  1.1  riastrad 
    182  1.1  riastrad extern long r128_compat_ioctl(struct file *filp, unsigned int cmd,
    183  1.1  riastrad 			      unsigned long arg);
    184  1.1  riastrad 
    185  1.1  riastrad /* Register definitions, register access macros and drmAddMap constants
    186  1.1  riastrad  * for Rage 128 kernel driver.
    187  1.1  riastrad  */
    188  1.1  riastrad 
    189  1.1  riastrad #define R128_AUX_SC_CNTL		0x1660
    190  1.1  riastrad #	define R128_AUX1_SC_EN			(1 << 0)
    191  1.1  riastrad #	define R128_AUX1_SC_MODE_OR		(0 << 1)
    192  1.1  riastrad #	define R128_AUX1_SC_MODE_NAND		(1 << 1)
    193  1.1  riastrad #	define R128_AUX2_SC_EN			(1 << 2)
    194  1.1  riastrad #	define R128_AUX2_SC_MODE_OR		(0 << 3)
    195  1.1  riastrad #	define R128_AUX2_SC_MODE_NAND		(1 << 3)
    196  1.1  riastrad #	define R128_AUX3_SC_EN			(1 << 4)
    197  1.1  riastrad #	define R128_AUX3_SC_MODE_OR		(0 << 5)
    198  1.1  riastrad #	define R128_AUX3_SC_MODE_NAND		(1 << 5)
    199  1.1  riastrad #define R128_AUX1_SC_LEFT		0x1664
    200  1.1  riastrad #define R128_AUX1_SC_RIGHT		0x1668
    201  1.1  riastrad #define R128_AUX1_SC_TOP		0x166c
    202  1.1  riastrad #define R128_AUX1_SC_BOTTOM		0x1670
    203  1.1  riastrad #define R128_AUX2_SC_LEFT		0x1674
    204  1.1  riastrad #define R128_AUX2_SC_RIGHT		0x1678
    205  1.1  riastrad #define R128_AUX2_SC_TOP		0x167c
    206  1.1  riastrad #define R128_AUX2_SC_BOTTOM		0x1680
    207  1.1  riastrad #define R128_AUX3_SC_LEFT		0x1684
    208  1.1  riastrad #define R128_AUX3_SC_RIGHT		0x1688
    209  1.1  riastrad #define R128_AUX3_SC_TOP		0x168c
    210  1.1  riastrad #define R128_AUX3_SC_BOTTOM		0x1690
    211  1.1  riastrad 
    212  1.1  riastrad #define R128_BRUSH_DATA0		0x1480
    213  1.1  riastrad #define R128_BUS_CNTL			0x0030
    214  1.1  riastrad #	define R128_BUS_MASTER_DIS		(1 << 6)
    215  1.1  riastrad 
    216  1.1  riastrad #define R128_CLOCK_CNTL_INDEX		0x0008
    217  1.1  riastrad #define R128_CLOCK_CNTL_DATA		0x000c
    218  1.1  riastrad #	define R128_PLL_WR_EN			(1 << 7)
    219  1.1  riastrad #define R128_CONSTANT_COLOR_C		0x1d34
    220  1.1  riastrad #define R128_CRTC_OFFSET		0x0224
    221  1.1  riastrad #define R128_CRTC_OFFSET_CNTL		0x0228
    222  1.1  riastrad #	define R128_CRTC_OFFSET_FLIP_CNTL	(1 << 16)
    223  1.1  riastrad 
    224  1.1  riastrad #define R128_DP_GUI_MASTER_CNTL		0x146c
    225  1.1  riastrad #       define R128_GMC_SRC_PITCH_OFFSET_CNTL	(1    <<  0)
    226  1.1  riastrad #       define R128_GMC_DST_PITCH_OFFSET_CNTL	(1    <<  1)
    227  1.1  riastrad #	define R128_GMC_BRUSH_SOLID_COLOR	(13   <<  4)
    228  1.1  riastrad #	define R128_GMC_BRUSH_NONE		(15   <<  4)
    229  1.1  riastrad #	define R128_GMC_DST_16BPP		(4    <<  8)
    230  1.1  riastrad #	define R128_GMC_DST_24BPP		(5    <<  8)
    231  1.1  riastrad #	define R128_GMC_DST_32BPP		(6    <<  8)
    232  1.1  riastrad #       define R128_GMC_DST_DATATYPE_SHIFT	8
    233  1.1  riastrad #	define R128_GMC_SRC_DATATYPE_COLOR	(3    << 12)
    234  1.1  riastrad #	define R128_DP_SRC_SOURCE_MEMORY	(2    << 24)
    235  1.1  riastrad #	define R128_DP_SRC_SOURCE_HOST_DATA	(3    << 24)
    236  1.1  riastrad #	define R128_GMC_CLR_CMP_CNTL_DIS	(1    << 28)
    237  1.1  riastrad #	define R128_GMC_AUX_CLIP_DIS		(1    << 29)
    238  1.1  riastrad #	define R128_GMC_WR_MSK_DIS		(1    << 30)
    239  1.1  riastrad #	define R128_ROP3_S			0x00cc0000
    240  1.1  riastrad #	define R128_ROP3_P			0x00f00000
    241  1.1  riastrad #define R128_DP_WRITE_MASK		0x16cc
    242  1.1  riastrad #define R128_DST_PITCH_OFFSET_C		0x1c80
    243  1.1  riastrad #	define R128_DST_TILE			(1 << 31)
    244  1.1  riastrad 
    245  1.1  riastrad #define R128_GEN_INT_CNTL		0x0040
    246  1.1  riastrad #	define R128_CRTC_VBLANK_INT_EN		(1 <<  0)
    247  1.1  riastrad #define R128_GEN_INT_STATUS		0x0044
    248  1.1  riastrad #	define R128_CRTC_VBLANK_INT		(1 <<  0)
    249  1.1  riastrad #	define R128_CRTC_VBLANK_INT_AK		(1 <<  0)
    250  1.1  riastrad #define R128_GEN_RESET_CNTL		0x00f0
    251  1.1  riastrad #	define R128_SOFT_RESET_GUI		(1 <<  0)
    252  1.1  riastrad 
    253  1.1  riastrad #define R128_GUI_SCRATCH_REG0		0x15e0
    254  1.1  riastrad #define R128_GUI_SCRATCH_REG1		0x15e4
    255  1.1  riastrad #define R128_GUI_SCRATCH_REG2		0x15e8
    256  1.1  riastrad #define R128_GUI_SCRATCH_REG3		0x15ec
    257  1.1  riastrad #define R128_GUI_SCRATCH_REG4		0x15f0
    258  1.1  riastrad #define R128_GUI_SCRATCH_REG5		0x15f4
    259  1.1  riastrad 
    260  1.1  riastrad #define R128_GUI_STAT			0x1740
    261  1.1  riastrad #	define R128_GUI_FIFOCNT_MASK		0x0fff
    262  1.1  riastrad #	define R128_GUI_ACTIVE			(1 << 31)
    263  1.1  riastrad 
    264  1.1  riastrad #define R128_MCLK_CNTL			0x000f
    265  1.1  riastrad #	define R128_FORCE_GCP			(1 << 16)
    266  1.1  riastrad #	define R128_FORCE_PIPE3D_CP		(1 << 17)
    267  1.1  riastrad #	define R128_FORCE_RCP			(1 << 18)
    268  1.1  riastrad 
    269  1.1  riastrad #define R128_PC_GUI_CTLSTAT		0x1748
    270  1.1  riastrad #define R128_PC_NGUI_CTLSTAT		0x0184
    271  1.1  riastrad #	define R128_PC_FLUSH_GUI		(3 << 0)
    272  1.1  riastrad #	define R128_PC_RI_GUI			(1 << 2)
    273  1.1  riastrad #	define R128_PC_FLUSH_ALL		0x00ff
    274  1.1  riastrad #	define R128_PC_BUSY			(1 << 31)
    275  1.1  riastrad 
    276  1.1  riastrad #define R128_PCI_GART_PAGE		0x017c
    277  1.1  riastrad #define R128_PRIM_TEX_CNTL_C		0x1cb0
    278  1.1  riastrad 
    279  1.1  riastrad #define R128_SCALE_3D_CNTL		0x1a00
    280  1.1  riastrad #define R128_SEC_TEX_CNTL_C		0x1d00
    281  1.1  riastrad #define R128_SEC_TEXTURE_BORDER_COLOR_C	0x1d3c
    282  1.1  riastrad #define R128_SETUP_CNTL			0x1bc4
    283  1.1  riastrad #define R128_STEN_REF_MASK_C		0x1d40
    284  1.1  riastrad 
    285  1.1  riastrad #define R128_TEX_CNTL_C			0x1c9c
    286  1.1  riastrad #	define R128_TEX_CACHE_FLUSH		(1 << 23)
    287  1.1  riastrad 
    288  1.1  riastrad #define R128_WAIT_UNTIL			0x1720
    289  1.1  riastrad #	define R128_EVENT_CRTC_OFFSET		(1 << 0)
    290  1.1  riastrad #define R128_WINDOW_XY_OFFSET		0x1bcc
    291  1.1  riastrad 
    292  1.1  riastrad /* CCE registers
    293  1.1  riastrad  */
    294  1.1  riastrad #define R128_PM4_BUFFER_OFFSET		0x0700
    295  1.1  riastrad #define R128_PM4_BUFFER_CNTL		0x0704
    296  1.1  riastrad #	define R128_PM4_MASK			(15 << 28)
    297  1.1  riastrad #	define R128_PM4_NONPM4			(0  << 28)
    298  1.1  riastrad #	define R128_PM4_192PIO			(1  << 28)
    299  1.1  riastrad #	define R128_PM4_192BM			(2  << 28)
    300  1.1  riastrad #	define R128_PM4_128PIO_64INDBM		(3  << 28)
    301  1.1  riastrad #	define R128_PM4_128BM_64INDBM		(4  << 28)
    302  1.1  riastrad #	define R128_PM4_64PIO_128INDBM		(5  << 28)
    303  1.1  riastrad #	define R128_PM4_64BM_128INDBM		(6  << 28)
    304  1.1  riastrad #	define R128_PM4_64PIO_64VCBM_64INDBM	(7  << 28)
    305  1.1  riastrad #	define R128_PM4_64BM_64VCBM_64INDBM	(8  << 28)
    306  1.1  riastrad #	define R128_PM4_64PIO_64VCPIO_64INDPIO	(15 << 28)
    307  1.1  riastrad #	define R128_PM4_BUFFER_CNTL_NOUPDATE	(1  << 27)
    308  1.1  riastrad 
    309  1.1  riastrad #define R128_PM4_BUFFER_WM_CNTL		0x0708
    310  1.1  riastrad #	define R128_WMA_SHIFT			0
    311  1.1  riastrad #	define R128_WMB_SHIFT			8
    312  1.1  riastrad #	define R128_WMC_SHIFT			16
    313  1.1  riastrad #	define R128_WB_WM_SHIFT			24
    314  1.1  riastrad 
    315  1.1  riastrad #define R128_PM4_BUFFER_DL_RPTR_ADDR	0x070c
    316  1.1  riastrad #define R128_PM4_BUFFER_DL_RPTR		0x0710
    317  1.1  riastrad #define R128_PM4_BUFFER_DL_WPTR		0x0714
    318  1.1  riastrad #	define R128_PM4_BUFFER_DL_DONE		(1 << 31)
    319  1.1  riastrad 
    320  1.1  riastrad #define R128_PM4_VC_FPU_SETUP		0x071c
    321  1.1  riastrad 
    322  1.1  riastrad #define R128_PM4_IW_INDOFF		0x0738
    323  1.1  riastrad #define R128_PM4_IW_INDSIZE		0x073c
    324  1.1  riastrad 
    325  1.1  riastrad #define R128_PM4_STAT			0x07b8
    326  1.1  riastrad #	define R128_PM4_FIFOCNT_MASK		0x0fff
    327  1.1  riastrad #	define R128_PM4_BUSY			(1 << 16)
    328  1.1  riastrad #	define R128_PM4_GUI_ACTIVE		(1 << 31)
    329  1.1  riastrad 
    330  1.1  riastrad #define R128_PM4_MICROCODE_ADDR		0x07d4
    331  1.1  riastrad #define R128_PM4_MICROCODE_RADDR	0x07d8
    332  1.1  riastrad #define R128_PM4_MICROCODE_DATAH	0x07dc
    333  1.1  riastrad #define R128_PM4_MICROCODE_DATAL	0x07e0
    334  1.1  riastrad 
    335  1.1  riastrad #define R128_PM4_BUFFER_ADDR		0x07f0
    336  1.1  riastrad #define R128_PM4_MICRO_CNTL		0x07fc
    337  1.1  riastrad #	define R128_PM4_MICRO_FREERUN		(1 << 30)
    338  1.1  riastrad 
    339  1.1  riastrad #define R128_PM4_FIFO_DATA_EVEN		0x1000
    340  1.1  riastrad #define R128_PM4_FIFO_DATA_ODD		0x1004
    341  1.1  riastrad 
    342  1.1  riastrad /* CCE command packets
    343  1.1  riastrad  */
    344  1.1  riastrad #define R128_CCE_PACKET0		0x00000000
    345  1.1  riastrad #define R128_CCE_PACKET1		0x40000000
    346  1.1  riastrad #define R128_CCE_PACKET2		0x80000000
    347  1.1  riastrad #define R128_CCE_PACKET3		0xC0000000
    348  1.1  riastrad #	define R128_CNTL_HOSTDATA_BLT		0x00009400
    349  1.1  riastrad #	define R128_CNTL_PAINT_MULTI		0x00009A00
    350  1.1  riastrad #	define R128_CNTL_BITBLT_MULTI		0x00009B00
    351  1.1  riastrad #	define R128_3D_RNDR_GEN_INDX_PRIM	0x00002300
    352  1.1  riastrad 
    353  1.1  riastrad #define R128_CCE_PACKET_MASK		0xC0000000
    354  1.1  riastrad #define R128_CCE_PACKET_COUNT_MASK	0x3fff0000
    355  1.1  riastrad #define R128_CCE_PACKET0_REG_MASK	0x000007ff
    356  1.1  riastrad #define R128_CCE_PACKET1_REG0_MASK	0x000007ff
    357  1.1  riastrad #define R128_CCE_PACKET1_REG1_MASK	0x003ff800
    358  1.1  riastrad 
    359  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_NONE		0x00000000
    360  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_POINT	0x00000001
    361  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_LINE		0x00000002
    362  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_POLY_LINE	0x00000003
    363  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_LIST	0x00000004
    364  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_FAN	0x00000005
    365  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_STRIP	0x00000006
    366  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2	0x00000007
    367  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_WALK_IND		0x00000010
    368  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_WALK_LIST		0x00000020
    369  1.1  riastrad #define R128_CCE_VC_CNTL_PRIM_WALK_RING		0x00000030
    370  1.1  riastrad #define R128_CCE_VC_CNTL_NUM_SHIFT		16
    371  1.1  riastrad 
    372  1.1  riastrad #define R128_DATATYPE_VQ		0
    373  1.1  riastrad #define R128_DATATYPE_CI4		1
    374  1.1  riastrad #define R128_DATATYPE_CI8		2
    375  1.1  riastrad #define R128_DATATYPE_ARGB1555		3
    376  1.1  riastrad #define R128_DATATYPE_RGB565		4
    377  1.1  riastrad #define R128_DATATYPE_RGB888		5
    378  1.1  riastrad #define R128_DATATYPE_ARGB8888		6
    379  1.1  riastrad #define R128_DATATYPE_RGB332		7
    380  1.1  riastrad #define R128_DATATYPE_Y8		8
    381  1.1  riastrad #define R128_DATATYPE_RGB8		9
    382  1.1  riastrad #define R128_DATATYPE_CI16		10
    383  1.1  riastrad #define R128_DATATYPE_YVYU422		11
    384  1.1  riastrad #define R128_DATATYPE_VYUY422		12
    385  1.1  riastrad #define R128_DATATYPE_AYUV444		14
    386  1.1  riastrad #define R128_DATATYPE_ARGB4444		15
    387  1.1  riastrad 
    388  1.1  riastrad /* Constants */
    389  1.1  riastrad #define R128_AGP_OFFSET			0x02000000
    390  1.1  riastrad 
    391  1.1  riastrad #define R128_WATERMARK_L		16
    392  1.1  riastrad #define R128_WATERMARK_M		8
    393  1.1  riastrad #define R128_WATERMARK_N		8
    394  1.1  riastrad #define R128_WATERMARK_K		128
    395  1.1  riastrad 
    396  1.1  riastrad #define R128_MAX_USEC_TIMEOUT		100000	/* 100 ms */
    397  1.1  riastrad 
    398  1.1  riastrad #define R128_LAST_FRAME_REG		R128_GUI_SCRATCH_REG0
    399  1.1  riastrad #define R128_LAST_DISPATCH_REG		R128_GUI_SCRATCH_REG1
    400  1.1  riastrad #define R128_MAX_VB_AGE			0x7fffffff
    401  1.1  riastrad #define R128_MAX_VB_VERTS		(0xffff)
    402  1.1  riastrad 
    403  1.1  riastrad #define R128_RING_HIGH_MARK		128
    404  1.1  riastrad 
    405  1.1  riastrad #define R128_PERFORMANCE_BOXES		0
    406  1.1  riastrad 
    407  1.1  riastrad #define R128_PCIGART_TABLE_SIZE         32768
    408  1.1  riastrad 
    409  1.3  riastrad #define R128_READ(reg)		readl(((void __iomem *)dev_priv->mmio->handle) + (reg))
    410  1.3  riastrad #define R128_WRITE(reg, val)	writel(val, ((void __iomem *)dev_priv->mmio->handle) + (reg))
    411  1.3  riastrad #define R128_READ8(reg)		readb(((void __iomem *)dev_priv->mmio->handle) + (reg))
    412  1.3  riastrad #define R128_WRITE8(reg, val)	writeb(val, ((void __iomem *)dev_priv->mmio->handle) + (reg))
    413  1.1  riastrad 
    414  1.1  riastrad #define R128_WRITE_PLL(addr, val)					\
    415  1.1  riastrad do {									\
    416  1.1  riastrad 	R128_WRITE8(R128_CLOCK_CNTL_INDEX,				\
    417  1.1  riastrad 		    ((addr) & 0x1f) | R128_PLL_WR_EN);			\
    418  1.1  riastrad 	R128_WRITE(R128_CLOCK_CNTL_DATA, (val));			\
    419  1.1  riastrad } while (0)
    420  1.1  riastrad 
    421  1.1  riastrad #define CCE_PACKET0(reg, n)		(R128_CCE_PACKET0 |		\
    422  1.1  riastrad 					 ((n) << 16) | ((reg) >> 2))
    423  1.1  riastrad #define CCE_PACKET1(reg0, reg1)		(R128_CCE_PACKET1 |		\
    424  1.1  riastrad 					 (((reg1) >> 2) << 11) | ((reg0) >> 2))
    425  1.1  riastrad #define CCE_PACKET2()			(R128_CCE_PACKET2)
    426  1.1  riastrad #define CCE_PACKET3(pkt, n)		(R128_CCE_PACKET3 |		\
    427  1.1  riastrad 					 (pkt) | ((n) << 16))
    428  1.1  riastrad 
    429  1.1  riastrad static __inline__ void r128_update_ring_snapshot(drm_r128_private_t *dev_priv)
    430  1.1  riastrad {
    431  1.1  riastrad 	drm_r128_ring_buffer_t *ring = &dev_priv->ring;
    432  1.1  riastrad 	ring->space = (GET_RING_HEAD(dev_priv) - ring->tail) * sizeof(u32);
    433  1.1  riastrad 	if (ring->space <= 0)
    434  1.1  riastrad 		ring->space += ring->size;
    435  1.1  riastrad }
    436  1.1  riastrad 
    437  1.1  riastrad /* ================================================================
    438  1.1  riastrad  * Misc helper macros
    439  1.1  riastrad  */
    440  1.1  riastrad 
    441  1.1  riastrad #define DEV_INIT_TEST_WITH_RETURN(_dev_priv)				\
    442  1.1  riastrad do {									\
    443  1.1  riastrad 	if (!_dev_priv) {						\
    444  1.1  riastrad 		DRM_ERROR("called with no initialization\n");		\
    445  1.1  riastrad 		return -EINVAL;						\
    446  1.1  riastrad 	}								\
    447  1.1  riastrad } while (0)
    448  1.1  riastrad 
    449  1.1  riastrad #define RING_SPACE_TEST_WITH_RETURN(dev_priv)				\
    450  1.1  riastrad do {									\
    451  1.1  riastrad 	drm_r128_ring_buffer_t *ring = &dev_priv->ring; int i;		\
    452  1.1  riastrad 	if (ring->space < ring->high_mark) {				\
    453  1.1  riastrad 		for (i = 0 ; i < dev_priv->usec_timeout ; i++) {	\
    454  1.1  riastrad 			r128_update_ring_snapshot(dev_priv);		\
    455  1.1  riastrad 			if (ring->space >= ring->high_mark)		\
    456  1.1  riastrad 				goto __ring_space_done;			\
    457  1.3  riastrad 			udelay(1);					\
    458  1.1  riastrad 		}							\
    459  1.1  riastrad 		DRM_ERROR("ring space check failed!\n");		\
    460  1.1  riastrad 		return -EBUSY;						\
    461  1.1  riastrad 	}								\
    462  1.1  riastrad  __ring_space_done:							\
    463  1.1  riastrad 	;								\
    464  1.1  riastrad } while (0)
    465  1.1  riastrad 
    466  1.1  riastrad #define VB_AGE_TEST_WITH_RETURN(dev_priv)				\
    467  1.1  riastrad do {									\
    468  1.1  riastrad 	drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;		\
    469  1.1  riastrad 	if (sarea_priv->last_dispatch >= R128_MAX_VB_AGE) {		\
    470  1.1  riastrad 		int __ret = r128_do_cce_idle(dev_priv);			\
    471  1.1  riastrad 		if (__ret)						\
    472  1.1  riastrad 			return __ret;					\
    473  1.1  riastrad 		sarea_priv->last_dispatch = 0;				\
    474  1.1  riastrad 		r128_freelist_reset(dev);				\
    475  1.1  riastrad 	}								\
    476  1.1  riastrad } while (0)
    477  1.1  riastrad 
    478  1.1  riastrad #define R128_WAIT_UNTIL_PAGE_FLIPPED() do {				\
    479  1.1  riastrad 	OUT_RING(CCE_PACKET0(R128_WAIT_UNTIL, 0));			\
    480  1.1  riastrad 	OUT_RING(R128_EVENT_CRTC_OFFSET);				\
    481  1.1  riastrad } while (0)
    482  1.1  riastrad 
    483  1.1  riastrad /* ================================================================
    484  1.1  riastrad  * Ring control
    485  1.1  riastrad  */
    486  1.1  riastrad 
    487  1.1  riastrad #define R128_VERBOSE	0
    488  1.1  riastrad 
    489  1.1  riastrad #define RING_LOCALS							\
    490  1.1  riastrad 	int write, _nr; unsigned int tail_mask; volatile u32 *ring;
    491  1.1  riastrad 
    492  1.1  riastrad #define BEGIN_RING(n) do {						\
    493  1.1  riastrad 	if (R128_VERBOSE)						\
    494  1.1  riastrad 		DRM_INFO("BEGIN_RING(%d)\n", (n));			\
    495  1.1  riastrad 	if (dev_priv->ring.space <= (n) * sizeof(u32)) {		\
    496  1.1  riastrad 		COMMIT_RING();						\
    497  1.1  riastrad 		r128_wait_ring(dev_priv, (n) * sizeof(u32));		\
    498  1.1  riastrad 	}								\
    499  1.1  riastrad 	_nr = n; dev_priv->ring.space -= (n) * sizeof(u32);		\
    500  1.1  riastrad 	ring = dev_priv->ring.start;					\
    501  1.1  riastrad 	write = dev_priv->ring.tail;					\
    502  1.1  riastrad 	tail_mask = dev_priv->ring.tail_mask;				\
    503  1.1  riastrad } while (0)
    504  1.1  riastrad 
    505  1.1  riastrad /* You can set this to zero if you want.  If the card locks up, you'll
    506  1.1  riastrad  * need to keep this set.  It works around a bug in early revs of the
    507  1.1  riastrad  * Rage 128 chipset, where the CCE would read 32 dwords past the end of
    508  1.1  riastrad  * the ring buffer before wrapping around.
    509  1.1  riastrad  */
    510  1.1  riastrad #define R128_BROKEN_CCE	1
    511  1.1  riastrad 
    512  1.1  riastrad #define ADVANCE_RING() do {						\
    513  1.1  riastrad 	if (R128_VERBOSE)						\
    514  1.1  riastrad 		DRM_INFO("ADVANCE_RING() wr=0x%06x tail=0x%06x\n",	\
    515  1.1  riastrad 			 write, dev_priv->ring.tail);			\
    516  1.1  riastrad 	if (R128_BROKEN_CCE && write < 32)				\
    517  1.1  riastrad 		memcpy(dev_priv->ring.end,				\
    518  1.1  riastrad 		       dev_priv->ring.start,				\
    519  1.1  riastrad 		       write * sizeof(u32));				\
    520  1.1  riastrad 	if (((dev_priv->ring.tail + _nr) & tail_mask) != write)		\
    521  1.1  riastrad 		DRM_ERROR(						\
    522  1.1  riastrad 			"ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n",	\
    523  1.1  riastrad 			((dev_priv->ring.tail + _nr) & tail_mask),	\
    524  1.1  riastrad 			write, __LINE__);				\
    525  1.1  riastrad 	else								\
    526  1.1  riastrad 		dev_priv->ring.tail = write;				\
    527  1.1  riastrad } while (0)
    528  1.1  riastrad 
    529  1.1  riastrad #define COMMIT_RING() do {						\
    530  1.1  riastrad 	if (R128_VERBOSE)						\
    531  1.1  riastrad 		DRM_INFO("COMMIT_RING() tail=0x%06x\n",			\
    532  1.1  riastrad 			 dev_priv->ring.tail);				\
    533  1.2  riastrad 	mb();						\
    534  1.1  riastrad 	R128_WRITE(R128_PM4_BUFFER_DL_WPTR, dev_priv->ring.tail);	\
    535  1.1  riastrad 	R128_READ(R128_PM4_BUFFER_DL_WPTR);				\
    536  1.1  riastrad } while (0)
    537  1.1  riastrad 
    538  1.1  riastrad #define OUT_RING(x) do {						\
    539  1.1  riastrad 	if (R128_VERBOSE)						\
    540  1.1  riastrad 		DRM_INFO("   OUT_RING( 0x%08x ) at 0x%x\n",		\
    541  1.1  riastrad 			 (unsigned int)(x), write);			\
    542  1.1  riastrad 	ring[write++] = cpu_to_le32(x);					\
    543  1.1  riastrad 	write &= tail_mask;						\
    544  1.1  riastrad } while (0)
    545  1.1  riastrad 
    546  1.1  riastrad #endif				/* __R128_DRV_H__ */
    547