1 1.2 riastrad /* $NetBSD: r128_state.c,v 1.3 2021/12/18 23:45:42 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* r128_state.c -- State support for r128 -*- linux-c -*- 4 1.1 riastrad * Created: Thu Jan 27 02:53:43 2000 by gareth (at) valinux.com 5 1.1 riastrad */ 6 1.1 riastrad /* 7 1.1 riastrad * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California. 8 1.1 riastrad * All Rights Reserved. 9 1.1 riastrad * 10 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 11 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 12 1.1 riastrad * to deal in the Software without restriction, including without limitation 13 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 14 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 15 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 16 1.1 riastrad * 17 1.1 riastrad * The above copyright notice and this permission notice (including the next 18 1.1 riastrad * paragraph) shall be included in all copies or substantial portions of the 19 1.1 riastrad * Software. 20 1.1 riastrad * 21 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 22 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 23 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 24 1.1 riastrad * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 25 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 26 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 27 1.1 riastrad * DEALINGS IN THE SOFTWARE. 28 1.1 riastrad * 29 1.1 riastrad * Authors: 30 1.1 riastrad * Gareth Hughes <gareth (at) valinux.com> 31 1.1 riastrad */ 32 1.1 riastrad 33 1.2 riastrad #include <sys/cdefs.h> 34 1.2 riastrad __KERNEL_RCSID(0, "$NetBSD: r128_state.c,v 1.3 2021/12/18 23:45:42 riastradh Exp $"); 35 1.2 riastrad 36 1.3 riastrad #include <linux/pci.h> 37 1.3 riastrad #include <linux/slab.h> 38 1.3 riastrad #include <linux/uaccess.h> 39 1.3 riastrad 40 1.3 riastrad #include <drm/drm_device.h> 41 1.3 riastrad #include <drm/drm_file.h> 42 1.3 riastrad #include <drm/drm_print.h> 43 1.1 riastrad #include <drm/r128_drm.h> 44 1.3 riastrad 45 1.1 riastrad #include "r128_drv.h" 46 1.1 riastrad 47 1.1 riastrad /* ================================================================ 48 1.1 riastrad * CCE hardware state programming functions 49 1.1 riastrad */ 50 1.1 riastrad 51 1.1 riastrad static void r128_emit_clip_rects(drm_r128_private_t *dev_priv, 52 1.1 riastrad struct drm_clip_rect *boxes, int count) 53 1.1 riastrad { 54 1.1 riastrad u32 aux_sc_cntl = 0x00000000; 55 1.1 riastrad RING_LOCALS; 56 1.1 riastrad DRM_DEBUG("\n"); 57 1.1 riastrad 58 1.1 riastrad BEGIN_RING((count < 3 ? count : 3) * 5 + 2); 59 1.1 riastrad 60 1.1 riastrad if (count >= 1) { 61 1.1 riastrad OUT_RING(CCE_PACKET0(R128_AUX1_SC_LEFT, 3)); 62 1.1 riastrad OUT_RING(boxes[0].x1); 63 1.1 riastrad OUT_RING(boxes[0].x2 - 1); 64 1.1 riastrad OUT_RING(boxes[0].y1); 65 1.1 riastrad OUT_RING(boxes[0].y2 - 1); 66 1.1 riastrad 67 1.1 riastrad aux_sc_cntl |= (R128_AUX1_SC_EN | R128_AUX1_SC_MODE_OR); 68 1.1 riastrad } 69 1.1 riastrad if (count >= 2) { 70 1.1 riastrad OUT_RING(CCE_PACKET0(R128_AUX2_SC_LEFT, 3)); 71 1.1 riastrad OUT_RING(boxes[1].x1); 72 1.1 riastrad OUT_RING(boxes[1].x2 - 1); 73 1.1 riastrad OUT_RING(boxes[1].y1); 74 1.1 riastrad OUT_RING(boxes[1].y2 - 1); 75 1.1 riastrad 76 1.1 riastrad aux_sc_cntl |= (R128_AUX2_SC_EN | R128_AUX2_SC_MODE_OR); 77 1.1 riastrad } 78 1.1 riastrad if (count >= 3) { 79 1.1 riastrad OUT_RING(CCE_PACKET0(R128_AUX3_SC_LEFT, 3)); 80 1.1 riastrad OUT_RING(boxes[2].x1); 81 1.1 riastrad OUT_RING(boxes[2].x2 - 1); 82 1.1 riastrad OUT_RING(boxes[2].y1); 83 1.1 riastrad OUT_RING(boxes[2].y2 - 1); 84 1.1 riastrad 85 1.1 riastrad aux_sc_cntl |= (R128_AUX3_SC_EN | R128_AUX3_SC_MODE_OR); 86 1.1 riastrad } 87 1.1 riastrad 88 1.1 riastrad OUT_RING(CCE_PACKET0(R128_AUX_SC_CNTL, 0)); 89 1.1 riastrad OUT_RING(aux_sc_cntl); 90 1.1 riastrad 91 1.1 riastrad ADVANCE_RING(); 92 1.1 riastrad } 93 1.1 riastrad 94 1.1 riastrad static __inline__ void r128_emit_core(drm_r128_private_t *dev_priv) 95 1.1 riastrad { 96 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 97 1.1 riastrad drm_r128_context_regs_t *ctx = &sarea_priv->context_state; 98 1.1 riastrad RING_LOCALS; 99 1.1 riastrad DRM_DEBUG("\n"); 100 1.1 riastrad 101 1.1 riastrad BEGIN_RING(2); 102 1.1 riastrad 103 1.1 riastrad OUT_RING(CCE_PACKET0(R128_SCALE_3D_CNTL, 0)); 104 1.1 riastrad OUT_RING(ctx->scale_3d_cntl); 105 1.1 riastrad 106 1.1 riastrad ADVANCE_RING(); 107 1.1 riastrad } 108 1.1 riastrad 109 1.1 riastrad static __inline__ void r128_emit_context(drm_r128_private_t *dev_priv) 110 1.1 riastrad { 111 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 112 1.1 riastrad drm_r128_context_regs_t *ctx = &sarea_priv->context_state; 113 1.1 riastrad RING_LOCALS; 114 1.1 riastrad DRM_DEBUG("\n"); 115 1.1 riastrad 116 1.1 riastrad BEGIN_RING(13); 117 1.1 riastrad 118 1.1 riastrad OUT_RING(CCE_PACKET0(R128_DST_PITCH_OFFSET_C, 11)); 119 1.1 riastrad OUT_RING(ctx->dst_pitch_offset_c); 120 1.1 riastrad OUT_RING(ctx->dp_gui_master_cntl_c); 121 1.1 riastrad OUT_RING(ctx->sc_top_left_c); 122 1.1 riastrad OUT_RING(ctx->sc_bottom_right_c); 123 1.1 riastrad OUT_RING(ctx->z_offset_c); 124 1.1 riastrad OUT_RING(ctx->z_pitch_c); 125 1.1 riastrad OUT_RING(ctx->z_sten_cntl_c); 126 1.1 riastrad OUT_RING(ctx->tex_cntl_c); 127 1.1 riastrad OUT_RING(ctx->misc_3d_state_cntl_reg); 128 1.1 riastrad OUT_RING(ctx->texture_clr_cmp_clr_c); 129 1.1 riastrad OUT_RING(ctx->texture_clr_cmp_msk_c); 130 1.1 riastrad OUT_RING(ctx->fog_color_c); 131 1.1 riastrad 132 1.1 riastrad ADVANCE_RING(); 133 1.1 riastrad } 134 1.1 riastrad 135 1.1 riastrad static __inline__ void r128_emit_setup(drm_r128_private_t *dev_priv) 136 1.1 riastrad { 137 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 138 1.1 riastrad drm_r128_context_regs_t *ctx = &sarea_priv->context_state; 139 1.1 riastrad RING_LOCALS; 140 1.1 riastrad DRM_DEBUG("\n"); 141 1.1 riastrad 142 1.1 riastrad BEGIN_RING(3); 143 1.1 riastrad 144 1.1 riastrad OUT_RING(CCE_PACKET1(R128_SETUP_CNTL, R128_PM4_VC_FPU_SETUP)); 145 1.1 riastrad OUT_RING(ctx->setup_cntl); 146 1.1 riastrad OUT_RING(ctx->pm4_vc_fpu_setup); 147 1.1 riastrad 148 1.1 riastrad ADVANCE_RING(); 149 1.1 riastrad } 150 1.1 riastrad 151 1.1 riastrad static __inline__ void r128_emit_masks(drm_r128_private_t *dev_priv) 152 1.1 riastrad { 153 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 154 1.1 riastrad drm_r128_context_regs_t *ctx = &sarea_priv->context_state; 155 1.1 riastrad RING_LOCALS; 156 1.1 riastrad DRM_DEBUG("\n"); 157 1.1 riastrad 158 1.1 riastrad BEGIN_RING(5); 159 1.1 riastrad 160 1.1 riastrad OUT_RING(CCE_PACKET0(R128_DP_WRITE_MASK, 0)); 161 1.1 riastrad OUT_RING(ctx->dp_write_mask); 162 1.1 riastrad 163 1.1 riastrad OUT_RING(CCE_PACKET0(R128_STEN_REF_MASK_C, 1)); 164 1.1 riastrad OUT_RING(ctx->sten_ref_mask_c); 165 1.1 riastrad OUT_RING(ctx->plane_3d_mask_c); 166 1.1 riastrad 167 1.1 riastrad ADVANCE_RING(); 168 1.1 riastrad } 169 1.1 riastrad 170 1.1 riastrad static __inline__ void r128_emit_window(drm_r128_private_t *dev_priv) 171 1.1 riastrad { 172 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 173 1.1 riastrad drm_r128_context_regs_t *ctx = &sarea_priv->context_state; 174 1.1 riastrad RING_LOCALS; 175 1.1 riastrad DRM_DEBUG("\n"); 176 1.1 riastrad 177 1.1 riastrad BEGIN_RING(2); 178 1.1 riastrad 179 1.1 riastrad OUT_RING(CCE_PACKET0(R128_WINDOW_XY_OFFSET, 0)); 180 1.1 riastrad OUT_RING(ctx->window_xy_offset); 181 1.1 riastrad 182 1.1 riastrad ADVANCE_RING(); 183 1.1 riastrad } 184 1.1 riastrad 185 1.1 riastrad static __inline__ void r128_emit_tex0(drm_r128_private_t *dev_priv) 186 1.1 riastrad { 187 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 188 1.1 riastrad drm_r128_context_regs_t *ctx = &sarea_priv->context_state; 189 1.1 riastrad drm_r128_texture_regs_t *tex = &sarea_priv->tex_state[0]; 190 1.1 riastrad int i; 191 1.1 riastrad RING_LOCALS; 192 1.1 riastrad DRM_DEBUG("\n"); 193 1.1 riastrad 194 1.1 riastrad BEGIN_RING(7 + R128_MAX_TEXTURE_LEVELS); 195 1.1 riastrad 196 1.1 riastrad OUT_RING(CCE_PACKET0(R128_PRIM_TEX_CNTL_C, 197 1.1 riastrad 2 + R128_MAX_TEXTURE_LEVELS)); 198 1.1 riastrad OUT_RING(tex->tex_cntl); 199 1.1 riastrad OUT_RING(tex->tex_combine_cntl); 200 1.1 riastrad OUT_RING(ctx->tex_size_pitch_c); 201 1.1 riastrad for (i = 0; i < R128_MAX_TEXTURE_LEVELS; i++) 202 1.1 riastrad OUT_RING(tex->tex_offset[i]); 203 1.1 riastrad 204 1.1 riastrad OUT_RING(CCE_PACKET0(R128_CONSTANT_COLOR_C, 1)); 205 1.1 riastrad OUT_RING(ctx->constant_color_c); 206 1.1 riastrad OUT_RING(tex->tex_border_color); 207 1.1 riastrad 208 1.1 riastrad ADVANCE_RING(); 209 1.1 riastrad } 210 1.1 riastrad 211 1.1 riastrad static __inline__ void r128_emit_tex1(drm_r128_private_t *dev_priv) 212 1.1 riastrad { 213 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 214 1.1 riastrad drm_r128_texture_regs_t *tex = &sarea_priv->tex_state[1]; 215 1.1 riastrad int i; 216 1.1 riastrad RING_LOCALS; 217 1.1 riastrad DRM_DEBUG("\n"); 218 1.1 riastrad 219 1.1 riastrad BEGIN_RING(5 + R128_MAX_TEXTURE_LEVELS); 220 1.1 riastrad 221 1.1 riastrad OUT_RING(CCE_PACKET0(R128_SEC_TEX_CNTL_C, 1 + R128_MAX_TEXTURE_LEVELS)); 222 1.1 riastrad OUT_RING(tex->tex_cntl); 223 1.1 riastrad OUT_RING(tex->tex_combine_cntl); 224 1.1 riastrad for (i = 0; i < R128_MAX_TEXTURE_LEVELS; i++) 225 1.1 riastrad OUT_RING(tex->tex_offset[i]); 226 1.1 riastrad 227 1.1 riastrad OUT_RING(CCE_PACKET0(R128_SEC_TEXTURE_BORDER_COLOR_C, 0)); 228 1.1 riastrad OUT_RING(tex->tex_border_color); 229 1.1 riastrad 230 1.1 riastrad ADVANCE_RING(); 231 1.1 riastrad } 232 1.1 riastrad 233 1.1 riastrad static void r128_emit_state(drm_r128_private_t *dev_priv) 234 1.1 riastrad { 235 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 236 1.1 riastrad unsigned int dirty = sarea_priv->dirty; 237 1.1 riastrad 238 1.1 riastrad DRM_DEBUG("dirty=0x%08x\n", dirty); 239 1.1 riastrad 240 1.1 riastrad if (dirty & R128_UPLOAD_CORE) { 241 1.1 riastrad r128_emit_core(dev_priv); 242 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_CORE; 243 1.1 riastrad } 244 1.1 riastrad 245 1.1 riastrad if (dirty & R128_UPLOAD_CONTEXT) { 246 1.1 riastrad r128_emit_context(dev_priv); 247 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_CONTEXT; 248 1.1 riastrad } 249 1.1 riastrad 250 1.1 riastrad if (dirty & R128_UPLOAD_SETUP) { 251 1.1 riastrad r128_emit_setup(dev_priv); 252 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_SETUP; 253 1.1 riastrad } 254 1.1 riastrad 255 1.1 riastrad if (dirty & R128_UPLOAD_MASKS) { 256 1.1 riastrad r128_emit_masks(dev_priv); 257 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_MASKS; 258 1.1 riastrad } 259 1.1 riastrad 260 1.1 riastrad if (dirty & R128_UPLOAD_WINDOW) { 261 1.1 riastrad r128_emit_window(dev_priv); 262 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_WINDOW; 263 1.1 riastrad } 264 1.1 riastrad 265 1.1 riastrad if (dirty & R128_UPLOAD_TEX0) { 266 1.1 riastrad r128_emit_tex0(dev_priv); 267 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_TEX0; 268 1.1 riastrad } 269 1.1 riastrad 270 1.1 riastrad if (dirty & R128_UPLOAD_TEX1) { 271 1.1 riastrad r128_emit_tex1(dev_priv); 272 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_TEX1; 273 1.1 riastrad } 274 1.1 riastrad 275 1.1 riastrad /* Turn off the texture cache flushing */ 276 1.1 riastrad sarea_priv->context_state.tex_cntl_c &= ~R128_TEX_CACHE_FLUSH; 277 1.1 riastrad 278 1.1 riastrad sarea_priv->dirty &= ~R128_REQUIRE_QUIESCENCE; 279 1.1 riastrad } 280 1.1 riastrad 281 1.1 riastrad #if R128_PERFORMANCE_BOXES 282 1.1 riastrad /* ================================================================ 283 1.1 riastrad * Performance monitoring functions 284 1.1 riastrad */ 285 1.1 riastrad 286 1.1 riastrad static void r128_clear_box(drm_r128_private_t *dev_priv, 287 1.1 riastrad int x, int y, int w, int h, int r, int g, int b) 288 1.1 riastrad { 289 1.1 riastrad u32 pitch, offset; 290 1.1 riastrad u32 fb_bpp, color; 291 1.1 riastrad RING_LOCALS; 292 1.1 riastrad 293 1.1 riastrad switch (dev_priv->fb_bpp) { 294 1.1 riastrad case 16: 295 1.1 riastrad fb_bpp = R128_GMC_DST_16BPP; 296 1.1 riastrad color = (((r & 0xf8) << 8) | 297 1.1 riastrad ((g & 0xfc) << 3) | ((b & 0xf8) >> 3)); 298 1.1 riastrad break; 299 1.1 riastrad case 24: 300 1.1 riastrad fb_bpp = R128_GMC_DST_24BPP; 301 1.1 riastrad color = ((r << 16) | (g << 8) | b); 302 1.1 riastrad break; 303 1.1 riastrad case 32: 304 1.1 riastrad fb_bpp = R128_GMC_DST_32BPP; 305 1.1 riastrad color = (((0xff) << 24) | (r << 16) | (g << 8) | b); 306 1.1 riastrad break; 307 1.1 riastrad default: 308 1.1 riastrad return; 309 1.1 riastrad } 310 1.1 riastrad 311 1.1 riastrad offset = dev_priv->back_offset; 312 1.1 riastrad pitch = dev_priv->back_pitch >> 3; 313 1.1 riastrad 314 1.1 riastrad BEGIN_RING(6); 315 1.1 riastrad 316 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 317 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 318 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 319 1.1 riastrad fb_bpp | 320 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 321 1.1 riastrad R128_ROP3_P | 322 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_AUX_CLIP_DIS); 323 1.1 riastrad 324 1.1 riastrad OUT_RING((pitch << 21) | (offset >> 5)); 325 1.1 riastrad OUT_RING(color); 326 1.1 riastrad 327 1.1 riastrad OUT_RING((x << 16) | y); 328 1.1 riastrad OUT_RING((w << 16) | h); 329 1.1 riastrad 330 1.1 riastrad ADVANCE_RING(); 331 1.1 riastrad } 332 1.1 riastrad 333 1.1 riastrad static void r128_cce_performance_boxes(drm_r128_private_t *dev_priv) 334 1.1 riastrad { 335 1.1 riastrad if (atomic_read(&dev_priv->idle_count) == 0) 336 1.1 riastrad r128_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0); 337 1.1 riastrad else 338 1.1 riastrad atomic_set(&dev_priv->idle_count, 0); 339 1.1 riastrad } 340 1.1 riastrad 341 1.1 riastrad #endif 342 1.1 riastrad 343 1.1 riastrad /* ================================================================ 344 1.1 riastrad * CCE command dispatch functions 345 1.1 riastrad */ 346 1.1 riastrad 347 1.1 riastrad static void r128_print_dirty(const char *msg, unsigned int flags) 348 1.1 riastrad { 349 1.1 riastrad DRM_INFO("%s: (0x%x) %s%s%s%s%s%s%s%s%s\n", 350 1.1 riastrad msg, 351 1.1 riastrad flags, 352 1.1 riastrad (flags & R128_UPLOAD_CORE) ? "core, " : "", 353 1.1 riastrad (flags & R128_UPLOAD_CONTEXT) ? "context, " : "", 354 1.1 riastrad (flags & R128_UPLOAD_SETUP) ? "setup, " : "", 355 1.1 riastrad (flags & R128_UPLOAD_TEX0) ? "tex0, " : "", 356 1.1 riastrad (flags & R128_UPLOAD_TEX1) ? "tex1, " : "", 357 1.1 riastrad (flags & R128_UPLOAD_MASKS) ? "masks, " : "", 358 1.1 riastrad (flags & R128_UPLOAD_WINDOW) ? "window, " : "", 359 1.1 riastrad (flags & R128_UPLOAD_CLIPRECTS) ? "cliprects, " : "", 360 1.1 riastrad (flags & R128_REQUIRE_QUIESCENCE) ? "quiescence, " : ""); 361 1.1 riastrad } 362 1.1 riastrad 363 1.1 riastrad static void r128_cce_dispatch_clear(struct drm_device *dev, 364 1.1 riastrad drm_r128_clear_t *clear) 365 1.1 riastrad { 366 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 367 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 368 1.1 riastrad int nbox = sarea_priv->nbox; 369 1.1 riastrad struct drm_clip_rect *pbox = sarea_priv->boxes; 370 1.1 riastrad unsigned int flags = clear->flags; 371 1.1 riastrad int i; 372 1.1 riastrad RING_LOCALS; 373 1.1 riastrad DRM_DEBUG("\n"); 374 1.1 riastrad 375 1.1 riastrad if (dev_priv->page_flipping && dev_priv->current_page == 1) { 376 1.1 riastrad unsigned int tmp = flags; 377 1.1 riastrad 378 1.1 riastrad flags &= ~(R128_FRONT | R128_BACK); 379 1.1 riastrad if (tmp & R128_FRONT) 380 1.1 riastrad flags |= R128_BACK; 381 1.1 riastrad if (tmp & R128_BACK) 382 1.1 riastrad flags |= R128_FRONT; 383 1.1 riastrad } 384 1.1 riastrad 385 1.1 riastrad for (i = 0; i < nbox; i++) { 386 1.1 riastrad int x = pbox[i].x1; 387 1.1 riastrad int y = pbox[i].y1; 388 1.1 riastrad int w = pbox[i].x2 - x; 389 1.1 riastrad int h = pbox[i].y2 - y; 390 1.1 riastrad 391 1.1 riastrad DRM_DEBUG("dispatch clear %d,%d-%d,%d flags 0x%x\n", 392 1.1 riastrad pbox[i].x1, pbox[i].y1, pbox[i].x2, 393 1.1 riastrad pbox[i].y2, flags); 394 1.1 riastrad 395 1.1 riastrad if (flags & (R128_FRONT | R128_BACK)) { 396 1.1 riastrad BEGIN_RING(2); 397 1.1 riastrad 398 1.1 riastrad OUT_RING(CCE_PACKET0(R128_DP_WRITE_MASK, 0)); 399 1.1 riastrad OUT_RING(clear->color_mask); 400 1.1 riastrad 401 1.1 riastrad ADVANCE_RING(); 402 1.1 riastrad } 403 1.1 riastrad 404 1.1 riastrad if (flags & R128_FRONT) { 405 1.1 riastrad BEGIN_RING(6); 406 1.1 riastrad 407 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 408 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 409 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 410 1.1 riastrad (dev_priv->color_fmt << 8) | 411 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 412 1.1 riastrad R128_ROP3_P | 413 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 414 1.1 riastrad R128_GMC_AUX_CLIP_DIS); 415 1.1 riastrad 416 1.1 riastrad OUT_RING(dev_priv->front_pitch_offset_c); 417 1.1 riastrad OUT_RING(clear->clear_color); 418 1.1 riastrad 419 1.1 riastrad OUT_RING((x << 16) | y); 420 1.1 riastrad OUT_RING((w << 16) | h); 421 1.1 riastrad 422 1.1 riastrad ADVANCE_RING(); 423 1.1 riastrad } 424 1.1 riastrad 425 1.1 riastrad if (flags & R128_BACK) { 426 1.1 riastrad BEGIN_RING(6); 427 1.1 riastrad 428 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 429 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 430 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 431 1.1 riastrad (dev_priv->color_fmt << 8) | 432 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 433 1.1 riastrad R128_ROP3_P | 434 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 435 1.1 riastrad R128_GMC_AUX_CLIP_DIS); 436 1.1 riastrad 437 1.1 riastrad OUT_RING(dev_priv->back_pitch_offset_c); 438 1.1 riastrad OUT_RING(clear->clear_color); 439 1.1 riastrad 440 1.1 riastrad OUT_RING((x << 16) | y); 441 1.1 riastrad OUT_RING((w << 16) | h); 442 1.1 riastrad 443 1.1 riastrad ADVANCE_RING(); 444 1.1 riastrad } 445 1.1 riastrad 446 1.1 riastrad if (flags & R128_DEPTH) { 447 1.1 riastrad BEGIN_RING(6); 448 1.1 riastrad 449 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 450 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 451 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 452 1.1 riastrad (dev_priv->depth_fmt << 8) | 453 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 454 1.1 riastrad R128_ROP3_P | 455 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 456 1.1 riastrad R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS); 457 1.1 riastrad 458 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 459 1.1 riastrad OUT_RING(clear->clear_depth); 460 1.1 riastrad 461 1.1 riastrad OUT_RING((x << 16) | y); 462 1.1 riastrad OUT_RING((w << 16) | h); 463 1.1 riastrad 464 1.1 riastrad ADVANCE_RING(); 465 1.1 riastrad } 466 1.1 riastrad } 467 1.1 riastrad } 468 1.1 riastrad 469 1.1 riastrad static void r128_cce_dispatch_swap(struct drm_device *dev) 470 1.1 riastrad { 471 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 472 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 473 1.1 riastrad int nbox = sarea_priv->nbox; 474 1.1 riastrad struct drm_clip_rect *pbox = sarea_priv->boxes; 475 1.1 riastrad int i; 476 1.1 riastrad RING_LOCALS; 477 1.1 riastrad DRM_DEBUG("\n"); 478 1.1 riastrad 479 1.1 riastrad #if R128_PERFORMANCE_BOXES 480 1.1 riastrad /* Do some trivial performance monitoring... 481 1.1 riastrad */ 482 1.1 riastrad r128_cce_performance_boxes(dev_priv); 483 1.1 riastrad #endif 484 1.1 riastrad 485 1.1 riastrad for (i = 0; i < nbox; i++) { 486 1.1 riastrad int x = pbox[i].x1; 487 1.1 riastrad int y = pbox[i].y1; 488 1.1 riastrad int w = pbox[i].x2 - x; 489 1.1 riastrad int h = pbox[i].y2 - y; 490 1.1 riastrad 491 1.1 riastrad BEGIN_RING(7); 492 1.1 riastrad 493 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5)); 494 1.1 riastrad OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL | 495 1.1 riastrad R128_GMC_DST_PITCH_OFFSET_CNTL | 496 1.1 riastrad R128_GMC_BRUSH_NONE | 497 1.1 riastrad (dev_priv->color_fmt << 8) | 498 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 499 1.1 riastrad R128_ROP3_S | 500 1.1 riastrad R128_DP_SRC_SOURCE_MEMORY | 501 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 502 1.1 riastrad R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS); 503 1.1 riastrad 504 1.1 riastrad /* Make this work even if front & back are flipped: 505 1.1 riastrad */ 506 1.1 riastrad if (dev_priv->current_page == 0) { 507 1.1 riastrad OUT_RING(dev_priv->back_pitch_offset_c); 508 1.1 riastrad OUT_RING(dev_priv->front_pitch_offset_c); 509 1.1 riastrad } else { 510 1.1 riastrad OUT_RING(dev_priv->front_pitch_offset_c); 511 1.1 riastrad OUT_RING(dev_priv->back_pitch_offset_c); 512 1.1 riastrad } 513 1.1 riastrad 514 1.1 riastrad OUT_RING((x << 16) | y); 515 1.1 riastrad OUT_RING((x << 16) | y); 516 1.1 riastrad OUT_RING((w << 16) | h); 517 1.1 riastrad 518 1.1 riastrad ADVANCE_RING(); 519 1.1 riastrad } 520 1.1 riastrad 521 1.1 riastrad /* Increment the frame counter. The client-side 3D driver must 522 1.1 riastrad * throttle the framerate by waiting for this value before 523 1.1 riastrad * performing the swapbuffer ioctl. 524 1.1 riastrad */ 525 1.1 riastrad dev_priv->sarea_priv->last_frame++; 526 1.1 riastrad 527 1.1 riastrad BEGIN_RING(2); 528 1.1 riastrad 529 1.1 riastrad OUT_RING(CCE_PACKET0(R128_LAST_FRAME_REG, 0)); 530 1.1 riastrad OUT_RING(dev_priv->sarea_priv->last_frame); 531 1.1 riastrad 532 1.1 riastrad ADVANCE_RING(); 533 1.1 riastrad } 534 1.1 riastrad 535 1.1 riastrad static void r128_cce_dispatch_flip(struct drm_device *dev) 536 1.1 riastrad { 537 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 538 1.1 riastrad RING_LOCALS; 539 1.1 riastrad DRM_DEBUG("page=%d pfCurrentPage=%d\n", 540 1.1 riastrad dev_priv->current_page, dev_priv->sarea_priv->pfCurrentPage); 541 1.1 riastrad 542 1.1 riastrad #if R128_PERFORMANCE_BOXES 543 1.1 riastrad /* Do some trivial performance monitoring... 544 1.1 riastrad */ 545 1.1 riastrad r128_cce_performance_boxes(dev_priv); 546 1.1 riastrad #endif 547 1.1 riastrad 548 1.1 riastrad BEGIN_RING(4); 549 1.1 riastrad 550 1.1 riastrad R128_WAIT_UNTIL_PAGE_FLIPPED(); 551 1.1 riastrad OUT_RING(CCE_PACKET0(R128_CRTC_OFFSET, 0)); 552 1.1 riastrad 553 1.1 riastrad if (dev_priv->current_page == 0) 554 1.1 riastrad OUT_RING(dev_priv->back_offset); 555 1.1 riastrad else 556 1.1 riastrad OUT_RING(dev_priv->front_offset); 557 1.1 riastrad 558 1.1 riastrad ADVANCE_RING(); 559 1.1 riastrad 560 1.1 riastrad /* Increment the frame counter. The client-side 3D driver must 561 1.1 riastrad * throttle the framerate by waiting for this value before 562 1.1 riastrad * performing the swapbuffer ioctl. 563 1.1 riastrad */ 564 1.1 riastrad dev_priv->sarea_priv->last_frame++; 565 1.1 riastrad dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page = 566 1.1 riastrad 1 - dev_priv->current_page; 567 1.1 riastrad 568 1.1 riastrad BEGIN_RING(2); 569 1.1 riastrad 570 1.1 riastrad OUT_RING(CCE_PACKET0(R128_LAST_FRAME_REG, 0)); 571 1.1 riastrad OUT_RING(dev_priv->sarea_priv->last_frame); 572 1.1 riastrad 573 1.1 riastrad ADVANCE_RING(); 574 1.1 riastrad } 575 1.1 riastrad 576 1.1 riastrad static void r128_cce_dispatch_vertex(struct drm_device *dev, struct drm_buf *buf) 577 1.1 riastrad { 578 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 579 1.1 riastrad drm_r128_buf_priv_t *buf_priv = buf->dev_private; 580 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 581 1.1 riastrad int format = sarea_priv->vc_format; 582 1.1 riastrad int offset = buf->bus_address; 583 1.1 riastrad int size = buf->used; 584 1.1 riastrad int prim = buf_priv->prim; 585 1.1 riastrad int i = 0; 586 1.1 riastrad RING_LOCALS; 587 1.1 riastrad DRM_DEBUG("buf=%d nbox=%d\n", buf->idx, sarea_priv->nbox); 588 1.1 riastrad 589 1.1 riastrad if (0) 590 1.1 riastrad r128_print_dirty("dispatch_vertex", sarea_priv->dirty); 591 1.1 riastrad 592 1.1 riastrad if (buf->used) { 593 1.1 riastrad buf_priv->dispatched = 1; 594 1.1 riastrad 595 1.1 riastrad if (sarea_priv->dirty & ~R128_UPLOAD_CLIPRECTS) 596 1.1 riastrad r128_emit_state(dev_priv); 597 1.1 riastrad 598 1.1 riastrad do { 599 1.1 riastrad /* Emit the next set of up to three cliprects */ 600 1.1 riastrad if (i < sarea_priv->nbox) { 601 1.1 riastrad r128_emit_clip_rects(dev_priv, 602 1.1 riastrad &sarea_priv->boxes[i], 603 1.1 riastrad sarea_priv->nbox - i); 604 1.1 riastrad } 605 1.1 riastrad 606 1.1 riastrad /* Emit the vertex buffer rendering commands */ 607 1.1 riastrad BEGIN_RING(5); 608 1.1 riastrad 609 1.1 riastrad OUT_RING(CCE_PACKET3(R128_3D_RNDR_GEN_INDX_PRIM, 3)); 610 1.1 riastrad OUT_RING(offset); 611 1.1 riastrad OUT_RING(size); 612 1.1 riastrad OUT_RING(format); 613 1.1 riastrad OUT_RING(prim | R128_CCE_VC_CNTL_PRIM_WALK_LIST | 614 1.1 riastrad (size << R128_CCE_VC_CNTL_NUM_SHIFT)); 615 1.1 riastrad 616 1.1 riastrad ADVANCE_RING(); 617 1.1 riastrad 618 1.1 riastrad i += 3; 619 1.1 riastrad } while (i < sarea_priv->nbox); 620 1.1 riastrad } 621 1.1 riastrad 622 1.1 riastrad if (buf_priv->discard) { 623 1.1 riastrad buf_priv->age = dev_priv->sarea_priv->last_dispatch; 624 1.1 riastrad 625 1.1 riastrad /* Emit the vertex buffer age */ 626 1.1 riastrad BEGIN_RING(2); 627 1.1 riastrad 628 1.1 riastrad OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0)); 629 1.1 riastrad OUT_RING(buf_priv->age); 630 1.1 riastrad 631 1.1 riastrad ADVANCE_RING(); 632 1.1 riastrad 633 1.1 riastrad buf->pending = 1; 634 1.1 riastrad buf->used = 0; 635 1.1 riastrad /* FIXME: Check dispatched field */ 636 1.1 riastrad buf_priv->dispatched = 0; 637 1.1 riastrad } 638 1.1 riastrad 639 1.1 riastrad dev_priv->sarea_priv->last_dispatch++; 640 1.1 riastrad 641 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_CLIPRECTS; 642 1.1 riastrad sarea_priv->nbox = 0; 643 1.1 riastrad } 644 1.1 riastrad 645 1.1 riastrad static void r128_cce_dispatch_indirect(struct drm_device *dev, 646 1.1 riastrad struct drm_buf *buf, int start, int end) 647 1.1 riastrad { 648 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 649 1.1 riastrad drm_r128_buf_priv_t *buf_priv = buf->dev_private; 650 1.1 riastrad RING_LOCALS; 651 1.1 riastrad DRM_DEBUG("indirect: buf=%d s=0x%x e=0x%x\n", buf->idx, start, end); 652 1.1 riastrad 653 1.1 riastrad if (start != end) { 654 1.1 riastrad int offset = buf->bus_address + start; 655 1.1 riastrad int dwords = (end - start + 3) / sizeof(u32); 656 1.1 riastrad 657 1.1 riastrad /* Indirect buffer data must be an even number of 658 1.1 riastrad * dwords, so if we've been given an odd number we must 659 1.1 riastrad * pad the data with a Type-2 CCE packet. 660 1.1 riastrad */ 661 1.1 riastrad if (dwords & 1) { 662 1.1 riastrad u32 *data = (u32 *) 663 1.1 riastrad ((char *)dev->agp_buffer_map->handle 664 1.1 riastrad + buf->offset + start); 665 1.1 riastrad data[dwords++] = cpu_to_le32(R128_CCE_PACKET2); 666 1.1 riastrad } 667 1.1 riastrad 668 1.1 riastrad buf_priv->dispatched = 1; 669 1.1 riastrad 670 1.1 riastrad /* Fire off the indirect buffer */ 671 1.1 riastrad BEGIN_RING(3); 672 1.1 riastrad 673 1.1 riastrad OUT_RING(CCE_PACKET0(R128_PM4_IW_INDOFF, 1)); 674 1.1 riastrad OUT_RING(offset); 675 1.1 riastrad OUT_RING(dwords); 676 1.1 riastrad 677 1.1 riastrad ADVANCE_RING(); 678 1.1 riastrad } 679 1.1 riastrad 680 1.1 riastrad if (buf_priv->discard) { 681 1.1 riastrad buf_priv->age = dev_priv->sarea_priv->last_dispatch; 682 1.1 riastrad 683 1.1 riastrad /* Emit the indirect buffer age */ 684 1.1 riastrad BEGIN_RING(2); 685 1.1 riastrad 686 1.1 riastrad OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0)); 687 1.1 riastrad OUT_RING(buf_priv->age); 688 1.1 riastrad 689 1.1 riastrad ADVANCE_RING(); 690 1.1 riastrad 691 1.1 riastrad buf->pending = 1; 692 1.1 riastrad buf->used = 0; 693 1.1 riastrad /* FIXME: Check dispatched field */ 694 1.1 riastrad buf_priv->dispatched = 0; 695 1.1 riastrad } 696 1.1 riastrad 697 1.1 riastrad dev_priv->sarea_priv->last_dispatch++; 698 1.1 riastrad } 699 1.1 riastrad 700 1.1 riastrad static void r128_cce_dispatch_indices(struct drm_device *dev, 701 1.1 riastrad struct drm_buf *buf, 702 1.1 riastrad int start, int end, int count) 703 1.1 riastrad { 704 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 705 1.1 riastrad drm_r128_buf_priv_t *buf_priv = buf->dev_private; 706 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 707 1.1 riastrad int format = sarea_priv->vc_format; 708 1.1 riastrad int offset = dev->agp_buffer_map->offset - dev_priv->cce_buffers_offset; 709 1.1 riastrad int prim = buf_priv->prim; 710 1.1 riastrad u32 *data; 711 1.1 riastrad int dwords; 712 1.1 riastrad int i = 0; 713 1.1 riastrad RING_LOCALS; 714 1.1 riastrad DRM_DEBUG("indices: s=%d e=%d c=%d\n", start, end, count); 715 1.1 riastrad 716 1.1 riastrad if (0) 717 1.1 riastrad r128_print_dirty("dispatch_indices", sarea_priv->dirty); 718 1.1 riastrad 719 1.1 riastrad if (start != end) { 720 1.1 riastrad buf_priv->dispatched = 1; 721 1.1 riastrad 722 1.1 riastrad if (sarea_priv->dirty & ~R128_UPLOAD_CLIPRECTS) 723 1.1 riastrad r128_emit_state(dev_priv); 724 1.1 riastrad 725 1.1 riastrad dwords = (end - start + 3) / sizeof(u32); 726 1.1 riastrad 727 1.1 riastrad data = (u32 *) ((char *)dev->agp_buffer_map->handle 728 1.1 riastrad + buf->offset + start); 729 1.1 riastrad 730 1.1 riastrad data[0] = cpu_to_le32(CCE_PACKET3(R128_3D_RNDR_GEN_INDX_PRIM, 731 1.1 riastrad dwords - 2)); 732 1.1 riastrad 733 1.1 riastrad data[1] = cpu_to_le32(offset); 734 1.1 riastrad data[2] = cpu_to_le32(R128_MAX_VB_VERTS); 735 1.1 riastrad data[3] = cpu_to_le32(format); 736 1.1 riastrad data[4] = cpu_to_le32((prim | R128_CCE_VC_CNTL_PRIM_WALK_IND | 737 1.1 riastrad (count << 16))); 738 1.1 riastrad 739 1.1 riastrad if (count & 0x1) { 740 1.1 riastrad #ifdef __LITTLE_ENDIAN 741 1.1 riastrad data[dwords - 1] &= 0x0000ffff; 742 1.1 riastrad #else 743 1.1 riastrad data[dwords - 1] &= 0xffff0000; 744 1.1 riastrad #endif 745 1.1 riastrad } 746 1.1 riastrad 747 1.1 riastrad do { 748 1.1 riastrad /* Emit the next set of up to three cliprects */ 749 1.1 riastrad if (i < sarea_priv->nbox) { 750 1.1 riastrad r128_emit_clip_rects(dev_priv, 751 1.1 riastrad &sarea_priv->boxes[i], 752 1.1 riastrad sarea_priv->nbox - i); 753 1.1 riastrad } 754 1.1 riastrad 755 1.1 riastrad r128_cce_dispatch_indirect(dev, buf, start, end); 756 1.1 riastrad 757 1.1 riastrad i += 3; 758 1.1 riastrad } while (i < sarea_priv->nbox); 759 1.1 riastrad } 760 1.1 riastrad 761 1.1 riastrad if (buf_priv->discard) { 762 1.1 riastrad buf_priv->age = dev_priv->sarea_priv->last_dispatch; 763 1.1 riastrad 764 1.1 riastrad /* Emit the vertex buffer age */ 765 1.1 riastrad BEGIN_RING(2); 766 1.1 riastrad 767 1.1 riastrad OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0)); 768 1.1 riastrad OUT_RING(buf_priv->age); 769 1.1 riastrad 770 1.1 riastrad ADVANCE_RING(); 771 1.1 riastrad 772 1.1 riastrad buf->pending = 1; 773 1.1 riastrad /* FIXME: Check dispatched field */ 774 1.1 riastrad buf_priv->dispatched = 0; 775 1.1 riastrad } 776 1.1 riastrad 777 1.1 riastrad dev_priv->sarea_priv->last_dispatch++; 778 1.1 riastrad 779 1.1 riastrad sarea_priv->dirty &= ~R128_UPLOAD_CLIPRECTS; 780 1.1 riastrad sarea_priv->nbox = 0; 781 1.1 riastrad } 782 1.1 riastrad 783 1.1 riastrad static int r128_cce_dispatch_blit(struct drm_device *dev, 784 1.1 riastrad struct drm_file *file_priv, 785 1.1 riastrad drm_r128_blit_t *blit) 786 1.1 riastrad { 787 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 788 1.1 riastrad struct drm_device_dma *dma = dev->dma; 789 1.1 riastrad struct drm_buf *buf; 790 1.1 riastrad drm_r128_buf_priv_t *buf_priv; 791 1.1 riastrad u32 *data; 792 1.1 riastrad int dword_shift, dwords; 793 1.1 riastrad RING_LOCALS; 794 1.1 riastrad DRM_DEBUG("\n"); 795 1.1 riastrad 796 1.1 riastrad /* The compiler won't optimize away a division by a variable, 797 1.1 riastrad * even if the only legal values are powers of two. Thus, we'll 798 1.1 riastrad * use a shift instead. 799 1.1 riastrad */ 800 1.1 riastrad switch (blit->format) { 801 1.1 riastrad case R128_DATATYPE_ARGB8888: 802 1.1 riastrad dword_shift = 0; 803 1.1 riastrad break; 804 1.1 riastrad case R128_DATATYPE_ARGB1555: 805 1.1 riastrad case R128_DATATYPE_RGB565: 806 1.1 riastrad case R128_DATATYPE_ARGB4444: 807 1.1 riastrad case R128_DATATYPE_YVYU422: 808 1.1 riastrad case R128_DATATYPE_VYUY422: 809 1.1 riastrad dword_shift = 1; 810 1.1 riastrad break; 811 1.1 riastrad case R128_DATATYPE_CI8: 812 1.1 riastrad case R128_DATATYPE_RGB8: 813 1.1 riastrad dword_shift = 2; 814 1.1 riastrad break; 815 1.1 riastrad default: 816 1.1 riastrad DRM_ERROR("invalid blit format %d\n", blit->format); 817 1.1 riastrad return -EINVAL; 818 1.1 riastrad } 819 1.1 riastrad 820 1.1 riastrad /* Flush the pixel cache, and mark the contents as Read Invalid. 821 1.1 riastrad * This ensures no pixel data gets mixed up with the texture 822 1.1 riastrad * data from the host data blit, otherwise part of the texture 823 1.1 riastrad * image may be corrupted. 824 1.1 riastrad */ 825 1.1 riastrad BEGIN_RING(2); 826 1.1 riastrad 827 1.1 riastrad OUT_RING(CCE_PACKET0(R128_PC_GUI_CTLSTAT, 0)); 828 1.1 riastrad OUT_RING(R128_PC_RI_GUI | R128_PC_FLUSH_GUI); 829 1.1 riastrad 830 1.1 riastrad ADVANCE_RING(); 831 1.1 riastrad 832 1.1 riastrad /* Dispatch the indirect buffer. 833 1.1 riastrad */ 834 1.1 riastrad buf = dma->buflist[blit->idx]; 835 1.1 riastrad buf_priv = buf->dev_private; 836 1.1 riastrad 837 1.1 riastrad if (buf->file_priv != file_priv) { 838 1.1 riastrad DRM_ERROR("process %d using buffer owned by %p\n", 839 1.3 riastrad task_pid_nr(current), buf->file_priv); 840 1.1 riastrad return -EINVAL; 841 1.1 riastrad } 842 1.1 riastrad if (buf->pending) { 843 1.1 riastrad DRM_ERROR("sending pending buffer %d\n", blit->idx); 844 1.1 riastrad return -EINVAL; 845 1.1 riastrad } 846 1.1 riastrad 847 1.1 riastrad buf_priv->discard = 1; 848 1.1 riastrad 849 1.1 riastrad dwords = (blit->width * blit->height) >> dword_shift; 850 1.1 riastrad 851 1.1 riastrad data = (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset); 852 1.1 riastrad 853 1.1 riastrad data[0] = cpu_to_le32(CCE_PACKET3(R128_CNTL_HOSTDATA_BLT, dwords + 6)); 854 1.1 riastrad data[1] = cpu_to_le32((R128_GMC_DST_PITCH_OFFSET_CNTL | 855 1.1 riastrad R128_GMC_BRUSH_NONE | 856 1.1 riastrad (blit->format << 8) | 857 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 858 1.1 riastrad R128_ROP3_S | 859 1.1 riastrad R128_DP_SRC_SOURCE_HOST_DATA | 860 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 861 1.1 riastrad R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS)); 862 1.1 riastrad 863 1.1 riastrad data[2] = cpu_to_le32((blit->pitch << 21) | (blit->offset >> 5)); 864 1.1 riastrad data[3] = cpu_to_le32(0xffffffff); 865 1.1 riastrad data[4] = cpu_to_le32(0xffffffff); 866 1.1 riastrad data[5] = cpu_to_le32((blit->y << 16) | blit->x); 867 1.1 riastrad data[6] = cpu_to_le32((blit->height << 16) | blit->width); 868 1.1 riastrad data[7] = cpu_to_le32(dwords); 869 1.1 riastrad 870 1.1 riastrad buf->used = (dwords + 8) * sizeof(u32); 871 1.1 riastrad 872 1.1 riastrad r128_cce_dispatch_indirect(dev, buf, 0, buf->used); 873 1.1 riastrad 874 1.1 riastrad /* Flush the pixel cache after the blit completes. This ensures 875 1.1 riastrad * the texture data is written out to memory before rendering 876 1.1 riastrad * continues. 877 1.1 riastrad */ 878 1.1 riastrad BEGIN_RING(2); 879 1.1 riastrad 880 1.1 riastrad OUT_RING(CCE_PACKET0(R128_PC_GUI_CTLSTAT, 0)); 881 1.1 riastrad OUT_RING(R128_PC_FLUSH_GUI); 882 1.1 riastrad 883 1.1 riastrad ADVANCE_RING(); 884 1.1 riastrad 885 1.1 riastrad return 0; 886 1.1 riastrad } 887 1.1 riastrad 888 1.1 riastrad /* ================================================================ 889 1.1 riastrad * Tiled depth buffer management 890 1.1 riastrad * 891 1.1 riastrad * FIXME: These should all set the destination write mask for when we 892 1.1 riastrad * have hardware stencil support. 893 1.1 riastrad */ 894 1.1 riastrad 895 1.1 riastrad static int r128_cce_dispatch_write_span(struct drm_device *dev, 896 1.1 riastrad drm_r128_depth_t *depth) 897 1.1 riastrad { 898 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 899 1.1 riastrad int count, x, y; 900 1.1 riastrad u32 *buffer; 901 1.1 riastrad u8 *mask; 902 1.1 riastrad int i, buffer_size, mask_size; 903 1.1 riastrad RING_LOCALS; 904 1.1 riastrad DRM_DEBUG("\n"); 905 1.1 riastrad 906 1.1 riastrad count = depth->n; 907 1.1 riastrad if (count > 4096 || count <= 0) 908 1.1 riastrad return -EMSGSIZE; 909 1.1 riastrad 910 1.2 riastrad if (copy_from_user(&x, depth->x, sizeof(x))) 911 1.1 riastrad return -EFAULT; 912 1.2 riastrad if (copy_from_user(&y, depth->y, sizeof(y))) 913 1.1 riastrad return -EFAULT; 914 1.1 riastrad 915 1.1 riastrad buffer_size = depth->n * sizeof(u32); 916 1.2 riastrad buffer = memdup_user(depth->buffer, buffer_size); 917 1.2 riastrad if (IS_ERR(buffer)) 918 1.2 riastrad return PTR_ERR(buffer); 919 1.1 riastrad 920 1.2 riastrad mask_size = depth->n; 921 1.1 riastrad if (depth->mask) { 922 1.2 riastrad mask = memdup_user(depth->mask, mask_size); 923 1.2 riastrad if (IS_ERR(mask)) { 924 1.1 riastrad kfree(buffer); 925 1.2 riastrad return PTR_ERR(mask); 926 1.1 riastrad } 927 1.1 riastrad 928 1.1 riastrad for (i = 0; i < count; i++, x++) { 929 1.1 riastrad if (mask[i]) { 930 1.1 riastrad BEGIN_RING(6); 931 1.1 riastrad 932 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 933 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 934 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 935 1.1 riastrad (dev_priv->depth_fmt << 8) | 936 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 937 1.1 riastrad R128_ROP3_P | 938 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 939 1.1 riastrad R128_GMC_WR_MSK_DIS); 940 1.1 riastrad 941 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 942 1.1 riastrad OUT_RING(buffer[i]); 943 1.1 riastrad 944 1.1 riastrad OUT_RING((x << 16) | y); 945 1.1 riastrad OUT_RING((1 << 16) | 1); 946 1.1 riastrad 947 1.1 riastrad ADVANCE_RING(); 948 1.1 riastrad } 949 1.1 riastrad } 950 1.1 riastrad 951 1.1 riastrad kfree(mask); 952 1.1 riastrad } else { 953 1.1 riastrad for (i = 0; i < count; i++, x++) { 954 1.1 riastrad BEGIN_RING(6); 955 1.1 riastrad 956 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 957 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 958 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 959 1.1 riastrad (dev_priv->depth_fmt << 8) | 960 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 961 1.1 riastrad R128_ROP3_P | 962 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 963 1.1 riastrad R128_GMC_WR_MSK_DIS); 964 1.1 riastrad 965 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 966 1.1 riastrad OUT_RING(buffer[i]); 967 1.1 riastrad 968 1.1 riastrad OUT_RING((x << 16) | y); 969 1.1 riastrad OUT_RING((1 << 16) | 1); 970 1.1 riastrad 971 1.1 riastrad ADVANCE_RING(); 972 1.1 riastrad } 973 1.1 riastrad } 974 1.1 riastrad 975 1.1 riastrad kfree(buffer); 976 1.1 riastrad 977 1.1 riastrad return 0; 978 1.1 riastrad } 979 1.1 riastrad 980 1.1 riastrad static int r128_cce_dispatch_write_pixels(struct drm_device *dev, 981 1.1 riastrad drm_r128_depth_t *depth) 982 1.1 riastrad { 983 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 984 1.1 riastrad int count, *x, *y; 985 1.1 riastrad u32 *buffer; 986 1.1 riastrad u8 *mask; 987 1.1 riastrad int i, xbuf_size, ybuf_size, buffer_size, mask_size; 988 1.1 riastrad RING_LOCALS; 989 1.1 riastrad DRM_DEBUG("\n"); 990 1.1 riastrad 991 1.1 riastrad count = depth->n; 992 1.1 riastrad if (count > 4096 || count <= 0) 993 1.1 riastrad return -EMSGSIZE; 994 1.1 riastrad 995 1.1 riastrad xbuf_size = count * sizeof(*x); 996 1.1 riastrad ybuf_size = count * sizeof(*y); 997 1.3 riastrad x = memdup_user(depth->x, xbuf_size); 998 1.3 riastrad if (IS_ERR(x)) 999 1.3 riastrad return PTR_ERR(x); 1000 1.3 riastrad y = memdup_user(depth->y, ybuf_size); 1001 1.3 riastrad if (IS_ERR(y)) { 1002 1.1 riastrad kfree(x); 1003 1.3 riastrad return PTR_ERR(y); 1004 1.1 riastrad } 1005 1.1 riastrad buffer_size = depth->n * sizeof(u32); 1006 1.2 riastrad buffer = memdup_user(depth->buffer, buffer_size); 1007 1.2 riastrad if (IS_ERR(buffer)) { 1008 1.1 riastrad kfree(x); 1009 1.1 riastrad kfree(y); 1010 1.2 riastrad return PTR_ERR(buffer); 1011 1.1 riastrad } 1012 1.1 riastrad 1013 1.1 riastrad if (depth->mask) { 1014 1.2 riastrad mask_size = depth->n; 1015 1.2 riastrad mask = memdup_user(depth->mask, mask_size); 1016 1.2 riastrad if (IS_ERR(mask)) { 1017 1.1 riastrad kfree(x); 1018 1.1 riastrad kfree(y); 1019 1.1 riastrad kfree(buffer); 1020 1.2 riastrad return PTR_ERR(mask); 1021 1.1 riastrad } 1022 1.1 riastrad 1023 1.1 riastrad for (i = 0; i < count; i++) { 1024 1.1 riastrad if (mask[i]) { 1025 1.1 riastrad BEGIN_RING(6); 1026 1.1 riastrad 1027 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 1028 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 1029 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 1030 1.1 riastrad (dev_priv->depth_fmt << 8) | 1031 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 1032 1.1 riastrad R128_ROP3_P | 1033 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 1034 1.1 riastrad R128_GMC_WR_MSK_DIS); 1035 1.1 riastrad 1036 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 1037 1.1 riastrad OUT_RING(buffer[i]); 1038 1.1 riastrad 1039 1.1 riastrad OUT_RING((x[i] << 16) | y[i]); 1040 1.1 riastrad OUT_RING((1 << 16) | 1); 1041 1.1 riastrad 1042 1.1 riastrad ADVANCE_RING(); 1043 1.1 riastrad } 1044 1.1 riastrad } 1045 1.1 riastrad 1046 1.1 riastrad kfree(mask); 1047 1.1 riastrad } else { 1048 1.1 riastrad for (i = 0; i < count; i++) { 1049 1.1 riastrad BEGIN_RING(6); 1050 1.1 riastrad 1051 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4)); 1052 1.1 riastrad OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL | 1053 1.1 riastrad R128_GMC_BRUSH_SOLID_COLOR | 1054 1.1 riastrad (dev_priv->depth_fmt << 8) | 1055 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 1056 1.1 riastrad R128_ROP3_P | 1057 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | 1058 1.1 riastrad R128_GMC_WR_MSK_DIS); 1059 1.1 riastrad 1060 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 1061 1.1 riastrad OUT_RING(buffer[i]); 1062 1.1 riastrad 1063 1.1 riastrad OUT_RING((x[i] << 16) | y[i]); 1064 1.1 riastrad OUT_RING((1 << 16) | 1); 1065 1.1 riastrad 1066 1.1 riastrad ADVANCE_RING(); 1067 1.1 riastrad } 1068 1.1 riastrad } 1069 1.1 riastrad 1070 1.1 riastrad kfree(x); 1071 1.1 riastrad kfree(y); 1072 1.1 riastrad kfree(buffer); 1073 1.1 riastrad 1074 1.1 riastrad return 0; 1075 1.1 riastrad } 1076 1.1 riastrad 1077 1.1 riastrad static int r128_cce_dispatch_read_span(struct drm_device *dev, 1078 1.1 riastrad drm_r128_depth_t *depth) 1079 1.1 riastrad { 1080 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1081 1.1 riastrad int count, x, y; 1082 1.1 riastrad RING_LOCALS; 1083 1.1 riastrad DRM_DEBUG("\n"); 1084 1.1 riastrad 1085 1.1 riastrad count = depth->n; 1086 1.1 riastrad if (count > 4096 || count <= 0) 1087 1.1 riastrad return -EMSGSIZE; 1088 1.1 riastrad 1089 1.2 riastrad if (copy_from_user(&x, depth->x, sizeof(x))) 1090 1.1 riastrad return -EFAULT; 1091 1.2 riastrad if (copy_from_user(&y, depth->y, sizeof(y))) 1092 1.1 riastrad return -EFAULT; 1093 1.1 riastrad 1094 1.1 riastrad BEGIN_RING(7); 1095 1.1 riastrad 1096 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5)); 1097 1.1 riastrad OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL | 1098 1.1 riastrad R128_GMC_DST_PITCH_OFFSET_CNTL | 1099 1.1 riastrad R128_GMC_BRUSH_NONE | 1100 1.1 riastrad (dev_priv->depth_fmt << 8) | 1101 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 1102 1.1 riastrad R128_ROP3_S | 1103 1.1 riastrad R128_DP_SRC_SOURCE_MEMORY | 1104 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_WR_MSK_DIS); 1105 1.1 riastrad 1106 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 1107 1.1 riastrad OUT_RING(dev_priv->span_pitch_offset_c); 1108 1.1 riastrad 1109 1.1 riastrad OUT_RING((x << 16) | y); 1110 1.1 riastrad OUT_RING((0 << 16) | 0); 1111 1.1 riastrad OUT_RING((count << 16) | 1); 1112 1.1 riastrad 1113 1.1 riastrad ADVANCE_RING(); 1114 1.1 riastrad 1115 1.1 riastrad return 0; 1116 1.1 riastrad } 1117 1.1 riastrad 1118 1.1 riastrad static int r128_cce_dispatch_read_pixels(struct drm_device *dev, 1119 1.1 riastrad drm_r128_depth_t *depth) 1120 1.1 riastrad { 1121 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1122 1.1 riastrad int count, *x, *y; 1123 1.1 riastrad int i, xbuf_size, ybuf_size; 1124 1.1 riastrad RING_LOCALS; 1125 1.1 riastrad DRM_DEBUG("\n"); 1126 1.1 riastrad 1127 1.1 riastrad count = depth->n; 1128 1.1 riastrad if (count > 4096 || count <= 0) 1129 1.1 riastrad return -EMSGSIZE; 1130 1.1 riastrad 1131 1.1 riastrad if (count > dev_priv->depth_pitch) 1132 1.1 riastrad count = dev_priv->depth_pitch; 1133 1.1 riastrad 1134 1.1 riastrad xbuf_size = count * sizeof(*x); 1135 1.1 riastrad ybuf_size = count * sizeof(*y); 1136 1.1 riastrad x = kmalloc(xbuf_size, GFP_KERNEL); 1137 1.1 riastrad if (x == NULL) 1138 1.1 riastrad return -ENOMEM; 1139 1.1 riastrad y = kmalloc(ybuf_size, GFP_KERNEL); 1140 1.1 riastrad if (y == NULL) { 1141 1.1 riastrad kfree(x); 1142 1.1 riastrad return -ENOMEM; 1143 1.1 riastrad } 1144 1.2 riastrad if (copy_from_user(x, depth->x, xbuf_size)) { 1145 1.1 riastrad kfree(x); 1146 1.1 riastrad kfree(y); 1147 1.1 riastrad return -EFAULT; 1148 1.1 riastrad } 1149 1.2 riastrad if (copy_from_user(y, depth->y, ybuf_size)) { 1150 1.1 riastrad kfree(x); 1151 1.1 riastrad kfree(y); 1152 1.1 riastrad return -EFAULT; 1153 1.1 riastrad } 1154 1.1 riastrad 1155 1.1 riastrad for (i = 0; i < count; i++) { 1156 1.1 riastrad BEGIN_RING(7); 1157 1.1 riastrad 1158 1.1 riastrad OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5)); 1159 1.1 riastrad OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL | 1160 1.1 riastrad R128_GMC_DST_PITCH_OFFSET_CNTL | 1161 1.1 riastrad R128_GMC_BRUSH_NONE | 1162 1.1 riastrad (dev_priv->depth_fmt << 8) | 1163 1.1 riastrad R128_GMC_SRC_DATATYPE_COLOR | 1164 1.1 riastrad R128_ROP3_S | 1165 1.1 riastrad R128_DP_SRC_SOURCE_MEMORY | 1166 1.1 riastrad R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_WR_MSK_DIS); 1167 1.1 riastrad 1168 1.1 riastrad OUT_RING(dev_priv->depth_pitch_offset_c); 1169 1.1 riastrad OUT_RING(dev_priv->span_pitch_offset_c); 1170 1.1 riastrad 1171 1.1 riastrad OUT_RING((x[i] << 16) | y[i]); 1172 1.1 riastrad OUT_RING((i << 16) | 0); 1173 1.1 riastrad OUT_RING((1 << 16) | 1); 1174 1.1 riastrad 1175 1.1 riastrad ADVANCE_RING(); 1176 1.1 riastrad } 1177 1.1 riastrad 1178 1.1 riastrad kfree(x); 1179 1.1 riastrad kfree(y); 1180 1.1 riastrad 1181 1.1 riastrad return 0; 1182 1.1 riastrad } 1183 1.1 riastrad 1184 1.1 riastrad /* ================================================================ 1185 1.1 riastrad * Polygon stipple 1186 1.1 riastrad */ 1187 1.1 riastrad 1188 1.1 riastrad static void r128_cce_dispatch_stipple(struct drm_device *dev, u32 *stipple) 1189 1.1 riastrad { 1190 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1191 1.1 riastrad int i; 1192 1.1 riastrad RING_LOCALS; 1193 1.1 riastrad DRM_DEBUG("\n"); 1194 1.1 riastrad 1195 1.1 riastrad BEGIN_RING(33); 1196 1.1 riastrad 1197 1.1 riastrad OUT_RING(CCE_PACKET0(R128_BRUSH_DATA0, 31)); 1198 1.1 riastrad for (i = 0; i < 32; i++) 1199 1.1 riastrad OUT_RING(stipple[i]); 1200 1.1 riastrad 1201 1.1 riastrad ADVANCE_RING(); 1202 1.1 riastrad } 1203 1.1 riastrad 1204 1.1 riastrad /* ================================================================ 1205 1.1 riastrad * IOCTL functions 1206 1.1 riastrad */ 1207 1.1 riastrad 1208 1.1 riastrad static int r128_cce_clear(struct drm_device *dev, void *data, struct drm_file *file_priv) 1209 1.1 riastrad { 1210 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1211 1.1 riastrad drm_r128_sarea_t *sarea_priv; 1212 1.1 riastrad drm_r128_clear_t *clear = data; 1213 1.1 riastrad DRM_DEBUG("\n"); 1214 1.1 riastrad 1215 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1216 1.1 riastrad 1217 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1218 1.1 riastrad 1219 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1220 1.1 riastrad 1221 1.1 riastrad sarea_priv = dev_priv->sarea_priv; 1222 1.1 riastrad 1223 1.1 riastrad if (sarea_priv->nbox > R128_NR_SAREA_CLIPRECTS) 1224 1.1 riastrad sarea_priv->nbox = R128_NR_SAREA_CLIPRECTS; 1225 1.1 riastrad 1226 1.1 riastrad r128_cce_dispatch_clear(dev, clear); 1227 1.1 riastrad COMMIT_RING(); 1228 1.1 riastrad 1229 1.1 riastrad /* Make sure we restore the 3D state next time. 1230 1.1 riastrad */ 1231 1.1 riastrad dev_priv->sarea_priv->dirty |= R128_UPLOAD_CONTEXT | R128_UPLOAD_MASKS; 1232 1.1 riastrad 1233 1.1 riastrad return 0; 1234 1.1 riastrad } 1235 1.1 riastrad 1236 1.1 riastrad static int r128_do_init_pageflip(struct drm_device *dev) 1237 1.1 riastrad { 1238 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1239 1.1 riastrad DRM_DEBUG("\n"); 1240 1.1 riastrad 1241 1.1 riastrad dev_priv->crtc_offset = R128_READ(R128_CRTC_OFFSET); 1242 1.1 riastrad dev_priv->crtc_offset_cntl = R128_READ(R128_CRTC_OFFSET_CNTL); 1243 1.1 riastrad 1244 1.1 riastrad R128_WRITE(R128_CRTC_OFFSET, dev_priv->front_offset); 1245 1.1 riastrad R128_WRITE(R128_CRTC_OFFSET_CNTL, 1246 1.1 riastrad dev_priv->crtc_offset_cntl | R128_CRTC_OFFSET_FLIP_CNTL); 1247 1.1 riastrad 1248 1.1 riastrad dev_priv->page_flipping = 1; 1249 1.1 riastrad dev_priv->current_page = 0; 1250 1.1 riastrad dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page; 1251 1.1 riastrad 1252 1.1 riastrad return 0; 1253 1.1 riastrad } 1254 1.1 riastrad 1255 1.1 riastrad static int r128_do_cleanup_pageflip(struct drm_device *dev) 1256 1.1 riastrad { 1257 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1258 1.1 riastrad DRM_DEBUG("\n"); 1259 1.1 riastrad 1260 1.1 riastrad R128_WRITE(R128_CRTC_OFFSET, dev_priv->crtc_offset); 1261 1.1 riastrad R128_WRITE(R128_CRTC_OFFSET_CNTL, dev_priv->crtc_offset_cntl); 1262 1.1 riastrad 1263 1.1 riastrad if (dev_priv->current_page != 0) { 1264 1.1 riastrad r128_cce_dispatch_flip(dev); 1265 1.1 riastrad COMMIT_RING(); 1266 1.1 riastrad } 1267 1.1 riastrad 1268 1.1 riastrad dev_priv->page_flipping = 0; 1269 1.1 riastrad return 0; 1270 1.1 riastrad } 1271 1.1 riastrad 1272 1.1 riastrad /* Swapping and flipping are different operations, need different ioctls. 1273 1.1 riastrad * They can & should be intermixed to support multiple 3d windows. 1274 1.1 riastrad */ 1275 1.1 riastrad 1276 1.1 riastrad static int r128_cce_flip(struct drm_device *dev, void *data, struct drm_file *file_priv) 1277 1.1 riastrad { 1278 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1279 1.1 riastrad DRM_DEBUG("\n"); 1280 1.1 riastrad 1281 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1282 1.1 riastrad 1283 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1284 1.1 riastrad 1285 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1286 1.1 riastrad 1287 1.1 riastrad if (!dev_priv->page_flipping) 1288 1.1 riastrad r128_do_init_pageflip(dev); 1289 1.1 riastrad 1290 1.1 riastrad r128_cce_dispatch_flip(dev); 1291 1.1 riastrad 1292 1.1 riastrad COMMIT_RING(); 1293 1.1 riastrad return 0; 1294 1.1 riastrad } 1295 1.1 riastrad 1296 1.1 riastrad static int r128_cce_swap(struct drm_device *dev, void *data, struct drm_file *file_priv) 1297 1.1 riastrad { 1298 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1299 1.1 riastrad drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv; 1300 1.1 riastrad DRM_DEBUG("\n"); 1301 1.1 riastrad 1302 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1303 1.1 riastrad 1304 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1305 1.1 riastrad 1306 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1307 1.1 riastrad 1308 1.1 riastrad if (sarea_priv->nbox > R128_NR_SAREA_CLIPRECTS) 1309 1.1 riastrad sarea_priv->nbox = R128_NR_SAREA_CLIPRECTS; 1310 1.1 riastrad 1311 1.1 riastrad r128_cce_dispatch_swap(dev); 1312 1.1 riastrad dev_priv->sarea_priv->dirty |= (R128_UPLOAD_CONTEXT | 1313 1.1 riastrad R128_UPLOAD_MASKS); 1314 1.1 riastrad 1315 1.1 riastrad COMMIT_RING(); 1316 1.1 riastrad return 0; 1317 1.1 riastrad } 1318 1.1 riastrad 1319 1.1 riastrad static int r128_cce_vertex(struct drm_device *dev, void *data, struct drm_file *file_priv) 1320 1.1 riastrad { 1321 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1322 1.1 riastrad struct drm_device_dma *dma = dev->dma; 1323 1.1 riastrad struct drm_buf *buf; 1324 1.1 riastrad drm_r128_buf_priv_t *buf_priv; 1325 1.1 riastrad drm_r128_vertex_t *vertex = data; 1326 1.1 riastrad 1327 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1328 1.1 riastrad 1329 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1330 1.1 riastrad 1331 1.1 riastrad DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n", 1332 1.3 riastrad task_pid_nr(current), vertex->idx, vertex->count, vertex->discard); 1333 1.1 riastrad 1334 1.1 riastrad if (vertex->idx < 0 || vertex->idx >= dma->buf_count) { 1335 1.1 riastrad DRM_ERROR("buffer index %d (of %d max)\n", 1336 1.1 riastrad vertex->idx, dma->buf_count - 1); 1337 1.1 riastrad return -EINVAL; 1338 1.1 riastrad } 1339 1.1 riastrad if (vertex->prim < 0 || 1340 1.1 riastrad vertex->prim > R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2) { 1341 1.1 riastrad DRM_ERROR("buffer prim %d\n", vertex->prim); 1342 1.1 riastrad return -EINVAL; 1343 1.1 riastrad } 1344 1.1 riastrad 1345 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1346 1.1 riastrad VB_AGE_TEST_WITH_RETURN(dev_priv); 1347 1.1 riastrad 1348 1.1 riastrad buf = dma->buflist[vertex->idx]; 1349 1.1 riastrad buf_priv = buf->dev_private; 1350 1.1 riastrad 1351 1.1 riastrad if (buf->file_priv != file_priv) { 1352 1.1 riastrad DRM_ERROR("process %d using buffer owned by %p\n", 1353 1.3 riastrad task_pid_nr(current), buf->file_priv); 1354 1.1 riastrad return -EINVAL; 1355 1.1 riastrad } 1356 1.1 riastrad if (buf->pending) { 1357 1.1 riastrad DRM_ERROR("sending pending buffer %d\n", vertex->idx); 1358 1.1 riastrad return -EINVAL; 1359 1.1 riastrad } 1360 1.1 riastrad 1361 1.1 riastrad buf->used = vertex->count; 1362 1.1 riastrad buf_priv->prim = vertex->prim; 1363 1.1 riastrad buf_priv->discard = vertex->discard; 1364 1.1 riastrad 1365 1.1 riastrad r128_cce_dispatch_vertex(dev, buf); 1366 1.1 riastrad 1367 1.1 riastrad COMMIT_RING(); 1368 1.1 riastrad return 0; 1369 1.1 riastrad } 1370 1.1 riastrad 1371 1.1 riastrad static int r128_cce_indices(struct drm_device *dev, void *data, struct drm_file *file_priv) 1372 1.1 riastrad { 1373 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1374 1.1 riastrad struct drm_device_dma *dma = dev->dma; 1375 1.1 riastrad struct drm_buf *buf; 1376 1.1 riastrad drm_r128_buf_priv_t *buf_priv; 1377 1.1 riastrad drm_r128_indices_t *elts = data; 1378 1.1 riastrad int count; 1379 1.1 riastrad 1380 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1381 1.1 riastrad 1382 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1383 1.1 riastrad 1384 1.3 riastrad DRM_DEBUG("pid=%d buf=%d s=%d e=%d d=%d\n", task_pid_nr(current), 1385 1.1 riastrad elts->idx, elts->start, elts->end, elts->discard); 1386 1.1 riastrad 1387 1.1 riastrad if (elts->idx < 0 || elts->idx >= dma->buf_count) { 1388 1.1 riastrad DRM_ERROR("buffer index %d (of %d max)\n", 1389 1.1 riastrad elts->idx, dma->buf_count - 1); 1390 1.1 riastrad return -EINVAL; 1391 1.1 riastrad } 1392 1.1 riastrad if (elts->prim < 0 || 1393 1.1 riastrad elts->prim > R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2) { 1394 1.1 riastrad DRM_ERROR("buffer prim %d\n", elts->prim); 1395 1.1 riastrad return -EINVAL; 1396 1.1 riastrad } 1397 1.1 riastrad 1398 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1399 1.1 riastrad VB_AGE_TEST_WITH_RETURN(dev_priv); 1400 1.1 riastrad 1401 1.1 riastrad buf = dma->buflist[elts->idx]; 1402 1.1 riastrad buf_priv = buf->dev_private; 1403 1.1 riastrad 1404 1.1 riastrad if (buf->file_priv != file_priv) { 1405 1.1 riastrad DRM_ERROR("process %d using buffer owned by %p\n", 1406 1.3 riastrad task_pid_nr(current), buf->file_priv); 1407 1.1 riastrad return -EINVAL; 1408 1.1 riastrad } 1409 1.1 riastrad if (buf->pending) { 1410 1.1 riastrad DRM_ERROR("sending pending buffer %d\n", elts->idx); 1411 1.1 riastrad return -EINVAL; 1412 1.1 riastrad } 1413 1.1 riastrad 1414 1.1 riastrad count = (elts->end - elts->start) / sizeof(u16); 1415 1.1 riastrad elts->start -= R128_INDEX_PRIM_OFFSET; 1416 1.1 riastrad 1417 1.1 riastrad if (elts->start & 0x7) { 1418 1.1 riastrad DRM_ERROR("misaligned buffer 0x%x\n", elts->start); 1419 1.1 riastrad return -EINVAL; 1420 1.1 riastrad } 1421 1.1 riastrad if (elts->start < buf->used) { 1422 1.1 riastrad DRM_ERROR("no header 0x%x - 0x%x\n", elts->start, buf->used); 1423 1.1 riastrad return -EINVAL; 1424 1.1 riastrad } 1425 1.1 riastrad 1426 1.1 riastrad buf->used = elts->end; 1427 1.1 riastrad buf_priv->prim = elts->prim; 1428 1.1 riastrad buf_priv->discard = elts->discard; 1429 1.1 riastrad 1430 1.1 riastrad r128_cce_dispatch_indices(dev, buf, elts->start, elts->end, count); 1431 1.1 riastrad 1432 1.1 riastrad COMMIT_RING(); 1433 1.1 riastrad return 0; 1434 1.1 riastrad } 1435 1.1 riastrad 1436 1.1 riastrad static int r128_cce_blit(struct drm_device *dev, void *data, struct drm_file *file_priv) 1437 1.1 riastrad { 1438 1.1 riastrad struct drm_device_dma *dma = dev->dma; 1439 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1440 1.1 riastrad drm_r128_blit_t *blit = data; 1441 1.1 riastrad int ret; 1442 1.1 riastrad 1443 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1444 1.1 riastrad 1445 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1446 1.1 riastrad 1447 1.3 riastrad DRM_DEBUG("pid=%d index=%d\n", task_pid_nr(current), blit->idx); 1448 1.1 riastrad 1449 1.1 riastrad if (blit->idx < 0 || blit->idx >= dma->buf_count) { 1450 1.1 riastrad DRM_ERROR("buffer index %d (of %d max)\n", 1451 1.1 riastrad blit->idx, dma->buf_count - 1); 1452 1.1 riastrad return -EINVAL; 1453 1.1 riastrad } 1454 1.1 riastrad 1455 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1456 1.1 riastrad VB_AGE_TEST_WITH_RETURN(dev_priv); 1457 1.1 riastrad 1458 1.1 riastrad ret = r128_cce_dispatch_blit(dev, file_priv, blit); 1459 1.1 riastrad 1460 1.1 riastrad COMMIT_RING(); 1461 1.1 riastrad return ret; 1462 1.1 riastrad } 1463 1.1 riastrad 1464 1.3 riastrad int r128_cce_depth(struct drm_device *dev, void *data, struct drm_file *file_priv) 1465 1.1 riastrad { 1466 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1467 1.1 riastrad drm_r128_depth_t *depth = data; 1468 1.1 riastrad int ret; 1469 1.1 riastrad 1470 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1471 1.1 riastrad 1472 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1473 1.1 riastrad 1474 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1475 1.1 riastrad 1476 1.1 riastrad ret = -EINVAL; 1477 1.1 riastrad switch (depth->func) { 1478 1.1 riastrad case R128_WRITE_SPAN: 1479 1.1 riastrad ret = r128_cce_dispatch_write_span(dev, depth); 1480 1.1 riastrad break; 1481 1.1 riastrad case R128_WRITE_PIXELS: 1482 1.1 riastrad ret = r128_cce_dispatch_write_pixels(dev, depth); 1483 1.1 riastrad break; 1484 1.1 riastrad case R128_READ_SPAN: 1485 1.1 riastrad ret = r128_cce_dispatch_read_span(dev, depth); 1486 1.1 riastrad break; 1487 1.1 riastrad case R128_READ_PIXELS: 1488 1.1 riastrad ret = r128_cce_dispatch_read_pixels(dev, depth); 1489 1.1 riastrad break; 1490 1.1 riastrad } 1491 1.1 riastrad 1492 1.1 riastrad COMMIT_RING(); 1493 1.1 riastrad return ret; 1494 1.1 riastrad } 1495 1.1 riastrad 1496 1.3 riastrad int r128_cce_stipple(struct drm_device *dev, void *data, struct drm_file *file_priv) 1497 1.1 riastrad { 1498 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1499 1.1 riastrad drm_r128_stipple_t *stipple = data; 1500 1.1 riastrad u32 mask[32]; 1501 1.1 riastrad 1502 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1503 1.1 riastrad 1504 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1505 1.1 riastrad 1506 1.2 riastrad if (copy_from_user(&mask, stipple->mask, 32 * sizeof(u32))) 1507 1.1 riastrad return -EFAULT; 1508 1.1 riastrad 1509 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1510 1.1 riastrad 1511 1.1 riastrad r128_cce_dispatch_stipple(dev, mask); 1512 1.1 riastrad 1513 1.1 riastrad COMMIT_RING(); 1514 1.1 riastrad return 0; 1515 1.1 riastrad } 1516 1.1 riastrad 1517 1.1 riastrad static int r128_cce_indirect(struct drm_device *dev, void *data, struct drm_file *file_priv) 1518 1.1 riastrad { 1519 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1520 1.1 riastrad struct drm_device_dma *dma = dev->dma; 1521 1.1 riastrad struct drm_buf *buf; 1522 1.1 riastrad drm_r128_buf_priv_t *buf_priv; 1523 1.1 riastrad drm_r128_indirect_t *indirect = data; 1524 1.1 riastrad #if 0 1525 1.1 riastrad RING_LOCALS; 1526 1.1 riastrad #endif 1527 1.1 riastrad 1528 1.1 riastrad LOCK_TEST_WITH_RETURN(dev, file_priv); 1529 1.1 riastrad 1530 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1531 1.1 riastrad 1532 1.1 riastrad DRM_DEBUG("idx=%d s=%d e=%d d=%d\n", 1533 1.1 riastrad indirect->idx, indirect->start, indirect->end, 1534 1.1 riastrad indirect->discard); 1535 1.1 riastrad 1536 1.1 riastrad if (indirect->idx < 0 || indirect->idx >= dma->buf_count) { 1537 1.1 riastrad DRM_ERROR("buffer index %d (of %d max)\n", 1538 1.1 riastrad indirect->idx, dma->buf_count - 1); 1539 1.1 riastrad return -EINVAL; 1540 1.1 riastrad } 1541 1.1 riastrad 1542 1.1 riastrad buf = dma->buflist[indirect->idx]; 1543 1.1 riastrad buf_priv = buf->dev_private; 1544 1.1 riastrad 1545 1.1 riastrad if (buf->file_priv != file_priv) { 1546 1.1 riastrad DRM_ERROR("process %d using buffer owned by %p\n", 1547 1.3 riastrad task_pid_nr(current), buf->file_priv); 1548 1.1 riastrad return -EINVAL; 1549 1.1 riastrad } 1550 1.1 riastrad if (buf->pending) { 1551 1.1 riastrad DRM_ERROR("sending pending buffer %d\n", indirect->idx); 1552 1.1 riastrad return -EINVAL; 1553 1.1 riastrad } 1554 1.1 riastrad 1555 1.1 riastrad if (indirect->start < buf->used) { 1556 1.1 riastrad DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n", 1557 1.1 riastrad indirect->start, buf->used); 1558 1.1 riastrad return -EINVAL; 1559 1.1 riastrad } 1560 1.1 riastrad 1561 1.1 riastrad RING_SPACE_TEST_WITH_RETURN(dev_priv); 1562 1.1 riastrad VB_AGE_TEST_WITH_RETURN(dev_priv); 1563 1.1 riastrad 1564 1.1 riastrad buf->used = indirect->end; 1565 1.1 riastrad buf_priv->discard = indirect->discard; 1566 1.1 riastrad 1567 1.1 riastrad #if 0 1568 1.1 riastrad /* Wait for the 3D stream to idle before the indirect buffer 1569 1.1 riastrad * containing 2D acceleration commands is processed. 1570 1.1 riastrad */ 1571 1.1 riastrad BEGIN_RING(2); 1572 1.1 riastrad RADEON_WAIT_UNTIL_3D_IDLE(); 1573 1.1 riastrad ADVANCE_RING(); 1574 1.1 riastrad #endif 1575 1.1 riastrad 1576 1.1 riastrad /* Dispatch the indirect buffer full of commands from the 1577 1.1 riastrad * X server. This is insecure and is thus only available to 1578 1.1 riastrad * privileged clients. 1579 1.1 riastrad */ 1580 1.1 riastrad r128_cce_dispatch_indirect(dev, buf, indirect->start, indirect->end); 1581 1.1 riastrad 1582 1.1 riastrad COMMIT_RING(); 1583 1.1 riastrad return 0; 1584 1.1 riastrad } 1585 1.1 riastrad 1586 1.3 riastrad int r128_getparam(struct drm_device *dev, void *data, struct drm_file *file_priv) 1587 1.1 riastrad { 1588 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1589 1.1 riastrad drm_r128_getparam_t *param = data; 1590 1.1 riastrad int value; 1591 1.1 riastrad 1592 1.1 riastrad DEV_INIT_TEST_WITH_RETURN(dev_priv); 1593 1.1 riastrad 1594 1.3 riastrad DRM_DEBUG("pid=%d\n", task_pid_nr(current)); 1595 1.1 riastrad 1596 1.1 riastrad switch (param->param) { 1597 1.1 riastrad case R128_PARAM_IRQ_NR: 1598 1.2 riastrad value = dev->pdev->irq; 1599 1.1 riastrad break; 1600 1.1 riastrad default: 1601 1.1 riastrad return -EINVAL; 1602 1.1 riastrad } 1603 1.1 riastrad 1604 1.2 riastrad if (copy_to_user(param->value, &value, sizeof(int))) { 1605 1.1 riastrad DRM_ERROR("copy_to_user\n"); 1606 1.1 riastrad return -EFAULT; 1607 1.1 riastrad } 1608 1.1 riastrad 1609 1.1 riastrad return 0; 1610 1.1 riastrad } 1611 1.1 riastrad 1612 1.1 riastrad void r128_driver_preclose(struct drm_device *dev, struct drm_file *file_priv) 1613 1.1 riastrad { 1614 1.1 riastrad if (dev->dev_private) { 1615 1.1 riastrad drm_r128_private_t *dev_priv = dev->dev_private; 1616 1.1 riastrad if (dev_priv->page_flipping) 1617 1.1 riastrad r128_do_cleanup_pageflip(dev); 1618 1.1 riastrad } 1619 1.1 riastrad } 1620 1.1 riastrad void r128_driver_lastclose(struct drm_device *dev) 1621 1.1 riastrad { 1622 1.1 riastrad r128_do_cleanup_cce(dev); 1623 1.1 riastrad } 1624 1.1 riastrad 1625 1.2 riastrad const struct drm_ioctl_desc r128_ioctls[] = { 1626 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_INIT, r128_cce_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1627 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_CCE_START, r128_cce_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1628 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_CCE_STOP, r128_cce_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1629 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_CCE_RESET, r128_cce_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1630 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_CCE_IDLE, r128_cce_idle, DRM_AUTH), 1631 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_RESET, r128_engine_reset, DRM_AUTH), 1632 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_FULLSCREEN, r128_fullscreen, DRM_AUTH), 1633 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_SWAP, r128_cce_swap, DRM_AUTH), 1634 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_FLIP, r128_cce_flip, DRM_AUTH), 1635 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_CLEAR, r128_cce_clear, DRM_AUTH), 1636 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_VERTEX, r128_cce_vertex, DRM_AUTH), 1637 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_INDICES, r128_cce_indices, DRM_AUTH), 1638 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_BLIT, r128_cce_blit, DRM_AUTH), 1639 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_DEPTH, r128_cce_depth, DRM_AUTH), 1640 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_STIPPLE, r128_cce_stipple, DRM_AUTH), 1641 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_INDIRECT, r128_cce_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1642 1.1 riastrad DRM_IOCTL_DEF_DRV(R128_GETPARAM, r128_getparam, DRM_AUTH), 1643 1.1 riastrad }; 1644 1.1 riastrad 1645 1.2 riastrad int r128_max_ioctl = ARRAY_SIZE(r128_ioctls); 1646