1 1.4 riastrad /* $NetBSD: cikd.h,v 1.4 2021/12/18 23:45:42 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2012 Advanced Micro Devices, Inc. 5 1.1 riastrad * 6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 7 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 8 1.1 riastrad * to deal in the Software without restriction, including without limitation 9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 11 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 12 1.1 riastrad * 13 1.1 riastrad * The above copyright notice and this permission notice shall be included in 14 1.1 riastrad * all copies or substantial portions of the Software. 15 1.1 riastrad * 16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 23 1.1 riastrad * 24 1.1 riastrad * Authors: Alex Deucher 25 1.1 riastrad */ 26 1.1 riastrad #ifndef CIK_H 27 1.1 riastrad #define CIK_H 28 1.1 riastrad 29 1.1 riastrad #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001 30 1.1 riastrad #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003 31 1.1 riastrad 32 1.1 riastrad #define CIK_RB_BITMAP_WIDTH_PER_SH 2 33 1.1 riastrad #define HAWAII_RB_BITMAP_WIDTH_PER_SH 4 34 1.1 riastrad 35 1.1 riastrad /* DIDT IND registers */ 36 1.1 riastrad #define DIDT_SQ_CTRL0 0x0 37 1.1 riastrad # define DIDT_CTRL_EN (1 << 0) 38 1.1 riastrad #define DIDT_DB_CTRL0 0x20 39 1.1 riastrad #define DIDT_TD_CTRL0 0x40 40 1.1 riastrad #define DIDT_TCP_CTRL0 0x60 41 1.1 riastrad 42 1.1 riastrad /* SMC IND registers */ 43 1.1 riastrad #define DPM_TABLE_475 0x3F768 44 1.1 riastrad # define SamuBootLevel(x) ((x) << 0) 45 1.1 riastrad # define SamuBootLevel_MASK 0x000000ff 46 1.1 riastrad # define SamuBootLevel_SHIFT 0 47 1.1 riastrad # define AcpBootLevel(x) ((x) << 8) 48 1.1 riastrad # define AcpBootLevel_MASK 0x0000ff00 49 1.1 riastrad # define AcpBootLevel_SHIFT 8 50 1.1 riastrad # define VceBootLevel(x) ((x) << 16) 51 1.1 riastrad # define VceBootLevel_MASK 0x00ff0000 52 1.1 riastrad # define VceBootLevel_SHIFT 16 53 1.1 riastrad # define UvdBootLevel(x) ((x) << 24) 54 1.1 riastrad # define UvdBootLevel_MASK 0xff000000 55 1.1 riastrad # define UvdBootLevel_SHIFT 24 56 1.1 riastrad 57 1.1 riastrad #define FIRMWARE_FLAGS 0x3F800 58 1.1 riastrad # define INTERRUPTS_ENABLED (1 << 0) 59 1.1 riastrad 60 1.1 riastrad #define NB_DPM_CONFIG_1 0x3F9E8 61 1.1 riastrad # define Dpm0PgNbPsLo(x) ((x) << 0) 62 1.1 riastrad # define Dpm0PgNbPsLo_MASK 0x000000ff 63 1.1 riastrad # define Dpm0PgNbPsLo_SHIFT 0 64 1.1 riastrad # define Dpm0PgNbPsHi(x) ((x) << 8) 65 1.1 riastrad # define Dpm0PgNbPsHi_MASK 0x0000ff00 66 1.1 riastrad # define Dpm0PgNbPsHi_SHIFT 8 67 1.1 riastrad # define DpmXNbPsLo(x) ((x) << 16) 68 1.1 riastrad # define DpmXNbPsLo_MASK 0x00ff0000 69 1.1 riastrad # define DpmXNbPsLo_SHIFT 16 70 1.1 riastrad # define DpmXNbPsHi(x) ((x) << 24) 71 1.1 riastrad # define DpmXNbPsHi_MASK 0xff000000 72 1.1 riastrad # define DpmXNbPsHi_SHIFT 24 73 1.1 riastrad 74 1.1 riastrad #define SMC_SYSCON_RESET_CNTL 0x80000000 75 1.1 riastrad # define RST_REG (1 << 0) 76 1.1 riastrad #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004 77 1.1 riastrad # define CK_DISABLE (1 << 0) 78 1.1 riastrad # define CKEN (1 << 24) 79 1.1 riastrad 80 1.1 riastrad #define SMC_SYSCON_MISC_CNTL 0x80000010 81 1.1 riastrad 82 1.1 riastrad #define SMC_SYSCON_MSG_ARG_0 0x80000068 83 1.1 riastrad 84 1.1 riastrad #define SMC_PC_C 0x80000370 85 1.1 riastrad 86 1.1 riastrad #define SMC_SCRATCH9 0x80000424 87 1.1 riastrad 88 1.1 riastrad #define RCU_UC_EVENTS 0xC0000004 89 1.1 riastrad # define BOOT_SEQ_DONE (1 << 7) 90 1.1 riastrad 91 1.1 riastrad #define GENERAL_PWRMGT 0xC0200000 92 1.1 riastrad # define GLOBAL_PWRMGT_EN (1 << 0) 93 1.1 riastrad # define STATIC_PM_EN (1 << 1) 94 1.1 riastrad # define THERMAL_PROTECTION_DIS (1 << 2) 95 1.1 riastrad # define THERMAL_PROTECTION_TYPE (1 << 3) 96 1.1 riastrad # define SW_SMIO_INDEX(x) ((x) << 6) 97 1.1 riastrad # define SW_SMIO_INDEX_MASK (1 << 6) 98 1.1 riastrad # define SW_SMIO_INDEX_SHIFT 6 99 1.1 riastrad # define VOLT_PWRMGT_EN (1 << 10) 100 1.1 riastrad # define GPU_COUNTER_CLK (1 << 15) 101 1.1 riastrad # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 102 1.1 riastrad 103 1.1 riastrad #define CNB_PWRMGT_CNTL 0xC0200004 104 1.1 riastrad # define GNB_SLOW_MODE(x) ((x) << 0) 105 1.1 riastrad # define GNB_SLOW_MODE_MASK (3 << 0) 106 1.1 riastrad # define GNB_SLOW_MODE_SHIFT 0 107 1.1 riastrad # define GNB_SLOW (1 << 2) 108 1.1 riastrad # define FORCE_NB_PS1 (1 << 3) 109 1.1 riastrad # define DPM_ENABLED (1 << 4) 110 1.1 riastrad 111 1.1 riastrad #define SCLK_PWRMGT_CNTL 0xC0200008 112 1.1 riastrad # define SCLK_PWRMGT_OFF (1 << 0) 113 1.1 riastrad # define RESET_BUSY_CNT (1 << 4) 114 1.1 riastrad # define RESET_SCLK_CNT (1 << 5) 115 1.1 riastrad # define DYNAMIC_PM_EN (1 << 21) 116 1.1 riastrad 117 1.1 riastrad #define TARGET_AND_CURRENT_PROFILE_INDEX 0xC0200014 118 1.1 riastrad # define CURRENT_STATE_MASK (0xf << 4) 119 1.1 riastrad # define CURRENT_STATE_SHIFT 4 120 1.1 riastrad # define CURR_MCLK_INDEX_MASK (0xf << 8) 121 1.1 riastrad # define CURR_MCLK_INDEX_SHIFT 8 122 1.1 riastrad # define CURR_SCLK_INDEX_MASK (0x1f << 16) 123 1.1 riastrad # define CURR_SCLK_INDEX_SHIFT 16 124 1.1 riastrad 125 1.1 riastrad #define CG_SSP 0xC0200044 126 1.1 riastrad # define SST(x) ((x) << 0) 127 1.1 riastrad # define SST_MASK (0xffff << 0) 128 1.1 riastrad # define SSTU(x) ((x) << 16) 129 1.1 riastrad # define SSTU_MASK (0xf << 16) 130 1.1 riastrad 131 1.1 riastrad #define CG_DISPLAY_GAP_CNTL 0xC0200060 132 1.1 riastrad # define DISP_GAP(x) ((x) << 0) 133 1.1 riastrad # define DISP_GAP_MASK (3 << 0) 134 1.1 riastrad # define VBI_TIMER_COUNT(x) ((x) << 4) 135 1.1 riastrad # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 136 1.1 riastrad # define VBI_TIMER_UNIT(x) ((x) << 20) 137 1.1 riastrad # define VBI_TIMER_UNIT_MASK (7 << 20) 138 1.1 riastrad # define DISP_GAP_MCHG(x) ((x) << 24) 139 1.1 riastrad # define DISP_GAP_MCHG_MASK (3 << 24) 140 1.1 riastrad 141 1.1 riastrad #define SMU_VOLTAGE_STATUS 0xC0200094 142 1.1 riastrad # define SMU_VOLTAGE_CURRENT_LEVEL_MASK (0xff << 1) 143 1.1 riastrad # define SMU_VOLTAGE_CURRENT_LEVEL_SHIFT 1 144 1.1 riastrad 145 1.1 riastrad #define TARGET_AND_CURRENT_PROFILE_INDEX_1 0xC02000F0 146 1.1 riastrad # define CURR_PCIE_INDEX_MASK (0xf << 24) 147 1.1 riastrad # define CURR_PCIE_INDEX_SHIFT 24 148 1.1 riastrad 149 1.1 riastrad #define CG_ULV_PARAMETER 0xC0200158 150 1.1 riastrad 151 1.1 riastrad #define CG_FTV_0 0xC02001A8 152 1.1 riastrad #define CG_FTV_1 0xC02001AC 153 1.1 riastrad #define CG_FTV_2 0xC02001B0 154 1.1 riastrad #define CG_FTV_3 0xC02001B4 155 1.1 riastrad #define CG_FTV_4 0xC02001B8 156 1.1 riastrad #define CG_FTV_5 0xC02001BC 157 1.1 riastrad #define CG_FTV_6 0xC02001C0 158 1.1 riastrad #define CG_FTV_7 0xC02001C4 159 1.1 riastrad 160 1.1 riastrad #define CG_DISPLAY_GAP_CNTL2 0xC0200230 161 1.1 riastrad 162 1.1 riastrad #define LCAC_SX0_OVR_SEL 0xC0400D04 163 1.1 riastrad #define LCAC_SX0_OVR_VAL 0xC0400D08 164 1.1 riastrad 165 1.1 riastrad #define LCAC_MC0_CNTL 0xC0400D30 166 1.1 riastrad #define LCAC_MC0_OVR_SEL 0xC0400D34 167 1.1 riastrad #define LCAC_MC0_OVR_VAL 0xC0400D38 168 1.1 riastrad #define LCAC_MC1_CNTL 0xC0400D3C 169 1.1 riastrad #define LCAC_MC1_OVR_SEL 0xC0400D40 170 1.1 riastrad #define LCAC_MC1_OVR_VAL 0xC0400D44 171 1.1 riastrad 172 1.1 riastrad #define LCAC_MC2_OVR_SEL 0xC0400D4C 173 1.1 riastrad #define LCAC_MC2_OVR_VAL 0xC0400D50 174 1.1 riastrad 175 1.1 riastrad #define LCAC_MC3_OVR_SEL 0xC0400D58 176 1.1 riastrad #define LCAC_MC3_OVR_VAL 0xC0400D5C 177 1.1 riastrad 178 1.1 riastrad #define LCAC_CPL_CNTL 0xC0400D80 179 1.1 riastrad #define LCAC_CPL_OVR_SEL 0xC0400D84 180 1.1 riastrad #define LCAC_CPL_OVR_VAL 0xC0400D88 181 1.1 riastrad 182 1.1 riastrad /* dGPU */ 183 1.1 riastrad #define CG_THERMAL_CTRL 0xC0300004 184 1.1 riastrad #define DPM_EVENT_SRC(x) ((x) << 0) 185 1.1 riastrad #define DPM_EVENT_SRC_MASK (7 << 0) 186 1.1 riastrad #define DIG_THERM_DPM(x) ((x) << 14) 187 1.1 riastrad #define DIG_THERM_DPM_MASK 0x003FC000 188 1.1 riastrad #define DIG_THERM_DPM_SHIFT 14 189 1.2 riastrad #define CG_THERMAL_STATUS 0xC0300008 190 1.2 riastrad #define FDO_PWM_DUTY(x) ((x) << 9) 191 1.2 riastrad #define FDO_PWM_DUTY_MASK (0xff << 9) 192 1.2 riastrad #define FDO_PWM_DUTY_SHIFT 9 193 1.1 riastrad #define CG_THERMAL_INT 0xC030000C 194 1.1 riastrad #define CI_DIG_THERM_INTH(x) ((x) << 8) 195 1.1 riastrad #define CI_DIG_THERM_INTH_MASK 0x0000FF00 196 1.1 riastrad #define CI_DIG_THERM_INTH_SHIFT 8 197 1.1 riastrad #define CI_DIG_THERM_INTL(x) ((x) << 16) 198 1.1 riastrad #define CI_DIG_THERM_INTL_MASK 0x00FF0000 199 1.1 riastrad #define CI_DIG_THERM_INTL_SHIFT 16 200 1.1 riastrad #define THERM_INT_MASK_HIGH (1 << 24) 201 1.1 riastrad #define THERM_INT_MASK_LOW (1 << 25) 202 1.2 riastrad #define CG_MULT_THERMAL_CTRL 0xC0300010 203 1.2 riastrad #define TEMP_SEL(x) ((x) << 20) 204 1.2 riastrad #define TEMP_SEL_MASK (0xff << 20) 205 1.2 riastrad #define TEMP_SEL_SHIFT 20 206 1.1 riastrad #define CG_MULT_THERMAL_STATUS 0xC0300014 207 1.1 riastrad #define ASIC_MAX_TEMP(x) ((x) << 0) 208 1.1 riastrad #define ASIC_MAX_TEMP_MASK 0x000001ff 209 1.1 riastrad #define ASIC_MAX_TEMP_SHIFT 0 210 1.1 riastrad #define CTF_TEMP(x) ((x) << 9) 211 1.1 riastrad #define CTF_TEMP_MASK 0x0003fe00 212 1.1 riastrad #define CTF_TEMP_SHIFT 9 213 1.1 riastrad 214 1.2 riastrad #define CG_FDO_CTRL0 0xC0300064 215 1.2 riastrad #define FDO_STATIC_DUTY(x) ((x) << 0) 216 1.2 riastrad #define FDO_STATIC_DUTY_MASK 0x000000FF 217 1.2 riastrad #define FDO_STATIC_DUTY_SHIFT 0 218 1.2 riastrad #define CG_FDO_CTRL1 0xC0300068 219 1.2 riastrad #define FMAX_DUTY100(x) ((x) << 0) 220 1.2 riastrad #define FMAX_DUTY100_MASK 0x000000FF 221 1.2 riastrad #define FMAX_DUTY100_SHIFT 0 222 1.2 riastrad #define CG_FDO_CTRL2 0xC030006C 223 1.2 riastrad #define TMIN(x) ((x) << 0) 224 1.2 riastrad #define TMIN_MASK 0x000000FF 225 1.2 riastrad #define TMIN_SHIFT 0 226 1.2 riastrad #define FDO_PWM_MODE(x) ((x) << 11) 227 1.2 riastrad #define FDO_PWM_MODE_MASK (7 << 11) 228 1.2 riastrad #define FDO_PWM_MODE_SHIFT 11 229 1.2 riastrad #define TACH_PWM_RESP_RATE(x) ((x) << 25) 230 1.2 riastrad #define TACH_PWM_RESP_RATE_MASK (0x7f << 25) 231 1.2 riastrad #define TACH_PWM_RESP_RATE_SHIFT 25 232 1.2 riastrad #define CG_TACH_CTRL 0xC0300070 233 1.2 riastrad # define EDGE_PER_REV(x) ((x) << 0) 234 1.2 riastrad # define EDGE_PER_REV_MASK (0x7 << 0) 235 1.2 riastrad # define EDGE_PER_REV_SHIFT 0 236 1.2 riastrad # define TARGET_PERIOD(x) ((x) << 3) 237 1.2 riastrad # define TARGET_PERIOD_MASK 0xfffffff8 238 1.2 riastrad # define TARGET_PERIOD_SHIFT 3 239 1.2 riastrad #define CG_TACH_STATUS 0xC0300074 240 1.2 riastrad # define TACH_PERIOD(x) ((x) << 0) 241 1.2 riastrad # define TACH_PERIOD_MASK 0xffffffff 242 1.2 riastrad # define TACH_PERIOD_SHIFT 0 243 1.2 riastrad 244 1.1 riastrad #define CG_ECLK_CNTL 0xC05000AC 245 1.1 riastrad # define ECLK_DIVIDER_MASK 0x7f 246 1.1 riastrad # define ECLK_DIR_CNTL_EN (1 << 8) 247 1.1 riastrad #define CG_ECLK_STATUS 0xC05000B0 248 1.1 riastrad # define ECLK_STATUS (1 << 0) 249 1.1 riastrad 250 1.1 riastrad #define CG_SPLL_FUNC_CNTL 0xC0500140 251 1.1 riastrad #define SPLL_RESET (1 << 0) 252 1.1 riastrad #define SPLL_PWRON (1 << 1) 253 1.1 riastrad #define SPLL_BYPASS_EN (1 << 3) 254 1.1 riastrad #define SPLL_REF_DIV(x) ((x) << 5) 255 1.1 riastrad #define SPLL_REF_DIV_MASK (0x3f << 5) 256 1.1 riastrad #define SPLL_PDIV_A(x) ((x) << 20) 257 1.1 riastrad #define SPLL_PDIV_A_MASK (0x7f << 20) 258 1.1 riastrad #define SPLL_PDIV_A_SHIFT 20 259 1.1 riastrad #define CG_SPLL_FUNC_CNTL_2 0xC0500144 260 1.1 riastrad #define SCLK_MUX_SEL(x) ((x) << 0) 261 1.1 riastrad #define SCLK_MUX_SEL_MASK (0x1ff << 0) 262 1.1 riastrad #define CG_SPLL_FUNC_CNTL_3 0xC0500148 263 1.1 riastrad #define SPLL_FB_DIV(x) ((x) << 0) 264 1.1 riastrad #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 265 1.1 riastrad #define SPLL_FB_DIV_SHIFT 0 266 1.1 riastrad #define SPLL_DITHEN (1 << 28) 267 1.1 riastrad #define CG_SPLL_FUNC_CNTL_4 0xC050014C 268 1.1 riastrad 269 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM 0xC0500164 270 1.1 riastrad #define SSEN (1 << 0) 271 1.1 riastrad #define CLK_S(x) ((x) << 4) 272 1.1 riastrad #define CLK_S_MASK (0xfff << 4) 273 1.1 riastrad #define CLK_S_SHIFT 4 274 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM_2 0xC0500168 275 1.1 riastrad #define CLK_V(x) ((x) << 0) 276 1.1 riastrad #define CLK_V_MASK (0x3ffffff << 0) 277 1.1 riastrad #define CLK_V_SHIFT 0 278 1.1 riastrad 279 1.1 riastrad #define MPLL_BYPASSCLK_SEL 0xC050019C 280 1.1 riastrad # define MPLL_CLKOUT_SEL(x) ((x) << 8) 281 1.1 riastrad # define MPLL_CLKOUT_SEL_MASK 0xFF00 282 1.1 riastrad #define CG_CLKPIN_CNTL 0xC05001A0 283 1.1 riastrad # define XTALIN_DIVIDE (1 << 1) 284 1.1 riastrad # define BCLK_AS_XCLK (1 << 2) 285 1.1 riastrad #define CG_CLKPIN_CNTL_2 0xC05001A4 286 1.1 riastrad # define FORCE_BIF_REFCLK_EN (1 << 3) 287 1.1 riastrad # define MUX_TCLK_TO_XCLK (1 << 8) 288 1.1 riastrad #define THM_CLK_CNTL 0xC05001A8 289 1.1 riastrad # define CMON_CLK_SEL(x) ((x) << 0) 290 1.1 riastrad # define CMON_CLK_SEL_MASK 0xFF 291 1.1 riastrad # define TMON_CLK_SEL(x) ((x) << 8) 292 1.1 riastrad # define TMON_CLK_SEL_MASK 0xFF00 293 1.1 riastrad #define MISC_CLK_CTRL 0xC05001AC 294 1.1 riastrad # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0) 295 1.1 riastrad # define DEEP_SLEEP_CLK_SEL_MASK 0xFF 296 1.1 riastrad # define ZCLK_SEL(x) ((x) << 8) 297 1.1 riastrad # define ZCLK_SEL_MASK 0xFF00 298 1.1 riastrad 299 1.1 riastrad /* KV/KB */ 300 1.1 riastrad #define CG_THERMAL_INT_CTRL 0xC2100028 301 1.1 riastrad #define DIG_THERM_INTH(x) ((x) << 0) 302 1.1 riastrad #define DIG_THERM_INTH_MASK 0x000000FF 303 1.1 riastrad #define DIG_THERM_INTH_SHIFT 0 304 1.1 riastrad #define DIG_THERM_INTL(x) ((x) << 8) 305 1.1 riastrad #define DIG_THERM_INTL_MASK 0x0000FF00 306 1.1 riastrad #define DIG_THERM_INTL_SHIFT 8 307 1.1 riastrad #define THERM_INTH_MASK (1 << 24) 308 1.1 riastrad #define THERM_INTL_MASK (1 << 25) 309 1.1 riastrad 310 1.1 riastrad /* PCIE registers idx/data 0x38/0x3c */ 311 1.1 riastrad #define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */ 312 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 313 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 314 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 315 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 316 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 317 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 318 1.1 riastrad # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 319 1.1 riastrad # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 320 1.1 riastrad # define PLL_RAMP_UP_TIME_0_SHIFT 24 321 1.1 riastrad #define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */ 322 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 323 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 324 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 325 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 326 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 327 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 328 1.1 riastrad # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 329 1.1 riastrad # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 330 1.1 riastrad # define PLL_RAMP_UP_TIME_1_SHIFT 24 331 1.1 riastrad 332 1.1 riastrad #define PCIE_CNTL2 0x1001001c /* PCIE */ 333 1.1 riastrad # define SLV_MEM_LS_EN (1 << 16) 334 1.1 riastrad # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17) 335 1.1 riastrad # define MST_MEM_LS_EN (1 << 18) 336 1.1 riastrad # define REPLAY_MEM_LS_EN (1 << 19) 337 1.1 riastrad 338 1.1 riastrad #define PCIE_LC_STATUS1 0x1400028 /* PCIE */ 339 1.1 riastrad # define LC_REVERSE_RCVR (1 << 0) 340 1.1 riastrad # define LC_REVERSE_XMIT (1 << 1) 341 1.1 riastrad # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2) 342 1.1 riastrad # define LC_OPERATING_LINK_WIDTH_SHIFT 2 343 1.1 riastrad # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5) 344 1.1 riastrad # define LC_DETECTED_LINK_WIDTH_SHIFT 5 345 1.1 riastrad 346 1.1 riastrad #define PCIE_P_CNTL 0x1400040 /* PCIE */ 347 1.1 riastrad # define P_IGNORE_EDB_ERR (1 << 6) 348 1.1 riastrad 349 1.1 riastrad #define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */ 350 1.1 riastrad #define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */ 351 1.1 riastrad 352 1.1 riastrad #define PCIE_LC_CNTL 0x100100A0 /* PCIE */ 353 1.1 riastrad # define LC_L0S_INACTIVITY(x) ((x) << 8) 354 1.1 riastrad # define LC_L0S_INACTIVITY_MASK (0xf << 8) 355 1.1 riastrad # define LC_L0S_INACTIVITY_SHIFT 8 356 1.1 riastrad # define LC_L1_INACTIVITY(x) ((x) << 12) 357 1.1 riastrad # define LC_L1_INACTIVITY_MASK (0xf << 12) 358 1.1 riastrad # define LC_L1_INACTIVITY_SHIFT 12 359 1.1 riastrad # define LC_PMI_TO_L1_DIS (1 << 16) 360 1.1 riastrad # define LC_ASPM_TO_L1_DIS (1 << 24) 361 1.1 riastrad 362 1.1 riastrad #define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */ 363 1.1 riastrad # define LC_LINK_WIDTH_SHIFT 0 364 1.1 riastrad # define LC_LINK_WIDTH_MASK 0x7 365 1.1 riastrad # define LC_LINK_WIDTH_X0 0 366 1.1 riastrad # define LC_LINK_WIDTH_X1 1 367 1.1 riastrad # define LC_LINK_WIDTH_X2 2 368 1.1 riastrad # define LC_LINK_WIDTH_X4 3 369 1.1 riastrad # define LC_LINK_WIDTH_X8 4 370 1.1 riastrad # define LC_LINK_WIDTH_X16 6 371 1.1 riastrad # define LC_LINK_WIDTH_RD_SHIFT 4 372 1.1 riastrad # define LC_LINK_WIDTH_RD_MASK 0x70 373 1.1 riastrad # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 374 1.1 riastrad # define LC_RECONFIG_NOW (1 << 8) 375 1.1 riastrad # define LC_RENEGOTIATION_SUPPORT (1 << 9) 376 1.1 riastrad # define LC_RENEGOTIATE_EN (1 << 10) 377 1.1 riastrad # define LC_SHORT_RECONFIG_EN (1 << 11) 378 1.1 riastrad # define LC_UPCONFIGURE_SUPPORT (1 << 12) 379 1.1 riastrad # define LC_UPCONFIGURE_DIS (1 << 13) 380 1.1 riastrad # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 381 1.1 riastrad # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 382 1.1 riastrad # define LC_DYN_LANES_PWR_STATE_SHIFT 21 383 1.1 riastrad #define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */ 384 1.1 riastrad # define LC_XMIT_N_FTS(x) ((x) << 0) 385 1.1 riastrad # define LC_XMIT_N_FTS_MASK (0xff << 0) 386 1.1 riastrad # define LC_XMIT_N_FTS_SHIFT 0 387 1.1 riastrad # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8) 388 1.1 riastrad # define LC_N_FTS_MASK (0xff << 24) 389 1.1 riastrad #define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */ 390 1.1 riastrad # define LC_GEN2_EN_STRAP (1 << 0) 391 1.1 riastrad # define LC_GEN3_EN_STRAP (1 << 1) 392 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2) 393 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3) 394 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3 395 1.1 riastrad # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5) 396 1.1 riastrad # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6) 397 1.1 riastrad # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7) 398 1.1 riastrad # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8) 399 1.1 riastrad # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9) 400 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10) 401 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10 402 1.1 riastrad # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */ 403 1.1 riastrad # define LC_CURRENT_DATA_RATE_SHIFT 13 404 1.1 riastrad # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16) 405 1.1 riastrad # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18) 406 1.1 riastrad # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19) 407 1.1 riastrad # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20) 408 1.1 riastrad # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21) 409 1.1 riastrad 410 1.1 riastrad #define PCIE_LC_CNTL2 0x100100B1 /* PCIE */ 411 1.1 riastrad # define LC_ALLOW_PDWN_IN_L1 (1 << 17) 412 1.1 riastrad # define LC_ALLOW_PDWN_IN_L23 (1 << 18) 413 1.1 riastrad 414 1.1 riastrad #define PCIE_LC_CNTL3 0x100100B5 /* PCIE */ 415 1.1 riastrad # define LC_GO_TO_RECOVERY (1 << 30) 416 1.1 riastrad #define PCIE_LC_CNTL4 0x100100B6 /* PCIE */ 417 1.1 riastrad # define LC_REDO_EQ (1 << 5) 418 1.1 riastrad # define LC_SET_QUIESCE (1 << 13) 419 1.1 riastrad 420 1.1 riastrad /* direct registers */ 421 1.1 riastrad #define PCIE_INDEX 0x38 422 1.1 riastrad #define PCIE_DATA 0x3C 423 1.1 riastrad 424 1.1 riastrad #define SMC_IND_INDEX_0 0x200 425 1.1 riastrad #define SMC_IND_DATA_0 0x204 426 1.1 riastrad 427 1.1 riastrad #define SMC_IND_ACCESS_CNTL 0x240 428 1.1 riastrad #define AUTO_INCREMENT_IND_0 (1 << 0) 429 1.1 riastrad 430 1.1 riastrad #define SMC_MESSAGE_0 0x250 431 1.1 riastrad #define SMC_MSG_MASK 0xffff 432 1.1 riastrad #define SMC_RESP_0 0x254 433 1.1 riastrad #define SMC_RESP_MASK 0xffff 434 1.1 riastrad 435 1.1 riastrad #define SMC_MSG_ARG_0 0x290 436 1.1 riastrad 437 1.1 riastrad #define VGA_HDP_CONTROL 0x328 438 1.1 riastrad #define VGA_MEMORY_DISABLE (1 << 4) 439 1.1 riastrad 440 1.1 riastrad #define DMIF_ADDR_CALC 0xC00 441 1.1 riastrad 442 1.1 riastrad #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0 443 1.1 riastrad # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 444 1.1 riastrad # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 445 1.1 riastrad 446 1.1 riastrad #define SRBM_GFX_CNTL 0xE44 447 1.1 riastrad #define PIPEID(x) ((x) << 0) 448 1.1 riastrad #define MEID(x) ((x) << 2) 449 1.1 riastrad #define VMID(x) ((x) << 4) 450 1.1 riastrad #define QUEUEID(x) ((x) << 8) 451 1.1 riastrad 452 1.1 riastrad #define SRBM_STATUS2 0xE4C 453 1.1 riastrad #define SDMA_BUSY (1 << 5) 454 1.1 riastrad #define SDMA1_BUSY (1 << 6) 455 1.1 riastrad #define SRBM_STATUS 0xE50 456 1.1 riastrad #define UVD_RQ_PENDING (1 << 1) 457 1.1 riastrad #define GRBM_RQ_PENDING (1 << 5) 458 1.1 riastrad #define VMC_BUSY (1 << 8) 459 1.1 riastrad #define MCB_BUSY (1 << 9) 460 1.1 riastrad #define MCB_NON_DISPLAY_BUSY (1 << 10) 461 1.1 riastrad #define MCC_BUSY (1 << 11) 462 1.1 riastrad #define MCD_BUSY (1 << 12) 463 1.1 riastrad #define SEM_BUSY (1 << 14) 464 1.1 riastrad #define IH_BUSY (1 << 17) 465 1.1 riastrad #define UVD_BUSY (1 << 19) 466 1.1 riastrad 467 1.1 riastrad #define SRBM_SOFT_RESET 0xE60 468 1.1 riastrad #define SOFT_RESET_BIF (1 << 1) 469 1.1 riastrad #define SOFT_RESET_R0PLL (1 << 4) 470 1.1 riastrad #define SOFT_RESET_DC (1 << 5) 471 1.1 riastrad #define SOFT_RESET_SDMA1 (1 << 6) 472 1.1 riastrad #define SOFT_RESET_GRBM (1 << 8) 473 1.1 riastrad #define SOFT_RESET_HDP (1 << 9) 474 1.1 riastrad #define SOFT_RESET_IH (1 << 10) 475 1.1 riastrad #define SOFT_RESET_MC (1 << 11) 476 1.1 riastrad #define SOFT_RESET_ROM (1 << 14) 477 1.1 riastrad #define SOFT_RESET_SEM (1 << 15) 478 1.1 riastrad #define SOFT_RESET_VMC (1 << 17) 479 1.1 riastrad #define SOFT_RESET_SDMA (1 << 20) 480 1.1 riastrad #define SOFT_RESET_TST (1 << 21) 481 1.1 riastrad #define SOFT_RESET_REGBB (1 << 22) 482 1.1 riastrad #define SOFT_RESET_ORB (1 << 23) 483 1.1 riastrad #define SOFT_RESET_VCE (1 << 24) 484 1.1 riastrad 485 1.2 riastrad #define SRBM_READ_ERROR 0xE98 486 1.2 riastrad #define SRBM_INT_CNTL 0xEA0 487 1.2 riastrad #define SRBM_INT_ACK 0xEA8 488 1.2 riastrad 489 1.1 riastrad #define VM_L2_CNTL 0x1400 490 1.1 riastrad #define ENABLE_L2_CACHE (1 << 0) 491 1.1 riastrad #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 492 1.1 riastrad #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 493 1.1 riastrad #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 494 1.1 riastrad #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 495 1.1 riastrad #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 496 1.1 riastrad #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 497 1.1 riastrad #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 498 1.1 riastrad #define VM_L2_CNTL2 0x1404 499 1.1 riastrad #define INVALIDATE_ALL_L1_TLBS (1 << 0) 500 1.1 riastrad #define INVALIDATE_L2_CACHE (1 << 1) 501 1.1 riastrad #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 502 1.1 riastrad #define INVALIDATE_PTE_AND_PDE_CACHES 0 503 1.1 riastrad #define INVALIDATE_ONLY_PTE_CACHES 1 504 1.1 riastrad #define INVALIDATE_ONLY_PDE_CACHES 2 505 1.1 riastrad #define VM_L2_CNTL3 0x1408 506 1.1 riastrad #define BANK_SELECT(x) ((x) << 0) 507 1.1 riastrad #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 508 1.1 riastrad #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 509 1.1 riastrad #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 510 1.1 riastrad #define VM_L2_STATUS 0x140C 511 1.1 riastrad #define L2_BUSY (1 << 0) 512 1.1 riastrad #define VM_CONTEXT0_CNTL 0x1410 513 1.1 riastrad #define ENABLE_CONTEXT (1 << 0) 514 1.1 riastrad #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 515 1.1 riastrad #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 516 1.1 riastrad #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 517 1.1 riastrad #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 518 1.1 riastrad #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 519 1.1 riastrad #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 520 1.1 riastrad #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 521 1.1 riastrad #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 522 1.1 riastrad #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 523 1.1 riastrad #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 524 1.1 riastrad #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 525 1.1 riastrad #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 526 1.1 riastrad #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 527 1.2 riastrad #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24) 528 1.1 riastrad #define VM_CONTEXT1_CNTL 0x1414 529 1.1 riastrad #define VM_CONTEXT0_CNTL2 0x1430 530 1.1 riastrad #define VM_CONTEXT1_CNTL2 0x1434 531 1.1 riastrad #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438 532 1.1 riastrad #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c 533 1.1 riastrad #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440 534 1.1 riastrad #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444 535 1.1 riastrad #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448 536 1.1 riastrad #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c 537 1.1 riastrad #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450 538 1.1 riastrad #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454 539 1.1 riastrad 540 1.1 riastrad #define VM_INVALIDATE_REQUEST 0x1478 541 1.1 riastrad #define VM_INVALIDATE_RESPONSE 0x147c 542 1.1 riastrad 543 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC 544 1.1 riastrad #define PROTECTIONS_MASK (0xf << 0) 545 1.1 riastrad #define PROTECTIONS_SHIFT 0 546 1.1 riastrad /* bit 0: range 547 1.1 riastrad * bit 1: pde0 548 1.1 riastrad * bit 2: valid 549 1.1 riastrad * bit 3: read 550 1.1 riastrad * bit 4: write 551 1.1 riastrad */ 552 1.1 riastrad #define MEMORY_CLIENT_ID_MASK (0xff << 12) 553 1.1 riastrad #define HAWAII_MEMORY_CLIENT_ID_MASK (0x1ff << 12) 554 1.1 riastrad #define MEMORY_CLIENT_ID_SHIFT 12 555 1.1 riastrad #define MEMORY_CLIENT_RW_MASK (1 << 24) 556 1.1 riastrad #define MEMORY_CLIENT_RW_SHIFT 24 557 1.1 riastrad #define FAULT_VMID_MASK (0xf << 25) 558 1.1 riastrad #define FAULT_VMID_SHIFT 25 559 1.1 riastrad 560 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4 561 1.1 riastrad 562 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC 563 1.1 riastrad 564 1.1 riastrad #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 565 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c 566 1.1 riastrad 567 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c 568 1.1 riastrad #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540 569 1.1 riastrad #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544 570 1.1 riastrad #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548 571 1.1 riastrad #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c 572 1.1 riastrad #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550 573 1.1 riastrad #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554 574 1.1 riastrad #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558 575 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c 576 1.1 riastrad #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560 577 1.1 riastrad 578 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 579 1.1 riastrad #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580 580 1.1 riastrad 581 1.1 riastrad #define VM_L2_CG 0x15c0 582 1.1 riastrad #define MC_CG_ENABLE (1 << 18) 583 1.1 riastrad #define MC_LS_ENABLE (1 << 19) 584 1.1 riastrad 585 1.1 riastrad #define MC_SHARED_CHMAP 0x2004 586 1.1 riastrad #define NOOFCHAN_SHIFT 12 587 1.1 riastrad #define NOOFCHAN_MASK 0x0000f000 588 1.1 riastrad #define MC_SHARED_CHREMAP 0x2008 589 1.1 riastrad 590 1.1 riastrad #define CHUB_CONTROL 0x1864 591 1.1 riastrad #define BYPASS_VM (1 << 0) 592 1.1 riastrad 593 1.1 riastrad #define MC_VM_FB_LOCATION 0x2024 594 1.1 riastrad #define MC_VM_AGP_TOP 0x2028 595 1.1 riastrad #define MC_VM_AGP_BOT 0x202C 596 1.1 riastrad #define MC_VM_AGP_BASE 0x2030 597 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 598 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 599 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 600 1.1 riastrad 601 1.1 riastrad #define MC_VM_MX_L1_TLB_CNTL 0x2064 602 1.1 riastrad #define ENABLE_L1_TLB (1 << 0) 603 1.1 riastrad #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 604 1.1 riastrad #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 605 1.1 riastrad #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 606 1.1 riastrad #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 607 1.1 riastrad #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 608 1.1 riastrad #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 609 1.1 riastrad #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 610 1.1 riastrad #define MC_VM_FB_OFFSET 0x2068 611 1.1 riastrad 612 1.1 riastrad #define MC_SHARED_BLACKOUT_CNTL 0x20ac 613 1.1 riastrad 614 1.1 riastrad #define MC_HUB_MISC_HUB_CG 0x20b8 615 1.1 riastrad #define MC_HUB_MISC_VM_CG 0x20bc 616 1.1 riastrad 617 1.1 riastrad #define MC_HUB_MISC_SIP_CG 0x20c0 618 1.1 riastrad 619 1.1 riastrad #define MC_XPB_CLK_GAT 0x2478 620 1.1 riastrad 621 1.1 riastrad #define MC_CITF_MISC_RD_CG 0x2648 622 1.1 riastrad #define MC_CITF_MISC_WR_CG 0x264c 623 1.1 riastrad #define MC_CITF_MISC_VM_CG 0x2650 624 1.1 riastrad 625 1.1 riastrad #define MC_ARB_RAMCFG 0x2760 626 1.1 riastrad #define NOOFBANK_SHIFT 0 627 1.1 riastrad #define NOOFBANK_MASK 0x00000003 628 1.1 riastrad #define NOOFRANK_SHIFT 2 629 1.1 riastrad #define NOOFRANK_MASK 0x00000004 630 1.1 riastrad #define NOOFROWS_SHIFT 3 631 1.1 riastrad #define NOOFROWS_MASK 0x00000038 632 1.1 riastrad #define NOOFCOLS_SHIFT 6 633 1.1 riastrad #define NOOFCOLS_MASK 0x000000C0 634 1.1 riastrad #define CHANSIZE_SHIFT 8 635 1.1 riastrad #define CHANSIZE_MASK 0x00000100 636 1.1 riastrad #define NOOFGROUPS_SHIFT 12 637 1.1 riastrad #define NOOFGROUPS_MASK 0x00001000 638 1.1 riastrad 639 1.1 riastrad #define MC_ARB_DRAM_TIMING 0x2774 640 1.1 riastrad #define MC_ARB_DRAM_TIMING2 0x2778 641 1.1 riastrad 642 1.1 riastrad #define MC_ARB_BURST_TIME 0x2808 643 1.1 riastrad #define STATE0(x) ((x) << 0) 644 1.1 riastrad #define STATE0_MASK (0x1f << 0) 645 1.1 riastrad #define STATE0_SHIFT 0 646 1.1 riastrad #define STATE1(x) ((x) << 5) 647 1.1 riastrad #define STATE1_MASK (0x1f << 5) 648 1.1 riastrad #define STATE1_SHIFT 5 649 1.1 riastrad #define STATE2(x) ((x) << 10) 650 1.1 riastrad #define STATE2_MASK (0x1f << 10) 651 1.1 riastrad #define STATE2_SHIFT 10 652 1.1 riastrad #define STATE3(x) ((x) << 15) 653 1.1 riastrad #define STATE3_MASK (0x1f << 15) 654 1.1 riastrad #define STATE3_SHIFT 15 655 1.1 riastrad 656 1.1 riastrad #define MC_SEQ_RAS_TIMING 0x28a0 657 1.1 riastrad #define MC_SEQ_CAS_TIMING 0x28a4 658 1.1 riastrad #define MC_SEQ_MISC_TIMING 0x28a8 659 1.1 riastrad #define MC_SEQ_MISC_TIMING2 0x28ac 660 1.1 riastrad #define MC_SEQ_PMG_TIMING 0x28b0 661 1.1 riastrad #define MC_SEQ_RD_CTL_D0 0x28b4 662 1.1 riastrad #define MC_SEQ_RD_CTL_D1 0x28b8 663 1.1 riastrad #define MC_SEQ_WR_CTL_D0 0x28bc 664 1.1 riastrad #define MC_SEQ_WR_CTL_D1 0x28c0 665 1.1 riastrad 666 1.1 riastrad #define MC_SEQ_SUP_CNTL 0x28c8 667 1.1 riastrad #define RUN_MASK (1 << 0) 668 1.1 riastrad #define MC_SEQ_SUP_PGM 0x28cc 669 1.1 riastrad #define MC_PMG_AUTO_CMD 0x28d0 670 1.1 riastrad 671 1.1 riastrad #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8 672 1.1 riastrad #define TRAIN_DONE_D0 (1 << 30) 673 1.1 riastrad #define TRAIN_DONE_D1 (1 << 31) 674 1.1 riastrad 675 1.1 riastrad #define MC_IO_PAD_CNTL_D0 0x29d0 676 1.1 riastrad #define MEM_FALL_OUT_CMD (1 << 8) 677 1.1 riastrad 678 1.1 riastrad #define MC_SEQ_MISC0 0x2a00 679 1.1 riastrad #define MC_SEQ_MISC0_VEN_ID_SHIFT 8 680 1.1 riastrad #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00 681 1.1 riastrad #define MC_SEQ_MISC0_VEN_ID_VALUE 3 682 1.1 riastrad #define MC_SEQ_MISC0_REV_ID_SHIFT 12 683 1.1 riastrad #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000 684 1.1 riastrad #define MC_SEQ_MISC0_REV_ID_VALUE 1 685 1.1 riastrad #define MC_SEQ_MISC0_GDDR5_SHIFT 28 686 1.1 riastrad #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 687 1.1 riastrad #define MC_SEQ_MISC0_GDDR5_VALUE 5 688 1.1 riastrad #define MC_SEQ_MISC1 0x2a04 689 1.1 riastrad #define MC_SEQ_RESERVE_M 0x2a08 690 1.1 riastrad #define MC_PMG_CMD_EMRS 0x2a0c 691 1.1 riastrad 692 1.1 riastrad #define MC_SEQ_IO_DEBUG_INDEX 0x2a44 693 1.1 riastrad #define MC_SEQ_IO_DEBUG_DATA 0x2a48 694 1.1 riastrad 695 1.1 riastrad #define MC_SEQ_MISC5 0x2a54 696 1.1 riastrad #define MC_SEQ_MISC6 0x2a58 697 1.1 riastrad 698 1.1 riastrad #define MC_SEQ_MISC7 0x2a64 699 1.1 riastrad 700 1.1 riastrad #define MC_SEQ_RAS_TIMING_LP 0x2a6c 701 1.1 riastrad #define MC_SEQ_CAS_TIMING_LP 0x2a70 702 1.1 riastrad #define MC_SEQ_MISC_TIMING_LP 0x2a74 703 1.1 riastrad #define MC_SEQ_MISC_TIMING2_LP 0x2a78 704 1.1 riastrad #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 705 1.1 riastrad #define MC_SEQ_WR_CTL_D1_LP 0x2a80 706 1.1 riastrad #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 707 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 708 1.1 riastrad 709 1.1 riastrad #define MC_PMG_CMD_MRS 0x2aac 710 1.1 riastrad 711 1.1 riastrad #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 712 1.1 riastrad #define MC_SEQ_RD_CTL_D1_LP 0x2b20 713 1.1 riastrad 714 1.1 riastrad #define MC_PMG_CMD_MRS1 0x2b44 715 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 716 1.1 riastrad #define MC_SEQ_PMG_TIMING_LP 0x2b4c 717 1.1 riastrad 718 1.1 riastrad #define MC_SEQ_WR_CTL_2 0x2b54 719 1.1 riastrad #define MC_SEQ_WR_CTL_2_LP 0x2b58 720 1.1 riastrad #define MC_PMG_CMD_MRS2 0x2b5c 721 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60 722 1.1 riastrad 723 1.1 riastrad #define MCLK_PWRMGT_CNTL 0x2ba0 724 1.1 riastrad # define DLL_SPEED(x) ((x) << 0) 725 1.1 riastrad # define DLL_SPEED_MASK (0x1f << 0) 726 1.1 riastrad # define DLL_READY (1 << 6) 727 1.1 riastrad # define MC_INT_CNTL (1 << 7) 728 1.1 riastrad # define MRDCK0_PDNB (1 << 8) 729 1.1 riastrad # define MRDCK1_PDNB (1 << 9) 730 1.1 riastrad # define MRDCK0_RESET (1 << 16) 731 1.1 riastrad # define MRDCK1_RESET (1 << 17) 732 1.1 riastrad # define DLL_READY_READ (1 << 24) 733 1.1 riastrad #define DLL_CNTL 0x2ba4 734 1.1 riastrad # define MRDCK0_BYPASS (1 << 24) 735 1.1 riastrad # define MRDCK1_BYPASS (1 << 25) 736 1.1 riastrad 737 1.1 riastrad #define MPLL_FUNC_CNTL 0x2bb4 738 1.1 riastrad #define BWCTRL(x) ((x) << 20) 739 1.1 riastrad #define BWCTRL_MASK (0xff << 20) 740 1.1 riastrad #define MPLL_FUNC_CNTL_1 0x2bb8 741 1.1 riastrad #define VCO_MODE(x) ((x) << 0) 742 1.1 riastrad #define VCO_MODE_MASK (3 << 0) 743 1.1 riastrad #define CLKFRAC(x) ((x) << 4) 744 1.1 riastrad #define CLKFRAC_MASK (0xfff << 4) 745 1.1 riastrad #define CLKF(x) ((x) << 16) 746 1.1 riastrad #define CLKF_MASK (0xfff << 16) 747 1.1 riastrad #define MPLL_FUNC_CNTL_2 0x2bbc 748 1.1 riastrad #define MPLL_AD_FUNC_CNTL 0x2bc0 749 1.1 riastrad #define YCLK_POST_DIV(x) ((x) << 0) 750 1.1 riastrad #define YCLK_POST_DIV_MASK (7 << 0) 751 1.1 riastrad #define MPLL_DQ_FUNC_CNTL 0x2bc4 752 1.1 riastrad #define YCLK_SEL(x) ((x) << 4) 753 1.1 riastrad #define YCLK_SEL_MASK (1 << 4) 754 1.1 riastrad 755 1.1 riastrad #define MPLL_SS1 0x2bcc 756 1.1 riastrad #define CLKV(x) ((x) << 0) 757 1.1 riastrad #define CLKV_MASK (0x3ffffff << 0) 758 1.1 riastrad #define MPLL_SS2 0x2bd0 759 1.1 riastrad #define CLKS(x) ((x) << 0) 760 1.1 riastrad #define CLKS_MASK (0xfff << 0) 761 1.1 riastrad 762 1.1 riastrad #define HDP_HOST_PATH_CNTL 0x2C00 763 1.1 riastrad #define CLOCK_GATING_DIS (1 << 23) 764 1.1 riastrad #define HDP_NONSURFACE_BASE 0x2C04 765 1.1 riastrad #define HDP_NONSURFACE_INFO 0x2C08 766 1.1 riastrad #define HDP_NONSURFACE_SIZE 0x2C0C 767 1.1 riastrad 768 1.1 riastrad #define HDP_ADDR_CONFIG 0x2F48 769 1.1 riastrad #define HDP_MISC_CNTL 0x2F4C 770 1.1 riastrad #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 771 1.1 riastrad #define HDP_MEM_POWER_LS 0x2F50 772 1.1 riastrad #define HDP_LS_ENABLE (1 << 0) 773 1.1 riastrad 774 1.1 riastrad #define ATC_MISC_CG 0x3350 775 1.1 riastrad 776 1.1 riastrad #define GMCON_RENG_EXECUTE 0x3508 777 1.1 riastrad #define RENG_EXECUTE_ON_PWR_UP (1 << 0) 778 1.1 riastrad #define GMCON_MISC 0x350c 779 1.1 riastrad #define RENG_EXECUTE_ON_REG_UPDATE (1 << 11) 780 1.1 riastrad #define STCTRL_STUTTER_EN (1 << 16) 781 1.1 riastrad 782 1.1 riastrad #define GMCON_PGFSM_CONFIG 0x3538 783 1.1 riastrad #define GMCON_PGFSM_WRITE 0x353c 784 1.1 riastrad #define GMCON_PGFSM_READ 0x3540 785 1.1 riastrad #define GMCON_MISC3 0x3544 786 1.1 riastrad 787 1.1 riastrad #define MC_SEQ_CNTL_3 0x3600 788 1.1 riastrad # define CAC_EN (1 << 31) 789 1.1 riastrad #define MC_SEQ_G5PDX_CTRL 0x3604 790 1.1 riastrad #define MC_SEQ_G5PDX_CTRL_LP 0x3608 791 1.1 riastrad #define MC_SEQ_G5PDX_CMD0 0x360c 792 1.1 riastrad #define MC_SEQ_G5PDX_CMD0_LP 0x3610 793 1.1 riastrad #define MC_SEQ_G5PDX_CMD1 0x3614 794 1.1 riastrad #define MC_SEQ_G5PDX_CMD1_LP 0x3618 795 1.1 riastrad 796 1.1 riastrad #define MC_SEQ_PMG_DVS_CTL 0x3628 797 1.1 riastrad #define MC_SEQ_PMG_DVS_CTL_LP 0x362c 798 1.1 riastrad #define MC_SEQ_PMG_DVS_CMD 0x3630 799 1.1 riastrad #define MC_SEQ_PMG_DVS_CMD_LP 0x3634 800 1.1 riastrad #define MC_SEQ_DLL_STBY 0x3638 801 1.1 riastrad #define MC_SEQ_DLL_STBY_LP 0x363c 802 1.1 riastrad 803 1.1 riastrad #define IH_RB_CNTL 0x3e00 804 1.1 riastrad # define IH_RB_ENABLE (1 << 0) 805 1.1 riastrad # define IH_RB_SIZE(x) ((x) << 1) /* log2 */ 806 1.1 riastrad # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 807 1.1 riastrad # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 808 1.1 riastrad # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 809 1.1 riastrad # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 810 1.3 msaitoh # define IH_WPTR_OVERFLOW_CLEAR (1U << 31) 811 1.1 riastrad #define IH_RB_BASE 0x3e04 812 1.1 riastrad #define IH_RB_RPTR 0x3e08 813 1.1 riastrad #define IH_RB_WPTR 0x3e0c 814 1.1 riastrad # define RB_OVERFLOW (1 << 0) 815 1.1 riastrad # define WPTR_OFFSET_MASK 0x3fffc 816 1.1 riastrad #define IH_RB_WPTR_ADDR_HI 0x3e10 817 1.1 riastrad #define IH_RB_WPTR_ADDR_LO 0x3e14 818 1.1 riastrad #define IH_CNTL 0x3e18 819 1.1 riastrad # define ENABLE_INTR (1 << 0) 820 1.1 riastrad # define IH_MC_SWAP(x) ((x) << 1) 821 1.1 riastrad # define IH_MC_SWAP_NONE 0 822 1.1 riastrad # define IH_MC_SWAP_16BIT 1 823 1.1 riastrad # define IH_MC_SWAP_32BIT 2 824 1.1 riastrad # define IH_MC_SWAP_64BIT 3 825 1.1 riastrad # define RPTR_REARM (1 << 4) 826 1.1 riastrad # define MC_WRREQ_CREDIT(x) ((x) << 15) 827 1.1 riastrad # define MC_WR_CLEAN_CNT(x) ((x) << 20) 828 1.1 riastrad # define MC_VMID(x) ((x) << 25) 829 1.1 riastrad 830 1.1 riastrad #define BIF_LNCNT_RESET 0x5220 831 1.1 riastrad # define RESET_LNCNT_EN (1 << 0) 832 1.1 riastrad 833 1.1 riastrad #define CONFIG_MEMSIZE 0x5428 834 1.1 riastrad 835 1.1 riastrad #define INTERRUPT_CNTL 0x5468 836 1.1 riastrad # define IH_DUMMY_RD_OVERRIDE (1 << 0) 837 1.1 riastrad # define IH_DUMMY_RD_EN (1 << 1) 838 1.1 riastrad # define IH_REQ_NONSNOOP_EN (1 << 3) 839 1.1 riastrad # define GEN_IH_INT_EN (1 << 8) 840 1.1 riastrad #define INTERRUPT_CNTL2 0x546c 841 1.1 riastrad 842 1.1 riastrad #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 843 1.1 riastrad 844 1.1 riastrad #define BIF_FB_EN 0x5490 845 1.1 riastrad #define FB_READ_EN (1 << 0) 846 1.1 riastrad #define FB_WRITE_EN (1 << 1) 847 1.1 riastrad 848 1.1 riastrad #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 849 1.1 riastrad 850 1.1 riastrad #define GPU_HDP_FLUSH_REQ 0x54DC 851 1.1 riastrad #define GPU_HDP_FLUSH_DONE 0x54E0 852 1.1 riastrad #define CP0 (1 << 0) 853 1.1 riastrad #define CP1 (1 << 1) 854 1.1 riastrad #define CP2 (1 << 2) 855 1.1 riastrad #define CP3 (1 << 3) 856 1.1 riastrad #define CP4 (1 << 4) 857 1.1 riastrad #define CP5 (1 << 5) 858 1.1 riastrad #define CP6 (1 << 6) 859 1.1 riastrad #define CP7 (1 << 7) 860 1.1 riastrad #define CP8 (1 << 8) 861 1.1 riastrad #define CP9 (1 << 9) 862 1.1 riastrad #define SDMA0 (1 << 10) 863 1.1 riastrad #define SDMA1 (1 << 11) 864 1.1 riastrad 865 1.1 riastrad /* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */ 866 1.1 riastrad #define LB_MEMORY_CTRL 0x6b04 867 1.1 riastrad #define LB_MEMORY_SIZE(x) ((x) << 0) 868 1.1 riastrad #define LB_MEMORY_CONFIG(x) ((x) << 20) 869 1.1 riastrad 870 1.1 riastrad #define DPG_WATERMARK_MASK_CONTROL 0x6cc8 871 1.1 riastrad # define LATENCY_WATERMARK_MASK(x) ((x) << 8) 872 1.1 riastrad #define DPG_PIPE_LATENCY_CONTROL 0x6ccc 873 1.1 riastrad # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 874 1.1 riastrad # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 875 1.1 riastrad 876 1.1 riastrad /* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */ 877 1.1 riastrad #define LB_VLINE_STATUS 0x6b24 878 1.1 riastrad # define VLINE_OCCURRED (1 << 0) 879 1.1 riastrad # define VLINE_ACK (1 << 4) 880 1.1 riastrad # define VLINE_STAT (1 << 12) 881 1.1 riastrad # define VLINE_INTERRUPT (1 << 16) 882 1.1 riastrad # define VLINE_INTERRUPT_TYPE (1 << 17) 883 1.1 riastrad /* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */ 884 1.1 riastrad #define LB_VBLANK_STATUS 0x6b2c 885 1.1 riastrad # define VBLANK_OCCURRED (1 << 0) 886 1.1 riastrad # define VBLANK_ACK (1 << 4) 887 1.1 riastrad # define VBLANK_STAT (1 << 12) 888 1.1 riastrad # define VBLANK_INTERRUPT (1 << 16) 889 1.1 riastrad # define VBLANK_INTERRUPT_TYPE (1 << 17) 890 1.1 riastrad 891 1.1 riastrad /* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */ 892 1.1 riastrad #define LB_INTERRUPT_MASK 0x6b20 893 1.1 riastrad # define VBLANK_INTERRUPT_MASK (1 << 0) 894 1.1 riastrad # define VLINE_INTERRUPT_MASK (1 << 4) 895 1.1 riastrad # define VLINE2_INTERRUPT_MASK (1 << 8) 896 1.1 riastrad 897 1.1 riastrad #define DISP_INTERRUPT_STATUS 0x60f4 898 1.1 riastrad # define LB_D1_VLINE_INTERRUPT (1 << 2) 899 1.1 riastrad # define LB_D1_VBLANK_INTERRUPT (1 << 3) 900 1.1 riastrad # define DC_HPD1_INTERRUPT (1 << 17) 901 1.1 riastrad # define DC_HPD1_RX_INTERRUPT (1 << 18) 902 1.1 riastrad # define DACA_AUTODETECT_INTERRUPT (1 << 22) 903 1.1 riastrad # define DACB_AUTODETECT_INTERRUPT (1 << 23) 904 1.1 riastrad # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 905 1.1 riastrad # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 906 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 907 1.1 riastrad # define LB_D2_VLINE_INTERRUPT (1 << 2) 908 1.1 riastrad # define LB_D2_VBLANK_INTERRUPT (1 << 3) 909 1.1 riastrad # define DC_HPD2_INTERRUPT (1 << 17) 910 1.1 riastrad # define DC_HPD2_RX_INTERRUPT (1 << 18) 911 1.1 riastrad # define DISP_TIMER_INTERRUPT (1 << 24) 912 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc 913 1.1 riastrad # define LB_D3_VLINE_INTERRUPT (1 << 2) 914 1.1 riastrad # define LB_D3_VBLANK_INTERRUPT (1 << 3) 915 1.1 riastrad # define DC_HPD3_INTERRUPT (1 << 17) 916 1.1 riastrad # define DC_HPD3_RX_INTERRUPT (1 << 18) 917 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 918 1.1 riastrad # define LB_D4_VLINE_INTERRUPT (1 << 2) 919 1.1 riastrad # define LB_D4_VBLANK_INTERRUPT (1 << 3) 920 1.1 riastrad # define DC_HPD4_INTERRUPT (1 << 17) 921 1.1 riastrad # define DC_HPD4_RX_INTERRUPT (1 << 18) 922 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c 923 1.1 riastrad # define LB_D5_VLINE_INTERRUPT (1 << 2) 924 1.1 riastrad # define LB_D5_VBLANK_INTERRUPT (1 << 3) 925 1.1 riastrad # define DC_HPD5_INTERRUPT (1 << 17) 926 1.1 riastrad # define DC_HPD5_RX_INTERRUPT (1 << 18) 927 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150 928 1.1 riastrad # define LB_D6_VLINE_INTERRUPT (1 << 2) 929 1.1 riastrad # define LB_D6_VBLANK_INTERRUPT (1 << 3) 930 1.1 riastrad # define DC_HPD6_INTERRUPT (1 << 17) 931 1.1 riastrad # define DC_HPD6_RX_INTERRUPT (1 << 18) 932 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780 933 1.1 riastrad 934 1.1 riastrad /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 935 1.1 riastrad #define GRPH_INT_STATUS 0x6858 936 1.1 riastrad # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 937 1.1 riastrad # define GRPH_PFLIP_INT_CLEAR (1 << 8) 938 1.1 riastrad /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 939 1.1 riastrad #define GRPH_INT_CONTROL 0x685c 940 1.1 riastrad # define GRPH_PFLIP_INT_MASK (1 << 0) 941 1.1 riastrad # define GRPH_PFLIP_INT_TYPE (1 << 8) 942 1.1 riastrad 943 1.1 riastrad #define DAC_AUTODETECT_INT_CONTROL 0x67c8 944 1.1 riastrad 945 1.1 riastrad #define DC_HPD1_INT_STATUS 0x601c 946 1.1 riastrad #define DC_HPD2_INT_STATUS 0x6028 947 1.1 riastrad #define DC_HPD3_INT_STATUS 0x6034 948 1.1 riastrad #define DC_HPD4_INT_STATUS 0x6040 949 1.1 riastrad #define DC_HPD5_INT_STATUS 0x604c 950 1.1 riastrad #define DC_HPD6_INT_STATUS 0x6058 951 1.1 riastrad # define DC_HPDx_INT_STATUS (1 << 0) 952 1.1 riastrad # define DC_HPDx_SENSE (1 << 1) 953 1.1 riastrad # define DC_HPDx_SENSE_DELAYED (1 << 4) 954 1.1 riastrad # define DC_HPDx_RX_INT_STATUS (1 << 8) 955 1.1 riastrad 956 1.1 riastrad #define DC_HPD1_INT_CONTROL 0x6020 957 1.1 riastrad #define DC_HPD2_INT_CONTROL 0x602c 958 1.1 riastrad #define DC_HPD3_INT_CONTROL 0x6038 959 1.1 riastrad #define DC_HPD4_INT_CONTROL 0x6044 960 1.1 riastrad #define DC_HPD5_INT_CONTROL 0x6050 961 1.1 riastrad #define DC_HPD6_INT_CONTROL 0x605c 962 1.1 riastrad # define DC_HPDx_INT_ACK (1 << 0) 963 1.1 riastrad # define DC_HPDx_INT_POLARITY (1 << 8) 964 1.1 riastrad # define DC_HPDx_INT_EN (1 << 16) 965 1.1 riastrad # define DC_HPDx_RX_INT_ACK (1 << 20) 966 1.1 riastrad # define DC_HPDx_RX_INT_EN (1 << 24) 967 1.1 riastrad 968 1.1 riastrad #define DC_HPD1_CONTROL 0x6024 969 1.1 riastrad #define DC_HPD2_CONTROL 0x6030 970 1.1 riastrad #define DC_HPD3_CONTROL 0x603c 971 1.1 riastrad #define DC_HPD4_CONTROL 0x6048 972 1.1 riastrad #define DC_HPD5_CONTROL 0x6054 973 1.1 riastrad #define DC_HPD6_CONTROL 0x6060 974 1.1 riastrad # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 975 1.1 riastrad # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 976 1.1 riastrad # define DC_HPDx_EN (1 << 28) 977 1.1 riastrad 978 1.1 riastrad #define DPG_PIPE_STUTTER_CONTROL 0x6cd4 979 1.1 riastrad # define STUTTER_ENABLE (1 << 0) 980 1.1 riastrad 981 1.1 riastrad /* DCE8 FMT blocks */ 982 1.1 riastrad #define FMT_DYNAMIC_EXP_CNTL 0x6fb4 983 1.1 riastrad # define FMT_DYNAMIC_EXP_EN (1 << 0) 984 1.1 riastrad # define FMT_DYNAMIC_EXP_MODE (1 << 4) 985 1.1 riastrad /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */ 986 1.1 riastrad #define FMT_CONTROL 0x6fb8 987 1.1 riastrad # define FMT_PIXEL_ENCODING (1 << 16) 988 1.1 riastrad /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */ 989 1.1 riastrad #define FMT_BIT_DEPTH_CONTROL 0x6fc8 990 1.1 riastrad # define FMT_TRUNCATE_EN (1 << 0) 991 1.1 riastrad # define FMT_TRUNCATE_MODE (1 << 1) 992 1.1 riastrad # define FMT_TRUNCATE_DEPTH(x) ((x) << 4) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */ 993 1.1 riastrad # define FMT_SPATIAL_DITHER_EN (1 << 8) 994 1.1 riastrad # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 995 1.1 riastrad # define FMT_SPATIAL_DITHER_DEPTH(x) ((x) << 11) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */ 996 1.1 riastrad # define FMT_FRAME_RANDOM_ENABLE (1 << 13) 997 1.1 riastrad # define FMT_RGB_RANDOM_ENABLE (1 << 14) 998 1.1 riastrad # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 999 1.1 riastrad # define FMT_TEMPORAL_DITHER_EN (1 << 16) 1000 1.1 riastrad # define FMT_TEMPORAL_DITHER_DEPTH(x) ((x) << 17) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */ 1001 1.1 riastrad # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 1002 1.1 riastrad # define FMT_TEMPORAL_LEVEL (1 << 24) 1003 1.1 riastrad # define FMT_TEMPORAL_DITHER_RESET (1 << 25) 1004 1.1 riastrad # define FMT_25FRC_SEL(x) ((x) << 26) 1005 1.1 riastrad # define FMT_50FRC_SEL(x) ((x) << 28) 1006 1.1 riastrad # define FMT_75FRC_SEL(x) ((x) << 30) 1007 1.1 riastrad #define FMT_CLAMP_CONTROL 0x6fe4 1008 1.1 riastrad # define FMT_CLAMP_DATA_EN (1 << 0) 1009 1.1 riastrad # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16) 1010 1.1 riastrad # define FMT_CLAMP_6BPC 0 1011 1.1 riastrad # define FMT_CLAMP_8BPC 1 1012 1.1 riastrad # define FMT_CLAMP_10BPC 2 1013 1.1 riastrad 1014 1.1 riastrad #define GRBM_CNTL 0x8000 1015 1.1 riastrad #define GRBM_READ_TIMEOUT(x) ((x) << 0) 1016 1.1 riastrad 1017 1.1 riastrad #define GRBM_STATUS2 0x8008 1018 1.1 riastrad #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F 1019 1.1 riastrad #define ME0PIPE1_CF_RQ_PENDING (1 << 4) 1020 1.1 riastrad #define ME0PIPE1_PF_RQ_PENDING (1 << 5) 1021 1.1 riastrad #define ME1PIPE0_RQ_PENDING (1 << 6) 1022 1.1 riastrad #define ME1PIPE1_RQ_PENDING (1 << 7) 1023 1.1 riastrad #define ME1PIPE2_RQ_PENDING (1 << 8) 1024 1.1 riastrad #define ME1PIPE3_RQ_PENDING (1 << 9) 1025 1.1 riastrad #define ME2PIPE0_RQ_PENDING (1 << 10) 1026 1.1 riastrad #define ME2PIPE1_RQ_PENDING (1 << 11) 1027 1.1 riastrad #define ME2PIPE2_RQ_PENDING (1 << 12) 1028 1.1 riastrad #define ME2PIPE3_RQ_PENDING (1 << 13) 1029 1.1 riastrad #define RLC_RQ_PENDING (1 << 14) 1030 1.1 riastrad #define RLC_BUSY (1 << 24) 1031 1.1 riastrad #define TC_BUSY (1 << 25) 1032 1.1 riastrad #define CPF_BUSY (1 << 28) 1033 1.1 riastrad #define CPC_BUSY (1 << 29) 1034 1.1 riastrad #define CPG_BUSY (1 << 30) 1035 1.1 riastrad 1036 1.1 riastrad #define GRBM_STATUS 0x8010 1037 1.1 riastrad #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F 1038 1.1 riastrad #define SRBM_RQ_PENDING (1 << 5) 1039 1.1 riastrad #define ME0PIPE0_CF_RQ_PENDING (1 << 7) 1040 1.1 riastrad #define ME0PIPE0_PF_RQ_PENDING (1 << 8) 1041 1.1 riastrad #define GDS_DMA_RQ_PENDING (1 << 9) 1042 1.1 riastrad #define DB_CLEAN (1 << 12) 1043 1.1 riastrad #define CB_CLEAN (1 << 13) 1044 1.1 riastrad #define TA_BUSY (1 << 14) 1045 1.1 riastrad #define GDS_BUSY (1 << 15) 1046 1.1 riastrad #define WD_BUSY_NO_DMA (1 << 16) 1047 1.1 riastrad #define VGT_BUSY (1 << 17) 1048 1.1 riastrad #define IA_BUSY_NO_DMA (1 << 18) 1049 1.1 riastrad #define IA_BUSY (1 << 19) 1050 1.1 riastrad #define SX_BUSY (1 << 20) 1051 1.1 riastrad #define WD_BUSY (1 << 21) 1052 1.1 riastrad #define SPI_BUSY (1 << 22) 1053 1.1 riastrad #define BCI_BUSY (1 << 23) 1054 1.1 riastrad #define SC_BUSY (1 << 24) 1055 1.1 riastrad #define PA_BUSY (1 << 25) 1056 1.1 riastrad #define DB_BUSY (1 << 26) 1057 1.1 riastrad #define CP_COHERENCY_BUSY (1 << 28) 1058 1.1 riastrad #define CP_BUSY (1 << 29) 1059 1.1 riastrad #define CB_BUSY (1 << 30) 1060 1.1 riastrad #define GUI_ACTIVE (1 << 31) 1061 1.1 riastrad #define GRBM_STATUS_SE0 0x8014 1062 1.1 riastrad #define GRBM_STATUS_SE1 0x8018 1063 1.1 riastrad #define GRBM_STATUS_SE2 0x8038 1064 1.1 riastrad #define GRBM_STATUS_SE3 0x803C 1065 1.1 riastrad #define SE_DB_CLEAN (1 << 1) 1066 1.1 riastrad #define SE_CB_CLEAN (1 << 2) 1067 1.1 riastrad #define SE_BCI_BUSY (1 << 22) 1068 1.1 riastrad #define SE_VGT_BUSY (1 << 23) 1069 1.1 riastrad #define SE_PA_BUSY (1 << 24) 1070 1.1 riastrad #define SE_TA_BUSY (1 << 25) 1071 1.1 riastrad #define SE_SX_BUSY (1 << 26) 1072 1.1 riastrad #define SE_SPI_BUSY (1 << 27) 1073 1.1 riastrad #define SE_SC_BUSY (1 << 29) 1074 1.1 riastrad #define SE_DB_BUSY (1 << 30) 1075 1.1 riastrad #define SE_CB_BUSY (1 << 31) 1076 1.1 riastrad 1077 1.1 riastrad #define GRBM_SOFT_RESET 0x8020 1078 1.1 riastrad #define SOFT_RESET_CP (1 << 0) /* All CP blocks */ 1079 1.1 riastrad #define SOFT_RESET_RLC (1 << 2) /* RLC */ 1080 1.1 riastrad #define SOFT_RESET_GFX (1 << 16) /* GFX */ 1081 1.1 riastrad #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */ 1082 1.1 riastrad #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */ 1083 1.1 riastrad #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */ 1084 1.1 riastrad 1085 1.1 riastrad #define GRBM_INT_CNTL 0x8060 1086 1.1 riastrad # define RDERR_INT_ENABLE (1 << 0) 1087 1.1 riastrad # define GUI_IDLE_INT_ENABLE (1 << 19) 1088 1.1 riastrad 1089 1.1 riastrad #define CP_CPC_STATUS 0x8210 1090 1.1 riastrad #define CP_CPC_BUSY_STAT 0x8214 1091 1.1 riastrad #define CP_CPC_STALLED_STAT1 0x8218 1092 1.1 riastrad #define CP_CPF_STATUS 0x821c 1093 1.1 riastrad #define CP_CPF_BUSY_STAT 0x8220 1094 1.1 riastrad #define CP_CPF_STALLED_STAT1 0x8224 1095 1.1 riastrad 1096 1.1 riastrad #define CP_MEC_CNTL 0x8234 1097 1.1 riastrad #define MEC_ME2_HALT (1 << 28) 1098 1.1 riastrad #define MEC_ME1_HALT (1 << 30) 1099 1.1 riastrad 1100 1.1 riastrad #define CP_MEC_CNTL 0x8234 1101 1.1 riastrad #define MEC_ME2_HALT (1 << 28) 1102 1.1 riastrad #define MEC_ME1_HALT (1 << 30) 1103 1.1 riastrad 1104 1.1 riastrad #define CP_STALLED_STAT3 0x8670 1105 1.1 riastrad #define CP_STALLED_STAT1 0x8674 1106 1.1 riastrad #define CP_STALLED_STAT2 0x8678 1107 1.1 riastrad 1108 1.1 riastrad #define CP_STAT 0x8680 1109 1.1 riastrad 1110 1.1 riastrad #define CP_ME_CNTL 0x86D8 1111 1.1 riastrad #define CP_CE_HALT (1 << 24) 1112 1.1 riastrad #define CP_PFP_HALT (1 << 26) 1113 1.1 riastrad #define CP_ME_HALT (1 << 28) 1114 1.1 riastrad 1115 1.1 riastrad #define CP_RB0_RPTR 0x8700 1116 1.1 riastrad #define CP_RB_WPTR_DELAY 0x8704 1117 1.1 riastrad #define CP_RB_WPTR_POLL_CNTL 0x8708 1118 1.1 riastrad #define IDLE_POLL_COUNT(x) ((x) << 16) 1119 1.1 riastrad #define IDLE_POLL_COUNT_MASK (0xffff << 16) 1120 1.1 riastrad 1121 1.1 riastrad #define CP_MEQ_THRESHOLDS 0x8764 1122 1.1 riastrad #define MEQ1_START(x) ((x) << 0) 1123 1.1 riastrad #define MEQ2_START(x) ((x) << 8) 1124 1.1 riastrad 1125 1.1 riastrad #define VGT_VTX_VECT_EJECT_REG 0x88B0 1126 1.1 riastrad 1127 1.1 riastrad #define VGT_CACHE_INVALIDATION 0x88C4 1128 1.1 riastrad #define CACHE_INVALIDATION(x) ((x) << 0) 1129 1.1 riastrad #define VC_ONLY 0 1130 1.1 riastrad #define TC_ONLY 1 1131 1.1 riastrad #define VC_AND_TC 2 1132 1.1 riastrad #define AUTO_INVLD_EN(x) ((x) << 6) 1133 1.1 riastrad #define NO_AUTO 0 1134 1.1 riastrad #define ES_AUTO 1 1135 1.1 riastrad #define GS_AUTO 2 1136 1.1 riastrad #define ES_AND_GS_AUTO 3 1137 1.1 riastrad 1138 1.1 riastrad #define VGT_GS_VERTEX_REUSE 0x88D4 1139 1.1 riastrad 1140 1.1 riastrad #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc 1141 1.1 riastrad #define INACTIVE_CUS_MASK 0xFFFF0000 1142 1.1 riastrad #define INACTIVE_CUS_SHIFT 16 1143 1.1 riastrad #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0 1144 1.1 riastrad 1145 1.1 riastrad #define PA_CL_ENHANCE 0x8A14 1146 1.1 riastrad #define CLIP_VTX_REORDER_ENA (1 << 0) 1147 1.1 riastrad #define NUM_CLIP_SEQ(x) ((x) << 1) 1148 1.1 riastrad 1149 1.1 riastrad #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 1150 1.1 riastrad #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1151 1.1 riastrad #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 1152 1.1 riastrad 1153 1.1 riastrad #define PA_SC_FIFO_SIZE 0x8BCC 1154 1.1 riastrad #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 1155 1.1 riastrad #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 1156 1.1 riastrad #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 1157 1.1 riastrad #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 1158 1.1 riastrad 1159 1.1 riastrad #define PA_SC_ENHANCE 0x8BF0 1160 1.1 riastrad #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0) 1161 1.1 riastrad #define DISABLE_PA_SC_GUIDANCE (1 << 13) 1162 1.1 riastrad 1163 1.1 riastrad #define SQ_CONFIG 0x8C00 1164 1.1 riastrad 1165 1.1 riastrad #define SH_MEM_BASES 0x8C28 1166 1.1 riastrad /* if PTR32, these are the bases for scratch and lds */ 1167 1.1 riastrad #define PRIVATE_BASE(x) ((x) << 0) /* scratch */ 1168 1.1 riastrad #define SHARED_BASE(x) ((x) << 16) /* LDS */ 1169 1.1 riastrad #define SH_MEM_APE1_BASE 0x8C2C 1170 1.1 riastrad /* if PTR32, this is the base location of GPUVM */ 1171 1.1 riastrad #define SH_MEM_APE1_LIMIT 0x8C30 1172 1.1 riastrad /* if PTR32, this is the upper limit of GPUVM */ 1173 1.1 riastrad #define SH_MEM_CONFIG 0x8C34 1174 1.1 riastrad #define PTR32 (1 << 0) 1175 1.1 riastrad #define ALIGNMENT_MODE(x) ((x) << 2) 1176 1.1 riastrad #define SH_MEM_ALIGNMENT_MODE_DWORD 0 1177 1.1 riastrad #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1 1178 1.1 riastrad #define SH_MEM_ALIGNMENT_MODE_STRICT 2 1179 1.1 riastrad #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3 1180 1.1 riastrad #define DEFAULT_MTYPE(x) ((x) << 4) 1181 1.1 riastrad #define APE1_MTYPE(x) ((x) << 7) 1182 1.2 riastrad /* valid for both DEFAULT_MTYPE and APE1_MTYPE */ 1183 1.2 riastrad #define MTYPE_CACHED 0 1184 1.2 riastrad #define MTYPE_NONCACHED 3 1185 1.1 riastrad 1186 1.1 riastrad #define SX_DEBUG_1 0x9060 1187 1.1 riastrad 1188 1.1 riastrad #define SPI_CONFIG_CNTL 0x9100 1189 1.1 riastrad 1190 1.1 riastrad #define SPI_CONFIG_CNTL_1 0x913C 1191 1.1 riastrad #define VTX_DONE_DELAY(x) ((x) << 0) 1192 1.1 riastrad #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 1193 1.1 riastrad 1194 1.1 riastrad #define TA_CNTL_AUX 0x9508 1195 1.1 riastrad 1196 1.1 riastrad #define DB_DEBUG 0x9830 1197 1.1 riastrad #define DB_DEBUG2 0x9834 1198 1.1 riastrad #define DB_DEBUG3 0x9838 1199 1.1 riastrad 1200 1.1 riastrad #define CC_RB_BACKEND_DISABLE 0x98F4 1201 1.1 riastrad #define BACKEND_DISABLE(x) ((x) << 16) 1202 1.1 riastrad #define GB_ADDR_CONFIG 0x98F8 1203 1.1 riastrad #define NUM_PIPES(x) ((x) << 0) 1204 1.1 riastrad #define NUM_PIPES_MASK 0x00000007 1205 1.1 riastrad #define NUM_PIPES_SHIFT 0 1206 1.1 riastrad #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 1207 1.1 riastrad #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 1208 1.1 riastrad #define PIPE_INTERLEAVE_SIZE_SHIFT 4 1209 1.1 riastrad #define NUM_SHADER_ENGINES(x) ((x) << 12) 1210 1.1 riastrad #define NUM_SHADER_ENGINES_MASK 0x00003000 1211 1.1 riastrad #define NUM_SHADER_ENGINES_SHIFT 12 1212 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 1213 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 1214 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 1215 1.1 riastrad #define ROW_SIZE(x) ((x) << 28) 1216 1.1 riastrad #define ROW_SIZE_MASK 0x30000000 1217 1.1 riastrad #define ROW_SIZE_SHIFT 28 1218 1.1 riastrad 1219 1.1 riastrad #define GB_TILE_MODE0 0x9910 1220 1.1 riastrad # define ARRAY_MODE(x) ((x) << 2) 1221 1.1 riastrad # define ARRAY_LINEAR_GENERAL 0 1222 1.1 riastrad # define ARRAY_LINEAR_ALIGNED 1 1223 1.1 riastrad # define ARRAY_1D_TILED_THIN1 2 1224 1.1 riastrad # define ARRAY_2D_TILED_THIN1 4 1225 1.1 riastrad # define ARRAY_PRT_TILED_THIN1 5 1226 1.1 riastrad # define ARRAY_PRT_2D_TILED_THIN1 6 1227 1.1 riastrad # define PIPE_CONFIG(x) ((x) << 6) 1228 1.1 riastrad # define ADDR_SURF_P2 0 1229 1.1 riastrad # define ADDR_SURF_P4_8x16 4 1230 1.1 riastrad # define ADDR_SURF_P4_16x16 5 1231 1.1 riastrad # define ADDR_SURF_P4_16x32 6 1232 1.1 riastrad # define ADDR_SURF_P4_32x32 7 1233 1.1 riastrad # define ADDR_SURF_P8_16x16_8x16 8 1234 1.1 riastrad # define ADDR_SURF_P8_16x32_8x16 9 1235 1.1 riastrad # define ADDR_SURF_P8_32x32_8x16 10 1236 1.1 riastrad # define ADDR_SURF_P8_16x32_16x16 11 1237 1.1 riastrad # define ADDR_SURF_P8_32x32_16x16 12 1238 1.1 riastrad # define ADDR_SURF_P8_32x32_16x32 13 1239 1.1 riastrad # define ADDR_SURF_P8_32x64_32x32 14 1240 1.1 riastrad # define ADDR_SURF_P16_32x32_8x16 16 1241 1.1 riastrad # define ADDR_SURF_P16_32x32_16x16 17 1242 1.1 riastrad # define TILE_SPLIT(x) ((x) << 11) 1243 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_64B 0 1244 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_128B 1 1245 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_256B 2 1246 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_512B 3 1247 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_1KB 4 1248 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_2KB 5 1249 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_4KB 6 1250 1.1 riastrad # define MICRO_TILE_MODE_NEW(x) ((x) << 22) 1251 1.1 riastrad # define ADDR_SURF_DISPLAY_MICRO_TILING 0 1252 1.1 riastrad # define ADDR_SURF_THIN_MICRO_TILING 1 1253 1.1 riastrad # define ADDR_SURF_DEPTH_MICRO_TILING 2 1254 1.1 riastrad # define ADDR_SURF_ROTATED_MICRO_TILING 3 1255 1.1 riastrad # define SAMPLE_SPLIT(x) ((x) << 25) 1256 1.1 riastrad # define ADDR_SURF_SAMPLE_SPLIT_1 0 1257 1.1 riastrad # define ADDR_SURF_SAMPLE_SPLIT_2 1 1258 1.1 riastrad # define ADDR_SURF_SAMPLE_SPLIT_4 2 1259 1.1 riastrad # define ADDR_SURF_SAMPLE_SPLIT_8 3 1260 1.1 riastrad 1261 1.1 riastrad #define GB_MACROTILE_MODE0 0x9990 1262 1.1 riastrad # define BANK_WIDTH(x) ((x) << 0) 1263 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_1 0 1264 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_2 1 1265 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_4 2 1266 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_8 3 1267 1.1 riastrad # define BANK_HEIGHT(x) ((x) << 2) 1268 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_1 0 1269 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_2 1 1270 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_4 2 1271 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_8 3 1272 1.1 riastrad # define MACRO_TILE_ASPECT(x) ((x) << 4) 1273 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_1 0 1274 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_2 1 1275 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_4 2 1276 1.1 riastrad # define ADDR_SURF_MACRO_ASPECT_8 3 1277 1.1 riastrad # define NUM_BANKS(x) ((x) << 6) 1278 1.1 riastrad # define ADDR_SURF_2_BANK 0 1279 1.1 riastrad # define ADDR_SURF_4_BANK 1 1280 1.1 riastrad # define ADDR_SURF_8_BANK 2 1281 1.1 riastrad # define ADDR_SURF_16_BANK 3 1282 1.1 riastrad 1283 1.1 riastrad #define CB_HW_CONTROL 0x9A10 1284 1.1 riastrad 1285 1.1 riastrad #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 1286 1.1 riastrad #define BACKEND_DISABLE_MASK 0x00FF0000 1287 1.1 riastrad #define BACKEND_DISABLE_SHIFT 16 1288 1.1 riastrad 1289 1.1 riastrad #define TCP_CHAN_STEER_LO 0xac0c 1290 1.1 riastrad #define TCP_CHAN_STEER_HI 0xac10 1291 1.1 riastrad 1292 1.1 riastrad #define TC_CFG_L1_LOAD_POLICY0 0xAC68 1293 1.1 riastrad #define TC_CFG_L1_LOAD_POLICY1 0xAC6C 1294 1.1 riastrad #define TC_CFG_L1_STORE_POLICY 0xAC70 1295 1.1 riastrad #define TC_CFG_L2_LOAD_POLICY0 0xAC74 1296 1.1 riastrad #define TC_CFG_L2_LOAD_POLICY1 0xAC78 1297 1.1 riastrad #define TC_CFG_L2_STORE_POLICY0 0xAC7C 1298 1.1 riastrad #define TC_CFG_L2_STORE_POLICY1 0xAC80 1299 1.1 riastrad #define TC_CFG_L2_ATOMIC_POLICY 0xAC84 1300 1.1 riastrad #define TC_CFG_L1_VOLATILE 0xAC88 1301 1.1 riastrad #define TC_CFG_L2_VOLATILE 0xAC8C 1302 1.1 riastrad 1303 1.1 riastrad #define CP_RB0_BASE 0xC100 1304 1.1 riastrad #define CP_RB0_CNTL 0xC104 1305 1.1 riastrad #define RB_BUFSZ(x) ((x) << 0) 1306 1.1 riastrad #define RB_BLKSZ(x) ((x) << 8) 1307 1.1 riastrad #define BUF_SWAP_32BIT (2 << 16) 1308 1.1 riastrad #define RB_NO_UPDATE (1 << 27) 1309 1.3 msaitoh #define RB_RPTR_WR_ENA (1U << 31) 1310 1.1 riastrad 1311 1.1 riastrad #define CP_RB0_RPTR_ADDR 0xC10C 1312 1.1 riastrad #define RB_RPTR_SWAP_32BIT (2 << 0) 1313 1.1 riastrad #define CP_RB0_RPTR_ADDR_HI 0xC110 1314 1.1 riastrad #define CP_RB0_WPTR 0xC114 1315 1.1 riastrad 1316 1.1 riastrad #define CP_DEVICE_ID 0xC12C 1317 1.1 riastrad #define CP_ENDIAN_SWAP 0xC140 1318 1.1 riastrad #define CP_RB_VMID 0xC144 1319 1.1 riastrad 1320 1.1 riastrad #define CP_PFP_UCODE_ADDR 0xC150 1321 1.1 riastrad #define CP_PFP_UCODE_DATA 0xC154 1322 1.1 riastrad #define CP_ME_RAM_RADDR 0xC158 1323 1.1 riastrad #define CP_ME_RAM_WADDR 0xC15C 1324 1.1 riastrad #define CP_ME_RAM_DATA 0xC160 1325 1.1 riastrad 1326 1.1 riastrad #define CP_CE_UCODE_ADDR 0xC168 1327 1.1 riastrad #define CP_CE_UCODE_DATA 0xC16C 1328 1.1 riastrad #define CP_MEC_ME1_UCODE_ADDR 0xC170 1329 1.1 riastrad #define CP_MEC_ME1_UCODE_DATA 0xC174 1330 1.1 riastrad #define CP_MEC_ME2_UCODE_ADDR 0xC178 1331 1.1 riastrad #define CP_MEC_ME2_UCODE_DATA 0xC17C 1332 1.1 riastrad 1333 1.1 riastrad #define CP_INT_CNTL_RING0 0xC1A8 1334 1.1 riastrad # define CNTX_BUSY_INT_ENABLE (1 << 19) 1335 1.1 riastrad # define CNTX_EMPTY_INT_ENABLE (1 << 20) 1336 1.1 riastrad # define PRIV_INSTR_INT_ENABLE (1 << 22) 1337 1.1 riastrad # define PRIV_REG_INT_ENABLE (1 << 23) 1338 1.2 riastrad # define OPCODE_ERROR_INT_ENABLE (1 << 24) 1339 1.1 riastrad # define TIME_STAMP_INT_ENABLE (1 << 26) 1340 1.1 riastrad # define CP_RINGID2_INT_ENABLE (1 << 29) 1341 1.1 riastrad # define CP_RINGID1_INT_ENABLE (1 << 30) 1342 1.1 riastrad # define CP_RINGID0_INT_ENABLE (1 << 31) 1343 1.1 riastrad 1344 1.1 riastrad #define CP_INT_STATUS_RING0 0xC1B4 1345 1.1 riastrad # define PRIV_INSTR_INT_STAT (1 << 22) 1346 1.1 riastrad # define PRIV_REG_INT_STAT (1 << 23) 1347 1.1 riastrad # define TIME_STAMP_INT_STAT (1 << 26) 1348 1.1 riastrad # define CP_RINGID2_INT_STAT (1 << 29) 1349 1.1 riastrad # define CP_RINGID1_INT_STAT (1 << 30) 1350 1.1 riastrad # define CP_RINGID0_INT_STAT (1 << 31) 1351 1.1 riastrad 1352 1.1 riastrad #define CP_MEM_SLP_CNTL 0xC1E4 1353 1.1 riastrad # define CP_MEM_LS_EN (1 << 0) 1354 1.1 riastrad 1355 1.1 riastrad #define CP_CPF_DEBUG 0xC200 1356 1.1 riastrad 1357 1.1 riastrad #define CP_PQ_WPTR_POLL_CNTL 0xC20C 1358 1.3 msaitoh #define WPTR_POLL_EN (1U << 31) 1359 1.1 riastrad 1360 1.1 riastrad #define CP_ME1_PIPE0_INT_CNTL 0xC214 1361 1.1 riastrad #define CP_ME1_PIPE1_INT_CNTL 0xC218 1362 1.1 riastrad #define CP_ME1_PIPE2_INT_CNTL 0xC21C 1363 1.1 riastrad #define CP_ME1_PIPE3_INT_CNTL 0xC220 1364 1.1 riastrad #define CP_ME2_PIPE0_INT_CNTL 0xC224 1365 1.1 riastrad #define CP_ME2_PIPE1_INT_CNTL 0xC228 1366 1.1 riastrad #define CP_ME2_PIPE2_INT_CNTL 0xC22C 1367 1.1 riastrad #define CP_ME2_PIPE3_INT_CNTL 0xC230 1368 1.1 riastrad # define DEQUEUE_REQUEST_INT_ENABLE (1 << 13) 1369 1.1 riastrad # define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17) 1370 1.1 riastrad # define PRIV_REG_INT_ENABLE (1 << 23) 1371 1.1 riastrad # define TIME_STAMP_INT_ENABLE (1 << 26) 1372 1.1 riastrad # define GENERIC2_INT_ENABLE (1 << 29) 1373 1.1 riastrad # define GENERIC1_INT_ENABLE (1 << 30) 1374 1.1 riastrad # define GENERIC0_INT_ENABLE (1 << 31) 1375 1.1 riastrad #define CP_ME1_PIPE0_INT_STATUS 0xC214 1376 1.1 riastrad #define CP_ME1_PIPE1_INT_STATUS 0xC218 1377 1.1 riastrad #define CP_ME1_PIPE2_INT_STATUS 0xC21C 1378 1.1 riastrad #define CP_ME1_PIPE3_INT_STATUS 0xC220 1379 1.1 riastrad #define CP_ME2_PIPE0_INT_STATUS 0xC224 1380 1.1 riastrad #define CP_ME2_PIPE1_INT_STATUS 0xC228 1381 1.1 riastrad #define CP_ME2_PIPE2_INT_STATUS 0xC22C 1382 1.1 riastrad #define CP_ME2_PIPE3_INT_STATUS 0xC230 1383 1.1 riastrad # define DEQUEUE_REQUEST_INT_STATUS (1 << 13) 1384 1.1 riastrad # define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17) 1385 1.1 riastrad # define PRIV_REG_INT_STATUS (1 << 23) 1386 1.1 riastrad # define TIME_STAMP_INT_STATUS (1 << 26) 1387 1.1 riastrad # define GENERIC2_INT_STATUS (1 << 29) 1388 1.1 riastrad # define GENERIC1_INT_STATUS (1 << 30) 1389 1.1 riastrad # define GENERIC0_INT_STATUS (1 << 31) 1390 1.1 riastrad 1391 1.1 riastrad #define CP_MAX_CONTEXT 0xC2B8 1392 1.1 riastrad 1393 1.1 riastrad #define CP_RB0_BASE_HI 0xC2C4 1394 1.1 riastrad 1395 1.1 riastrad #define RLC_CNTL 0xC300 1396 1.1 riastrad # define RLC_ENABLE (1 << 0) 1397 1.1 riastrad 1398 1.1 riastrad #define RLC_MC_CNTL 0xC30C 1399 1.1 riastrad 1400 1.1 riastrad #define RLC_MEM_SLP_CNTL 0xC318 1401 1.1 riastrad # define RLC_MEM_LS_EN (1 << 0) 1402 1.1 riastrad 1403 1.1 riastrad #define RLC_LB_CNTR_MAX 0xC348 1404 1.1 riastrad 1405 1.1 riastrad #define RLC_LB_CNTL 0xC364 1406 1.1 riastrad # define LOAD_BALANCE_ENABLE (1 << 0) 1407 1.1 riastrad 1408 1.1 riastrad #define RLC_LB_CNTR_INIT 0xC36C 1409 1.1 riastrad 1410 1.1 riastrad #define RLC_SAVE_AND_RESTORE_BASE 0xC374 1411 1.1 riastrad #define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */ 1412 1.1 riastrad #define RLC_CP_TABLE_RESTORE 0xC378 /* APU */ 1413 1.1 riastrad #define RLC_PG_DELAY_2 0xC37C 1414 1.1 riastrad 1415 1.1 riastrad #define RLC_GPM_UCODE_ADDR 0xC388 1416 1.1 riastrad #define RLC_GPM_UCODE_DATA 0xC38C 1417 1.1 riastrad #define RLC_GPU_CLOCK_COUNT_LSB 0xC390 1418 1.1 riastrad #define RLC_GPU_CLOCK_COUNT_MSB 0xC394 1419 1.1 riastrad #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398 1420 1.1 riastrad #define RLC_UCODE_CNTL 0xC39C 1421 1.1 riastrad 1422 1.1 riastrad #define RLC_GPM_STAT 0xC400 1423 1.1 riastrad # define RLC_GPM_BUSY (1 << 0) 1424 1.1 riastrad # define GFX_POWER_STATUS (1 << 1) 1425 1.1 riastrad # define GFX_CLOCK_STATUS (1 << 2) 1426 1.1 riastrad 1427 1.1 riastrad #define RLC_PG_CNTL 0xC40C 1428 1.1 riastrad # define GFX_PG_ENABLE (1 << 0) 1429 1.1 riastrad # define GFX_PG_SRC (1 << 1) 1430 1.1 riastrad # define DYN_PER_CU_PG_ENABLE (1 << 2) 1431 1.1 riastrad # define STATIC_PER_CU_PG_ENABLE (1 << 3) 1432 1.1 riastrad # define DISABLE_GDS_PG (1 << 13) 1433 1.1 riastrad # define DISABLE_CP_PG (1 << 15) 1434 1.1 riastrad # define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17) 1435 1.1 riastrad # define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18) 1436 1.1 riastrad 1437 1.1 riastrad #define RLC_CGTT_MGCG_OVERRIDE 0xC420 1438 1.1 riastrad #define RLC_CGCG_CGLS_CTRL 0xC424 1439 1.1 riastrad # define CGCG_EN (1 << 0) 1440 1.1 riastrad # define CGLS_EN (1 << 1) 1441 1.1 riastrad 1442 1.1 riastrad #define RLC_PG_DELAY 0xC434 1443 1.1 riastrad 1444 1.1 riastrad #define RLC_LB_INIT_CU_MASK 0xC43C 1445 1.1 riastrad 1446 1.1 riastrad #define RLC_LB_PARAMS 0xC444 1447 1.1 riastrad 1448 1.1 riastrad #define RLC_PG_AO_CU_MASK 0xC44C 1449 1.1 riastrad 1450 1.1 riastrad #define RLC_MAX_PG_CU 0xC450 1451 1.1 riastrad # define MAX_PU_CU(x) ((x) << 0) 1452 1.1 riastrad # define MAX_PU_CU_MASK (0xff << 0) 1453 1.1 riastrad #define RLC_AUTO_PG_CTRL 0xC454 1454 1.1 riastrad # define AUTO_PG_EN (1 << 0) 1455 1.1 riastrad # define GRBM_REG_SGIT(x) ((x) << 3) 1456 1.1 riastrad # define GRBM_REG_SGIT_MASK (0xffff << 3) 1457 1.1 riastrad 1458 1.1 riastrad #define RLC_SERDES_WR_CU_MASTER_MASK 0xC474 1459 1.1 riastrad #define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478 1460 1.1 riastrad #define RLC_SERDES_WR_CTRL 0xC47C 1461 1.1 riastrad #define BPM_ADDR(x) ((x) << 0) 1462 1.1 riastrad #define BPM_ADDR_MASK (0xff << 0) 1463 1.1 riastrad #define CGLS_ENABLE (1 << 16) 1464 1.1 riastrad #define CGCG_OVERRIDE_0 (1 << 20) 1465 1.1 riastrad #define MGCG_OVERRIDE_0 (1 << 22) 1466 1.1 riastrad #define MGCG_OVERRIDE_1 (1 << 23) 1467 1.1 riastrad 1468 1.1 riastrad #define RLC_SERDES_CU_MASTER_BUSY 0xC484 1469 1.1 riastrad #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488 1470 1.1 riastrad # define SE_MASTER_BUSY_MASK 0x0000ffff 1471 1.1 riastrad # define GC_MASTER_BUSY (1 << 16) 1472 1.1 riastrad # define TC0_MASTER_BUSY (1 << 17) 1473 1.1 riastrad # define TC1_MASTER_BUSY (1 << 18) 1474 1.1 riastrad 1475 1.1 riastrad #define RLC_GPM_SCRATCH_ADDR 0xC4B0 1476 1.1 riastrad #define RLC_GPM_SCRATCH_DATA 0xC4B4 1477 1.1 riastrad 1478 1.1 riastrad #define RLC_GPR_REG2 0xC4E8 1479 1.1 riastrad #define REQ 0x00000001 1480 1.1 riastrad #define MESSAGE(x) ((x) << 1) 1481 1.1 riastrad #define MESSAGE_MASK 0x0000001e 1482 1.1 riastrad #define MSG_ENTER_RLC_SAFE_MODE 1 1483 1.1 riastrad #define MSG_EXIT_RLC_SAFE_MODE 0 1484 1.1 riastrad 1485 1.1 riastrad #define CP_HPD_EOP_BASE_ADDR 0xC904 1486 1.1 riastrad #define CP_HPD_EOP_BASE_ADDR_HI 0xC908 1487 1.1 riastrad #define CP_HPD_EOP_VMID 0xC90C 1488 1.1 riastrad #define CP_HPD_EOP_CONTROL 0xC910 1489 1.1 riastrad #define EOP_SIZE(x) ((x) << 0) 1490 1.1 riastrad #define EOP_SIZE_MASK (0x3f << 0) 1491 1.1 riastrad #define CP_MQD_BASE_ADDR 0xC914 1492 1.1 riastrad #define CP_MQD_BASE_ADDR_HI 0xC918 1493 1.1 riastrad #define CP_HQD_ACTIVE 0xC91C 1494 1.1 riastrad #define CP_HQD_VMID 0xC920 1495 1.1 riastrad 1496 1.2 riastrad #define CP_HQD_PERSISTENT_STATE 0xC924u 1497 1.2 riastrad #define DEFAULT_CP_HQD_PERSISTENT_STATE (0x33U << 8) 1498 1.2 riastrad 1499 1.2 riastrad #define CP_HQD_PIPE_PRIORITY 0xC928u 1500 1.2 riastrad #define CP_HQD_QUEUE_PRIORITY 0xC92Cu 1501 1.2 riastrad #define CP_HQD_QUANTUM 0xC930u 1502 1.2 riastrad #define QUANTUM_EN 1U 1503 1.2 riastrad #define QUANTUM_SCALE_1MS (1U << 4) 1504 1.2 riastrad #define QUANTUM_DURATION(x) ((x) << 8) 1505 1.2 riastrad 1506 1.1 riastrad #define CP_HQD_PQ_BASE 0xC934 1507 1.1 riastrad #define CP_HQD_PQ_BASE_HI 0xC938 1508 1.1 riastrad #define CP_HQD_PQ_RPTR 0xC93C 1509 1.1 riastrad #define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940 1510 1.1 riastrad #define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944 1511 1.1 riastrad #define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948 1512 1.1 riastrad #define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C 1513 1.1 riastrad #define CP_HQD_PQ_DOORBELL_CONTROL 0xC950 1514 1.1 riastrad #define DOORBELL_OFFSET(x) ((x) << 2) 1515 1.1 riastrad #define DOORBELL_OFFSET_MASK (0x1fffff << 2) 1516 1.1 riastrad #define DOORBELL_SOURCE (1 << 28) 1517 1.1 riastrad #define DOORBELL_SCHD_HIT (1 << 29) 1518 1.1 riastrad #define DOORBELL_EN (1 << 30) 1519 1.3 msaitoh #define DOORBELL_HIT (1U << 31) 1520 1.1 riastrad #define CP_HQD_PQ_WPTR 0xC954 1521 1.1 riastrad #define CP_HQD_PQ_CONTROL 0xC958 1522 1.1 riastrad #define QUEUE_SIZE(x) ((x) << 0) 1523 1.1 riastrad #define QUEUE_SIZE_MASK (0x3f << 0) 1524 1.1 riastrad #define RPTR_BLOCK_SIZE(x) ((x) << 8) 1525 1.1 riastrad #define RPTR_BLOCK_SIZE_MASK (0x3f << 8) 1526 1.1 riastrad #define PQ_VOLATILE (1 << 26) 1527 1.1 riastrad #define NO_UPDATE_RPTR (1 << 27) 1528 1.1 riastrad #define UNORD_DISPATCH (1 << 28) 1529 1.1 riastrad #define ROQ_PQ_IB_FLIP (1 << 29) 1530 1.1 riastrad #define PRIV_STATE (1 << 30) 1531 1.3 msaitoh #define KMD_QUEUE (1U << 31) 1532 1.1 riastrad 1533 1.2 riastrad #define CP_HQD_IB_BASE_ADDR 0xC95Cu 1534 1.2 riastrad #define CP_HQD_IB_BASE_ADDR_HI 0xC960u 1535 1.2 riastrad #define CP_HQD_IB_RPTR 0xC964u 1536 1.2 riastrad #define CP_HQD_IB_CONTROL 0xC968u 1537 1.2 riastrad #define IB_ATC_EN (1U << 23) 1538 1.2 riastrad #define DEFAULT_MIN_IB_AVAIL_SIZE (3U << 20) 1539 1.2 riastrad 1540 1.2 riastrad #define CP_HQD_DEQUEUE_REQUEST 0xC974 1541 1.2 riastrad #define DEQUEUE_REQUEST_DRAIN 1 1542 1.2 riastrad #define DEQUEUE_REQUEST_RESET 2 1543 1.1 riastrad 1544 1.1 riastrad #define CP_MQD_CONTROL 0xC99C 1545 1.1 riastrad #define MQD_VMID(x) ((x) << 0) 1546 1.1 riastrad #define MQD_VMID_MASK (0xf << 0) 1547 1.1 riastrad 1548 1.2 riastrad #define CP_HQD_SEMA_CMD 0xC97Cu 1549 1.2 riastrad #define CP_HQD_MSG_TYPE 0xC980u 1550 1.2 riastrad #define CP_HQD_ATOMIC0_PREOP_LO 0xC984u 1551 1.2 riastrad #define CP_HQD_ATOMIC0_PREOP_HI 0xC988u 1552 1.2 riastrad #define CP_HQD_ATOMIC1_PREOP_LO 0xC98Cu 1553 1.2 riastrad #define CP_HQD_ATOMIC1_PREOP_HI 0xC990u 1554 1.2 riastrad #define CP_HQD_HQ_SCHEDULER0 0xC994u 1555 1.2 riastrad #define CP_HQD_HQ_SCHEDULER1 0xC998u 1556 1.2 riastrad 1557 1.2 riastrad #define SH_STATIC_MEM_CONFIG 0x9604u 1558 1.2 riastrad 1559 1.1 riastrad #define DB_RENDER_CONTROL 0x28000 1560 1.1 riastrad 1561 1.1 riastrad #define PA_SC_RASTER_CONFIG 0x28350 1562 1.1 riastrad # define RASTER_CONFIG_RB_MAP_0 0 1563 1.1 riastrad # define RASTER_CONFIG_RB_MAP_1 1 1564 1.1 riastrad # define RASTER_CONFIG_RB_MAP_2 2 1565 1.1 riastrad # define RASTER_CONFIG_RB_MAP_3 3 1566 1.1 riastrad #define PKR_MAP(x) ((x) << 8) 1567 1.1 riastrad 1568 1.1 riastrad #define VGT_EVENT_INITIATOR 0x28a90 1569 1.1 riastrad # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 1570 1.1 riastrad # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 1571 1.1 riastrad # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 1572 1.1 riastrad # define CACHE_FLUSH_TS (4 << 0) 1573 1.1 riastrad # define CACHE_FLUSH (6 << 0) 1574 1.1 riastrad # define CS_PARTIAL_FLUSH (7 << 0) 1575 1.1 riastrad # define VGT_STREAMOUT_RESET (10 << 0) 1576 1.1 riastrad # define END_OF_PIPE_INCR_DE (11 << 0) 1577 1.1 riastrad # define END_OF_PIPE_IB_END (12 << 0) 1578 1.1 riastrad # define RST_PIX_CNT (13 << 0) 1579 1.1 riastrad # define VS_PARTIAL_FLUSH (15 << 0) 1580 1.1 riastrad # define PS_PARTIAL_FLUSH (16 << 0) 1581 1.1 riastrad # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 1582 1.1 riastrad # define ZPASS_DONE (21 << 0) 1583 1.1 riastrad # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 1584 1.1 riastrad # define PERFCOUNTER_START (23 << 0) 1585 1.1 riastrad # define PERFCOUNTER_STOP (24 << 0) 1586 1.1 riastrad # define PIPELINESTAT_START (25 << 0) 1587 1.1 riastrad # define PIPELINESTAT_STOP (26 << 0) 1588 1.1 riastrad # define PERFCOUNTER_SAMPLE (27 << 0) 1589 1.1 riastrad # define SAMPLE_PIPELINESTAT (30 << 0) 1590 1.1 riastrad # define SO_VGT_STREAMOUT_FLUSH (31 << 0) 1591 1.1 riastrad # define SAMPLE_STREAMOUTSTATS (32 << 0) 1592 1.1 riastrad # define RESET_VTX_CNT (33 << 0) 1593 1.1 riastrad # define VGT_FLUSH (36 << 0) 1594 1.1 riastrad # define BOTTOM_OF_PIPE_TS (40 << 0) 1595 1.1 riastrad # define DB_CACHE_FLUSH_AND_INV (42 << 0) 1596 1.1 riastrad # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 1597 1.1 riastrad # define FLUSH_AND_INV_DB_META (44 << 0) 1598 1.1 riastrad # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 1599 1.1 riastrad # define FLUSH_AND_INV_CB_META (46 << 0) 1600 1.1 riastrad # define CS_DONE (47 << 0) 1601 1.1 riastrad # define PS_DONE (48 << 0) 1602 1.1 riastrad # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 1603 1.1 riastrad # define THREAD_TRACE_START (51 << 0) 1604 1.1 riastrad # define THREAD_TRACE_STOP (52 << 0) 1605 1.1 riastrad # define THREAD_TRACE_FLUSH (54 << 0) 1606 1.1 riastrad # define THREAD_TRACE_FINISH (55 << 0) 1607 1.1 riastrad # define PIXEL_PIPE_STAT_CONTROL (56 << 0) 1608 1.1 riastrad # define PIXEL_PIPE_STAT_DUMP (57 << 0) 1609 1.1 riastrad # define PIXEL_PIPE_STAT_RESET (58 << 0) 1610 1.1 riastrad 1611 1.1 riastrad #define SCRATCH_REG0 0x30100 1612 1.1 riastrad #define SCRATCH_REG1 0x30104 1613 1.1 riastrad #define SCRATCH_REG2 0x30108 1614 1.1 riastrad #define SCRATCH_REG3 0x3010C 1615 1.1 riastrad #define SCRATCH_REG4 0x30110 1616 1.1 riastrad #define SCRATCH_REG5 0x30114 1617 1.1 riastrad #define SCRATCH_REG6 0x30118 1618 1.1 riastrad #define SCRATCH_REG7 0x3011C 1619 1.1 riastrad 1620 1.1 riastrad #define SCRATCH_UMSK 0x30140 1621 1.1 riastrad #define SCRATCH_ADDR 0x30144 1622 1.1 riastrad 1623 1.1 riastrad #define CP_SEM_WAIT_TIMER 0x301BC 1624 1.1 riastrad 1625 1.1 riastrad #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8 1626 1.1 riastrad 1627 1.1 riastrad #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0 1628 1.1 riastrad 1629 1.1 riastrad #define GRBM_GFX_INDEX 0x30800 1630 1.1 riastrad #define INSTANCE_INDEX(x) ((x) << 0) 1631 1.1 riastrad #define SH_INDEX(x) ((x) << 8) 1632 1.1 riastrad #define SE_INDEX(x) ((x) << 16) 1633 1.1 riastrad #define SH_BROADCAST_WRITES (1 << 29) 1634 1.1 riastrad #define INSTANCE_BROADCAST_WRITES (1 << 30) 1635 1.3 msaitoh #define SE_BROADCAST_WRITES (1U << 31) 1636 1.1 riastrad 1637 1.1 riastrad #define VGT_ESGS_RING_SIZE 0x30900 1638 1.1 riastrad #define VGT_GSVS_RING_SIZE 0x30904 1639 1.1 riastrad #define VGT_PRIMITIVE_TYPE 0x30908 1640 1.1 riastrad #define VGT_INDEX_TYPE 0x3090C 1641 1.1 riastrad 1642 1.1 riastrad #define VGT_NUM_INDICES 0x30930 1643 1.1 riastrad #define VGT_NUM_INSTANCES 0x30934 1644 1.1 riastrad #define VGT_TF_RING_SIZE 0x30938 1645 1.1 riastrad #define VGT_HS_OFFCHIP_PARAM 0x3093C 1646 1.1 riastrad #define VGT_TF_MEMORY_BASE 0x30940 1647 1.1 riastrad 1648 1.1 riastrad #define PA_SU_LINE_STIPPLE_VALUE 0x30a00 1649 1.1 riastrad #define PA_SC_LINE_STIPPLE_STATE 0x30a04 1650 1.1 riastrad 1651 1.1 riastrad #define SQC_CACHES 0x30d20 1652 1.1 riastrad 1653 1.1 riastrad #define CP_PERFMON_CNTL 0x36020 1654 1.1 riastrad 1655 1.1 riastrad #define CGTS_SM_CTRL_REG 0x3c000 1656 1.1 riastrad #define SM_MODE(x) ((x) << 17) 1657 1.1 riastrad #define SM_MODE_MASK (0x7 << 17) 1658 1.1 riastrad #define SM_MODE_ENABLE (1 << 20) 1659 1.1 riastrad #define CGTS_OVERRIDE (1 << 21) 1660 1.1 riastrad #define CGTS_LS_OVERRIDE (1 << 22) 1661 1.1 riastrad #define ON_MONITOR_ADD_EN (1 << 23) 1662 1.3 msaitoh #define ON_MONITOR_ADD(x) ((uint32_t)(x) << 24) 1663 1.3 msaitoh #define ON_MONITOR_ADD_MASK (0xffU << 24) 1664 1.1 riastrad 1665 1.1 riastrad #define CGTS_TCC_DISABLE 0x3c00c 1666 1.1 riastrad #define CGTS_USER_TCC_DISABLE 0x3c010 1667 1.1 riastrad #define TCC_DISABLE_MASK 0xFFFF0000 1668 1.1 riastrad #define TCC_DISABLE_SHIFT 16 1669 1.1 riastrad 1670 1.1 riastrad #define CB_CGTT_SCLK_CTRL 0x3c2a0 1671 1.1 riastrad 1672 1.1 riastrad /* 1673 1.1 riastrad * PM4 1674 1.1 riastrad */ 1675 1.3 msaitoh #define PACKET_TYPE0 0U 1676 1.3 msaitoh #define PACKET_TYPE1 1U 1677 1.3 msaitoh #define PACKET_TYPE2 2U 1678 1.3 msaitoh #define PACKET_TYPE3 3U 1679 1.1 riastrad 1680 1.1 riastrad #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 1681 1.1 riastrad #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 1682 1.1 riastrad #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2) 1683 1.1 riastrad #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 1684 1.1 riastrad #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 1685 1.1 riastrad (((reg) >> 2) & 0xFFFF) | \ 1686 1.1 riastrad ((n) & 0x3FFF) << 16) 1687 1.1 riastrad #define CP_PACKET2 0x80000000 1688 1.1 riastrad #define PACKET2_PAD_SHIFT 0 1689 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0) 1690 1.1 riastrad 1691 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 1692 1.1 riastrad 1693 1.1 riastrad #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 1694 1.1 riastrad (((op) & 0xFF) << 8) | \ 1695 1.1 riastrad ((n) & 0x3FFF) << 16) 1696 1.1 riastrad 1697 1.1 riastrad #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 1698 1.1 riastrad 1699 1.1 riastrad /* Packet 3 types */ 1700 1.1 riastrad #define PACKET3_NOP 0x10 1701 1.1 riastrad #define PACKET3_SET_BASE 0x11 1702 1.1 riastrad #define PACKET3_BASE_INDEX(x) ((x) << 0) 1703 1.1 riastrad #define CE_PARTITION_BASE 3 1704 1.1 riastrad #define PACKET3_CLEAR_STATE 0x12 1705 1.1 riastrad #define PACKET3_INDEX_BUFFER_SIZE 0x13 1706 1.1 riastrad #define PACKET3_DISPATCH_DIRECT 0x15 1707 1.1 riastrad #define PACKET3_DISPATCH_INDIRECT 0x16 1708 1.1 riastrad #define PACKET3_ATOMIC_GDS 0x1D 1709 1.1 riastrad #define PACKET3_ATOMIC_MEM 0x1E 1710 1.1 riastrad #define PACKET3_OCCLUSION_QUERY 0x1F 1711 1.1 riastrad #define PACKET3_SET_PREDICATION 0x20 1712 1.1 riastrad #define PACKET3_REG_RMW 0x21 1713 1.1 riastrad #define PACKET3_COND_EXEC 0x22 1714 1.1 riastrad #define PACKET3_PRED_EXEC 0x23 1715 1.1 riastrad #define PACKET3_DRAW_INDIRECT 0x24 1716 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT 0x25 1717 1.1 riastrad #define PACKET3_INDEX_BASE 0x26 1718 1.1 riastrad #define PACKET3_DRAW_INDEX_2 0x27 1719 1.1 riastrad #define PACKET3_CONTEXT_CONTROL 0x28 1720 1.1 riastrad #define PACKET3_INDEX_TYPE 0x2A 1721 1.1 riastrad #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 1722 1.1 riastrad #define PACKET3_DRAW_INDEX_AUTO 0x2D 1723 1.1 riastrad #define PACKET3_NUM_INSTANCES 0x2F 1724 1.1 riastrad #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 1725 1.1 riastrad #define PACKET3_INDIRECT_BUFFER_CONST 0x33 1726 1.1 riastrad #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1727 1.1 riastrad #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 1728 1.1 riastrad #define PACKET3_DRAW_PREAMBLE 0x36 1729 1.1 riastrad #define PACKET3_WRITE_DATA 0x37 1730 1.1 riastrad #define WRITE_DATA_DST_SEL(x) ((x) << 8) 1731 1.1 riastrad /* 0 - register 1732 1.1 riastrad * 1 - memory (sync - via GRBM) 1733 1.1 riastrad * 2 - gl2 1734 1.1 riastrad * 3 - gds 1735 1.1 riastrad * 4 - reserved 1736 1.1 riastrad * 5 - memory (async - direct) 1737 1.1 riastrad */ 1738 1.1 riastrad #define WR_ONE_ADDR (1 << 16) 1739 1.1 riastrad #define WR_CONFIRM (1 << 20) 1740 1.1 riastrad #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 1741 1.1 riastrad /* 0 - LRU 1742 1.1 riastrad * 1 - Stream 1743 1.1 riastrad */ 1744 1.1 riastrad #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 1745 1.1 riastrad /* 0 - me 1746 1.1 riastrad * 1 - pfp 1747 1.1 riastrad * 2 - ce 1748 1.1 riastrad */ 1749 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 1750 1.1 riastrad #define PACKET3_MEM_SEMAPHORE 0x39 1751 1.1 riastrad # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 1752 1.1 riastrad # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 1753 1.1 riastrad # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */ 1754 1.1 riastrad # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 1755 1.1 riastrad # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 1756 1.1 riastrad #define PACKET3_COPY_DW 0x3B 1757 1.1 riastrad #define PACKET3_WAIT_REG_MEM 0x3C 1758 1.1 riastrad #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 1759 1.1 riastrad /* 0 - always 1760 1.1 riastrad * 1 - < 1761 1.1 riastrad * 2 - <= 1762 1.1 riastrad * 3 - == 1763 1.1 riastrad * 4 - != 1764 1.1 riastrad * 5 - >= 1765 1.1 riastrad * 6 - > 1766 1.1 riastrad */ 1767 1.1 riastrad #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 1768 1.1 riastrad /* 0 - reg 1769 1.1 riastrad * 1 - mem 1770 1.1 riastrad */ 1771 1.1 riastrad #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 1772 1.1 riastrad /* 0 - wait_reg_mem 1773 1.1 riastrad * 1 - wr_wait_wr_reg 1774 1.1 riastrad */ 1775 1.1 riastrad #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 1776 1.1 riastrad /* 0 - me 1777 1.1 riastrad * 1 - pfp 1778 1.1 riastrad */ 1779 1.1 riastrad #define PACKET3_INDIRECT_BUFFER 0x3F 1780 1.1 riastrad #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22) 1781 1.1 riastrad #define INDIRECT_BUFFER_VALID (1 << 23) 1782 1.1 riastrad #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 1783 1.1 riastrad /* 0 - LRU 1784 1.1 riastrad * 1 - Stream 1785 1.1 riastrad * 2 - Bypass 1786 1.1 riastrad */ 1787 1.1 riastrad #define PACKET3_COPY_DATA 0x40 1788 1.1 riastrad #define PACKET3_PFP_SYNC_ME 0x42 1789 1.1 riastrad #define PACKET3_SURFACE_SYNC 0x43 1790 1.1 riastrad # define PACKET3_DEST_BASE_0_ENA (1 << 0) 1791 1.1 riastrad # define PACKET3_DEST_BASE_1_ENA (1 << 1) 1792 1.1 riastrad # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1793 1.1 riastrad # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 1794 1.1 riastrad # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 1795 1.1 riastrad # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 1796 1.1 riastrad # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 1797 1.1 riastrad # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 1798 1.1 riastrad # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 1799 1.1 riastrad # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 1800 1.1 riastrad # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 1801 1.1 riastrad # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15) 1802 1.1 riastrad # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */ 1803 1.1 riastrad # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */ 1804 1.1 riastrad # define PACKET3_DEST_BASE_2_ENA (1 << 19) 1805 1.1 riastrad # define PACKET3_DEST_BASE_3_ENA (1 << 21) 1806 1.1 riastrad # define PACKET3_TCL1_ACTION_ENA (1 << 22) 1807 1.1 riastrad # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */ 1808 1.1 riastrad # define PACKET3_CB_ACTION_ENA (1 << 25) 1809 1.1 riastrad # define PACKET3_DB_ACTION_ENA (1 << 26) 1810 1.1 riastrad # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 1811 1.1 riastrad # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28) 1812 1.1 riastrad # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 1813 1.1 riastrad #define PACKET3_COND_WRITE 0x45 1814 1.1 riastrad #define PACKET3_EVENT_WRITE 0x46 1815 1.1 riastrad #define EVENT_TYPE(x) ((x) << 0) 1816 1.1 riastrad #define EVENT_INDEX(x) ((x) << 8) 1817 1.1 riastrad /* 0 - any non-TS event 1818 1.1 riastrad * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 1819 1.1 riastrad * 2 - SAMPLE_PIPELINESTAT 1820 1.1 riastrad * 3 - SAMPLE_STREAMOUTSTAT* 1821 1.1 riastrad * 4 - *S_PARTIAL_FLUSH 1822 1.1 riastrad * 5 - EOP events 1823 1.1 riastrad * 6 - EOS events 1824 1.1 riastrad */ 1825 1.1 riastrad #define PACKET3_EVENT_WRITE_EOP 0x47 1826 1.1 riastrad #define EOP_TCL1_VOL_ACTION_EN (1 << 12) 1827 1.1 riastrad #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 1828 1.1 riastrad #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 1829 1.1 riastrad #define EOP_TCL1_ACTION_EN (1 << 16) 1830 1.1 riastrad #define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 1831 1.2 riastrad #define EOP_TCL2_VOLATILE (1 << 24) 1832 1.1 riastrad #define EOP_CACHE_POLICY(x) ((x) << 25) 1833 1.1 riastrad /* 0 - LRU 1834 1.1 riastrad * 1 - Stream 1835 1.1 riastrad * 2 - Bypass 1836 1.1 riastrad */ 1837 1.1 riastrad #define DATA_SEL(x) ((x) << 29) 1838 1.1 riastrad /* 0 - discard 1839 1.1 riastrad * 1 - send low 32bit data 1840 1.1 riastrad * 2 - send 64bit data 1841 1.1 riastrad * 3 - send 64bit GPU counter value 1842 1.1 riastrad * 4 - send 64bit sys counter value 1843 1.1 riastrad */ 1844 1.1 riastrad #define INT_SEL(x) ((x) << 24) 1845 1.1 riastrad /* 0 - none 1846 1.1 riastrad * 1 - interrupt only (DATA_SEL = 0) 1847 1.1 riastrad * 2 - interrupt when data write is confirmed 1848 1.1 riastrad */ 1849 1.1 riastrad #define DST_SEL(x) ((x) << 16) 1850 1.1 riastrad /* 0 - MC 1851 1.1 riastrad * 1 - TC/L2 1852 1.1 riastrad */ 1853 1.1 riastrad #define PACKET3_EVENT_WRITE_EOS 0x48 1854 1.1 riastrad #define PACKET3_RELEASE_MEM 0x49 1855 1.1 riastrad #define PACKET3_PREAMBLE_CNTL 0x4A 1856 1.1 riastrad # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 1857 1.1 riastrad # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 1858 1.1 riastrad #define PACKET3_DMA_DATA 0x50 1859 1.1 riastrad /* 1. header 1860 1.1 riastrad * 2. CONTROL 1861 1.1 riastrad * 3. SRC_ADDR_LO or DATA [31:0] 1862 1.1 riastrad * 4. SRC_ADDR_HI [31:0] 1863 1.1 riastrad * 5. DST_ADDR_LO [31:0] 1864 1.1 riastrad * 6. DST_ADDR_HI [7:0] 1865 1.1 riastrad * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 1866 1.1 riastrad */ 1867 1.1 riastrad /* CONTROL */ 1868 1.1 riastrad # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 1869 1.1 riastrad /* 0 - ME 1870 1.1 riastrad * 1 - PFP 1871 1.1 riastrad */ 1872 1.1 riastrad # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 1873 1.1 riastrad /* 0 - LRU 1874 1.1 riastrad * 1 - Stream 1875 1.1 riastrad * 2 - Bypass 1876 1.1 riastrad */ 1877 1.1 riastrad # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15) 1878 1.1 riastrad # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 1879 1.1 riastrad /* 0 - DST_ADDR using DAS 1880 1.1 riastrad * 1 - GDS 1881 1.1 riastrad * 3 - DST_ADDR using L2 1882 1.1 riastrad */ 1883 1.1 riastrad # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 1884 1.1 riastrad /* 0 - LRU 1885 1.1 riastrad * 1 - Stream 1886 1.1 riastrad * 2 - Bypass 1887 1.1 riastrad */ 1888 1.1 riastrad # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27) 1889 1.1 riastrad # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 1890 1.1 riastrad /* 0 - SRC_ADDR using SAS 1891 1.1 riastrad * 1 - GDS 1892 1.1 riastrad * 2 - DATA 1893 1.1 riastrad * 3 - SRC_ADDR using L2 1894 1.1 riastrad */ 1895 1.1 riastrad # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 1896 1.1 riastrad /* COMMAND */ 1897 1.1 riastrad # define PACKET3_DMA_DATA_DIS_WC (1 << 21) 1898 1.1 riastrad # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22) 1899 1.1 riastrad /* 0 - none 1900 1.1 riastrad * 1 - 8 in 16 1901 1.1 riastrad * 2 - 8 in 32 1902 1.1 riastrad * 3 - 8 in 64 1903 1.1 riastrad */ 1904 1.1 riastrad # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24) 1905 1.1 riastrad /* 0 - none 1906 1.1 riastrad * 1 - 8 in 16 1907 1.1 riastrad * 2 - 8 in 32 1908 1.1 riastrad * 3 - 8 in 64 1909 1.1 riastrad */ 1910 1.1 riastrad # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 1911 1.1 riastrad /* 0 - memory 1912 1.1 riastrad * 1 - register 1913 1.1 riastrad */ 1914 1.1 riastrad # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 1915 1.1 riastrad /* 0 - memory 1916 1.1 riastrad * 1 - register 1917 1.1 riastrad */ 1918 1.1 riastrad # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 1919 1.1 riastrad # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 1920 1.1 riastrad # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 1921 1.1 riastrad #define PACKET3_AQUIRE_MEM 0x58 1922 1.1 riastrad #define PACKET3_REWIND 0x59 1923 1.1 riastrad #define PACKET3_LOAD_UCONFIG_REG 0x5E 1924 1.1 riastrad #define PACKET3_LOAD_SH_REG 0x5F 1925 1.1 riastrad #define PACKET3_LOAD_CONFIG_REG 0x60 1926 1.1 riastrad #define PACKET3_LOAD_CONTEXT_REG 0x61 1927 1.1 riastrad #define PACKET3_SET_CONFIG_REG 0x68 1928 1.1 riastrad #define PACKET3_SET_CONFIG_REG_START 0x00008000 1929 1.1 riastrad #define PACKET3_SET_CONFIG_REG_END 0x0000b000 1930 1.1 riastrad #define PACKET3_SET_CONTEXT_REG 0x69 1931 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_START 0x00028000 1932 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_END 0x00029000 1933 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 1934 1.1 riastrad #define PACKET3_SET_SH_REG 0x76 1935 1.1 riastrad #define PACKET3_SET_SH_REG_START 0x0000b000 1936 1.1 riastrad #define PACKET3_SET_SH_REG_END 0x0000c000 1937 1.1 riastrad #define PACKET3_SET_SH_REG_OFFSET 0x77 1938 1.1 riastrad #define PACKET3_SET_QUEUE_REG 0x78 1939 1.1 riastrad #define PACKET3_SET_UCONFIG_REG 0x79 1940 1.1 riastrad #define PACKET3_SET_UCONFIG_REG_START 0x00030000 1941 1.1 riastrad #define PACKET3_SET_UCONFIG_REG_END 0x00031000 1942 1.1 riastrad #define PACKET3_SCRATCH_RAM_WRITE 0x7D 1943 1.1 riastrad #define PACKET3_SCRATCH_RAM_READ 0x7E 1944 1.1 riastrad #define PACKET3_LOAD_CONST_RAM 0x80 1945 1.1 riastrad #define PACKET3_WRITE_CONST_RAM 0x81 1946 1.1 riastrad #define PACKET3_DUMP_CONST_RAM 0x83 1947 1.1 riastrad #define PACKET3_INCREMENT_CE_COUNTER 0x84 1948 1.1 riastrad #define PACKET3_INCREMENT_DE_COUNTER 0x85 1949 1.1 riastrad #define PACKET3_WAIT_ON_CE_COUNTER 0x86 1950 1.1 riastrad #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 1951 1.1 riastrad #define PACKET3_SWITCH_BUFFER 0x8B 1952 1.1 riastrad 1953 1.1 riastrad /* SDMA - first instance at 0xd000, second at 0xd800 */ 1954 1.1 riastrad #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */ 1955 1.1 riastrad #define SDMA1_REGISTER_OFFSET 0x800 /* not a register */ 1956 1.1 riastrad 1957 1.1 riastrad #define SDMA0_UCODE_ADDR 0xD000 1958 1.1 riastrad #define SDMA0_UCODE_DATA 0xD004 1959 1.1 riastrad #define SDMA0_POWER_CNTL 0xD008 1960 1.1 riastrad #define SDMA0_CLK_CTRL 0xD00C 1961 1.1 riastrad 1962 1.1 riastrad #define SDMA0_CNTL 0xD010 1963 1.1 riastrad # define TRAP_ENABLE (1 << 0) 1964 1.1 riastrad # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1965 1.1 riastrad # define SEM_WAIT_INT_ENABLE (1 << 2) 1966 1.1 riastrad # define DATA_SWAP_ENABLE (1 << 3) 1967 1.1 riastrad # define FENCE_SWAP_ENABLE (1 << 4) 1968 1.1 riastrad # define AUTO_CTXSW_ENABLE (1 << 18) 1969 1.1 riastrad # define CTXEMPTY_INT_ENABLE (1 << 28) 1970 1.1 riastrad 1971 1.1 riastrad #define SDMA0_TILING_CONFIG 0xD018 1972 1.1 riastrad 1973 1.1 riastrad #define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020 1974 1.1 riastrad #define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024 1975 1.1 riastrad 1976 1.1 riastrad #define SDMA0_STATUS_REG 0xd034 1977 1.1 riastrad # define SDMA_IDLE (1 << 0) 1978 1.1 riastrad 1979 1.1 riastrad #define SDMA0_ME_CNTL 0xD048 1980 1.1 riastrad # define SDMA_HALT (1 << 0) 1981 1.1 riastrad 1982 1.1 riastrad #define SDMA0_GFX_RB_CNTL 0xD200 1983 1.1 riastrad # define SDMA_RB_ENABLE (1 << 0) 1984 1.1 riastrad # define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */ 1985 1.1 riastrad # define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 1986 1.1 riastrad # define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12) 1987 1.1 riastrad # define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 1988 1.1 riastrad # define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 1989 1.1 riastrad #define SDMA0_GFX_RB_BASE 0xD204 1990 1.1 riastrad #define SDMA0_GFX_RB_BASE_HI 0xD208 1991 1.1 riastrad #define SDMA0_GFX_RB_RPTR 0xD20C 1992 1.1 riastrad #define SDMA0_GFX_RB_WPTR 0xD210 1993 1.1 riastrad 1994 1.1 riastrad #define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220 1995 1.1 riastrad #define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224 1996 1.1 riastrad #define SDMA0_GFX_IB_CNTL 0xD228 1997 1.1 riastrad # define SDMA_IB_ENABLE (1 << 0) 1998 1.1 riastrad # define SDMA_IB_SWAP_ENABLE (1 << 4) 1999 1.1 riastrad # define SDMA_SWITCH_INSIDE_IB (1 << 8) 2000 1.1 riastrad # define SDMA_CMD_VMID(x) ((x) << 16) 2001 1.1 riastrad 2002 1.1 riastrad #define SDMA0_GFX_VIRTUAL_ADDR 0xD29C 2003 1.1 riastrad #define SDMA0_GFX_APE1_CNTL 0xD2A0 2004 1.1 riastrad 2005 1.1 riastrad #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \ 2006 1.1 riastrad (((sub_op) & 0xFF) << 8) | \ 2007 1.1 riastrad (((op) & 0xFF) << 0)) 2008 1.1 riastrad /* sDMA opcodes */ 2009 1.1 riastrad #define SDMA_OPCODE_NOP 0 2010 1.1 riastrad #define SDMA_OPCODE_COPY 1 2011 1.1 riastrad # define SDMA_COPY_SUB_OPCODE_LINEAR 0 2012 1.1 riastrad # define SDMA_COPY_SUB_OPCODE_TILED 1 2013 1.1 riastrad # define SDMA_COPY_SUB_OPCODE_SOA 3 2014 1.1 riastrad # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4 2015 1.1 riastrad # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5 2016 1.1 riastrad # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6 2017 1.1 riastrad #define SDMA_OPCODE_WRITE 2 2018 1.1 riastrad # define SDMA_WRITE_SUB_OPCODE_LINEAR 0 2019 1.4 riastrad # define SDMA_WRITE_SUB_OPCODE_TILED 1 2020 1.1 riastrad #define SDMA_OPCODE_INDIRECT_BUFFER 4 2021 1.1 riastrad #define SDMA_OPCODE_FENCE 5 2022 1.1 riastrad #define SDMA_OPCODE_TRAP 6 2023 1.1 riastrad #define SDMA_OPCODE_SEMAPHORE 7 2024 1.1 riastrad # define SDMA_SEMAPHORE_EXTRA_O (1 << 13) 2025 1.1 riastrad /* 0 - increment 2026 1.1 riastrad * 1 - write 1 2027 1.1 riastrad */ 2028 1.1 riastrad # define SDMA_SEMAPHORE_EXTRA_S (1 << 14) 2029 1.1 riastrad /* 0 - wait 2030 1.1 riastrad * 1 - signal 2031 1.1 riastrad */ 2032 1.1 riastrad # define SDMA_SEMAPHORE_EXTRA_M (1 << 15) 2033 1.1 riastrad /* mailbox */ 2034 1.1 riastrad #define SDMA_OPCODE_POLL_REG_MEM 8 2035 1.1 riastrad # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10) 2036 1.1 riastrad /* 0 - wait_reg_mem 2037 1.1 riastrad * 1 - wr_wait_wr_reg 2038 1.1 riastrad */ 2039 1.1 riastrad # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12) 2040 1.1 riastrad /* 0 - always 2041 1.1 riastrad * 1 - < 2042 1.1 riastrad * 2 - <= 2043 1.1 riastrad * 3 - == 2044 1.1 riastrad * 4 - != 2045 1.1 riastrad * 5 - >= 2046 1.1 riastrad * 6 - > 2047 1.1 riastrad */ 2048 1.1 riastrad # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15) 2049 1.1 riastrad /* 0 = register 2050 1.1 riastrad * 1 = memory 2051 1.1 riastrad */ 2052 1.1 riastrad #define SDMA_OPCODE_COND_EXEC 9 2053 1.1 riastrad #define SDMA_OPCODE_CONSTANT_FILL 11 2054 1.1 riastrad # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14) 2055 1.1 riastrad /* 0 = byte fill 2056 1.1 riastrad * 2 = DW fill 2057 1.1 riastrad */ 2058 1.1 riastrad #define SDMA_OPCODE_GENERATE_PTE_PDE 12 2059 1.1 riastrad #define SDMA_OPCODE_TIMESTAMP 13 2060 1.1 riastrad # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0 2061 1.1 riastrad # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1 2062 1.1 riastrad # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2 2063 1.1 riastrad #define SDMA_OPCODE_SRBM_WRITE 14 2064 1.1 riastrad # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12) 2065 1.1 riastrad /* byte mask */ 2066 1.1 riastrad 2067 1.1 riastrad /* UVD */ 2068 1.1 riastrad 2069 1.1 riastrad #define UVD_UDEC_ADDR_CONFIG 0xef4c 2070 1.1 riastrad #define UVD_UDEC_DB_ADDR_CONFIG 0xef50 2071 1.1 riastrad #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54 2072 1.4 riastrad #define UVD_NO_OP 0xeffc 2073 1.1 riastrad 2074 1.1 riastrad #define UVD_LMI_EXT40_ADDR 0xf498 2075 1.4 riastrad #define UVD_GP_SCRATCH4 0xf4e0 2076 1.1 riastrad #define UVD_LMI_ADDR_EXT 0xf594 2077 1.1 riastrad #define UVD_VCPU_CACHE_OFFSET0 0xf608 2078 1.1 riastrad #define UVD_VCPU_CACHE_SIZE0 0xf60c 2079 1.1 riastrad #define UVD_VCPU_CACHE_OFFSET1 0xf610 2080 1.1 riastrad #define UVD_VCPU_CACHE_SIZE1 0xf614 2081 1.1 riastrad #define UVD_VCPU_CACHE_OFFSET2 0xf618 2082 1.1 riastrad #define UVD_VCPU_CACHE_SIZE2 0xf61c 2083 1.1 riastrad 2084 1.1 riastrad #define UVD_RBC_RB_RPTR 0xf690 2085 1.1 riastrad #define UVD_RBC_RB_WPTR 0xf694 2086 1.1 riastrad 2087 1.1 riastrad #define UVD_CGC_CTRL 0xF4B0 2088 1.1 riastrad # define DCM (1 << 0) 2089 1.1 riastrad # define CG_DT(x) ((x) << 2) 2090 1.1 riastrad # define CG_DT_MASK (0xf << 2) 2091 1.1 riastrad # define CLK_OD(x) ((x) << 6) 2092 1.1 riastrad # define CLK_OD_MASK (0x1f << 6) 2093 1.1 riastrad 2094 1.2 riastrad #define UVD_STATUS 0xf6bc 2095 1.2 riastrad 2096 1.1 riastrad /* UVD clocks */ 2097 1.1 riastrad 2098 1.1 riastrad #define CG_DCLK_CNTL 0xC050009C 2099 1.1 riastrad # define DCLK_DIVIDER_MASK 0x7f 2100 1.1 riastrad # define DCLK_DIR_CNTL_EN (1 << 8) 2101 1.1 riastrad #define CG_DCLK_STATUS 0xC05000A0 2102 1.1 riastrad # define DCLK_STATUS (1 << 0) 2103 1.1 riastrad #define CG_VCLK_CNTL 0xC05000A4 2104 1.1 riastrad #define CG_VCLK_STATUS 0xC05000A8 2105 1.1 riastrad 2106 1.1 riastrad /* UVD CTX indirect */ 2107 1.1 riastrad #define UVD_CGC_MEM_CTRL 0xC0 2108 1.1 riastrad 2109 1.1 riastrad /* VCE */ 2110 1.1 riastrad 2111 1.1 riastrad #define VCE_VCPU_CACHE_OFFSET0 0x20024 2112 1.1 riastrad #define VCE_VCPU_CACHE_SIZE0 0x20028 2113 1.1 riastrad #define VCE_VCPU_CACHE_OFFSET1 0x2002c 2114 1.1 riastrad #define VCE_VCPU_CACHE_SIZE1 0x20030 2115 1.1 riastrad #define VCE_VCPU_CACHE_OFFSET2 0x20034 2116 1.1 riastrad #define VCE_VCPU_CACHE_SIZE2 0x20038 2117 1.1 riastrad #define VCE_RB_RPTR2 0x20178 2118 1.1 riastrad #define VCE_RB_WPTR2 0x2017c 2119 1.1 riastrad #define VCE_RB_RPTR 0x2018c 2120 1.1 riastrad #define VCE_RB_WPTR 0x20190 2121 1.1 riastrad #define VCE_CLOCK_GATING_A 0x202f8 2122 1.1 riastrad # define CGC_CLK_GATE_DLY_TIMER_MASK (0xf << 0) 2123 1.1 riastrad # define CGC_CLK_GATE_DLY_TIMER(x) ((x) << 0) 2124 1.1 riastrad # define CGC_CLK_GATER_OFF_DLY_TIMER_MASK (0xff << 4) 2125 1.1 riastrad # define CGC_CLK_GATER_OFF_DLY_TIMER(x) ((x) << 4) 2126 1.1 riastrad # define CGC_UENC_WAIT_AWAKE (1 << 18) 2127 1.1 riastrad #define VCE_CLOCK_GATING_B 0x202fc 2128 1.1 riastrad #define VCE_CGTT_CLK_OVERRIDE 0x207a0 2129 1.1 riastrad #define VCE_UENC_CLOCK_GATING 0x207bc 2130 1.1 riastrad # define CLOCK_ON_DELAY_MASK (0xf << 0) 2131 1.1 riastrad # define CLOCK_ON_DELAY(x) ((x) << 0) 2132 1.1 riastrad # define CLOCK_OFF_DELAY_MASK (0xff << 4) 2133 1.1 riastrad # define CLOCK_OFF_DELAY(x) ((x) << 4) 2134 1.1 riastrad #define VCE_UENC_REG_CLOCK_GATING 0x207c0 2135 1.1 riastrad #define VCE_SYS_INT_EN 0x21300 2136 1.1 riastrad # define VCE_SYS_INT_TRAP_INTERRUPT_EN (1 << 3) 2137 1.2 riastrad #define VCE_LMI_VCPU_CACHE_40BIT_BAR 0x2145c 2138 1.1 riastrad #define VCE_LMI_CTRL2 0x21474 2139 1.1 riastrad #define VCE_LMI_CTRL 0x21498 2140 1.1 riastrad #define VCE_LMI_VM_CTRL 0x214a0 2141 1.1 riastrad #define VCE_LMI_SWAP_CNTL 0x214b4 2142 1.1 riastrad #define VCE_LMI_SWAP_CNTL1 0x214b8 2143 1.1 riastrad #define VCE_LMI_CACHE_CTRL 0x214f4 2144 1.1 riastrad 2145 1.1 riastrad #define VCE_CMD_NO_OP 0x00000000 2146 1.1 riastrad #define VCE_CMD_END 0x00000001 2147 1.1 riastrad #define VCE_CMD_IB 0x00000002 2148 1.1 riastrad #define VCE_CMD_FENCE 0x00000003 2149 1.1 riastrad #define VCE_CMD_TRAP 0x00000004 2150 1.1 riastrad #define VCE_CMD_IB_AUTO 0x00000005 2151 1.1 riastrad #define VCE_CMD_SEMAPHORE 0x00000006 2152 1.1 riastrad 2153 1.2 riastrad #define ATC_VMID_PASID_MAPPING_UPDATE_STATUS 0x3398u 2154 1.2 riastrad #define ATC_VMID0_PASID_MAPPING 0x339Cu 2155 1.2 riastrad #define ATC_VMID_PASID_MAPPING_PASID_MASK (0xFFFF) 2156 1.2 riastrad #define ATC_VMID_PASID_MAPPING_PASID_SHIFT 0 2157 1.2 riastrad #define ATC_VMID_PASID_MAPPING_VALID_MASK (0x1 << 31) 2158 1.2 riastrad #define ATC_VMID_PASID_MAPPING_VALID_SHIFT 31 2159 1.2 riastrad 2160 1.2 riastrad #define ATC_VM_APERTURE0_CNTL 0x3310u 2161 1.2 riastrad #define ATS_ACCESS_MODE_NEVER 0 2162 1.2 riastrad #define ATS_ACCESS_MODE_ALWAYS 1 2163 1.2 riastrad 2164 1.2 riastrad #define ATC_VM_APERTURE0_CNTL2 0x3318u 2165 1.2 riastrad #define ATC_VM_APERTURE0_HIGH_ADDR 0x3308u 2166 1.2 riastrad #define ATC_VM_APERTURE0_LOW_ADDR 0x3300u 2167 1.2 riastrad #define ATC_VM_APERTURE1_CNTL 0x3314u 2168 1.2 riastrad #define ATC_VM_APERTURE1_CNTL2 0x331Cu 2169 1.2 riastrad #define ATC_VM_APERTURE1_HIGH_ADDR 0x330Cu 2170 1.2 riastrad #define ATC_VM_APERTURE1_LOW_ADDR 0x3304u 2171 1.2 riastrad 2172 1.2 riastrad #define IH_VMID_0_LUT 0x3D40u 2173 1.2 riastrad 2174 1.1 riastrad #endif 2175