cikd.h revision 1.3 1 /* $NetBSD: cikd.h,v 1.3 2019/08/09 06:27:21 msaitoh Exp $ */
2
3 /*
4 * Copyright 2012 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Alex Deucher
25 */
26 #ifndef CIK_H
27 #define CIK_H
28
29 #define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
30 #define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
31
32 #define CIK_RB_BITMAP_WIDTH_PER_SH 2
33 #define HAWAII_RB_BITMAP_WIDTH_PER_SH 4
34
35 #define RADEON_NUM_OF_VMIDS 8
36
37 /* DIDT IND registers */
38 #define DIDT_SQ_CTRL0 0x0
39 # define DIDT_CTRL_EN (1 << 0)
40 #define DIDT_DB_CTRL0 0x20
41 #define DIDT_TD_CTRL0 0x40
42 #define DIDT_TCP_CTRL0 0x60
43
44 /* SMC IND registers */
45 #define DPM_TABLE_475 0x3F768
46 # define SamuBootLevel(x) ((x) << 0)
47 # define SamuBootLevel_MASK 0x000000ff
48 # define SamuBootLevel_SHIFT 0
49 # define AcpBootLevel(x) ((x) << 8)
50 # define AcpBootLevel_MASK 0x0000ff00
51 # define AcpBootLevel_SHIFT 8
52 # define VceBootLevel(x) ((x) << 16)
53 # define VceBootLevel_MASK 0x00ff0000
54 # define VceBootLevel_SHIFT 16
55 # define UvdBootLevel(x) ((x) << 24)
56 # define UvdBootLevel_MASK 0xff000000
57 # define UvdBootLevel_SHIFT 24
58
59 #define FIRMWARE_FLAGS 0x3F800
60 # define INTERRUPTS_ENABLED (1 << 0)
61
62 #define NB_DPM_CONFIG_1 0x3F9E8
63 # define Dpm0PgNbPsLo(x) ((x) << 0)
64 # define Dpm0PgNbPsLo_MASK 0x000000ff
65 # define Dpm0PgNbPsLo_SHIFT 0
66 # define Dpm0PgNbPsHi(x) ((x) << 8)
67 # define Dpm0PgNbPsHi_MASK 0x0000ff00
68 # define Dpm0PgNbPsHi_SHIFT 8
69 # define DpmXNbPsLo(x) ((x) << 16)
70 # define DpmXNbPsLo_MASK 0x00ff0000
71 # define DpmXNbPsLo_SHIFT 16
72 # define DpmXNbPsHi(x) ((x) << 24)
73 # define DpmXNbPsHi_MASK 0xff000000
74 # define DpmXNbPsHi_SHIFT 24
75
76 #define SMC_SYSCON_RESET_CNTL 0x80000000
77 # define RST_REG (1 << 0)
78 #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
79 # define CK_DISABLE (1 << 0)
80 # define CKEN (1 << 24)
81
82 #define SMC_SYSCON_MISC_CNTL 0x80000010
83
84 #define SMC_SYSCON_MSG_ARG_0 0x80000068
85
86 #define SMC_PC_C 0x80000370
87
88 #define SMC_SCRATCH9 0x80000424
89
90 #define RCU_UC_EVENTS 0xC0000004
91 # define BOOT_SEQ_DONE (1 << 7)
92
93 #define GENERAL_PWRMGT 0xC0200000
94 # define GLOBAL_PWRMGT_EN (1 << 0)
95 # define STATIC_PM_EN (1 << 1)
96 # define THERMAL_PROTECTION_DIS (1 << 2)
97 # define THERMAL_PROTECTION_TYPE (1 << 3)
98 # define SW_SMIO_INDEX(x) ((x) << 6)
99 # define SW_SMIO_INDEX_MASK (1 << 6)
100 # define SW_SMIO_INDEX_SHIFT 6
101 # define VOLT_PWRMGT_EN (1 << 10)
102 # define GPU_COUNTER_CLK (1 << 15)
103 # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
104
105 #define CNB_PWRMGT_CNTL 0xC0200004
106 # define GNB_SLOW_MODE(x) ((x) << 0)
107 # define GNB_SLOW_MODE_MASK (3 << 0)
108 # define GNB_SLOW_MODE_SHIFT 0
109 # define GNB_SLOW (1 << 2)
110 # define FORCE_NB_PS1 (1 << 3)
111 # define DPM_ENABLED (1 << 4)
112
113 #define SCLK_PWRMGT_CNTL 0xC0200008
114 # define SCLK_PWRMGT_OFF (1 << 0)
115 # define RESET_BUSY_CNT (1 << 4)
116 # define RESET_SCLK_CNT (1 << 5)
117 # define DYNAMIC_PM_EN (1 << 21)
118
119 #define TARGET_AND_CURRENT_PROFILE_INDEX 0xC0200014
120 # define CURRENT_STATE_MASK (0xf << 4)
121 # define CURRENT_STATE_SHIFT 4
122 # define CURR_MCLK_INDEX_MASK (0xf << 8)
123 # define CURR_MCLK_INDEX_SHIFT 8
124 # define CURR_SCLK_INDEX_MASK (0x1f << 16)
125 # define CURR_SCLK_INDEX_SHIFT 16
126
127 #define CG_SSP 0xC0200044
128 # define SST(x) ((x) << 0)
129 # define SST_MASK (0xffff << 0)
130 # define SSTU(x) ((x) << 16)
131 # define SSTU_MASK (0xf << 16)
132
133 #define CG_DISPLAY_GAP_CNTL 0xC0200060
134 # define DISP_GAP(x) ((x) << 0)
135 # define DISP_GAP_MASK (3 << 0)
136 # define VBI_TIMER_COUNT(x) ((x) << 4)
137 # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
138 # define VBI_TIMER_UNIT(x) ((x) << 20)
139 # define VBI_TIMER_UNIT_MASK (7 << 20)
140 # define DISP_GAP_MCHG(x) ((x) << 24)
141 # define DISP_GAP_MCHG_MASK (3 << 24)
142
143 #define SMU_VOLTAGE_STATUS 0xC0200094
144 # define SMU_VOLTAGE_CURRENT_LEVEL_MASK (0xff << 1)
145 # define SMU_VOLTAGE_CURRENT_LEVEL_SHIFT 1
146
147 #define TARGET_AND_CURRENT_PROFILE_INDEX_1 0xC02000F0
148 # define CURR_PCIE_INDEX_MASK (0xf << 24)
149 # define CURR_PCIE_INDEX_SHIFT 24
150
151 #define CG_ULV_PARAMETER 0xC0200158
152
153 #define CG_FTV_0 0xC02001A8
154 #define CG_FTV_1 0xC02001AC
155 #define CG_FTV_2 0xC02001B0
156 #define CG_FTV_3 0xC02001B4
157 #define CG_FTV_4 0xC02001B8
158 #define CG_FTV_5 0xC02001BC
159 #define CG_FTV_6 0xC02001C0
160 #define CG_FTV_7 0xC02001C4
161
162 #define CG_DISPLAY_GAP_CNTL2 0xC0200230
163
164 #define LCAC_SX0_OVR_SEL 0xC0400D04
165 #define LCAC_SX0_OVR_VAL 0xC0400D08
166
167 #define LCAC_MC0_CNTL 0xC0400D30
168 #define LCAC_MC0_OVR_SEL 0xC0400D34
169 #define LCAC_MC0_OVR_VAL 0xC0400D38
170 #define LCAC_MC1_CNTL 0xC0400D3C
171 #define LCAC_MC1_OVR_SEL 0xC0400D40
172 #define LCAC_MC1_OVR_VAL 0xC0400D44
173
174 #define LCAC_MC2_OVR_SEL 0xC0400D4C
175 #define LCAC_MC2_OVR_VAL 0xC0400D50
176
177 #define LCAC_MC3_OVR_SEL 0xC0400D58
178 #define LCAC_MC3_OVR_VAL 0xC0400D5C
179
180 #define LCAC_CPL_CNTL 0xC0400D80
181 #define LCAC_CPL_OVR_SEL 0xC0400D84
182 #define LCAC_CPL_OVR_VAL 0xC0400D88
183
184 /* dGPU */
185 #define CG_THERMAL_CTRL 0xC0300004
186 #define DPM_EVENT_SRC(x) ((x) << 0)
187 #define DPM_EVENT_SRC_MASK (7 << 0)
188 #define DIG_THERM_DPM(x) ((x) << 14)
189 #define DIG_THERM_DPM_MASK 0x003FC000
190 #define DIG_THERM_DPM_SHIFT 14
191 #define CG_THERMAL_STATUS 0xC0300008
192 #define FDO_PWM_DUTY(x) ((x) << 9)
193 #define FDO_PWM_DUTY_MASK (0xff << 9)
194 #define FDO_PWM_DUTY_SHIFT 9
195 #define CG_THERMAL_INT 0xC030000C
196 #define CI_DIG_THERM_INTH(x) ((x) << 8)
197 #define CI_DIG_THERM_INTH_MASK 0x0000FF00
198 #define CI_DIG_THERM_INTH_SHIFT 8
199 #define CI_DIG_THERM_INTL(x) ((x) << 16)
200 #define CI_DIG_THERM_INTL_MASK 0x00FF0000
201 #define CI_DIG_THERM_INTL_SHIFT 16
202 #define THERM_INT_MASK_HIGH (1 << 24)
203 #define THERM_INT_MASK_LOW (1 << 25)
204 #define CG_MULT_THERMAL_CTRL 0xC0300010
205 #define TEMP_SEL(x) ((x) << 20)
206 #define TEMP_SEL_MASK (0xff << 20)
207 #define TEMP_SEL_SHIFT 20
208 #define CG_MULT_THERMAL_STATUS 0xC0300014
209 #define ASIC_MAX_TEMP(x) ((x) << 0)
210 #define ASIC_MAX_TEMP_MASK 0x000001ff
211 #define ASIC_MAX_TEMP_SHIFT 0
212 #define CTF_TEMP(x) ((x) << 9)
213 #define CTF_TEMP_MASK 0x0003fe00
214 #define CTF_TEMP_SHIFT 9
215
216 #define CG_FDO_CTRL0 0xC0300064
217 #define FDO_STATIC_DUTY(x) ((x) << 0)
218 #define FDO_STATIC_DUTY_MASK 0x000000FF
219 #define FDO_STATIC_DUTY_SHIFT 0
220 #define CG_FDO_CTRL1 0xC0300068
221 #define FMAX_DUTY100(x) ((x) << 0)
222 #define FMAX_DUTY100_MASK 0x000000FF
223 #define FMAX_DUTY100_SHIFT 0
224 #define CG_FDO_CTRL2 0xC030006C
225 #define TMIN(x) ((x) << 0)
226 #define TMIN_MASK 0x000000FF
227 #define TMIN_SHIFT 0
228 #define FDO_PWM_MODE(x) ((x) << 11)
229 #define FDO_PWM_MODE_MASK (7 << 11)
230 #define FDO_PWM_MODE_SHIFT 11
231 #define TACH_PWM_RESP_RATE(x) ((x) << 25)
232 #define TACH_PWM_RESP_RATE_MASK (0x7f << 25)
233 #define TACH_PWM_RESP_RATE_SHIFT 25
234 #define CG_TACH_CTRL 0xC0300070
235 # define EDGE_PER_REV(x) ((x) << 0)
236 # define EDGE_PER_REV_MASK (0x7 << 0)
237 # define EDGE_PER_REV_SHIFT 0
238 # define TARGET_PERIOD(x) ((x) << 3)
239 # define TARGET_PERIOD_MASK 0xfffffff8
240 # define TARGET_PERIOD_SHIFT 3
241 #define CG_TACH_STATUS 0xC0300074
242 # define TACH_PERIOD(x) ((x) << 0)
243 # define TACH_PERIOD_MASK 0xffffffff
244 # define TACH_PERIOD_SHIFT 0
245
246 #define CG_ECLK_CNTL 0xC05000AC
247 # define ECLK_DIVIDER_MASK 0x7f
248 # define ECLK_DIR_CNTL_EN (1 << 8)
249 #define CG_ECLK_STATUS 0xC05000B0
250 # define ECLK_STATUS (1 << 0)
251
252 #define CG_SPLL_FUNC_CNTL 0xC0500140
253 #define SPLL_RESET (1 << 0)
254 #define SPLL_PWRON (1 << 1)
255 #define SPLL_BYPASS_EN (1 << 3)
256 #define SPLL_REF_DIV(x) ((x) << 5)
257 #define SPLL_REF_DIV_MASK (0x3f << 5)
258 #define SPLL_PDIV_A(x) ((x) << 20)
259 #define SPLL_PDIV_A_MASK (0x7f << 20)
260 #define SPLL_PDIV_A_SHIFT 20
261 #define CG_SPLL_FUNC_CNTL_2 0xC0500144
262 #define SCLK_MUX_SEL(x) ((x) << 0)
263 #define SCLK_MUX_SEL_MASK (0x1ff << 0)
264 #define CG_SPLL_FUNC_CNTL_3 0xC0500148
265 #define SPLL_FB_DIV(x) ((x) << 0)
266 #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
267 #define SPLL_FB_DIV_SHIFT 0
268 #define SPLL_DITHEN (1 << 28)
269 #define CG_SPLL_FUNC_CNTL_4 0xC050014C
270
271 #define CG_SPLL_SPREAD_SPECTRUM 0xC0500164
272 #define SSEN (1 << 0)
273 #define CLK_S(x) ((x) << 4)
274 #define CLK_S_MASK (0xfff << 4)
275 #define CLK_S_SHIFT 4
276 #define CG_SPLL_SPREAD_SPECTRUM_2 0xC0500168
277 #define CLK_V(x) ((x) << 0)
278 #define CLK_V_MASK (0x3ffffff << 0)
279 #define CLK_V_SHIFT 0
280
281 #define MPLL_BYPASSCLK_SEL 0xC050019C
282 # define MPLL_CLKOUT_SEL(x) ((x) << 8)
283 # define MPLL_CLKOUT_SEL_MASK 0xFF00
284 #define CG_CLKPIN_CNTL 0xC05001A0
285 # define XTALIN_DIVIDE (1 << 1)
286 # define BCLK_AS_XCLK (1 << 2)
287 #define CG_CLKPIN_CNTL_2 0xC05001A4
288 # define FORCE_BIF_REFCLK_EN (1 << 3)
289 # define MUX_TCLK_TO_XCLK (1 << 8)
290 #define THM_CLK_CNTL 0xC05001A8
291 # define CMON_CLK_SEL(x) ((x) << 0)
292 # define CMON_CLK_SEL_MASK 0xFF
293 # define TMON_CLK_SEL(x) ((x) << 8)
294 # define TMON_CLK_SEL_MASK 0xFF00
295 #define MISC_CLK_CTRL 0xC05001AC
296 # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
297 # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
298 # define ZCLK_SEL(x) ((x) << 8)
299 # define ZCLK_SEL_MASK 0xFF00
300
301 /* KV/KB */
302 #define CG_THERMAL_INT_CTRL 0xC2100028
303 #define DIG_THERM_INTH(x) ((x) << 0)
304 #define DIG_THERM_INTH_MASK 0x000000FF
305 #define DIG_THERM_INTH_SHIFT 0
306 #define DIG_THERM_INTL(x) ((x) << 8)
307 #define DIG_THERM_INTL_MASK 0x0000FF00
308 #define DIG_THERM_INTL_SHIFT 8
309 #define THERM_INTH_MASK (1 << 24)
310 #define THERM_INTL_MASK (1 << 25)
311
312 /* PCIE registers idx/data 0x38/0x3c */
313 #define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
314 # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
315 # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
316 # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
317 # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
318 # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
319 # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
320 # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
321 # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
322 # define PLL_RAMP_UP_TIME_0_SHIFT 24
323 #define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
324 # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
325 # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
326 # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
327 # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
328 # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
329 # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
330 # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
331 # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
332 # define PLL_RAMP_UP_TIME_1_SHIFT 24
333
334 #define PCIE_CNTL2 0x1001001c /* PCIE */
335 # define SLV_MEM_LS_EN (1 << 16)
336 # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
337 # define MST_MEM_LS_EN (1 << 18)
338 # define REPLAY_MEM_LS_EN (1 << 19)
339
340 #define PCIE_LC_STATUS1 0x1400028 /* PCIE */
341 # define LC_REVERSE_RCVR (1 << 0)
342 # define LC_REVERSE_XMIT (1 << 1)
343 # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
344 # define LC_OPERATING_LINK_WIDTH_SHIFT 2
345 # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
346 # define LC_DETECTED_LINK_WIDTH_SHIFT 5
347
348 #define PCIE_P_CNTL 0x1400040 /* PCIE */
349 # define P_IGNORE_EDB_ERR (1 << 6)
350
351 #define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
352 #define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
353
354 #define PCIE_LC_CNTL 0x100100A0 /* PCIE */
355 # define LC_L0S_INACTIVITY(x) ((x) << 8)
356 # define LC_L0S_INACTIVITY_MASK (0xf << 8)
357 # define LC_L0S_INACTIVITY_SHIFT 8
358 # define LC_L1_INACTIVITY(x) ((x) << 12)
359 # define LC_L1_INACTIVITY_MASK (0xf << 12)
360 # define LC_L1_INACTIVITY_SHIFT 12
361 # define LC_PMI_TO_L1_DIS (1 << 16)
362 # define LC_ASPM_TO_L1_DIS (1 << 24)
363
364 #define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
365 # define LC_LINK_WIDTH_SHIFT 0
366 # define LC_LINK_WIDTH_MASK 0x7
367 # define LC_LINK_WIDTH_X0 0
368 # define LC_LINK_WIDTH_X1 1
369 # define LC_LINK_WIDTH_X2 2
370 # define LC_LINK_WIDTH_X4 3
371 # define LC_LINK_WIDTH_X8 4
372 # define LC_LINK_WIDTH_X16 6
373 # define LC_LINK_WIDTH_RD_SHIFT 4
374 # define LC_LINK_WIDTH_RD_MASK 0x70
375 # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
376 # define LC_RECONFIG_NOW (1 << 8)
377 # define LC_RENEGOTIATION_SUPPORT (1 << 9)
378 # define LC_RENEGOTIATE_EN (1 << 10)
379 # define LC_SHORT_RECONFIG_EN (1 << 11)
380 # define LC_UPCONFIGURE_SUPPORT (1 << 12)
381 # define LC_UPCONFIGURE_DIS (1 << 13)
382 # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
383 # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
384 # define LC_DYN_LANES_PWR_STATE_SHIFT 21
385 #define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
386 # define LC_XMIT_N_FTS(x) ((x) << 0)
387 # define LC_XMIT_N_FTS_MASK (0xff << 0)
388 # define LC_XMIT_N_FTS_SHIFT 0
389 # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
390 # define LC_N_FTS_MASK (0xff << 24)
391 #define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
392 # define LC_GEN2_EN_STRAP (1 << 0)
393 # define LC_GEN3_EN_STRAP (1 << 1)
394 # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
395 # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
396 # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
397 # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
398 # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
399 # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
400 # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
401 # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
402 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
403 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
404 # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
405 # define LC_CURRENT_DATA_RATE_SHIFT 13
406 # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
407 # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
408 # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
409 # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
410 # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
411
412 #define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
413 # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
414 # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
415
416 #define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
417 # define LC_GO_TO_RECOVERY (1 << 30)
418 #define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
419 # define LC_REDO_EQ (1 << 5)
420 # define LC_SET_QUIESCE (1 << 13)
421
422 /* direct registers */
423 #define PCIE_INDEX 0x38
424 #define PCIE_DATA 0x3C
425
426 #define SMC_IND_INDEX_0 0x200
427 #define SMC_IND_DATA_0 0x204
428
429 #define SMC_IND_ACCESS_CNTL 0x240
430 #define AUTO_INCREMENT_IND_0 (1 << 0)
431
432 #define SMC_MESSAGE_0 0x250
433 #define SMC_MSG_MASK 0xffff
434 #define SMC_RESP_0 0x254
435 #define SMC_RESP_MASK 0xffff
436
437 #define SMC_MSG_ARG_0 0x290
438
439 #define VGA_HDP_CONTROL 0x328
440 #define VGA_MEMORY_DISABLE (1 << 4)
441
442 #define DMIF_ADDR_CALC 0xC00
443
444 #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
445 # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
446 # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
447
448 #define SRBM_GFX_CNTL 0xE44
449 #define PIPEID(x) ((x) << 0)
450 #define MEID(x) ((x) << 2)
451 #define VMID(x) ((x) << 4)
452 #define QUEUEID(x) ((x) << 8)
453
454 #define SRBM_STATUS2 0xE4C
455 #define SDMA_BUSY (1 << 5)
456 #define SDMA1_BUSY (1 << 6)
457 #define SRBM_STATUS 0xE50
458 #define UVD_RQ_PENDING (1 << 1)
459 #define GRBM_RQ_PENDING (1 << 5)
460 #define VMC_BUSY (1 << 8)
461 #define MCB_BUSY (1 << 9)
462 #define MCB_NON_DISPLAY_BUSY (1 << 10)
463 #define MCC_BUSY (1 << 11)
464 #define MCD_BUSY (1 << 12)
465 #define SEM_BUSY (1 << 14)
466 #define IH_BUSY (1 << 17)
467 #define UVD_BUSY (1 << 19)
468
469 #define SRBM_SOFT_RESET 0xE60
470 #define SOFT_RESET_BIF (1 << 1)
471 #define SOFT_RESET_R0PLL (1 << 4)
472 #define SOFT_RESET_DC (1 << 5)
473 #define SOFT_RESET_SDMA1 (1 << 6)
474 #define SOFT_RESET_GRBM (1 << 8)
475 #define SOFT_RESET_HDP (1 << 9)
476 #define SOFT_RESET_IH (1 << 10)
477 #define SOFT_RESET_MC (1 << 11)
478 #define SOFT_RESET_ROM (1 << 14)
479 #define SOFT_RESET_SEM (1 << 15)
480 #define SOFT_RESET_VMC (1 << 17)
481 #define SOFT_RESET_SDMA (1 << 20)
482 #define SOFT_RESET_TST (1 << 21)
483 #define SOFT_RESET_REGBB (1 << 22)
484 #define SOFT_RESET_ORB (1 << 23)
485 #define SOFT_RESET_VCE (1 << 24)
486
487 #define SRBM_READ_ERROR 0xE98
488 #define SRBM_INT_CNTL 0xEA0
489 #define SRBM_INT_ACK 0xEA8
490
491 #define VM_L2_CNTL 0x1400
492 #define ENABLE_L2_CACHE (1 << 0)
493 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
494 #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
495 #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
496 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
497 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
498 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
499 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
500 #define VM_L2_CNTL2 0x1404
501 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
502 #define INVALIDATE_L2_CACHE (1 << 1)
503 #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
504 #define INVALIDATE_PTE_AND_PDE_CACHES 0
505 #define INVALIDATE_ONLY_PTE_CACHES 1
506 #define INVALIDATE_ONLY_PDE_CACHES 2
507 #define VM_L2_CNTL3 0x1408
508 #define BANK_SELECT(x) ((x) << 0)
509 #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
510 #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
511 #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
512 #define VM_L2_STATUS 0x140C
513 #define L2_BUSY (1 << 0)
514 #define VM_CONTEXT0_CNTL 0x1410
515 #define ENABLE_CONTEXT (1 << 0)
516 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
517 #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
518 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
519 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
520 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
521 #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
522 #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
523 #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
524 #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
525 #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
526 #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
527 #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
528 #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
529 #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24)
530 #define VM_CONTEXT1_CNTL 0x1414
531 #define VM_CONTEXT0_CNTL2 0x1430
532 #define VM_CONTEXT1_CNTL2 0x1434
533 #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
534 #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
535 #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
536 #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
537 #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
538 #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
539 #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
540 #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
541
542 #define VM_INVALIDATE_REQUEST 0x1478
543 #define VM_INVALIDATE_RESPONSE 0x147c
544
545 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
546 #define PROTECTIONS_MASK (0xf << 0)
547 #define PROTECTIONS_SHIFT 0
548 /* bit 0: range
549 * bit 1: pde0
550 * bit 2: valid
551 * bit 3: read
552 * bit 4: write
553 */
554 #define MEMORY_CLIENT_ID_MASK (0xff << 12)
555 #define HAWAII_MEMORY_CLIENT_ID_MASK (0x1ff << 12)
556 #define MEMORY_CLIENT_ID_SHIFT 12
557 #define MEMORY_CLIENT_RW_MASK (1 << 24)
558 #define MEMORY_CLIENT_RW_SHIFT 24
559 #define FAULT_VMID_MASK (0xf << 25)
560 #define FAULT_VMID_SHIFT 25
561
562 #define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
563
564 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
565
566 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
567 #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
568
569 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
570 #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
571 #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
572 #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
573 #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
574 #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
575 #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
576 #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
577 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
578 #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
579
580 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
581 #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
582
583 #define VM_L2_CG 0x15c0
584 #define MC_CG_ENABLE (1 << 18)
585 #define MC_LS_ENABLE (1 << 19)
586
587 #define MC_SHARED_CHMAP 0x2004
588 #define NOOFCHAN_SHIFT 12
589 #define NOOFCHAN_MASK 0x0000f000
590 #define MC_SHARED_CHREMAP 0x2008
591
592 #define CHUB_CONTROL 0x1864
593 #define BYPASS_VM (1 << 0)
594
595 #define MC_VM_FB_LOCATION 0x2024
596 #define MC_VM_AGP_TOP 0x2028
597 #define MC_VM_AGP_BOT 0x202C
598 #define MC_VM_AGP_BASE 0x2030
599 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
600 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
601 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
602
603 #define MC_VM_MX_L1_TLB_CNTL 0x2064
604 #define ENABLE_L1_TLB (1 << 0)
605 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
606 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
607 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
608 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
609 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
610 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
611 #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
612 #define MC_VM_FB_OFFSET 0x2068
613
614 #define MC_SHARED_BLACKOUT_CNTL 0x20ac
615
616 #define MC_HUB_MISC_HUB_CG 0x20b8
617 #define MC_HUB_MISC_VM_CG 0x20bc
618
619 #define MC_HUB_MISC_SIP_CG 0x20c0
620
621 #define MC_XPB_CLK_GAT 0x2478
622
623 #define MC_CITF_MISC_RD_CG 0x2648
624 #define MC_CITF_MISC_WR_CG 0x264c
625 #define MC_CITF_MISC_VM_CG 0x2650
626
627 #define MC_ARB_RAMCFG 0x2760
628 #define NOOFBANK_SHIFT 0
629 #define NOOFBANK_MASK 0x00000003
630 #define NOOFRANK_SHIFT 2
631 #define NOOFRANK_MASK 0x00000004
632 #define NOOFROWS_SHIFT 3
633 #define NOOFROWS_MASK 0x00000038
634 #define NOOFCOLS_SHIFT 6
635 #define NOOFCOLS_MASK 0x000000C0
636 #define CHANSIZE_SHIFT 8
637 #define CHANSIZE_MASK 0x00000100
638 #define NOOFGROUPS_SHIFT 12
639 #define NOOFGROUPS_MASK 0x00001000
640
641 #define MC_ARB_DRAM_TIMING 0x2774
642 #define MC_ARB_DRAM_TIMING2 0x2778
643
644 #define MC_ARB_BURST_TIME 0x2808
645 #define STATE0(x) ((x) << 0)
646 #define STATE0_MASK (0x1f << 0)
647 #define STATE0_SHIFT 0
648 #define STATE1(x) ((x) << 5)
649 #define STATE1_MASK (0x1f << 5)
650 #define STATE1_SHIFT 5
651 #define STATE2(x) ((x) << 10)
652 #define STATE2_MASK (0x1f << 10)
653 #define STATE2_SHIFT 10
654 #define STATE3(x) ((x) << 15)
655 #define STATE3_MASK (0x1f << 15)
656 #define STATE3_SHIFT 15
657
658 #define MC_SEQ_RAS_TIMING 0x28a0
659 #define MC_SEQ_CAS_TIMING 0x28a4
660 #define MC_SEQ_MISC_TIMING 0x28a8
661 #define MC_SEQ_MISC_TIMING2 0x28ac
662 #define MC_SEQ_PMG_TIMING 0x28b0
663 #define MC_SEQ_RD_CTL_D0 0x28b4
664 #define MC_SEQ_RD_CTL_D1 0x28b8
665 #define MC_SEQ_WR_CTL_D0 0x28bc
666 #define MC_SEQ_WR_CTL_D1 0x28c0
667
668 #define MC_SEQ_SUP_CNTL 0x28c8
669 #define RUN_MASK (1 << 0)
670 #define MC_SEQ_SUP_PGM 0x28cc
671 #define MC_PMG_AUTO_CMD 0x28d0
672
673 #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
674 #define TRAIN_DONE_D0 (1 << 30)
675 #define TRAIN_DONE_D1 (1 << 31)
676
677 #define MC_IO_PAD_CNTL_D0 0x29d0
678 #define MEM_FALL_OUT_CMD (1 << 8)
679
680 #define MC_SEQ_MISC0 0x2a00
681 #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
682 #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
683 #define MC_SEQ_MISC0_VEN_ID_VALUE 3
684 #define MC_SEQ_MISC0_REV_ID_SHIFT 12
685 #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
686 #define MC_SEQ_MISC0_REV_ID_VALUE 1
687 #define MC_SEQ_MISC0_GDDR5_SHIFT 28
688 #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
689 #define MC_SEQ_MISC0_GDDR5_VALUE 5
690 #define MC_SEQ_MISC1 0x2a04
691 #define MC_SEQ_RESERVE_M 0x2a08
692 #define MC_PMG_CMD_EMRS 0x2a0c
693
694 #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
695 #define MC_SEQ_IO_DEBUG_DATA 0x2a48
696
697 #define MC_SEQ_MISC5 0x2a54
698 #define MC_SEQ_MISC6 0x2a58
699
700 #define MC_SEQ_MISC7 0x2a64
701
702 #define MC_SEQ_RAS_TIMING_LP 0x2a6c
703 #define MC_SEQ_CAS_TIMING_LP 0x2a70
704 #define MC_SEQ_MISC_TIMING_LP 0x2a74
705 #define MC_SEQ_MISC_TIMING2_LP 0x2a78
706 #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
707 #define MC_SEQ_WR_CTL_D1_LP 0x2a80
708 #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
709 #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
710
711 #define MC_PMG_CMD_MRS 0x2aac
712
713 #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
714 #define MC_SEQ_RD_CTL_D1_LP 0x2b20
715
716 #define MC_PMG_CMD_MRS1 0x2b44
717 #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
718 #define MC_SEQ_PMG_TIMING_LP 0x2b4c
719
720 #define MC_SEQ_WR_CTL_2 0x2b54
721 #define MC_SEQ_WR_CTL_2_LP 0x2b58
722 #define MC_PMG_CMD_MRS2 0x2b5c
723 #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
724
725 #define MCLK_PWRMGT_CNTL 0x2ba0
726 # define DLL_SPEED(x) ((x) << 0)
727 # define DLL_SPEED_MASK (0x1f << 0)
728 # define DLL_READY (1 << 6)
729 # define MC_INT_CNTL (1 << 7)
730 # define MRDCK0_PDNB (1 << 8)
731 # define MRDCK1_PDNB (1 << 9)
732 # define MRDCK0_RESET (1 << 16)
733 # define MRDCK1_RESET (1 << 17)
734 # define DLL_READY_READ (1 << 24)
735 #define DLL_CNTL 0x2ba4
736 # define MRDCK0_BYPASS (1 << 24)
737 # define MRDCK1_BYPASS (1 << 25)
738
739 #define MPLL_FUNC_CNTL 0x2bb4
740 #define BWCTRL(x) ((x) << 20)
741 #define BWCTRL_MASK (0xff << 20)
742 #define MPLL_FUNC_CNTL_1 0x2bb8
743 #define VCO_MODE(x) ((x) << 0)
744 #define VCO_MODE_MASK (3 << 0)
745 #define CLKFRAC(x) ((x) << 4)
746 #define CLKFRAC_MASK (0xfff << 4)
747 #define CLKF(x) ((x) << 16)
748 #define CLKF_MASK (0xfff << 16)
749 #define MPLL_FUNC_CNTL_2 0x2bbc
750 #define MPLL_AD_FUNC_CNTL 0x2bc0
751 #define YCLK_POST_DIV(x) ((x) << 0)
752 #define YCLK_POST_DIV_MASK (7 << 0)
753 #define MPLL_DQ_FUNC_CNTL 0x2bc4
754 #define YCLK_SEL(x) ((x) << 4)
755 #define YCLK_SEL_MASK (1 << 4)
756
757 #define MPLL_SS1 0x2bcc
758 #define CLKV(x) ((x) << 0)
759 #define CLKV_MASK (0x3ffffff << 0)
760 #define MPLL_SS2 0x2bd0
761 #define CLKS(x) ((x) << 0)
762 #define CLKS_MASK (0xfff << 0)
763
764 #define HDP_HOST_PATH_CNTL 0x2C00
765 #define CLOCK_GATING_DIS (1 << 23)
766 #define HDP_NONSURFACE_BASE 0x2C04
767 #define HDP_NONSURFACE_INFO 0x2C08
768 #define HDP_NONSURFACE_SIZE 0x2C0C
769
770 #define HDP_ADDR_CONFIG 0x2F48
771 #define HDP_MISC_CNTL 0x2F4C
772 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
773 #define HDP_MEM_POWER_LS 0x2F50
774 #define HDP_LS_ENABLE (1 << 0)
775
776 #define ATC_MISC_CG 0x3350
777
778 #define GMCON_RENG_EXECUTE 0x3508
779 #define RENG_EXECUTE_ON_PWR_UP (1 << 0)
780 #define GMCON_MISC 0x350c
781 #define RENG_EXECUTE_ON_REG_UPDATE (1 << 11)
782 #define STCTRL_STUTTER_EN (1 << 16)
783
784 #define GMCON_PGFSM_CONFIG 0x3538
785 #define GMCON_PGFSM_WRITE 0x353c
786 #define GMCON_PGFSM_READ 0x3540
787 #define GMCON_MISC3 0x3544
788
789 #define MC_SEQ_CNTL_3 0x3600
790 # define CAC_EN (1 << 31)
791 #define MC_SEQ_G5PDX_CTRL 0x3604
792 #define MC_SEQ_G5PDX_CTRL_LP 0x3608
793 #define MC_SEQ_G5PDX_CMD0 0x360c
794 #define MC_SEQ_G5PDX_CMD0_LP 0x3610
795 #define MC_SEQ_G5PDX_CMD1 0x3614
796 #define MC_SEQ_G5PDX_CMD1_LP 0x3618
797
798 #define MC_SEQ_PMG_DVS_CTL 0x3628
799 #define MC_SEQ_PMG_DVS_CTL_LP 0x362c
800 #define MC_SEQ_PMG_DVS_CMD 0x3630
801 #define MC_SEQ_PMG_DVS_CMD_LP 0x3634
802 #define MC_SEQ_DLL_STBY 0x3638
803 #define MC_SEQ_DLL_STBY_LP 0x363c
804
805 #define IH_RB_CNTL 0x3e00
806 # define IH_RB_ENABLE (1 << 0)
807 # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
808 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
809 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
810 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
811 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
812 # define IH_WPTR_OVERFLOW_CLEAR (1U << 31)
813 #define IH_RB_BASE 0x3e04
814 #define IH_RB_RPTR 0x3e08
815 #define IH_RB_WPTR 0x3e0c
816 # define RB_OVERFLOW (1 << 0)
817 # define WPTR_OFFSET_MASK 0x3fffc
818 #define IH_RB_WPTR_ADDR_HI 0x3e10
819 #define IH_RB_WPTR_ADDR_LO 0x3e14
820 #define IH_CNTL 0x3e18
821 # define ENABLE_INTR (1 << 0)
822 # define IH_MC_SWAP(x) ((x) << 1)
823 # define IH_MC_SWAP_NONE 0
824 # define IH_MC_SWAP_16BIT 1
825 # define IH_MC_SWAP_32BIT 2
826 # define IH_MC_SWAP_64BIT 3
827 # define RPTR_REARM (1 << 4)
828 # define MC_WRREQ_CREDIT(x) ((x) << 15)
829 # define MC_WR_CLEAN_CNT(x) ((x) << 20)
830 # define MC_VMID(x) ((x) << 25)
831
832 #define BIF_LNCNT_RESET 0x5220
833 # define RESET_LNCNT_EN (1 << 0)
834
835 #define CONFIG_MEMSIZE 0x5428
836
837 #define INTERRUPT_CNTL 0x5468
838 # define IH_DUMMY_RD_OVERRIDE (1 << 0)
839 # define IH_DUMMY_RD_EN (1 << 1)
840 # define IH_REQ_NONSNOOP_EN (1 << 3)
841 # define GEN_IH_INT_EN (1 << 8)
842 #define INTERRUPT_CNTL2 0x546c
843
844 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
845
846 #define BIF_FB_EN 0x5490
847 #define FB_READ_EN (1 << 0)
848 #define FB_WRITE_EN (1 << 1)
849
850 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
851
852 #define GPU_HDP_FLUSH_REQ 0x54DC
853 #define GPU_HDP_FLUSH_DONE 0x54E0
854 #define CP0 (1 << 0)
855 #define CP1 (1 << 1)
856 #define CP2 (1 << 2)
857 #define CP3 (1 << 3)
858 #define CP4 (1 << 4)
859 #define CP5 (1 << 5)
860 #define CP6 (1 << 6)
861 #define CP7 (1 << 7)
862 #define CP8 (1 << 8)
863 #define CP9 (1 << 9)
864 #define SDMA0 (1 << 10)
865 #define SDMA1 (1 << 11)
866
867 /* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
868 #define LB_MEMORY_CTRL 0x6b04
869 #define LB_MEMORY_SIZE(x) ((x) << 0)
870 #define LB_MEMORY_CONFIG(x) ((x) << 20)
871
872 #define DPG_WATERMARK_MASK_CONTROL 0x6cc8
873 # define LATENCY_WATERMARK_MASK(x) ((x) << 8)
874 #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
875 # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
876 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
877
878 /* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
879 #define LB_VLINE_STATUS 0x6b24
880 # define VLINE_OCCURRED (1 << 0)
881 # define VLINE_ACK (1 << 4)
882 # define VLINE_STAT (1 << 12)
883 # define VLINE_INTERRUPT (1 << 16)
884 # define VLINE_INTERRUPT_TYPE (1 << 17)
885 /* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
886 #define LB_VBLANK_STATUS 0x6b2c
887 # define VBLANK_OCCURRED (1 << 0)
888 # define VBLANK_ACK (1 << 4)
889 # define VBLANK_STAT (1 << 12)
890 # define VBLANK_INTERRUPT (1 << 16)
891 # define VBLANK_INTERRUPT_TYPE (1 << 17)
892
893 /* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
894 #define LB_INTERRUPT_MASK 0x6b20
895 # define VBLANK_INTERRUPT_MASK (1 << 0)
896 # define VLINE_INTERRUPT_MASK (1 << 4)
897 # define VLINE2_INTERRUPT_MASK (1 << 8)
898
899 #define DISP_INTERRUPT_STATUS 0x60f4
900 # define LB_D1_VLINE_INTERRUPT (1 << 2)
901 # define LB_D1_VBLANK_INTERRUPT (1 << 3)
902 # define DC_HPD1_INTERRUPT (1 << 17)
903 # define DC_HPD1_RX_INTERRUPT (1 << 18)
904 # define DACA_AUTODETECT_INTERRUPT (1 << 22)
905 # define DACB_AUTODETECT_INTERRUPT (1 << 23)
906 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
907 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
908 #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
909 # define LB_D2_VLINE_INTERRUPT (1 << 2)
910 # define LB_D2_VBLANK_INTERRUPT (1 << 3)
911 # define DC_HPD2_INTERRUPT (1 << 17)
912 # define DC_HPD2_RX_INTERRUPT (1 << 18)
913 # define DISP_TIMER_INTERRUPT (1 << 24)
914 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
915 # define LB_D3_VLINE_INTERRUPT (1 << 2)
916 # define LB_D3_VBLANK_INTERRUPT (1 << 3)
917 # define DC_HPD3_INTERRUPT (1 << 17)
918 # define DC_HPD3_RX_INTERRUPT (1 << 18)
919 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
920 # define LB_D4_VLINE_INTERRUPT (1 << 2)
921 # define LB_D4_VBLANK_INTERRUPT (1 << 3)
922 # define DC_HPD4_INTERRUPT (1 << 17)
923 # define DC_HPD4_RX_INTERRUPT (1 << 18)
924 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
925 # define LB_D5_VLINE_INTERRUPT (1 << 2)
926 # define LB_D5_VBLANK_INTERRUPT (1 << 3)
927 # define DC_HPD5_INTERRUPT (1 << 17)
928 # define DC_HPD5_RX_INTERRUPT (1 << 18)
929 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
930 # define LB_D6_VLINE_INTERRUPT (1 << 2)
931 # define LB_D6_VBLANK_INTERRUPT (1 << 3)
932 # define DC_HPD6_INTERRUPT (1 << 17)
933 # define DC_HPD6_RX_INTERRUPT (1 << 18)
934 #define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
935
936 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
937 #define GRPH_INT_STATUS 0x6858
938 # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
939 # define GRPH_PFLIP_INT_CLEAR (1 << 8)
940 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
941 #define GRPH_INT_CONTROL 0x685c
942 # define GRPH_PFLIP_INT_MASK (1 << 0)
943 # define GRPH_PFLIP_INT_TYPE (1 << 8)
944
945 #define DAC_AUTODETECT_INT_CONTROL 0x67c8
946
947 #define DC_HPD1_INT_STATUS 0x601c
948 #define DC_HPD2_INT_STATUS 0x6028
949 #define DC_HPD3_INT_STATUS 0x6034
950 #define DC_HPD4_INT_STATUS 0x6040
951 #define DC_HPD5_INT_STATUS 0x604c
952 #define DC_HPD6_INT_STATUS 0x6058
953 # define DC_HPDx_INT_STATUS (1 << 0)
954 # define DC_HPDx_SENSE (1 << 1)
955 # define DC_HPDx_SENSE_DELAYED (1 << 4)
956 # define DC_HPDx_RX_INT_STATUS (1 << 8)
957
958 #define DC_HPD1_INT_CONTROL 0x6020
959 #define DC_HPD2_INT_CONTROL 0x602c
960 #define DC_HPD3_INT_CONTROL 0x6038
961 #define DC_HPD4_INT_CONTROL 0x6044
962 #define DC_HPD5_INT_CONTROL 0x6050
963 #define DC_HPD6_INT_CONTROL 0x605c
964 # define DC_HPDx_INT_ACK (1 << 0)
965 # define DC_HPDx_INT_POLARITY (1 << 8)
966 # define DC_HPDx_INT_EN (1 << 16)
967 # define DC_HPDx_RX_INT_ACK (1 << 20)
968 # define DC_HPDx_RX_INT_EN (1 << 24)
969
970 #define DC_HPD1_CONTROL 0x6024
971 #define DC_HPD2_CONTROL 0x6030
972 #define DC_HPD3_CONTROL 0x603c
973 #define DC_HPD4_CONTROL 0x6048
974 #define DC_HPD5_CONTROL 0x6054
975 #define DC_HPD6_CONTROL 0x6060
976 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
977 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
978 # define DC_HPDx_EN (1 << 28)
979
980 #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
981 # define STUTTER_ENABLE (1 << 0)
982
983 /* DCE8 FMT blocks */
984 #define FMT_DYNAMIC_EXP_CNTL 0x6fb4
985 # define FMT_DYNAMIC_EXP_EN (1 << 0)
986 # define FMT_DYNAMIC_EXP_MODE (1 << 4)
987 /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */
988 #define FMT_CONTROL 0x6fb8
989 # define FMT_PIXEL_ENCODING (1 << 16)
990 /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
991 #define FMT_BIT_DEPTH_CONTROL 0x6fc8
992 # define FMT_TRUNCATE_EN (1 << 0)
993 # define FMT_TRUNCATE_MODE (1 << 1)
994 # define FMT_TRUNCATE_DEPTH(x) ((x) << 4) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
995 # define FMT_SPATIAL_DITHER_EN (1 << 8)
996 # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
997 # define FMT_SPATIAL_DITHER_DEPTH(x) ((x) << 11) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
998 # define FMT_FRAME_RANDOM_ENABLE (1 << 13)
999 # define FMT_RGB_RANDOM_ENABLE (1 << 14)
1000 # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
1001 # define FMT_TEMPORAL_DITHER_EN (1 << 16)
1002 # define FMT_TEMPORAL_DITHER_DEPTH(x) ((x) << 17) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
1003 # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
1004 # define FMT_TEMPORAL_LEVEL (1 << 24)
1005 # define FMT_TEMPORAL_DITHER_RESET (1 << 25)
1006 # define FMT_25FRC_SEL(x) ((x) << 26)
1007 # define FMT_50FRC_SEL(x) ((x) << 28)
1008 # define FMT_75FRC_SEL(x) ((x) << 30)
1009 #define FMT_CLAMP_CONTROL 0x6fe4
1010 # define FMT_CLAMP_DATA_EN (1 << 0)
1011 # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
1012 # define FMT_CLAMP_6BPC 0
1013 # define FMT_CLAMP_8BPC 1
1014 # define FMT_CLAMP_10BPC 2
1015
1016 #define GRBM_CNTL 0x8000
1017 #define GRBM_READ_TIMEOUT(x) ((x) << 0)
1018
1019 #define GRBM_STATUS2 0x8008
1020 #define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
1021 #define ME0PIPE1_CF_RQ_PENDING (1 << 4)
1022 #define ME0PIPE1_PF_RQ_PENDING (1 << 5)
1023 #define ME1PIPE0_RQ_PENDING (1 << 6)
1024 #define ME1PIPE1_RQ_PENDING (1 << 7)
1025 #define ME1PIPE2_RQ_PENDING (1 << 8)
1026 #define ME1PIPE3_RQ_PENDING (1 << 9)
1027 #define ME2PIPE0_RQ_PENDING (1 << 10)
1028 #define ME2PIPE1_RQ_PENDING (1 << 11)
1029 #define ME2PIPE2_RQ_PENDING (1 << 12)
1030 #define ME2PIPE3_RQ_PENDING (1 << 13)
1031 #define RLC_RQ_PENDING (1 << 14)
1032 #define RLC_BUSY (1 << 24)
1033 #define TC_BUSY (1 << 25)
1034 #define CPF_BUSY (1 << 28)
1035 #define CPC_BUSY (1 << 29)
1036 #define CPG_BUSY (1 << 30)
1037
1038 #define GRBM_STATUS 0x8010
1039 #define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
1040 #define SRBM_RQ_PENDING (1 << 5)
1041 #define ME0PIPE0_CF_RQ_PENDING (1 << 7)
1042 #define ME0PIPE0_PF_RQ_PENDING (1 << 8)
1043 #define GDS_DMA_RQ_PENDING (1 << 9)
1044 #define DB_CLEAN (1 << 12)
1045 #define CB_CLEAN (1 << 13)
1046 #define TA_BUSY (1 << 14)
1047 #define GDS_BUSY (1 << 15)
1048 #define WD_BUSY_NO_DMA (1 << 16)
1049 #define VGT_BUSY (1 << 17)
1050 #define IA_BUSY_NO_DMA (1 << 18)
1051 #define IA_BUSY (1 << 19)
1052 #define SX_BUSY (1 << 20)
1053 #define WD_BUSY (1 << 21)
1054 #define SPI_BUSY (1 << 22)
1055 #define BCI_BUSY (1 << 23)
1056 #define SC_BUSY (1 << 24)
1057 #define PA_BUSY (1 << 25)
1058 #define DB_BUSY (1 << 26)
1059 #define CP_COHERENCY_BUSY (1 << 28)
1060 #define CP_BUSY (1 << 29)
1061 #define CB_BUSY (1 << 30)
1062 #define GUI_ACTIVE (1 << 31)
1063 #define GRBM_STATUS_SE0 0x8014
1064 #define GRBM_STATUS_SE1 0x8018
1065 #define GRBM_STATUS_SE2 0x8038
1066 #define GRBM_STATUS_SE3 0x803C
1067 #define SE_DB_CLEAN (1 << 1)
1068 #define SE_CB_CLEAN (1 << 2)
1069 #define SE_BCI_BUSY (1 << 22)
1070 #define SE_VGT_BUSY (1 << 23)
1071 #define SE_PA_BUSY (1 << 24)
1072 #define SE_TA_BUSY (1 << 25)
1073 #define SE_SX_BUSY (1 << 26)
1074 #define SE_SPI_BUSY (1 << 27)
1075 #define SE_SC_BUSY (1 << 29)
1076 #define SE_DB_BUSY (1 << 30)
1077 #define SE_CB_BUSY (1 << 31)
1078
1079 #define GRBM_SOFT_RESET 0x8020
1080 #define SOFT_RESET_CP (1 << 0) /* All CP blocks */
1081 #define SOFT_RESET_RLC (1 << 2) /* RLC */
1082 #define SOFT_RESET_GFX (1 << 16) /* GFX */
1083 #define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
1084 #define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
1085 #define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
1086
1087 #define GRBM_INT_CNTL 0x8060
1088 # define RDERR_INT_ENABLE (1 << 0)
1089 # define GUI_IDLE_INT_ENABLE (1 << 19)
1090
1091 #define CP_CPC_STATUS 0x8210
1092 #define CP_CPC_BUSY_STAT 0x8214
1093 #define CP_CPC_STALLED_STAT1 0x8218
1094 #define CP_CPF_STATUS 0x821c
1095 #define CP_CPF_BUSY_STAT 0x8220
1096 #define CP_CPF_STALLED_STAT1 0x8224
1097
1098 #define CP_MEC_CNTL 0x8234
1099 #define MEC_ME2_HALT (1 << 28)
1100 #define MEC_ME1_HALT (1 << 30)
1101
1102 #define CP_MEC_CNTL 0x8234
1103 #define MEC_ME2_HALT (1 << 28)
1104 #define MEC_ME1_HALT (1 << 30)
1105
1106 #define CP_STALLED_STAT3 0x8670
1107 #define CP_STALLED_STAT1 0x8674
1108 #define CP_STALLED_STAT2 0x8678
1109
1110 #define CP_STAT 0x8680
1111
1112 #define CP_ME_CNTL 0x86D8
1113 #define CP_CE_HALT (1 << 24)
1114 #define CP_PFP_HALT (1 << 26)
1115 #define CP_ME_HALT (1 << 28)
1116
1117 #define CP_RB0_RPTR 0x8700
1118 #define CP_RB_WPTR_DELAY 0x8704
1119 #define CP_RB_WPTR_POLL_CNTL 0x8708
1120 #define IDLE_POLL_COUNT(x) ((x) << 16)
1121 #define IDLE_POLL_COUNT_MASK (0xffff << 16)
1122
1123 #define CP_MEQ_THRESHOLDS 0x8764
1124 #define MEQ1_START(x) ((x) << 0)
1125 #define MEQ2_START(x) ((x) << 8)
1126
1127 #define VGT_VTX_VECT_EJECT_REG 0x88B0
1128
1129 #define VGT_CACHE_INVALIDATION 0x88C4
1130 #define CACHE_INVALIDATION(x) ((x) << 0)
1131 #define VC_ONLY 0
1132 #define TC_ONLY 1
1133 #define VC_AND_TC 2
1134 #define AUTO_INVLD_EN(x) ((x) << 6)
1135 #define NO_AUTO 0
1136 #define ES_AUTO 1
1137 #define GS_AUTO 2
1138 #define ES_AND_GS_AUTO 3
1139
1140 #define VGT_GS_VERTEX_REUSE 0x88D4
1141
1142 #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
1143 #define INACTIVE_CUS_MASK 0xFFFF0000
1144 #define INACTIVE_CUS_SHIFT 16
1145 #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
1146
1147 #define PA_CL_ENHANCE 0x8A14
1148 #define CLIP_VTX_REORDER_ENA (1 << 0)
1149 #define NUM_CLIP_SEQ(x) ((x) << 1)
1150
1151 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
1152 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1153 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
1154
1155 #define PA_SC_FIFO_SIZE 0x8BCC
1156 #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
1157 #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
1158 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
1159 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
1160
1161 #define PA_SC_ENHANCE 0x8BF0
1162 #define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
1163 #define DISABLE_PA_SC_GUIDANCE (1 << 13)
1164
1165 #define SQ_CONFIG 0x8C00
1166
1167 #define SH_MEM_BASES 0x8C28
1168 /* if PTR32, these are the bases for scratch and lds */
1169 #define PRIVATE_BASE(x) ((x) << 0) /* scratch */
1170 #define SHARED_BASE(x) ((x) << 16) /* LDS */
1171 #define SH_MEM_APE1_BASE 0x8C2C
1172 /* if PTR32, this is the base location of GPUVM */
1173 #define SH_MEM_APE1_LIMIT 0x8C30
1174 /* if PTR32, this is the upper limit of GPUVM */
1175 #define SH_MEM_CONFIG 0x8C34
1176 #define PTR32 (1 << 0)
1177 #define ALIGNMENT_MODE(x) ((x) << 2)
1178 #define SH_MEM_ALIGNMENT_MODE_DWORD 0
1179 #define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
1180 #define SH_MEM_ALIGNMENT_MODE_STRICT 2
1181 #define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
1182 #define DEFAULT_MTYPE(x) ((x) << 4)
1183 #define APE1_MTYPE(x) ((x) << 7)
1184 /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
1185 #define MTYPE_CACHED 0
1186 #define MTYPE_NONCACHED 3
1187
1188 #define SX_DEBUG_1 0x9060
1189
1190 #define SPI_CONFIG_CNTL 0x9100
1191
1192 #define SPI_CONFIG_CNTL_1 0x913C
1193 #define VTX_DONE_DELAY(x) ((x) << 0)
1194 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
1195
1196 #define TA_CNTL_AUX 0x9508
1197
1198 #define DB_DEBUG 0x9830
1199 #define DB_DEBUG2 0x9834
1200 #define DB_DEBUG3 0x9838
1201
1202 #define CC_RB_BACKEND_DISABLE 0x98F4
1203 #define BACKEND_DISABLE(x) ((x) << 16)
1204 #define GB_ADDR_CONFIG 0x98F8
1205 #define NUM_PIPES(x) ((x) << 0)
1206 #define NUM_PIPES_MASK 0x00000007
1207 #define NUM_PIPES_SHIFT 0
1208 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
1209 #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
1210 #define PIPE_INTERLEAVE_SIZE_SHIFT 4
1211 #define NUM_SHADER_ENGINES(x) ((x) << 12)
1212 #define NUM_SHADER_ENGINES_MASK 0x00003000
1213 #define NUM_SHADER_ENGINES_SHIFT 12
1214 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
1215 #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
1216 #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
1217 #define ROW_SIZE(x) ((x) << 28)
1218 #define ROW_SIZE_MASK 0x30000000
1219 #define ROW_SIZE_SHIFT 28
1220
1221 #define GB_TILE_MODE0 0x9910
1222 # define ARRAY_MODE(x) ((x) << 2)
1223 # define ARRAY_LINEAR_GENERAL 0
1224 # define ARRAY_LINEAR_ALIGNED 1
1225 # define ARRAY_1D_TILED_THIN1 2
1226 # define ARRAY_2D_TILED_THIN1 4
1227 # define ARRAY_PRT_TILED_THIN1 5
1228 # define ARRAY_PRT_2D_TILED_THIN1 6
1229 # define PIPE_CONFIG(x) ((x) << 6)
1230 # define ADDR_SURF_P2 0
1231 # define ADDR_SURF_P4_8x16 4
1232 # define ADDR_SURF_P4_16x16 5
1233 # define ADDR_SURF_P4_16x32 6
1234 # define ADDR_SURF_P4_32x32 7
1235 # define ADDR_SURF_P8_16x16_8x16 8
1236 # define ADDR_SURF_P8_16x32_8x16 9
1237 # define ADDR_SURF_P8_32x32_8x16 10
1238 # define ADDR_SURF_P8_16x32_16x16 11
1239 # define ADDR_SURF_P8_32x32_16x16 12
1240 # define ADDR_SURF_P8_32x32_16x32 13
1241 # define ADDR_SURF_P8_32x64_32x32 14
1242 # define ADDR_SURF_P16_32x32_8x16 16
1243 # define ADDR_SURF_P16_32x32_16x16 17
1244 # define TILE_SPLIT(x) ((x) << 11)
1245 # define ADDR_SURF_TILE_SPLIT_64B 0
1246 # define ADDR_SURF_TILE_SPLIT_128B 1
1247 # define ADDR_SURF_TILE_SPLIT_256B 2
1248 # define ADDR_SURF_TILE_SPLIT_512B 3
1249 # define ADDR_SURF_TILE_SPLIT_1KB 4
1250 # define ADDR_SURF_TILE_SPLIT_2KB 5
1251 # define ADDR_SURF_TILE_SPLIT_4KB 6
1252 # define MICRO_TILE_MODE_NEW(x) ((x) << 22)
1253 # define ADDR_SURF_DISPLAY_MICRO_TILING 0
1254 # define ADDR_SURF_THIN_MICRO_TILING 1
1255 # define ADDR_SURF_DEPTH_MICRO_TILING 2
1256 # define ADDR_SURF_ROTATED_MICRO_TILING 3
1257 # define SAMPLE_SPLIT(x) ((x) << 25)
1258 # define ADDR_SURF_SAMPLE_SPLIT_1 0
1259 # define ADDR_SURF_SAMPLE_SPLIT_2 1
1260 # define ADDR_SURF_SAMPLE_SPLIT_4 2
1261 # define ADDR_SURF_SAMPLE_SPLIT_8 3
1262
1263 #define GB_MACROTILE_MODE0 0x9990
1264 # define BANK_WIDTH(x) ((x) << 0)
1265 # define ADDR_SURF_BANK_WIDTH_1 0
1266 # define ADDR_SURF_BANK_WIDTH_2 1
1267 # define ADDR_SURF_BANK_WIDTH_4 2
1268 # define ADDR_SURF_BANK_WIDTH_8 3
1269 # define BANK_HEIGHT(x) ((x) << 2)
1270 # define ADDR_SURF_BANK_HEIGHT_1 0
1271 # define ADDR_SURF_BANK_HEIGHT_2 1
1272 # define ADDR_SURF_BANK_HEIGHT_4 2
1273 # define ADDR_SURF_BANK_HEIGHT_8 3
1274 # define MACRO_TILE_ASPECT(x) ((x) << 4)
1275 # define ADDR_SURF_MACRO_ASPECT_1 0
1276 # define ADDR_SURF_MACRO_ASPECT_2 1
1277 # define ADDR_SURF_MACRO_ASPECT_4 2
1278 # define ADDR_SURF_MACRO_ASPECT_8 3
1279 # define NUM_BANKS(x) ((x) << 6)
1280 # define ADDR_SURF_2_BANK 0
1281 # define ADDR_SURF_4_BANK 1
1282 # define ADDR_SURF_8_BANK 2
1283 # define ADDR_SURF_16_BANK 3
1284
1285 #define CB_HW_CONTROL 0x9A10
1286
1287 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
1288 #define BACKEND_DISABLE_MASK 0x00FF0000
1289 #define BACKEND_DISABLE_SHIFT 16
1290
1291 #define TCP_CHAN_STEER_LO 0xac0c
1292 #define TCP_CHAN_STEER_HI 0xac10
1293
1294 #define TC_CFG_L1_LOAD_POLICY0 0xAC68
1295 #define TC_CFG_L1_LOAD_POLICY1 0xAC6C
1296 #define TC_CFG_L1_STORE_POLICY 0xAC70
1297 #define TC_CFG_L2_LOAD_POLICY0 0xAC74
1298 #define TC_CFG_L2_LOAD_POLICY1 0xAC78
1299 #define TC_CFG_L2_STORE_POLICY0 0xAC7C
1300 #define TC_CFG_L2_STORE_POLICY1 0xAC80
1301 #define TC_CFG_L2_ATOMIC_POLICY 0xAC84
1302 #define TC_CFG_L1_VOLATILE 0xAC88
1303 #define TC_CFG_L2_VOLATILE 0xAC8C
1304
1305 #define CP_RB0_BASE 0xC100
1306 #define CP_RB0_CNTL 0xC104
1307 #define RB_BUFSZ(x) ((x) << 0)
1308 #define RB_BLKSZ(x) ((x) << 8)
1309 #define BUF_SWAP_32BIT (2 << 16)
1310 #define RB_NO_UPDATE (1 << 27)
1311 #define RB_RPTR_WR_ENA (1U << 31)
1312
1313 #define CP_RB0_RPTR_ADDR 0xC10C
1314 #define RB_RPTR_SWAP_32BIT (2 << 0)
1315 #define CP_RB0_RPTR_ADDR_HI 0xC110
1316 #define CP_RB0_WPTR 0xC114
1317
1318 #define CP_DEVICE_ID 0xC12C
1319 #define CP_ENDIAN_SWAP 0xC140
1320 #define CP_RB_VMID 0xC144
1321
1322 #define CP_PFP_UCODE_ADDR 0xC150
1323 #define CP_PFP_UCODE_DATA 0xC154
1324 #define CP_ME_RAM_RADDR 0xC158
1325 #define CP_ME_RAM_WADDR 0xC15C
1326 #define CP_ME_RAM_DATA 0xC160
1327
1328 #define CP_CE_UCODE_ADDR 0xC168
1329 #define CP_CE_UCODE_DATA 0xC16C
1330 #define CP_MEC_ME1_UCODE_ADDR 0xC170
1331 #define CP_MEC_ME1_UCODE_DATA 0xC174
1332 #define CP_MEC_ME2_UCODE_ADDR 0xC178
1333 #define CP_MEC_ME2_UCODE_DATA 0xC17C
1334
1335 #define CP_INT_CNTL_RING0 0xC1A8
1336 # define CNTX_BUSY_INT_ENABLE (1 << 19)
1337 # define CNTX_EMPTY_INT_ENABLE (1 << 20)
1338 # define PRIV_INSTR_INT_ENABLE (1 << 22)
1339 # define PRIV_REG_INT_ENABLE (1 << 23)
1340 # define OPCODE_ERROR_INT_ENABLE (1 << 24)
1341 # define TIME_STAMP_INT_ENABLE (1 << 26)
1342 # define CP_RINGID2_INT_ENABLE (1 << 29)
1343 # define CP_RINGID1_INT_ENABLE (1 << 30)
1344 # define CP_RINGID0_INT_ENABLE (1 << 31)
1345
1346 #define CP_INT_STATUS_RING0 0xC1B4
1347 # define PRIV_INSTR_INT_STAT (1 << 22)
1348 # define PRIV_REG_INT_STAT (1 << 23)
1349 # define TIME_STAMP_INT_STAT (1 << 26)
1350 # define CP_RINGID2_INT_STAT (1 << 29)
1351 # define CP_RINGID1_INT_STAT (1 << 30)
1352 # define CP_RINGID0_INT_STAT (1 << 31)
1353
1354 #define CP_MEM_SLP_CNTL 0xC1E4
1355 # define CP_MEM_LS_EN (1 << 0)
1356
1357 #define CP_CPF_DEBUG 0xC200
1358
1359 #define CP_PQ_WPTR_POLL_CNTL 0xC20C
1360 #define WPTR_POLL_EN (1U << 31)
1361
1362 #define CP_ME1_PIPE0_INT_CNTL 0xC214
1363 #define CP_ME1_PIPE1_INT_CNTL 0xC218
1364 #define CP_ME1_PIPE2_INT_CNTL 0xC21C
1365 #define CP_ME1_PIPE3_INT_CNTL 0xC220
1366 #define CP_ME2_PIPE0_INT_CNTL 0xC224
1367 #define CP_ME2_PIPE1_INT_CNTL 0xC228
1368 #define CP_ME2_PIPE2_INT_CNTL 0xC22C
1369 #define CP_ME2_PIPE3_INT_CNTL 0xC230
1370 # define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
1371 # define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
1372 # define PRIV_REG_INT_ENABLE (1 << 23)
1373 # define TIME_STAMP_INT_ENABLE (1 << 26)
1374 # define GENERIC2_INT_ENABLE (1 << 29)
1375 # define GENERIC1_INT_ENABLE (1 << 30)
1376 # define GENERIC0_INT_ENABLE (1 << 31)
1377 #define CP_ME1_PIPE0_INT_STATUS 0xC214
1378 #define CP_ME1_PIPE1_INT_STATUS 0xC218
1379 #define CP_ME1_PIPE2_INT_STATUS 0xC21C
1380 #define CP_ME1_PIPE3_INT_STATUS 0xC220
1381 #define CP_ME2_PIPE0_INT_STATUS 0xC224
1382 #define CP_ME2_PIPE1_INT_STATUS 0xC228
1383 #define CP_ME2_PIPE2_INT_STATUS 0xC22C
1384 #define CP_ME2_PIPE3_INT_STATUS 0xC230
1385 # define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
1386 # define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
1387 # define PRIV_REG_INT_STATUS (1 << 23)
1388 # define TIME_STAMP_INT_STATUS (1 << 26)
1389 # define GENERIC2_INT_STATUS (1 << 29)
1390 # define GENERIC1_INT_STATUS (1 << 30)
1391 # define GENERIC0_INT_STATUS (1 << 31)
1392
1393 #define CP_MAX_CONTEXT 0xC2B8
1394
1395 #define CP_RB0_BASE_HI 0xC2C4
1396
1397 #define RLC_CNTL 0xC300
1398 # define RLC_ENABLE (1 << 0)
1399
1400 #define RLC_MC_CNTL 0xC30C
1401
1402 #define RLC_MEM_SLP_CNTL 0xC318
1403 # define RLC_MEM_LS_EN (1 << 0)
1404
1405 #define RLC_LB_CNTR_MAX 0xC348
1406
1407 #define RLC_LB_CNTL 0xC364
1408 # define LOAD_BALANCE_ENABLE (1 << 0)
1409
1410 #define RLC_LB_CNTR_INIT 0xC36C
1411
1412 #define RLC_SAVE_AND_RESTORE_BASE 0xC374
1413 #define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
1414 #define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
1415 #define RLC_PG_DELAY_2 0xC37C
1416
1417 #define RLC_GPM_UCODE_ADDR 0xC388
1418 #define RLC_GPM_UCODE_DATA 0xC38C
1419 #define RLC_GPU_CLOCK_COUNT_LSB 0xC390
1420 #define RLC_GPU_CLOCK_COUNT_MSB 0xC394
1421 #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
1422 #define RLC_UCODE_CNTL 0xC39C
1423
1424 #define RLC_GPM_STAT 0xC400
1425 # define RLC_GPM_BUSY (1 << 0)
1426 # define GFX_POWER_STATUS (1 << 1)
1427 # define GFX_CLOCK_STATUS (1 << 2)
1428
1429 #define RLC_PG_CNTL 0xC40C
1430 # define GFX_PG_ENABLE (1 << 0)
1431 # define GFX_PG_SRC (1 << 1)
1432 # define DYN_PER_CU_PG_ENABLE (1 << 2)
1433 # define STATIC_PER_CU_PG_ENABLE (1 << 3)
1434 # define DISABLE_GDS_PG (1 << 13)
1435 # define DISABLE_CP_PG (1 << 15)
1436 # define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
1437 # define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
1438
1439 #define RLC_CGTT_MGCG_OVERRIDE 0xC420
1440 #define RLC_CGCG_CGLS_CTRL 0xC424
1441 # define CGCG_EN (1 << 0)
1442 # define CGLS_EN (1 << 1)
1443
1444 #define RLC_PG_DELAY 0xC434
1445
1446 #define RLC_LB_INIT_CU_MASK 0xC43C
1447
1448 #define RLC_LB_PARAMS 0xC444
1449
1450 #define RLC_PG_AO_CU_MASK 0xC44C
1451
1452 #define RLC_MAX_PG_CU 0xC450
1453 # define MAX_PU_CU(x) ((x) << 0)
1454 # define MAX_PU_CU_MASK (0xff << 0)
1455 #define RLC_AUTO_PG_CTRL 0xC454
1456 # define AUTO_PG_EN (1 << 0)
1457 # define GRBM_REG_SGIT(x) ((x) << 3)
1458 # define GRBM_REG_SGIT_MASK (0xffff << 3)
1459
1460 #define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
1461 #define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
1462 #define RLC_SERDES_WR_CTRL 0xC47C
1463 #define BPM_ADDR(x) ((x) << 0)
1464 #define BPM_ADDR_MASK (0xff << 0)
1465 #define CGLS_ENABLE (1 << 16)
1466 #define CGCG_OVERRIDE_0 (1 << 20)
1467 #define MGCG_OVERRIDE_0 (1 << 22)
1468 #define MGCG_OVERRIDE_1 (1 << 23)
1469
1470 #define RLC_SERDES_CU_MASTER_BUSY 0xC484
1471 #define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
1472 # define SE_MASTER_BUSY_MASK 0x0000ffff
1473 # define GC_MASTER_BUSY (1 << 16)
1474 # define TC0_MASTER_BUSY (1 << 17)
1475 # define TC1_MASTER_BUSY (1 << 18)
1476
1477 #define RLC_GPM_SCRATCH_ADDR 0xC4B0
1478 #define RLC_GPM_SCRATCH_DATA 0xC4B4
1479
1480 #define RLC_GPR_REG2 0xC4E8
1481 #define REQ 0x00000001
1482 #define MESSAGE(x) ((x) << 1)
1483 #define MESSAGE_MASK 0x0000001e
1484 #define MSG_ENTER_RLC_SAFE_MODE 1
1485 #define MSG_EXIT_RLC_SAFE_MODE 0
1486
1487 #define CP_HPD_EOP_BASE_ADDR 0xC904
1488 #define CP_HPD_EOP_BASE_ADDR_HI 0xC908
1489 #define CP_HPD_EOP_VMID 0xC90C
1490 #define CP_HPD_EOP_CONTROL 0xC910
1491 #define EOP_SIZE(x) ((x) << 0)
1492 #define EOP_SIZE_MASK (0x3f << 0)
1493 #define CP_MQD_BASE_ADDR 0xC914
1494 #define CP_MQD_BASE_ADDR_HI 0xC918
1495 #define CP_HQD_ACTIVE 0xC91C
1496 #define CP_HQD_VMID 0xC920
1497
1498 #define CP_HQD_PERSISTENT_STATE 0xC924u
1499 #define DEFAULT_CP_HQD_PERSISTENT_STATE (0x33U << 8)
1500
1501 #define CP_HQD_PIPE_PRIORITY 0xC928u
1502 #define CP_HQD_QUEUE_PRIORITY 0xC92Cu
1503 #define CP_HQD_QUANTUM 0xC930u
1504 #define QUANTUM_EN 1U
1505 #define QUANTUM_SCALE_1MS (1U << 4)
1506 #define QUANTUM_DURATION(x) ((x) << 8)
1507
1508 #define CP_HQD_PQ_BASE 0xC934
1509 #define CP_HQD_PQ_BASE_HI 0xC938
1510 #define CP_HQD_PQ_RPTR 0xC93C
1511 #define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
1512 #define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
1513 #define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
1514 #define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
1515 #define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
1516 #define DOORBELL_OFFSET(x) ((x) << 2)
1517 #define DOORBELL_OFFSET_MASK (0x1fffff << 2)
1518 #define DOORBELL_SOURCE (1 << 28)
1519 #define DOORBELL_SCHD_HIT (1 << 29)
1520 #define DOORBELL_EN (1 << 30)
1521 #define DOORBELL_HIT (1U << 31)
1522 #define CP_HQD_PQ_WPTR 0xC954
1523 #define CP_HQD_PQ_CONTROL 0xC958
1524 #define QUEUE_SIZE(x) ((x) << 0)
1525 #define QUEUE_SIZE_MASK (0x3f << 0)
1526 #define RPTR_BLOCK_SIZE(x) ((x) << 8)
1527 #define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
1528 #define PQ_VOLATILE (1 << 26)
1529 #define NO_UPDATE_RPTR (1 << 27)
1530 #define UNORD_DISPATCH (1 << 28)
1531 #define ROQ_PQ_IB_FLIP (1 << 29)
1532 #define PRIV_STATE (1 << 30)
1533 #define KMD_QUEUE (1U << 31)
1534
1535 #define CP_HQD_IB_BASE_ADDR 0xC95Cu
1536 #define CP_HQD_IB_BASE_ADDR_HI 0xC960u
1537 #define CP_HQD_IB_RPTR 0xC964u
1538 #define CP_HQD_IB_CONTROL 0xC968u
1539 #define IB_ATC_EN (1U << 23)
1540 #define DEFAULT_MIN_IB_AVAIL_SIZE (3U << 20)
1541
1542 #define CP_HQD_DEQUEUE_REQUEST 0xC974
1543 #define DEQUEUE_REQUEST_DRAIN 1
1544 #define DEQUEUE_REQUEST_RESET 2
1545
1546 #define CP_MQD_CONTROL 0xC99C
1547 #define MQD_VMID(x) ((x) << 0)
1548 #define MQD_VMID_MASK (0xf << 0)
1549
1550 #define CP_HQD_SEMA_CMD 0xC97Cu
1551 #define CP_HQD_MSG_TYPE 0xC980u
1552 #define CP_HQD_ATOMIC0_PREOP_LO 0xC984u
1553 #define CP_HQD_ATOMIC0_PREOP_HI 0xC988u
1554 #define CP_HQD_ATOMIC1_PREOP_LO 0xC98Cu
1555 #define CP_HQD_ATOMIC1_PREOP_HI 0xC990u
1556 #define CP_HQD_HQ_SCHEDULER0 0xC994u
1557 #define CP_HQD_HQ_SCHEDULER1 0xC998u
1558
1559 #define SH_STATIC_MEM_CONFIG 0x9604u
1560
1561 #define DB_RENDER_CONTROL 0x28000
1562
1563 #define PA_SC_RASTER_CONFIG 0x28350
1564 # define RASTER_CONFIG_RB_MAP_0 0
1565 # define RASTER_CONFIG_RB_MAP_1 1
1566 # define RASTER_CONFIG_RB_MAP_2 2
1567 # define RASTER_CONFIG_RB_MAP_3 3
1568 #define PKR_MAP(x) ((x) << 8)
1569
1570 #define VGT_EVENT_INITIATOR 0x28a90
1571 # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1572 # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1573 # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1574 # define CACHE_FLUSH_TS (4 << 0)
1575 # define CACHE_FLUSH (6 << 0)
1576 # define CS_PARTIAL_FLUSH (7 << 0)
1577 # define VGT_STREAMOUT_RESET (10 << 0)
1578 # define END_OF_PIPE_INCR_DE (11 << 0)
1579 # define END_OF_PIPE_IB_END (12 << 0)
1580 # define RST_PIX_CNT (13 << 0)
1581 # define VS_PARTIAL_FLUSH (15 << 0)
1582 # define PS_PARTIAL_FLUSH (16 << 0)
1583 # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1584 # define ZPASS_DONE (21 << 0)
1585 # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1586 # define PERFCOUNTER_START (23 << 0)
1587 # define PERFCOUNTER_STOP (24 << 0)
1588 # define PIPELINESTAT_START (25 << 0)
1589 # define PIPELINESTAT_STOP (26 << 0)
1590 # define PERFCOUNTER_SAMPLE (27 << 0)
1591 # define SAMPLE_PIPELINESTAT (30 << 0)
1592 # define SO_VGT_STREAMOUT_FLUSH (31 << 0)
1593 # define SAMPLE_STREAMOUTSTATS (32 << 0)
1594 # define RESET_VTX_CNT (33 << 0)
1595 # define VGT_FLUSH (36 << 0)
1596 # define BOTTOM_OF_PIPE_TS (40 << 0)
1597 # define DB_CACHE_FLUSH_AND_INV (42 << 0)
1598 # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1599 # define FLUSH_AND_INV_DB_META (44 << 0)
1600 # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1601 # define FLUSH_AND_INV_CB_META (46 << 0)
1602 # define CS_DONE (47 << 0)
1603 # define PS_DONE (48 << 0)
1604 # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1605 # define THREAD_TRACE_START (51 << 0)
1606 # define THREAD_TRACE_STOP (52 << 0)
1607 # define THREAD_TRACE_FLUSH (54 << 0)
1608 # define THREAD_TRACE_FINISH (55 << 0)
1609 # define PIXEL_PIPE_STAT_CONTROL (56 << 0)
1610 # define PIXEL_PIPE_STAT_DUMP (57 << 0)
1611 # define PIXEL_PIPE_STAT_RESET (58 << 0)
1612
1613 #define SCRATCH_REG0 0x30100
1614 #define SCRATCH_REG1 0x30104
1615 #define SCRATCH_REG2 0x30108
1616 #define SCRATCH_REG3 0x3010C
1617 #define SCRATCH_REG4 0x30110
1618 #define SCRATCH_REG5 0x30114
1619 #define SCRATCH_REG6 0x30118
1620 #define SCRATCH_REG7 0x3011C
1621
1622 #define SCRATCH_UMSK 0x30140
1623 #define SCRATCH_ADDR 0x30144
1624
1625 #define CP_SEM_WAIT_TIMER 0x301BC
1626
1627 #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
1628
1629 #define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
1630
1631 #define GRBM_GFX_INDEX 0x30800
1632 #define INSTANCE_INDEX(x) ((x) << 0)
1633 #define SH_INDEX(x) ((x) << 8)
1634 #define SE_INDEX(x) ((x) << 16)
1635 #define SH_BROADCAST_WRITES (1 << 29)
1636 #define INSTANCE_BROADCAST_WRITES (1 << 30)
1637 #define SE_BROADCAST_WRITES (1U << 31)
1638
1639 #define VGT_ESGS_RING_SIZE 0x30900
1640 #define VGT_GSVS_RING_SIZE 0x30904
1641 #define VGT_PRIMITIVE_TYPE 0x30908
1642 #define VGT_INDEX_TYPE 0x3090C
1643
1644 #define VGT_NUM_INDICES 0x30930
1645 #define VGT_NUM_INSTANCES 0x30934
1646 #define VGT_TF_RING_SIZE 0x30938
1647 #define VGT_HS_OFFCHIP_PARAM 0x3093C
1648 #define VGT_TF_MEMORY_BASE 0x30940
1649
1650 #define PA_SU_LINE_STIPPLE_VALUE 0x30a00
1651 #define PA_SC_LINE_STIPPLE_STATE 0x30a04
1652
1653 #define SQC_CACHES 0x30d20
1654
1655 #define CP_PERFMON_CNTL 0x36020
1656
1657 #define CGTS_SM_CTRL_REG 0x3c000
1658 #define SM_MODE(x) ((x) << 17)
1659 #define SM_MODE_MASK (0x7 << 17)
1660 #define SM_MODE_ENABLE (1 << 20)
1661 #define CGTS_OVERRIDE (1 << 21)
1662 #define CGTS_LS_OVERRIDE (1 << 22)
1663 #define ON_MONITOR_ADD_EN (1 << 23)
1664 #define ON_MONITOR_ADD(x) ((uint32_t)(x) << 24)
1665 #define ON_MONITOR_ADD_MASK (0xffU << 24)
1666
1667 #define CGTS_TCC_DISABLE 0x3c00c
1668 #define CGTS_USER_TCC_DISABLE 0x3c010
1669 #define TCC_DISABLE_MASK 0xFFFF0000
1670 #define TCC_DISABLE_SHIFT 16
1671
1672 #define CB_CGTT_SCLK_CTRL 0x3c2a0
1673
1674 /*
1675 * PM4
1676 */
1677 #define PACKET_TYPE0 0U
1678 #define PACKET_TYPE1 1U
1679 #define PACKET_TYPE2 2U
1680 #define PACKET_TYPE3 3U
1681
1682 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
1683 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
1684 #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
1685 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
1686 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
1687 (((reg) >> 2) & 0xFFFF) | \
1688 ((n) & 0x3FFF) << 16)
1689 #define CP_PACKET2 0x80000000
1690 #define PACKET2_PAD_SHIFT 0
1691 #define PACKET2_PAD_MASK (0x3fffffff << 0)
1692
1693 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1694
1695 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
1696 (((op) & 0xFF) << 8) | \
1697 ((n) & 0x3FFF) << 16)
1698
1699 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1700
1701 /* Packet 3 types */
1702 #define PACKET3_NOP 0x10
1703 #define PACKET3_SET_BASE 0x11
1704 #define PACKET3_BASE_INDEX(x) ((x) << 0)
1705 #define CE_PARTITION_BASE 3
1706 #define PACKET3_CLEAR_STATE 0x12
1707 #define PACKET3_INDEX_BUFFER_SIZE 0x13
1708 #define PACKET3_DISPATCH_DIRECT 0x15
1709 #define PACKET3_DISPATCH_INDIRECT 0x16
1710 #define PACKET3_ATOMIC_GDS 0x1D
1711 #define PACKET3_ATOMIC_MEM 0x1E
1712 #define PACKET3_OCCLUSION_QUERY 0x1F
1713 #define PACKET3_SET_PREDICATION 0x20
1714 #define PACKET3_REG_RMW 0x21
1715 #define PACKET3_COND_EXEC 0x22
1716 #define PACKET3_PRED_EXEC 0x23
1717 #define PACKET3_DRAW_INDIRECT 0x24
1718 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
1719 #define PACKET3_INDEX_BASE 0x26
1720 #define PACKET3_DRAW_INDEX_2 0x27
1721 #define PACKET3_CONTEXT_CONTROL 0x28
1722 #define PACKET3_INDEX_TYPE 0x2A
1723 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1724 #define PACKET3_DRAW_INDEX_AUTO 0x2D
1725 #define PACKET3_NUM_INSTANCES 0x2F
1726 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1727 #define PACKET3_INDIRECT_BUFFER_CONST 0x33
1728 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1729 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1730 #define PACKET3_DRAW_PREAMBLE 0x36
1731 #define PACKET3_WRITE_DATA 0x37
1732 #define WRITE_DATA_DST_SEL(x) ((x) << 8)
1733 /* 0 - register
1734 * 1 - memory (sync - via GRBM)
1735 * 2 - gl2
1736 * 3 - gds
1737 * 4 - reserved
1738 * 5 - memory (async - direct)
1739 */
1740 #define WR_ONE_ADDR (1 << 16)
1741 #define WR_CONFIRM (1 << 20)
1742 #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
1743 /* 0 - LRU
1744 * 1 - Stream
1745 */
1746 #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1747 /* 0 - me
1748 * 1 - pfp
1749 * 2 - ce
1750 */
1751 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1752 #define PACKET3_MEM_SEMAPHORE 0x39
1753 # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
1754 # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
1755 # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
1756 # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1757 # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
1758 #define PACKET3_COPY_DW 0x3B
1759 #define PACKET3_WAIT_REG_MEM 0x3C
1760 #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
1761 /* 0 - always
1762 * 1 - <
1763 * 2 - <=
1764 * 3 - ==
1765 * 4 - !=
1766 * 5 - >=
1767 * 6 - >
1768 */
1769 #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
1770 /* 0 - reg
1771 * 1 - mem
1772 */
1773 #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
1774 /* 0 - wait_reg_mem
1775 * 1 - wr_wait_wr_reg
1776 */
1777 #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
1778 /* 0 - me
1779 * 1 - pfp
1780 */
1781 #define PACKET3_INDIRECT_BUFFER 0x3F
1782 #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
1783 #define INDIRECT_BUFFER_VALID (1 << 23)
1784 #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
1785 /* 0 - LRU
1786 * 1 - Stream
1787 * 2 - Bypass
1788 */
1789 #define PACKET3_COPY_DATA 0x40
1790 #define PACKET3_PFP_SYNC_ME 0x42
1791 #define PACKET3_SURFACE_SYNC 0x43
1792 # define PACKET3_DEST_BASE_0_ENA (1 << 0)
1793 # define PACKET3_DEST_BASE_1_ENA (1 << 1)
1794 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1795 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1796 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1797 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1798 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1799 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1800 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1801 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1802 # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1803 # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1804 # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1805 # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1806 # define PACKET3_DEST_BASE_2_ENA (1 << 19)
1807 # define PACKET3_DEST_BASE_3_ENA (1 << 21)
1808 # define PACKET3_TCL1_ACTION_ENA (1 << 22)
1809 # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1810 # define PACKET3_CB_ACTION_ENA (1 << 25)
1811 # define PACKET3_DB_ACTION_ENA (1 << 26)
1812 # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1813 # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1814 # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1815 #define PACKET3_COND_WRITE 0x45
1816 #define PACKET3_EVENT_WRITE 0x46
1817 #define EVENT_TYPE(x) ((x) << 0)
1818 #define EVENT_INDEX(x) ((x) << 8)
1819 /* 0 - any non-TS event
1820 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1821 * 2 - SAMPLE_PIPELINESTAT
1822 * 3 - SAMPLE_STREAMOUTSTAT*
1823 * 4 - *S_PARTIAL_FLUSH
1824 * 5 - EOP events
1825 * 6 - EOS events
1826 */
1827 #define PACKET3_EVENT_WRITE_EOP 0x47
1828 #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1829 #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1830 #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1831 #define EOP_TCL1_ACTION_EN (1 << 16)
1832 #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
1833 #define EOP_TCL2_VOLATILE (1 << 24)
1834 #define EOP_CACHE_POLICY(x) ((x) << 25)
1835 /* 0 - LRU
1836 * 1 - Stream
1837 * 2 - Bypass
1838 */
1839 #define DATA_SEL(x) ((x) << 29)
1840 /* 0 - discard
1841 * 1 - send low 32bit data
1842 * 2 - send 64bit data
1843 * 3 - send 64bit GPU counter value
1844 * 4 - send 64bit sys counter value
1845 */
1846 #define INT_SEL(x) ((x) << 24)
1847 /* 0 - none
1848 * 1 - interrupt only (DATA_SEL = 0)
1849 * 2 - interrupt when data write is confirmed
1850 */
1851 #define DST_SEL(x) ((x) << 16)
1852 /* 0 - MC
1853 * 1 - TC/L2
1854 */
1855 #define PACKET3_EVENT_WRITE_EOS 0x48
1856 #define PACKET3_RELEASE_MEM 0x49
1857 #define PACKET3_PREAMBLE_CNTL 0x4A
1858 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1859 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1860 #define PACKET3_DMA_DATA 0x50
1861 /* 1. header
1862 * 2. CONTROL
1863 * 3. SRC_ADDR_LO or DATA [31:0]
1864 * 4. SRC_ADDR_HI [31:0]
1865 * 5. DST_ADDR_LO [31:0]
1866 * 6. DST_ADDR_HI [7:0]
1867 * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
1868 */
1869 /* CONTROL */
1870 # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
1871 /* 0 - ME
1872 * 1 - PFP
1873 */
1874 # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
1875 /* 0 - LRU
1876 * 1 - Stream
1877 * 2 - Bypass
1878 */
1879 # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
1880 # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
1881 /* 0 - DST_ADDR using DAS
1882 * 1 - GDS
1883 * 3 - DST_ADDR using L2
1884 */
1885 # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
1886 /* 0 - LRU
1887 * 1 - Stream
1888 * 2 - Bypass
1889 */
1890 # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
1891 # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
1892 /* 0 - SRC_ADDR using SAS
1893 * 1 - GDS
1894 * 2 - DATA
1895 * 3 - SRC_ADDR using L2
1896 */
1897 # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
1898 /* COMMAND */
1899 # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
1900 # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
1901 /* 0 - none
1902 * 1 - 8 in 16
1903 * 2 - 8 in 32
1904 * 3 - 8 in 64
1905 */
1906 # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
1907 /* 0 - none
1908 * 1 - 8 in 16
1909 * 2 - 8 in 32
1910 * 3 - 8 in 64
1911 */
1912 # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
1913 /* 0 - memory
1914 * 1 - register
1915 */
1916 # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
1917 /* 0 - memory
1918 * 1 - register
1919 */
1920 # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
1921 # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
1922 # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
1923 #define PACKET3_AQUIRE_MEM 0x58
1924 #define PACKET3_REWIND 0x59
1925 #define PACKET3_LOAD_UCONFIG_REG 0x5E
1926 #define PACKET3_LOAD_SH_REG 0x5F
1927 #define PACKET3_LOAD_CONFIG_REG 0x60
1928 #define PACKET3_LOAD_CONTEXT_REG 0x61
1929 #define PACKET3_SET_CONFIG_REG 0x68
1930 #define PACKET3_SET_CONFIG_REG_START 0x00008000
1931 #define PACKET3_SET_CONFIG_REG_END 0x0000b000
1932 #define PACKET3_SET_CONTEXT_REG 0x69
1933 #define PACKET3_SET_CONTEXT_REG_START 0x00028000
1934 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
1935 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1936 #define PACKET3_SET_SH_REG 0x76
1937 #define PACKET3_SET_SH_REG_START 0x0000b000
1938 #define PACKET3_SET_SH_REG_END 0x0000c000
1939 #define PACKET3_SET_SH_REG_OFFSET 0x77
1940 #define PACKET3_SET_QUEUE_REG 0x78
1941 #define PACKET3_SET_UCONFIG_REG 0x79
1942 #define PACKET3_SET_UCONFIG_REG_START 0x00030000
1943 #define PACKET3_SET_UCONFIG_REG_END 0x00031000
1944 #define PACKET3_SCRATCH_RAM_WRITE 0x7D
1945 #define PACKET3_SCRATCH_RAM_READ 0x7E
1946 #define PACKET3_LOAD_CONST_RAM 0x80
1947 #define PACKET3_WRITE_CONST_RAM 0x81
1948 #define PACKET3_DUMP_CONST_RAM 0x83
1949 #define PACKET3_INCREMENT_CE_COUNTER 0x84
1950 #define PACKET3_INCREMENT_DE_COUNTER 0x85
1951 #define PACKET3_WAIT_ON_CE_COUNTER 0x86
1952 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
1953 #define PACKET3_SWITCH_BUFFER 0x8B
1954
1955 /* SDMA - first instance at 0xd000, second at 0xd800 */
1956 #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1957 #define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1958
1959 #define SDMA0_UCODE_ADDR 0xD000
1960 #define SDMA0_UCODE_DATA 0xD004
1961 #define SDMA0_POWER_CNTL 0xD008
1962 #define SDMA0_CLK_CTRL 0xD00C
1963
1964 #define SDMA0_CNTL 0xD010
1965 # define TRAP_ENABLE (1 << 0)
1966 # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1967 # define SEM_WAIT_INT_ENABLE (1 << 2)
1968 # define DATA_SWAP_ENABLE (1 << 3)
1969 # define FENCE_SWAP_ENABLE (1 << 4)
1970 # define AUTO_CTXSW_ENABLE (1 << 18)
1971 # define CTXEMPTY_INT_ENABLE (1 << 28)
1972
1973 #define SDMA0_TILING_CONFIG 0xD018
1974
1975 #define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1976 #define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1977
1978 #define SDMA0_STATUS_REG 0xd034
1979 # define SDMA_IDLE (1 << 0)
1980
1981 #define SDMA0_ME_CNTL 0xD048
1982 # define SDMA_HALT (1 << 0)
1983
1984 #define SDMA0_GFX_RB_CNTL 0xD200
1985 # define SDMA_RB_ENABLE (1 << 0)
1986 # define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1987 # define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1988 # define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1989 # define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1990 # define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1991 #define SDMA0_GFX_RB_BASE 0xD204
1992 #define SDMA0_GFX_RB_BASE_HI 0xD208
1993 #define SDMA0_GFX_RB_RPTR 0xD20C
1994 #define SDMA0_GFX_RB_WPTR 0xD210
1995
1996 #define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1997 #define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1998 #define SDMA0_GFX_IB_CNTL 0xD228
1999 # define SDMA_IB_ENABLE (1 << 0)
2000 # define SDMA_IB_SWAP_ENABLE (1 << 4)
2001 # define SDMA_SWITCH_INSIDE_IB (1 << 8)
2002 # define SDMA_CMD_VMID(x) ((x) << 16)
2003
2004 #define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
2005 #define SDMA0_GFX_APE1_CNTL 0xD2A0
2006
2007 #define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
2008 (((sub_op) & 0xFF) << 8) | \
2009 (((op) & 0xFF) << 0))
2010 /* sDMA opcodes */
2011 #define SDMA_OPCODE_NOP 0
2012 #define SDMA_OPCODE_COPY 1
2013 # define SDMA_COPY_SUB_OPCODE_LINEAR 0
2014 # define SDMA_COPY_SUB_OPCODE_TILED 1
2015 # define SDMA_COPY_SUB_OPCODE_SOA 3
2016 # define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
2017 # define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
2018 # define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
2019 #define SDMA_OPCODE_WRITE 2
2020 # define SDMA_WRITE_SUB_OPCODE_LINEAR 0
2021 # define SDMA_WRTIE_SUB_OPCODE_TILED 1
2022 #define SDMA_OPCODE_INDIRECT_BUFFER 4
2023 #define SDMA_OPCODE_FENCE 5
2024 #define SDMA_OPCODE_TRAP 6
2025 #define SDMA_OPCODE_SEMAPHORE 7
2026 # define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
2027 /* 0 - increment
2028 * 1 - write 1
2029 */
2030 # define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
2031 /* 0 - wait
2032 * 1 - signal
2033 */
2034 # define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
2035 /* mailbox */
2036 #define SDMA_OPCODE_POLL_REG_MEM 8
2037 # define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
2038 /* 0 - wait_reg_mem
2039 * 1 - wr_wait_wr_reg
2040 */
2041 # define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
2042 /* 0 - always
2043 * 1 - <
2044 * 2 - <=
2045 * 3 - ==
2046 * 4 - !=
2047 * 5 - >=
2048 * 6 - >
2049 */
2050 # define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
2051 /* 0 = register
2052 * 1 = memory
2053 */
2054 #define SDMA_OPCODE_COND_EXEC 9
2055 #define SDMA_OPCODE_CONSTANT_FILL 11
2056 # define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
2057 /* 0 = byte fill
2058 * 2 = DW fill
2059 */
2060 #define SDMA_OPCODE_GENERATE_PTE_PDE 12
2061 #define SDMA_OPCODE_TIMESTAMP 13
2062 # define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
2063 # define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
2064 # define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
2065 #define SDMA_OPCODE_SRBM_WRITE 14
2066 # define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
2067 /* byte mask */
2068
2069 /* UVD */
2070
2071 #define UVD_UDEC_ADDR_CONFIG 0xef4c
2072 #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
2073 #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
2074
2075 #define UVD_LMI_EXT40_ADDR 0xf498
2076 #define UVD_LMI_ADDR_EXT 0xf594
2077 #define UVD_VCPU_CACHE_OFFSET0 0xf608
2078 #define UVD_VCPU_CACHE_SIZE0 0xf60c
2079 #define UVD_VCPU_CACHE_OFFSET1 0xf610
2080 #define UVD_VCPU_CACHE_SIZE1 0xf614
2081 #define UVD_VCPU_CACHE_OFFSET2 0xf618
2082 #define UVD_VCPU_CACHE_SIZE2 0xf61c
2083
2084 #define UVD_RBC_RB_RPTR 0xf690
2085 #define UVD_RBC_RB_WPTR 0xf694
2086
2087 #define UVD_CGC_CTRL 0xF4B0
2088 # define DCM (1 << 0)
2089 # define CG_DT(x) ((x) << 2)
2090 # define CG_DT_MASK (0xf << 2)
2091 # define CLK_OD(x) ((x) << 6)
2092 # define CLK_OD_MASK (0x1f << 6)
2093
2094 #define UVD_STATUS 0xf6bc
2095
2096 /* UVD clocks */
2097
2098 #define CG_DCLK_CNTL 0xC050009C
2099 # define DCLK_DIVIDER_MASK 0x7f
2100 # define DCLK_DIR_CNTL_EN (1 << 8)
2101 #define CG_DCLK_STATUS 0xC05000A0
2102 # define DCLK_STATUS (1 << 0)
2103 #define CG_VCLK_CNTL 0xC05000A4
2104 #define CG_VCLK_STATUS 0xC05000A8
2105
2106 /* UVD CTX indirect */
2107 #define UVD_CGC_MEM_CTRL 0xC0
2108
2109 /* VCE */
2110
2111 #define VCE_VCPU_CACHE_OFFSET0 0x20024
2112 #define VCE_VCPU_CACHE_SIZE0 0x20028
2113 #define VCE_VCPU_CACHE_OFFSET1 0x2002c
2114 #define VCE_VCPU_CACHE_SIZE1 0x20030
2115 #define VCE_VCPU_CACHE_OFFSET2 0x20034
2116 #define VCE_VCPU_CACHE_SIZE2 0x20038
2117 #define VCE_RB_RPTR2 0x20178
2118 #define VCE_RB_WPTR2 0x2017c
2119 #define VCE_RB_RPTR 0x2018c
2120 #define VCE_RB_WPTR 0x20190
2121 #define VCE_CLOCK_GATING_A 0x202f8
2122 # define CGC_CLK_GATE_DLY_TIMER_MASK (0xf << 0)
2123 # define CGC_CLK_GATE_DLY_TIMER(x) ((x) << 0)
2124 # define CGC_CLK_GATER_OFF_DLY_TIMER_MASK (0xff << 4)
2125 # define CGC_CLK_GATER_OFF_DLY_TIMER(x) ((x) << 4)
2126 # define CGC_UENC_WAIT_AWAKE (1 << 18)
2127 #define VCE_CLOCK_GATING_B 0x202fc
2128 #define VCE_CGTT_CLK_OVERRIDE 0x207a0
2129 #define VCE_UENC_CLOCK_GATING 0x207bc
2130 # define CLOCK_ON_DELAY_MASK (0xf << 0)
2131 # define CLOCK_ON_DELAY(x) ((x) << 0)
2132 # define CLOCK_OFF_DELAY_MASK (0xff << 4)
2133 # define CLOCK_OFF_DELAY(x) ((x) << 4)
2134 #define VCE_UENC_REG_CLOCK_GATING 0x207c0
2135 #define VCE_SYS_INT_EN 0x21300
2136 # define VCE_SYS_INT_TRAP_INTERRUPT_EN (1 << 3)
2137 #define VCE_LMI_VCPU_CACHE_40BIT_BAR 0x2145c
2138 #define VCE_LMI_CTRL2 0x21474
2139 #define VCE_LMI_CTRL 0x21498
2140 #define VCE_LMI_VM_CTRL 0x214a0
2141 #define VCE_LMI_SWAP_CNTL 0x214b4
2142 #define VCE_LMI_SWAP_CNTL1 0x214b8
2143 #define VCE_LMI_CACHE_CTRL 0x214f4
2144
2145 #define VCE_CMD_NO_OP 0x00000000
2146 #define VCE_CMD_END 0x00000001
2147 #define VCE_CMD_IB 0x00000002
2148 #define VCE_CMD_FENCE 0x00000003
2149 #define VCE_CMD_TRAP 0x00000004
2150 #define VCE_CMD_IB_AUTO 0x00000005
2151 #define VCE_CMD_SEMAPHORE 0x00000006
2152
2153 #define ATC_VMID_PASID_MAPPING_UPDATE_STATUS 0x3398u
2154 #define ATC_VMID0_PASID_MAPPING 0x339Cu
2155 #define ATC_VMID_PASID_MAPPING_PASID_MASK (0xFFFF)
2156 #define ATC_VMID_PASID_MAPPING_PASID_SHIFT 0
2157 #define ATC_VMID_PASID_MAPPING_VALID_MASK (0x1 << 31)
2158 #define ATC_VMID_PASID_MAPPING_VALID_SHIFT 31
2159
2160 #define ATC_VM_APERTURE0_CNTL 0x3310u
2161 #define ATS_ACCESS_MODE_NEVER 0
2162 #define ATS_ACCESS_MODE_ALWAYS 1
2163
2164 #define ATC_VM_APERTURE0_CNTL2 0x3318u
2165 #define ATC_VM_APERTURE0_HIGH_ADDR 0x3308u
2166 #define ATC_VM_APERTURE0_LOW_ADDR 0x3300u
2167 #define ATC_VM_APERTURE1_CNTL 0x3314u
2168 #define ATC_VM_APERTURE1_CNTL2 0x331Cu
2169 #define ATC_VM_APERTURE1_HIGH_ADDR 0x330Cu
2170 #define ATC_VM_APERTURE1_LOW_ADDR 0x3304u
2171
2172 #define IH_VMID_0_LUT 0x3D40u
2173
2174 #endif
2175