evergreend.h revision 1.1 1 1.1 riastrad /*
2 1.1 riastrad * Copyright 2010 Advanced Micro Devices, Inc.
3 1.1 riastrad *
4 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a
5 1.1 riastrad * copy of this software and associated documentation files (the "Software"),
6 1.1 riastrad * to deal in the Software without restriction, including without limitation
7 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the
9 1.1 riastrad * Software is furnished to do so, subject to the following conditions:
10 1.1 riastrad *
11 1.1 riastrad * The above copyright notice and this permission notice shall be included in
12 1.1 riastrad * all copies or substantial portions of the Software.
13 1.1 riastrad *
14 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE.
21 1.1 riastrad *
22 1.1 riastrad * Authors: Alex Deucher
23 1.1 riastrad */
24 1.1 riastrad #ifndef EVERGREEND_H
25 1.1 riastrad #define EVERGREEND_H
26 1.1 riastrad
27 1.1 riastrad #define EVERGREEN_MAX_SH_GPRS 256
28 1.1 riastrad #define EVERGREEN_MAX_TEMP_GPRS 16
29 1.1 riastrad #define EVERGREEN_MAX_SH_THREADS 256
30 1.1 riastrad #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31 1.1 riastrad #define EVERGREEN_MAX_FRC_EOV_CNT 16384
32 1.1 riastrad #define EVERGREEN_MAX_BACKENDS 8
33 1.1 riastrad #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34 1.1 riastrad #define EVERGREEN_MAX_SIMDS 16
35 1.1 riastrad #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36 1.1 riastrad #define EVERGREEN_MAX_PIPES 8
37 1.1 riastrad #define EVERGREEN_MAX_PIPES_MASK 0xFF
38 1.1 riastrad #define EVERGREEN_MAX_LDS_NUM 0xFFFF
39 1.1 riastrad
40 1.1 riastrad #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
41 1.1 riastrad #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
42 1.1 riastrad #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
43 1.1 riastrad #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
44 1.1 riastrad #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
45 1.1 riastrad #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
46 1.1 riastrad #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
47 1.1 riastrad #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
48 1.1 riastrad #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002
49 1.1 riastrad #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002
50 1.1 riastrad
51 1.1 riastrad /* pm registers */
52 1.1 riastrad #define SMC_MSG 0x20c
53 1.1 riastrad #define HOST_SMC_MSG(x) ((x) << 0)
54 1.1 riastrad #define HOST_SMC_MSG_MASK (0xff << 0)
55 1.1 riastrad #define HOST_SMC_MSG_SHIFT 0
56 1.1 riastrad #define HOST_SMC_RESP(x) ((x) << 8)
57 1.1 riastrad #define HOST_SMC_RESP_MASK (0xff << 8)
58 1.1 riastrad #define HOST_SMC_RESP_SHIFT 8
59 1.1 riastrad #define SMC_HOST_MSG(x) ((x) << 16)
60 1.1 riastrad #define SMC_HOST_MSG_MASK (0xff << 16)
61 1.1 riastrad #define SMC_HOST_MSG_SHIFT 16
62 1.1 riastrad #define SMC_HOST_RESP(x) ((x) << 24)
63 1.1 riastrad #define SMC_HOST_RESP_MASK (0xff << 24)
64 1.1 riastrad #define SMC_HOST_RESP_SHIFT 24
65 1.1 riastrad
66 1.1 riastrad #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
67 1.1 riastrad #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
68 1.1 riastrad #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
69 1.1 riastrad #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
70 1.1 riastrad #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
71 1.1 riastrad #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
72 1.1 riastrad #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
73 1.1 riastrad
74 1.1 riastrad #define CG_SPLL_FUNC_CNTL 0x600
75 1.1 riastrad #define SPLL_RESET (1 << 0)
76 1.1 riastrad #define SPLL_SLEEP (1 << 1)
77 1.1 riastrad #define SPLL_BYPASS_EN (1 << 3)
78 1.1 riastrad #define SPLL_REF_DIV(x) ((x) << 4)
79 1.1 riastrad #define SPLL_REF_DIV_MASK (0x3f << 4)
80 1.1 riastrad #define SPLL_PDIV_A(x) ((x) << 20)
81 1.1 riastrad #define SPLL_PDIV_A_MASK (0x7f << 20)
82 1.1 riastrad #define CG_SPLL_FUNC_CNTL_2 0x604
83 1.1 riastrad #define SCLK_MUX_SEL(x) ((x) << 0)
84 1.1 riastrad #define SCLK_MUX_SEL_MASK (0x1ff << 0)
85 1.1 riastrad #define SCLK_MUX_UPDATE (1 << 26)
86 1.1 riastrad #define CG_SPLL_FUNC_CNTL_3 0x608
87 1.1 riastrad #define SPLL_FB_DIV(x) ((x) << 0)
88 1.1 riastrad #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
89 1.1 riastrad #define SPLL_DITHEN (1 << 28)
90 1.1 riastrad #define CG_SPLL_STATUS 0x60c
91 1.1 riastrad #define SPLL_CHG_STATUS (1 << 1)
92 1.1 riastrad
93 1.1 riastrad #define MPLL_CNTL_MODE 0x61c
94 1.1 riastrad # define MPLL_MCLK_SEL (1 << 11)
95 1.1 riastrad # define SS_SSEN (1 << 24)
96 1.1 riastrad # define SS_DSMODE_EN (1 << 25)
97 1.1 riastrad
98 1.1 riastrad #define MPLL_AD_FUNC_CNTL 0x624
99 1.1 riastrad #define CLKF(x) ((x) << 0)
100 1.1 riastrad #define CLKF_MASK (0x7f << 0)
101 1.1 riastrad #define CLKR(x) ((x) << 7)
102 1.1 riastrad #define CLKR_MASK (0x1f << 7)
103 1.1 riastrad #define CLKFRAC(x) ((x) << 12)
104 1.1 riastrad #define CLKFRAC_MASK (0x1f << 12)
105 1.1 riastrad #define YCLK_POST_DIV(x) ((x) << 17)
106 1.1 riastrad #define YCLK_POST_DIV_MASK (3 << 17)
107 1.1 riastrad #define IBIAS(x) ((x) << 20)
108 1.1 riastrad #define IBIAS_MASK (0x3ff << 20)
109 1.1 riastrad #define RESET (1 << 30)
110 1.1 riastrad #define PDNB (1 << 31)
111 1.1 riastrad #define MPLL_AD_FUNC_CNTL_2 0x628
112 1.1 riastrad #define BYPASS (1 << 19)
113 1.1 riastrad #define BIAS_GEN_PDNB (1 << 24)
114 1.1 riastrad #define RESET_EN (1 << 25)
115 1.1 riastrad #define VCO_MODE (1 << 29)
116 1.1 riastrad #define MPLL_DQ_FUNC_CNTL 0x62c
117 1.1 riastrad #define MPLL_DQ_FUNC_CNTL_2 0x630
118 1.1 riastrad
119 1.1 riastrad #define GENERAL_PWRMGT 0x63c
120 1.1 riastrad # define GLOBAL_PWRMGT_EN (1 << 0)
121 1.1 riastrad # define STATIC_PM_EN (1 << 1)
122 1.1 riastrad # define THERMAL_PROTECTION_DIS (1 << 2)
123 1.1 riastrad # define THERMAL_PROTECTION_TYPE (1 << 3)
124 1.1 riastrad # define ENABLE_GEN2PCIE (1 << 4)
125 1.1 riastrad # define ENABLE_GEN2XSP (1 << 5)
126 1.1 riastrad # define SW_SMIO_INDEX(x) ((x) << 6)
127 1.1 riastrad # define SW_SMIO_INDEX_MASK (3 << 6)
128 1.1 riastrad # define SW_SMIO_INDEX_SHIFT 6
129 1.1 riastrad # define LOW_VOLT_D2_ACPI (1 << 8)
130 1.1 riastrad # define LOW_VOLT_D3_ACPI (1 << 9)
131 1.1 riastrad # define VOLT_PWRMGT_EN (1 << 10)
132 1.1 riastrad # define BACKBIAS_PAD_EN (1 << 18)
133 1.1 riastrad # define BACKBIAS_VALUE (1 << 19)
134 1.1 riastrad # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
135 1.1 riastrad # define AC_DC_SW (1 << 24)
136 1.1 riastrad
137 1.1 riastrad #define SCLK_PWRMGT_CNTL 0x644
138 1.1 riastrad # define SCLK_PWRMGT_OFF (1 << 0)
139 1.1 riastrad # define SCLK_LOW_D1 (1 << 1)
140 1.1 riastrad # define FIR_RESET (1 << 4)
141 1.1 riastrad # define FIR_FORCE_TREND_SEL (1 << 5)
142 1.1 riastrad # define FIR_TREND_MODE (1 << 6)
143 1.1 riastrad # define DYN_GFX_CLK_OFF_EN (1 << 7)
144 1.1 riastrad # define GFX_CLK_FORCE_ON (1 << 8)
145 1.1 riastrad # define GFX_CLK_REQUEST_OFF (1 << 9)
146 1.1 riastrad # define GFX_CLK_FORCE_OFF (1 << 10)
147 1.1 riastrad # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
148 1.1 riastrad # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
149 1.1 riastrad # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
150 1.1 riastrad # define DYN_LIGHT_SLEEP_EN (1 << 14)
151 1.1 riastrad #define MCLK_PWRMGT_CNTL 0x648
152 1.1 riastrad # define DLL_SPEED(x) ((x) << 0)
153 1.1 riastrad # define DLL_SPEED_MASK (0x1f << 0)
154 1.1 riastrad # define MPLL_PWRMGT_OFF (1 << 5)
155 1.1 riastrad # define DLL_READY (1 << 6)
156 1.1 riastrad # define MC_INT_CNTL (1 << 7)
157 1.1 riastrad # define MRDCKA0_PDNB (1 << 8)
158 1.1 riastrad # define MRDCKA1_PDNB (1 << 9)
159 1.1 riastrad # define MRDCKB0_PDNB (1 << 10)
160 1.1 riastrad # define MRDCKB1_PDNB (1 << 11)
161 1.1 riastrad # define MRDCKC0_PDNB (1 << 12)
162 1.1 riastrad # define MRDCKC1_PDNB (1 << 13)
163 1.1 riastrad # define MRDCKD0_PDNB (1 << 14)
164 1.1 riastrad # define MRDCKD1_PDNB (1 << 15)
165 1.1 riastrad # define MRDCKA0_RESET (1 << 16)
166 1.1 riastrad # define MRDCKA1_RESET (1 << 17)
167 1.1 riastrad # define MRDCKB0_RESET (1 << 18)
168 1.1 riastrad # define MRDCKB1_RESET (1 << 19)
169 1.1 riastrad # define MRDCKC0_RESET (1 << 20)
170 1.1 riastrad # define MRDCKC1_RESET (1 << 21)
171 1.1 riastrad # define MRDCKD0_RESET (1 << 22)
172 1.1 riastrad # define MRDCKD1_RESET (1 << 23)
173 1.1 riastrad # define DLL_READY_READ (1 << 24)
174 1.1 riastrad # define USE_DISPLAY_GAP (1 << 25)
175 1.1 riastrad # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
176 1.1 riastrad # define MPLL_TURNOFF_D2 (1 << 28)
177 1.1 riastrad #define DLL_CNTL 0x64c
178 1.1 riastrad # define MRDCKA0_BYPASS (1 << 24)
179 1.1 riastrad # define MRDCKA1_BYPASS (1 << 25)
180 1.1 riastrad # define MRDCKB0_BYPASS (1 << 26)
181 1.1 riastrad # define MRDCKB1_BYPASS (1 << 27)
182 1.1 riastrad # define MRDCKC0_BYPASS (1 << 28)
183 1.1 riastrad # define MRDCKC1_BYPASS (1 << 29)
184 1.1 riastrad # define MRDCKD0_BYPASS (1 << 30)
185 1.1 riastrad # define MRDCKD1_BYPASS (1 << 31)
186 1.1 riastrad
187 1.1 riastrad #define CG_AT 0x6d4
188 1.1 riastrad # define CG_R(x) ((x) << 0)
189 1.1 riastrad # define CG_R_MASK (0xffff << 0)
190 1.1 riastrad # define CG_L(x) ((x) << 16)
191 1.1 riastrad # define CG_L_MASK (0xffff << 16)
192 1.1 riastrad
193 1.1 riastrad #define CG_DISPLAY_GAP_CNTL 0x714
194 1.1 riastrad # define DISP1_GAP(x) ((x) << 0)
195 1.1 riastrad # define DISP1_GAP_MASK (3 << 0)
196 1.1 riastrad # define DISP2_GAP(x) ((x) << 2)
197 1.1 riastrad # define DISP2_GAP_MASK (3 << 2)
198 1.1 riastrad # define VBI_TIMER_COUNT(x) ((x) << 4)
199 1.1 riastrad # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
200 1.1 riastrad # define VBI_TIMER_UNIT(x) ((x) << 20)
201 1.1 riastrad # define VBI_TIMER_UNIT_MASK (7 << 20)
202 1.1 riastrad # define DISP1_GAP_MCHG(x) ((x) << 24)
203 1.1 riastrad # define DISP1_GAP_MCHG_MASK (3 << 24)
204 1.1 riastrad # define DISP2_GAP_MCHG(x) ((x) << 26)
205 1.1 riastrad # define DISP2_GAP_MCHG_MASK (3 << 26)
206 1.1 riastrad
207 1.1 riastrad #define CG_BIF_REQ_AND_RSP 0x7f4
208 1.1 riastrad #define CG_CLIENT_REQ(x) ((x) << 0)
209 1.1 riastrad #define CG_CLIENT_REQ_MASK (0xff << 0)
210 1.1 riastrad #define CG_CLIENT_REQ_SHIFT 0
211 1.1 riastrad #define CG_CLIENT_RESP(x) ((x) << 8)
212 1.1 riastrad #define CG_CLIENT_RESP_MASK (0xff << 8)
213 1.1 riastrad #define CG_CLIENT_RESP_SHIFT 8
214 1.1 riastrad #define CLIENT_CG_REQ(x) ((x) << 16)
215 1.1 riastrad #define CLIENT_CG_REQ_MASK (0xff << 16)
216 1.1 riastrad #define CLIENT_CG_REQ_SHIFT 16
217 1.1 riastrad #define CLIENT_CG_RESP(x) ((x) << 24)
218 1.1 riastrad #define CLIENT_CG_RESP_MASK (0xff << 24)
219 1.1 riastrad #define CLIENT_CG_RESP_SHIFT 24
220 1.1 riastrad
221 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM 0x790
222 1.1 riastrad #define SSEN (1 << 0)
223 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
224 1.1 riastrad
225 1.1 riastrad #define MPLL_SS1 0x85c
226 1.1 riastrad #define CLKV(x) ((x) << 0)
227 1.1 riastrad #define CLKV_MASK (0x3ffffff << 0)
228 1.1 riastrad #define MPLL_SS2 0x860
229 1.1 riastrad #define CLKS(x) ((x) << 0)
230 1.1 riastrad #define CLKS_MASK (0xfff << 0)
231 1.1 riastrad
232 1.1 riastrad #define CG_IND_ADDR 0x8f8
233 1.1 riastrad #define CG_IND_DATA 0x8fc
234 1.1 riastrad /* CGIND regs */
235 1.1 riastrad #define CG_CGTT_LOCAL_0 0x00
236 1.1 riastrad #define CG_CGTT_LOCAL_1 0x01
237 1.1 riastrad #define CG_CGTT_LOCAL_2 0x02
238 1.1 riastrad #define CG_CGTT_LOCAL_3 0x03
239 1.1 riastrad #define CG_CGLS_TILE_0 0x20
240 1.1 riastrad #define CG_CGLS_TILE_1 0x21
241 1.1 riastrad #define CG_CGLS_TILE_2 0x22
242 1.1 riastrad #define CG_CGLS_TILE_3 0x23
243 1.1 riastrad #define CG_CGLS_TILE_4 0x24
244 1.1 riastrad #define CG_CGLS_TILE_5 0x25
245 1.1 riastrad #define CG_CGLS_TILE_6 0x26
246 1.1 riastrad #define CG_CGLS_TILE_7 0x27
247 1.1 riastrad #define CG_CGLS_TILE_8 0x28
248 1.1 riastrad #define CG_CGLS_TILE_9 0x29
249 1.1 riastrad #define CG_CGLS_TILE_10 0x2a
250 1.1 riastrad #define CG_CGLS_TILE_11 0x2b
251 1.1 riastrad
252 1.1 riastrad #define VM_L2_CG 0x15c0
253 1.1 riastrad
254 1.1 riastrad #define MC_CONFIG 0x2000
255 1.1 riastrad
256 1.1 riastrad #define MC_CONFIG_MCD 0x20a0
257 1.1 riastrad #define MC_CG_CONFIG_MCD 0x20a4
258 1.1 riastrad #define MC_RD_ENABLE_MCD(x) ((x) << 8)
259 1.1 riastrad #define MC_RD_ENABLE_MCD_MASK (7 << 8)
260 1.1 riastrad
261 1.1 riastrad #define MC_HUB_MISC_HUB_CG 0x20b8
262 1.1 riastrad #define MC_HUB_MISC_VM_CG 0x20bc
263 1.1 riastrad #define MC_HUB_MISC_SIP_CG 0x20c0
264 1.1 riastrad
265 1.1 riastrad #define MC_XPB_CLK_GAT 0x2478
266 1.1 riastrad
267 1.1 riastrad #define MC_CG_CONFIG 0x25bc
268 1.1 riastrad #define MC_RD_ENABLE(x) ((x) << 4)
269 1.1 riastrad #define MC_RD_ENABLE_MASK (3 << 4)
270 1.1 riastrad
271 1.1 riastrad #define MC_CITF_MISC_RD_CG 0x2648
272 1.1 riastrad #define MC_CITF_MISC_WR_CG 0x264c
273 1.1 riastrad #define MC_CITF_MISC_VM_CG 0x2650
274 1.1 riastrad # define MEM_LS_ENABLE (1 << 19)
275 1.1 riastrad
276 1.1 riastrad #define MC_ARB_BURST_TIME 0x2808
277 1.1 riastrad #define STATE0(x) ((x) << 0)
278 1.1 riastrad #define STATE0_MASK (0x1f << 0)
279 1.1 riastrad #define STATE1(x) ((x) << 5)
280 1.1 riastrad #define STATE1_MASK (0x1f << 5)
281 1.1 riastrad #define STATE2(x) ((x) << 10)
282 1.1 riastrad #define STATE2_MASK (0x1f << 10)
283 1.1 riastrad #define STATE3(x) ((x) << 15)
284 1.1 riastrad #define STATE3_MASK (0x1f << 15)
285 1.1 riastrad
286 1.1 riastrad #define MC_SEQ_RAS_TIMING 0x28a0
287 1.1 riastrad #define MC_SEQ_CAS_TIMING 0x28a4
288 1.1 riastrad #define MC_SEQ_MISC_TIMING 0x28a8
289 1.1 riastrad #define MC_SEQ_MISC_TIMING2 0x28ac
290 1.1 riastrad
291 1.1 riastrad #define MC_SEQ_RD_CTL_D0 0x28b4
292 1.1 riastrad #define MC_SEQ_RD_CTL_D1 0x28b8
293 1.1 riastrad #define MC_SEQ_WR_CTL_D0 0x28bc
294 1.1 riastrad #define MC_SEQ_WR_CTL_D1 0x28c0
295 1.1 riastrad
296 1.1 riastrad #define MC_SEQ_STATUS_M 0x29f4
297 1.1 riastrad # define PMG_PWRSTATE (1 << 16)
298 1.1 riastrad
299 1.1 riastrad #define MC_SEQ_MISC1 0x2a04
300 1.1 riastrad #define MC_SEQ_RESERVE_M 0x2a08
301 1.1 riastrad #define MC_PMG_CMD_EMRS 0x2a0c
302 1.1 riastrad
303 1.1 riastrad #define MC_SEQ_MISC3 0x2a2c
304 1.1 riastrad
305 1.1 riastrad #define MC_SEQ_MISC5 0x2a54
306 1.1 riastrad #define MC_SEQ_MISC6 0x2a58
307 1.1 riastrad
308 1.1 riastrad #define MC_SEQ_MISC7 0x2a64
309 1.1 riastrad
310 1.1 riastrad #define MC_SEQ_CG 0x2a68
311 1.1 riastrad #define CG_SEQ_REQ(x) ((x) << 0)
312 1.1 riastrad #define CG_SEQ_REQ_MASK (0xff << 0)
313 1.1 riastrad #define CG_SEQ_REQ_SHIFT 0
314 1.1 riastrad #define CG_SEQ_RESP(x) ((x) << 8)
315 1.1 riastrad #define CG_SEQ_RESP_MASK (0xff << 8)
316 1.1 riastrad #define CG_SEQ_RESP_SHIFT 8
317 1.1 riastrad #define SEQ_CG_REQ(x) ((x) << 16)
318 1.1 riastrad #define SEQ_CG_REQ_MASK (0xff << 16)
319 1.1 riastrad #define SEQ_CG_REQ_SHIFT 16
320 1.1 riastrad #define SEQ_CG_RESP(x) ((x) << 24)
321 1.1 riastrad #define SEQ_CG_RESP_MASK (0xff << 24)
322 1.1 riastrad #define SEQ_CG_RESP_SHIFT 24
323 1.1 riastrad #define MC_SEQ_RAS_TIMING_LP 0x2a6c
324 1.1 riastrad #define MC_SEQ_CAS_TIMING_LP 0x2a70
325 1.1 riastrad #define MC_SEQ_MISC_TIMING_LP 0x2a74
326 1.1 riastrad #define MC_SEQ_MISC_TIMING2_LP 0x2a78
327 1.1 riastrad #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
328 1.1 riastrad #define MC_SEQ_WR_CTL_D1_LP 0x2a80
329 1.1 riastrad #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
330 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
331 1.1 riastrad
332 1.1 riastrad #define MC_PMG_CMD_MRS 0x2aac
333 1.1 riastrad
334 1.1 riastrad #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
335 1.1 riastrad #define MC_SEQ_RD_CTL_D1_LP 0x2b20
336 1.1 riastrad
337 1.1 riastrad #define MC_PMG_CMD_MRS1 0x2b44
338 1.1 riastrad #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
339 1.1 riastrad
340 1.1 riastrad #define CGTS_SM_CTRL_REG 0x9150
341 1.1 riastrad
342 1.1 riastrad /* Registers */
343 1.1 riastrad
344 1.1 riastrad #define RCU_IND_INDEX 0x100
345 1.1 riastrad #define RCU_IND_DATA 0x104
346 1.1 riastrad
347 1.1 riastrad /* discrete uvd clocks */
348 1.1 riastrad #define CG_UPLL_FUNC_CNTL 0x718
349 1.1 riastrad # define UPLL_RESET_MASK 0x00000001
350 1.1 riastrad # define UPLL_SLEEP_MASK 0x00000002
351 1.1 riastrad # define UPLL_BYPASS_EN_MASK 0x00000004
352 1.1 riastrad # define UPLL_CTLREQ_MASK 0x00000008
353 1.1 riastrad # define UPLL_REF_DIV_MASK 0x003F0000
354 1.1 riastrad # define UPLL_VCO_MODE_MASK 0x00000200
355 1.1 riastrad # define UPLL_CTLACK_MASK 0x40000000
356 1.1 riastrad # define UPLL_CTLACK2_MASK 0x80000000
357 1.1 riastrad #define CG_UPLL_FUNC_CNTL_2 0x71c
358 1.1 riastrad # define UPLL_PDIV_A(x) ((x) << 0)
359 1.1 riastrad # define UPLL_PDIV_A_MASK 0x0000007F
360 1.1 riastrad # define UPLL_PDIV_B(x) ((x) << 8)
361 1.1 riastrad # define UPLL_PDIV_B_MASK 0x00007F00
362 1.1 riastrad # define VCLK_SRC_SEL(x) ((x) << 20)
363 1.1 riastrad # define VCLK_SRC_SEL_MASK 0x01F00000
364 1.1 riastrad # define DCLK_SRC_SEL(x) ((x) << 25)
365 1.1 riastrad # define DCLK_SRC_SEL_MASK 0x3E000000
366 1.1 riastrad #define CG_UPLL_FUNC_CNTL_3 0x720
367 1.1 riastrad # define UPLL_FB_DIV(x) ((x) << 0)
368 1.1 riastrad # define UPLL_FB_DIV_MASK 0x01FFFFFF
369 1.1 riastrad #define CG_UPLL_FUNC_CNTL_4 0x854
370 1.1 riastrad # define UPLL_SPARE_ISPARE9 0x00020000
371 1.1 riastrad #define CG_UPLL_SPREAD_SPECTRUM 0x79c
372 1.1 riastrad # define SSEN_MASK 0x00000001
373 1.1 riastrad
374 1.1 riastrad /* fusion uvd clocks */
375 1.1 riastrad #define CG_DCLK_CNTL 0x610
376 1.1 riastrad # define DCLK_DIVIDER_MASK 0x7f
377 1.1 riastrad # define DCLK_DIR_CNTL_EN (1 << 8)
378 1.1 riastrad #define CG_DCLK_STATUS 0x614
379 1.1 riastrad # define DCLK_STATUS (1 << 0)
380 1.1 riastrad #define CG_VCLK_CNTL 0x618
381 1.1 riastrad #define CG_VCLK_STATUS 0x61c
382 1.1 riastrad #define CG_SCRATCH1 0x820
383 1.1 riastrad
384 1.1 riastrad #define RLC_CNTL 0x3f00
385 1.1 riastrad # define RLC_ENABLE (1 << 0)
386 1.1 riastrad # define GFX_POWER_GATING_ENABLE (1 << 7)
387 1.1 riastrad # define GFX_POWER_GATING_SRC (1 << 8)
388 1.1 riastrad # define DYN_PER_SIMD_PG_ENABLE (1 << 27)
389 1.1 riastrad # define LB_CNT_SPIM_ACTIVE (1 << 30)
390 1.1 riastrad # define LOAD_BALANCE_ENABLE (1 << 31)
391 1.1 riastrad
392 1.1 riastrad #define RLC_HB_BASE 0x3f10
393 1.1 riastrad #define RLC_HB_CNTL 0x3f0c
394 1.1 riastrad #define RLC_HB_RPTR 0x3f20
395 1.1 riastrad #define RLC_HB_WPTR 0x3f1c
396 1.1 riastrad #define RLC_HB_WPTR_LSB_ADDR 0x3f14
397 1.1 riastrad #define RLC_HB_WPTR_MSB_ADDR 0x3f18
398 1.1 riastrad #define RLC_MC_CNTL 0x3f44
399 1.1 riastrad #define RLC_UCODE_CNTL 0x3f48
400 1.1 riastrad #define RLC_UCODE_ADDR 0x3f2c
401 1.1 riastrad #define RLC_UCODE_DATA 0x3f30
402 1.1 riastrad
403 1.1 riastrad /* new for TN */
404 1.1 riastrad #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10
405 1.1 riastrad #define TN_RLC_LB_CNTR_MAX 0x3f14
406 1.1 riastrad #define TN_RLC_LB_CNTR_INIT 0x3f18
407 1.1 riastrad #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20
408 1.1 riastrad #define TN_RLC_LB_INIT_SIMD_MASK 0x3fe4
409 1.1 riastrad #define TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK 0x3fe8
410 1.1 riastrad #define TN_RLC_LB_PARAMS 0x3fec
411 1.1 riastrad
412 1.1 riastrad #define GRBM_GFX_INDEX 0x802C
413 1.1 riastrad #define INSTANCE_INDEX(x) ((x) << 0)
414 1.1 riastrad #define SE_INDEX(x) ((x) << 16)
415 1.1 riastrad #define INSTANCE_BROADCAST_WRITES (1 << 30)
416 1.1 riastrad #define SE_BROADCAST_WRITES (1 << 31)
417 1.1 riastrad #define RLC_GFX_INDEX 0x3fC4
418 1.1 riastrad #define CC_GC_SHADER_PIPE_CONFIG 0x8950
419 1.1 riastrad #define WRITE_DIS (1 << 0)
420 1.1 riastrad #define CC_RB_BACKEND_DISABLE 0x98F4
421 1.1 riastrad #define BACKEND_DISABLE(x) ((x) << 16)
422 1.1 riastrad #define GB_ADDR_CONFIG 0x98F8
423 1.1 riastrad #define NUM_PIPES(x) ((x) << 0)
424 1.1 riastrad #define NUM_PIPES_MASK 0x0000000f
425 1.1 riastrad #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
426 1.1 riastrad #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
427 1.1 riastrad #define NUM_SHADER_ENGINES(x) ((x) << 12)
428 1.1 riastrad #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
429 1.1 riastrad #define NUM_GPUS(x) ((x) << 20)
430 1.1 riastrad #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
431 1.1 riastrad #define ROW_SIZE(x) ((x) << 28)
432 1.1 riastrad #define GB_BACKEND_MAP 0x98FC
433 1.1 riastrad #define DMIF_ADDR_CONFIG 0xBD4
434 1.1 riastrad #define HDP_ADDR_CONFIG 0x2F48
435 1.1 riastrad #define HDP_MISC_CNTL 0x2F4C
436 1.1 riastrad #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
437 1.1 riastrad
438 1.1 riastrad #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
439 1.1 riastrad #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
440 1.1 riastrad
441 1.1 riastrad #define CGTS_SYS_TCC_DISABLE 0x3F90
442 1.1 riastrad #define CGTS_TCC_DISABLE 0x9148
443 1.1 riastrad #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
444 1.1 riastrad #define CGTS_USER_TCC_DISABLE 0x914C
445 1.1 riastrad
446 1.1 riastrad #define CONFIG_MEMSIZE 0x5428
447 1.1 riastrad
448 1.1 riastrad #define BIF_FB_EN 0x5490
449 1.1 riastrad #define FB_READ_EN (1 << 0)
450 1.1 riastrad #define FB_WRITE_EN (1 << 1)
451 1.1 riastrad
452 1.1 riastrad #define CP_STRMOUT_CNTL 0x84FC
453 1.1 riastrad
454 1.1 riastrad #define CP_COHER_CNTL 0x85F0
455 1.1 riastrad #define CP_COHER_SIZE 0x85F4
456 1.1 riastrad #define CP_COHER_BASE 0x85F8
457 1.1 riastrad #define CP_STALLED_STAT1 0x8674
458 1.1 riastrad #define CP_STALLED_STAT2 0x8678
459 1.1 riastrad #define CP_BUSY_STAT 0x867C
460 1.1 riastrad #define CP_STAT 0x8680
461 1.1 riastrad #define CP_ME_CNTL 0x86D8
462 1.1 riastrad #define CP_ME_HALT (1 << 28)
463 1.1 riastrad #define CP_PFP_HALT (1 << 26)
464 1.1 riastrad #define CP_ME_RAM_DATA 0xC160
465 1.1 riastrad #define CP_ME_RAM_RADDR 0xC158
466 1.1 riastrad #define CP_ME_RAM_WADDR 0xC15C
467 1.1 riastrad #define CP_MEQ_THRESHOLDS 0x8764
468 1.1 riastrad #define STQ_SPLIT(x) ((x) << 0)
469 1.1 riastrad #define CP_PERFMON_CNTL 0x87FC
470 1.1 riastrad #define CP_PFP_UCODE_ADDR 0xC150
471 1.1 riastrad #define CP_PFP_UCODE_DATA 0xC154
472 1.1 riastrad #define CP_QUEUE_THRESHOLDS 0x8760
473 1.1 riastrad #define ROQ_IB1_START(x) ((x) << 0)
474 1.1 riastrad #define ROQ_IB2_START(x) ((x) << 8)
475 1.1 riastrad #define CP_RB_BASE 0xC100
476 1.1 riastrad #define CP_RB_CNTL 0xC104
477 1.1 riastrad #define RB_BUFSZ(x) ((x) << 0)
478 1.1 riastrad #define RB_BLKSZ(x) ((x) << 8)
479 1.1 riastrad #define RB_NO_UPDATE (1 << 27)
480 1.1 riastrad #define RB_RPTR_WR_ENA (1 << 31)
481 1.1 riastrad #define BUF_SWAP_32BIT (2 << 16)
482 1.1 riastrad #define CP_RB_RPTR 0x8700
483 1.1 riastrad #define CP_RB_RPTR_ADDR 0xC10C
484 1.1 riastrad #define RB_RPTR_SWAP(x) ((x) << 0)
485 1.1 riastrad #define CP_RB_RPTR_ADDR_HI 0xC110
486 1.1 riastrad #define CP_RB_RPTR_WR 0xC108
487 1.1 riastrad #define CP_RB_WPTR 0xC114
488 1.1 riastrad #define CP_RB_WPTR_ADDR 0xC118
489 1.1 riastrad #define CP_RB_WPTR_ADDR_HI 0xC11C
490 1.1 riastrad #define CP_RB_WPTR_DELAY 0x8704
491 1.1 riastrad #define CP_SEM_WAIT_TIMER 0x85BC
492 1.1 riastrad #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
493 1.1 riastrad #define CP_DEBUG 0xC1FC
494 1.1 riastrad
495 1.1 riastrad /* Audio clocks */
496 1.1 riastrad #define DCCG_AUDIO_DTO_SOURCE 0x05ac
497 1.1 riastrad # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
498 1.1 riastrad # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
499 1.1 riastrad
500 1.1 riastrad #define DCCG_AUDIO_DTO0_PHASE 0x05b0
501 1.1 riastrad #define DCCG_AUDIO_DTO0_MODULE 0x05b4
502 1.1 riastrad #define DCCG_AUDIO_DTO0_LOAD 0x05b8
503 1.1 riastrad #define DCCG_AUDIO_DTO0_CNTL 0x05bc
504 1.1 riastrad # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0)
505 1.1 riastrad # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7
506 1.1 riastrad # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0
507 1.1 riastrad
508 1.1 riastrad #define DCCG_AUDIO_DTO1_PHASE 0x05c0
509 1.1 riastrad #define DCCG_AUDIO_DTO1_MODULE 0x05c4
510 1.1 riastrad #define DCCG_AUDIO_DTO1_LOAD 0x05c8
511 1.1 riastrad #define DCCG_AUDIO_DTO1_CNTL 0x05cc
512 1.1 riastrad
513 1.1 riastrad /* DCE 4.0 AFMT */
514 1.1 riastrad #define HDMI_CONTROL 0x7030
515 1.1 riastrad # define HDMI_KEEPOUT_MODE (1 << 0)
516 1.1 riastrad # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
517 1.1 riastrad # define HDMI_ERROR_ACK (1 << 8)
518 1.1 riastrad # define HDMI_ERROR_MASK (1 << 9)
519 1.1 riastrad # define HDMI_DEEP_COLOR_ENABLE (1 << 24)
520 1.1 riastrad # define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
521 1.1 riastrad # define HDMI_24BIT_DEEP_COLOR 0
522 1.1 riastrad # define HDMI_30BIT_DEEP_COLOR 1
523 1.1 riastrad # define HDMI_36BIT_DEEP_COLOR 2
524 1.1 riastrad #define HDMI_STATUS 0x7034
525 1.1 riastrad # define HDMI_ACTIVE_AVMUTE (1 << 0)
526 1.1 riastrad # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
527 1.1 riastrad # define HDMI_VBI_PACKET_ERROR (1 << 20)
528 1.1 riastrad #define HDMI_AUDIO_PACKET_CONTROL 0x7038
529 1.1 riastrad # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
530 1.1 riastrad # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
531 1.1 riastrad #define HDMI_ACR_PACKET_CONTROL 0x703c
532 1.1 riastrad # define HDMI_ACR_SEND (1 << 0)
533 1.1 riastrad # define HDMI_ACR_CONT (1 << 1)
534 1.1 riastrad # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
535 1.1 riastrad # define HDMI_ACR_HW 0
536 1.1 riastrad # define HDMI_ACR_32 1
537 1.1 riastrad # define HDMI_ACR_44 2
538 1.1 riastrad # define HDMI_ACR_48 3
539 1.1 riastrad # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
540 1.1 riastrad # define HDMI_ACR_AUTO_SEND (1 << 12)
541 1.1 riastrad # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
542 1.1 riastrad # define HDMI_ACR_X1 1
543 1.1 riastrad # define HDMI_ACR_X2 2
544 1.1 riastrad # define HDMI_ACR_X4 4
545 1.1 riastrad # define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
546 1.1 riastrad #define HDMI_VBI_PACKET_CONTROL 0x7040
547 1.1 riastrad # define HDMI_NULL_SEND (1 << 0)
548 1.1 riastrad # define HDMI_GC_SEND (1 << 4)
549 1.1 riastrad # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
550 1.1 riastrad #define HDMI_INFOFRAME_CONTROL0 0x7044
551 1.1 riastrad # define HDMI_AVI_INFO_SEND (1 << 0)
552 1.1 riastrad # define HDMI_AVI_INFO_CONT (1 << 1)
553 1.1 riastrad # define HDMI_AUDIO_INFO_SEND (1 << 4)
554 1.1 riastrad # define HDMI_AUDIO_INFO_CONT (1 << 5)
555 1.1 riastrad # define HDMI_MPEG_INFO_SEND (1 << 8)
556 1.1 riastrad # define HDMI_MPEG_INFO_CONT (1 << 9)
557 1.1 riastrad #define HDMI_INFOFRAME_CONTROL1 0x7048
558 1.1 riastrad # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
559 1.1 riastrad # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0)
560 1.1 riastrad # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
561 1.1 riastrad # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
562 1.1 riastrad #define HDMI_GENERIC_PACKET_CONTROL 0x704c
563 1.1 riastrad # define HDMI_GENERIC0_SEND (1 << 0)
564 1.1 riastrad # define HDMI_GENERIC0_CONT (1 << 1)
565 1.1 riastrad # define HDMI_GENERIC1_SEND (1 << 4)
566 1.1 riastrad # define HDMI_GENERIC1_CONT (1 << 5)
567 1.1 riastrad # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
568 1.1 riastrad # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
569 1.1 riastrad #define HDMI_GC 0x7058
570 1.1 riastrad # define HDMI_GC_AVMUTE (1 << 0)
571 1.1 riastrad # define HDMI_GC_AVMUTE_CONT (1 << 2)
572 1.1 riastrad #define AFMT_AUDIO_PACKET_CONTROL2 0x705c
573 1.1 riastrad # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
574 1.1 riastrad # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
575 1.1 riastrad # define AFMT_60958_CS_SOURCE (1 << 4)
576 1.1 riastrad # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
577 1.1 riastrad # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
578 1.1 riastrad #define AFMT_AVI_INFO0 0x7084
579 1.1 riastrad # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
580 1.1 riastrad # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
581 1.1 riastrad # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
582 1.1 riastrad # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
583 1.1 riastrad # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
584 1.1 riastrad # define AFMT_AVI_INFO_Y_RGB 0
585 1.1 riastrad # define AFMT_AVI_INFO_Y_YCBCR422 1
586 1.1 riastrad # define AFMT_AVI_INFO_Y_YCBCR444 2
587 1.1 riastrad # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
588 1.1 riastrad # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
589 1.1 riastrad # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
590 1.1 riastrad # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
591 1.1 riastrad # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
592 1.1 riastrad # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
593 1.1 riastrad # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
594 1.1 riastrad # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
595 1.1 riastrad # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
596 1.1 riastrad # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
597 1.1 riastrad #define AFMT_AVI_INFO1 0x7088
598 1.1 riastrad # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
599 1.1 riastrad # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
600 1.1 riastrad # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
601 1.1 riastrad # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
602 1.1 riastrad # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
603 1.1 riastrad #define AFMT_AVI_INFO2 0x708c
604 1.1 riastrad # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
605 1.1 riastrad # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
606 1.1 riastrad #define AFMT_AVI_INFO3 0x7090
607 1.1 riastrad # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
608 1.1 riastrad # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
609 1.1 riastrad #define AFMT_MPEG_INFO0 0x7094
610 1.1 riastrad # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
611 1.1 riastrad # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
612 1.1 riastrad # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
613 1.1 riastrad # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
614 1.1 riastrad #define AFMT_MPEG_INFO1 0x7098
615 1.1 riastrad # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
616 1.1 riastrad # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
617 1.1 riastrad # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
618 1.1 riastrad #define AFMT_GENERIC0_HDR 0x709c
619 1.1 riastrad #define AFMT_GENERIC0_0 0x70a0
620 1.1 riastrad #define AFMT_GENERIC0_1 0x70a4
621 1.1 riastrad #define AFMT_GENERIC0_2 0x70a8
622 1.1 riastrad #define AFMT_GENERIC0_3 0x70ac
623 1.1 riastrad #define AFMT_GENERIC0_4 0x70b0
624 1.1 riastrad #define AFMT_GENERIC0_5 0x70b4
625 1.1 riastrad #define AFMT_GENERIC0_6 0x70b8
626 1.1 riastrad #define AFMT_GENERIC1_HDR 0x70bc
627 1.1 riastrad #define AFMT_GENERIC1_0 0x70c0
628 1.1 riastrad #define AFMT_GENERIC1_1 0x70c4
629 1.1 riastrad #define AFMT_GENERIC1_2 0x70c8
630 1.1 riastrad #define AFMT_GENERIC1_3 0x70cc
631 1.1 riastrad #define AFMT_GENERIC1_4 0x70d0
632 1.1 riastrad #define AFMT_GENERIC1_5 0x70d4
633 1.1 riastrad #define AFMT_GENERIC1_6 0x70d8
634 1.1 riastrad #define HDMI_ACR_32_0 0x70dc
635 1.1 riastrad # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
636 1.1 riastrad #define HDMI_ACR_32_1 0x70e0
637 1.1 riastrad # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
638 1.1 riastrad #define HDMI_ACR_44_0 0x70e4
639 1.1 riastrad # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
640 1.1 riastrad #define HDMI_ACR_44_1 0x70e8
641 1.1 riastrad # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
642 1.1 riastrad #define HDMI_ACR_48_0 0x70ec
643 1.1 riastrad # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
644 1.1 riastrad #define HDMI_ACR_48_1 0x70f0
645 1.1 riastrad # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
646 1.1 riastrad #define HDMI_ACR_STATUS_0 0x70f4
647 1.1 riastrad #define HDMI_ACR_STATUS_1 0x70f8
648 1.1 riastrad #define AFMT_AUDIO_INFO0 0x70fc
649 1.1 riastrad # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
650 1.1 riastrad # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
651 1.1 riastrad # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
652 1.1 riastrad # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
653 1.1 riastrad # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
654 1.1 riastrad #define AFMT_AUDIO_INFO1 0x7100
655 1.1 riastrad # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
656 1.1 riastrad # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
657 1.1 riastrad # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
658 1.1 riastrad # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
659 1.1 riastrad # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
660 1.1 riastrad #define AFMT_60958_0 0x7104
661 1.1 riastrad # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
662 1.1 riastrad # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
663 1.1 riastrad # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
664 1.1 riastrad # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
665 1.1 riastrad # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
666 1.1 riastrad # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
667 1.1 riastrad # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
668 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
669 1.1 riastrad # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
670 1.1 riastrad # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
671 1.1 riastrad #define AFMT_60958_1 0x7108
672 1.1 riastrad # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
673 1.1 riastrad # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
674 1.1 riastrad # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
675 1.1 riastrad # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
676 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
677 1.1 riastrad #define AFMT_AUDIO_CRC_CONTROL 0x710c
678 1.1 riastrad # define AFMT_AUDIO_CRC_EN (1 << 0)
679 1.1 riastrad #define AFMT_RAMP_CONTROL0 0x7110
680 1.1 riastrad # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
681 1.1 riastrad # define AFMT_RAMP_DATA_SIGN (1 << 31)
682 1.1 riastrad #define AFMT_RAMP_CONTROL1 0x7114
683 1.1 riastrad # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
684 1.1 riastrad # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
685 1.1 riastrad #define AFMT_RAMP_CONTROL2 0x7118
686 1.1 riastrad # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
687 1.1 riastrad #define AFMT_RAMP_CONTROL3 0x711c
688 1.1 riastrad # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
689 1.1 riastrad #define AFMT_60958_2 0x7120
690 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
691 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
692 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
693 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
694 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
695 1.1 riastrad # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
696 1.1 riastrad #define AFMT_STATUS 0x7128
697 1.1 riastrad # define AFMT_AUDIO_ENABLE (1 << 4)
698 1.1 riastrad # define AFMT_AUDIO_HBR_ENABLE (1 << 8)
699 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
700 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
701 1.1 riastrad # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
702 1.1 riastrad #define AFMT_AUDIO_PACKET_CONTROL 0x712c
703 1.1 riastrad # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
704 1.1 riastrad # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
705 1.1 riastrad # define AFMT_AUDIO_TEST_EN (1 << 12)
706 1.1 riastrad # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
707 1.1 riastrad # define AFMT_60958_CS_UPDATE (1 << 26)
708 1.1 riastrad # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
709 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
710 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
711 1.1 riastrad # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
712 1.1 riastrad #define AFMT_VBI_PACKET_CONTROL 0x7130
713 1.1 riastrad # define AFMT_GENERIC0_UPDATE (1 << 2)
714 1.1 riastrad #define AFMT_INFOFRAME_CONTROL0 0x7134
715 1.1 riastrad # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
716 1.1 riastrad # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
717 1.1 riastrad # define AFMT_MPEG_INFO_UPDATE (1 << 10)
718 1.1 riastrad #define AFMT_GENERIC0_7 0x7138
719 1.1 riastrad
720 1.1 riastrad /* DCE4/5 ELD audio interface */
721 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x5f78
722 1.1 riastrad #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
723 1.1 riastrad #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
724 1.1 riastrad #define SPEAKER_ALLOCATION_SHIFT 0
725 1.1 riastrad #define HDMI_CONNECTION (1 << 16)
726 1.1 riastrad #define DP_CONNECTION (1 << 17)
727 1.1 riastrad
728 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
729 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
730 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
731 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
732 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
733 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
734 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
735 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
736 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
737 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
738 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
739 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
740 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
741 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
742 1.1 riastrad # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
743 1.1 riastrad /* max channels minus one. 7 = 8 channels */
744 1.1 riastrad # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
745 1.1 riastrad # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
746 1.1 riastrad # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
747 1.1 riastrad /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
748 1.1 riastrad * bit0 = 32 kHz
749 1.1 riastrad * bit1 = 44.1 kHz
750 1.1 riastrad * bit2 = 48 kHz
751 1.1 riastrad * bit3 = 88.2 kHz
752 1.1 riastrad * bit4 = 96 kHz
753 1.1 riastrad * bit5 = 176.4 kHz
754 1.1 riastrad * bit6 = 192 kHz
755 1.1 riastrad */
756 1.1 riastrad
757 1.1 riastrad #define AZ_CHANNEL_COUNT_CONTROL 0x5fe4
758 1.1 riastrad # define HBR_CHANNEL_COUNT(x) (((x) & 0x7) << 0)
759 1.1 riastrad # define COMPRESSED_CHANNEL_COUNT(x) (((x) & 0x7) << 4)
760 1.1 riastrad /* HBR_CHANNEL_COUNT, COMPRESSED_CHANNEL_COUNT
761 1.1 riastrad * 0 = use stream header
762 1.1 riastrad * 1-7 = channel count - 1
763 1.1 riastrad */
764 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC 0x5fe8
765 1.1 riastrad # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0)
766 1.1 riastrad # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8)
767 1.1 riastrad /* VIDEO_LIPSYNC, AUDIO_LIPSYNC
768 1.1 riastrad * 0 = invalid
769 1.1 riastrad * x = legal delay value
770 1.1 riastrad * 255 = sync not supported
771 1.1 riastrad */
772 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_HBR 0x5fec
773 1.1 riastrad # define HBR_CAPABLE (1 << 0) /* enabled by default */
774 1.1 riastrad
775 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION0 0x5ff4
776 1.1 riastrad # define DISPLAY0_TYPE(x) (((x) & 0x3) << 0)
777 1.1 riastrad # define DISPLAY_TYPE_NONE 0
778 1.1 riastrad # define DISPLAY_TYPE_HDMI 1
779 1.1 riastrad # define DISPLAY_TYPE_DP 2
780 1.1 riastrad # define DISPLAY0_ID(x) (((x) & 0x3f) << 2)
781 1.1 riastrad # define DISPLAY1_TYPE(x) (((x) & 0x3) << 8)
782 1.1 riastrad # define DISPLAY1_ID(x) (((x) & 0x3f) << 10)
783 1.1 riastrad # define DISPLAY2_TYPE(x) (((x) & 0x3) << 16)
784 1.1 riastrad # define DISPLAY2_ID(x) (((x) & 0x3f) << 18)
785 1.1 riastrad # define DISPLAY3_TYPE(x) (((x) & 0x3) << 24)
786 1.1 riastrad # define DISPLAY3_ID(x) (((x) & 0x3f) << 26)
787 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION1 0x5ff8
788 1.1 riastrad # define DISPLAY4_TYPE(x) (((x) & 0x3) << 0)
789 1.1 riastrad # define DISPLAY4_ID(x) (((x) & 0x3f) << 2)
790 1.1 riastrad # define DISPLAY5_TYPE(x) (((x) & 0x3) << 8)
791 1.1 riastrad # define DISPLAY5_ID(x) (((x) & 0x3f) << 10)
792 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_NUMBER 0x5ffc
793 1.1 riastrad # define NUMBER_OF_DISPLAY_ID(x) (((x) & 0x7) << 0)
794 1.1 riastrad
795 1.1 riastrad #define AZ_HOT_PLUG_CONTROL 0x5e78
796 1.1 riastrad # define AZ_FORCE_CODEC_WAKE (1 << 0)
797 1.1 riastrad # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
798 1.1 riastrad # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
799 1.1 riastrad # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
800 1.1 riastrad # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
801 1.1 riastrad # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
802 1.1 riastrad # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
803 1.1 riastrad # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
804 1.1 riastrad # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
805 1.1 riastrad # define CODEC_HOT_PLUG_ENABLE (1 << 12)
806 1.1 riastrad # define PIN0_AUDIO_ENABLED (1 << 24)
807 1.1 riastrad # define PIN1_AUDIO_ENABLED (1 << 25)
808 1.1 riastrad # define PIN2_AUDIO_ENABLED (1 << 26)
809 1.1 riastrad # define PIN3_AUDIO_ENABLED (1 << 27)
810 1.1 riastrad # define AUDIO_ENABLED (1 << 31)
811 1.1 riastrad
812 1.1 riastrad
813 1.1 riastrad #define GC_USER_SHADER_PIPE_CONFIG 0x8954
814 1.1 riastrad #define INACTIVE_QD_PIPES(x) ((x) << 8)
815 1.1 riastrad #define INACTIVE_QD_PIPES_MASK 0x0000FF00
816 1.1 riastrad #define INACTIVE_SIMDS(x) ((x) << 16)
817 1.1 riastrad #define INACTIVE_SIMDS_MASK 0x00FF0000
818 1.1 riastrad
819 1.1 riastrad #define GRBM_CNTL 0x8000
820 1.1 riastrad #define GRBM_READ_TIMEOUT(x) ((x) << 0)
821 1.1 riastrad #define GRBM_SOFT_RESET 0x8020
822 1.1 riastrad #define SOFT_RESET_CP (1 << 0)
823 1.1 riastrad #define SOFT_RESET_CB (1 << 1)
824 1.1 riastrad #define SOFT_RESET_DB (1 << 3)
825 1.1 riastrad #define SOFT_RESET_PA (1 << 5)
826 1.1 riastrad #define SOFT_RESET_SC (1 << 6)
827 1.1 riastrad #define SOFT_RESET_SPI (1 << 8)
828 1.1 riastrad #define SOFT_RESET_SH (1 << 9)
829 1.1 riastrad #define SOFT_RESET_SX (1 << 10)
830 1.1 riastrad #define SOFT_RESET_TC (1 << 11)
831 1.1 riastrad #define SOFT_RESET_TA (1 << 12)
832 1.1 riastrad #define SOFT_RESET_VC (1 << 13)
833 1.1 riastrad #define SOFT_RESET_VGT (1 << 14)
834 1.1 riastrad
835 1.1 riastrad #define GRBM_STATUS 0x8010
836 1.1 riastrad #define CMDFIFO_AVAIL_MASK 0x0000000F
837 1.1 riastrad #define SRBM_RQ_PENDING (1 << 5)
838 1.1 riastrad #define CF_RQ_PENDING (1 << 7)
839 1.1 riastrad #define PF_RQ_PENDING (1 << 8)
840 1.1 riastrad #define GRBM_EE_BUSY (1 << 10)
841 1.1 riastrad #define SX_CLEAN (1 << 11)
842 1.1 riastrad #define DB_CLEAN (1 << 12)
843 1.1 riastrad #define CB_CLEAN (1 << 13)
844 1.1 riastrad #define TA_BUSY (1 << 14)
845 1.1 riastrad #define VGT_BUSY_NO_DMA (1 << 16)
846 1.1 riastrad #define VGT_BUSY (1 << 17)
847 1.1 riastrad #define SX_BUSY (1 << 20)
848 1.1 riastrad #define SH_BUSY (1 << 21)
849 1.1 riastrad #define SPI_BUSY (1 << 22)
850 1.1 riastrad #define SC_BUSY (1 << 24)
851 1.1 riastrad #define PA_BUSY (1 << 25)
852 1.1 riastrad #define DB_BUSY (1 << 26)
853 1.1 riastrad #define CP_COHERENCY_BUSY (1 << 28)
854 1.1 riastrad #define CP_BUSY (1 << 29)
855 1.1 riastrad #define CB_BUSY (1 << 30)
856 1.1 riastrad #define GUI_ACTIVE (1 << 31)
857 1.1 riastrad #define GRBM_STATUS_SE0 0x8014
858 1.1 riastrad #define GRBM_STATUS_SE1 0x8018
859 1.1 riastrad #define SE_SX_CLEAN (1 << 0)
860 1.1 riastrad #define SE_DB_CLEAN (1 << 1)
861 1.1 riastrad #define SE_CB_CLEAN (1 << 2)
862 1.1 riastrad #define SE_TA_BUSY (1 << 25)
863 1.1 riastrad #define SE_SX_BUSY (1 << 26)
864 1.1 riastrad #define SE_SPI_BUSY (1 << 27)
865 1.1 riastrad #define SE_SH_BUSY (1 << 28)
866 1.1 riastrad #define SE_SC_BUSY (1 << 29)
867 1.1 riastrad #define SE_DB_BUSY (1 << 30)
868 1.1 riastrad #define SE_CB_BUSY (1 << 31)
869 1.1 riastrad /* evergreen */
870 1.1 riastrad #define CG_THERMAL_CTRL 0x72c
871 1.1 riastrad #define TOFFSET_MASK 0x00003FE0
872 1.1 riastrad #define TOFFSET_SHIFT 5
873 1.1 riastrad #define DIG_THERM_DPM(x) ((x) << 14)
874 1.1 riastrad #define DIG_THERM_DPM_MASK 0x003FC000
875 1.1 riastrad #define DIG_THERM_DPM_SHIFT 14
876 1.1 riastrad
877 1.1 riastrad #define CG_THERMAL_INT 0x734
878 1.1 riastrad #define DIG_THERM_INTH(x) ((x) << 8)
879 1.1 riastrad #define DIG_THERM_INTH_MASK 0x0000FF00
880 1.1 riastrad #define DIG_THERM_INTH_SHIFT 8
881 1.1 riastrad #define DIG_THERM_INTL(x) ((x) << 16)
882 1.1 riastrad #define DIG_THERM_INTL_MASK 0x00FF0000
883 1.1 riastrad #define DIG_THERM_INTL_SHIFT 16
884 1.1 riastrad #define THERM_INT_MASK_HIGH (1 << 24)
885 1.1 riastrad #define THERM_INT_MASK_LOW (1 << 25)
886 1.1 riastrad
887 1.1 riastrad #define TN_CG_THERMAL_INT_CTRL 0x738
888 1.1 riastrad #define TN_DIG_THERM_INTH(x) ((x) << 0)
889 1.1 riastrad #define TN_DIG_THERM_INTH_MASK 0x000000FF
890 1.1 riastrad #define TN_DIG_THERM_INTH_SHIFT 0
891 1.1 riastrad #define TN_DIG_THERM_INTL(x) ((x) << 8)
892 1.1 riastrad #define TN_DIG_THERM_INTL_MASK 0x0000FF00
893 1.1 riastrad #define TN_DIG_THERM_INTL_SHIFT 8
894 1.1 riastrad #define TN_THERM_INT_MASK_HIGH (1 << 24)
895 1.1 riastrad #define TN_THERM_INT_MASK_LOW (1 << 25)
896 1.1 riastrad
897 1.1 riastrad #define CG_MULT_THERMAL_STATUS 0x740
898 1.1 riastrad #define ASIC_T(x) ((x) << 16)
899 1.1 riastrad #define ASIC_T_MASK 0x07FF0000
900 1.1 riastrad #define ASIC_T_SHIFT 16
901 1.1 riastrad #define CG_TS0_STATUS 0x760
902 1.1 riastrad #define TS0_ADC_DOUT_MASK 0x000003FF
903 1.1 riastrad #define TS0_ADC_DOUT_SHIFT 0
904 1.1 riastrad
905 1.1 riastrad /* APU */
906 1.1 riastrad #define CG_THERMAL_STATUS 0x678
907 1.1 riastrad
908 1.1 riastrad #define HDP_HOST_PATH_CNTL 0x2C00
909 1.1 riastrad #define HDP_NONSURFACE_BASE 0x2C04
910 1.1 riastrad #define HDP_NONSURFACE_INFO 0x2C08
911 1.1 riastrad #define HDP_NONSURFACE_SIZE 0x2C0C
912 1.1 riastrad #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
913 1.1 riastrad #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
914 1.1 riastrad #define HDP_TILING_CONFIG 0x2F3C
915 1.1 riastrad
916 1.1 riastrad #define MC_SHARED_CHMAP 0x2004
917 1.1 riastrad #define NOOFCHAN_SHIFT 12
918 1.1 riastrad #define NOOFCHAN_MASK 0x00003000
919 1.1 riastrad #define MC_SHARED_CHREMAP 0x2008
920 1.1 riastrad
921 1.1 riastrad #define MC_SHARED_BLACKOUT_CNTL 0x20ac
922 1.1 riastrad #define BLACKOUT_MODE_MASK 0x00000007
923 1.1 riastrad
924 1.1 riastrad #define MC_ARB_RAMCFG 0x2760
925 1.1 riastrad #define NOOFBANK_SHIFT 0
926 1.1 riastrad #define NOOFBANK_MASK 0x00000003
927 1.1 riastrad #define NOOFRANK_SHIFT 2
928 1.1 riastrad #define NOOFRANK_MASK 0x00000004
929 1.1 riastrad #define NOOFROWS_SHIFT 3
930 1.1 riastrad #define NOOFROWS_MASK 0x00000038
931 1.1 riastrad #define NOOFCOLS_SHIFT 6
932 1.1 riastrad #define NOOFCOLS_MASK 0x000000C0
933 1.1 riastrad #define CHANSIZE_SHIFT 8
934 1.1 riastrad #define CHANSIZE_MASK 0x00000100
935 1.1 riastrad #define BURSTLENGTH_SHIFT 9
936 1.1 riastrad #define BURSTLENGTH_MASK 0x00000200
937 1.1 riastrad #define CHANSIZE_OVERRIDE (1 << 11)
938 1.1 riastrad #define FUS_MC_ARB_RAMCFG 0x2768
939 1.1 riastrad #define MC_VM_AGP_TOP 0x2028
940 1.1 riastrad #define MC_VM_AGP_BOT 0x202C
941 1.1 riastrad #define MC_VM_AGP_BASE 0x2030
942 1.1 riastrad #define MC_VM_FB_LOCATION 0x2024
943 1.1 riastrad #define MC_FUS_VM_FB_OFFSET 0x2898
944 1.1 riastrad #define MC_VM_MB_L1_TLB0_CNTL 0x2234
945 1.1 riastrad #define MC_VM_MB_L1_TLB1_CNTL 0x2238
946 1.1 riastrad #define MC_VM_MB_L1_TLB2_CNTL 0x223C
947 1.1 riastrad #define MC_VM_MB_L1_TLB3_CNTL 0x2240
948 1.1 riastrad #define ENABLE_L1_TLB (1 << 0)
949 1.1 riastrad #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
950 1.1 riastrad #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
951 1.1 riastrad #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
952 1.1 riastrad #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
953 1.1 riastrad #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
954 1.1 riastrad #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
955 1.1 riastrad #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
956 1.1 riastrad #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
957 1.1 riastrad #define MC_VM_MD_L1_TLB0_CNTL 0x2654
958 1.1 riastrad #define MC_VM_MD_L1_TLB1_CNTL 0x2658
959 1.1 riastrad #define MC_VM_MD_L1_TLB2_CNTL 0x265C
960 1.1 riastrad #define MC_VM_MD_L1_TLB3_CNTL 0x2698
961 1.1 riastrad
962 1.1 riastrad #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
963 1.1 riastrad #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
964 1.1 riastrad #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
965 1.1 riastrad
966 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
967 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
968 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
969 1.1 riastrad
970 1.1 riastrad #define PA_CL_ENHANCE 0x8A14
971 1.1 riastrad #define CLIP_VTX_REORDER_ENA (1 << 0)
972 1.1 riastrad #define NUM_CLIP_SEQ(x) ((x) << 1)
973 1.1 riastrad #define PA_SC_ENHANCE 0x8BF0
974 1.1 riastrad #define PA_SC_AA_CONFIG 0x28C04
975 1.1 riastrad #define MSAA_NUM_SAMPLES_SHIFT 0
976 1.1 riastrad #define MSAA_NUM_SAMPLES_MASK 0x3
977 1.1 riastrad #define PA_SC_CLIPRECT_RULE 0x2820C
978 1.1 riastrad #define PA_SC_EDGERULE 0x28230
979 1.1 riastrad #define PA_SC_FIFO_SIZE 0x8BCC
980 1.1 riastrad #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
981 1.1 riastrad #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
982 1.1 riastrad #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
983 1.1 riastrad #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
984 1.1 riastrad #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
985 1.1 riastrad #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
986 1.1 riastrad #define PA_SC_LINE_STIPPLE 0x28A0C
987 1.1 riastrad #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
988 1.1 riastrad #define PA_SC_LINE_STIPPLE_STATE 0x8B10
989 1.1 riastrad
990 1.1 riastrad #define SCRATCH_REG0 0x8500
991 1.1 riastrad #define SCRATCH_REG1 0x8504
992 1.1 riastrad #define SCRATCH_REG2 0x8508
993 1.1 riastrad #define SCRATCH_REG3 0x850C
994 1.1 riastrad #define SCRATCH_REG4 0x8510
995 1.1 riastrad #define SCRATCH_REG5 0x8514
996 1.1 riastrad #define SCRATCH_REG6 0x8518
997 1.1 riastrad #define SCRATCH_REG7 0x851C
998 1.1 riastrad #define SCRATCH_UMSK 0x8540
999 1.1 riastrad #define SCRATCH_ADDR 0x8544
1000 1.1 riastrad
1001 1.1 riastrad #define SMX_SAR_CTL0 0xA008
1002 1.1 riastrad #define SMX_DC_CTL0 0xA020
1003 1.1 riastrad #define USE_HASH_FUNCTION (1 << 0)
1004 1.1 riastrad #define NUMBER_OF_SETS(x) ((x) << 1)
1005 1.1 riastrad #define FLUSH_ALL_ON_EVENT (1 << 10)
1006 1.1 riastrad #define STALL_ON_EVENT (1 << 11)
1007 1.1 riastrad #define SMX_EVENT_CTL 0xA02C
1008 1.1 riastrad #define ES_FLUSH_CTL(x) ((x) << 0)
1009 1.1 riastrad #define GS_FLUSH_CTL(x) ((x) << 3)
1010 1.1 riastrad #define ACK_FLUSH_CTL(x) ((x) << 6)
1011 1.1 riastrad #define SYNC_FLUSH_CTL (1 << 8)
1012 1.1 riastrad
1013 1.1 riastrad #define SPI_CONFIG_CNTL 0x9100
1014 1.1 riastrad #define GPR_WRITE_PRIORITY(x) ((x) << 0)
1015 1.1 riastrad #define SPI_CONFIG_CNTL_1 0x913C
1016 1.1 riastrad #define VTX_DONE_DELAY(x) ((x) << 0)
1017 1.1 riastrad #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
1018 1.1 riastrad #define SPI_INPUT_Z 0x286D8
1019 1.1 riastrad #define SPI_PS_IN_CONTROL_0 0x286CC
1020 1.1 riastrad #define NUM_INTERP(x) ((x)<<0)
1021 1.1 riastrad #define POSITION_ENA (1<<8)
1022 1.1 riastrad #define POSITION_CENTROID (1<<9)
1023 1.1 riastrad #define POSITION_ADDR(x) ((x)<<10)
1024 1.1 riastrad #define PARAM_GEN(x) ((x)<<15)
1025 1.1 riastrad #define PARAM_GEN_ADDR(x) ((x)<<19)
1026 1.1 riastrad #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
1027 1.1 riastrad #define PERSP_GRADIENT_ENA (1<<28)
1028 1.1 riastrad #define LINEAR_GRADIENT_ENA (1<<29)
1029 1.1 riastrad #define POSITION_SAMPLE (1<<30)
1030 1.1 riastrad #define BARYC_AT_SAMPLE_ENA (1<<31)
1031 1.1 riastrad
1032 1.1 riastrad #define SQ_CONFIG 0x8C00
1033 1.1 riastrad #define VC_ENABLE (1 << 0)
1034 1.1 riastrad #define EXPORT_SRC_C (1 << 1)
1035 1.1 riastrad #define CS_PRIO(x) ((x) << 18)
1036 1.1 riastrad #define LS_PRIO(x) ((x) << 20)
1037 1.1 riastrad #define HS_PRIO(x) ((x) << 22)
1038 1.1 riastrad #define PS_PRIO(x) ((x) << 24)
1039 1.1 riastrad #define VS_PRIO(x) ((x) << 26)
1040 1.1 riastrad #define GS_PRIO(x) ((x) << 28)
1041 1.1 riastrad #define ES_PRIO(x) ((x) << 30)
1042 1.1 riastrad #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
1043 1.1 riastrad #define NUM_PS_GPRS(x) ((x) << 0)
1044 1.1 riastrad #define NUM_VS_GPRS(x) ((x) << 16)
1045 1.1 riastrad #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
1046 1.1 riastrad #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
1047 1.1 riastrad #define NUM_GS_GPRS(x) ((x) << 0)
1048 1.1 riastrad #define NUM_ES_GPRS(x) ((x) << 16)
1049 1.1 riastrad #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
1050 1.1 riastrad #define NUM_HS_GPRS(x) ((x) << 0)
1051 1.1 riastrad #define NUM_LS_GPRS(x) ((x) << 16)
1052 1.1 riastrad #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
1053 1.1 riastrad #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
1054 1.1 riastrad #define SQ_THREAD_RESOURCE_MGMT 0x8C18
1055 1.1 riastrad #define NUM_PS_THREADS(x) ((x) << 0)
1056 1.1 riastrad #define NUM_VS_THREADS(x) ((x) << 8)
1057 1.1 riastrad #define NUM_GS_THREADS(x) ((x) << 16)
1058 1.1 riastrad #define NUM_ES_THREADS(x) ((x) << 24)
1059 1.1 riastrad #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
1060 1.1 riastrad #define NUM_HS_THREADS(x) ((x) << 0)
1061 1.1 riastrad #define NUM_LS_THREADS(x) ((x) << 8)
1062 1.1 riastrad #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
1063 1.1 riastrad #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
1064 1.1 riastrad #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
1065 1.1 riastrad #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
1066 1.1 riastrad #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
1067 1.1 riastrad #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
1068 1.1 riastrad #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
1069 1.1 riastrad #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
1070 1.1 riastrad #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
1071 1.1 riastrad #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
1072 1.1 riastrad #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
1073 1.1 riastrad #define SQ_STATIC_THREAD_MGMT_1 0x8E20
1074 1.1 riastrad #define SQ_STATIC_THREAD_MGMT_2 0x8E24
1075 1.1 riastrad #define SQ_STATIC_THREAD_MGMT_3 0x8E28
1076 1.1 riastrad #define SQ_LDS_RESOURCE_MGMT 0x8E2C
1077 1.1 riastrad
1078 1.1 riastrad #define SQ_MS_FIFO_SIZES 0x8CF0
1079 1.1 riastrad #define CACHE_FIFO_SIZE(x) ((x) << 0)
1080 1.1 riastrad #define FETCH_FIFO_HIWATER(x) ((x) << 8)
1081 1.1 riastrad #define DONE_FIFO_HIWATER(x) ((x) << 16)
1082 1.1 riastrad #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
1083 1.1 riastrad
1084 1.1 riastrad #define SX_DEBUG_1 0x9058
1085 1.1 riastrad #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
1086 1.1 riastrad #define SX_EXPORT_BUFFER_SIZES 0x900C
1087 1.1 riastrad #define COLOR_BUFFER_SIZE(x) ((x) << 0)
1088 1.1 riastrad #define POSITION_BUFFER_SIZE(x) ((x) << 8)
1089 1.1 riastrad #define SMX_BUFFER_SIZE(x) ((x) << 16)
1090 1.1 riastrad #define SX_MEMORY_EXPORT_BASE 0x9010
1091 1.1 riastrad #define SX_MISC 0x28350
1092 1.1 riastrad
1093 1.1 riastrad #define CB_PERF_CTR0_SEL_0 0x9A20
1094 1.1 riastrad #define CB_PERF_CTR0_SEL_1 0x9A24
1095 1.1 riastrad #define CB_PERF_CTR1_SEL_0 0x9A28
1096 1.1 riastrad #define CB_PERF_CTR1_SEL_1 0x9A2C
1097 1.1 riastrad #define CB_PERF_CTR2_SEL_0 0x9A30
1098 1.1 riastrad #define CB_PERF_CTR2_SEL_1 0x9A34
1099 1.1 riastrad #define CB_PERF_CTR3_SEL_0 0x9A38
1100 1.1 riastrad #define CB_PERF_CTR3_SEL_1 0x9A3C
1101 1.1 riastrad
1102 1.1 riastrad #define TA_CNTL_AUX 0x9508
1103 1.1 riastrad #define DISABLE_CUBE_WRAP (1 << 0)
1104 1.1 riastrad #define DISABLE_CUBE_ANISO (1 << 1)
1105 1.1 riastrad #define SYNC_GRADIENT (1 << 24)
1106 1.1 riastrad #define SYNC_WALKER (1 << 25)
1107 1.1 riastrad #define SYNC_ALIGNER (1 << 26)
1108 1.1 riastrad
1109 1.1 riastrad #define TCP_CHAN_STEER_LO 0x960c
1110 1.1 riastrad #define TCP_CHAN_STEER_HI 0x9610
1111 1.1 riastrad
1112 1.1 riastrad #define VGT_CACHE_INVALIDATION 0x88C4
1113 1.1 riastrad #define CACHE_INVALIDATION(x) ((x) << 0)
1114 1.1 riastrad #define VC_ONLY 0
1115 1.1 riastrad #define TC_ONLY 1
1116 1.1 riastrad #define VC_AND_TC 2
1117 1.1 riastrad #define AUTO_INVLD_EN(x) ((x) << 6)
1118 1.1 riastrad #define NO_AUTO 0
1119 1.1 riastrad #define ES_AUTO 1
1120 1.1 riastrad #define GS_AUTO 2
1121 1.1 riastrad #define ES_AND_GS_AUTO 3
1122 1.1 riastrad #define VGT_GS_VERTEX_REUSE 0x88D4
1123 1.1 riastrad #define VGT_NUM_INSTANCES 0x8974
1124 1.1 riastrad #define VGT_OUT_DEALLOC_CNTL 0x28C5C
1125 1.1 riastrad #define DEALLOC_DIST_MASK 0x0000007F
1126 1.1 riastrad #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
1127 1.1 riastrad #define VTX_REUSE_DEPTH_MASK 0x000000FF
1128 1.1 riastrad
1129 1.1 riastrad #define VM_CONTEXT0_CNTL 0x1410
1130 1.1 riastrad #define ENABLE_CONTEXT (1 << 0)
1131 1.1 riastrad #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
1132 1.1 riastrad #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
1133 1.1 riastrad #define VM_CONTEXT1_CNTL 0x1414
1134 1.1 riastrad #define VM_CONTEXT1_CNTL2 0x1434
1135 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
1136 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
1137 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
1138 1.1 riastrad #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
1139 1.1 riastrad #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
1140 1.1 riastrad #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
1141 1.1 riastrad #define RESPONSE_TYPE_MASK 0x000000F0
1142 1.1 riastrad #define RESPONSE_TYPE_SHIFT 4
1143 1.1 riastrad #define VM_L2_CNTL 0x1400
1144 1.1 riastrad #define ENABLE_L2_CACHE (1 << 0)
1145 1.1 riastrad #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
1146 1.1 riastrad #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
1147 1.1 riastrad #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
1148 1.1 riastrad #define VM_L2_CNTL2 0x1404
1149 1.1 riastrad #define INVALIDATE_ALL_L1_TLBS (1 << 0)
1150 1.1 riastrad #define INVALIDATE_L2_CACHE (1 << 1)
1151 1.1 riastrad #define VM_L2_CNTL3 0x1408
1152 1.1 riastrad #define BANK_SELECT(x) ((x) << 0)
1153 1.1 riastrad #define CACHE_UPDATE_MODE(x) ((x) << 6)
1154 1.1 riastrad #define VM_L2_STATUS 0x140C
1155 1.1 riastrad #define L2_BUSY (1 << 0)
1156 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
1157 1.1 riastrad #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
1158 1.1 riastrad
1159 1.1 riastrad #define WAIT_UNTIL 0x8040
1160 1.1 riastrad
1161 1.1 riastrad #define SRBM_STATUS 0x0E50
1162 1.1 riastrad #define RLC_RQ_PENDING (1 << 3)
1163 1.1 riastrad #define GRBM_RQ_PENDING (1 << 5)
1164 1.1 riastrad #define VMC_BUSY (1 << 8)
1165 1.1 riastrad #define MCB_BUSY (1 << 9)
1166 1.1 riastrad #define MCB_NON_DISPLAY_BUSY (1 << 10)
1167 1.1 riastrad #define MCC_BUSY (1 << 11)
1168 1.1 riastrad #define MCD_BUSY (1 << 12)
1169 1.1 riastrad #define SEM_BUSY (1 << 14)
1170 1.1 riastrad #define RLC_BUSY (1 << 15)
1171 1.1 riastrad #define IH_BUSY (1 << 17)
1172 1.1 riastrad #define SRBM_STATUS2 0x0EC4
1173 1.1 riastrad #define DMA_BUSY (1 << 5)
1174 1.1 riastrad #define SRBM_SOFT_RESET 0x0E60
1175 1.1 riastrad #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
1176 1.1 riastrad #define SOFT_RESET_BIF (1 << 1)
1177 1.1 riastrad #define SOFT_RESET_CG (1 << 2)
1178 1.1 riastrad #define SOFT_RESET_DC (1 << 5)
1179 1.1 riastrad #define SOFT_RESET_GRBM (1 << 8)
1180 1.1 riastrad #define SOFT_RESET_HDP (1 << 9)
1181 1.1 riastrad #define SOFT_RESET_IH (1 << 10)
1182 1.1 riastrad #define SOFT_RESET_MC (1 << 11)
1183 1.1 riastrad #define SOFT_RESET_RLC (1 << 13)
1184 1.1 riastrad #define SOFT_RESET_ROM (1 << 14)
1185 1.1 riastrad #define SOFT_RESET_SEM (1 << 15)
1186 1.1 riastrad #define SOFT_RESET_VMC (1 << 17)
1187 1.1 riastrad #define SOFT_RESET_DMA (1 << 20)
1188 1.1 riastrad #define SOFT_RESET_TST (1 << 21)
1189 1.1 riastrad #define SOFT_RESET_REGBB (1 << 22)
1190 1.1 riastrad #define SOFT_RESET_ORB (1 << 23)
1191 1.1 riastrad
1192 1.1 riastrad /* display watermarks */
1193 1.1 riastrad #define DC_LB_MEMORY_SPLIT 0x6b0c
1194 1.1 riastrad #define PRIORITY_A_CNT 0x6b18
1195 1.1 riastrad #define PRIORITY_MARK_MASK 0x7fff
1196 1.1 riastrad #define PRIORITY_OFF (1 << 16)
1197 1.1 riastrad #define PRIORITY_ALWAYS_ON (1 << 20)
1198 1.1 riastrad #define PRIORITY_B_CNT 0x6b1c
1199 1.1 riastrad #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
1200 1.1 riastrad # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
1201 1.1 riastrad #define PIPE0_LATENCY_CONTROL 0x0bf4
1202 1.1 riastrad # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
1203 1.1 riastrad # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
1204 1.1 riastrad
1205 1.1 riastrad #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
1206 1.1 riastrad # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
1207 1.1 riastrad # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
1208 1.1 riastrad
1209 1.1 riastrad #define IH_RB_CNTL 0x3e00
1210 1.1 riastrad # define IH_RB_ENABLE (1 << 0)
1211 1.1 riastrad # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
1212 1.1 riastrad # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
1213 1.1 riastrad # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
1214 1.1 riastrad # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
1215 1.1 riastrad # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
1216 1.1 riastrad # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
1217 1.1 riastrad #define IH_RB_BASE 0x3e04
1218 1.1 riastrad #define IH_RB_RPTR 0x3e08
1219 1.1 riastrad #define IH_RB_WPTR 0x3e0c
1220 1.1 riastrad # define RB_OVERFLOW (1 << 0)
1221 1.1 riastrad # define WPTR_OFFSET_MASK 0x3fffc
1222 1.1 riastrad #define IH_RB_WPTR_ADDR_HI 0x3e10
1223 1.1 riastrad #define IH_RB_WPTR_ADDR_LO 0x3e14
1224 1.1 riastrad #define IH_CNTL 0x3e18
1225 1.1 riastrad # define ENABLE_INTR (1 << 0)
1226 1.1 riastrad # define IH_MC_SWAP(x) ((x) << 1)
1227 1.1 riastrad # define IH_MC_SWAP_NONE 0
1228 1.1 riastrad # define IH_MC_SWAP_16BIT 1
1229 1.1 riastrad # define IH_MC_SWAP_32BIT 2
1230 1.1 riastrad # define IH_MC_SWAP_64BIT 3
1231 1.1 riastrad # define RPTR_REARM (1 << 4)
1232 1.1 riastrad # define MC_WRREQ_CREDIT(x) ((x) << 15)
1233 1.1 riastrad # define MC_WR_CLEAN_CNT(x) ((x) << 20)
1234 1.1 riastrad
1235 1.1 riastrad #define CP_INT_CNTL 0xc124
1236 1.1 riastrad # define CNTX_BUSY_INT_ENABLE (1 << 19)
1237 1.1 riastrad # define CNTX_EMPTY_INT_ENABLE (1 << 20)
1238 1.1 riastrad # define SCRATCH_INT_ENABLE (1 << 25)
1239 1.1 riastrad # define TIME_STAMP_INT_ENABLE (1 << 26)
1240 1.1 riastrad # define IB2_INT_ENABLE (1 << 29)
1241 1.1 riastrad # define IB1_INT_ENABLE (1 << 30)
1242 1.1 riastrad # define RB_INT_ENABLE (1 << 31)
1243 1.1 riastrad #define CP_INT_STATUS 0xc128
1244 1.1 riastrad # define SCRATCH_INT_STAT (1 << 25)
1245 1.1 riastrad # define TIME_STAMP_INT_STAT (1 << 26)
1246 1.1 riastrad # define IB2_INT_STAT (1 << 29)
1247 1.1 riastrad # define IB1_INT_STAT (1 << 30)
1248 1.1 riastrad # define RB_INT_STAT (1 << 31)
1249 1.1 riastrad
1250 1.1 riastrad #define GRBM_INT_CNTL 0x8060
1251 1.1 riastrad # define RDERR_INT_ENABLE (1 << 0)
1252 1.1 riastrad # define GUI_IDLE_INT_ENABLE (1 << 19)
1253 1.1 riastrad
1254 1.1 riastrad /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
1255 1.1 riastrad #define CRTC_STATUS_FRAME_COUNT 0x6e98
1256 1.1 riastrad
1257 1.1 riastrad /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
1258 1.1 riastrad #define VLINE_STATUS 0x6bb8
1259 1.1 riastrad # define VLINE_OCCURRED (1 << 0)
1260 1.1 riastrad # define VLINE_ACK (1 << 4)
1261 1.1 riastrad # define VLINE_STAT (1 << 12)
1262 1.1 riastrad # define VLINE_INTERRUPT (1 << 16)
1263 1.1 riastrad # define VLINE_INTERRUPT_TYPE (1 << 17)
1264 1.1 riastrad /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
1265 1.1 riastrad #define VBLANK_STATUS 0x6bbc
1266 1.1 riastrad # define VBLANK_OCCURRED (1 << 0)
1267 1.1 riastrad # define VBLANK_ACK (1 << 4)
1268 1.1 riastrad # define VBLANK_STAT (1 << 12)
1269 1.1 riastrad # define VBLANK_INTERRUPT (1 << 16)
1270 1.1 riastrad # define VBLANK_INTERRUPT_TYPE (1 << 17)
1271 1.1 riastrad
1272 1.1 riastrad /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
1273 1.1 riastrad #define INT_MASK 0x6b40
1274 1.1 riastrad # define VBLANK_INT_MASK (1 << 0)
1275 1.1 riastrad # define VLINE_INT_MASK (1 << 4)
1276 1.1 riastrad
1277 1.1 riastrad #define DISP_INTERRUPT_STATUS 0x60f4
1278 1.1 riastrad # define LB_D1_VLINE_INTERRUPT (1 << 2)
1279 1.1 riastrad # define LB_D1_VBLANK_INTERRUPT (1 << 3)
1280 1.1 riastrad # define DC_HPD1_INTERRUPT (1 << 17)
1281 1.1 riastrad # define DC_HPD1_RX_INTERRUPT (1 << 18)
1282 1.1 riastrad # define DACA_AUTODETECT_INTERRUPT (1 << 22)
1283 1.1 riastrad # define DACB_AUTODETECT_INTERRUPT (1 << 23)
1284 1.1 riastrad # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
1285 1.1 riastrad # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
1286 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
1287 1.1 riastrad # define LB_D2_VLINE_INTERRUPT (1 << 2)
1288 1.1 riastrad # define LB_D2_VBLANK_INTERRUPT (1 << 3)
1289 1.1 riastrad # define DC_HPD2_INTERRUPT (1 << 17)
1290 1.1 riastrad # define DC_HPD2_RX_INTERRUPT (1 << 18)
1291 1.1 riastrad # define DISP_TIMER_INTERRUPT (1 << 24)
1292 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
1293 1.1 riastrad # define LB_D3_VLINE_INTERRUPT (1 << 2)
1294 1.1 riastrad # define LB_D3_VBLANK_INTERRUPT (1 << 3)
1295 1.1 riastrad # define DC_HPD3_INTERRUPT (1 << 17)
1296 1.1 riastrad # define DC_HPD3_RX_INTERRUPT (1 << 18)
1297 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
1298 1.1 riastrad # define LB_D4_VLINE_INTERRUPT (1 << 2)
1299 1.1 riastrad # define LB_D4_VBLANK_INTERRUPT (1 << 3)
1300 1.1 riastrad # define DC_HPD4_INTERRUPT (1 << 17)
1301 1.1 riastrad # define DC_HPD4_RX_INTERRUPT (1 << 18)
1302 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
1303 1.1 riastrad # define LB_D5_VLINE_INTERRUPT (1 << 2)
1304 1.1 riastrad # define LB_D5_VBLANK_INTERRUPT (1 << 3)
1305 1.1 riastrad # define DC_HPD5_INTERRUPT (1 << 17)
1306 1.1 riastrad # define DC_HPD5_RX_INTERRUPT (1 << 18)
1307 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
1308 1.1 riastrad # define LB_D6_VLINE_INTERRUPT (1 << 2)
1309 1.1 riastrad # define LB_D6_VBLANK_INTERRUPT (1 << 3)
1310 1.1 riastrad # define DC_HPD6_INTERRUPT (1 << 17)
1311 1.1 riastrad # define DC_HPD6_RX_INTERRUPT (1 << 18)
1312 1.1 riastrad
1313 1.1 riastrad /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
1314 1.1 riastrad #define GRPH_INT_STATUS 0x6858
1315 1.1 riastrad # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
1316 1.1 riastrad # define GRPH_PFLIP_INT_CLEAR (1 << 8)
1317 1.1 riastrad /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
1318 1.1 riastrad #define GRPH_INT_CONTROL 0x685c
1319 1.1 riastrad # define GRPH_PFLIP_INT_MASK (1 << 0)
1320 1.1 riastrad # define GRPH_PFLIP_INT_TYPE (1 << 8)
1321 1.1 riastrad
1322 1.1 riastrad #define DACA_AUTODETECT_INT_CONTROL 0x66c8
1323 1.1 riastrad #define DACB_AUTODETECT_INT_CONTROL 0x67c8
1324 1.1 riastrad
1325 1.1 riastrad #define DC_HPD1_INT_STATUS 0x601c
1326 1.1 riastrad #define DC_HPD2_INT_STATUS 0x6028
1327 1.1 riastrad #define DC_HPD3_INT_STATUS 0x6034
1328 1.1 riastrad #define DC_HPD4_INT_STATUS 0x6040
1329 1.1 riastrad #define DC_HPD5_INT_STATUS 0x604c
1330 1.1 riastrad #define DC_HPD6_INT_STATUS 0x6058
1331 1.1 riastrad # define DC_HPDx_INT_STATUS (1 << 0)
1332 1.1 riastrad # define DC_HPDx_SENSE (1 << 1)
1333 1.1 riastrad # define DC_HPDx_RX_INT_STATUS (1 << 8)
1334 1.1 riastrad
1335 1.1 riastrad #define DC_HPD1_INT_CONTROL 0x6020
1336 1.1 riastrad #define DC_HPD2_INT_CONTROL 0x602c
1337 1.1 riastrad #define DC_HPD3_INT_CONTROL 0x6038
1338 1.1 riastrad #define DC_HPD4_INT_CONTROL 0x6044
1339 1.1 riastrad #define DC_HPD5_INT_CONTROL 0x6050
1340 1.1 riastrad #define DC_HPD6_INT_CONTROL 0x605c
1341 1.1 riastrad # define DC_HPDx_INT_ACK (1 << 0)
1342 1.1 riastrad # define DC_HPDx_INT_POLARITY (1 << 8)
1343 1.1 riastrad # define DC_HPDx_INT_EN (1 << 16)
1344 1.1 riastrad # define DC_HPDx_RX_INT_ACK (1 << 20)
1345 1.1 riastrad # define DC_HPDx_RX_INT_EN (1 << 24)
1346 1.1 riastrad
1347 1.1 riastrad #define DC_HPD1_CONTROL 0x6024
1348 1.1 riastrad #define DC_HPD2_CONTROL 0x6030
1349 1.1 riastrad #define DC_HPD3_CONTROL 0x603c
1350 1.1 riastrad #define DC_HPD4_CONTROL 0x6048
1351 1.1 riastrad #define DC_HPD5_CONTROL 0x6054
1352 1.1 riastrad #define DC_HPD6_CONTROL 0x6060
1353 1.1 riastrad # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
1354 1.1 riastrad # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
1355 1.1 riastrad # define DC_HPDx_EN (1 << 28)
1356 1.1 riastrad
1357 1.1 riastrad /* DCE4/5/6 FMT blocks */
1358 1.1 riastrad #define FMT_DYNAMIC_EXP_CNTL 0x6fb4
1359 1.1 riastrad # define FMT_DYNAMIC_EXP_EN (1 << 0)
1360 1.1 riastrad # define FMT_DYNAMIC_EXP_MODE (1 << 4)
1361 1.1 riastrad /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */
1362 1.1 riastrad #define FMT_CONTROL 0x6fb8
1363 1.1 riastrad # define FMT_PIXEL_ENCODING (1 << 16)
1364 1.1 riastrad /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
1365 1.1 riastrad #define FMT_BIT_DEPTH_CONTROL 0x6fc8
1366 1.1 riastrad # define FMT_TRUNCATE_EN (1 << 0)
1367 1.1 riastrad # define FMT_TRUNCATE_DEPTH (1 << 4)
1368 1.1 riastrad # define FMT_SPATIAL_DITHER_EN (1 << 8)
1369 1.1 riastrad # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
1370 1.1 riastrad # define FMT_SPATIAL_DITHER_DEPTH (1 << 12)
1371 1.1 riastrad # define FMT_FRAME_RANDOM_ENABLE (1 << 13)
1372 1.1 riastrad # define FMT_RGB_RANDOM_ENABLE (1 << 14)
1373 1.1 riastrad # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
1374 1.1 riastrad # define FMT_TEMPORAL_DITHER_EN (1 << 16)
1375 1.1 riastrad # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20)
1376 1.1 riastrad # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
1377 1.1 riastrad # define FMT_TEMPORAL_LEVEL (1 << 24)
1378 1.1 riastrad # define FMT_TEMPORAL_DITHER_RESET (1 << 25)
1379 1.1 riastrad # define FMT_25FRC_SEL(x) ((x) << 26)
1380 1.1 riastrad # define FMT_50FRC_SEL(x) ((x) << 28)
1381 1.1 riastrad # define FMT_75FRC_SEL(x) ((x) << 30)
1382 1.1 riastrad #define FMT_CLAMP_CONTROL 0x6fe4
1383 1.1 riastrad # define FMT_CLAMP_DATA_EN (1 << 0)
1384 1.1 riastrad # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
1385 1.1 riastrad # define FMT_CLAMP_6BPC 0
1386 1.1 riastrad # define FMT_CLAMP_8BPC 1
1387 1.1 riastrad # define FMT_CLAMP_10BPC 2
1388 1.1 riastrad
1389 1.1 riastrad /* ASYNC DMA */
1390 1.1 riastrad #define DMA_RB_RPTR 0xd008
1391 1.1 riastrad #define DMA_RB_WPTR 0xd00c
1392 1.1 riastrad
1393 1.1 riastrad #define DMA_CNTL 0xd02c
1394 1.1 riastrad # define TRAP_ENABLE (1 << 0)
1395 1.1 riastrad # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1396 1.1 riastrad # define SEM_WAIT_INT_ENABLE (1 << 2)
1397 1.1 riastrad # define DATA_SWAP_ENABLE (1 << 3)
1398 1.1 riastrad # define FENCE_SWAP_ENABLE (1 << 4)
1399 1.1 riastrad # define CTXEMPTY_INT_ENABLE (1 << 28)
1400 1.1 riastrad #define DMA_TILING_CONFIG 0xD0B8
1401 1.1 riastrad
1402 1.1 riastrad #define CAYMAN_DMA1_CNTL 0xd82c
1403 1.1 riastrad
1404 1.1 riastrad /* async DMA packets */
1405 1.1 riastrad #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
1406 1.1 riastrad (((sub_cmd) & 0xFF) << 20) |\
1407 1.1 riastrad (((n) & 0xFFFFF) << 0))
1408 1.1 riastrad #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
1409 1.1 riastrad #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
1410 1.1 riastrad #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
1411 1.1 riastrad
1412 1.1 riastrad /* async DMA Packet types */
1413 1.1 riastrad #define DMA_PACKET_WRITE 0x2
1414 1.1 riastrad #define DMA_PACKET_COPY 0x3
1415 1.1 riastrad #define DMA_PACKET_INDIRECT_BUFFER 0x4
1416 1.1 riastrad #define DMA_PACKET_SEMAPHORE 0x5
1417 1.1 riastrad #define DMA_PACKET_FENCE 0x6
1418 1.1 riastrad #define DMA_PACKET_TRAP 0x7
1419 1.1 riastrad #define DMA_PACKET_SRBM_WRITE 0x9
1420 1.1 riastrad #define DMA_PACKET_CONSTANT_FILL 0xd
1421 1.1 riastrad #define DMA_PACKET_NOP 0xf
1422 1.1 riastrad
1423 1.1 riastrad /* PIF PHY0 indirect regs */
1424 1.1 riastrad #define PB0_PIF_CNTL 0x10
1425 1.1 riastrad # define LS2_EXIT_TIME(x) ((x) << 17)
1426 1.1 riastrad # define LS2_EXIT_TIME_MASK (0x7 << 17)
1427 1.1 riastrad # define LS2_EXIT_TIME_SHIFT 17
1428 1.1 riastrad #define PB0_PIF_PAIRING 0x11
1429 1.1 riastrad # define MULTI_PIF (1 << 25)
1430 1.1 riastrad #define PB0_PIF_PWRDOWN_0 0x12
1431 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
1432 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
1433 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
1434 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
1435 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
1436 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
1437 1.1 riastrad # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
1438 1.1 riastrad # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
1439 1.1 riastrad # define PLL_RAMP_UP_TIME_0_SHIFT 24
1440 1.1 riastrad #define PB0_PIF_PWRDOWN_1 0x13
1441 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
1442 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
1443 1.1 riastrad # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
1444 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
1445 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
1446 1.1 riastrad # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
1447 1.1 riastrad # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
1448 1.1 riastrad # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
1449 1.1 riastrad # define PLL_RAMP_UP_TIME_1_SHIFT 24
1450 1.1 riastrad /* PIF PHY1 indirect regs */
1451 1.1 riastrad #define PB1_PIF_CNTL 0x10
1452 1.1 riastrad #define PB1_PIF_PAIRING 0x11
1453 1.1 riastrad #define PB1_PIF_PWRDOWN_0 0x12
1454 1.1 riastrad #define PB1_PIF_PWRDOWN_1 0x13
1455 1.1 riastrad /* PCIE PORT indirect regs */
1456 1.1 riastrad #define PCIE_LC_CNTL 0xa0
1457 1.1 riastrad # define LC_L0S_INACTIVITY(x) ((x) << 8)
1458 1.1 riastrad # define LC_L0S_INACTIVITY_MASK (0xf << 8)
1459 1.1 riastrad # define LC_L0S_INACTIVITY_SHIFT 8
1460 1.1 riastrad # define LC_L1_INACTIVITY(x) ((x) << 12)
1461 1.1 riastrad # define LC_L1_INACTIVITY_MASK (0xf << 12)
1462 1.1 riastrad # define LC_L1_INACTIVITY_SHIFT 12
1463 1.1 riastrad # define LC_PMI_TO_L1_DIS (1 << 16)
1464 1.1 riastrad # define LC_ASPM_TO_L1_DIS (1 << 24)
1465 1.1 riastrad #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
1466 1.1 riastrad #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
1467 1.1 riastrad # define LC_LINK_WIDTH_SHIFT 0
1468 1.1 riastrad # define LC_LINK_WIDTH_MASK 0x7
1469 1.1 riastrad # define LC_LINK_WIDTH_X0 0
1470 1.1 riastrad # define LC_LINK_WIDTH_X1 1
1471 1.1 riastrad # define LC_LINK_WIDTH_X2 2
1472 1.1 riastrad # define LC_LINK_WIDTH_X4 3
1473 1.1 riastrad # define LC_LINK_WIDTH_X8 4
1474 1.1 riastrad # define LC_LINK_WIDTH_X16 6
1475 1.1 riastrad # define LC_LINK_WIDTH_RD_SHIFT 4
1476 1.1 riastrad # define LC_LINK_WIDTH_RD_MASK 0x70
1477 1.1 riastrad # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
1478 1.1 riastrad # define LC_RECONFIG_NOW (1 << 8)
1479 1.1 riastrad # define LC_RENEGOTIATION_SUPPORT (1 << 9)
1480 1.1 riastrad # define LC_RENEGOTIATE_EN (1 << 10)
1481 1.1 riastrad # define LC_SHORT_RECONFIG_EN (1 << 11)
1482 1.1 riastrad # define LC_UPCONFIGURE_SUPPORT (1 << 12)
1483 1.1 riastrad # define LC_UPCONFIGURE_DIS (1 << 13)
1484 1.1 riastrad # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
1485 1.1 riastrad # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
1486 1.1 riastrad # define LC_DYN_LANES_PWR_STATE_SHIFT 21
1487 1.1 riastrad #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
1488 1.1 riastrad # define LC_GEN2_EN_STRAP (1 << 0)
1489 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
1490 1.1 riastrad # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
1491 1.1 riastrad # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
1492 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
1493 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
1494 1.1 riastrad # define LC_CURRENT_DATA_RATE (1 << 11)
1495 1.1 riastrad # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
1496 1.1 riastrad # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
1497 1.1 riastrad # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
1498 1.1 riastrad # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
1499 1.1 riastrad # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
1500 1.1 riastrad # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
1501 1.1 riastrad # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
1502 1.1 riastrad #define MM_CFGREGS_CNTL 0x544c
1503 1.1 riastrad # define MM_WR_TO_CFG_EN (1 << 3)
1504 1.1 riastrad #define LINK_CNTL2 0x88 /* F0 */
1505 1.1 riastrad # define TARGET_LINK_SPEED_MASK (0xf << 0)
1506 1.1 riastrad # define SELECTABLE_DEEMPHASIS (1 << 6)
1507 1.1 riastrad
1508 1.1 riastrad
1509 1.1 riastrad /*
1510 1.1 riastrad * UVD
1511 1.1 riastrad */
1512 1.1 riastrad #define UVD_UDEC_ADDR_CONFIG 0xef4c
1513 1.1 riastrad #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1514 1.1 riastrad #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
1515 1.1 riastrad #define UVD_RBC_RB_RPTR 0xf690
1516 1.1 riastrad #define UVD_RBC_RB_WPTR 0xf694
1517 1.1 riastrad
1518 1.1 riastrad /*
1519 1.1 riastrad * PM4
1520 1.1 riastrad */
1521 1.1 riastrad #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
1522 1.1 riastrad (((reg) >> 2) & 0xFFFF) | \
1523 1.1 riastrad ((n) & 0x3FFF) << 16)
1524 1.1 riastrad #define CP_PACKET2 0x80000000
1525 1.1 riastrad #define PACKET2_PAD_SHIFT 0
1526 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0)
1527 1.1 riastrad
1528 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1529 1.1 riastrad
1530 1.1 riastrad #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
1531 1.1 riastrad (((op) & 0xFF) << 8) | \
1532 1.1 riastrad ((n) & 0x3FFF) << 16)
1533 1.1 riastrad
1534 1.1 riastrad /* Packet 3 types */
1535 1.1 riastrad #define PACKET3_NOP 0x10
1536 1.1 riastrad #define PACKET3_SET_BASE 0x11
1537 1.1 riastrad #define PACKET3_CLEAR_STATE 0x12
1538 1.1 riastrad #define PACKET3_INDEX_BUFFER_SIZE 0x13
1539 1.1 riastrad #define PACKET3_DISPATCH_DIRECT 0x15
1540 1.1 riastrad #define PACKET3_DISPATCH_INDIRECT 0x16
1541 1.1 riastrad #define PACKET3_INDIRECT_BUFFER_END 0x17
1542 1.1 riastrad #define PACKET3_MODE_CONTROL 0x18
1543 1.1 riastrad #define PACKET3_SET_PREDICATION 0x20
1544 1.1 riastrad #define PACKET3_REG_RMW 0x21
1545 1.1 riastrad #define PACKET3_COND_EXEC 0x22
1546 1.1 riastrad #define PACKET3_PRED_EXEC 0x23
1547 1.1 riastrad #define PACKET3_DRAW_INDIRECT 0x24
1548 1.1 riastrad #define PACKET3_DRAW_INDEX_INDIRECT 0x25
1549 1.1 riastrad #define PACKET3_INDEX_BASE 0x26
1550 1.1 riastrad #define PACKET3_DRAW_INDEX_2 0x27
1551 1.1 riastrad #define PACKET3_CONTEXT_CONTROL 0x28
1552 1.1 riastrad #define PACKET3_DRAW_INDEX_OFFSET 0x29
1553 1.1 riastrad #define PACKET3_INDEX_TYPE 0x2A
1554 1.1 riastrad #define PACKET3_DRAW_INDEX 0x2B
1555 1.1 riastrad #define PACKET3_DRAW_INDEX_AUTO 0x2D
1556 1.1 riastrad #define PACKET3_DRAW_INDEX_IMMD 0x2E
1557 1.1 riastrad #define PACKET3_NUM_INSTANCES 0x2F
1558 1.1 riastrad #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1559 1.1 riastrad #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1560 1.1 riastrad #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1561 1.1 riastrad #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
1562 1.1 riastrad #define PACKET3_MEM_SEMAPHORE 0x39
1563 1.1 riastrad #define PACKET3_MPEG_INDEX 0x3A
1564 1.1 riastrad #define PACKET3_COPY_DW 0x3B
1565 1.1 riastrad #define PACKET3_WAIT_REG_MEM 0x3C
1566 1.1 riastrad #define PACKET3_MEM_WRITE 0x3D
1567 1.1 riastrad #define PACKET3_INDIRECT_BUFFER 0x32
1568 1.1 riastrad #define PACKET3_CP_DMA 0x41
1569 1.1 riastrad /* 1. header
1570 1.1 riastrad * 2. SRC_ADDR_LO or DATA [31:0]
1571 1.1 riastrad * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
1572 1.1 riastrad * SRC_ADDR_HI [7:0]
1573 1.1 riastrad * 4. DST_ADDR_LO [31:0]
1574 1.1 riastrad * 5. DST_ADDR_HI [7:0]
1575 1.1 riastrad * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
1576 1.1 riastrad */
1577 1.1 riastrad # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
1578 1.1 riastrad /* 0 - DST_ADDR
1579 1.1 riastrad * 1 - GDS
1580 1.1 riastrad */
1581 1.1 riastrad # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
1582 1.1 riastrad /* 0 - ME
1583 1.1 riastrad * 1 - PFP
1584 1.1 riastrad */
1585 1.1 riastrad # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
1586 1.1 riastrad /* 0 - SRC_ADDR
1587 1.1 riastrad * 1 - GDS
1588 1.1 riastrad * 2 - DATA
1589 1.1 riastrad */
1590 1.1 riastrad # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1591 1.1 riastrad /* COMMAND */
1592 1.1 riastrad # define PACKET3_CP_DMA_DIS_WC (1 << 21)
1593 1.1 riastrad # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22)
1594 1.1 riastrad /* 0 - none
1595 1.1 riastrad * 1 - 8 in 16
1596 1.1 riastrad * 2 - 8 in 32
1597 1.1 riastrad * 3 - 8 in 64
1598 1.1 riastrad */
1599 1.1 riastrad # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1600 1.1 riastrad /* 0 - none
1601 1.1 riastrad * 1 - 8 in 16
1602 1.1 riastrad * 2 - 8 in 32
1603 1.1 riastrad * 3 - 8 in 64
1604 1.1 riastrad */
1605 1.1 riastrad # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1606 1.1 riastrad /* 0 - memory
1607 1.1 riastrad * 1 - register
1608 1.1 riastrad */
1609 1.1 riastrad # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1610 1.1 riastrad /* 0 - memory
1611 1.1 riastrad * 1 - register
1612 1.1 riastrad */
1613 1.1 riastrad # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1614 1.1 riastrad # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
1615 1.1 riastrad #define PACKET3_SURFACE_SYNC 0x43
1616 1.1 riastrad # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1617 1.1 riastrad # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1618 1.1 riastrad # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1619 1.1 riastrad # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1620 1.1 riastrad # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1621 1.1 riastrad # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1622 1.1 riastrad # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1623 1.1 riastrad # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1624 1.1 riastrad # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1625 1.1 riastrad # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
1626 1.1 riastrad # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
1627 1.1 riastrad # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
1628 1.1 riastrad # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
1629 1.1 riastrad # define PACKET3_FULL_CACHE_ENA (1 << 20)
1630 1.1 riastrad # define PACKET3_TC_ACTION_ENA (1 << 23)
1631 1.1 riastrad # define PACKET3_VC_ACTION_ENA (1 << 24)
1632 1.1 riastrad # define PACKET3_CB_ACTION_ENA (1 << 25)
1633 1.1 riastrad # define PACKET3_DB_ACTION_ENA (1 << 26)
1634 1.1 riastrad # define PACKET3_SH_ACTION_ENA (1 << 27)
1635 1.1 riastrad # define PACKET3_SX_ACTION_ENA (1 << 28)
1636 1.1 riastrad #define PACKET3_ME_INITIALIZE 0x44
1637 1.1 riastrad #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1638 1.1 riastrad #define PACKET3_COND_WRITE 0x45
1639 1.1 riastrad #define PACKET3_EVENT_WRITE 0x46
1640 1.1 riastrad #define PACKET3_EVENT_WRITE_EOP 0x47
1641 1.1 riastrad #define PACKET3_EVENT_WRITE_EOS 0x48
1642 1.1 riastrad #define PACKET3_PREAMBLE_CNTL 0x4A
1643 1.1 riastrad # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1644 1.1 riastrad # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1645 1.1 riastrad #define PACKET3_RB_OFFSET 0x4B
1646 1.1 riastrad #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
1647 1.1 riastrad #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
1648 1.1 riastrad #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
1649 1.1 riastrad #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
1650 1.1 riastrad #define PACKET3_ONE_REG_WRITE 0x57
1651 1.1 riastrad #define PACKET3_SET_CONFIG_REG 0x68
1652 1.1 riastrad #define PACKET3_SET_CONFIG_REG_START 0x00008000
1653 1.1 riastrad #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
1654 1.1 riastrad #define PACKET3_SET_CONTEXT_REG 0x69
1655 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_START 0x00028000
1656 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_END 0x00029000
1657 1.1 riastrad #define PACKET3_SET_ALU_CONST 0x6A
1658 1.1 riastrad /* alu const buffers only; no reg file */
1659 1.1 riastrad #define PACKET3_SET_BOOL_CONST 0x6B
1660 1.1 riastrad #define PACKET3_SET_BOOL_CONST_START 0x0003a500
1661 1.1 riastrad #define PACKET3_SET_BOOL_CONST_END 0x0003a518
1662 1.1 riastrad #define PACKET3_SET_LOOP_CONST 0x6C
1663 1.1 riastrad #define PACKET3_SET_LOOP_CONST_START 0x0003a200
1664 1.1 riastrad #define PACKET3_SET_LOOP_CONST_END 0x0003a500
1665 1.1 riastrad #define PACKET3_SET_RESOURCE 0x6D
1666 1.1 riastrad #define PACKET3_SET_RESOURCE_START 0x00030000
1667 1.1 riastrad #define PACKET3_SET_RESOURCE_END 0x00038000
1668 1.1 riastrad #define PACKET3_SET_SAMPLER 0x6E
1669 1.1 riastrad #define PACKET3_SET_SAMPLER_START 0x0003c000
1670 1.1 riastrad #define PACKET3_SET_SAMPLER_END 0x0003c600
1671 1.1 riastrad #define PACKET3_SET_CTL_CONST 0x6F
1672 1.1 riastrad #define PACKET3_SET_CTL_CONST_START 0x0003cff0
1673 1.1 riastrad #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
1674 1.1 riastrad #define PACKET3_SET_RESOURCE_OFFSET 0x70
1675 1.1 riastrad #define PACKET3_SET_ALU_CONST_VS 0x71
1676 1.1 riastrad #define PACKET3_SET_ALU_CONST_DI 0x72
1677 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1678 1.1 riastrad #define PACKET3_SET_RESOURCE_INDIRECT 0x74
1679 1.1 riastrad #define PACKET3_SET_APPEND_CNT 0x75
1680 1.1 riastrad
1681 1.1 riastrad #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
1682 1.1 riastrad #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
1683 1.1 riastrad #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
1684 1.1 riastrad #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
1685 1.1 riastrad #define SQ_TEX_VTX_INVALID_BUFFER 0x1
1686 1.1 riastrad #define SQ_TEX_VTX_VALID_TEXTURE 0x2
1687 1.1 riastrad #define SQ_TEX_VTX_VALID_BUFFER 0x3
1688 1.1 riastrad
1689 1.1 riastrad #define VGT_VTX_VECT_EJECT_REG 0x88b0
1690 1.1 riastrad
1691 1.1 riastrad #define SQ_CONST_MEM_BASE 0x8df8
1692 1.1 riastrad
1693 1.1 riastrad #define SQ_ESGS_RING_BASE 0x8c40
1694 1.1 riastrad #define SQ_ESGS_RING_SIZE 0x8c44
1695 1.1 riastrad #define SQ_GSVS_RING_BASE 0x8c48
1696 1.1 riastrad #define SQ_GSVS_RING_SIZE 0x8c4c
1697 1.1 riastrad #define SQ_ESTMP_RING_BASE 0x8c50
1698 1.1 riastrad #define SQ_ESTMP_RING_SIZE 0x8c54
1699 1.1 riastrad #define SQ_GSTMP_RING_BASE 0x8c58
1700 1.1 riastrad #define SQ_GSTMP_RING_SIZE 0x8c5c
1701 1.1 riastrad #define SQ_VSTMP_RING_BASE 0x8c60
1702 1.1 riastrad #define SQ_VSTMP_RING_SIZE 0x8c64
1703 1.1 riastrad #define SQ_PSTMP_RING_BASE 0x8c68
1704 1.1 riastrad #define SQ_PSTMP_RING_SIZE 0x8c6c
1705 1.1 riastrad #define SQ_LSTMP_RING_BASE 0x8e10
1706 1.1 riastrad #define SQ_LSTMP_RING_SIZE 0x8e14
1707 1.1 riastrad #define SQ_HSTMP_RING_BASE 0x8e18
1708 1.1 riastrad #define SQ_HSTMP_RING_SIZE 0x8e1c
1709 1.1 riastrad #define VGT_TF_RING_SIZE 0x8988
1710 1.1 riastrad
1711 1.1 riastrad #define SQ_ESGS_RING_ITEMSIZE 0x28900
1712 1.1 riastrad #define SQ_GSVS_RING_ITEMSIZE 0x28904
1713 1.1 riastrad #define SQ_ESTMP_RING_ITEMSIZE 0x28908
1714 1.1 riastrad #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
1715 1.1 riastrad #define SQ_VSTMP_RING_ITEMSIZE 0x28910
1716 1.1 riastrad #define SQ_PSTMP_RING_ITEMSIZE 0x28914
1717 1.1 riastrad #define SQ_LSTMP_RING_ITEMSIZE 0x28830
1718 1.1 riastrad #define SQ_HSTMP_RING_ITEMSIZE 0x28834
1719 1.1 riastrad
1720 1.1 riastrad #define SQ_GS_VERT_ITEMSIZE 0x2891c
1721 1.1 riastrad #define SQ_GS_VERT_ITEMSIZE_1 0x28920
1722 1.1 riastrad #define SQ_GS_VERT_ITEMSIZE_2 0x28924
1723 1.1 riastrad #define SQ_GS_VERT_ITEMSIZE_3 0x28928
1724 1.1 riastrad #define SQ_GSVS_RING_OFFSET_1 0x2892c
1725 1.1 riastrad #define SQ_GSVS_RING_OFFSET_2 0x28930
1726 1.1 riastrad #define SQ_GSVS_RING_OFFSET_3 0x28934
1727 1.1 riastrad
1728 1.1 riastrad #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
1729 1.1 riastrad #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
1730 1.1 riastrad
1731 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_0 0x28940
1732 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_1 0x28944
1733 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_2 0x28948
1734 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
1735 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_4 0x28950
1736 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_5 0x28954
1737 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_6 0x28958
1738 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
1739 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_8 0x28960
1740 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_9 0x28964
1741 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_10 0x28968
1742 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
1743 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_12 0x28970
1744 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_13 0x28974
1745 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_14 0x28978
1746 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
1747 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_0 0x28980
1748 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_1 0x28984
1749 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_2 0x28988
1750 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
1751 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_4 0x28990
1752 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_5 0x28994
1753 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_6 0x28998
1754 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
1755 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
1756 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
1757 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
1758 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
1759 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
1760 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
1761 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
1762 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
1763 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
1764 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
1765 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
1766 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
1767 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
1768 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
1769 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
1770 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
1771 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
1772 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
1773 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
1774 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
1775 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
1776 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
1777 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
1778 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
1779 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
1780 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
1781 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
1782 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
1783 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
1784 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
1785 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
1786 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
1787 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
1788 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
1789 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
1790 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
1791 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
1792 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
1793 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
1794 1.1 riastrad #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
1795 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
1796 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
1797 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
1798 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
1799 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
1800 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
1801 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
1802 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
1803 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
1804 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
1805 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
1806 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
1807 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
1808 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
1809 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
1810 1.1 riastrad #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
1811 1.1 riastrad
1812 1.1 riastrad #define PA_SC_SCREEN_SCISSOR_TL 0x28030
1813 1.1 riastrad #define PA_SC_GENERIC_SCISSOR_TL 0x28240
1814 1.1 riastrad #define PA_SC_WINDOW_SCISSOR_TL 0x28204
1815 1.1 riastrad
1816 1.1 riastrad #define VGT_PRIMITIVE_TYPE 0x8958
1817 1.1 riastrad #define VGT_INDEX_TYPE 0x895C
1818 1.1 riastrad
1819 1.1 riastrad #define VGT_NUM_INDICES 0x8970
1820 1.1 riastrad
1821 1.1 riastrad #define VGT_COMPUTE_DIM_X 0x8990
1822 1.1 riastrad #define VGT_COMPUTE_DIM_Y 0x8994
1823 1.1 riastrad #define VGT_COMPUTE_DIM_Z 0x8998
1824 1.1 riastrad #define VGT_COMPUTE_START_X 0x899C
1825 1.1 riastrad #define VGT_COMPUTE_START_Y 0x89A0
1826 1.1 riastrad #define VGT_COMPUTE_START_Z 0x89A4
1827 1.1 riastrad #define VGT_COMPUTE_INDEX 0x89A8
1828 1.1 riastrad #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
1829 1.1 riastrad #define VGT_HS_OFFCHIP_PARAM 0x89B0
1830 1.1 riastrad
1831 1.1 riastrad #define DB_DEBUG 0x9830
1832 1.1 riastrad #define DB_DEBUG2 0x9834
1833 1.1 riastrad #define DB_DEBUG3 0x9838
1834 1.1 riastrad #define DB_DEBUG4 0x983C
1835 1.1 riastrad #define DB_WATERMARKS 0x9854
1836 1.1 riastrad #define DB_DEPTH_CONTROL 0x28800
1837 1.1 riastrad #define R_028800_DB_DEPTH_CONTROL 0x028800
1838 1.1 riastrad #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1839 1.1 riastrad #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1840 1.1 riastrad #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1841 1.1 riastrad #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1842 1.1 riastrad #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1843 1.1 riastrad #define C_028800_Z_ENABLE 0xFFFFFFFD
1844 1.1 riastrad #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1845 1.1 riastrad #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1846 1.1 riastrad #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1847 1.1 riastrad #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1848 1.1 riastrad #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1849 1.1 riastrad #define C_028800_ZFUNC 0xFFFFFF8F
1850 1.1 riastrad #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1851 1.1 riastrad #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1852 1.1 riastrad #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1853 1.1 riastrad #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1854 1.1 riastrad #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1855 1.1 riastrad #define C_028800_STENCILFUNC 0xFFFFF8FF
1856 1.1 riastrad #define V_028800_STENCILFUNC_NEVER 0x00000000
1857 1.1 riastrad #define V_028800_STENCILFUNC_LESS 0x00000001
1858 1.1 riastrad #define V_028800_STENCILFUNC_EQUAL 0x00000002
1859 1.1 riastrad #define V_028800_STENCILFUNC_LEQUAL 0x00000003
1860 1.1 riastrad #define V_028800_STENCILFUNC_GREATER 0x00000004
1861 1.1 riastrad #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
1862 1.1 riastrad #define V_028800_STENCILFUNC_GEQUAL 0x00000006
1863 1.1 riastrad #define V_028800_STENCILFUNC_ALWAYS 0x00000007
1864 1.1 riastrad #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1865 1.1 riastrad #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1866 1.1 riastrad #define C_028800_STENCILFAIL 0xFFFFC7FF
1867 1.1 riastrad #define V_028800_STENCIL_KEEP 0x00000000
1868 1.1 riastrad #define V_028800_STENCIL_ZERO 0x00000001
1869 1.1 riastrad #define V_028800_STENCIL_REPLACE 0x00000002
1870 1.1 riastrad #define V_028800_STENCIL_INCR 0x00000003
1871 1.1 riastrad #define V_028800_STENCIL_DECR 0x00000004
1872 1.1 riastrad #define V_028800_STENCIL_INVERT 0x00000005
1873 1.1 riastrad #define V_028800_STENCIL_INCR_WRAP 0x00000006
1874 1.1 riastrad #define V_028800_STENCIL_DECR_WRAP 0x00000007
1875 1.1 riastrad #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1876 1.1 riastrad #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1877 1.1 riastrad #define C_028800_STENCILZPASS 0xFFFE3FFF
1878 1.1 riastrad #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1879 1.1 riastrad #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1880 1.1 riastrad #define C_028800_STENCILZFAIL 0xFFF1FFFF
1881 1.1 riastrad #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1882 1.1 riastrad #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1883 1.1 riastrad #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1884 1.1 riastrad #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1885 1.1 riastrad #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1886 1.1 riastrad #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1887 1.1 riastrad #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1888 1.1 riastrad #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1889 1.1 riastrad #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1890 1.1 riastrad #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1891 1.1 riastrad #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1892 1.1 riastrad #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
1893 1.1 riastrad #define DB_DEPTH_VIEW 0x28008
1894 1.1 riastrad #define R_028008_DB_DEPTH_VIEW 0x00028008
1895 1.1 riastrad #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
1896 1.1 riastrad #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
1897 1.1 riastrad #define C_028008_SLICE_START 0xFFFFF800
1898 1.1 riastrad #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1899 1.1 riastrad #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1900 1.1 riastrad #define C_028008_SLICE_MAX 0xFF001FFF
1901 1.1 riastrad #define DB_HTILE_DATA_BASE 0x28014
1902 1.1 riastrad #define DB_HTILE_SURFACE 0x28abc
1903 1.1 riastrad #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
1904 1.1 riastrad #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
1905 1.1 riastrad #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
1906 1.1 riastrad #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
1907 1.1 riastrad #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
1908 1.1 riastrad #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
1909 1.1 riastrad #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
1910 1.1 riastrad #define DB_Z_INFO 0x28040
1911 1.1 riastrad # define Z_ARRAY_MODE(x) ((x) << 4)
1912 1.1 riastrad # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
1913 1.1 riastrad # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
1914 1.1 riastrad # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
1915 1.1 riastrad # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1916 1.1 riastrad # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1917 1.1 riastrad #define R_028040_DB_Z_INFO 0x028040
1918 1.1 riastrad #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
1919 1.1 riastrad #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
1920 1.1 riastrad #define C_028040_FORMAT 0xFFFFFFFC
1921 1.1 riastrad #define V_028040_Z_INVALID 0x00000000
1922 1.1 riastrad #define V_028040_Z_16 0x00000001
1923 1.1 riastrad #define V_028040_Z_24 0x00000002
1924 1.1 riastrad #define V_028040_Z_32_FLOAT 0x00000003
1925 1.1 riastrad #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
1926 1.1 riastrad #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
1927 1.1 riastrad #define C_028040_ARRAY_MODE 0xFFFFFF0F
1928 1.1 riastrad #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
1929 1.1 riastrad #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
1930 1.1 riastrad #define C_028040_READ_SIZE 0xEFFFFFFF
1931 1.1 riastrad #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
1932 1.1 riastrad #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
1933 1.1 riastrad #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
1934 1.1 riastrad #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1935 1.1 riastrad #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1936 1.1 riastrad #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
1937 1.1 riastrad #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
1938 1.1 riastrad #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1939 1.1 riastrad #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
1940 1.1 riastrad #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
1941 1.1 riastrad #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
1942 1.1 riastrad #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
1943 1.1 riastrad #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1944 1.1 riastrad #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
1945 1.1 riastrad #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1946 1.1 riastrad #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
1947 1.1 riastrad #define DB_STENCIL_INFO 0x28044
1948 1.1 riastrad #define R_028044_DB_STENCIL_INFO 0x028044
1949 1.1 riastrad #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
1950 1.1 riastrad #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
1951 1.1 riastrad #define C_028044_FORMAT 0xFFFFFFFE
1952 1.1 riastrad #define V_028044_STENCIL_INVALID 0
1953 1.1 riastrad #define V_028044_STENCIL_8 1
1954 1.1 riastrad #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1955 1.1 riastrad #define DB_Z_READ_BASE 0x28048
1956 1.1 riastrad #define DB_STENCIL_READ_BASE 0x2804c
1957 1.1 riastrad #define DB_Z_WRITE_BASE 0x28050
1958 1.1 riastrad #define DB_STENCIL_WRITE_BASE 0x28054
1959 1.1 riastrad #define DB_DEPTH_SIZE 0x28058
1960 1.1 riastrad #define R_028058_DB_DEPTH_SIZE 0x028058
1961 1.1 riastrad #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
1962 1.1 riastrad #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
1963 1.1 riastrad #define C_028058_PITCH_TILE_MAX 0xFFFFF800
1964 1.1 riastrad #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
1965 1.1 riastrad #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
1966 1.1 riastrad #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
1967 1.1 riastrad #define R_02805C_DB_DEPTH_SLICE 0x02805C
1968 1.1 riastrad #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
1969 1.1 riastrad #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
1970 1.1 riastrad #define C_02805C_SLICE_TILE_MAX 0xFFC00000
1971 1.1 riastrad
1972 1.1 riastrad #define SQ_PGM_START_PS 0x28840
1973 1.1 riastrad #define SQ_PGM_START_VS 0x2885c
1974 1.1 riastrad #define SQ_PGM_START_GS 0x28874
1975 1.1 riastrad #define SQ_PGM_START_ES 0x2888c
1976 1.1 riastrad #define SQ_PGM_START_FS 0x288a4
1977 1.1 riastrad #define SQ_PGM_START_HS 0x288b8
1978 1.1 riastrad #define SQ_PGM_START_LS 0x288d0
1979 1.1 riastrad
1980 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
1981 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
1982 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
1983 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
1984 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
1985 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
1986 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
1987 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
1988 1.1 riastrad #define VGT_STRMOUT_CONFIG 0x28b94
1989 1.1 riastrad #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
1990 1.1 riastrad
1991 1.1 riastrad #define CB_TARGET_MASK 0x28238
1992 1.1 riastrad #define CB_SHADER_MASK 0x2823c
1993 1.1 riastrad
1994 1.1 riastrad #define GDS_ADDR_BASE 0x28720
1995 1.1 riastrad
1996 1.1 riastrad #define CB_IMMED0_BASE 0x28b9c
1997 1.1 riastrad #define CB_IMMED1_BASE 0x28ba0
1998 1.1 riastrad #define CB_IMMED2_BASE 0x28ba4
1999 1.1 riastrad #define CB_IMMED3_BASE 0x28ba8
2000 1.1 riastrad #define CB_IMMED4_BASE 0x28bac
2001 1.1 riastrad #define CB_IMMED5_BASE 0x28bb0
2002 1.1 riastrad #define CB_IMMED6_BASE 0x28bb4
2003 1.1 riastrad #define CB_IMMED7_BASE 0x28bb8
2004 1.1 riastrad #define CB_IMMED8_BASE 0x28bbc
2005 1.1 riastrad #define CB_IMMED9_BASE 0x28bc0
2006 1.1 riastrad #define CB_IMMED10_BASE 0x28bc4
2007 1.1 riastrad #define CB_IMMED11_BASE 0x28bc8
2008 1.1 riastrad
2009 1.1 riastrad /* all 12 CB blocks have these regs */
2010 1.1 riastrad #define CB_COLOR0_BASE 0x28c60
2011 1.1 riastrad #define CB_COLOR0_PITCH 0x28c64
2012 1.1 riastrad #define CB_COLOR0_SLICE 0x28c68
2013 1.1 riastrad #define CB_COLOR0_VIEW 0x28c6c
2014 1.1 riastrad #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
2015 1.1 riastrad #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
2016 1.1 riastrad #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
2017 1.1 riastrad #define C_028C6C_SLICE_START 0xFFFFF800
2018 1.1 riastrad #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
2019 1.1 riastrad #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
2020 1.1 riastrad #define C_028C6C_SLICE_MAX 0xFF001FFF
2021 1.1 riastrad #define R_028C70_CB_COLOR0_INFO 0x028C70
2022 1.1 riastrad #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
2023 1.1 riastrad #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
2024 1.1 riastrad #define C_028C70_ENDIAN 0xFFFFFFFC
2025 1.1 riastrad #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
2026 1.1 riastrad #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
2027 1.1 riastrad #define C_028C70_FORMAT 0xFFFFFF03
2028 1.1 riastrad #define V_028C70_COLOR_INVALID 0x00000000
2029 1.1 riastrad #define V_028C70_COLOR_8 0x00000001
2030 1.1 riastrad #define V_028C70_COLOR_4_4 0x00000002
2031 1.1 riastrad #define V_028C70_COLOR_3_3_2 0x00000003
2032 1.1 riastrad #define V_028C70_COLOR_16 0x00000005
2033 1.1 riastrad #define V_028C70_COLOR_16_FLOAT 0x00000006
2034 1.1 riastrad #define V_028C70_COLOR_8_8 0x00000007
2035 1.1 riastrad #define V_028C70_COLOR_5_6_5 0x00000008
2036 1.1 riastrad #define V_028C70_COLOR_6_5_5 0x00000009
2037 1.1 riastrad #define V_028C70_COLOR_1_5_5_5 0x0000000A
2038 1.1 riastrad #define V_028C70_COLOR_4_4_4_4 0x0000000B
2039 1.1 riastrad #define V_028C70_COLOR_5_5_5_1 0x0000000C
2040 1.1 riastrad #define V_028C70_COLOR_32 0x0000000D
2041 1.1 riastrad #define V_028C70_COLOR_32_FLOAT 0x0000000E
2042 1.1 riastrad #define V_028C70_COLOR_16_16 0x0000000F
2043 1.1 riastrad #define V_028C70_COLOR_16_16_FLOAT 0x00000010
2044 1.1 riastrad #define V_028C70_COLOR_8_24 0x00000011
2045 1.1 riastrad #define V_028C70_COLOR_8_24_FLOAT 0x00000012
2046 1.1 riastrad #define V_028C70_COLOR_24_8 0x00000013
2047 1.1 riastrad #define V_028C70_COLOR_24_8_FLOAT 0x00000014
2048 1.1 riastrad #define V_028C70_COLOR_10_11_11 0x00000015
2049 1.1 riastrad #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
2050 1.1 riastrad #define V_028C70_COLOR_11_11_10 0x00000017
2051 1.1 riastrad #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
2052 1.1 riastrad #define V_028C70_COLOR_2_10_10_10 0x00000019
2053 1.1 riastrad #define V_028C70_COLOR_8_8_8_8 0x0000001A
2054 1.1 riastrad #define V_028C70_COLOR_10_10_10_2 0x0000001B
2055 1.1 riastrad #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
2056 1.1 riastrad #define V_028C70_COLOR_32_32 0x0000001D
2057 1.1 riastrad #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
2058 1.1 riastrad #define V_028C70_COLOR_16_16_16_16 0x0000001F
2059 1.1 riastrad #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
2060 1.1 riastrad #define V_028C70_COLOR_32_32_32_32 0x00000022
2061 1.1 riastrad #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
2062 1.1 riastrad #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
2063 1.1 riastrad #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
2064 1.1 riastrad #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
2065 1.1 riastrad #define C_028C70_ARRAY_MODE 0xFFFFF0FF
2066 1.1 riastrad #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
2067 1.1 riastrad #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
2068 1.1 riastrad #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
2069 1.1 riastrad #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
2070 1.1 riastrad #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
2071 1.1 riastrad #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
2072 1.1 riastrad #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
2073 1.1 riastrad #define V_028C70_NUMBER_UNORM 0x00000000
2074 1.1 riastrad #define V_028C70_NUMBER_SNORM 0x00000001
2075 1.1 riastrad #define V_028C70_NUMBER_USCALED 0x00000002
2076 1.1 riastrad #define V_028C70_NUMBER_SSCALED 0x00000003
2077 1.1 riastrad #define V_028C70_NUMBER_UINT 0x00000004
2078 1.1 riastrad #define V_028C70_NUMBER_SINT 0x00000005
2079 1.1 riastrad #define V_028C70_NUMBER_SRGB 0x00000006
2080 1.1 riastrad #define V_028C70_NUMBER_FLOAT 0x00000007
2081 1.1 riastrad #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
2082 1.1 riastrad #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
2083 1.1 riastrad #define C_028C70_COMP_SWAP 0xFFFE7FFF
2084 1.1 riastrad #define V_028C70_SWAP_STD 0x00000000
2085 1.1 riastrad #define V_028C70_SWAP_ALT 0x00000001
2086 1.1 riastrad #define V_028C70_SWAP_STD_REV 0x00000002
2087 1.1 riastrad #define V_028C70_SWAP_ALT_REV 0x00000003
2088 1.1 riastrad #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
2089 1.1 riastrad #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
2090 1.1 riastrad #define C_028C70_FAST_CLEAR 0xFFFDFFFF
2091 1.1 riastrad #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
2092 1.1 riastrad #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
2093 1.1 riastrad #define C_028C70_COMPRESSION 0xFFF3FFFF
2094 1.1 riastrad #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
2095 1.1 riastrad #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
2096 1.1 riastrad #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
2097 1.1 riastrad #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
2098 1.1 riastrad #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
2099 1.1 riastrad #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
2100 1.1 riastrad #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
2101 1.1 riastrad #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
2102 1.1 riastrad #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
2103 1.1 riastrad #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
2104 1.1 riastrad #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
2105 1.1 riastrad #define C_028C70_ROUND_MODE 0xFFBFFFFF
2106 1.1 riastrad #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
2107 1.1 riastrad #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
2108 1.1 riastrad #define C_028C70_TILE_COMPACT 0xFF7FFFFF
2109 1.1 riastrad #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
2110 1.1 riastrad #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
2111 1.1 riastrad #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
2112 1.1 riastrad #define V_028C70_EXPORT_4C_32BPC 0x0
2113 1.1 riastrad #define V_028C70_EXPORT_4C_16BPC 0x1
2114 1.1 riastrad #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
2115 1.1 riastrad #define S_028C70_RAT(x) (((x) & 0x1) << 26)
2116 1.1 riastrad #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
2117 1.1 riastrad #define C_028C70_RAT 0xFBFFFFFF
2118 1.1 riastrad #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
2119 1.1 riastrad #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
2120 1.1 riastrad #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
2121 1.1 riastrad
2122 1.1 riastrad #define CB_COLOR0_INFO 0x28c70
2123 1.1 riastrad # define CB_FORMAT(x) ((x) << 2)
2124 1.1 riastrad # define CB_ARRAY_MODE(x) ((x) << 8)
2125 1.1 riastrad # define ARRAY_LINEAR_GENERAL 0
2126 1.1 riastrad # define ARRAY_LINEAR_ALIGNED 1
2127 1.1 riastrad # define ARRAY_1D_TILED_THIN1 2
2128 1.1 riastrad # define ARRAY_2D_TILED_THIN1 4
2129 1.1 riastrad # define CB_SOURCE_FORMAT(x) ((x) << 24)
2130 1.1 riastrad # define CB_SF_EXPORT_FULL 0
2131 1.1 riastrad # define CB_SF_EXPORT_NORM 1
2132 1.1 riastrad #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
2133 1.1 riastrad #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
2134 1.1 riastrad #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
2135 1.1 riastrad #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
2136 1.1 riastrad #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
2137 1.1 riastrad #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
2138 1.1 riastrad #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
2139 1.1 riastrad #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
2140 1.1 riastrad #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
2141 1.1 riastrad #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
2142 1.1 riastrad #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
2143 1.1 riastrad #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
2144 1.1 riastrad #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
2145 1.1 riastrad #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
2146 1.1 riastrad #define CB_COLOR0_ATTRIB 0x28c74
2147 1.1 riastrad # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
2148 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_64B 0
2149 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_128B 1
2150 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_256B 2
2151 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_512B 3
2152 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_1KB 4
2153 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_2KB 5
2154 1.1 riastrad # define ADDR_SURF_TILE_SPLIT_4KB 6
2155 1.1 riastrad # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
2156 1.1 riastrad # define ADDR_SURF_2_BANK 0
2157 1.1 riastrad # define ADDR_SURF_4_BANK 1
2158 1.1 riastrad # define ADDR_SURF_8_BANK 2
2159 1.1 riastrad # define ADDR_SURF_16_BANK 3
2160 1.1 riastrad # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
2161 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_1 0
2162 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_2 1
2163 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_4 2
2164 1.1 riastrad # define ADDR_SURF_BANK_WIDTH_8 3
2165 1.1 riastrad # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
2166 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_1 0
2167 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_2 1
2168 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_4 2
2169 1.1 riastrad # define ADDR_SURF_BANK_HEIGHT_8 3
2170 1.1 riastrad # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
2171 1.1 riastrad #define CB_COLOR0_DIM 0x28c78
2172 1.1 riastrad /* only CB0-7 blocks have these regs */
2173 1.1 riastrad #define CB_COLOR0_CMASK 0x28c7c
2174 1.1 riastrad #define CB_COLOR0_CMASK_SLICE 0x28c80
2175 1.1 riastrad #define CB_COLOR0_FMASK 0x28c84
2176 1.1 riastrad #define CB_COLOR0_FMASK_SLICE 0x28c88
2177 1.1 riastrad #define CB_COLOR0_CLEAR_WORD0 0x28c8c
2178 1.1 riastrad #define CB_COLOR0_CLEAR_WORD1 0x28c90
2179 1.1 riastrad #define CB_COLOR0_CLEAR_WORD2 0x28c94
2180 1.1 riastrad #define CB_COLOR0_CLEAR_WORD3 0x28c98
2181 1.1 riastrad
2182 1.1 riastrad #define CB_COLOR1_BASE 0x28c9c
2183 1.1 riastrad #define CB_COLOR2_BASE 0x28cd8
2184 1.1 riastrad #define CB_COLOR3_BASE 0x28d14
2185 1.1 riastrad #define CB_COLOR4_BASE 0x28d50
2186 1.1 riastrad #define CB_COLOR5_BASE 0x28d8c
2187 1.1 riastrad #define CB_COLOR6_BASE 0x28dc8
2188 1.1 riastrad #define CB_COLOR7_BASE 0x28e04
2189 1.1 riastrad #define CB_COLOR8_BASE 0x28e40
2190 1.1 riastrad #define CB_COLOR9_BASE 0x28e5c
2191 1.1 riastrad #define CB_COLOR10_BASE 0x28e78
2192 1.1 riastrad #define CB_COLOR11_BASE 0x28e94
2193 1.1 riastrad
2194 1.1 riastrad #define CB_COLOR1_PITCH 0x28ca0
2195 1.1 riastrad #define CB_COLOR2_PITCH 0x28cdc
2196 1.1 riastrad #define CB_COLOR3_PITCH 0x28d18
2197 1.1 riastrad #define CB_COLOR4_PITCH 0x28d54
2198 1.1 riastrad #define CB_COLOR5_PITCH 0x28d90
2199 1.1 riastrad #define CB_COLOR6_PITCH 0x28dcc
2200 1.1 riastrad #define CB_COLOR7_PITCH 0x28e08
2201 1.1 riastrad #define CB_COLOR8_PITCH 0x28e44
2202 1.1 riastrad #define CB_COLOR9_PITCH 0x28e60
2203 1.1 riastrad #define CB_COLOR10_PITCH 0x28e7c
2204 1.1 riastrad #define CB_COLOR11_PITCH 0x28e98
2205 1.1 riastrad
2206 1.1 riastrad #define CB_COLOR1_SLICE 0x28ca4
2207 1.1 riastrad #define CB_COLOR2_SLICE 0x28ce0
2208 1.1 riastrad #define CB_COLOR3_SLICE 0x28d1c
2209 1.1 riastrad #define CB_COLOR4_SLICE 0x28d58
2210 1.1 riastrad #define CB_COLOR5_SLICE 0x28d94
2211 1.1 riastrad #define CB_COLOR6_SLICE 0x28dd0
2212 1.1 riastrad #define CB_COLOR7_SLICE 0x28e0c
2213 1.1 riastrad #define CB_COLOR8_SLICE 0x28e48
2214 1.1 riastrad #define CB_COLOR9_SLICE 0x28e64
2215 1.1 riastrad #define CB_COLOR10_SLICE 0x28e80
2216 1.1 riastrad #define CB_COLOR11_SLICE 0x28e9c
2217 1.1 riastrad
2218 1.1 riastrad #define CB_COLOR1_VIEW 0x28ca8
2219 1.1 riastrad #define CB_COLOR2_VIEW 0x28ce4
2220 1.1 riastrad #define CB_COLOR3_VIEW 0x28d20
2221 1.1 riastrad #define CB_COLOR4_VIEW 0x28d5c
2222 1.1 riastrad #define CB_COLOR5_VIEW 0x28d98
2223 1.1 riastrad #define CB_COLOR6_VIEW 0x28dd4
2224 1.1 riastrad #define CB_COLOR7_VIEW 0x28e10
2225 1.1 riastrad #define CB_COLOR8_VIEW 0x28e4c
2226 1.1 riastrad #define CB_COLOR9_VIEW 0x28e68
2227 1.1 riastrad #define CB_COLOR10_VIEW 0x28e84
2228 1.1 riastrad #define CB_COLOR11_VIEW 0x28ea0
2229 1.1 riastrad
2230 1.1 riastrad #define CB_COLOR1_INFO 0x28cac
2231 1.1 riastrad #define CB_COLOR2_INFO 0x28ce8
2232 1.1 riastrad #define CB_COLOR3_INFO 0x28d24
2233 1.1 riastrad #define CB_COLOR4_INFO 0x28d60
2234 1.1 riastrad #define CB_COLOR5_INFO 0x28d9c
2235 1.1 riastrad #define CB_COLOR6_INFO 0x28dd8
2236 1.1 riastrad #define CB_COLOR7_INFO 0x28e14
2237 1.1 riastrad #define CB_COLOR8_INFO 0x28e50
2238 1.1 riastrad #define CB_COLOR9_INFO 0x28e6c
2239 1.1 riastrad #define CB_COLOR10_INFO 0x28e88
2240 1.1 riastrad #define CB_COLOR11_INFO 0x28ea4
2241 1.1 riastrad
2242 1.1 riastrad #define CB_COLOR1_ATTRIB 0x28cb0
2243 1.1 riastrad #define CB_COLOR2_ATTRIB 0x28cec
2244 1.1 riastrad #define CB_COLOR3_ATTRIB 0x28d28
2245 1.1 riastrad #define CB_COLOR4_ATTRIB 0x28d64
2246 1.1 riastrad #define CB_COLOR5_ATTRIB 0x28da0
2247 1.1 riastrad #define CB_COLOR6_ATTRIB 0x28ddc
2248 1.1 riastrad #define CB_COLOR7_ATTRIB 0x28e18
2249 1.1 riastrad #define CB_COLOR8_ATTRIB 0x28e54
2250 1.1 riastrad #define CB_COLOR9_ATTRIB 0x28e70
2251 1.1 riastrad #define CB_COLOR10_ATTRIB 0x28e8c
2252 1.1 riastrad #define CB_COLOR11_ATTRIB 0x28ea8
2253 1.1 riastrad
2254 1.1 riastrad #define CB_COLOR1_DIM 0x28cb4
2255 1.1 riastrad #define CB_COLOR2_DIM 0x28cf0
2256 1.1 riastrad #define CB_COLOR3_DIM 0x28d2c
2257 1.1 riastrad #define CB_COLOR4_DIM 0x28d68
2258 1.1 riastrad #define CB_COLOR5_DIM 0x28da4
2259 1.1 riastrad #define CB_COLOR6_DIM 0x28de0
2260 1.1 riastrad #define CB_COLOR7_DIM 0x28e1c
2261 1.1 riastrad #define CB_COLOR8_DIM 0x28e58
2262 1.1 riastrad #define CB_COLOR9_DIM 0x28e74
2263 1.1 riastrad #define CB_COLOR10_DIM 0x28e90
2264 1.1 riastrad #define CB_COLOR11_DIM 0x28eac
2265 1.1 riastrad
2266 1.1 riastrad #define CB_COLOR1_CMASK 0x28cb8
2267 1.1 riastrad #define CB_COLOR2_CMASK 0x28cf4
2268 1.1 riastrad #define CB_COLOR3_CMASK 0x28d30
2269 1.1 riastrad #define CB_COLOR4_CMASK 0x28d6c
2270 1.1 riastrad #define CB_COLOR5_CMASK 0x28da8
2271 1.1 riastrad #define CB_COLOR6_CMASK 0x28de4
2272 1.1 riastrad #define CB_COLOR7_CMASK 0x28e20
2273 1.1 riastrad
2274 1.1 riastrad #define CB_COLOR1_CMASK_SLICE 0x28cbc
2275 1.1 riastrad #define CB_COLOR2_CMASK_SLICE 0x28cf8
2276 1.1 riastrad #define CB_COLOR3_CMASK_SLICE 0x28d34
2277 1.1 riastrad #define CB_COLOR4_CMASK_SLICE 0x28d70
2278 1.1 riastrad #define CB_COLOR5_CMASK_SLICE 0x28dac
2279 1.1 riastrad #define CB_COLOR6_CMASK_SLICE 0x28de8
2280 1.1 riastrad #define CB_COLOR7_CMASK_SLICE 0x28e24
2281 1.1 riastrad
2282 1.1 riastrad #define CB_COLOR1_FMASK 0x28cc0
2283 1.1 riastrad #define CB_COLOR2_FMASK 0x28cfc
2284 1.1 riastrad #define CB_COLOR3_FMASK 0x28d38
2285 1.1 riastrad #define CB_COLOR4_FMASK 0x28d74
2286 1.1 riastrad #define CB_COLOR5_FMASK 0x28db0
2287 1.1 riastrad #define CB_COLOR6_FMASK 0x28dec
2288 1.1 riastrad #define CB_COLOR7_FMASK 0x28e28
2289 1.1 riastrad
2290 1.1 riastrad #define CB_COLOR1_FMASK_SLICE 0x28cc4
2291 1.1 riastrad #define CB_COLOR2_FMASK_SLICE 0x28d00
2292 1.1 riastrad #define CB_COLOR3_FMASK_SLICE 0x28d3c
2293 1.1 riastrad #define CB_COLOR4_FMASK_SLICE 0x28d78
2294 1.1 riastrad #define CB_COLOR5_FMASK_SLICE 0x28db4
2295 1.1 riastrad #define CB_COLOR6_FMASK_SLICE 0x28df0
2296 1.1 riastrad #define CB_COLOR7_FMASK_SLICE 0x28e2c
2297 1.1 riastrad
2298 1.1 riastrad #define CB_COLOR1_CLEAR_WORD0 0x28cc8
2299 1.1 riastrad #define CB_COLOR2_CLEAR_WORD0 0x28d04
2300 1.1 riastrad #define CB_COLOR3_CLEAR_WORD0 0x28d40
2301 1.1 riastrad #define CB_COLOR4_CLEAR_WORD0 0x28d7c
2302 1.1 riastrad #define CB_COLOR5_CLEAR_WORD0 0x28db8
2303 1.1 riastrad #define CB_COLOR6_CLEAR_WORD0 0x28df4
2304 1.1 riastrad #define CB_COLOR7_CLEAR_WORD0 0x28e30
2305 1.1 riastrad
2306 1.1 riastrad #define CB_COLOR1_CLEAR_WORD1 0x28ccc
2307 1.1 riastrad #define CB_COLOR2_CLEAR_WORD1 0x28d08
2308 1.1 riastrad #define CB_COLOR3_CLEAR_WORD1 0x28d44
2309 1.1 riastrad #define CB_COLOR4_CLEAR_WORD1 0x28d80
2310 1.1 riastrad #define CB_COLOR5_CLEAR_WORD1 0x28dbc
2311 1.1 riastrad #define CB_COLOR6_CLEAR_WORD1 0x28df8
2312 1.1 riastrad #define CB_COLOR7_CLEAR_WORD1 0x28e34
2313 1.1 riastrad
2314 1.1 riastrad #define CB_COLOR1_CLEAR_WORD2 0x28cd0
2315 1.1 riastrad #define CB_COLOR2_CLEAR_WORD2 0x28d0c
2316 1.1 riastrad #define CB_COLOR3_CLEAR_WORD2 0x28d48
2317 1.1 riastrad #define CB_COLOR4_CLEAR_WORD2 0x28d84
2318 1.1 riastrad #define CB_COLOR5_CLEAR_WORD2 0x28dc0
2319 1.1 riastrad #define CB_COLOR6_CLEAR_WORD2 0x28dfc
2320 1.1 riastrad #define CB_COLOR7_CLEAR_WORD2 0x28e38
2321 1.1 riastrad
2322 1.1 riastrad #define CB_COLOR1_CLEAR_WORD3 0x28cd4
2323 1.1 riastrad #define CB_COLOR2_CLEAR_WORD3 0x28d10
2324 1.1 riastrad #define CB_COLOR3_CLEAR_WORD3 0x28d4c
2325 1.1 riastrad #define CB_COLOR4_CLEAR_WORD3 0x28d88
2326 1.1 riastrad #define CB_COLOR5_CLEAR_WORD3 0x28dc4
2327 1.1 riastrad #define CB_COLOR6_CLEAR_WORD3 0x28e00
2328 1.1 riastrad #define CB_COLOR7_CLEAR_WORD3 0x28e3c
2329 1.1 riastrad
2330 1.1 riastrad #define SQ_TEX_RESOURCE_WORD0_0 0x30000
2331 1.1 riastrad # define TEX_DIM(x) ((x) << 0)
2332 1.1 riastrad # define SQ_TEX_DIM_1D 0
2333 1.1 riastrad # define SQ_TEX_DIM_2D 1
2334 1.1 riastrad # define SQ_TEX_DIM_3D 2
2335 1.1 riastrad # define SQ_TEX_DIM_CUBEMAP 3
2336 1.1 riastrad # define SQ_TEX_DIM_1D_ARRAY 4
2337 1.1 riastrad # define SQ_TEX_DIM_2D_ARRAY 5
2338 1.1 riastrad # define SQ_TEX_DIM_2D_MSAA 6
2339 1.1 riastrad # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
2340 1.1 riastrad #define SQ_TEX_RESOURCE_WORD1_0 0x30004
2341 1.1 riastrad # define TEX_ARRAY_MODE(x) ((x) << 28)
2342 1.1 riastrad #define SQ_TEX_RESOURCE_WORD2_0 0x30008
2343 1.1 riastrad #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
2344 1.1 riastrad #define SQ_TEX_RESOURCE_WORD4_0 0x30010
2345 1.1 riastrad # define TEX_DST_SEL_X(x) ((x) << 16)
2346 1.1 riastrad # define TEX_DST_SEL_Y(x) ((x) << 19)
2347 1.1 riastrad # define TEX_DST_SEL_Z(x) ((x) << 22)
2348 1.1 riastrad # define TEX_DST_SEL_W(x) ((x) << 25)
2349 1.1 riastrad # define SQ_SEL_X 0
2350 1.1 riastrad # define SQ_SEL_Y 1
2351 1.1 riastrad # define SQ_SEL_Z 2
2352 1.1 riastrad # define SQ_SEL_W 3
2353 1.1 riastrad # define SQ_SEL_0 4
2354 1.1 riastrad # define SQ_SEL_1 5
2355 1.1 riastrad #define SQ_TEX_RESOURCE_WORD5_0 0x30014
2356 1.1 riastrad #define SQ_TEX_RESOURCE_WORD6_0 0x30018
2357 1.1 riastrad # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
2358 1.1 riastrad #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
2359 1.1 riastrad # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
2360 1.1 riastrad # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
2361 1.1 riastrad # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
2362 1.1 riastrad # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
2363 1.1 riastrad #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
2364 1.1 riastrad #define S_030000_DIM(x) (((x) & 0x7) << 0)
2365 1.1 riastrad #define G_030000_DIM(x) (((x) >> 0) & 0x7)
2366 1.1 riastrad #define C_030000_DIM 0xFFFFFFF8
2367 1.1 riastrad #define V_030000_SQ_TEX_DIM_1D 0x00000000
2368 1.1 riastrad #define V_030000_SQ_TEX_DIM_2D 0x00000001
2369 1.1 riastrad #define V_030000_SQ_TEX_DIM_3D 0x00000002
2370 1.1 riastrad #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
2371 1.1 riastrad #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
2372 1.1 riastrad #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
2373 1.1 riastrad #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
2374 1.1 riastrad #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
2375 1.1 riastrad #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
2376 1.1 riastrad #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
2377 1.1 riastrad #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
2378 1.1 riastrad #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
2379 1.1 riastrad #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
2380 1.1 riastrad #define C_030000_PITCH 0xFFFC003F
2381 1.1 riastrad #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
2382 1.1 riastrad #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
2383 1.1 riastrad #define C_030000_TEX_WIDTH 0x0003FFFF
2384 1.1 riastrad #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
2385 1.1 riastrad #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
2386 1.1 riastrad #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
2387 1.1 riastrad #define C_030004_TEX_HEIGHT 0xFFFFC000
2388 1.1 riastrad #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
2389 1.1 riastrad #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
2390 1.1 riastrad #define C_030004_TEX_DEPTH 0xF8003FFF
2391 1.1 riastrad #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
2392 1.1 riastrad #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
2393 1.1 riastrad #define C_030004_ARRAY_MODE 0x0FFFFFFF
2394 1.1 riastrad #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
2395 1.1 riastrad #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
2396 1.1 riastrad #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
2397 1.1 riastrad #define C_030008_BASE_ADDRESS 0x00000000
2398 1.1 riastrad #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
2399 1.1 riastrad #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
2400 1.1 riastrad #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
2401 1.1 riastrad #define C_03000C_MIP_ADDRESS 0x00000000
2402 1.1 riastrad #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
2403 1.1 riastrad #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
2404 1.1 riastrad #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
2405 1.1 riastrad #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
2406 1.1 riastrad #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
2407 1.1 riastrad #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
2408 1.1 riastrad #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
2409 1.1 riastrad #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
2410 1.1 riastrad #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
2411 1.1 riastrad #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
2412 1.1 riastrad #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
2413 1.1 riastrad #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
2414 1.1 riastrad #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
2415 1.1 riastrad #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
2416 1.1 riastrad #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
2417 1.1 riastrad #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
2418 1.1 riastrad #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
2419 1.1 riastrad #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
2420 1.1 riastrad #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
2421 1.1 riastrad #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
2422 1.1 riastrad #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
2423 1.1 riastrad #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
2424 1.1 riastrad #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
2425 1.1 riastrad #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
2426 1.1 riastrad #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
2427 1.1 riastrad #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
2428 1.1 riastrad #define V_030010_SRF_MODE_NO_ZERO 0x00000001
2429 1.1 riastrad #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
2430 1.1 riastrad #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
2431 1.1 riastrad #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
2432 1.1 riastrad #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
2433 1.1 riastrad #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
2434 1.1 riastrad #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
2435 1.1 riastrad #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
2436 1.1 riastrad #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
2437 1.1 riastrad #define C_030010_DST_SEL_X 0xFFF8FFFF
2438 1.1 riastrad #define V_030010_SQ_SEL_X 0x00000000
2439 1.1 riastrad #define V_030010_SQ_SEL_Y 0x00000001
2440 1.1 riastrad #define V_030010_SQ_SEL_Z 0x00000002
2441 1.1 riastrad #define V_030010_SQ_SEL_W 0x00000003
2442 1.1 riastrad #define V_030010_SQ_SEL_0 0x00000004
2443 1.1 riastrad #define V_030010_SQ_SEL_1 0x00000005
2444 1.1 riastrad #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
2445 1.1 riastrad #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
2446 1.1 riastrad #define C_030010_DST_SEL_Y 0xFFC7FFFF
2447 1.1 riastrad #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
2448 1.1 riastrad #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
2449 1.1 riastrad #define C_030010_DST_SEL_Z 0xFE3FFFFF
2450 1.1 riastrad #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
2451 1.1 riastrad #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
2452 1.1 riastrad #define C_030010_DST_SEL_W 0xF1FFFFFF
2453 1.1 riastrad #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
2454 1.1 riastrad #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
2455 1.1 riastrad #define C_030010_BASE_LEVEL 0x0FFFFFFF
2456 1.1 riastrad #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
2457 1.1 riastrad #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
2458 1.1 riastrad #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
2459 1.1 riastrad #define C_030014_LAST_LEVEL 0xFFFFFFF0
2460 1.1 riastrad #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
2461 1.1 riastrad #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
2462 1.1 riastrad #define C_030014_BASE_ARRAY 0xFFFE000F
2463 1.1 riastrad #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
2464 1.1 riastrad #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
2465 1.1 riastrad #define C_030014_LAST_ARRAY 0xC001FFFF
2466 1.1 riastrad #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
2467 1.1 riastrad #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
2468 1.1 riastrad #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
2469 1.1 riastrad #define C_030018_MAX_ANISO 0xFFFFFFF8
2470 1.1 riastrad #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
2471 1.1 riastrad #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
2472 1.1 riastrad #define C_030018_PERF_MODULATION 0xFFFFFFC7
2473 1.1 riastrad #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
2474 1.1 riastrad #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
2475 1.1 riastrad #define C_030018_INTERLACED 0xFFFFFFBF
2476 1.1 riastrad #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
2477 1.1 riastrad #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
2478 1.1 riastrad #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
2479 1.1 riastrad #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
2480 1.1 riastrad #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
2481 1.1 riastrad #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
2482 1.1 riastrad #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
2483 1.1 riastrad #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
2484 1.1 riastrad #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
2485 1.1 riastrad #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
2486 1.1 riastrad #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
2487 1.1 riastrad #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
2488 1.1 riastrad #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
2489 1.1 riastrad #define C_03001C_TYPE 0x3FFFFFFF
2490 1.1 riastrad #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
2491 1.1 riastrad #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
2492 1.1 riastrad #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
2493 1.1 riastrad #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
2494 1.1 riastrad #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
2495 1.1 riastrad #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
2496 1.1 riastrad #define C_03001C_DATA_FORMAT 0xFFFFFFC0
2497 1.1 riastrad
2498 1.1 riastrad #define SQ_VTX_CONSTANT_WORD0_0 0x30000
2499 1.1 riastrad #define SQ_VTX_CONSTANT_WORD1_0 0x30004
2500 1.1 riastrad #define SQ_VTX_CONSTANT_WORD2_0 0x30008
2501 1.1 riastrad # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
2502 1.1 riastrad # define SQ_VTXC_STRIDE(x) ((x) << 8)
2503 1.1 riastrad # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
2504 1.1 riastrad # define SQ_ENDIAN_NONE 0
2505 1.1 riastrad # define SQ_ENDIAN_8IN16 1
2506 1.1 riastrad # define SQ_ENDIAN_8IN32 2
2507 1.1 riastrad #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
2508 1.1 riastrad # define SQ_VTCX_SEL_X(x) ((x) << 3)
2509 1.1 riastrad # define SQ_VTCX_SEL_Y(x) ((x) << 6)
2510 1.1 riastrad # define SQ_VTCX_SEL_Z(x) ((x) << 9)
2511 1.1 riastrad # define SQ_VTCX_SEL_W(x) ((x) << 12)
2512 1.1 riastrad #define SQ_VTX_CONSTANT_WORD4_0 0x30010
2513 1.1 riastrad #define SQ_VTX_CONSTANT_WORD5_0 0x30014
2514 1.1 riastrad #define SQ_VTX_CONSTANT_WORD6_0 0x30018
2515 1.1 riastrad #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
2516 1.1 riastrad
2517 1.1 riastrad #define TD_PS_BORDER_COLOR_INDEX 0xA400
2518 1.1 riastrad #define TD_PS_BORDER_COLOR_RED 0xA404
2519 1.1 riastrad #define TD_PS_BORDER_COLOR_GREEN 0xA408
2520 1.1 riastrad #define TD_PS_BORDER_COLOR_BLUE 0xA40C
2521 1.1 riastrad #define TD_PS_BORDER_COLOR_ALPHA 0xA410
2522 1.1 riastrad #define TD_VS_BORDER_COLOR_INDEX 0xA414
2523 1.1 riastrad #define TD_VS_BORDER_COLOR_RED 0xA418
2524 1.1 riastrad #define TD_VS_BORDER_COLOR_GREEN 0xA41C
2525 1.1 riastrad #define TD_VS_BORDER_COLOR_BLUE 0xA420
2526 1.1 riastrad #define TD_VS_BORDER_COLOR_ALPHA 0xA424
2527 1.1 riastrad #define TD_GS_BORDER_COLOR_INDEX 0xA428
2528 1.1 riastrad #define TD_GS_BORDER_COLOR_RED 0xA42C
2529 1.1 riastrad #define TD_GS_BORDER_COLOR_GREEN 0xA430
2530 1.1 riastrad #define TD_GS_BORDER_COLOR_BLUE 0xA434
2531 1.1 riastrad #define TD_GS_BORDER_COLOR_ALPHA 0xA438
2532 1.1 riastrad #define TD_HS_BORDER_COLOR_INDEX 0xA43C
2533 1.1 riastrad #define TD_HS_BORDER_COLOR_RED 0xA440
2534 1.1 riastrad #define TD_HS_BORDER_COLOR_GREEN 0xA444
2535 1.1 riastrad #define TD_HS_BORDER_COLOR_BLUE 0xA448
2536 1.1 riastrad #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
2537 1.1 riastrad #define TD_LS_BORDER_COLOR_INDEX 0xA450
2538 1.1 riastrad #define TD_LS_BORDER_COLOR_RED 0xA454
2539 1.1 riastrad #define TD_LS_BORDER_COLOR_GREEN 0xA458
2540 1.1 riastrad #define TD_LS_BORDER_COLOR_BLUE 0xA45C
2541 1.1 riastrad #define TD_LS_BORDER_COLOR_ALPHA 0xA460
2542 1.1 riastrad #define TD_CS_BORDER_COLOR_INDEX 0xA464
2543 1.1 riastrad #define TD_CS_BORDER_COLOR_RED 0xA468
2544 1.1 riastrad #define TD_CS_BORDER_COLOR_GREEN 0xA46C
2545 1.1 riastrad #define TD_CS_BORDER_COLOR_BLUE 0xA470
2546 1.1 riastrad #define TD_CS_BORDER_COLOR_ALPHA 0xA474
2547 1.1 riastrad
2548 1.1 riastrad /* cayman 3D regs */
2549 1.1 riastrad #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
2550 1.1 riastrad #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
2551 1.1 riastrad #define CAYMAN_DB_EQAA 0x28804
2552 1.1 riastrad #define CAYMAN_DB_DEPTH_INFO 0x2803C
2553 1.1 riastrad #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
2554 1.1 riastrad #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
2555 1.1 riastrad #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
2556 1.1 riastrad #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
2557 1.1 riastrad /* cayman packet3 addition */
2558 1.1 riastrad #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
2559 1.1 riastrad
2560 1.1 riastrad /* DMA regs common on r6xx/r7xx/evergreen/ni */
2561 1.1 riastrad #define DMA_RB_CNTL 0xd000
2562 1.1 riastrad # define DMA_RB_ENABLE (1 << 0)
2563 1.1 riastrad # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
2564 1.1 riastrad # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
2565 1.1 riastrad # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
2566 1.1 riastrad # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
2567 1.1 riastrad # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
2568 1.1 riastrad #define DMA_STATUS_REG 0xd034
2569 1.1 riastrad # define DMA_IDLE (1 << 0)
2570 1.1 riastrad
2571 1.1 riastrad #endif
2572