Home | History | Annotate | Line # | Download | only in radeon
nid.h revision 1.1.1.1.32.2
      1  1.1.1.1.32.2    martin /*	$NetBSD: nid.h,v 1.1.1.1.32.2 2020/04/13 08:04:58 martin Exp $	*/
      2  1.1.1.1.32.1  christos 
      3           1.1  riastrad /*
      4           1.1  riastrad  * Copyright 2010 Advanced Micro Devices, Inc.
      5           1.1  riastrad  *
      6           1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7           1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8           1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9           1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10           1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11           1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12           1.1  riastrad  *
     13           1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     14           1.1  riastrad  * all copies or substantial portions of the Software.
     15           1.1  riastrad  *
     16           1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17           1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18           1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19           1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20           1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21           1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22           1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     23           1.1  riastrad  *
     24           1.1  riastrad  * Authors: Alex Deucher
     25           1.1  riastrad  */
     26           1.1  riastrad #ifndef NI_H
     27           1.1  riastrad #define NI_H
     28           1.1  riastrad 
     29           1.1  riastrad #define CAYMAN_MAX_SH_GPRS           256
     30           1.1  riastrad #define CAYMAN_MAX_TEMP_GPRS         16
     31           1.1  riastrad #define CAYMAN_MAX_SH_THREADS        256
     32           1.1  riastrad #define CAYMAN_MAX_SH_STACK_ENTRIES  4096
     33           1.1  riastrad #define CAYMAN_MAX_FRC_EOV_CNT       16384
     34           1.1  riastrad #define CAYMAN_MAX_BACKENDS          8
     35           1.1  riastrad #define CAYMAN_MAX_BACKENDS_MASK     0xFF
     36           1.1  riastrad #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
     37           1.1  riastrad #define CAYMAN_MAX_SIMDS             16
     38           1.1  riastrad #define CAYMAN_MAX_SIMDS_MASK        0xFFFF
     39           1.1  riastrad #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
     40           1.1  riastrad #define CAYMAN_MAX_PIPES             8
     41           1.1  riastrad #define CAYMAN_MAX_PIPES_MASK        0xFF
     42           1.1  riastrad #define CAYMAN_MAX_LDS_NUM           0xFFFF
     43           1.1  riastrad #define CAYMAN_MAX_TCC               16
     44           1.1  riastrad #define CAYMAN_MAX_TCC_MASK          0xFF
     45           1.1  riastrad 
     46           1.1  riastrad #define CAYMAN_GB_ADDR_CONFIG_GOLDEN       0x02011003
     47           1.1  riastrad #define ARUBA_GB_ADDR_CONFIG_GOLDEN        0x12010001
     48           1.1  riastrad 
     49           1.1  riastrad #define DMIF_ADDR_CONFIG  				0xBD4
     50           1.1  riastrad 
     51  1.1.1.1.32.1  christos /* fusion vce clocks */
     52  1.1.1.1.32.1  christos #define CG_ECLK_CNTL                                    0x620
     53  1.1.1.1.32.1  christos #       define ECLK_DIVIDER_MASK                        0x7f
     54  1.1.1.1.32.1  christos #       define ECLK_DIR_CNTL_EN                         (1 << 8)
     55  1.1.1.1.32.1  christos #define CG_ECLK_STATUS                                  0x624
     56  1.1.1.1.32.1  christos #       define ECLK_STATUS                              (1 << 0)
     57  1.1.1.1.32.1  christos 
     58           1.1  riastrad /* DCE6 only */
     59           1.1  riastrad #define DMIF_ADDR_CALC  				0xC00
     60           1.1  riastrad 
     61           1.1  riastrad #define	SRBM_GFX_CNTL				        0x0E44
     62           1.1  riastrad #define		RINGID(x)					(((x) & 0x3) << 0)
     63           1.1  riastrad #define		VMID(x)						(((x) & 0x7) << 0)
     64           1.1  riastrad #define	SRBM_STATUS				        0x0E50
     65           1.1  riastrad #define		RLC_RQ_PENDING 				(1 << 3)
     66           1.1  riastrad #define		GRBM_RQ_PENDING 			(1 << 5)
     67           1.1  riastrad #define		VMC_BUSY 				(1 << 8)
     68           1.1  riastrad #define		MCB_BUSY 				(1 << 9)
     69           1.1  riastrad #define		MCB_NON_DISPLAY_BUSY 			(1 << 10)
     70           1.1  riastrad #define		MCC_BUSY 				(1 << 11)
     71           1.1  riastrad #define		MCD_BUSY 				(1 << 12)
     72           1.1  riastrad #define		SEM_BUSY 				(1 << 14)
     73           1.1  riastrad #define		RLC_BUSY 				(1 << 15)
     74           1.1  riastrad #define		IH_BUSY 				(1 << 17)
     75           1.1  riastrad 
     76           1.1  riastrad #define	SRBM_SOFT_RESET				        0x0E60
     77           1.1  riastrad #define		SOFT_RESET_BIF				(1 << 1)
     78           1.1  riastrad #define		SOFT_RESET_CG				(1 << 2)
     79           1.1  riastrad #define		SOFT_RESET_DC				(1 << 5)
     80           1.1  riastrad #define		SOFT_RESET_DMA1				(1 << 6)
     81           1.1  riastrad #define		SOFT_RESET_GRBM				(1 << 8)
     82           1.1  riastrad #define		SOFT_RESET_HDP				(1 << 9)
     83           1.1  riastrad #define		SOFT_RESET_IH				(1 << 10)
     84           1.1  riastrad #define		SOFT_RESET_MC				(1 << 11)
     85           1.1  riastrad #define		SOFT_RESET_RLC				(1 << 13)
     86           1.1  riastrad #define		SOFT_RESET_ROM				(1 << 14)
     87           1.1  riastrad #define		SOFT_RESET_SEM				(1 << 15)
     88           1.1  riastrad #define		SOFT_RESET_VMC				(1 << 17)
     89           1.1  riastrad #define		SOFT_RESET_DMA				(1 << 20)
     90           1.1  riastrad #define		SOFT_RESET_TST				(1 << 21)
     91           1.1  riastrad #define		SOFT_RESET_REGBB			(1 << 22)
     92           1.1  riastrad #define		SOFT_RESET_ORB				(1 << 23)
     93           1.1  riastrad 
     94  1.1.1.1.32.1  christos #define SRBM_READ_ERROR					0xE98
     95  1.1.1.1.32.1  christos #define SRBM_INT_CNTL					0xEA0
     96  1.1.1.1.32.1  christos #define SRBM_INT_ACK					0xEA8
     97  1.1.1.1.32.1  christos 
     98           1.1  riastrad #define	SRBM_STATUS2				        0x0EC4
     99           1.1  riastrad #define		DMA_BUSY 				(1 << 5)
    100           1.1  riastrad #define		DMA1_BUSY 				(1 << 6)
    101           1.1  riastrad 
    102           1.1  riastrad #define VM_CONTEXT0_REQUEST_RESPONSE			0x1470
    103           1.1  riastrad #define		REQUEST_TYPE(x)					(((x) & 0xf) << 0)
    104           1.1  riastrad #define		RESPONSE_TYPE_MASK				0x000000F0
    105           1.1  riastrad #define		RESPONSE_TYPE_SHIFT				4
    106           1.1  riastrad #define VM_L2_CNTL					0x1400
    107           1.1  riastrad #define		ENABLE_L2_CACHE					(1 << 0)
    108           1.1  riastrad #define		ENABLE_L2_FRAGMENT_PROCESSING			(1 << 1)
    109           1.1  riastrad #define		ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE		(1 << 9)
    110           1.1  riastrad #define		ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE	(1 << 10)
    111           1.1  riastrad #define		EFFECTIVE_L2_QUEUE_SIZE(x)			(((x) & 7) << 14)
    112           1.1  riastrad #define		CONTEXT1_IDENTITY_ACCESS_MODE(x)		(((x) & 3) << 18)
    113           1.1  riastrad /* CONTEXT1_IDENTITY_ACCESS_MODE
    114           1.1  riastrad  * 0 physical = logical
    115           1.1  riastrad  * 1 logical via context1 page table
    116           1.1  riastrad  * 2 inside identity aperture use translation, outside physical = logical
    117           1.1  riastrad  * 3 inside identity aperture physical = logical, outside use translation
    118           1.1  riastrad  */
    119           1.1  riastrad #define VM_L2_CNTL2					0x1404
    120           1.1  riastrad #define		INVALIDATE_ALL_L1_TLBS				(1 << 0)
    121           1.1  riastrad #define		INVALIDATE_L2_CACHE				(1 << 1)
    122           1.1  riastrad #define VM_L2_CNTL3					0x1408
    123           1.1  riastrad #define		BANK_SELECT(x)					((x) << 0)
    124           1.1  riastrad #define		CACHE_UPDATE_MODE(x)				((x) << 6)
    125           1.1  riastrad #define		L2_CACHE_BIGK_ASSOCIATIVITY			(1 << 20)
    126           1.1  riastrad #define		L2_CACHE_BIGK_FRAGMENT_SIZE(x)			((x) << 15)
    127           1.1  riastrad #define	VM_L2_STATUS					0x140C
    128           1.1  riastrad #define		L2_BUSY						(1 << 0)
    129           1.1  riastrad #define VM_CONTEXT0_CNTL				0x1410
    130           1.1  riastrad #define		ENABLE_CONTEXT					(1 << 0)
    131           1.1  riastrad #define		PAGE_TABLE_DEPTH(x)				(((x) & 3) << 1)
    132           1.1  riastrad #define		RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 3)
    133           1.1  riastrad #define		RANGE_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 4)
    134           1.1  riastrad #define		DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT	(1 << 6)
    135           1.1  riastrad #define		DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT	(1 << 7)
    136           1.1  riastrad #define		PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 9)
    137           1.1  riastrad #define		PDE0_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 10)
    138           1.1  riastrad #define		VALID_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 12)
    139           1.1  riastrad #define		VALID_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 13)
    140           1.1  riastrad #define		READ_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 15)
    141           1.1  riastrad #define		READ_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 16)
    142           1.1  riastrad #define		WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 18)
    143           1.1  riastrad #define		WRITE_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 19)
    144  1.1.1.1.32.1  christos #define		PAGE_TABLE_BLOCK_SIZE(x)			(((x) & 0xF) << 24)
    145           1.1  riastrad #define VM_CONTEXT1_CNTL				0x1414
    146           1.1  riastrad #define VM_CONTEXT0_CNTL2				0x1430
    147           1.1  riastrad #define VM_CONTEXT1_CNTL2				0x1434
    148           1.1  riastrad #define VM_INVALIDATE_REQUEST				0x1478
    149           1.1  riastrad #define VM_INVALIDATE_RESPONSE				0x147c
    150           1.1  riastrad #define	VM_CONTEXT1_PROTECTION_FAULT_ADDR		0x14FC
    151           1.1  riastrad #define	VM_CONTEXT1_PROTECTION_FAULT_STATUS		0x14DC
    152           1.1  riastrad #define		PROTECTIONS_MASK			(0xf << 0)
    153           1.1  riastrad #define		PROTECTIONS_SHIFT			0
    154           1.1  riastrad 		/* bit 0: range
    155           1.1  riastrad 		 * bit 2: pde0
    156           1.1  riastrad 		 * bit 3: valid
    157           1.1  riastrad 		 * bit 4: read
    158           1.1  riastrad 		 * bit 5: write
    159           1.1  riastrad 		 */
    160           1.1  riastrad #define		MEMORY_CLIENT_ID_MASK			(0xff << 12)
    161           1.1  riastrad #define		MEMORY_CLIENT_ID_SHIFT			12
    162           1.1  riastrad #define		MEMORY_CLIENT_RW_MASK			(1 << 24)
    163           1.1  riastrad #define		MEMORY_CLIENT_RW_SHIFT			24
    164           1.1  riastrad #define		FAULT_VMID_MASK				(0x7 << 25)
    165           1.1  riastrad #define		FAULT_VMID_SHIFT			25
    166           1.1  riastrad #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR	0x1518
    167           1.1  riastrad #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR	0x151c
    168           1.1  riastrad #define	VM_CONTEXT0_PAGE_TABLE_BASE_ADDR		0x153C
    169           1.1  riastrad #define	VM_CONTEXT0_PAGE_TABLE_START_ADDR		0x155C
    170           1.1  riastrad #define	VM_CONTEXT0_PAGE_TABLE_END_ADDR			0x157C
    171           1.1  riastrad 
    172           1.1  riastrad #define MC_SHARED_CHMAP						0x2004
    173           1.1  riastrad #define		NOOFCHAN_SHIFT					12
    174           1.1  riastrad #define		NOOFCHAN_MASK					0x00003000
    175           1.1  riastrad #define MC_SHARED_CHREMAP					0x2008
    176           1.1  riastrad 
    177           1.1  riastrad #define	MC_VM_SYSTEM_APERTURE_LOW_ADDR			0x2034
    178           1.1  riastrad #define	MC_VM_SYSTEM_APERTURE_HIGH_ADDR			0x2038
    179           1.1  riastrad #define	MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR		0x203C
    180           1.1  riastrad #define	MC_VM_MX_L1_TLB_CNTL				0x2064
    181           1.1  riastrad #define		ENABLE_L1_TLB					(1 << 0)
    182           1.1  riastrad #define		ENABLE_L1_FRAGMENT_PROCESSING			(1 << 1)
    183           1.1  riastrad #define		SYSTEM_ACCESS_MODE_PA_ONLY			(0 << 3)
    184           1.1  riastrad #define		SYSTEM_ACCESS_MODE_USE_SYS_MAP			(1 << 3)
    185           1.1  riastrad #define		SYSTEM_ACCESS_MODE_IN_SYS			(2 << 3)
    186           1.1  riastrad #define		SYSTEM_ACCESS_MODE_NOT_IN_SYS			(3 << 3)
    187           1.1  riastrad #define		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU	(0 << 5)
    188           1.1  riastrad #define		ENABLE_ADVANCED_DRIVER_MODEL			(1 << 6)
    189           1.1  riastrad #define	FUS_MC_VM_FB_OFFSET				0x2068
    190           1.1  riastrad 
    191           1.1  riastrad #define MC_SHARED_BLACKOUT_CNTL           		0x20ac
    192           1.1  riastrad #define	MC_ARB_RAMCFG					0x2760
    193           1.1  riastrad #define		NOOFBANK_SHIFT					0
    194           1.1  riastrad #define		NOOFBANK_MASK					0x00000003
    195           1.1  riastrad #define		NOOFRANK_SHIFT					2
    196           1.1  riastrad #define		NOOFRANK_MASK					0x00000004
    197           1.1  riastrad #define		NOOFROWS_SHIFT					3
    198           1.1  riastrad #define		NOOFROWS_MASK					0x00000038
    199           1.1  riastrad #define		NOOFCOLS_SHIFT					6
    200           1.1  riastrad #define		NOOFCOLS_MASK					0x000000C0
    201           1.1  riastrad #define		CHANSIZE_SHIFT					8
    202           1.1  riastrad #define		CHANSIZE_MASK					0x00000100
    203           1.1  riastrad #define		BURSTLENGTH_SHIFT				9
    204           1.1  riastrad #define		BURSTLENGTH_MASK				0x00000200
    205           1.1  riastrad #define		CHANSIZE_OVERRIDE				(1 << 11)
    206           1.1  riastrad #define MC_SEQ_SUP_CNTL           			0x28c8
    207           1.1  riastrad #define		RUN_MASK      				(1 << 0)
    208           1.1  riastrad #define MC_SEQ_SUP_PGM           			0x28cc
    209           1.1  riastrad #define MC_IO_PAD_CNTL_D0           			0x29d0
    210           1.1  riastrad #define		MEM_FALL_OUT_CMD      			(1 << 8)
    211           1.1  riastrad #define MC_SEQ_MISC0           				0x2a00
    212           1.1  riastrad #define		MC_SEQ_MISC0_GDDR5_SHIFT      		28
    213           1.1  riastrad #define		MC_SEQ_MISC0_GDDR5_MASK      		0xf0000000
    214           1.1  riastrad #define		MC_SEQ_MISC0_GDDR5_VALUE      		5
    215           1.1  riastrad #define MC_SEQ_IO_DEBUG_INDEX           		0x2a44
    216           1.1  riastrad #define MC_SEQ_IO_DEBUG_DATA           			0x2a48
    217           1.1  riastrad 
    218           1.1  riastrad #define	HDP_HOST_PATH_CNTL				0x2C00
    219           1.1  riastrad #define	HDP_NONSURFACE_BASE				0x2C04
    220           1.1  riastrad #define	HDP_NONSURFACE_INFO				0x2C08
    221           1.1  riastrad #define	HDP_NONSURFACE_SIZE				0x2C0C
    222           1.1  riastrad #define HDP_ADDR_CONFIG  				0x2F48
    223           1.1  riastrad #define HDP_MISC_CNTL					0x2F4C
    224           1.1  riastrad #define 	HDP_FLUSH_INVALIDATE_CACHE			(1 << 0)
    225           1.1  riastrad 
    226           1.1  riastrad #define	CC_SYS_RB_BACKEND_DISABLE			0x3F88
    227           1.1  riastrad #define	GC_USER_SYS_RB_BACKEND_DISABLE			0x3F8C
    228           1.1  riastrad #define	CGTS_SYS_TCC_DISABLE				0x3F90
    229           1.1  riastrad #define	CGTS_USER_SYS_TCC_DISABLE			0x3F94
    230           1.1  riastrad 
    231           1.1  riastrad #define RLC_GFX_INDEX           			0x3FC4
    232           1.1  riastrad 
    233           1.1  riastrad #define	CONFIG_MEMSIZE					0x5428
    234           1.1  riastrad 
    235           1.1  riastrad #define HDP_MEM_COHERENCY_FLUSH_CNTL			0x5480
    236           1.1  riastrad #define HDP_REG_COHERENCY_FLUSH_CNTL			0x54A0
    237           1.1  riastrad 
    238           1.1  riastrad #define	GRBM_CNTL					0x8000
    239           1.1  riastrad #define		GRBM_READ_TIMEOUT(x)				((x) << 0)
    240           1.1  riastrad #define	GRBM_STATUS					0x8010
    241           1.1  riastrad #define		CMDFIFO_AVAIL_MASK				0x0000000F
    242           1.1  riastrad #define		RING2_RQ_PENDING				(1 << 4)
    243           1.1  riastrad #define		SRBM_RQ_PENDING					(1 << 5)
    244           1.1  riastrad #define		RING1_RQ_PENDING				(1 << 6)
    245           1.1  riastrad #define		CF_RQ_PENDING					(1 << 7)
    246           1.1  riastrad #define		PF_RQ_PENDING					(1 << 8)
    247           1.1  riastrad #define		GDS_DMA_RQ_PENDING				(1 << 9)
    248           1.1  riastrad #define		GRBM_EE_BUSY					(1 << 10)
    249           1.1  riastrad #define		SX_CLEAN					(1 << 11)
    250           1.1  riastrad #define		DB_CLEAN					(1 << 12)
    251           1.1  riastrad #define		CB_CLEAN					(1 << 13)
    252           1.1  riastrad #define		TA_BUSY 					(1 << 14)
    253           1.1  riastrad #define		GDS_BUSY 					(1 << 15)
    254           1.1  riastrad #define		VGT_BUSY_NO_DMA					(1 << 16)
    255           1.1  riastrad #define		VGT_BUSY					(1 << 17)
    256           1.1  riastrad #define		IA_BUSY_NO_DMA					(1 << 18)
    257           1.1  riastrad #define		IA_BUSY						(1 << 19)
    258           1.1  riastrad #define		SX_BUSY 					(1 << 20)
    259           1.1  riastrad #define		SH_BUSY 					(1 << 21)
    260           1.1  riastrad #define		SPI_BUSY					(1 << 22)
    261           1.1  riastrad #define		SC_BUSY 					(1 << 24)
    262           1.1  riastrad #define		PA_BUSY 					(1 << 25)
    263           1.1  riastrad #define		DB_BUSY 					(1 << 26)
    264           1.1  riastrad #define		CP_COHERENCY_BUSY      				(1 << 28)
    265           1.1  riastrad #define		CP_BUSY 					(1 << 29)
    266           1.1  riastrad #define		CB_BUSY 					(1 << 30)
    267           1.1  riastrad #define		GUI_ACTIVE					(1 << 31)
    268           1.1  riastrad #define	GRBM_STATUS_SE0					0x8014
    269           1.1  riastrad #define	GRBM_STATUS_SE1					0x8018
    270           1.1  riastrad #define		SE_SX_CLEAN					(1 << 0)
    271           1.1  riastrad #define		SE_DB_CLEAN					(1 << 1)
    272           1.1  riastrad #define		SE_CB_CLEAN					(1 << 2)
    273           1.1  riastrad #define		SE_VGT_BUSY					(1 << 23)
    274           1.1  riastrad #define		SE_PA_BUSY					(1 << 24)
    275           1.1  riastrad #define		SE_TA_BUSY					(1 << 25)
    276           1.1  riastrad #define		SE_SX_BUSY					(1 << 26)
    277           1.1  riastrad #define		SE_SPI_BUSY					(1 << 27)
    278           1.1  riastrad #define		SE_SH_BUSY					(1 << 28)
    279           1.1  riastrad #define		SE_SC_BUSY					(1 << 29)
    280           1.1  riastrad #define		SE_DB_BUSY					(1 << 30)
    281           1.1  riastrad #define		SE_CB_BUSY					(1 << 31)
    282           1.1  riastrad #define	GRBM_SOFT_RESET					0x8020
    283           1.1  riastrad #define		SOFT_RESET_CP					(1 << 0)
    284           1.1  riastrad #define		SOFT_RESET_CB					(1 << 1)
    285           1.1  riastrad #define		SOFT_RESET_DB					(1 << 3)
    286           1.1  riastrad #define		SOFT_RESET_GDS					(1 << 4)
    287           1.1  riastrad #define		SOFT_RESET_PA					(1 << 5)
    288           1.1  riastrad #define		SOFT_RESET_SC					(1 << 6)
    289           1.1  riastrad #define		SOFT_RESET_SPI					(1 << 8)
    290           1.1  riastrad #define		SOFT_RESET_SH					(1 << 9)
    291           1.1  riastrad #define		SOFT_RESET_SX					(1 << 10)
    292           1.1  riastrad #define		SOFT_RESET_TC					(1 << 11)
    293           1.1  riastrad #define		SOFT_RESET_TA					(1 << 12)
    294           1.1  riastrad #define		SOFT_RESET_VGT					(1 << 14)
    295           1.1  riastrad #define		SOFT_RESET_IA					(1 << 15)
    296           1.1  riastrad 
    297           1.1  riastrad #define GRBM_GFX_INDEX          			0x802C
    298           1.1  riastrad #define		INSTANCE_INDEX(x)			((x) << 0)
    299           1.1  riastrad #define		SE_INDEX(x)     			((x) << 16)
    300           1.1  riastrad #define		INSTANCE_BROADCAST_WRITES      		(1 << 30)
    301           1.1  riastrad #define		SE_BROADCAST_WRITES      		(1 << 31)
    302           1.1  riastrad 
    303           1.1  riastrad #define	SCRATCH_REG0					0x8500
    304           1.1  riastrad #define	SCRATCH_REG1					0x8504
    305           1.1  riastrad #define	SCRATCH_REG2					0x8508
    306           1.1  riastrad #define	SCRATCH_REG3					0x850C
    307           1.1  riastrad #define	SCRATCH_REG4					0x8510
    308           1.1  riastrad #define	SCRATCH_REG5					0x8514
    309           1.1  riastrad #define	SCRATCH_REG6					0x8518
    310           1.1  riastrad #define	SCRATCH_REG7					0x851C
    311           1.1  riastrad #define	SCRATCH_UMSK					0x8540
    312           1.1  riastrad #define	SCRATCH_ADDR					0x8544
    313           1.1  riastrad #define	CP_SEM_WAIT_TIMER				0x85BC
    314           1.1  riastrad #define	CP_SEM_INCOMPLETE_TIMER_CNTL			0x85C8
    315           1.1  riastrad #define	CP_COHER_CNTL2					0x85E8
    316           1.1  riastrad #define	CP_STALLED_STAT1			0x8674
    317           1.1  riastrad #define	CP_STALLED_STAT2			0x8678
    318           1.1  riastrad #define	CP_BUSY_STAT				0x867C
    319           1.1  riastrad #define	CP_STAT						0x8680
    320           1.1  riastrad #define CP_ME_CNTL					0x86D8
    321           1.1  riastrad #define		CP_ME_HALT					(1 << 28)
    322           1.1  riastrad #define		CP_PFP_HALT					(1 << 26)
    323           1.1  riastrad #define	CP_RB2_RPTR					0x86f8
    324           1.1  riastrad #define	CP_RB1_RPTR					0x86fc
    325           1.1  riastrad #define	CP_RB0_RPTR					0x8700
    326           1.1  riastrad #define	CP_RB_WPTR_DELAY				0x8704
    327           1.1  riastrad #define CP_MEQ_THRESHOLDS				0x8764
    328           1.1  riastrad #define		MEQ1_START(x)				((x) << 0)
    329           1.1  riastrad #define		MEQ2_START(x)				((x) << 8)
    330           1.1  riastrad #define	CP_PERFMON_CNTL					0x87FC
    331           1.1  riastrad 
    332           1.1  riastrad #define	VGT_CACHE_INVALIDATION				0x88C4
    333           1.1  riastrad #define		CACHE_INVALIDATION(x)				((x) << 0)
    334           1.1  riastrad #define			VC_ONLY						0
    335           1.1  riastrad #define			TC_ONLY						1
    336           1.1  riastrad #define			VC_AND_TC					2
    337           1.1  riastrad #define		AUTO_INVLD_EN(x)				((x) << 6)
    338           1.1  riastrad #define			NO_AUTO						0
    339           1.1  riastrad #define			ES_AUTO						1
    340           1.1  riastrad #define			GS_AUTO						2
    341           1.1  riastrad #define			ES_AND_GS_AUTO					3
    342           1.1  riastrad #define	VGT_GS_VERTEX_REUSE				0x88D4
    343           1.1  riastrad 
    344           1.1  riastrad #define CC_GC_SHADER_PIPE_CONFIG			0x8950
    345           1.1  riastrad #define	GC_USER_SHADER_PIPE_CONFIG			0x8954
    346           1.1  riastrad #define		INACTIVE_QD_PIPES(x)				((x) << 8)
    347           1.1  riastrad #define		INACTIVE_QD_PIPES_MASK				0x0000FF00
    348           1.1  riastrad #define		INACTIVE_QD_PIPES_SHIFT				8
    349           1.1  riastrad #define		INACTIVE_SIMDS(x)				((x) << 16)
    350           1.1  riastrad #define		INACTIVE_SIMDS_MASK				0xFFFF0000
    351           1.1  riastrad #define		INACTIVE_SIMDS_SHIFT				16
    352           1.1  riastrad 
    353           1.1  riastrad #define VGT_PRIMITIVE_TYPE                              0x8958
    354           1.1  riastrad #define	VGT_NUM_INSTANCES				0x8974
    355           1.1  riastrad #define VGT_TF_RING_SIZE				0x8988
    356           1.1  riastrad #define VGT_OFFCHIP_LDS_BASE				0x89b4
    357           1.1  riastrad 
    358           1.1  riastrad #define	PA_SC_LINE_STIPPLE_STATE			0x8B10
    359           1.1  riastrad #define	PA_CL_ENHANCE					0x8A14
    360           1.1  riastrad #define		CLIP_VTX_REORDER_ENA				(1 << 0)
    361           1.1  riastrad #define		NUM_CLIP_SEQ(x)					((x) << 1)
    362           1.1  riastrad #define	PA_SC_FIFO_SIZE					0x8BCC
    363           1.1  riastrad #define		SC_PRIM_FIFO_SIZE(x)				((x) << 0)
    364           1.1  riastrad #define		SC_HIZ_TILE_FIFO_SIZE(x)			((x) << 12)
    365           1.1  riastrad #define		SC_EARLYZ_TILE_FIFO_SIZE(x)			((x) << 20)
    366           1.1  riastrad #define	PA_SC_FORCE_EOV_MAX_CNTS			0x8B24
    367           1.1  riastrad #define		FORCE_EOV_MAX_CLK_CNT(x)			((x) << 0)
    368           1.1  riastrad #define		FORCE_EOV_MAX_REZ_CNT(x)			((x) << 16)
    369           1.1  riastrad 
    370           1.1  riastrad #define	SQ_CONFIG					0x8C00
    371           1.1  riastrad #define		VC_ENABLE					(1 << 0)
    372           1.1  riastrad #define		EXPORT_SRC_C					(1 << 1)
    373           1.1  riastrad #define		GFX_PRIO(x)					((x) << 2)
    374           1.1  riastrad #define		CS1_PRIO(x)					((x) << 4)
    375           1.1  riastrad #define		CS2_PRIO(x)					((x) << 6)
    376           1.1  riastrad #define	SQ_GPR_RESOURCE_MGMT_1				0x8C04
    377           1.1  riastrad #define		NUM_PS_GPRS(x)					((x) << 0)
    378           1.1  riastrad #define		NUM_VS_GPRS(x)					((x) << 16)
    379           1.1  riastrad #define		NUM_CLAUSE_TEMP_GPRS(x)				((x) << 28)
    380           1.1  riastrad #define SQ_ESGS_RING_SIZE				0x8c44
    381           1.1  riastrad #define SQ_GSVS_RING_SIZE				0x8c4c
    382           1.1  riastrad #define SQ_ESTMP_RING_BASE				0x8c50
    383           1.1  riastrad #define SQ_ESTMP_RING_SIZE				0x8c54
    384           1.1  riastrad #define SQ_GSTMP_RING_BASE				0x8c58
    385           1.1  riastrad #define SQ_GSTMP_RING_SIZE				0x8c5c
    386           1.1  riastrad #define SQ_VSTMP_RING_BASE				0x8c60
    387           1.1  riastrad #define SQ_VSTMP_RING_SIZE				0x8c64
    388           1.1  riastrad #define SQ_PSTMP_RING_BASE				0x8c68
    389           1.1  riastrad #define SQ_PSTMP_RING_SIZE				0x8c6c
    390           1.1  riastrad #define	SQ_MS_FIFO_SIZES				0x8CF0
    391           1.1  riastrad #define		CACHE_FIFO_SIZE(x)				((x) << 0)
    392           1.1  riastrad #define		FETCH_FIFO_HIWATER(x)				((x) << 8)
    393           1.1  riastrad #define		DONE_FIFO_HIWATER(x)				((x) << 16)
    394           1.1  riastrad #define		ALU_UPDATE_FIFO_HIWATER(x)			((x) << 24)
    395           1.1  riastrad #define SQ_LSTMP_RING_BASE				0x8e10
    396           1.1  riastrad #define SQ_LSTMP_RING_SIZE				0x8e14
    397           1.1  riastrad #define SQ_HSTMP_RING_BASE				0x8e18
    398           1.1  riastrad #define SQ_HSTMP_RING_SIZE				0x8e1c
    399           1.1  riastrad #define	SQ_DYN_GPR_CNTL_PS_FLUSH_REQ    		0x8D8C
    400           1.1  riastrad #define		DYN_GPR_ENABLE					(1 << 8)
    401           1.1  riastrad #define SQ_CONST_MEM_BASE				0x8df8
    402           1.1  riastrad 
    403           1.1  riastrad #define	SX_EXPORT_BUFFER_SIZES				0x900C
    404           1.1  riastrad #define		COLOR_BUFFER_SIZE(x)				((x) << 0)
    405           1.1  riastrad #define		POSITION_BUFFER_SIZE(x)				((x) << 8)
    406           1.1  riastrad #define		SMX_BUFFER_SIZE(x)				((x) << 16)
    407           1.1  riastrad #define	SX_DEBUG_1					0x9058
    408           1.1  riastrad #define		ENABLE_NEW_SMX_ADDRESS				(1 << 16)
    409           1.1  riastrad 
    410           1.1  riastrad #define	SPI_CONFIG_CNTL					0x9100
    411           1.1  riastrad #define		GPR_WRITE_PRIORITY(x)				((x) << 0)
    412           1.1  riastrad #define	SPI_CONFIG_CNTL_1				0x913C
    413           1.1  riastrad #define		VTX_DONE_DELAY(x)				((x) << 0)
    414           1.1  riastrad #define		INTERP_ONE_PRIM_PER_ROW				(1 << 4)
    415           1.1  riastrad #define		CRC_SIMD_ID_WADDR_DISABLE			(1 << 8)
    416           1.1  riastrad 
    417           1.1  riastrad #define	CGTS_TCC_DISABLE				0x9148
    418           1.1  riastrad #define	CGTS_USER_TCC_DISABLE				0x914C
    419           1.1  riastrad #define		TCC_DISABLE_MASK				0xFFFF0000
    420           1.1  riastrad #define		TCC_DISABLE_SHIFT				16
    421           1.1  riastrad #define	CGTS_SM_CTRL_REG				0x9150
    422           1.1  riastrad #define		OVERRIDE				(1 << 21)
    423           1.1  riastrad 
    424           1.1  riastrad #define	TA_CNTL_AUX					0x9508
    425           1.1  riastrad #define		DISABLE_CUBE_WRAP				(1 << 0)
    426           1.1  riastrad #define		DISABLE_CUBE_ANISO				(1 << 1)
    427           1.1  riastrad 
    428           1.1  riastrad #define	TCP_CHAN_STEER_LO				0x960c
    429           1.1  riastrad #define	TCP_CHAN_STEER_HI				0x9610
    430           1.1  riastrad 
    431           1.1  riastrad #define CC_RB_BACKEND_DISABLE				0x98F4
    432           1.1  riastrad #define		BACKEND_DISABLE(x)     			((x) << 16)
    433           1.1  riastrad #define GB_ADDR_CONFIG  				0x98F8
    434           1.1  riastrad #define		NUM_PIPES(x)				((x) << 0)
    435           1.1  riastrad #define		NUM_PIPES_MASK				0x00000007
    436           1.1  riastrad #define		NUM_PIPES_SHIFT				0
    437           1.1  riastrad #define		PIPE_INTERLEAVE_SIZE(x)			((x) << 4)
    438           1.1  riastrad #define		PIPE_INTERLEAVE_SIZE_MASK		0x00000070
    439           1.1  riastrad #define		PIPE_INTERLEAVE_SIZE_SHIFT		4
    440           1.1  riastrad #define		BANK_INTERLEAVE_SIZE(x)			((x) << 8)
    441           1.1  riastrad #define		NUM_SHADER_ENGINES(x)			((x) << 12)
    442           1.1  riastrad #define		NUM_SHADER_ENGINES_MASK			0x00003000
    443           1.1  riastrad #define		NUM_SHADER_ENGINES_SHIFT		12
    444           1.1  riastrad #define		SHADER_ENGINE_TILE_SIZE(x)     		((x) << 16)
    445           1.1  riastrad #define		SHADER_ENGINE_TILE_SIZE_MASK		0x00070000
    446           1.1  riastrad #define		SHADER_ENGINE_TILE_SIZE_SHIFT		16
    447           1.1  riastrad #define		NUM_GPUS(x)     			((x) << 20)
    448           1.1  riastrad #define		NUM_GPUS_MASK				0x00700000
    449           1.1  riastrad #define		NUM_GPUS_SHIFT				20
    450           1.1  riastrad #define		MULTI_GPU_TILE_SIZE(x)     		((x) << 24)
    451           1.1  riastrad #define		MULTI_GPU_TILE_SIZE_MASK		0x03000000
    452           1.1  riastrad #define		MULTI_GPU_TILE_SIZE_SHIFT		24
    453           1.1  riastrad #define		ROW_SIZE(x)             		((x) << 28)
    454           1.1  riastrad #define		ROW_SIZE_MASK				0x30000000
    455           1.1  riastrad #define		ROW_SIZE_SHIFT				28
    456           1.1  riastrad #define		NUM_LOWER_PIPES(x)			((x) << 30)
    457           1.1  riastrad #define		NUM_LOWER_PIPES_MASK			0x40000000
    458           1.1  riastrad #define		NUM_LOWER_PIPES_SHIFT			30
    459           1.1  riastrad #define GB_BACKEND_MAP  				0x98FC
    460           1.1  riastrad 
    461           1.1  riastrad #define CB_PERF_CTR0_SEL_0				0x9A20
    462           1.1  riastrad #define CB_PERF_CTR0_SEL_1				0x9A24
    463           1.1  riastrad #define CB_PERF_CTR1_SEL_0				0x9A28
    464           1.1  riastrad #define CB_PERF_CTR1_SEL_1				0x9A2C
    465           1.1  riastrad #define CB_PERF_CTR2_SEL_0				0x9A30
    466           1.1  riastrad #define CB_PERF_CTR2_SEL_1				0x9A34
    467           1.1  riastrad #define CB_PERF_CTR3_SEL_0				0x9A38
    468           1.1  riastrad #define CB_PERF_CTR3_SEL_1				0x9A3C
    469           1.1  riastrad 
    470           1.1  riastrad #define	GC_USER_RB_BACKEND_DISABLE			0x9B7C
    471           1.1  riastrad #define		BACKEND_DISABLE_MASK			0x00FF0000
    472           1.1  riastrad #define		BACKEND_DISABLE_SHIFT			16
    473           1.1  riastrad 
    474           1.1  riastrad #define	SMX_DC_CTL0					0xA020
    475           1.1  riastrad #define		USE_HASH_FUNCTION				(1 << 0)
    476           1.1  riastrad #define		NUMBER_OF_SETS(x)				((x) << 1)
    477           1.1  riastrad #define		FLUSH_ALL_ON_EVENT				(1 << 10)
    478           1.1  riastrad #define		STALL_ON_EVENT					(1 << 11)
    479           1.1  riastrad #define	SMX_EVENT_CTL					0xA02C
    480           1.1  riastrad #define		ES_FLUSH_CTL(x)					((x) << 0)
    481           1.1  riastrad #define		GS_FLUSH_CTL(x)					((x) << 3)
    482           1.1  riastrad #define		ACK_FLUSH_CTL(x)				((x) << 6)
    483           1.1  riastrad #define		SYNC_FLUSH_CTL					(1 << 8)
    484           1.1  riastrad 
    485           1.1  riastrad #define	CP_RB0_BASE					0xC100
    486           1.1  riastrad #define	CP_RB0_CNTL					0xC104
    487           1.1  riastrad #define		RB_BUFSZ(x)					((x) << 0)
    488           1.1  riastrad #define		RB_BLKSZ(x)					((x) << 8)
    489           1.1  riastrad #define		RB_NO_UPDATE					(1 << 27)
    490           1.1  riastrad #define		RB_RPTR_WR_ENA					(1 << 31)
    491           1.1  riastrad #define		BUF_SWAP_32BIT					(2 << 16)
    492           1.1  riastrad #define	CP_RB0_RPTR_ADDR				0xC10C
    493           1.1  riastrad #define	CP_RB0_RPTR_ADDR_HI				0xC110
    494           1.1  riastrad #define	CP_RB0_WPTR					0xC114
    495           1.1  riastrad 
    496           1.1  riastrad #define CP_INT_CNTL                                     0xC124
    497           1.1  riastrad #       define CNTX_BUSY_INT_ENABLE                     (1 << 19)
    498           1.1  riastrad #       define CNTX_EMPTY_INT_ENABLE                    (1 << 20)
    499           1.1  riastrad #       define TIME_STAMP_INT_ENABLE                    (1 << 26)
    500           1.1  riastrad 
    501           1.1  riastrad #define	CP_RB1_BASE					0xC180
    502           1.1  riastrad #define	CP_RB1_CNTL					0xC184
    503           1.1  riastrad #define	CP_RB1_RPTR_ADDR				0xC188
    504           1.1  riastrad #define	CP_RB1_RPTR_ADDR_HI				0xC18C
    505           1.1  riastrad #define	CP_RB1_WPTR					0xC190
    506           1.1  riastrad #define	CP_RB2_BASE					0xC194
    507           1.1  riastrad #define	CP_RB2_CNTL					0xC198
    508           1.1  riastrad #define	CP_RB2_RPTR_ADDR				0xC19C
    509           1.1  riastrad #define	CP_RB2_RPTR_ADDR_HI				0xC1A0
    510           1.1  riastrad #define	CP_RB2_WPTR					0xC1A4
    511           1.1  riastrad #define	CP_PFP_UCODE_ADDR				0xC150
    512           1.1  riastrad #define	CP_PFP_UCODE_DATA				0xC154
    513           1.1  riastrad #define	CP_ME_RAM_RADDR					0xC158
    514           1.1  riastrad #define	CP_ME_RAM_WADDR					0xC15C
    515           1.1  riastrad #define	CP_ME_RAM_DATA					0xC160
    516           1.1  riastrad #define	CP_DEBUG					0xC1FC
    517           1.1  riastrad 
    518           1.1  riastrad #define VGT_EVENT_INITIATOR                             0x28a90
    519           1.1  riastrad #       define CACHE_FLUSH_AND_INV_EVENT_TS                     (0x14 << 0)
    520           1.1  riastrad #       define CACHE_FLUSH_AND_INV_EVENT                        (0x16 << 0)
    521           1.1  riastrad 
    522           1.1  riastrad /* TN SMU registers */
    523           1.1  riastrad #define	TN_CURRENT_GNB_TEMP				0x1F390
    524           1.1  riastrad 
    525           1.1  riastrad /* pm registers */
    526           1.1  riastrad #define	SMC_MSG						0x20c
    527           1.1  riastrad #define		HOST_SMC_MSG(x)				((x) << 0)
    528           1.1  riastrad #define		HOST_SMC_MSG_MASK			(0xff << 0)
    529           1.1  riastrad #define		HOST_SMC_MSG_SHIFT			0
    530           1.1  riastrad #define		HOST_SMC_RESP(x)			((x) << 8)
    531           1.1  riastrad #define		HOST_SMC_RESP_MASK			(0xff << 8)
    532           1.1  riastrad #define		HOST_SMC_RESP_SHIFT			8
    533           1.1  riastrad #define		SMC_HOST_MSG(x)				((x) << 16)
    534           1.1  riastrad #define		SMC_HOST_MSG_MASK			(0xff << 16)
    535           1.1  riastrad #define		SMC_HOST_MSG_SHIFT			16
    536           1.1  riastrad #define		SMC_HOST_RESP(x)			((x) << 24)
    537           1.1  riastrad #define		SMC_HOST_RESP_MASK			(0xff << 24)
    538           1.1  riastrad #define		SMC_HOST_RESP_SHIFT			24
    539           1.1  riastrad 
    540           1.1  riastrad #define	CG_SPLL_FUNC_CNTL				0x600
    541           1.1  riastrad #define		SPLL_RESET				(1 << 0)
    542           1.1  riastrad #define		SPLL_SLEEP				(1 << 1)
    543           1.1  riastrad #define		SPLL_BYPASS_EN				(1 << 3)
    544           1.1  riastrad #define		SPLL_REF_DIV(x)				((x) << 4)
    545           1.1  riastrad #define		SPLL_REF_DIV_MASK			(0x3f << 4)
    546           1.1  riastrad #define		SPLL_PDIV_A(x)				((x) << 20)
    547           1.1  riastrad #define		SPLL_PDIV_A_MASK			(0x7f << 20)
    548           1.1  riastrad #define		SPLL_PDIV_A_SHIFT			20
    549           1.1  riastrad #define	CG_SPLL_FUNC_CNTL_2				0x604
    550           1.1  riastrad #define		SCLK_MUX_SEL(x)				((x) << 0)
    551           1.1  riastrad #define		SCLK_MUX_SEL_MASK			(0x1ff << 0)
    552           1.1  riastrad #define	CG_SPLL_FUNC_CNTL_3				0x608
    553           1.1  riastrad #define		SPLL_FB_DIV(x)				((x) << 0)
    554           1.1  riastrad #define		SPLL_FB_DIV_MASK			(0x3ffffff << 0)
    555           1.1  riastrad #define		SPLL_FB_DIV_SHIFT			0
    556           1.1  riastrad #define		SPLL_DITHEN				(1 << 28)
    557           1.1  riastrad 
    558           1.1  riastrad #define MPLL_CNTL_MODE                                  0x61c
    559           1.1  riastrad #       define SS_SSEN                                  (1 << 24)
    560           1.1  riastrad #       define SS_DSMODE_EN                             (1 << 25)
    561           1.1  riastrad 
    562           1.1  riastrad #define	MPLL_AD_FUNC_CNTL				0x624
    563           1.1  riastrad #define		CLKF(x)					((x) << 0)
    564           1.1  riastrad #define		CLKF_MASK				(0x7f << 0)
    565           1.1  riastrad #define		CLKR(x)					((x) << 7)
    566           1.1  riastrad #define		CLKR_MASK				(0x1f << 7)
    567           1.1  riastrad #define		CLKFRAC(x)				((x) << 12)
    568           1.1  riastrad #define		CLKFRAC_MASK				(0x1f << 12)
    569           1.1  riastrad #define		YCLK_POST_DIV(x)			((x) << 17)
    570           1.1  riastrad #define		YCLK_POST_DIV_MASK			(3 << 17)
    571           1.1  riastrad #define		IBIAS(x)				((x) << 20)
    572           1.1  riastrad #define		IBIAS_MASK				(0x3ff << 20)
    573           1.1  riastrad #define		RESET					(1 << 30)
    574           1.1  riastrad #define		PDNB					(1 << 31)
    575           1.1  riastrad #define	MPLL_AD_FUNC_CNTL_2				0x628
    576           1.1  riastrad #define		BYPASS					(1 << 19)
    577           1.1  riastrad #define		BIAS_GEN_PDNB				(1 << 24)
    578           1.1  riastrad #define		RESET_EN				(1 << 25)
    579           1.1  riastrad #define		VCO_MODE				(1 << 29)
    580           1.1  riastrad #define	MPLL_DQ_FUNC_CNTL				0x62c
    581           1.1  riastrad #define	MPLL_DQ_FUNC_CNTL_2				0x630
    582           1.1  riastrad 
    583           1.1  riastrad #define GENERAL_PWRMGT                                  0x63c
    584           1.1  riastrad #       define GLOBAL_PWRMGT_EN                         (1 << 0)
    585           1.1  riastrad #       define STATIC_PM_EN                             (1 << 1)
    586           1.1  riastrad #       define THERMAL_PROTECTION_DIS                   (1 << 2)
    587           1.1  riastrad #       define THERMAL_PROTECTION_TYPE                  (1 << 3)
    588           1.1  riastrad #       define ENABLE_GEN2PCIE                          (1 << 4)
    589           1.1  riastrad #       define ENABLE_GEN2XSP                           (1 << 5)
    590           1.1  riastrad #       define SW_SMIO_INDEX(x)                         ((x) << 6)
    591           1.1  riastrad #       define SW_SMIO_INDEX_MASK                       (3 << 6)
    592           1.1  riastrad #       define SW_SMIO_INDEX_SHIFT                      6
    593           1.1  riastrad #       define LOW_VOLT_D2_ACPI                         (1 << 8)
    594           1.1  riastrad #       define LOW_VOLT_D3_ACPI                         (1 << 9)
    595           1.1  riastrad #       define VOLT_PWRMGT_EN                           (1 << 10)
    596           1.1  riastrad #       define BACKBIAS_PAD_EN                          (1 << 18)
    597           1.1  riastrad #       define BACKBIAS_VALUE                           (1 << 19)
    598           1.1  riastrad #       define DYN_SPREAD_SPECTRUM_EN                   (1 << 23)
    599           1.1  riastrad #       define AC_DC_SW                                 (1 << 24)
    600           1.1  riastrad 
    601           1.1  riastrad #define SCLK_PWRMGT_CNTL                                  0x644
    602           1.1  riastrad #       define SCLK_PWRMGT_OFF                            (1 << 0)
    603           1.1  riastrad #       define SCLK_LOW_D1                                (1 << 1)
    604           1.1  riastrad #       define FIR_RESET                                  (1 << 4)
    605           1.1  riastrad #       define FIR_FORCE_TREND_SEL                        (1 << 5)
    606           1.1  riastrad #       define FIR_TREND_MODE                             (1 << 6)
    607           1.1  riastrad #       define DYN_GFX_CLK_OFF_EN                         (1 << 7)
    608           1.1  riastrad #       define GFX_CLK_FORCE_ON                           (1 << 8)
    609           1.1  riastrad #       define GFX_CLK_REQUEST_OFF                        (1 << 9)
    610           1.1  riastrad #       define GFX_CLK_FORCE_OFF                          (1 << 10)
    611           1.1  riastrad #       define GFX_CLK_OFF_ACPI_D1                        (1 << 11)
    612           1.1  riastrad #       define GFX_CLK_OFF_ACPI_D2                        (1 << 12)
    613           1.1  riastrad #       define GFX_CLK_OFF_ACPI_D3                        (1 << 13)
    614           1.1  riastrad #       define DYN_LIGHT_SLEEP_EN                         (1 << 14)
    615           1.1  riastrad #define	MCLK_PWRMGT_CNTL				0x648
    616           1.1  riastrad #       define DLL_SPEED(x)				((x) << 0)
    617           1.1  riastrad #       define DLL_SPEED_MASK				(0x1f << 0)
    618           1.1  riastrad #       define MPLL_PWRMGT_OFF                          (1 << 5)
    619           1.1  riastrad #       define DLL_READY                                (1 << 6)
    620           1.1  riastrad #       define MC_INT_CNTL                              (1 << 7)
    621           1.1  riastrad #       define MRDCKA0_PDNB                             (1 << 8)
    622           1.1  riastrad #       define MRDCKA1_PDNB                             (1 << 9)
    623           1.1  riastrad #       define MRDCKB0_PDNB                             (1 << 10)
    624           1.1  riastrad #       define MRDCKB1_PDNB                             (1 << 11)
    625           1.1  riastrad #       define MRDCKC0_PDNB                             (1 << 12)
    626           1.1  riastrad #       define MRDCKC1_PDNB                             (1 << 13)
    627           1.1  riastrad #       define MRDCKD0_PDNB                             (1 << 14)
    628           1.1  riastrad #       define MRDCKD1_PDNB                             (1 << 15)
    629           1.1  riastrad #       define MRDCKA0_RESET                            (1 << 16)
    630           1.1  riastrad #       define MRDCKA1_RESET                            (1 << 17)
    631           1.1  riastrad #       define MRDCKB0_RESET                            (1 << 18)
    632           1.1  riastrad #       define MRDCKB1_RESET                            (1 << 19)
    633           1.1  riastrad #       define MRDCKC0_RESET                            (1 << 20)
    634           1.1  riastrad #       define MRDCKC1_RESET                            (1 << 21)
    635           1.1  riastrad #       define MRDCKD0_RESET                            (1 << 22)
    636           1.1  riastrad #       define MRDCKD1_RESET                            (1 << 23)
    637           1.1  riastrad #       define DLL_READY_READ                           (1 << 24)
    638           1.1  riastrad #       define USE_DISPLAY_GAP                          (1 << 25)
    639           1.1  riastrad #       define USE_DISPLAY_URGENT_NORMAL                (1 << 26)
    640           1.1  riastrad #       define MPLL_TURNOFF_D2                          (1 << 28)
    641           1.1  riastrad #define	DLL_CNTL					0x64c
    642           1.1  riastrad #       define MRDCKA0_BYPASS                           (1 << 24)
    643           1.1  riastrad #       define MRDCKA1_BYPASS                           (1 << 25)
    644           1.1  riastrad #       define MRDCKB0_BYPASS                           (1 << 26)
    645           1.1  riastrad #       define MRDCKB1_BYPASS                           (1 << 27)
    646           1.1  riastrad #       define MRDCKC0_BYPASS                           (1 << 28)
    647           1.1  riastrad #       define MRDCKC1_BYPASS                           (1 << 29)
    648           1.1  riastrad #       define MRDCKD0_BYPASS                           (1 << 30)
    649           1.1  riastrad #       define MRDCKD1_BYPASS                           (1 << 31)
    650           1.1  riastrad 
    651           1.1  riastrad #define TARGET_AND_CURRENT_PROFILE_INDEX                  0x66c
    652           1.1  riastrad #       define CURRENT_STATE_INDEX_MASK                   (0xf << 4)
    653           1.1  riastrad #       define CURRENT_STATE_INDEX_SHIFT                  4
    654           1.1  riastrad 
    655           1.1  riastrad #define CG_AT                                           0x6d4
    656           1.1  riastrad #       define CG_R(x)					((x) << 0)
    657           1.1  riastrad #       define CG_R_MASK				(0xffff << 0)
    658           1.1  riastrad #       define CG_L(x)					((x) << 16)
    659           1.1  riastrad #       define CG_L_MASK				(0xffff << 16)
    660           1.1  riastrad 
    661           1.1  riastrad #define	CG_BIF_REQ_AND_RSP				0x7f4
    662           1.1  riastrad #define		CG_CLIENT_REQ(x)			((x) << 0)
    663           1.1  riastrad #define		CG_CLIENT_REQ_MASK			(0xff << 0)
    664           1.1  riastrad #define		CG_CLIENT_REQ_SHIFT			0
    665           1.1  riastrad #define		CG_CLIENT_RESP(x)			((x) << 8)
    666           1.1  riastrad #define		CG_CLIENT_RESP_MASK			(0xff << 8)
    667           1.1  riastrad #define		CG_CLIENT_RESP_SHIFT			8
    668           1.1  riastrad #define		CLIENT_CG_REQ(x)			((x) << 16)
    669           1.1  riastrad #define		CLIENT_CG_REQ_MASK			(0xff << 16)
    670           1.1  riastrad #define		CLIENT_CG_REQ_SHIFT			16
    671           1.1  riastrad #define		CLIENT_CG_RESP(x)			((x) << 24)
    672           1.1  riastrad #define		CLIENT_CG_RESP_MASK			(0xff << 24)
    673           1.1  riastrad #define		CLIENT_CG_RESP_SHIFT			24
    674           1.1  riastrad 
    675           1.1  riastrad #define	CG_SPLL_SPREAD_SPECTRUM				0x790
    676           1.1  riastrad #define		SSEN					(1 << 0)
    677           1.1  riastrad #define		CLK_S(x)				((x) << 4)
    678           1.1  riastrad #define		CLK_S_MASK				(0xfff << 4)
    679           1.1  riastrad #define		CLK_S_SHIFT				4
    680           1.1  riastrad #define	CG_SPLL_SPREAD_SPECTRUM_2			0x794
    681           1.1  riastrad #define		CLK_V(x)				((x) << 0)
    682           1.1  riastrad #define		CLK_V_MASK				(0x3ffffff << 0)
    683           1.1  riastrad #define		CLK_V_SHIFT				0
    684           1.1  riastrad 
    685           1.1  riastrad #define SMC_SCRATCH0                                    0x81c
    686           1.1  riastrad 
    687           1.1  riastrad #define	CG_SPLL_FUNC_CNTL_4				0x850
    688           1.1  riastrad 
    689           1.1  riastrad #define	MPLL_SS1					0x85c
    690           1.1  riastrad #define		CLKV(x)					((x) << 0)
    691           1.1  riastrad #define		CLKV_MASK				(0x3ffffff << 0)
    692           1.1  riastrad #define	MPLL_SS2					0x860
    693           1.1  riastrad #define		CLKS(x)					((x) << 0)
    694           1.1  riastrad #define		CLKS_MASK				(0xfff << 0)
    695           1.1  riastrad 
    696           1.1  riastrad #define	CG_CAC_CTRL					0x88c
    697           1.1  riastrad #define		TID_CNT(x)				((x) << 0)
    698           1.1  riastrad #define		TID_CNT_MASK				(0x3fff << 0)
    699           1.1  riastrad #define		TID_UNIT(x)				((x) << 14)
    700           1.1  riastrad #define		TID_UNIT_MASK				(0xf << 14)
    701           1.1  riastrad 
    702           1.1  riastrad #define	CG_IND_ADDR					0x8f8
    703           1.1  riastrad #define	CG_IND_DATA					0x8fc
    704           1.1  riastrad /* CGIND regs */
    705           1.1  riastrad #define	CG_CGTT_LOCAL_0					0x00
    706           1.1  riastrad #define	CG_CGTT_LOCAL_1					0x01
    707           1.1  riastrad 
    708           1.1  riastrad #define MC_CG_CONFIG                                    0x25bc
    709           1.1  riastrad #define         MCDW_WR_ENABLE                          (1 << 0)
    710           1.1  riastrad #define         MCDX_WR_ENABLE                          (1 << 1)
    711           1.1  riastrad #define         MCDY_WR_ENABLE                          (1 << 2)
    712           1.1  riastrad #define         MCDZ_WR_ENABLE                          (1 << 3)
    713           1.1  riastrad #define		MC_RD_ENABLE(x)				((x) << 4)
    714           1.1  riastrad #define		MC_RD_ENABLE_MASK			(3 << 4)
    715           1.1  riastrad #define		INDEX(x)				((x) << 6)
    716           1.1  riastrad #define		INDEX_MASK				(0xfff << 6)
    717           1.1  riastrad #define		INDEX_SHIFT				6
    718           1.1  riastrad 
    719           1.1  riastrad #define	MC_ARB_CAC_CNTL					0x2750
    720           1.1  riastrad #define         ENABLE                                  (1 << 0)
    721           1.1  riastrad #define		READ_WEIGHT(x)				((x) << 1)
    722           1.1  riastrad #define		READ_WEIGHT_MASK			(0x3f << 1)
    723           1.1  riastrad #define		READ_WEIGHT_SHIFT			1
    724           1.1  riastrad #define		WRITE_WEIGHT(x)				((x) << 7)
    725           1.1  riastrad #define		WRITE_WEIGHT_MASK			(0x3f << 7)
    726           1.1  riastrad #define		WRITE_WEIGHT_SHIFT			7
    727           1.1  riastrad #define         ALLOW_OVERFLOW                          (1 << 13)
    728           1.1  riastrad 
    729           1.1  riastrad #define	MC_ARB_DRAM_TIMING				0x2774
    730           1.1  riastrad #define	MC_ARB_DRAM_TIMING2				0x2778
    731           1.1  riastrad 
    732           1.1  riastrad #define	MC_ARB_RFSH_RATE				0x27b0
    733           1.1  riastrad #define		POWERMODE0(x)				((x) << 0)
    734           1.1  riastrad #define		POWERMODE0_MASK				(0xff << 0)
    735           1.1  riastrad #define		POWERMODE0_SHIFT			0
    736           1.1  riastrad #define		POWERMODE1(x)				((x) << 8)
    737           1.1  riastrad #define		POWERMODE1_MASK				(0xff << 8)
    738           1.1  riastrad #define		POWERMODE1_SHIFT			8
    739           1.1  riastrad #define		POWERMODE2(x)				((x) << 16)
    740           1.1  riastrad #define		POWERMODE2_MASK				(0xff << 16)
    741           1.1  riastrad #define		POWERMODE2_SHIFT			16
    742           1.1  riastrad #define		POWERMODE3(x)				((x) << 24)
    743           1.1  riastrad #define		POWERMODE3_MASK				(0xff << 24)
    744           1.1  riastrad #define		POWERMODE3_SHIFT			24
    745           1.1  riastrad 
    746           1.1  riastrad #define MC_ARB_CG                                       0x27e8
    747           1.1  riastrad #define		CG_ARB_REQ(x)				((x) << 0)
    748           1.1  riastrad #define		CG_ARB_REQ_MASK				(0xff << 0)
    749           1.1  riastrad #define		CG_ARB_REQ_SHIFT			0
    750           1.1  riastrad #define		CG_ARB_RESP(x)				((x) << 8)
    751           1.1  riastrad #define		CG_ARB_RESP_MASK			(0xff << 8)
    752           1.1  riastrad #define		CG_ARB_RESP_SHIFT			8
    753           1.1  riastrad #define		ARB_CG_REQ(x)				((x) << 16)
    754           1.1  riastrad #define		ARB_CG_REQ_MASK				(0xff << 16)
    755           1.1  riastrad #define		ARB_CG_REQ_SHIFT			16
    756           1.1  riastrad #define		ARB_CG_RESP(x)				((x) << 24)
    757           1.1  riastrad #define		ARB_CG_RESP_MASK			(0xff << 24)
    758           1.1  riastrad #define		ARB_CG_RESP_SHIFT			24
    759           1.1  riastrad 
    760           1.1  riastrad #define	MC_ARB_DRAM_TIMING_1				0x27f0
    761           1.1  riastrad #define	MC_ARB_DRAM_TIMING_2				0x27f4
    762           1.1  riastrad #define	MC_ARB_DRAM_TIMING_3				0x27f8
    763           1.1  riastrad #define	MC_ARB_DRAM_TIMING2_1				0x27fc
    764           1.1  riastrad #define	MC_ARB_DRAM_TIMING2_2				0x2800
    765           1.1  riastrad #define	MC_ARB_DRAM_TIMING2_3				0x2804
    766           1.1  riastrad #define MC_ARB_BURST_TIME                               0x2808
    767           1.1  riastrad #define		STATE0(x)				((x) << 0)
    768           1.1  riastrad #define		STATE0_MASK				(0x1f << 0)
    769           1.1  riastrad #define		STATE0_SHIFT				0
    770           1.1  riastrad #define		STATE1(x)				((x) << 5)
    771           1.1  riastrad #define		STATE1_MASK				(0x1f << 5)
    772           1.1  riastrad #define		STATE1_SHIFT				5
    773           1.1  riastrad #define		STATE2(x)				((x) << 10)
    774           1.1  riastrad #define		STATE2_MASK				(0x1f << 10)
    775           1.1  riastrad #define		STATE2_SHIFT				10
    776           1.1  riastrad #define		STATE3(x)				((x) << 15)
    777           1.1  riastrad #define		STATE3_MASK				(0x1f << 15)
    778           1.1  riastrad #define		STATE3_SHIFT				15
    779           1.1  riastrad 
    780           1.1  riastrad #define MC_CG_DATAPORT                                  0x2884
    781           1.1  riastrad 
    782           1.1  riastrad #define MC_SEQ_RAS_TIMING                               0x28a0
    783           1.1  riastrad #define MC_SEQ_CAS_TIMING                               0x28a4
    784           1.1  riastrad #define MC_SEQ_MISC_TIMING                              0x28a8
    785           1.1  riastrad #define MC_SEQ_MISC_TIMING2                             0x28ac
    786           1.1  riastrad #define MC_SEQ_PMG_TIMING                               0x28b0
    787           1.1  riastrad #define MC_SEQ_RD_CTL_D0                                0x28b4
    788           1.1  riastrad #define MC_SEQ_RD_CTL_D1                                0x28b8
    789           1.1  riastrad #define MC_SEQ_WR_CTL_D0                                0x28bc
    790           1.1  riastrad #define MC_SEQ_WR_CTL_D1                                0x28c0
    791           1.1  riastrad 
    792           1.1  riastrad #define MC_SEQ_MISC0                                    0x2a00
    793           1.1  riastrad #define         MC_SEQ_MISC0_GDDR5_SHIFT                28
    794           1.1  riastrad #define         MC_SEQ_MISC0_GDDR5_MASK                 0xf0000000
    795           1.1  riastrad #define         MC_SEQ_MISC0_GDDR5_VALUE                5
    796           1.1  riastrad #define MC_SEQ_MISC1                                    0x2a04
    797           1.1  riastrad #define MC_SEQ_RESERVE_M                                0x2a08
    798           1.1  riastrad #define MC_PMG_CMD_EMRS                                 0x2a0c
    799           1.1  riastrad 
    800           1.1  riastrad #define MC_SEQ_MISC3                                    0x2a2c
    801           1.1  riastrad 
    802           1.1  riastrad #define MC_SEQ_MISC5                                    0x2a54
    803           1.1  riastrad #define MC_SEQ_MISC6                                    0x2a58
    804           1.1  riastrad 
    805           1.1  riastrad #define MC_SEQ_MISC7                                    0x2a64
    806           1.1  riastrad 
    807           1.1  riastrad #define MC_SEQ_RAS_TIMING_LP                            0x2a6c
    808           1.1  riastrad #define MC_SEQ_CAS_TIMING_LP                            0x2a70
    809           1.1  riastrad #define MC_SEQ_MISC_TIMING_LP                           0x2a74
    810           1.1  riastrad #define MC_SEQ_MISC_TIMING2_LP                          0x2a78
    811           1.1  riastrad #define MC_SEQ_WR_CTL_D0_LP                             0x2a7c
    812           1.1  riastrad #define MC_SEQ_WR_CTL_D1_LP                             0x2a80
    813           1.1  riastrad #define MC_SEQ_PMG_CMD_EMRS_LP                          0x2a84
    814           1.1  riastrad #define MC_SEQ_PMG_CMD_MRS_LP                           0x2a88
    815           1.1  riastrad 
    816           1.1  riastrad #define MC_PMG_CMD_MRS                                  0x2aac
    817           1.1  riastrad 
    818           1.1  riastrad #define MC_SEQ_RD_CTL_D0_LP                             0x2b1c
    819           1.1  riastrad #define MC_SEQ_RD_CTL_D1_LP                             0x2b20
    820           1.1  riastrad 
    821           1.1  riastrad #define MC_PMG_CMD_MRS1                                 0x2b44
    822           1.1  riastrad #define MC_SEQ_PMG_CMD_MRS1_LP                          0x2b48
    823           1.1  riastrad #define MC_SEQ_PMG_TIMING_LP                            0x2b4c
    824           1.1  riastrad 
    825           1.1  riastrad #define MC_PMG_CMD_MRS2                                 0x2b5c
    826           1.1  riastrad #define MC_SEQ_PMG_CMD_MRS2_LP                          0x2b60
    827           1.1  riastrad 
    828  1.1.1.1.32.1  christos #define AUX_CONTROL					0x6200
    829  1.1.1.1.32.1  christos #define 	AUX_EN					(1 << 0)
    830  1.1.1.1.32.1  christos #define 	AUX_LS_READ_EN				(1 << 8)
    831  1.1.1.1.32.1  christos #define 	AUX_LS_UPDATE_DISABLE(x)		(((x) & 0x1) << 12)
    832  1.1.1.1.32.1  christos #define 	AUX_HPD_DISCON(x)			(((x) & 0x1) << 16)
    833  1.1.1.1.32.1  christos #define 	AUX_DET_EN				(1 << 18)
    834  1.1.1.1.32.1  christos #define 	AUX_HPD_SEL(x)				(((x) & 0x7) << 20)
    835  1.1.1.1.32.1  christos #define 	AUX_IMPCAL_REQ_EN			(1 << 24)
    836  1.1.1.1.32.1  christos #define 	AUX_TEST_MODE				(1 << 28)
    837  1.1.1.1.32.1  christos #define 	AUX_DEGLITCH_EN				(1 << 29)
    838  1.1.1.1.32.1  christos #define AUX_SW_CONTROL					0x6204
    839  1.1.1.1.32.1  christos #define 	AUX_SW_GO				(1 << 0)
    840  1.1.1.1.32.1  christos #define 	AUX_LS_READ_TRIG			(1 << 2)
    841  1.1.1.1.32.1  christos #define 	AUX_SW_START_DELAY(x)			(((x) & 0xf) << 4)
    842  1.1.1.1.32.1  christos #define 	AUX_SW_WR_BYTES(x)			(((x) & 0x1f) << 16)
    843  1.1.1.1.32.1  christos 
    844  1.1.1.1.32.1  christos #define AUX_SW_INTERRUPT_CONTROL			0x620c
    845  1.1.1.1.32.1  christos #define 	AUX_SW_DONE_INT				(1 << 0)
    846  1.1.1.1.32.1  christos #define 	AUX_SW_DONE_ACK				(1 << 1)
    847  1.1.1.1.32.1  christos #define 	AUX_SW_DONE_MASK			(1 << 2)
    848  1.1.1.1.32.1  christos #define 	AUX_SW_LS_DONE_INT			(1 << 4)
    849  1.1.1.1.32.1  christos #define 	AUX_SW_LS_DONE_MASK			(1 << 6)
    850  1.1.1.1.32.1  christos #define AUX_SW_STATUS					0x6210
    851  1.1.1.1.32.1  christos #define 	AUX_SW_DONE				(1 << 0)
    852  1.1.1.1.32.1  christos #define 	AUX_SW_REQ				(1 << 1)
    853  1.1.1.1.32.1  christos #define 	AUX_SW_RX_TIMEOUT_STATE(x)		(((x) & 0x7) << 4)
    854  1.1.1.1.32.1  christos #define 	AUX_SW_RX_TIMEOUT			(1 << 7)
    855  1.1.1.1.32.1  christos #define 	AUX_SW_RX_OVERFLOW			(1 << 8)
    856  1.1.1.1.32.1  christos #define 	AUX_SW_RX_HPD_DISCON			(1 << 9)
    857  1.1.1.1.32.1  christos #define 	AUX_SW_RX_PARTIAL_BYTE			(1 << 10)
    858  1.1.1.1.32.1  christos #define 	AUX_SW_NON_AUX_MODE			(1 << 11)
    859  1.1.1.1.32.1  christos #define 	AUX_SW_RX_MIN_COUNT_VIOL		(1 << 12)
    860  1.1.1.1.32.1  christos #define 	AUX_SW_RX_INVALID_STOP			(1 << 14)
    861  1.1.1.1.32.1  christos #define 	AUX_SW_RX_SYNC_INVALID_L		(1 << 17)
    862  1.1.1.1.32.1  christos #define 	AUX_SW_RX_SYNC_INVALID_H		(1 << 18)
    863  1.1.1.1.32.1  christos #define 	AUX_SW_RX_INVALID_START			(1 << 19)
    864  1.1.1.1.32.1  christos #define 	AUX_SW_RX_RECV_NO_DET			(1 << 20)
    865  1.1.1.1.32.1  christos #define 	AUX_SW_RX_RECV_INVALID_H		(1 << 22)
    866  1.1.1.1.32.1  christos #define 	AUX_SW_RX_RECV_INVALID_V		(1 << 23)
    867  1.1.1.1.32.1  christos 
    868  1.1.1.1.32.1  christos #define AUX_SW_DATA					0x6218
    869  1.1.1.1.32.1  christos #define AUX_SW_DATA_RW					(1 << 0)
    870  1.1.1.1.32.1  christos #define AUX_SW_DATA_MASK(x)				(((x) & 0xff) << 8)
    871  1.1.1.1.32.1  christos #define AUX_SW_DATA_INDEX(x)				(((x) & 0x1f) << 16)
    872  1.1.1.1.32.2    martin #define AUX_SW_AUTOINCREMENT_DISABLE			(1U << 31)
    873  1.1.1.1.32.1  christos 
    874           1.1  riastrad #define	LB_SYNC_RESET_SEL				0x6b28
    875           1.1  riastrad #define		LB_SYNC_RESET_SEL_MASK			(3 << 0)
    876           1.1  riastrad #define		LB_SYNC_RESET_SEL_SHIFT			0
    877           1.1  riastrad 
    878           1.1  riastrad #define	DC_STUTTER_CNTL					0x6b30
    879           1.1  riastrad #define		DC_STUTTER_ENABLE_A			(1 << 0)
    880           1.1  riastrad #define		DC_STUTTER_ENABLE_B			(1 << 1)
    881           1.1  riastrad 
    882           1.1  riastrad #define SQ_CAC_THRESHOLD                                0x8e4c
    883           1.1  riastrad #define		VSP(x)					((x) << 0)
    884           1.1  riastrad #define		VSP_MASK				(0xff << 0)
    885           1.1  riastrad #define		VSP_SHIFT				0
    886           1.1  riastrad #define		VSP0(x)					((x) << 8)
    887           1.1  riastrad #define		VSP0_MASK				(0xff << 8)
    888           1.1  riastrad #define		VSP0_SHIFT				8
    889           1.1  riastrad #define		GPR(x)					((x) << 16)
    890           1.1  riastrad #define		GPR_MASK				(0xff << 16)
    891           1.1  riastrad #define		GPR_SHIFT				16
    892           1.1  riastrad 
    893           1.1  riastrad #define SQ_POWER_THROTTLE                               0x8e58
    894           1.1  riastrad #define		MIN_POWER(x)				((x) << 0)
    895           1.1  riastrad #define		MIN_POWER_MASK				(0x3fff << 0)
    896           1.1  riastrad #define		MIN_POWER_SHIFT				0
    897           1.1  riastrad #define		MAX_POWER(x)				((x) << 16)
    898           1.1  riastrad #define		MAX_POWER_MASK				(0x3fff << 16)
    899           1.1  riastrad #define		MAX_POWER_SHIFT				0
    900           1.1  riastrad #define SQ_POWER_THROTTLE2                              0x8e5c
    901           1.1  riastrad #define		MAX_POWER_DELTA(x)			((x) << 0)
    902           1.1  riastrad #define		MAX_POWER_DELTA_MASK			(0x3fff << 0)
    903           1.1  riastrad #define		MAX_POWER_DELTA_SHIFT			0
    904           1.1  riastrad #define		STI_SIZE(x)				((x) << 16)
    905           1.1  riastrad #define		STI_SIZE_MASK				(0x3ff << 16)
    906           1.1  riastrad #define		STI_SIZE_SHIFT				16
    907           1.1  riastrad #define		LTI_RATIO(x)				((x) << 27)
    908           1.1  riastrad #define		LTI_RATIO_MASK				(0xf << 27)
    909           1.1  riastrad #define		LTI_RATIO_SHIFT				27
    910           1.1  riastrad 
    911           1.1  riastrad /* CG indirect registers */
    912           1.1  riastrad #define CG_CAC_REGION_1_WEIGHT_0                        0x83
    913           1.1  riastrad #define		WEIGHT_TCP_SIG0(x)			((x) << 0)
    914           1.1  riastrad #define		WEIGHT_TCP_SIG0_MASK			(0x3f << 0)
    915           1.1  riastrad #define		WEIGHT_TCP_SIG0_SHIFT			0
    916           1.1  riastrad #define		WEIGHT_TCP_SIG1(x)			((x) << 6)
    917           1.1  riastrad #define		WEIGHT_TCP_SIG1_MASK			(0x3f << 6)
    918           1.1  riastrad #define		WEIGHT_TCP_SIG1_SHIFT			6
    919           1.1  riastrad #define		WEIGHT_TA_SIG(x)			((x) << 12)
    920           1.1  riastrad #define		WEIGHT_TA_SIG_MASK			(0x3f << 12)
    921           1.1  riastrad #define		WEIGHT_TA_SIG_SHIFT			12
    922           1.1  riastrad #define CG_CAC_REGION_1_WEIGHT_1                        0x84
    923           1.1  riastrad #define		WEIGHT_TCC_EN0(x)			((x) << 0)
    924           1.1  riastrad #define		WEIGHT_TCC_EN0_MASK			(0x3f << 0)
    925           1.1  riastrad #define		WEIGHT_TCC_EN0_SHIFT			0
    926           1.1  riastrad #define		WEIGHT_TCC_EN1(x)			((x) << 6)
    927           1.1  riastrad #define		WEIGHT_TCC_EN1_MASK			(0x3f << 6)
    928           1.1  riastrad #define		WEIGHT_TCC_EN1_SHIFT			6
    929           1.1  riastrad #define		WEIGHT_TCC_EN2(x)			((x) << 12)
    930           1.1  riastrad #define		WEIGHT_TCC_EN2_MASK			(0x3f << 12)
    931           1.1  riastrad #define		WEIGHT_TCC_EN2_SHIFT			12
    932           1.1  riastrad #define		WEIGHT_TCC_EN3(x)			((x) << 18)
    933           1.1  riastrad #define		WEIGHT_TCC_EN3_MASK			(0x3f << 18)
    934           1.1  riastrad #define		WEIGHT_TCC_EN3_SHIFT			18
    935           1.1  riastrad #define CG_CAC_REGION_2_WEIGHT_0                        0x85
    936           1.1  riastrad #define		WEIGHT_CB_EN0(x)			((x) << 0)
    937           1.1  riastrad #define		WEIGHT_CB_EN0_MASK			(0x3f << 0)
    938           1.1  riastrad #define		WEIGHT_CB_EN0_SHIFT			0
    939           1.1  riastrad #define		WEIGHT_CB_EN1(x)			((x) << 6)
    940           1.1  riastrad #define		WEIGHT_CB_EN1_MASK			(0x3f << 6)
    941           1.1  riastrad #define		WEIGHT_CB_EN1_SHIFT			6
    942           1.1  riastrad #define		WEIGHT_CB_EN2(x)			((x) << 12)
    943           1.1  riastrad #define		WEIGHT_CB_EN2_MASK			(0x3f << 12)
    944           1.1  riastrad #define		WEIGHT_CB_EN2_SHIFT			12
    945           1.1  riastrad #define		WEIGHT_CB_EN3(x)			((x) << 18)
    946           1.1  riastrad #define		WEIGHT_CB_EN3_MASK			(0x3f << 18)
    947           1.1  riastrad #define		WEIGHT_CB_EN3_SHIFT			18
    948           1.1  riastrad #define CG_CAC_REGION_2_WEIGHT_1                        0x86
    949           1.1  riastrad #define		WEIGHT_DB_SIG0(x)			((x) << 0)
    950           1.1  riastrad #define		WEIGHT_DB_SIG0_MASK			(0x3f << 0)
    951           1.1  riastrad #define		WEIGHT_DB_SIG0_SHIFT			0
    952           1.1  riastrad #define		WEIGHT_DB_SIG1(x)			((x) << 6)
    953           1.1  riastrad #define		WEIGHT_DB_SIG1_MASK			(0x3f << 6)
    954           1.1  riastrad #define		WEIGHT_DB_SIG1_SHIFT			6
    955           1.1  riastrad #define		WEIGHT_DB_SIG2(x)			((x) << 12)
    956           1.1  riastrad #define		WEIGHT_DB_SIG2_MASK			(0x3f << 12)
    957           1.1  riastrad #define		WEIGHT_DB_SIG2_SHIFT			12
    958           1.1  riastrad #define		WEIGHT_DB_SIG3(x)			((x) << 18)
    959           1.1  riastrad #define		WEIGHT_DB_SIG3_MASK			(0x3f << 18)
    960           1.1  riastrad #define		WEIGHT_DB_SIG3_SHIFT			18
    961           1.1  riastrad #define CG_CAC_REGION_2_WEIGHT_2                        0x87
    962           1.1  riastrad #define		WEIGHT_SXM_SIG0(x)			((x) << 0)
    963           1.1  riastrad #define		WEIGHT_SXM_SIG0_MASK			(0x3f << 0)
    964           1.1  riastrad #define		WEIGHT_SXM_SIG0_SHIFT			0
    965           1.1  riastrad #define		WEIGHT_SXM_SIG1(x)			((x) << 6)
    966           1.1  riastrad #define		WEIGHT_SXM_SIG1_MASK			(0x3f << 6)
    967           1.1  riastrad #define		WEIGHT_SXM_SIG1_SHIFT			6
    968           1.1  riastrad #define		WEIGHT_SXM_SIG2(x)			((x) << 12)
    969           1.1  riastrad #define		WEIGHT_SXM_SIG2_MASK			(0x3f << 12)
    970           1.1  riastrad #define		WEIGHT_SXM_SIG2_SHIFT			12
    971           1.1  riastrad #define		WEIGHT_SXS_SIG0(x)			((x) << 18)
    972           1.1  riastrad #define		WEIGHT_SXS_SIG0_MASK			(0x3f << 18)
    973           1.1  riastrad #define		WEIGHT_SXS_SIG0_SHIFT			18
    974           1.1  riastrad #define		WEIGHT_SXS_SIG1(x)			((x) << 24)
    975           1.1  riastrad #define		WEIGHT_SXS_SIG1_MASK			(0x3f << 24)
    976           1.1  riastrad #define		WEIGHT_SXS_SIG1_SHIFT			24
    977           1.1  riastrad #define CG_CAC_REGION_3_WEIGHT_0                        0x88
    978           1.1  riastrad #define		WEIGHT_XBR_0(x)				((x) << 0)
    979           1.1  riastrad #define		WEIGHT_XBR_0_MASK			(0x3f << 0)
    980           1.1  riastrad #define		WEIGHT_XBR_0_SHIFT			0
    981           1.1  riastrad #define		WEIGHT_XBR_1(x)				((x) << 6)
    982           1.1  riastrad #define		WEIGHT_XBR_1_MASK			(0x3f << 6)
    983           1.1  riastrad #define		WEIGHT_XBR_1_SHIFT			6
    984           1.1  riastrad #define		WEIGHT_XBR_2(x)				((x) << 12)
    985           1.1  riastrad #define		WEIGHT_XBR_2_MASK			(0x3f << 12)
    986           1.1  riastrad #define		WEIGHT_XBR_2_SHIFT			12
    987           1.1  riastrad #define		WEIGHT_SPI_SIG0(x)			((x) << 18)
    988           1.1  riastrad #define		WEIGHT_SPI_SIG0_MASK			(0x3f << 18)
    989           1.1  riastrad #define		WEIGHT_SPI_SIG0_SHIFT			18
    990           1.1  riastrad #define CG_CAC_REGION_3_WEIGHT_1                        0x89
    991           1.1  riastrad #define		WEIGHT_SPI_SIG1(x)			((x) << 0)
    992           1.1  riastrad #define		WEIGHT_SPI_SIG1_MASK			(0x3f << 0)
    993           1.1  riastrad #define		WEIGHT_SPI_SIG1_SHIFT			0
    994           1.1  riastrad #define		WEIGHT_SPI_SIG2(x)			((x) << 6)
    995           1.1  riastrad #define		WEIGHT_SPI_SIG2_MASK			(0x3f << 6)
    996           1.1  riastrad #define		WEIGHT_SPI_SIG2_SHIFT			6
    997           1.1  riastrad #define		WEIGHT_SPI_SIG3(x)			((x) << 12)
    998           1.1  riastrad #define		WEIGHT_SPI_SIG3_MASK			(0x3f << 12)
    999           1.1  riastrad #define		WEIGHT_SPI_SIG3_SHIFT			12
   1000           1.1  riastrad #define		WEIGHT_SPI_SIG4(x)			((x) << 18)
   1001           1.1  riastrad #define		WEIGHT_SPI_SIG4_MASK			(0x3f << 18)
   1002           1.1  riastrad #define		WEIGHT_SPI_SIG4_SHIFT			18
   1003           1.1  riastrad #define		WEIGHT_SPI_SIG5(x)			((x) << 24)
   1004           1.1  riastrad #define		WEIGHT_SPI_SIG5_MASK			(0x3f << 24)
   1005           1.1  riastrad #define		WEIGHT_SPI_SIG5_SHIFT			24
   1006           1.1  riastrad #define CG_CAC_REGION_4_WEIGHT_0                        0x8a
   1007           1.1  riastrad #define		WEIGHT_LDS_SIG0(x)			((x) << 0)
   1008           1.1  riastrad #define		WEIGHT_LDS_SIG0_MASK			(0x3f << 0)
   1009           1.1  riastrad #define		WEIGHT_LDS_SIG0_SHIFT			0
   1010           1.1  riastrad #define		WEIGHT_LDS_SIG1(x)			((x) << 6)
   1011           1.1  riastrad #define		WEIGHT_LDS_SIG1_MASK			(0x3f << 6)
   1012           1.1  riastrad #define		WEIGHT_LDS_SIG1_SHIFT			6
   1013           1.1  riastrad #define		WEIGHT_SC(x)				((x) << 24)
   1014           1.1  riastrad #define		WEIGHT_SC_MASK				(0x3f << 24)
   1015           1.1  riastrad #define		WEIGHT_SC_SHIFT				24
   1016           1.1  riastrad #define CG_CAC_REGION_4_WEIGHT_1                        0x8b
   1017           1.1  riastrad #define		WEIGHT_BIF(x)				((x) << 0)
   1018           1.1  riastrad #define		WEIGHT_BIF_MASK				(0x3f << 0)
   1019           1.1  riastrad #define		WEIGHT_BIF_SHIFT			0
   1020           1.1  riastrad #define		WEIGHT_CP(x)				((x) << 6)
   1021           1.1  riastrad #define		WEIGHT_CP_MASK				(0x3f << 6)
   1022           1.1  riastrad #define		WEIGHT_CP_SHIFT				6
   1023           1.1  riastrad #define		WEIGHT_PA_SIG0(x)			((x) << 12)
   1024           1.1  riastrad #define		WEIGHT_PA_SIG0_MASK			(0x3f << 12)
   1025           1.1  riastrad #define		WEIGHT_PA_SIG0_SHIFT			12
   1026           1.1  riastrad #define		WEIGHT_PA_SIG1(x)			((x) << 18)
   1027           1.1  riastrad #define		WEIGHT_PA_SIG1_MASK			(0x3f << 18)
   1028           1.1  riastrad #define		WEIGHT_PA_SIG1_SHIFT			18
   1029           1.1  riastrad #define		WEIGHT_VGT_SIG0(x)			((x) << 24)
   1030           1.1  riastrad #define		WEIGHT_VGT_SIG0_MASK			(0x3f << 24)
   1031           1.1  riastrad #define		WEIGHT_VGT_SIG0_SHIFT			24
   1032           1.1  riastrad #define CG_CAC_REGION_4_WEIGHT_2                        0x8c
   1033           1.1  riastrad #define		WEIGHT_VGT_SIG1(x)			((x) << 0)
   1034           1.1  riastrad #define		WEIGHT_VGT_SIG1_MASK			(0x3f << 0)
   1035           1.1  riastrad #define		WEIGHT_VGT_SIG1_SHIFT			0
   1036           1.1  riastrad #define		WEIGHT_VGT_SIG2(x)			((x) << 6)
   1037           1.1  riastrad #define		WEIGHT_VGT_SIG2_MASK			(0x3f << 6)
   1038           1.1  riastrad #define		WEIGHT_VGT_SIG2_SHIFT			6
   1039           1.1  riastrad #define		WEIGHT_DC_SIG0(x)			((x) << 12)
   1040           1.1  riastrad #define		WEIGHT_DC_SIG0_MASK			(0x3f << 12)
   1041           1.1  riastrad #define		WEIGHT_DC_SIG0_SHIFT			12
   1042           1.1  riastrad #define		WEIGHT_DC_SIG1(x)			((x) << 18)
   1043           1.1  riastrad #define		WEIGHT_DC_SIG1_MASK			(0x3f << 18)
   1044           1.1  riastrad #define		WEIGHT_DC_SIG1_SHIFT			18
   1045           1.1  riastrad #define		WEIGHT_DC_SIG2(x)			((x) << 24)
   1046           1.1  riastrad #define		WEIGHT_DC_SIG2_MASK			(0x3f << 24)
   1047           1.1  riastrad #define		WEIGHT_DC_SIG2_SHIFT			24
   1048           1.1  riastrad #define CG_CAC_REGION_4_WEIGHT_3                        0x8d
   1049           1.1  riastrad #define		WEIGHT_DC_SIG3(x)			((x) << 0)
   1050           1.1  riastrad #define		WEIGHT_DC_SIG3_MASK			(0x3f << 0)
   1051           1.1  riastrad #define		WEIGHT_DC_SIG3_SHIFT			0
   1052           1.1  riastrad #define		WEIGHT_UVD_SIG0(x)			((x) << 6)
   1053           1.1  riastrad #define		WEIGHT_UVD_SIG0_MASK			(0x3f << 6)
   1054           1.1  riastrad #define		WEIGHT_UVD_SIG0_SHIFT			6
   1055           1.1  riastrad #define		WEIGHT_UVD_SIG1(x)			((x) << 12)
   1056           1.1  riastrad #define		WEIGHT_UVD_SIG1_MASK			(0x3f << 12)
   1057           1.1  riastrad #define		WEIGHT_UVD_SIG1_SHIFT			12
   1058           1.1  riastrad #define		WEIGHT_SPARE0(x)			((x) << 18)
   1059           1.1  riastrad #define		WEIGHT_SPARE0_MASK			(0x3f << 18)
   1060           1.1  riastrad #define		WEIGHT_SPARE0_SHIFT			18
   1061           1.1  riastrad #define		WEIGHT_SPARE1(x)			((x) << 24)
   1062           1.1  riastrad #define		WEIGHT_SPARE1_MASK			(0x3f << 24)
   1063           1.1  riastrad #define		WEIGHT_SPARE1_SHIFT			24
   1064           1.1  riastrad #define CG_CAC_REGION_5_WEIGHT_0                        0x8e
   1065           1.1  riastrad #define		WEIGHT_SQ_VSP(x)			((x) << 0)
   1066           1.1  riastrad #define		WEIGHT_SQ_VSP_MASK			(0x3fff << 0)
   1067           1.1  riastrad #define		WEIGHT_SQ_VSP_SHIFT			0
   1068           1.1  riastrad #define		WEIGHT_SQ_VSP0(x)			((x) << 14)
   1069           1.1  riastrad #define		WEIGHT_SQ_VSP0_MASK			(0x3fff << 14)
   1070           1.1  riastrad #define		WEIGHT_SQ_VSP0_SHIFT			14
   1071           1.1  riastrad #define CG_CAC_REGION_4_OVERRIDE_4                      0xab
   1072           1.1  riastrad #define		OVR_MODE_SPARE_0(x)			((x) << 16)
   1073           1.1  riastrad #define		OVR_MODE_SPARE_0_MASK			(0x1 << 16)
   1074           1.1  riastrad #define		OVR_MODE_SPARE_0_SHIFT			16
   1075           1.1  riastrad #define		OVR_VAL_SPARE_0(x)			((x) << 17)
   1076           1.1  riastrad #define		OVR_VAL_SPARE_0_MASK			(0x1 << 17)
   1077           1.1  riastrad #define		OVR_VAL_SPARE_0_SHIFT			17
   1078           1.1  riastrad #define		OVR_MODE_SPARE_1(x)			((x) << 18)
   1079           1.1  riastrad #define		OVR_MODE_SPARE_1_MASK			(0x3f << 18)
   1080           1.1  riastrad #define		OVR_MODE_SPARE_1_SHIFT			18
   1081           1.1  riastrad #define		OVR_VAL_SPARE_1(x)			((x) << 19)
   1082           1.1  riastrad #define		OVR_VAL_SPARE_1_MASK			(0x3f << 19)
   1083           1.1  riastrad #define		OVR_VAL_SPARE_1_SHIFT			19
   1084           1.1  riastrad #define CG_CAC_REGION_5_WEIGHT_1                        0xb7
   1085           1.1  riastrad #define		WEIGHT_SQ_GPR(x)			((x) << 0)
   1086           1.1  riastrad #define		WEIGHT_SQ_GPR_MASK			(0x3fff << 0)
   1087           1.1  riastrad #define		WEIGHT_SQ_GPR_SHIFT			0
   1088           1.1  riastrad #define		WEIGHT_SQ_LDS(x)			((x) << 14)
   1089           1.1  riastrad #define		WEIGHT_SQ_LDS_MASK			(0x3fff << 14)
   1090           1.1  riastrad #define		WEIGHT_SQ_LDS_SHIFT			14
   1091           1.1  riastrad 
   1092           1.1  riastrad /* PCIE link stuff */
   1093           1.1  riastrad #define PCIE_LC_TRAINING_CNTL                             0xa1 /* PCIE_P */
   1094           1.1  riastrad #define PCIE_LC_LINK_WIDTH_CNTL                           0xa2 /* PCIE_P */
   1095           1.1  riastrad #       define LC_LINK_WIDTH_SHIFT                        0
   1096           1.1  riastrad #       define LC_LINK_WIDTH_MASK                         0x7
   1097           1.1  riastrad #       define LC_LINK_WIDTH_X0                           0
   1098           1.1  riastrad #       define LC_LINK_WIDTH_X1                           1
   1099           1.1  riastrad #       define LC_LINK_WIDTH_X2                           2
   1100           1.1  riastrad #       define LC_LINK_WIDTH_X4                           3
   1101           1.1  riastrad #       define LC_LINK_WIDTH_X8                           4
   1102           1.1  riastrad #       define LC_LINK_WIDTH_X16                          6
   1103           1.1  riastrad #       define LC_LINK_WIDTH_RD_SHIFT                     4
   1104           1.1  riastrad #       define LC_LINK_WIDTH_RD_MASK                      0x70
   1105           1.1  riastrad #       define LC_RECONFIG_ARC_MISSING_ESCAPE             (1 << 7)
   1106           1.1  riastrad #       define LC_RECONFIG_NOW                            (1 << 8)
   1107           1.1  riastrad #       define LC_RENEGOTIATION_SUPPORT                   (1 << 9)
   1108           1.1  riastrad #       define LC_RENEGOTIATE_EN                          (1 << 10)
   1109           1.1  riastrad #       define LC_SHORT_RECONFIG_EN                       (1 << 11)
   1110           1.1  riastrad #       define LC_UPCONFIGURE_SUPPORT                     (1 << 12)
   1111           1.1  riastrad #       define LC_UPCONFIGURE_DIS                         (1 << 13)
   1112           1.1  riastrad #define PCIE_LC_SPEED_CNTL                                0xa4 /* PCIE_P */
   1113           1.1  riastrad #       define LC_GEN2_EN_STRAP                           (1 << 0)
   1114           1.1  riastrad #       define LC_TARGET_LINK_SPEED_OVERRIDE_EN           (1 << 1)
   1115           1.1  riastrad #       define LC_FORCE_EN_HW_SPEED_CHANGE                (1 << 5)
   1116           1.1  riastrad #       define LC_FORCE_DIS_HW_SPEED_CHANGE               (1 << 6)
   1117           1.1  riastrad #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK      (0x3 << 8)
   1118           1.1  riastrad #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT     3
   1119           1.1  riastrad #       define LC_CURRENT_DATA_RATE                       (1 << 11)
   1120           1.1  riastrad #       define LC_HW_VOLTAGE_IF_CONTROL(x)                ((x) << 12)
   1121           1.1  riastrad #       define LC_HW_VOLTAGE_IF_CONTROL_MASK              (3 << 12)
   1122           1.1  riastrad #       define LC_HW_VOLTAGE_IF_CONTROL_SHIFT             12
   1123           1.1  riastrad #       define LC_VOLTAGE_TIMER_SEL_MASK                  (0xf << 14)
   1124           1.1  riastrad #       define LC_CLR_FAILED_SPD_CHANGE_CNT               (1 << 21)
   1125           1.1  riastrad #       define LC_OTHER_SIDE_EVER_SENT_GEN2               (1 << 23)
   1126           1.1  riastrad #       define LC_OTHER_SIDE_SUPPORTS_GEN2                (1 << 24)
   1127           1.1  riastrad #define MM_CFGREGS_CNTL                                   0x544c
   1128           1.1  riastrad #       define MM_WR_TO_CFG_EN                            (1 << 3)
   1129           1.1  riastrad #define LINK_CNTL2                                        0x88 /* F0 */
   1130           1.1  riastrad #       define TARGET_LINK_SPEED_MASK                     (0xf << 0)
   1131           1.1  riastrad #       define SELECTABLE_DEEMPHASIS                      (1 << 6)
   1132           1.1  riastrad 
   1133           1.1  riastrad /*
   1134           1.1  riastrad  * UVD
   1135           1.1  riastrad  */
   1136           1.1  riastrad #define UVD_SEMA_ADDR_LOW				0xEF00
   1137           1.1  riastrad #define UVD_SEMA_ADDR_HIGH				0xEF04
   1138           1.1  riastrad #define UVD_SEMA_CMD					0xEF08
   1139           1.1  riastrad #define UVD_UDEC_ADDR_CONFIG				0xEF4C
   1140           1.1  riastrad #define UVD_UDEC_DB_ADDR_CONFIG				0xEF50
   1141           1.1  riastrad #define UVD_UDEC_DBW_ADDR_CONFIG			0xEF54
   1142           1.1  riastrad #define UVD_RBC_RB_RPTR					0xF690
   1143           1.1  riastrad #define UVD_RBC_RB_WPTR					0xF694
   1144  1.1.1.1.32.1  christos #define UVD_STATUS					0xf6bc
   1145           1.1  riastrad 
   1146           1.1  riastrad /*
   1147           1.1  riastrad  * PM4
   1148           1.1  riastrad  */
   1149           1.1  riastrad #define PACKET0(reg, n)	((RADEON_PACKET_TYPE0 << 30) |			\
   1150           1.1  riastrad 			 (((reg) >> 2) & 0xFFFF) |			\
   1151           1.1  riastrad 			 ((n) & 0x3FFF) << 16)
   1152           1.1  riastrad #define CP_PACKET2			0x80000000
   1153           1.1  riastrad #define		PACKET2_PAD_SHIFT		0
   1154           1.1  riastrad #define		PACKET2_PAD_MASK		(0x3fffffff << 0)
   1155           1.1  riastrad 
   1156           1.1  riastrad #define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
   1157           1.1  riastrad 
   1158           1.1  riastrad #define PACKET3(op, n)	((RADEON_PACKET_TYPE3 << 30) |			\
   1159           1.1  riastrad 			 (((op) & 0xFF) << 8) |				\
   1160           1.1  riastrad 			 ((n) & 0x3FFF) << 16)
   1161           1.1  riastrad 
   1162           1.1  riastrad /* Packet 3 types */
   1163           1.1  riastrad #define	PACKET3_NOP					0x10
   1164           1.1  riastrad #define	PACKET3_SET_BASE				0x11
   1165           1.1  riastrad #define	PACKET3_CLEAR_STATE				0x12
   1166           1.1  riastrad #define	PACKET3_INDEX_BUFFER_SIZE			0x13
   1167           1.1  riastrad #define	PACKET3_DEALLOC_STATE				0x14
   1168           1.1  riastrad #define	PACKET3_DISPATCH_DIRECT				0x15
   1169           1.1  riastrad #define	PACKET3_DISPATCH_INDIRECT			0x16
   1170           1.1  riastrad #define	PACKET3_INDIRECT_BUFFER_END			0x17
   1171           1.1  riastrad #define	PACKET3_MODE_CONTROL				0x18
   1172           1.1  riastrad #define	PACKET3_SET_PREDICATION				0x20
   1173           1.1  riastrad #define	PACKET3_REG_RMW					0x21
   1174           1.1  riastrad #define	PACKET3_COND_EXEC				0x22
   1175           1.1  riastrad #define	PACKET3_PRED_EXEC				0x23
   1176           1.1  riastrad #define	PACKET3_DRAW_INDIRECT				0x24
   1177           1.1  riastrad #define	PACKET3_DRAW_INDEX_INDIRECT			0x25
   1178           1.1  riastrad #define	PACKET3_INDEX_BASE				0x26
   1179           1.1  riastrad #define	PACKET3_DRAW_INDEX_2				0x27
   1180           1.1  riastrad #define	PACKET3_CONTEXT_CONTROL				0x28
   1181           1.1  riastrad #define	PACKET3_DRAW_INDEX_OFFSET			0x29
   1182           1.1  riastrad #define	PACKET3_INDEX_TYPE				0x2A
   1183           1.1  riastrad #define	PACKET3_DRAW_INDEX				0x2B
   1184           1.1  riastrad #define	PACKET3_DRAW_INDEX_AUTO				0x2D
   1185           1.1  riastrad #define	PACKET3_DRAW_INDEX_IMMD				0x2E
   1186           1.1  riastrad #define	PACKET3_NUM_INSTANCES				0x2F
   1187           1.1  riastrad #define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
   1188           1.1  riastrad #define	PACKET3_INDIRECT_BUFFER				0x32
   1189           1.1  riastrad #define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
   1190           1.1  riastrad #define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
   1191           1.1  riastrad #define	PACKET3_DRAW_INDEX_MULTI_ELEMENT		0x36
   1192           1.1  riastrad #define	PACKET3_WRITE_DATA				0x37
   1193           1.1  riastrad #define	PACKET3_MEM_SEMAPHORE				0x39
   1194           1.1  riastrad #define	PACKET3_MPEG_INDEX				0x3A
   1195           1.1  riastrad #define	PACKET3_WAIT_REG_MEM				0x3C
   1196  1.1.1.1.32.1  christos #define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
   1197  1.1.1.1.32.1  christos                 /* 0 - always
   1198  1.1.1.1.32.1  christos 		 * 1 - <
   1199  1.1.1.1.32.1  christos 		 * 2 - <=
   1200  1.1.1.1.32.1  christos 		 * 3 - ==
   1201  1.1.1.1.32.1  christos 		 * 4 - !=
   1202  1.1.1.1.32.1  christos 		 * 5 - >=
   1203  1.1.1.1.32.1  christos 		 * 6 - >
   1204  1.1.1.1.32.1  christos 		 */
   1205  1.1.1.1.32.1  christos #define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
   1206  1.1.1.1.32.1  christos                 /* 0 - reg
   1207  1.1.1.1.32.1  christos 		 * 1 - mem
   1208  1.1.1.1.32.1  christos 		 */
   1209  1.1.1.1.32.1  christos #define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
   1210  1.1.1.1.32.1  christos                 /* 0 - me
   1211  1.1.1.1.32.1  christos 		 * 1 - pfp
   1212  1.1.1.1.32.1  christos 		 */
   1213           1.1  riastrad #define	PACKET3_MEM_WRITE				0x3D
   1214           1.1  riastrad #define	PACKET3_PFP_SYNC_ME				0x42
   1215           1.1  riastrad #define	PACKET3_SURFACE_SYNC				0x43
   1216           1.1  riastrad #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
   1217           1.1  riastrad #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
   1218           1.1  riastrad #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
   1219           1.1  riastrad #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
   1220           1.1  riastrad #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
   1221           1.1  riastrad #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
   1222           1.1  riastrad #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
   1223           1.1  riastrad #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
   1224           1.1  riastrad #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
   1225           1.1  riastrad #              define PACKET3_CB8_DEST_BASE_ENA    (1 << 15)
   1226           1.1  riastrad #              define PACKET3_CB9_DEST_BASE_ENA    (1 << 16)
   1227           1.1  riastrad #              define PACKET3_CB10_DEST_BASE_ENA   (1 << 17)
   1228           1.1  riastrad #              define PACKET3_CB11_DEST_BASE_ENA   (1 << 18)
   1229           1.1  riastrad #              define PACKET3_FULL_CACHE_ENA       (1 << 20)
   1230           1.1  riastrad #              define PACKET3_TC_ACTION_ENA        (1 << 23)
   1231           1.1  riastrad #              define PACKET3_CB_ACTION_ENA        (1 << 25)
   1232           1.1  riastrad #              define PACKET3_DB_ACTION_ENA        (1 << 26)
   1233           1.1  riastrad #              define PACKET3_SH_ACTION_ENA        (1 << 27)
   1234           1.1  riastrad #              define PACKET3_SX_ACTION_ENA        (1 << 28)
   1235           1.1  riastrad #              define PACKET3_ENGINE_ME            (1 << 31)
   1236           1.1  riastrad #define	PACKET3_ME_INITIALIZE				0x44
   1237           1.1  riastrad #define		PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
   1238           1.1  riastrad #define	PACKET3_COND_WRITE				0x45
   1239           1.1  riastrad #define	PACKET3_EVENT_WRITE				0x46
   1240           1.1  riastrad #define		EVENT_TYPE(x)                           ((x) << 0)
   1241           1.1  riastrad #define		EVENT_INDEX(x)                          ((x) << 8)
   1242           1.1  riastrad                 /* 0 - any non-TS event
   1243           1.1  riastrad 		 * 1 - ZPASS_DONE
   1244           1.1  riastrad 		 * 2 - SAMPLE_PIPELINESTAT
   1245           1.1  riastrad 		 * 3 - SAMPLE_STREAMOUTSTAT*
   1246           1.1  riastrad 		 * 4 - *S_PARTIAL_FLUSH
   1247           1.1  riastrad 		 * 5 - TS events
   1248           1.1  riastrad 		 */
   1249           1.1  riastrad #define	PACKET3_EVENT_WRITE_EOP				0x47
   1250           1.1  riastrad #define		DATA_SEL(x)                             ((x) << 29)
   1251           1.1  riastrad                 /* 0 - discard
   1252           1.1  riastrad 		 * 1 - send low 32bit data
   1253           1.1  riastrad 		 * 2 - send 64bit data
   1254           1.1  riastrad 		 * 3 - send 64bit counter value
   1255           1.1  riastrad 		 */
   1256           1.1  riastrad #define		INT_SEL(x)                              ((x) << 24)
   1257           1.1  riastrad                 /* 0 - none
   1258           1.1  riastrad 		 * 1 - interrupt only (DATA_SEL = 0)
   1259           1.1  riastrad 		 * 2 - interrupt when data write is confirmed
   1260           1.1  riastrad 		 */
   1261           1.1  riastrad #define	PACKET3_EVENT_WRITE_EOS				0x48
   1262           1.1  riastrad #define	PACKET3_PREAMBLE_CNTL				0x4A
   1263           1.1  riastrad #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
   1264           1.1  riastrad #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
   1265           1.1  riastrad #define	PACKET3_ALU_PS_CONST_BUFFER_COPY		0x4C
   1266           1.1  riastrad #define	PACKET3_ALU_VS_CONST_BUFFER_COPY		0x4D
   1267           1.1  riastrad #define	PACKET3_ALU_PS_CONST_UPDATE		        0x4E
   1268           1.1  riastrad #define	PACKET3_ALU_VS_CONST_UPDATE		        0x4F
   1269           1.1  riastrad #define	PACKET3_ONE_REG_WRITE				0x57
   1270           1.1  riastrad #define	PACKET3_SET_CONFIG_REG				0x68
   1271           1.1  riastrad #define		PACKET3_SET_CONFIG_REG_START			0x00008000
   1272           1.1  riastrad #define		PACKET3_SET_CONFIG_REG_END			0x0000ac00
   1273           1.1  riastrad #define	PACKET3_SET_CONTEXT_REG				0x69
   1274           1.1  riastrad #define		PACKET3_SET_CONTEXT_REG_START			0x00028000
   1275           1.1  riastrad #define		PACKET3_SET_CONTEXT_REG_END			0x00029000
   1276           1.1  riastrad #define	PACKET3_SET_ALU_CONST				0x6A
   1277           1.1  riastrad /* alu const buffers only; no reg file */
   1278           1.1  riastrad #define	PACKET3_SET_BOOL_CONST				0x6B
   1279           1.1  riastrad #define		PACKET3_SET_BOOL_CONST_START			0x0003a500
   1280           1.1  riastrad #define		PACKET3_SET_BOOL_CONST_END			0x0003a518
   1281           1.1  riastrad #define	PACKET3_SET_LOOP_CONST				0x6C
   1282           1.1  riastrad #define		PACKET3_SET_LOOP_CONST_START			0x0003a200
   1283           1.1  riastrad #define		PACKET3_SET_LOOP_CONST_END			0x0003a500
   1284           1.1  riastrad #define	PACKET3_SET_RESOURCE				0x6D
   1285           1.1  riastrad #define		PACKET3_SET_RESOURCE_START			0x00030000
   1286           1.1  riastrad #define		PACKET3_SET_RESOURCE_END			0x00038000
   1287           1.1  riastrad #define	PACKET3_SET_SAMPLER				0x6E
   1288           1.1  riastrad #define		PACKET3_SET_SAMPLER_START			0x0003c000
   1289           1.1  riastrad #define		PACKET3_SET_SAMPLER_END				0x0003c600
   1290           1.1  riastrad #define	PACKET3_SET_CTL_CONST				0x6F
   1291           1.1  riastrad #define		PACKET3_SET_CTL_CONST_START			0x0003cff0
   1292           1.1  riastrad #define		PACKET3_SET_CTL_CONST_END			0x0003ff0c
   1293           1.1  riastrad #define	PACKET3_SET_RESOURCE_OFFSET			0x70
   1294           1.1  riastrad #define	PACKET3_SET_ALU_CONST_VS			0x71
   1295           1.1  riastrad #define	PACKET3_SET_ALU_CONST_DI			0x72
   1296           1.1  riastrad #define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
   1297           1.1  riastrad #define	PACKET3_SET_RESOURCE_INDIRECT			0x74
   1298           1.1  riastrad #define	PACKET3_SET_APPEND_CNT			        0x75
   1299           1.1  riastrad #define	PACKET3_ME_WRITE				0x7A
   1300           1.1  riastrad 
   1301           1.1  riastrad /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
   1302           1.1  riastrad #define DMA0_REGISTER_OFFSET                              0x0 /* not a register */
   1303           1.1  riastrad #define DMA1_REGISTER_OFFSET                              0x800 /* not a register */
   1304           1.1  riastrad 
   1305           1.1  riastrad #define DMA_RB_CNTL                                       0xd000
   1306           1.1  riastrad #       define DMA_RB_ENABLE                              (1 << 0)
   1307           1.1  riastrad #       define DMA_RB_SIZE(x)                             ((x) << 1) /* log2 */
   1308           1.1  riastrad #       define DMA_RB_SWAP_ENABLE                         (1 << 9) /* 8IN32 */
   1309           1.1  riastrad #       define DMA_RPTR_WRITEBACK_ENABLE                  (1 << 12)
   1310           1.1  riastrad #       define DMA_RPTR_WRITEBACK_SWAP_ENABLE             (1 << 13)  /* 8IN32 */
   1311           1.1  riastrad #       define DMA_RPTR_WRITEBACK_TIMER(x)                ((x) << 16) /* log2 */
   1312           1.1  riastrad #define DMA_RB_BASE                                       0xd004
   1313           1.1  riastrad #define DMA_RB_RPTR                                       0xd008
   1314           1.1  riastrad #define DMA_RB_WPTR                                       0xd00c
   1315           1.1  riastrad 
   1316           1.1  riastrad #define DMA_RB_RPTR_ADDR_HI                               0xd01c
   1317           1.1  riastrad #define DMA_RB_RPTR_ADDR_LO                               0xd020
   1318           1.1  riastrad 
   1319           1.1  riastrad #define DMA_IB_CNTL                                       0xd024
   1320           1.1  riastrad #       define DMA_IB_ENABLE                              (1 << 0)
   1321           1.1  riastrad #       define DMA_IB_SWAP_ENABLE                         (1 << 4)
   1322  1.1.1.1.32.2    martin #       define CMD_VMID_FORCE                             (1U << 31)
   1323           1.1  riastrad #define DMA_IB_RPTR                                       0xd028
   1324           1.1  riastrad #define DMA_CNTL                                          0xd02c
   1325           1.1  riastrad #       define TRAP_ENABLE                                (1 << 0)
   1326           1.1  riastrad #       define SEM_INCOMPLETE_INT_ENABLE                  (1 << 1)
   1327           1.1  riastrad #       define SEM_WAIT_INT_ENABLE                        (1 << 2)
   1328           1.1  riastrad #       define DATA_SWAP_ENABLE                           (1 << 3)
   1329           1.1  riastrad #       define FENCE_SWAP_ENABLE                          (1 << 4)
   1330           1.1  riastrad #       define CTXEMPTY_INT_ENABLE                        (1 << 28)
   1331           1.1  riastrad #define DMA_STATUS_REG                                    0xd034
   1332           1.1  riastrad #       define DMA_IDLE                                   (1 << 0)
   1333           1.1  riastrad #define DMA_SEM_INCOMPLETE_TIMER_CNTL                     0xd044
   1334           1.1  riastrad #define DMA_SEM_WAIT_FAIL_TIMER_CNTL                      0xd048
   1335           1.1  riastrad #define DMA_TILING_CONFIG  				  0xd0b8
   1336           1.1  riastrad #define DMA_MODE                                          0xd0bc
   1337           1.1  riastrad 
   1338  1.1.1.1.32.2    martin #define DMA_PACKET(cmd, t, s, n)	((((uint32_t)(cmd) & 0xF) << 28) | \
   1339           1.1  riastrad 					 (((t) & 0x1) << 23) |		\
   1340           1.1  riastrad 					 (((s) & 0x1) << 22) |		\
   1341           1.1  riastrad 					 (((n) & 0xFFFFF) << 0))
   1342           1.1  riastrad 
   1343           1.1  riastrad #define DMA_IB_PACKET(cmd, vmid, n)	((((cmd) & 0xF) << 28) |	\
   1344           1.1  riastrad 					 (((vmid) & 0xF) << 20) |	\
   1345           1.1  riastrad 					 (((n) & 0xFFFFF) << 0))
   1346           1.1  riastrad 
   1347           1.1  riastrad #define DMA_PTE_PDE_PACKET(n)		((2 << 28) |			\
   1348           1.1  riastrad 					 (1 << 26) |			\
   1349           1.1  riastrad 					 (1 << 21) |			\
   1350           1.1  riastrad 					 (((n) & 0xFFFFF) << 0))
   1351           1.1  riastrad 
   1352  1.1.1.1.32.1  christos #define DMA_SRBM_POLL_PACKET		((9 << 28) |			\
   1353  1.1.1.1.32.1  christos 					 (1 << 27) |			\
   1354  1.1.1.1.32.1  christos 					 (1 << 26))
   1355  1.1.1.1.32.1  christos 
   1356  1.1.1.1.32.1  christos #define DMA_SRBM_READ_PACKET		((9 << 28) |			\
   1357  1.1.1.1.32.1  christos 					 (1 << 27))
   1358  1.1.1.1.32.1  christos 
   1359           1.1  riastrad /* async DMA Packet types */
   1360           1.1  riastrad #define	DMA_PACKET_WRITE				  0x2
   1361           1.1  riastrad #define	DMA_PACKET_COPY					  0x3
   1362           1.1  riastrad #define	DMA_PACKET_INDIRECT_BUFFER			  0x4
   1363           1.1  riastrad #define	DMA_PACKET_SEMAPHORE				  0x5
   1364           1.1  riastrad #define	DMA_PACKET_FENCE				  0x6
   1365           1.1  riastrad #define	DMA_PACKET_TRAP					  0x7
   1366           1.1  riastrad #define	DMA_PACKET_SRBM_WRITE				  0x9
   1367           1.1  riastrad #define	DMA_PACKET_CONSTANT_FILL			  0xd
   1368           1.1  riastrad #define	DMA_PACKET_NOP					  0xf
   1369           1.1  riastrad 
   1370           1.1  riastrad #endif
   1371