Home | History | Annotate | Line # | Download | only in radeon
      1  1.2  riastrad /*	$NetBSD: nislands_smc.h,v 1.3 2021/12/18 23:45:42 riastradh Exp $	*/
      2  1.2  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2012 Advanced Micro Devices, Inc.
      5  1.1  riastrad  *
      6  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      7  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      8  1.1  riastrad  * to deal in the Software without restriction, including without limitation
      9  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     10  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     11  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     12  1.1  riastrad  *
     13  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     14  1.1  riastrad  * all copies or substantial portions of the Software.
     15  1.1  riastrad  *
     16  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     17  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     18  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     19  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     20  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     21  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     22  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     23  1.1  riastrad  *
     24  1.1  riastrad  */
     25  1.1  riastrad #ifndef __NISLANDS_SMC_H__
     26  1.1  riastrad #define __NISLANDS_SMC_H__
     27  1.1  riastrad 
     28  1.1  riastrad #pragma pack(push, 1)
     29  1.1  riastrad 
     30  1.1  riastrad #define NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE 16
     31  1.1  riastrad 
     32  1.1  riastrad struct PP_NIslands_Dpm2PerfLevel
     33  1.1  riastrad {
     34  1.1  riastrad     uint8_t     MaxPS;
     35  1.1  riastrad     uint8_t     TgtAct;
     36  1.1  riastrad     uint8_t     MaxPS_StepInc;
     37  1.1  riastrad     uint8_t     MaxPS_StepDec;
     38  1.1  riastrad     uint8_t     PSST;
     39  1.1  riastrad     uint8_t     NearTDPDec;
     40  1.1  riastrad     uint8_t     AboveSafeInc;
     41  1.1  riastrad     uint8_t     BelowSafeInc;
     42  1.1  riastrad     uint8_t     PSDeltaLimit;
     43  1.1  riastrad     uint8_t     PSDeltaWin;
     44  1.1  riastrad     uint8_t     Reserved[6];
     45  1.1  riastrad };
     46  1.1  riastrad 
     47  1.1  riastrad typedef struct PP_NIslands_Dpm2PerfLevel PP_NIslands_Dpm2PerfLevel;
     48  1.1  riastrad 
     49  1.1  riastrad struct PP_NIslands_DPM2Parameters
     50  1.1  riastrad {
     51  1.1  riastrad     uint32_t    TDPLimit;
     52  1.1  riastrad     uint32_t    NearTDPLimit;
     53  1.1  riastrad     uint32_t    SafePowerLimit;
     54  1.1  riastrad     uint32_t    PowerBoostLimit;
     55  1.1  riastrad };
     56  1.1  riastrad typedef struct PP_NIslands_DPM2Parameters PP_NIslands_DPM2Parameters;
     57  1.1  riastrad 
     58  1.1  riastrad struct NISLANDS_SMC_SCLK_VALUE
     59  1.1  riastrad {
     60  1.1  riastrad     uint32_t        vCG_SPLL_FUNC_CNTL;
     61  1.1  riastrad     uint32_t        vCG_SPLL_FUNC_CNTL_2;
     62  1.1  riastrad     uint32_t        vCG_SPLL_FUNC_CNTL_3;
     63  1.1  riastrad     uint32_t        vCG_SPLL_FUNC_CNTL_4;
     64  1.1  riastrad     uint32_t        vCG_SPLL_SPREAD_SPECTRUM;
     65  1.1  riastrad     uint32_t        vCG_SPLL_SPREAD_SPECTRUM_2;
     66  1.1  riastrad     uint32_t        sclk_value;
     67  1.1  riastrad };
     68  1.1  riastrad 
     69  1.1  riastrad typedef struct NISLANDS_SMC_SCLK_VALUE NISLANDS_SMC_SCLK_VALUE;
     70  1.1  riastrad 
     71  1.1  riastrad struct NISLANDS_SMC_MCLK_VALUE
     72  1.1  riastrad {
     73  1.1  riastrad     uint32_t        vMPLL_FUNC_CNTL;
     74  1.1  riastrad     uint32_t        vMPLL_FUNC_CNTL_1;
     75  1.1  riastrad     uint32_t        vMPLL_FUNC_CNTL_2;
     76  1.1  riastrad     uint32_t        vMPLL_AD_FUNC_CNTL;
     77  1.1  riastrad     uint32_t        vMPLL_AD_FUNC_CNTL_2;
     78  1.1  riastrad     uint32_t        vMPLL_DQ_FUNC_CNTL;
     79  1.1  riastrad     uint32_t        vMPLL_DQ_FUNC_CNTL_2;
     80  1.1  riastrad     uint32_t        vMCLK_PWRMGT_CNTL;
     81  1.1  riastrad     uint32_t        vDLL_CNTL;
     82  1.1  riastrad     uint32_t        vMPLL_SS;
     83  1.1  riastrad     uint32_t        vMPLL_SS2;
     84  1.1  riastrad     uint32_t        mclk_value;
     85  1.1  riastrad };
     86  1.1  riastrad 
     87  1.1  riastrad typedef struct NISLANDS_SMC_MCLK_VALUE NISLANDS_SMC_MCLK_VALUE;
     88  1.1  riastrad 
     89  1.1  riastrad struct NISLANDS_SMC_VOLTAGE_VALUE
     90  1.1  riastrad {
     91  1.1  riastrad     uint16_t             value;
     92  1.1  riastrad     uint8_t              index;
     93  1.1  riastrad     uint8_t              padding;
     94  1.1  riastrad };
     95  1.1  riastrad 
     96  1.1  riastrad typedef struct NISLANDS_SMC_VOLTAGE_VALUE NISLANDS_SMC_VOLTAGE_VALUE;
     97  1.1  riastrad 
     98  1.1  riastrad struct NISLANDS_SMC_HW_PERFORMANCE_LEVEL
     99  1.1  riastrad {
    100  1.1  riastrad     uint8_t                     arbValue;
    101  1.1  riastrad     uint8_t                     ACIndex;
    102  1.1  riastrad     uint8_t                     displayWatermark;
    103  1.1  riastrad     uint8_t                     gen2PCIE;
    104  1.1  riastrad     uint8_t                     reserved1;
    105  1.1  riastrad     uint8_t                     reserved2;
    106  1.1  riastrad     uint8_t                     strobeMode;
    107  1.1  riastrad     uint8_t                     mcFlags;
    108  1.1  riastrad     uint32_t                    aT;
    109  1.1  riastrad     uint32_t                    bSP;
    110  1.1  riastrad     NISLANDS_SMC_SCLK_VALUE     sclk;
    111  1.1  riastrad     NISLANDS_SMC_MCLK_VALUE     mclk;
    112  1.1  riastrad     NISLANDS_SMC_VOLTAGE_VALUE  vddc;
    113  1.1  riastrad     NISLANDS_SMC_VOLTAGE_VALUE  mvdd;
    114  1.1  riastrad     NISLANDS_SMC_VOLTAGE_VALUE  vddci;
    115  1.1  riastrad     NISLANDS_SMC_VOLTAGE_VALUE  std_vddc;
    116  1.1  riastrad     uint32_t                    powergate_en;
    117  1.1  riastrad     uint8_t                     hUp;
    118  1.1  riastrad     uint8_t                     hDown;
    119  1.1  riastrad     uint8_t                     stateFlags;
    120  1.1  riastrad     uint8_t                     arbRefreshState;
    121  1.1  riastrad     uint32_t                    SQPowerThrottle;
    122  1.1  riastrad     uint32_t                    SQPowerThrottle_2;
    123  1.1  riastrad     uint32_t                    reserved[2];
    124  1.1  riastrad     PP_NIslands_Dpm2PerfLevel   dpm2;
    125  1.1  riastrad };
    126  1.1  riastrad 
    127  1.1  riastrad #define NISLANDS_SMC_STROBE_RATIO    0x0F
    128  1.1  riastrad #define NISLANDS_SMC_STROBE_ENABLE   0x10
    129  1.1  riastrad 
    130  1.1  riastrad #define NISLANDS_SMC_MC_EDC_RD_FLAG  0x01
    131  1.1  riastrad #define NISLANDS_SMC_MC_EDC_WR_FLAG  0x02
    132  1.1  riastrad #define NISLANDS_SMC_MC_RTT_ENABLE   0x04
    133  1.1  riastrad #define NISLANDS_SMC_MC_STUTTER_EN   0x08
    134  1.1  riastrad 
    135  1.1  riastrad typedef struct NISLANDS_SMC_HW_PERFORMANCE_LEVEL NISLANDS_SMC_HW_PERFORMANCE_LEVEL;
    136  1.1  riastrad 
    137  1.1  riastrad struct NISLANDS_SMC_SWSTATE
    138  1.1  riastrad {
    139  1.1  riastrad     uint8_t                             flags;
    140  1.1  riastrad     uint8_t                             levelCount;
    141  1.1  riastrad     uint8_t                             padding2;
    142  1.1  riastrad     uint8_t                             padding3;
    143  1.1  riastrad     NISLANDS_SMC_HW_PERFORMANCE_LEVEL   levels[1];
    144  1.1  riastrad };
    145  1.1  riastrad 
    146  1.1  riastrad typedef struct NISLANDS_SMC_SWSTATE NISLANDS_SMC_SWSTATE;
    147  1.1  riastrad 
    148  1.1  riastrad #define NISLANDS_SMC_VOLTAGEMASK_VDDC  0
    149  1.1  riastrad #define NISLANDS_SMC_VOLTAGEMASK_MVDD  1
    150  1.1  riastrad #define NISLANDS_SMC_VOLTAGEMASK_VDDCI 2
    151  1.1  riastrad #define NISLANDS_SMC_VOLTAGEMASK_MAX   4
    152  1.1  riastrad 
    153  1.1  riastrad struct NISLANDS_SMC_VOLTAGEMASKTABLE
    154  1.1  riastrad {
    155  1.1  riastrad     uint8_t  highMask[NISLANDS_SMC_VOLTAGEMASK_MAX];
    156  1.1  riastrad     uint32_t lowMask[NISLANDS_SMC_VOLTAGEMASK_MAX];
    157  1.1  riastrad };
    158  1.1  riastrad 
    159  1.1  riastrad typedef struct NISLANDS_SMC_VOLTAGEMASKTABLE NISLANDS_SMC_VOLTAGEMASKTABLE;
    160  1.1  riastrad 
    161  1.1  riastrad #define NISLANDS_MAX_NO_VREG_STEPS 32
    162  1.1  riastrad 
    163  1.1  riastrad struct NISLANDS_SMC_STATETABLE
    164  1.1  riastrad {
    165  1.1  riastrad     uint8_t                             thermalProtectType;
    166  1.1  riastrad     uint8_t                             systemFlags;
    167  1.1  riastrad     uint8_t                             maxVDDCIndexInPPTable;
    168  1.1  riastrad     uint8_t                             extraFlags;
    169  1.1  riastrad     uint8_t                             highSMIO[NISLANDS_MAX_NO_VREG_STEPS];
    170  1.1  riastrad     uint32_t                            lowSMIO[NISLANDS_MAX_NO_VREG_STEPS];
    171  1.1  riastrad     NISLANDS_SMC_VOLTAGEMASKTABLE       voltageMaskTable;
    172  1.1  riastrad     PP_NIslands_DPM2Parameters          dpm2Params;
    173  1.1  riastrad     NISLANDS_SMC_SWSTATE                initialState;
    174  1.1  riastrad     NISLANDS_SMC_SWSTATE                ACPIState;
    175  1.1  riastrad     NISLANDS_SMC_SWSTATE                ULVState;
    176  1.1  riastrad     NISLANDS_SMC_SWSTATE                driverState;
    177  1.1  riastrad     NISLANDS_SMC_HW_PERFORMANCE_LEVEL   dpmLevels[NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1];
    178  1.1  riastrad };
    179  1.1  riastrad 
    180  1.1  riastrad typedef struct NISLANDS_SMC_STATETABLE NISLANDS_SMC_STATETABLE;
    181  1.1  riastrad 
    182  1.1  riastrad #define NI_SMC_SOFT_REGISTERS_START        0x108
    183  1.1  riastrad 
    184  1.1  riastrad #define NI_SMC_SOFT_REGISTER_mclk_chg_timeout        0x0
    185  1.1  riastrad #define NI_SMC_SOFT_REGISTER_delay_bbias             0xC
    186  1.1  riastrad #define NI_SMC_SOFT_REGISTER_delay_vreg              0x10
    187  1.1  riastrad #define NI_SMC_SOFT_REGISTER_delay_acpi              0x2C
    188  1.1  riastrad #define NI_SMC_SOFT_REGISTER_seq_index               0x64
    189  1.1  riastrad #define NI_SMC_SOFT_REGISTER_mvdd_chg_time           0x68
    190  1.1  riastrad #define NI_SMC_SOFT_REGISTER_mclk_switch_lim         0x78
    191  1.1  riastrad #define NI_SMC_SOFT_REGISTER_watermark_threshold     0x80
    192  1.1  riastrad #define NI_SMC_SOFT_REGISTER_mc_block_delay          0x84
    193  1.1  riastrad #define NI_SMC_SOFT_REGISTER_uvd_enabled             0x98
    194  1.1  riastrad 
    195  1.1  riastrad #define SMC_NISLANDS_MC_TPP_CAC_NUM_OF_ENTRIES 16
    196  1.1  riastrad #define SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
    197  1.1  riastrad #define SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
    198  1.1  riastrad #define SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES 4
    199  1.1  riastrad 
    200  1.1  riastrad struct SMC_NISLANDS_MC_TPP_CAC_TABLE
    201  1.1  riastrad {
    202  1.1  riastrad     uint32_t    tpp[SMC_NISLANDS_MC_TPP_CAC_NUM_OF_ENTRIES];
    203  1.1  riastrad     uint32_t    cacValue[SMC_NISLANDS_MC_TPP_CAC_NUM_OF_ENTRIES];
    204  1.1  riastrad };
    205  1.1  riastrad 
    206  1.1  riastrad typedef struct SMC_NISLANDS_MC_TPP_CAC_TABLE SMC_NISLANDS_MC_TPP_CAC_TABLE;
    207  1.1  riastrad 
    208  1.1  riastrad 
    209  1.1  riastrad struct PP_NIslands_CACTABLES
    210  1.1  riastrad {
    211  1.1  riastrad     uint32_t                cac_bif_lut[SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES];
    212  1.1  riastrad     uint32_t                cac_lkge_lut[SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES][SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES];
    213  1.1  riastrad 
    214  1.1  riastrad     uint32_t                pwr_const;
    215  1.1  riastrad 
    216  1.1  riastrad     uint32_t                dc_cacValue;
    217  1.1  riastrad     uint32_t                bif_cacValue;
    218  1.1  riastrad     uint32_t                lkge_pwr;
    219  1.1  riastrad 
    220  1.1  riastrad     uint8_t                 cac_width;
    221  1.1  riastrad     uint8_t                 window_size_p2;
    222  1.1  riastrad 
    223  1.1  riastrad     uint8_t                 num_drop_lsb;
    224  1.1  riastrad     uint8_t                 padding_0;
    225  1.1  riastrad 
    226  1.1  riastrad     uint32_t                last_power;
    227  1.1  riastrad 
    228  1.1  riastrad     uint8_t                 AllowOvrflw;
    229  1.1  riastrad     uint8_t                 MCWrWeight;
    230  1.1  riastrad     uint8_t                 MCRdWeight;
    231  1.1  riastrad     uint8_t                 padding_1[9];
    232  1.1  riastrad 
    233  1.1  riastrad     uint8_t                 enableWinAvg;
    234  1.1  riastrad     uint8_t                 numWin_TDP;
    235  1.1  riastrad     uint8_t                 l2numWin_TDP;
    236  1.1  riastrad     uint8_t                 WinIndex;
    237  1.1  riastrad 
    238  1.1  riastrad     uint32_t                dynPwr_TDP[4];
    239  1.1  riastrad     uint32_t                lkgePwr_TDP[4];
    240  1.1  riastrad     uint32_t                power_TDP[4];
    241  1.1  riastrad     uint32_t                avg_dynPwr_TDP;
    242  1.1  riastrad     uint32_t                avg_lkgePwr_TDP;
    243  1.1  riastrad     uint32_t                avg_power_TDP;
    244  1.1  riastrad     uint32_t                lts_power_TDP;
    245  1.1  riastrad     uint8_t                 lts_truncate_n;
    246  1.1  riastrad     uint8_t                 padding_2[7];
    247  1.1  riastrad };
    248  1.1  riastrad 
    249  1.1  riastrad typedef struct PP_NIslands_CACTABLES PP_NIslands_CACTABLES;
    250  1.1  riastrad 
    251  1.1  riastrad #define SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE 32
    252  1.1  riastrad #define SMC_NISLANDS_MC_REGISTER_ARRAY_SET_COUNT 20
    253  1.1  riastrad 
    254  1.1  riastrad struct SMC_NIslands_MCRegisterAddress
    255  1.1  riastrad {
    256  1.1  riastrad     uint16_t s0;
    257  1.1  riastrad     uint16_t s1;
    258  1.1  riastrad };
    259  1.1  riastrad 
    260  1.1  riastrad typedef struct SMC_NIslands_MCRegisterAddress SMC_NIslands_MCRegisterAddress;
    261  1.1  riastrad 
    262  1.1  riastrad 
    263  1.1  riastrad struct SMC_NIslands_MCRegisterSet
    264  1.1  riastrad {
    265  1.1  riastrad     uint32_t value[SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE];
    266  1.1  riastrad };
    267  1.1  riastrad 
    268  1.1  riastrad typedef struct SMC_NIslands_MCRegisterSet SMC_NIslands_MCRegisterSet;
    269  1.1  riastrad 
    270  1.1  riastrad struct SMC_NIslands_MCRegisters
    271  1.1  riastrad {
    272  1.1  riastrad     uint8_t                             last;
    273  1.1  riastrad     uint8_t                             reserved[3];
    274  1.1  riastrad     SMC_NIslands_MCRegisterAddress      address[SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE];
    275  1.1  riastrad     SMC_NIslands_MCRegisterSet          data[SMC_NISLANDS_MC_REGISTER_ARRAY_SET_COUNT];
    276  1.1  riastrad };
    277  1.1  riastrad 
    278  1.1  riastrad typedef struct SMC_NIslands_MCRegisters SMC_NIslands_MCRegisters;
    279  1.1  riastrad 
    280  1.1  riastrad struct SMC_NIslands_MCArbDramTimingRegisterSet
    281  1.1  riastrad {
    282  1.1  riastrad     uint32_t mc_arb_dram_timing;
    283  1.1  riastrad     uint32_t mc_arb_dram_timing2;
    284  1.1  riastrad     uint8_t  mc_arb_rfsh_rate;
    285  1.1  riastrad     uint8_t  padding[3];
    286  1.1  riastrad };
    287  1.1  riastrad 
    288  1.1  riastrad typedef struct SMC_NIslands_MCArbDramTimingRegisterSet SMC_NIslands_MCArbDramTimingRegisterSet;
    289  1.1  riastrad 
    290  1.1  riastrad struct SMC_NIslands_MCArbDramTimingRegisters
    291  1.1  riastrad {
    292  1.1  riastrad     uint8_t                                     arb_current;
    293  1.1  riastrad     uint8_t                                     reserved[3];
    294  1.1  riastrad     SMC_NIslands_MCArbDramTimingRegisterSet     data[20];
    295  1.1  riastrad };
    296  1.1  riastrad 
    297  1.1  riastrad typedef struct SMC_NIslands_MCArbDramTimingRegisters SMC_NIslands_MCArbDramTimingRegisters;
    298  1.1  riastrad 
    299  1.1  riastrad struct SMC_NISLANDS_SPLL_DIV_TABLE
    300  1.1  riastrad {
    301  1.1  riastrad     uint32_t    freq[256];
    302  1.1  riastrad     uint32_t    ss[256];
    303  1.1  riastrad };
    304  1.1  riastrad 
    305  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK  0x01ffffff
    306  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT 0
    307  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK   0xfe000000
    308  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT  25
    309  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK   0x000fffff
    310  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT  0
    311  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK   0xfff00000
    312  1.1  riastrad #define SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT  20
    313  1.1  riastrad 
    314  1.1  riastrad typedef struct SMC_NISLANDS_SPLL_DIV_TABLE SMC_NISLANDS_SPLL_DIV_TABLE;
    315  1.1  riastrad 
    316  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_LOCATION 0x100
    317  1.1  riastrad 
    318  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_version                   0x0
    319  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_flags                     0x4
    320  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_softRegisters             0x8
    321  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_stateTable                0xC
    322  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_fanTable                  0x10
    323  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_cacTable                  0x14
    324  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable           0x20
    325  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable 0x2C
    326  1.1  riastrad #define NISLANDS_SMC_FIRMWARE_HEADER_spllTable                 0x30
    327  1.1  riastrad 
    328  1.1  riastrad #pragma pack(pop)
    329  1.1  riastrad 
    330  1.1  riastrad #endif
    331  1.1  riastrad 
    332