1 1.2 riastrad /* $NetBSD: r300_reg.h,v 1.3 2021/12/18 23:45:42 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2005 Nicolai Haehnle et al. 5 1.1 riastrad * Copyright 2008 Advanced Micro Devices, Inc. 6 1.1 riastrad * Copyright 2009 Jerome Glisse. 7 1.1 riastrad * 8 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 9 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 10 1.1 riastrad * to deal in the Software without restriction, including without limitation 11 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 12 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 13 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 14 1.1 riastrad * 15 1.1 riastrad * The above copyright notice and this permission notice shall be included in 16 1.1 riastrad * all copies or substantial portions of the Software. 17 1.1 riastrad * 18 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 22 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 23 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 24 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 25 1.1 riastrad * 26 1.1 riastrad * Authors: Nicolai Haehnle 27 1.1 riastrad * Jerome Glisse 28 1.1 riastrad */ 29 1.1 riastrad #ifndef _R300_REG_H_ 30 1.1 riastrad #define _R300_REG_H_ 31 1.1 riastrad 32 1.1 riastrad #define R300_SURF_TILE_MACRO (1<<16) 33 1.1 riastrad #define R300_SURF_TILE_MICRO (2<<16) 34 1.1 riastrad #define R300_SURF_TILE_BOTH (3<<16) 35 1.1 riastrad 36 1.1 riastrad 37 1.1 riastrad #define R300_MC_INIT_MISC_LAT_TIMER 0x180 38 1.1 riastrad # define R300_MC_MISC__MC_CPR_INIT_LAT_SHIFT 0 39 1.1 riastrad # define R300_MC_MISC__MC_VF_INIT_LAT_SHIFT 4 40 1.1 riastrad # define R300_MC_MISC__MC_DISP0R_INIT_LAT_SHIFT 8 41 1.1 riastrad # define R300_MC_MISC__MC_DISP1R_INIT_LAT_SHIFT 12 42 1.1 riastrad # define R300_MC_MISC__MC_FIXED_INIT_LAT_SHIFT 16 43 1.1 riastrad # define R300_MC_MISC__MC_E2R_INIT_LAT_SHIFT 20 44 1.1 riastrad # define R300_MC_MISC__MC_SAME_PAGE_PRIO_SHIFT 24 45 1.1 riastrad # define R300_MC_MISC__MC_GLOBW_INIT_LAT_SHIFT 28 46 1.1 riastrad 47 1.1 riastrad #define R300_MC_INIT_GFX_LAT_TIMER 0x154 48 1.1 riastrad # define R300_MC_MISC__MC_G3D0R_INIT_LAT_SHIFT 0 49 1.1 riastrad # define R300_MC_MISC__MC_G3D1R_INIT_LAT_SHIFT 4 50 1.1 riastrad # define R300_MC_MISC__MC_G3D2R_INIT_LAT_SHIFT 8 51 1.1 riastrad # define R300_MC_MISC__MC_G3D3R_INIT_LAT_SHIFT 12 52 1.1 riastrad # define R300_MC_MISC__MC_TX0R_INIT_LAT_SHIFT 16 53 1.1 riastrad # define R300_MC_MISC__MC_TX1R_INIT_LAT_SHIFT 20 54 1.1 riastrad # define R300_MC_MISC__MC_GLOBR_INIT_LAT_SHIFT 24 55 1.1 riastrad # define R300_MC_MISC__MC_GLOBW_FULL_LAT_SHIFT 28 56 1.1 riastrad 57 1.1 riastrad /* 58 1.1 riastrad * This file contains registers and constants for the R300. They have been 59 1.1 riastrad * found mostly by examining command buffers captured using glxtest, as well 60 1.1 riastrad * as by extrapolating some known registers and constants from the R200. 61 1.1 riastrad * I am fairly certain that they are correct unless stated otherwise 62 1.1 riastrad * in comments. 63 1.1 riastrad */ 64 1.1 riastrad 65 1.1 riastrad #define R300_SE_VPORT_XSCALE 0x1D98 66 1.1 riastrad #define R300_SE_VPORT_XOFFSET 0x1D9C 67 1.1 riastrad #define R300_SE_VPORT_YSCALE 0x1DA0 68 1.1 riastrad #define R300_SE_VPORT_YOFFSET 0x1DA4 69 1.1 riastrad #define R300_SE_VPORT_ZSCALE 0x1DA8 70 1.1 riastrad #define R300_SE_VPORT_ZOFFSET 0x1DAC 71 1.1 riastrad 72 1.1 riastrad 73 1.1 riastrad /* 74 1.1 riastrad * Vertex Array Processing (VAP) Control 75 1.1 riastrad * Stolen from r200 code from Christoph Brill (It's a guess!) 76 1.1 riastrad */ 77 1.1 riastrad #define R300_VAP_CNTL 0x2080 78 1.1 riastrad 79 1.1 riastrad /* This register is written directly and also starts data section 80 1.1 riastrad * in many 3d CP_PACKET3's 81 1.1 riastrad */ 82 1.1 riastrad #define R300_VAP_VF_CNTL 0x2084 83 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_TYPE__SHIFT 0 84 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_NONE (0<<0) 85 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_POINTS (1<<0) 86 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_LINES (2<<0) 87 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_LINE_STRIP (3<<0) 88 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_TRIANGLES (4<<0) 89 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_TRIANGLE_FAN (5<<0) 90 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_TRIANGLE_STRIP (6<<0) 91 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_LINE_LOOP (12<<0) 92 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_QUADS (13<<0) 93 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_QUAD_STRIP (14<<0) 94 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_POLYGON (15<<0) 95 1.1 riastrad 96 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_WALK__SHIFT 4 97 1.1 riastrad /* State based - direct writes to registers trigger vertex 98 1.1 riastrad generation */ 99 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_WALK_STATE_BASED (0<<4) 100 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_WALK_INDICES (1<<4) 101 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_LIST (2<<4) 102 1.1 riastrad # define R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_EMBEDDED (3<<4) 103 1.1 riastrad 104 1.1 riastrad /* I don't think I saw these three used.. */ 105 1.1 riastrad # define R300_VAP_VF_CNTL__COLOR_ORDER__SHIFT 6 106 1.1 riastrad # define R300_VAP_VF_CNTL__TCL_OUTPUT_CTL_ENA__SHIFT 9 107 1.1 riastrad # define R300_VAP_VF_CNTL__PROG_STREAM_ENA__SHIFT 10 108 1.1 riastrad 109 1.1 riastrad /* index size - when not set the indices are assumed to be 16 bit */ 110 1.1 riastrad # define R300_VAP_VF_CNTL__INDEX_SIZE_32bit (1<<11) 111 1.1 riastrad /* number of vertices */ 112 1.1 riastrad # define R300_VAP_VF_CNTL__NUM_VERTICES__SHIFT 16 113 1.1 riastrad 114 1.1 riastrad /* BEGIN: Wild guesses */ 115 1.1 riastrad #define R300_VAP_OUTPUT_VTX_FMT_0 0x2090 116 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_0__POS_PRESENT (1<<0) 117 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_PRESENT (1<<1) 118 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_1_PRESENT (1<<2) /* GUESS */ 119 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_2_PRESENT (1<<3) /* GUESS */ 120 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_3_PRESENT (1<<4) /* GUESS */ 121 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_0__PT_SIZE_PRESENT (1<<16) /* GUESS */ 122 1.1 riastrad 123 1.1 riastrad #define R300_VAP_OUTPUT_VTX_FMT_1 0x2094 124 1.1 riastrad /* each of the following is 3 bits wide, specifies number 125 1.1 riastrad of components */ 126 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0 127 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3 128 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6 129 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9 130 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12 131 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15 132 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18 133 1.1 riastrad # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21 134 1.1 riastrad /* END: Wild guesses */ 135 1.1 riastrad 136 1.1 riastrad #define R300_SE_VTE_CNTL 0x20b0 137 1.1 riastrad # define R300_VPORT_X_SCALE_ENA 0x00000001 138 1.1 riastrad # define R300_VPORT_X_OFFSET_ENA 0x00000002 139 1.1 riastrad # define R300_VPORT_Y_SCALE_ENA 0x00000004 140 1.1 riastrad # define R300_VPORT_Y_OFFSET_ENA 0x00000008 141 1.1 riastrad # define R300_VPORT_Z_SCALE_ENA 0x00000010 142 1.1 riastrad # define R300_VPORT_Z_OFFSET_ENA 0x00000020 143 1.1 riastrad # define R300_VTX_XY_FMT 0x00000100 144 1.1 riastrad # define R300_VTX_Z_FMT 0x00000200 145 1.1 riastrad # define R300_VTX_W0_FMT 0x00000400 146 1.1 riastrad # define R300_VTX_W0_NORMALIZE 0x00000800 147 1.1 riastrad # define R300_VTX_ST_DENORMALIZED 0x00001000 148 1.1 riastrad 149 1.1 riastrad /* BEGIN: Vertex data assembly - lots of uncertainties */ 150 1.1 riastrad 151 1.1 riastrad /* gap */ 152 1.1 riastrad 153 1.1 riastrad #define R300_VAP_CNTL_STATUS 0x2140 154 1.1 riastrad # define R300_VC_NO_SWAP (0 << 0) 155 1.1 riastrad # define R300_VC_16BIT_SWAP (1 << 0) 156 1.1 riastrad # define R300_VC_32BIT_SWAP (2 << 0) 157 1.1 riastrad # define R300_VAP_TCL_BYPASS (1 << 8) 158 1.1 riastrad 159 1.1 riastrad /* gap */ 160 1.1 riastrad 161 1.1 riastrad /* Where do we get our vertex data? 162 1.1 riastrad * 163 1.1 riastrad * Vertex data either comes either from immediate mode registers or from 164 1.1 riastrad * vertex arrays. 165 1.1 riastrad * There appears to be no mixed mode (though we can force the pitch of 166 1.1 riastrad * vertex arrays to 0, effectively reusing the same element over and over 167 1.1 riastrad * again). 168 1.1 riastrad * 169 1.1 riastrad * Immediate mode is controlled by the INPUT_CNTL registers. I am not sure 170 1.1 riastrad * if these registers influence vertex array processing. 171 1.1 riastrad * 172 1.1 riastrad * Vertex arrays are controlled via the 3D_LOAD_VBPNTR packet3. 173 1.1 riastrad * 174 1.1 riastrad * In both cases, vertex attributes are then passed through INPUT_ROUTE. 175 1.1 riastrad * 176 1.1 riastrad * Beginning with INPUT_ROUTE_0_0 is a list of WORDs that route vertex data 177 1.1 riastrad * into the vertex processor's input registers. 178 1.1 riastrad * The first word routes the first input, the second word the second, etc. 179 1.1 riastrad * The corresponding input is routed into the register with the given index. 180 1.1 riastrad * The list is ended by a word with INPUT_ROUTE_END set. 181 1.1 riastrad * 182 1.1 riastrad * Always set COMPONENTS_4 in immediate mode. 183 1.1 riastrad */ 184 1.1 riastrad 185 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_0 0x2150 186 1.1 riastrad # define R300_INPUT_ROUTE_COMPONENTS_1 (0 << 0) 187 1.1 riastrad # define R300_INPUT_ROUTE_COMPONENTS_2 (1 << 0) 188 1.1 riastrad # define R300_INPUT_ROUTE_COMPONENTS_3 (2 << 0) 189 1.1 riastrad # define R300_INPUT_ROUTE_COMPONENTS_4 (3 << 0) 190 1.1 riastrad # define R300_INPUT_ROUTE_COMPONENTS_RGBA (4 << 0) /* GUESS */ 191 1.1 riastrad # define R300_VAP_INPUT_ROUTE_IDX_SHIFT 8 192 1.1 riastrad # define R300_VAP_INPUT_ROUTE_IDX_MASK (31 << 8) /* GUESS */ 193 1.1 riastrad # define R300_VAP_INPUT_ROUTE_END (1 << 13) 194 1.1 riastrad # define R300_INPUT_ROUTE_IMMEDIATE_MODE (0 << 14) /* GUESS */ 195 1.1 riastrad # define R300_INPUT_ROUTE_FLOAT (1 << 14) /* GUESS */ 196 1.1 riastrad # define R300_INPUT_ROUTE_UNSIGNED_BYTE (2 << 14) /* GUESS */ 197 1.1 riastrad # define R300_INPUT_ROUTE_FLOAT_COLOR (3 << 14) /* GUESS */ 198 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_1 0x2154 199 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_2 0x2158 200 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_3 0x215C 201 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_4 0x2160 202 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_5 0x2164 203 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_6 0x2168 204 1.1 riastrad #define R300_VAP_INPUT_ROUTE_0_7 0x216C 205 1.1 riastrad 206 1.1 riastrad /* gap */ 207 1.1 riastrad 208 1.1 riastrad /* Notes: 209 1.1 riastrad * - always set up to produce at least two attributes: 210 1.1 riastrad * if vertex program uses only position, fglrx will set normal, too 211 1.1 riastrad * - INPUT_CNTL_0_COLOR and INPUT_CNTL_COLOR bits are always equal. 212 1.1 riastrad */ 213 1.1 riastrad #define R300_VAP_INPUT_CNTL_0 0x2180 214 1.1 riastrad # define R300_INPUT_CNTL_0_COLOR 0x00000001 215 1.1 riastrad #define R300_VAP_INPUT_CNTL_1 0x2184 216 1.1 riastrad # define R300_INPUT_CNTL_POS 0x00000001 217 1.1 riastrad # define R300_INPUT_CNTL_NORMAL 0x00000002 218 1.1 riastrad # define R300_INPUT_CNTL_COLOR 0x00000004 219 1.1 riastrad # define R300_INPUT_CNTL_TC0 0x00000400 220 1.1 riastrad # define R300_INPUT_CNTL_TC1 0x00000800 221 1.1 riastrad # define R300_INPUT_CNTL_TC2 0x00001000 /* GUESS */ 222 1.1 riastrad # define R300_INPUT_CNTL_TC3 0x00002000 /* GUESS */ 223 1.1 riastrad # define R300_INPUT_CNTL_TC4 0x00004000 /* GUESS */ 224 1.1 riastrad # define R300_INPUT_CNTL_TC5 0x00008000 /* GUESS */ 225 1.1 riastrad # define R300_INPUT_CNTL_TC6 0x00010000 /* GUESS */ 226 1.1 riastrad # define R300_INPUT_CNTL_TC7 0x00020000 /* GUESS */ 227 1.1 riastrad 228 1.1 riastrad /* gap */ 229 1.1 riastrad 230 1.1 riastrad /* Words parallel to INPUT_ROUTE_0; All words that are active in INPUT_ROUTE_0 231 1.1 riastrad * are set to a swizzling bit pattern, other words are 0. 232 1.1 riastrad * 233 1.1 riastrad * In immediate mode, the pattern is always set to xyzw. In vertex array 234 1.1 riastrad * mode, the swizzling pattern is e.g. used to set zw components in texture 235 1.1 riastrad * coordinates with only tweo components. 236 1.1 riastrad */ 237 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_0 0x21E0 238 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_X 0 239 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_Y 1 240 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_Z 2 241 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_W 3 242 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_ZERO 4 243 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_ONE 5 244 1.1 riastrad # define R300_INPUT_ROUTE_SELECT_MASK 7 245 1.1 riastrad # define R300_INPUT_ROUTE_X_SHIFT 0 246 1.1 riastrad # define R300_INPUT_ROUTE_Y_SHIFT 3 247 1.1 riastrad # define R300_INPUT_ROUTE_Z_SHIFT 6 248 1.1 riastrad # define R300_INPUT_ROUTE_W_SHIFT 9 249 1.1 riastrad # define R300_INPUT_ROUTE_ENABLE (15 << 12) 250 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_1 0x21E4 251 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_2 0x21E8 252 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_3 0x21EC 253 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_4 0x21F0 254 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_5 0x21F4 255 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_6 0x21F8 256 1.1 riastrad #define R300_VAP_INPUT_ROUTE_1_7 0x21FC 257 1.1 riastrad 258 1.1 riastrad /* END: Vertex data assembly */ 259 1.1 riastrad 260 1.1 riastrad /* gap */ 261 1.1 riastrad 262 1.1 riastrad /* BEGIN: Upload vertex program and data */ 263 1.1 riastrad 264 1.1 riastrad /* 265 1.1 riastrad * The programmable vertex shader unit has a memory bank of unknown size 266 1.1 riastrad * that can be written to in 16 byte units by writing the address into 267 1.1 riastrad * UPLOAD_ADDRESS, followed by data in UPLOAD_DATA (multiples of 4 DWORDs). 268 1.1 riastrad * 269 1.1 riastrad * Pointers into the memory bank are always in multiples of 16 bytes. 270 1.1 riastrad * 271 1.1 riastrad * The memory bank is divided into areas with fixed meaning. 272 1.1 riastrad * 273 1.1 riastrad * Starting at address UPLOAD_PROGRAM: Vertex program instructions. 274 1.1 riastrad * Native limits reported by drivers from ATI suggest size 256 (i.e. 4KB), 275 1.1 riastrad * whereas the difference between known addresses suggests size 512. 276 1.1 riastrad * 277 1.1 riastrad * Starting at address UPLOAD_PARAMETERS: Vertex program parameters. 278 1.1 riastrad * Native reported limits and the VPI layout suggest size 256, whereas 279 1.1 riastrad * difference between known addresses suggests size 512. 280 1.1 riastrad * 281 1.1 riastrad * At address UPLOAD_POINTSIZE is a vector (0, 0, ps, 0), where ps is the 282 1.1 riastrad * floating point pointsize. The exact purpose of this state is uncertain, 283 1.1 riastrad * as there is also the R300_RE_POINTSIZE register. 284 1.1 riastrad * 285 1.1 riastrad * Multiple vertex programs and parameter sets can be loaded at once, 286 1.1 riastrad * which could explain the size discrepancy. 287 1.1 riastrad */ 288 1.1 riastrad #define R300_VAP_PVS_UPLOAD_ADDRESS 0x2200 289 1.1 riastrad # define R300_PVS_UPLOAD_PROGRAM 0x00000000 290 1.1 riastrad # define R300_PVS_UPLOAD_PARAMETERS 0x00000200 291 1.1 riastrad # define R300_PVS_UPLOAD_POINTSIZE 0x00000406 292 1.1 riastrad 293 1.1 riastrad /* gap */ 294 1.1 riastrad 295 1.1 riastrad #define R300_VAP_PVS_UPLOAD_DATA 0x2208 296 1.1 riastrad 297 1.1 riastrad /* END: Upload vertex program and data */ 298 1.1 riastrad 299 1.1 riastrad /* gap */ 300 1.1 riastrad 301 1.1 riastrad /* I do not know the purpose of this register. However, I do know that 302 1.1 riastrad * it is set to 221C_CLEAR for clear operations and to 221C_NORMAL 303 1.1 riastrad * for normal rendering. 304 1.1 riastrad */ 305 1.1 riastrad #define R300_VAP_UNKNOWN_221C 0x221C 306 1.1 riastrad # define R300_221C_NORMAL 0x00000000 307 1.1 riastrad # define R300_221C_CLEAR 0x0001C000 308 1.1 riastrad 309 1.1 riastrad /* These seem to be per-pixel and per-vertex X and Y clipping planes. The first 310 1.1 riastrad * plane is per-pixel and the second plane is per-vertex. 311 1.1 riastrad * 312 1.1 riastrad * This was determined by experimentation alone but I believe it is correct. 313 1.1 riastrad * 314 1.1 riastrad * These registers are called X_QUAD0_1_FL to X_QUAD0_4_FL by glxtest. 315 1.1 riastrad */ 316 1.1 riastrad #define R300_VAP_CLIP_X_0 0x2220 317 1.1 riastrad #define R300_VAP_CLIP_X_1 0x2224 318 1.1 riastrad #define R300_VAP_CLIP_Y_0 0x2228 319 1.1 riastrad #define R300_VAP_CLIP_Y_1 0x2230 320 1.1 riastrad 321 1.1 riastrad /* gap */ 322 1.1 riastrad 323 1.1 riastrad /* Sometimes, END_OF_PKT and 0x2284=0 are the only commands sent between 324 1.1 riastrad * rendering commands and overwriting vertex program parameters. 325 1.1 riastrad * Therefore, I suspect writing zero to 0x2284 synchronizes the engine and 326 1.1 riastrad * avoids bugs caused by still running shaders reading bad data from memory. 327 1.1 riastrad */ 328 1.1 riastrad #define R300_VAP_PVS_STATE_FLUSH_REG 0x2284 329 1.1 riastrad 330 1.1 riastrad /* Absolutely no clue what this register is about. */ 331 1.1 riastrad #define R300_VAP_UNKNOWN_2288 0x2288 332 1.1 riastrad # define R300_2288_R300 0x00750000 /* -- nh */ 333 1.1 riastrad # define R300_2288_RV350 0x0000FFFF /* -- Vladimir */ 334 1.1 riastrad 335 1.1 riastrad /* gap */ 336 1.1 riastrad 337 1.1 riastrad /* Addresses are relative to the vertex program instruction area of the 338 1.1 riastrad * memory bank. PROGRAM_END points to the last instruction of the active 339 1.1 riastrad * program 340 1.1 riastrad * 341 1.1 riastrad * The meaning of the two UNKNOWN fields is obviously not known. However, 342 1.1 riastrad * experiments so far have shown that both *must* point to an instruction 343 1.1 riastrad * inside the vertex program, otherwise the GPU locks up. 344 1.1 riastrad * 345 1.1 riastrad * fglrx usually sets CNTL_3_UNKNOWN to the end of the program and 346 1.1 riastrad * R300_PVS_CNTL_1_POS_END_SHIFT points to instruction where last write to 347 1.1 riastrad * position takes place. 348 1.1 riastrad * 349 1.1 riastrad * Most likely this is used to ignore rest of the program in cases 350 1.1 riastrad * where group of verts arent visible. For some reason this "section" 351 1.1 riastrad * is sometimes accepted other instruction that have no relationship with 352 1.1 riastrad * position calculations. 353 1.1 riastrad */ 354 1.1 riastrad #define R300_VAP_PVS_CNTL_1 0x22D0 355 1.1 riastrad # define R300_PVS_CNTL_1_PROGRAM_START_SHIFT 0 356 1.1 riastrad # define R300_PVS_CNTL_1_POS_END_SHIFT 10 357 1.1 riastrad # define R300_PVS_CNTL_1_PROGRAM_END_SHIFT 20 358 1.1 riastrad /* Addresses are relative the the vertex program parameters area. */ 359 1.1 riastrad #define R300_VAP_PVS_CNTL_2 0x22D4 360 1.1 riastrad # define R300_PVS_CNTL_2_PARAM_OFFSET_SHIFT 0 361 1.1 riastrad # define R300_PVS_CNTL_2_PARAM_COUNT_SHIFT 16 362 1.1 riastrad #define R300_VAP_PVS_CNTL_3 0x22D8 363 1.1 riastrad # define R300_PVS_CNTL_3_PROGRAM_UNKNOWN_SHIFT 10 364 1.1 riastrad # define R300_PVS_CNTL_3_PROGRAM_UNKNOWN2_SHIFT 0 365 1.1 riastrad 366 1.1 riastrad /* The entire range from 0x2300 to 0x2AC inclusive seems to be used for 367 1.1 riastrad * immediate vertices 368 1.1 riastrad */ 369 1.1 riastrad #define R300_VAP_VTX_COLOR_R 0x2464 370 1.1 riastrad #define R300_VAP_VTX_COLOR_G 0x2468 371 1.1 riastrad #define R300_VAP_VTX_COLOR_B 0x246C 372 1.1 riastrad #define R300_VAP_VTX_POS_0_X_1 0x2490 /* used for glVertex2*() */ 373 1.1 riastrad #define R300_VAP_VTX_POS_0_Y_1 0x2494 374 1.1 riastrad #define R300_VAP_VTX_COLOR_PKD 0x249C /* RGBA */ 375 1.1 riastrad #define R300_VAP_VTX_POS_0_X_2 0x24A0 /* used for glVertex3*() */ 376 1.1 riastrad #define R300_VAP_VTX_POS_0_Y_2 0x24A4 377 1.1 riastrad #define R300_VAP_VTX_POS_0_Z_2 0x24A8 378 1.1 riastrad /* write 0 to indicate end of packet? */ 379 1.1 riastrad #define R300_VAP_VTX_END_OF_PKT 0x24AC 380 1.1 riastrad 381 1.1 riastrad /* gap */ 382 1.1 riastrad 383 1.1 riastrad /* These are values from r300_reg/r300_reg.h - they are known to be correct 384 1.1 riastrad * and are here so we can use one register file instead of several 385 1.1 riastrad * - Vladimir 386 1.1 riastrad */ 387 1.1 riastrad #define R300_GB_VAP_RASTER_VTX_FMT_0 0x4000 388 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__POS_PRESENT (1<<0) 389 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_0_PRESENT (1<<1) 390 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_1_PRESENT (1<<2) 391 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_2_PRESENT (1<<3) 392 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_3_PRESENT (1<<4) 393 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_SPACE (0xf<<5) 394 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_0__PT_SIZE_PRESENT (0x1<<16) 395 1.1 riastrad 396 1.1 riastrad #define R300_GB_VAP_RASTER_VTX_FMT_1 0x4004 397 1.1 riastrad /* each of the following is 3 bits wide, specifies number 398 1.1 riastrad of components */ 399 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0 400 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3 401 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6 402 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9 403 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12 404 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15 405 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18 406 1.1 riastrad # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21 407 1.1 riastrad 408 1.1 riastrad /* UNK30 seems to enables point to quad transformation on textures 409 1.1 riastrad * (or something closely related to that). 410 1.1 riastrad * This bit is rather fatal at the time being due to lackings at pixel 411 1.1 riastrad * shader side 412 1.1 riastrad */ 413 1.1 riastrad #define R300_GB_ENABLE 0x4008 414 1.1 riastrad # define R300_GB_POINT_STUFF_ENABLE (1<<0) 415 1.1 riastrad # define R300_GB_LINE_STUFF_ENABLE (1<<1) 416 1.1 riastrad # define R300_GB_TRIANGLE_STUFF_ENABLE (1<<2) 417 1.1 riastrad # define R300_GB_STENCIL_AUTO_ENABLE (1<<4) 418 1.1 riastrad # define R300_GB_UNK31 (1<<31) 419 1.1 riastrad /* each of the following is 2 bits wide */ 420 1.1 riastrad #define R300_GB_TEX_REPLICATE 0 421 1.1 riastrad #define R300_GB_TEX_ST 1 422 1.1 riastrad #define R300_GB_TEX_STR 2 423 1.1 riastrad # define R300_GB_TEX0_SOURCE_SHIFT 16 424 1.1 riastrad # define R300_GB_TEX1_SOURCE_SHIFT 18 425 1.1 riastrad # define R300_GB_TEX2_SOURCE_SHIFT 20 426 1.1 riastrad # define R300_GB_TEX3_SOURCE_SHIFT 22 427 1.1 riastrad # define R300_GB_TEX4_SOURCE_SHIFT 24 428 1.1 riastrad # define R300_GB_TEX5_SOURCE_SHIFT 26 429 1.1 riastrad # define R300_GB_TEX6_SOURCE_SHIFT 28 430 1.1 riastrad # define R300_GB_TEX7_SOURCE_SHIFT 30 431 1.1 riastrad 432 1.1 riastrad /* MSPOS - positions for multisample antialiasing (?) */ 433 1.1 riastrad #define R300_GB_MSPOS0 0x4010 434 1.1 riastrad /* shifts - each of the fields is 4 bits */ 435 1.1 riastrad # define R300_GB_MSPOS0__MS_X0_SHIFT 0 436 1.1 riastrad # define R300_GB_MSPOS0__MS_Y0_SHIFT 4 437 1.1 riastrad # define R300_GB_MSPOS0__MS_X1_SHIFT 8 438 1.1 riastrad # define R300_GB_MSPOS0__MS_Y1_SHIFT 12 439 1.1 riastrad # define R300_GB_MSPOS0__MS_X2_SHIFT 16 440 1.1 riastrad # define R300_GB_MSPOS0__MS_Y2_SHIFT 20 441 1.1 riastrad # define R300_GB_MSPOS0__MSBD0_Y 24 442 1.1 riastrad # define R300_GB_MSPOS0__MSBD0_X 28 443 1.1 riastrad 444 1.1 riastrad #define R300_GB_MSPOS1 0x4014 445 1.1 riastrad # define R300_GB_MSPOS1__MS_X3_SHIFT 0 446 1.1 riastrad # define R300_GB_MSPOS1__MS_Y3_SHIFT 4 447 1.1 riastrad # define R300_GB_MSPOS1__MS_X4_SHIFT 8 448 1.1 riastrad # define R300_GB_MSPOS1__MS_Y4_SHIFT 12 449 1.1 riastrad # define R300_GB_MSPOS1__MS_X5_SHIFT 16 450 1.1 riastrad # define R300_GB_MSPOS1__MS_Y5_SHIFT 20 451 1.1 riastrad # define R300_GB_MSPOS1__MSBD1 24 452 1.1 riastrad 453 1.1 riastrad 454 1.1 riastrad #define R300_GB_TILE_CONFIG 0x4018 455 1.1 riastrad # define R300_GB_TILE_ENABLE (1<<0) 456 1.1 riastrad # define R300_GB_TILE_PIPE_COUNT_RV300 0 457 1.1 riastrad # define R300_GB_TILE_PIPE_COUNT_R300 (3<<1) 458 1.1 riastrad # define R300_GB_TILE_PIPE_COUNT_R420 (7<<1) 459 1.1 riastrad # define R300_GB_TILE_PIPE_COUNT_RV410 (3<<1) 460 1.1 riastrad # define R300_GB_TILE_SIZE_8 0 461 1.1 riastrad # define R300_GB_TILE_SIZE_16 (1<<4) 462 1.1 riastrad # define R300_GB_TILE_SIZE_32 (2<<4) 463 1.1 riastrad # define R300_GB_SUPER_SIZE_1 (0<<6) 464 1.1 riastrad # define R300_GB_SUPER_SIZE_2 (1<<6) 465 1.1 riastrad # define R300_GB_SUPER_SIZE_4 (2<<6) 466 1.1 riastrad # define R300_GB_SUPER_SIZE_8 (3<<6) 467 1.1 riastrad # define R300_GB_SUPER_SIZE_16 (4<<6) 468 1.1 riastrad # define R300_GB_SUPER_SIZE_32 (5<<6) 469 1.1 riastrad # define R300_GB_SUPER_SIZE_64 (6<<6) 470 1.1 riastrad # define R300_GB_SUPER_SIZE_128 (7<<6) 471 1.1 riastrad # define R300_GB_SUPER_X_SHIFT 9 /* 3 bits wide */ 472 1.1 riastrad # define R300_GB_SUPER_Y_SHIFT 12 /* 3 bits wide */ 473 1.1 riastrad # define R300_GB_SUPER_TILE_A 0 474 1.1 riastrad # define R300_GB_SUPER_TILE_B (1<<15) 475 1.1 riastrad # define R300_GB_SUBPIXEL_1_12 0 476 1.1 riastrad # define R300_GB_SUBPIXEL_1_16 (1<<16) 477 1.1 riastrad 478 1.1 riastrad #define R300_GB_FIFO_SIZE 0x4024 479 1.1 riastrad /* each of the following is 2 bits wide */ 480 1.1 riastrad #define R300_GB_FIFO_SIZE_32 0 481 1.1 riastrad #define R300_GB_FIFO_SIZE_64 1 482 1.1 riastrad #define R300_GB_FIFO_SIZE_128 2 483 1.1 riastrad #define R300_GB_FIFO_SIZE_256 3 484 1.1 riastrad # define R300_SC_IFIFO_SIZE_SHIFT 0 485 1.1 riastrad # define R300_SC_TZFIFO_SIZE_SHIFT 2 486 1.1 riastrad # define R300_SC_BFIFO_SIZE_SHIFT 4 487 1.1 riastrad 488 1.1 riastrad # define R300_US_OFIFO_SIZE_SHIFT 12 489 1.1 riastrad # define R300_US_WFIFO_SIZE_SHIFT 14 490 1.1 riastrad /* the following use the same constants as above, but meaning is 491 1.1 riastrad is times 2 (i.e. instead of 32 words it means 64 */ 492 1.1 riastrad # define R300_RS_TFIFO_SIZE_SHIFT 6 493 1.1 riastrad # define R300_RS_CFIFO_SIZE_SHIFT 8 494 1.1 riastrad # define R300_US_RAM_SIZE_SHIFT 10 495 1.1 riastrad /* watermarks, 3 bits wide */ 496 1.1 riastrad # define R300_RS_HIGHWATER_COL_SHIFT 16 497 1.1 riastrad # define R300_RS_HIGHWATER_TEX_SHIFT 19 498 1.1 riastrad # define R300_OFIFO_HIGHWATER_SHIFT 22 /* two bits only */ 499 1.1 riastrad # define R300_CUBE_FIFO_HIGHWATER_COL_SHIFT 24 500 1.1 riastrad 501 1.1 riastrad #define R300_GB_SELECT 0x401C 502 1.1 riastrad # define R300_GB_FOG_SELECT_C0A 0 503 1.1 riastrad # define R300_GB_FOG_SELECT_C1A 1 504 1.1 riastrad # define R300_GB_FOG_SELECT_C2A 2 505 1.1 riastrad # define R300_GB_FOG_SELECT_C3A 3 506 1.1 riastrad # define R300_GB_FOG_SELECT_1_1_W 4 507 1.1 riastrad # define R300_GB_FOG_SELECT_Z 5 508 1.1 riastrad # define R300_GB_DEPTH_SELECT_Z 0 509 1.1 riastrad # define R300_GB_DEPTH_SELECT_1_1_W (1<<3) 510 1.1 riastrad # define R300_GB_W_SELECT_1_W 0 511 1.1 riastrad # define R300_GB_W_SELECT_1 (1<<4) 512 1.1 riastrad 513 1.1 riastrad #define R300_GB_AA_CONFIG 0x4020 514 1.1 riastrad # define R300_AA_DISABLE 0x00 515 1.1 riastrad # define R300_AA_ENABLE 0x01 516 1.1 riastrad # define R300_AA_SUBSAMPLES_2 0 517 1.1 riastrad # define R300_AA_SUBSAMPLES_3 (1<<1) 518 1.1 riastrad # define R300_AA_SUBSAMPLES_4 (2<<1) 519 1.1 riastrad # define R300_AA_SUBSAMPLES_6 (3<<1) 520 1.1 riastrad 521 1.1 riastrad /* gap */ 522 1.1 riastrad 523 1.1 riastrad /* Zero to flush caches. */ 524 1.1 riastrad #define R300_TX_INVALTAGS 0x4100 525 1.1 riastrad #define R300_TX_FLUSH 0x0 526 1.1 riastrad 527 1.1 riastrad /* The upper enable bits are guessed, based on fglrx reported limits. */ 528 1.1 riastrad #define R300_TX_ENABLE 0x4104 529 1.1 riastrad # define R300_TX_ENABLE_0 (1 << 0) 530 1.1 riastrad # define R300_TX_ENABLE_1 (1 << 1) 531 1.1 riastrad # define R300_TX_ENABLE_2 (1 << 2) 532 1.1 riastrad # define R300_TX_ENABLE_3 (1 << 3) 533 1.1 riastrad # define R300_TX_ENABLE_4 (1 << 4) 534 1.1 riastrad # define R300_TX_ENABLE_5 (1 << 5) 535 1.1 riastrad # define R300_TX_ENABLE_6 (1 << 6) 536 1.1 riastrad # define R300_TX_ENABLE_7 (1 << 7) 537 1.1 riastrad # define R300_TX_ENABLE_8 (1 << 8) 538 1.1 riastrad # define R300_TX_ENABLE_9 (1 << 9) 539 1.1 riastrad # define R300_TX_ENABLE_10 (1 << 10) 540 1.1 riastrad # define R300_TX_ENABLE_11 (1 << 11) 541 1.1 riastrad # define R300_TX_ENABLE_12 (1 << 12) 542 1.1 riastrad # define R300_TX_ENABLE_13 (1 << 13) 543 1.1 riastrad # define R300_TX_ENABLE_14 (1 << 14) 544 1.1 riastrad # define R300_TX_ENABLE_15 (1 << 15) 545 1.1 riastrad 546 1.1 riastrad /* The pointsize is given in multiples of 6. The pointsize can be 547 1.1 riastrad * enormous: Clear() renders a single point that fills the entire 548 1.1 riastrad * framebuffer. 549 1.1 riastrad */ 550 1.1 riastrad #define R300_RE_POINTSIZE 0x421C 551 1.1 riastrad # define R300_POINTSIZE_Y_SHIFT 0 552 1.1 riastrad # define R300_POINTSIZE_Y_MASK (0xFFFF << 0) /* GUESS */ 553 1.1 riastrad # define R300_POINTSIZE_X_SHIFT 16 554 1.1 riastrad # define R300_POINTSIZE_X_MASK (0xFFFF << 16) /* GUESS */ 555 1.1 riastrad # define R300_POINTSIZE_MAX (R300_POINTSIZE_Y_MASK / 6) 556 1.1 riastrad 557 1.1 riastrad /* The line width is given in multiples of 6. 558 1.1 riastrad * In default mode lines are classified as vertical lines. 559 1.1 riastrad * HO: horizontal 560 1.1 riastrad * VE: vertical or horizontal 561 1.1 riastrad * HO & VE: no classification 562 1.1 riastrad */ 563 1.1 riastrad #define R300_RE_LINE_CNT 0x4234 564 1.1 riastrad # define R300_LINESIZE_SHIFT 0 565 1.1 riastrad # define R300_LINESIZE_MASK (0xFFFF << 0) /* GUESS */ 566 1.1 riastrad # define R300_LINESIZE_MAX (R300_LINESIZE_MASK / 6) 567 1.1 riastrad # define R300_LINE_CNT_HO (1 << 16) 568 1.1 riastrad # define R300_LINE_CNT_VE (1 << 17) 569 1.1 riastrad 570 1.1 riastrad /* Some sort of scale or clamp value for texcoordless textures. */ 571 1.1 riastrad #define R300_RE_UNK4238 0x4238 572 1.1 riastrad 573 1.1 riastrad /* Something shade related */ 574 1.1 riastrad #define R300_RE_SHADE 0x4274 575 1.1 riastrad 576 1.1 riastrad #define R300_RE_SHADE_MODEL 0x4278 577 1.1 riastrad # define R300_RE_SHADE_MODEL_SMOOTH 0x3aaaa 578 1.1 riastrad # define R300_RE_SHADE_MODEL_FLAT 0x39595 579 1.1 riastrad 580 1.1 riastrad /* Dangerous */ 581 1.1 riastrad #define R300_RE_POLYGON_MODE 0x4288 582 1.1 riastrad # define R300_PM_ENABLED (1 << 0) 583 1.1 riastrad # define R300_PM_FRONT_POINT (0 << 0) 584 1.1 riastrad # define R300_PM_BACK_POINT (0 << 0) 585 1.1 riastrad # define R300_PM_FRONT_LINE (1 << 4) 586 1.1 riastrad # define R300_PM_FRONT_FILL (1 << 5) 587 1.1 riastrad # define R300_PM_BACK_LINE (1 << 7) 588 1.1 riastrad # define R300_PM_BACK_FILL (1 << 8) 589 1.1 riastrad 590 1.1 riastrad /* Fog parameters */ 591 1.1 riastrad #define R300_RE_FOG_SCALE 0x4294 592 1.1 riastrad #define R300_RE_FOG_START 0x4298 593 1.1 riastrad 594 1.1 riastrad /* Not sure why there are duplicate of factor and constant values. 595 1.1 riastrad * My best guess so far is that there are separate zbiases for test and write. 596 1.1 riastrad * Ordering might be wrong. 597 1.1 riastrad * Some of the tests indicate that fgl has a fallback implementation of zbias 598 1.1 riastrad * via pixel shaders. 599 1.1 riastrad */ 600 1.1 riastrad #define R300_RE_ZBIAS_CNTL 0x42A0 /* GUESS */ 601 1.1 riastrad #define R300_RE_ZBIAS_T_FACTOR 0x42A4 602 1.1 riastrad #define R300_RE_ZBIAS_T_CONSTANT 0x42A8 603 1.1 riastrad #define R300_RE_ZBIAS_W_FACTOR 0x42AC 604 1.1 riastrad #define R300_RE_ZBIAS_W_CONSTANT 0x42B0 605 1.1 riastrad 606 1.1 riastrad /* This register needs to be set to (1<<1) for RV350 to correctly 607 1.1 riastrad * perform depth test (see --vb-triangles in r300_demo) 608 1.1 riastrad * Don't know about other chips. - Vladimir 609 1.1 riastrad * This is set to 3 when GL_POLYGON_OFFSET_FILL is on. 610 1.1 riastrad * My guess is that there are two bits for each zbias primitive 611 1.1 riastrad * (FILL, LINE, POINT). 612 1.1 riastrad * One to enable depth test and one for depth write. 613 1.1 riastrad * Yet this doesn't explain why depth writes work ... 614 1.1 riastrad */ 615 1.1 riastrad #define R300_RE_OCCLUSION_CNTL 0x42B4 616 1.1 riastrad # define R300_OCCLUSION_ON (1<<1) 617 1.1 riastrad 618 1.1 riastrad #define R300_RE_CULL_CNTL 0x42B8 619 1.1 riastrad # define R300_CULL_FRONT (1 << 0) 620 1.1 riastrad # define R300_CULL_BACK (1 << 1) 621 1.1 riastrad # define R300_FRONT_FACE_CCW (0 << 2) 622 1.1 riastrad # define R300_FRONT_FACE_CW (1 << 2) 623 1.1 riastrad 624 1.1 riastrad 625 1.1 riastrad /* BEGIN: Rasterization / Interpolators - many guesses */ 626 1.1 riastrad 627 1.1 riastrad /* 0_UNKNOWN_18 has always been set except for clear operations. 628 1.1 riastrad * TC_CNT is the number of incoming texture coordinate sets (i.e. it depends 629 1.1 riastrad * on the vertex program, *not* the fragment program) 630 1.1 riastrad */ 631 1.1 riastrad #define R300_RS_CNTL_0 0x4300 632 1.1 riastrad # define R300_RS_CNTL_TC_CNT_SHIFT 2 633 1.1 riastrad # define R300_RS_CNTL_TC_CNT_MASK (7 << 2) 634 1.1 riastrad /* number of color interpolators used */ 635 1.1 riastrad # define R300_RS_CNTL_CI_CNT_SHIFT 7 636 1.1 riastrad # define R300_RS_CNTL_0_UNKNOWN_18 (1 << 18) 637 1.1 riastrad /* Guess: RS_CNTL_1 holds the index of the highest used RS_ROUTE_n 638 1.1 riastrad register. */ 639 1.1 riastrad #define R300_RS_CNTL_1 0x4304 640 1.1 riastrad 641 1.1 riastrad /* gap */ 642 1.1 riastrad 643 1.1 riastrad /* Only used for texture coordinates. 644 1.1 riastrad * Use the source field to route texture coordinate input from the 645 1.1 riastrad * vertex program to the desired interpolator. Note that the source 646 1.1 riastrad * field is relative to the outputs the vertex program *actually* 647 1.1 riastrad * writes. If a vertex program only writes texcoord[1], this will 648 1.1 riastrad * be source index 0. 649 1.1 riastrad * Set INTERP_USED on all interpolators that produce data used by 650 1.1 riastrad * the fragment program. INTERP_USED looks like a swizzling mask, 651 1.1 riastrad * but I haven't seen it used that way. 652 1.1 riastrad * 653 1.1 riastrad * Note: The _UNKNOWN constants are always set in their respective 654 1.1 riastrad * register. I don't know if this is necessary. 655 1.1 riastrad */ 656 1.1 riastrad #define R300_RS_INTERP_0 0x4310 657 1.1 riastrad #define R300_RS_INTERP_1 0x4314 658 1.1 riastrad # define R300_RS_INTERP_1_UNKNOWN 0x40 659 1.1 riastrad #define R300_RS_INTERP_2 0x4318 660 1.1 riastrad # define R300_RS_INTERP_2_UNKNOWN 0x80 661 1.1 riastrad #define R300_RS_INTERP_3 0x431C 662 1.1 riastrad # define R300_RS_INTERP_3_UNKNOWN 0xC0 663 1.1 riastrad #define R300_RS_INTERP_4 0x4320 664 1.1 riastrad #define R300_RS_INTERP_5 0x4324 665 1.1 riastrad #define R300_RS_INTERP_6 0x4328 666 1.1 riastrad #define R300_RS_INTERP_7 0x432C 667 1.1 riastrad # define R300_RS_INTERP_SRC_SHIFT 2 668 1.1 riastrad # define R300_RS_INTERP_SRC_MASK (7 << 2) 669 1.1 riastrad # define R300_RS_INTERP_USED 0x00D10000 670 1.1 riastrad 671 1.1 riastrad /* These DWORDs control how vertex data is routed into fragment program 672 1.1 riastrad * registers, after interpolators. 673 1.1 riastrad */ 674 1.1 riastrad #define R300_RS_ROUTE_0 0x4330 675 1.1 riastrad #define R300_RS_ROUTE_1 0x4334 676 1.1 riastrad #define R300_RS_ROUTE_2 0x4338 677 1.1 riastrad #define R300_RS_ROUTE_3 0x433C /* GUESS */ 678 1.1 riastrad #define R300_RS_ROUTE_4 0x4340 /* GUESS */ 679 1.1 riastrad #define R300_RS_ROUTE_5 0x4344 /* GUESS */ 680 1.1 riastrad #define R300_RS_ROUTE_6 0x4348 /* GUESS */ 681 1.1 riastrad #define R300_RS_ROUTE_7 0x434C /* GUESS */ 682 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_0 0 683 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_1 1 684 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_2 2 685 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_3 3 686 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_4 4 687 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_5 5 /* GUESS */ 688 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_6 6 /* GUESS */ 689 1.1 riastrad # define R300_RS_ROUTE_SOURCE_INTERP_7 7 /* GUESS */ 690 1.1 riastrad # define R300_RS_ROUTE_ENABLE (1 << 3) /* GUESS */ 691 1.1 riastrad # define R300_RS_ROUTE_DEST_SHIFT 6 692 1.1 riastrad # define R300_RS_ROUTE_DEST_MASK (31 << 6) /* GUESS */ 693 1.1 riastrad 694 1.1 riastrad /* Special handling for color: When the fragment program uses color, 695 1.1 riastrad * the ROUTE_0_COLOR bit is set and ROUTE_0_COLOR_DEST contains the 696 1.1 riastrad * color register index. 697 1.1 riastrad * 698 1.1 riastrad * Apperently you may set the R300_RS_ROUTE_0_COLOR bit, but not provide any 699 1.1 riastrad * R300_RS_ROUTE_0_COLOR_DEST value; this setup is used for clearing the state. 700 1.1 riastrad * See r300_ioctl.c:r300EmitClearState. I'm not sure if this setup is strictly 701 1.1 riastrad * correct or not. - Oliver. 702 1.1 riastrad */ 703 1.1 riastrad # define R300_RS_ROUTE_0_COLOR (1 << 14) 704 1.1 riastrad # define R300_RS_ROUTE_0_COLOR_DEST_SHIFT 17 705 1.1 riastrad # define R300_RS_ROUTE_0_COLOR_DEST_MASK (31 << 17) /* GUESS */ 706 1.1 riastrad /* As above, but for secondary color */ 707 1.1 riastrad # define R300_RS_ROUTE_1_COLOR1 (1 << 14) 708 1.1 riastrad # define R300_RS_ROUTE_1_COLOR1_DEST_SHIFT 17 709 1.1 riastrad # define R300_RS_ROUTE_1_COLOR1_DEST_MASK (31 << 17) 710 1.1 riastrad # define R300_RS_ROUTE_1_UNKNOWN11 (1 << 11) 711 1.1 riastrad /* END: Rasterization / Interpolators - many guesses */ 712 1.1 riastrad 713 1.1 riastrad /* Hierarchical Z Enable */ 714 1.1 riastrad #define R300_SC_HYPERZ 0x43a4 715 1.1 riastrad # define R300_SC_HYPERZ_DISABLE (0 << 0) 716 1.1 riastrad # define R300_SC_HYPERZ_ENABLE (1 << 0) 717 1.1 riastrad # define R300_SC_HYPERZ_MIN (0 << 1) 718 1.1 riastrad # define R300_SC_HYPERZ_MAX (1 << 1) 719 1.1 riastrad # define R300_SC_HYPERZ_ADJ_256 (0 << 2) 720 1.1 riastrad # define R300_SC_HYPERZ_ADJ_128 (1 << 2) 721 1.1 riastrad # define R300_SC_HYPERZ_ADJ_64 (2 << 2) 722 1.1 riastrad # define R300_SC_HYPERZ_ADJ_32 (3 << 2) 723 1.1 riastrad # define R300_SC_HYPERZ_ADJ_16 (4 << 2) 724 1.1 riastrad # define R300_SC_HYPERZ_ADJ_8 (5 << 2) 725 1.1 riastrad # define R300_SC_HYPERZ_ADJ_4 (6 << 2) 726 1.1 riastrad # define R300_SC_HYPERZ_ADJ_2 (7 << 2) 727 1.1 riastrad # define R300_SC_HYPERZ_HZ_Z0MIN_NO (0 << 5) 728 1.1 riastrad # define R300_SC_HYPERZ_HZ_Z0MIN (1 << 5) 729 1.1 riastrad # define R300_SC_HYPERZ_HZ_Z0MAX_NO (0 << 6) 730 1.1 riastrad # define R300_SC_HYPERZ_HZ_Z0MAX (1 << 6) 731 1.1 riastrad 732 1.1 riastrad #define R300_SC_EDGERULE 0x43a8 733 1.1 riastrad 734 1.1 riastrad /* BEGIN: Scissors and cliprects */ 735 1.1 riastrad 736 1.1 riastrad /* There are four clipping rectangles. Their corner coordinates are inclusive. 737 1.1 riastrad * Every pixel is assigned a number from 0 and 15 by setting bits 0-3 depending 738 1.1 riastrad * on whether the pixel is inside cliprects 0-3, respectively. For example, 739 1.1 riastrad * if a pixel is inside cliprects 0 and 1, but outside 2 and 3, it is assigned 740 1.1 riastrad * the number 3 (binary 0011). 741 1.1 riastrad * Iff the bit corresponding to the pixel's number in RE_CLIPRECT_CNTL is set, 742 1.1 riastrad * the pixel is rasterized. 743 1.1 riastrad * 744 1.1 riastrad * In addition to this, there is a scissors rectangle. Only pixels inside the 745 1.1 riastrad * scissors rectangle are drawn. (coordinates are inclusive) 746 1.1 riastrad * 747 1.1 riastrad * For some reason, the top-left corner of the framebuffer is at (1440, 1440) 748 1.1 riastrad * for the purpose of clipping and scissors. 749 1.1 riastrad */ 750 1.1 riastrad #define R300_RE_CLIPRECT_TL_0 0x43B0 751 1.1 riastrad #define R300_RE_CLIPRECT_BR_0 0x43B4 752 1.1 riastrad #define R300_RE_CLIPRECT_TL_1 0x43B8 753 1.1 riastrad #define R300_RE_CLIPRECT_BR_1 0x43BC 754 1.1 riastrad #define R300_RE_CLIPRECT_TL_2 0x43C0 755 1.1 riastrad #define R300_RE_CLIPRECT_BR_2 0x43C4 756 1.1 riastrad #define R300_RE_CLIPRECT_TL_3 0x43C8 757 1.1 riastrad #define R300_RE_CLIPRECT_BR_3 0x43CC 758 1.1 riastrad # define R300_CLIPRECT_OFFSET 1440 759 1.1 riastrad # define R300_CLIPRECT_MASK 0x1FFF 760 1.1 riastrad # define R300_CLIPRECT_X_SHIFT 0 761 1.1 riastrad # define R300_CLIPRECT_X_MASK (0x1FFF << 0) 762 1.1 riastrad # define R300_CLIPRECT_Y_SHIFT 13 763 1.1 riastrad # define R300_CLIPRECT_Y_MASK (0x1FFF << 13) 764 1.1 riastrad #define R300_RE_CLIPRECT_CNTL 0x43D0 765 1.1 riastrad # define R300_CLIP_OUT (1 << 0) 766 1.1 riastrad # define R300_CLIP_0 (1 << 1) 767 1.1 riastrad # define R300_CLIP_1 (1 << 2) 768 1.1 riastrad # define R300_CLIP_10 (1 << 3) 769 1.1 riastrad # define R300_CLIP_2 (1 << 4) 770 1.1 riastrad # define R300_CLIP_20 (1 << 5) 771 1.1 riastrad # define R300_CLIP_21 (1 << 6) 772 1.1 riastrad # define R300_CLIP_210 (1 << 7) 773 1.1 riastrad # define R300_CLIP_3 (1 << 8) 774 1.1 riastrad # define R300_CLIP_30 (1 << 9) 775 1.1 riastrad # define R300_CLIP_31 (1 << 10) 776 1.1 riastrad # define R300_CLIP_310 (1 << 11) 777 1.1 riastrad # define R300_CLIP_32 (1 << 12) 778 1.1 riastrad # define R300_CLIP_320 (1 << 13) 779 1.1 riastrad # define R300_CLIP_321 (1 << 14) 780 1.1 riastrad # define R300_CLIP_3210 (1 << 15) 781 1.1 riastrad 782 1.1 riastrad /* gap */ 783 1.1 riastrad 784 1.1 riastrad #define R300_RE_SCISSORS_TL 0x43E0 785 1.1 riastrad #define R300_RE_SCISSORS_BR 0x43E4 786 1.1 riastrad # define R300_SCISSORS_OFFSET 1440 787 1.1 riastrad # define R300_SCISSORS_X_SHIFT 0 788 1.1 riastrad # define R300_SCISSORS_X_MASK (0x1FFF << 0) 789 1.1 riastrad # define R300_SCISSORS_Y_SHIFT 13 790 1.1 riastrad # define R300_SCISSORS_Y_MASK (0x1FFF << 13) 791 1.1 riastrad /* END: Scissors and cliprects */ 792 1.1 riastrad 793 1.1 riastrad /* BEGIN: Texture specification */ 794 1.1 riastrad 795 1.1 riastrad /* 796 1.1 riastrad * The texture specification dwords are grouped by meaning and not by texture 797 1.1 riastrad * unit. This means that e.g. the offset for texture image unit N is found in 798 1.1 riastrad * register TX_OFFSET_0 + (4*N) 799 1.1 riastrad */ 800 1.1 riastrad #define R300_TX_FILTER_0 0x4400 801 1.1 riastrad # define R300_TX_REPEAT 0 802 1.1 riastrad # define R300_TX_MIRRORED 1 803 1.1 riastrad # define R300_TX_CLAMP 4 804 1.1 riastrad # define R300_TX_CLAMP_TO_EDGE 2 805 1.1 riastrad # define R300_TX_CLAMP_TO_BORDER 6 806 1.1 riastrad # define R300_TX_WRAP_S_SHIFT 0 807 1.1 riastrad # define R300_TX_WRAP_S_MASK (7 << 0) 808 1.1 riastrad # define R300_TX_WRAP_T_SHIFT 3 809 1.1 riastrad # define R300_TX_WRAP_T_MASK (7 << 3) 810 1.1 riastrad # define R300_TX_WRAP_Q_SHIFT 6 811 1.1 riastrad # define R300_TX_WRAP_Q_MASK (7 << 6) 812 1.1 riastrad # define R300_TX_MAG_FILTER_NEAREST (1 << 9) 813 1.1 riastrad # define R300_TX_MAG_FILTER_LINEAR (2 << 9) 814 1.1 riastrad # define R300_TX_MAG_FILTER_MASK (3 << 9) 815 1.1 riastrad # define R300_TX_MIN_FILTER_NEAREST (1 << 11) 816 1.1 riastrad # define R300_TX_MIN_FILTER_LINEAR (2 << 11) 817 1.1 riastrad # define R300_TX_MIN_FILTER_NEAREST_MIP_NEAREST (5 << 11) 818 1.1 riastrad # define R300_TX_MIN_FILTER_NEAREST_MIP_LINEAR (9 << 11) 819 1.1 riastrad # define R300_TX_MIN_FILTER_LINEAR_MIP_NEAREST (6 << 11) 820 1.1 riastrad # define R300_TX_MIN_FILTER_LINEAR_MIP_LINEAR (10 << 11) 821 1.1 riastrad 822 1.1 riastrad /* NOTE: NEAREST doesn't seem to exist. 823 1.1 riastrad * Im not seting MAG_FILTER_MASK and (3 << 11) on for all 824 1.1 riastrad * anisotropy modes because that would void selected mag filter 825 1.1 riastrad */ 826 1.1 riastrad # define R300_TX_MIN_FILTER_ANISO_NEAREST (0 << 13) 827 1.1 riastrad # define R300_TX_MIN_FILTER_ANISO_LINEAR (0 << 13) 828 1.1 riastrad # define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST (1 << 13) 829 1.1 riastrad # define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR (2 << 13) 830 1.1 riastrad # define R300_TX_MIN_FILTER_MASK ( (15 << 11) | (3 << 13) ) 831 1.1 riastrad # define R300_TX_MAX_ANISO_1_TO_1 (0 << 21) 832 1.1 riastrad # define R300_TX_MAX_ANISO_2_TO_1 (2 << 21) 833 1.1 riastrad # define R300_TX_MAX_ANISO_4_TO_1 (4 << 21) 834 1.1 riastrad # define R300_TX_MAX_ANISO_8_TO_1 (6 << 21) 835 1.1 riastrad # define R300_TX_MAX_ANISO_16_TO_1 (8 << 21) 836 1.1 riastrad # define R300_TX_MAX_ANISO_MASK (14 << 21) 837 1.1 riastrad 838 1.1 riastrad #define R300_TX_FILTER1_0 0x4440 839 1.1 riastrad # define R300_CHROMA_KEY_MODE_DISABLE 0 840 1.1 riastrad # define R300_CHROMA_KEY_FORCE 1 841 1.1 riastrad # define R300_CHROMA_KEY_BLEND 2 842 1.1 riastrad # define R300_MC_ROUND_NORMAL (0<<2) 843 1.1 riastrad # define R300_MC_ROUND_MPEG4 (1<<2) 844 1.1 riastrad # define R300_LOD_BIAS_MASK 0x1fff 845 1.1 riastrad # define R300_EDGE_ANISO_EDGE_DIAG (0<<13) 846 1.1 riastrad # define R300_EDGE_ANISO_EDGE_ONLY (1<<13) 847 1.1 riastrad # define R300_MC_COORD_TRUNCATE_DISABLE (0<<14) 848 1.1 riastrad # define R300_MC_COORD_TRUNCATE_MPEG (1<<14) 849 1.1 riastrad # define R300_TX_TRI_PERF_0_8 (0<<15) 850 1.1 riastrad # define R300_TX_TRI_PERF_1_8 (1<<15) 851 1.1 riastrad # define R300_TX_TRI_PERF_1_4 (2<<15) 852 1.1 riastrad # define R300_TX_TRI_PERF_3_8 (3<<15) 853 1.1 riastrad # define R300_ANISO_THRESHOLD_MASK (7<<17) 854 1.1 riastrad 855 1.1 riastrad #define R300_TX_SIZE_0 0x4480 856 1.1 riastrad # define R300_TX_WIDTHMASK_SHIFT 0 857 1.1 riastrad # define R300_TX_WIDTHMASK_MASK (2047 << 0) 858 1.1 riastrad # define R300_TX_HEIGHTMASK_SHIFT 11 859 1.1 riastrad # define R300_TX_HEIGHTMASK_MASK (2047 << 11) 860 1.1 riastrad # define R300_TX_UNK23 (1 << 23) 861 1.1 riastrad # define R300_TX_MAX_MIP_LEVEL_SHIFT 26 862 1.1 riastrad # define R300_TX_MAX_MIP_LEVEL_MASK (0xf << 26) 863 1.1 riastrad # define R300_TX_SIZE_PROJECTED (1<<30) 864 1.1 riastrad # define R300_TX_SIZE_TXPITCH_EN (1<<31) 865 1.1 riastrad #define R300_TX_FORMAT_0 0x44C0 866 1.1 riastrad /* The interpretation of the format word by Wladimir van der Laan */ 867 1.1 riastrad /* The X, Y, Z and W refer to the layout of the components. 868 1.1 riastrad They are given meanings as R, G, B and Alpha by the swizzle 869 1.1 riastrad specification */ 870 1.1 riastrad # define R300_TX_FORMAT_X8 0x0 871 1.1 riastrad # define R300_TX_FORMAT_X16 0x1 872 1.1 riastrad # define R300_TX_FORMAT_Y4X4 0x2 873 1.1 riastrad # define R300_TX_FORMAT_Y8X8 0x3 874 1.1 riastrad # define R300_TX_FORMAT_Y16X16 0x4 875 1.1 riastrad # define R300_TX_FORMAT_Z3Y3X2 0x5 876 1.1 riastrad # define R300_TX_FORMAT_Z5Y6X5 0x6 877 1.1 riastrad # define R300_TX_FORMAT_Z6Y5X5 0x7 878 1.1 riastrad # define R300_TX_FORMAT_Z11Y11X10 0x8 879 1.1 riastrad # define R300_TX_FORMAT_Z10Y11X11 0x9 880 1.1 riastrad # define R300_TX_FORMAT_W4Z4Y4X4 0xA 881 1.1 riastrad # define R300_TX_FORMAT_W1Z5Y5X5 0xB 882 1.1 riastrad # define R300_TX_FORMAT_W8Z8Y8X8 0xC 883 1.1 riastrad # define R300_TX_FORMAT_W2Z10Y10X10 0xD 884 1.1 riastrad # define R300_TX_FORMAT_W16Z16Y16X16 0xE 885 1.1 riastrad # define R300_TX_FORMAT_DXT1 0xF 886 1.1 riastrad # define R300_TX_FORMAT_DXT3 0x10 887 1.1 riastrad # define R300_TX_FORMAT_DXT5 0x11 888 1.1 riastrad # define R300_TX_FORMAT_D3DMFT_CxV8U8 0x12 /* no swizzle */ 889 1.1 riastrad # define R300_TX_FORMAT_A8R8G8B8 0x13 /* no swizzle */ 890 1.1 riastrad # define R300_TX_FORMAT_B8G8_B8G8 0x14 /* no swizzle */ 891 1.1 riastrad # define R300_TX_FORMAT_G8R8_G8B8 0x15 /* no swizzle */ 892 1.1 riastrad /* 0x16 - some 16 bit green format.. ?? */ 893 1.1 riastrad # define R300_TX_FORMAT_UNK25 (1 << 25) /* no swizzle */ 894 1.1 riastrad # define R300_TX_FORMAT_CUBIC_MAP (1 << 26) 895 1.1 riastrad 896 1.1 riastrad /* gap */ 897 1.1 riastrad /* Floating point formats */ 898 1.1 riastrad /* Note - hardware supports both 16 and 32 bit floating point */ 899 1.1 riastrad # define R300_TX_FORMAT_FL_I16 0x18 900 1.1 riastrad # define R300_TX_FORMAT_FL_I16A16 0x19 901 1.1 riastrad # define R300_TX_FORMAT_FL_R16G16B16A16 0x1A 902 1.1 riastrad # define R300_TX_FORMAT_FL_I32 0x1B 903 1.1 riastrad # define R300_TX_FORMAT_FL_I32A32 0x1C 904 1.1 riastrad # define R300_TX_FORMAT_FL_R32G32B32A32 0x1D 905 1.1 riastrad # define R300_TX_FORMAT_ATI2N 0x1F 906 1.1 riastrad /* alpha modes, convenience mostly */ 907 1.1 riastrad /* if you have alpha, pick constant appropriate to the 908 1.1 riastrad number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */ 909 1.1 riastrad # define R300_TX_FORMAT_ALPHA_1CH 0x000 910 1.1 riastrad # define R300_TX_FORMAT_ALPHA_2CH 0x200 911 1.1 riastrad # define R300_TX_FORMAT_ALPHA_4CH 0x600 912 1.1 riastrad # define R300_TX_FORMAT_ALPHA_NONE 0xA00 913 1.1 riastrad /* Swizzling */ 914 1.1 riastrad /* constants */ 915 1.1 riastrad # define R300_TX_FORMAT_X 0 916 1.1 riastrad # define R300_TX_FORMAT_Y 1 917 1.1 riastrad # define R300_TX_FORMAT_Z 2 918 1.1 riastrad # define R300_TX_FORMAT_W 3 919 1.1 riastrad # define R300_TX_FORMAT_ZERO 4 920 1.1 riastrad # define R300_TX_FORMAT_ONE 5 921 1.1 riastrad /* 2.0*Z, everything above 1.0 is set to 0.0 */ 922 1.1 riastrad # define R300_TX_FORMAT_CUT_Z 6 923 1.1 riastrad /* 2.0*W, everything above 1.0 is set to 0.0 */ 924 1.1 riastrad # define R300_TX_FORMAT_CUT_W 7 925 1.1 riastrad 926 1.1 riastrad # define R300_TX_FORMAT_B_SHIFT 18 927 1.1 riastrad # define R300_TX_FORMAT_G_SHIFT 15 928 1.1 riastrad # define R300_TX_FORMAT_R_SHIFT 12 929 1.1 riastrad # define R300_TX_FORMAT_A_SHIFT 9 930 1.1 riastrad /* Convenience macro to take care of layout and swizzling */ 931 1.1 riastrad # define R300_EASY_TX_FORMAT(B, G, R, A, FMT) ( \ 932 1.1 riastrad ((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT) \ 933 1.1 riastrad | ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT) \ 934 1.1 riastrad | ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT) \ 935 1.1 riastrad | ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT) \ 936 1.1 riastrad | (R300_TX_FORMAT_##FMT) \ 937 1.1 riastrad ) 938 1.1 riastrad /* These can be ORed with result of R300_EASY_TX_FORMAT() 939 1.1 riastrad We don't really know what they do. Take values from a 940 1.1 riastrad constant color ? */ 941 1.1 riastrad # define R300_TX_FORMAT_CONST_X (1<<5) 942 1.1 riastrad # define R300_TX_FORMAT_CONST_Y (2<<5) 943 1.1 riastrad # define R300_TX_FORMAT_CONST_Z (4<<5) 944 1.1 riastrad # define R300_TX_FORMAT_CONST_W (8<<5) 945 1.1 riastrad 946 1.1 riastrad # define R300_TX_FORMAT_YUV_MODE 0x00800000 947 1.1 riastrad 948 1.1 riastrad #define R300_TX_PITCH_0 0x4500 /* obvious missing in gap */ 949 1.1 riastrad #define R300_TX_OFFSET_0 0x4540 950 1.1 riastrad /* BEGIN: Guess from R200 */ 951 1.1 riastrad # define R300_TXO_ENDIAN_NO_SWAP (0 << 0) 952 1.1 riastrad # define R300_TXO_ENDIAN_BYTE_SWAP (1 << 0) 953 1.1 riastrad # define R300_TXO_ENDIAN_WORD_SWAP (2 << 0) 954 1.1 riastrad # define R300_TXO_ENDIAN_HALFDW_SWAP (3 << 0) 955 1.1 riastrad # define R300_TXO_MACRO_TILE (1 << 2) 956 1.1 riastrad # define R300_TXO_MICRO_TILE (1 << 3) 957 1.1 riastrad # define R300_TXO_MICRO_TILE_SQUARE (2 << 3) 958 1.1 riastrad # define R300_TXO_OFFSET_MASK 0xffffffe0 959 1.1 riastrad # define R300_TXO_OFFSET_SHIFT 5 960 1.1 riastrad /* END: Guess from R200 */ 961 1.1 riastrad 962 1.1 riastrad /* 32 bit chroma key */ 963 1.1 riastrad #define R300_TX_CHROMA_KEY_0 0x4580 964 1.1 riastrad /* ff00ff00 == { 0, 1.0, 0, 1.0 } */ 965 1.1 riastrad #define R300_TX_BORDER_COLOR_0 0x45C0 966 1.1 riastrad 967 1.1 riastrad /* END: Texture specification */ 968 1.1 riastrad 969 1.1 riastrad /* BEGIN: Fragment program instruction set */ 970 1.1 riastrad 971 1.1 riastrad /* Fragment programs are written directly into register space. 972 1.1 riastrad * There are separate instruction streams for texture instructions and ALU 973 1.1 riastrad * instructions. 974 1.1 riastrad * In order to synchronize these streams, the program is divided into up 975 1.1 riastrad * to 4 nodes. Each node begins with a number of TEX operations, followed 976 1.1 riastrad * by a number of ALU operations. 977 1.1 riastrad * The first node can have zero TEX ops, all subsequent nodes must have at 978 1.1 riastrad * least 979 1.1 riastrad * one TEX ops. 980 1.1 riastrad * All nodes must have at least one ALU op. 981 1.1 riastrad * 982 1.1 riastrad * The index of the last node is stored in PFS_CNTL_0: A value of 0 means 983 1.1 riastrad * 1 node, a value of 3 means 4 nodes. 984 1.1 riastrad * The total amount of instructions is defined in PFS_CNTL_2. The offsets are 985 1.1 riastrad * offsets into the respective instruction streams, while *_END points to the 986 1.1 riastrad * last instruction relative to this offset. 987 1.1 riastrad */ 988 1.1 riastrad #define R300_PFS_CNTL_0 0x4600 989 1.1 riastrad # define R300_PFS_CNTL_LAST_NODES_SHIFT 0 990 1.1 riastrad # define R300_PFS_CNTL_LAST_NODES_MASK (3 << 0) 991 1.1 riastrad # define R300_PFS_CNTL_FIRST_NODE_HAS_TEX (1 << 3) 992 1.1 riastrad #define R300_PFS_CNTL_1 0x4604 993 1.1 riastrad /* There is an unshifted value here which has so far always been equal to the 994 1.1 riastrad * index of the highest used temporary register. 995 1.1 riastrad */ 996 1.1 riastrad #define R300_PFS_CNTL_2 0x4608 997 1.1 riastrad # define R300_PFS_CNTL_ALU_OFFSET_SHIFT 0 998 1.1 riastrad # define R300_PFS_CNTL_ALU_OFFSET_MASK (63 << 0) 999 1.1 riastrad # define R300_PFS_CNTL_ALU_END_SHIFT 6 1000 1.1 riastrad # define R300_PFS_CNTL_ALU_END_MASK (63 << 6) 1001 1.1 riastrad # define R300_PFS_CNTL_TEX_OFFSET_SHIFT 12 1002 1.1 riastrad # define R300_PFS_CNTL_TEX_OFFSET_MASK (31 << 12) /* GUESS */ 1003 1.1 riastrad # define R300_PFS_CNTL_TEX_END_SHIFT 18 1004 1.1 riastrad # define R300_PFS_CNTL_TEX_END_MASK (31 << 18) /* GUESS */ 1005 1.1 riastrad 1006 1.1 riastrad /* gap */ 1007 1.1 riastrad 1008 1.1 riastrad /* Nodes are stored backwards. The last active node is always stored in 1009 1.1 riastrad * PFS_NODE_3. 1010 1.1 riastrad * Example: In a 2-node program, NODE_0 and NODE_1 are set to 0. The 1011 1.1 riastrad * first node is stored in NODE_2, the second node is stored in NODE_3. 1012 1.1 riastrad * 1013 1.1 riastrad * Offsets are relative to the master offset from PFS_CNTL_2. 1014 1.1 riastrad */ 1015 1.1 riastrad #define R300_PFS_NODE_0 0x4610 1016 1.1 riastrad #define R300_PFS_NODE_1 0x4614 1017 1.1 riastrad #define R300_PFS_NODE_2 0x4618 1018 1.1 riastrad #define R300_PFS_NODE_3 0x461C 1019 1.1 riastrad # define R300_PFS_NODE_ALU_OFFSET_SHIFT 0 1020 1.1 riastrad # define R300_PFS_NODE_ALU_OFFSET_MASK (63 << 0) 1021 1.1 riastrad # define R300_PFS_NODE_ALU_END_SHIFT 6 1022 1.1 riastrad # define R300_PFS_NODE_ALU_END_MASK (63 << 6) 1023 1.1 riastrad # define R300_PFS_NODE_TEX_OFFSET_SHIFT 12 1024 1.1 riastrad # define R300_PFS_NODE_TEX_OFFSET_MASK (31 << 12) 1025 1.1 riastrad # define R300_PFS_NODE_TEX_END_SHIFT 17 1026 1.1 riastrad # define R300_PFS_NODE_TEX_END_MASK (31 << 17) 1027 1.1 riastrad # define R300_PFS_NODE_OUTPUT_COLOR (1 << 22) 1028 1.1 riastrad # define R300_PFS_NODE_OUTPUT_DEPTH (1 << 23) 1029 1.1 riastrad 1030 1.1 riastrad /* TEX 1031 1.1 riastrad * As far as I can tell, texture instructions cannot write into output 1032 1.1 riastrad * registers directly. A subsequent ALU instruction is always necessary, 1033 1.1 riastrad * even if it's just MAD o0, r0, 1, 0 1034 1.1 riastrad */ 1035 1.1 riastrad #define R300_PFS_TEXI_0 0x4620 1036 1.1 riastrad # define R300_FPITX_SRC_SHIFT 0 1037 1.1 riastrad # define R300_FPITX_SRC_MASK (31 << 0) 1038 1.1 riastrad /* GUESS */ 1039 1.1 riastrad # define R300_FPITX_SRC_CONST (1 << 5) 1040 1.1 riastrad # define R300_FPITX_DST_SHIFT 6 1041 1.1 riastrad # define R300_FPITX_DST_MASK (31 << 6) 1042 1.1 riastrad # define R300_FPITX_IMAGE_SHIFT 11 1043 1.1 riastrad /* GUESS based on layout and native limits */ 1044 1.1 riastrad # define R300_FPITX_IMAGE_MASK (15 << 11) 1045 1.1 riastrad /* Unsure if these are opcodes, or some kind of bitfield, but this is how 1046 1.1 riastrad * they were set when I checked 1047 1.1 riastrad */ 1048 1.1 riastrad # define R300_FPITX_OPCODE_SHIFT 15 1049 1.1 riastrad # define R300_FPITX_OP_TEX 1 1050 1.1 riastrad # define R300_FPITX_OP_KIL 2 1051 1.1 riastrad # define R300_FPITX_OP_TXP 3 1052 1.1 riastrad # define R300_FPITX_OP_TXB 4 1053 1.1 riastrad # define R300_FPITX_OPCODE_MASK (7 << 15) 1054 1.1 riastrad 1055 1.1 riastrad /* ALU 1056 1.1 riastrad * The ALU instructions register blocks are enumerated according to the order 1057 1.1 riastrad * in which fglrx. I assume there is space for 64 instructions, since 1058 1.1 riastrad * each block has space for a maximum of 64 DWORDs, and this matches reported 1059 1.1 riastrad * native limits. 1060 1.1 riastrad * 1061 1.1 riastrad * The basic functional block seems to be one MAD for each color and alpha, 1062 1.1 riastrad * and an adder that adds all components after the MUL. 1063 1.1 riastrad * - ADD, MUL, MAD etc.: use MAD with appropriate neutral operands 1064 1.1 riastrad * - DP4: Use OUTC_DP4, OUTA_DP4 1065 1.1 riastrad * - DP3: Use OUTC_DP3, OUTA_DP4, appropriate alpha operands 1066 1.1 riastrad * - DPH: Use OUTC_DP4, OUTA_DP4, appropriate alpha operands 1067 1.1 riastrad * - CMPH: If ARG2 > 0.5, return ARG0, else return ARG1 1068 1.1 riastrad * - CMP: If ARG2 < 0, return ARG1, else return ARG0 1069 1.1 riastrad * - FLR: use FRC+MAD 1070 1.1 riastrad * - XPD: use MAD+MAD 1071 1.1 riastrad * - SGE, SLT: use MAD+CMP 1072 1.1 riastrad * - RSQ: use ABS modifier for argument 1073 1.1 riastrad * - Use OUTC_REPL_ALPHA to write results of an alpha-only operation 1074 1.1 riastrad * (e.g. RCP) into color register 1075 1.1 riastrad * - apparently, there's no quick DST operation 1076 1.1 riastrad * - fglrx set FPI2_UNKNOWN_31 on a "MAD fragment.color, tmp0, tmp1, tmp2" 1077 1.1 riastrad * - fglrx set FPI2_UNKNOWN_31 on a "MAX r2, r1, c0" 1078 1.1 riastrad * - fglrx once set FPI0_UNKNOWN_31 on a "FRC r1, r1" 1079 1.1 riastrad * 1080 1.1 riastrad * Operand selection 1081 1.1 riastrad * First stage selects three sources from the available registers and 1082 1.1 riastrad * constant parameters. This is defined in INSTR1 (color) and INSTR3 (alpha). 1083 1.1 riastrad * fglrx sorts the three source fields: Registers before constants, 1084 1.1 riastrad * lower indices before higher indices; I do not know whether this is 1085 1.1 riastrad * necessary. 1086 1.1 riastrad * 1087 1.1 riastrad * fglrx fills unused sources with "read constant 0" 1088 1.1 riastrad * According to specs, you cannot select more than two different constants. 1089 1.1 riastrad * 1090 1.1 riastrad * Second stage selects the operands from the sources. This is defined in 1091 1.1 riastrad * INSTR0 (color) and INSTR2 (alpha). You can also select the special constants 1092 1.1 riastrad * zero and one. 1093 1.1 riastrad * Swizzling and negation happens in this stage, as well. 1094 1.1 riastrad * 1095 1.1 riastrad * Important: Color and alpha seem to be mostly separate, i.e. their sources 1096 1.1 riastrad * selection appears to be fully independent (the register storage is probably 1097 1.1 riastrad * physically split into a color and an alpha section). 1098 1.1 riastrad * However (because of the apparent physical split), there is some interaction 1099 1.1 riastrad * WRT swizzling. If, for example, you want to load an R component into an 1100 1.1 riastrad * Alpha operand, this R component is taken from a *color* source, not from 1101 1.1 riastrad * an alpha source. The corresponding register doesn't even have to appear in 1102 1.1 riastrad * the alpha sources list. (I hope this all makes sense to you) 1103 1.1 riastrad * 1104 1.1 riastrad * Destination selection 1105 1.1 riastrad * The destination register index is in FPI1 (color) and FPI3 (alpha) 1106 1.1 riastrad * together with enable bits. 1107 1.1 riastrad * There are separate enable bits for writing into temporary registers 1108 1.1 riastrad * (DSTC_REG_* /DSTA_REG) and and program output registers (DSTC_OUTPUT_* 1109 1.1 riastrad * /DSTA_OUTPUT). You can write to both at once, or not write at all (the 1110 1.1 riastrad * same index must be used for both). 1111 1.1 riastrad * 1112 1.1 riastrad * Note: There is a special form for LRP 1113 1.1 riastrad * - Argument order is the same as in ARB_fragment_program. 1114 1.1 riastrad * - Operation is MAD 1115 1.1 riastrad * - ARG1 is set to ARGC_SRC1C_LRP/ARGC_SRC1A_LRP 1116 1.1 riastrad * - Set FPI0/FPI2_SPECIAL_LRP 1117 1.1 riastrad * Arbitrary LRP (including support for swizzling) requires vanilla MAD+MAD 1118 1.1 riastrad */ 1119 1.1 riastrad #define R300_PFS_INSTR1_0 0x46C0 1120 1.1 riastrad # define R300_FPI1_SRC0C_SHIFT 0 1121 1.1 riastrad # define R300_FPI1_SRC0C_MASK (31 << 0) 1122 1.1 riastrad # define R300_FPI1_SRC0C_CONST (1 << 5) 1123 1.1 riastrad # define R300_FPI1_SRC1C_SHIFT 6 1124 1.1 riastrad # define R300_FPI1_SRC1C_MASK (31 << 6) 1125 1.1 riastrad # define R300_FPI1_SRC1C_CONST (1 << 11) 1126 1.1 riastrad # define R300_FPI1_SRC2C_SHIFT 12 1127 1.1 riastrad # define R300_FPI1_SRC2C_MASK (31 << 12) 1128 1.1 riastrad # define R300_FPI1_SRC2C_CONST (1 << 17) 1129 1.1 riastrad # define R300_FPI1_SRC_MASK 0x0003ffff 1130 1.1 riastrad # define R300_FPI1_DSTC_SHIFT 18 1131 1.1 riastrad # define R300_FPI1_DSTC_MASK (31 << 18) 1132 1.1 riastrad # define R300_FPI1_DSTC_REG_MASK_SHIFT 23 1133 1.1 riastrad # define R300_FPI1_DSTC_REG_X (1 << 23) 1134 1.1 riastrad # define R300_FPI1_DSTC_REG_Y (1 << 24) 1135 1.1 riastrad # define R300_FPI1_DSTC_REG_Z (1 << 25) 1136 1.1 riastrad # define R300_FPI1_DSTC_OUTPUT_MASK_SHIFT 26 1137 1.1 riastrad # define R300_FPI1_DSTC_OUTPUT_X (1 << 26) 1138 1.1 riastrad # define R300_FPI1_DSTC_OUTPUT_Y (1 << 27) 1139 1.1 riastrad # define R300_FPI1_DSTC_OUTPUT_Z (1 << 28) 1140 1.1 riastrad 1141 1.1 riastrad #define R300_PFS_INSTR3_0 0x47C0 1142 1.1 riastrad # define R300_FPI3_SRC0A_SHIFT 0 1143 1.1 riastrad # define R300_FPI3_SRC0A_MASK (31 << 0) 1144 1.1 riastrad # define R300_FPI3_SRC0A_CONST (1 << 5) 1145 1.1 riastrad # define R300_FPI3_SRC1A_SHIFT 6 1146 1.1 riastrad # define R300_FPI3_SRC1A_MASK (31 << 6) 1147 1.1 riastrad # define R300_FPI3_SRC1A_CONST (1 << 11) 1148 1.1 riastrad # define R300_FPI3_SRC2A_SHIFT 12 1149 1.1 riastrad # define R300_FPI3_SRC2A_MASK (31 << 12) 1150 1.1 riastrad # define R300_FPI3_SRC2A_CONST (1 << 17) 1151 1.1 riastrad # define R300_FPI3_SRC_MASK 0x0003ffff 1152 1.1 riastrad # define R300_FPI3_DSTA_SHIFT 18 1153 1.1 riastrad # define R300_FPI3_DSTA_MASK (31 << 18) 1154 1.1 riastrad # define R300_FPI3_DSTA_REG (1 << 23) 1155 1.1 riastrad # define R300_FPI3_DSTA_OUTPUT (1 << 24) 1156 1.1 riastrad # define R300_FPI3_DSTA_DEPTH (1 << 27) 1157 1.1 riastrad 1158 1.1 riastrad #define R300_PFS_INSTR0_0 0x48C0 1159 1.1 riastrad # define R300_FPI0_ARGC_SRC0C_XYZ 0 1160 1.1 riastrad # define R300_FPI0_ARGC_SRC0C_XXX 1 1161 1.1 riastrad # define R300_FPI0_ARGC_SRC0C_YYY 2 1162 1.1 riastrad # define R300_FPI0_ARGC_SRC0C_ZZZ 3 1163 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_XYZ 4 1164 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_XXX 5 1165 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_YYY 6 1166 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_ZZZ 7 1167 1.1 riastrad # define R300_FPI0_ARGC_SRC2C_XYZ 8 1168 1.1 riastrad # define R300_FPI0_ARGC_SRC2C_XXX 9 1169 1.1 riastrad # define R300_FPI0_ARGC_SRC2C_YYY 10 1170 1.1 riastrad # define R300_FPI0_ARGC_SRC2C_ZZZ 11 1171 1.1 riastrad # define R300_FPI0_ARGC_SRC0A 12 1172 1.1 riastrad # define R300_FPI0_ARGC_SRC1A 13 1173 1.1 riastrad # define R300_FPI0_ARGC_SRC2A 14 1174 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_LRP 15 1175 1.1 riastrad # define R300_FPI0_ARGC_ZERO 20 1176 1.1 riastrad # define R300_FPI0_ARGC_ONE 21 1177 1.1 riastrad /* GUESS */ 1178 1.1 riastrad # define R300_FPI0_ARGC_HALF 22 1179 1.1 riastrad # define R300_FPI0_ARGC_SRC0C_YZX 23 1180 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_YZX 24 1181 1.1 riastrad # define R300_FPI0_ARGC_SRC2C_YZX 25 1182 1.1 riastrad # define R300_FPI0_ARGC_SRC0C_ZXY 26 1183 1.1 riastrad # define R300_FPI0_ARGC_SRC1C_ZXY 27 1184 1.1 riastrad # define R300_FPI0_ARGC_SRC2C_ZXY 28 1185 1.1 riastrad # define R300_FPI0_ARGC_SRC0CA_WZY 29 1186 1.1 riastrad # define R300_FPI0_ARGC_SRC1CA_WZY 30 1187 1.1 riastrad # define R300_FPI0_ARGC_SRC2CA_WZY 31 1188 1.1 riastrad 1189 1.1 riastrad # define R300_FPI0_ARG0C_SHIFT 0 1190 1.1 riastrad # define R300_FPI0_ARG0C_MASK (31 << 0) 1191 1.1 riastrad # define R300_FPI0_ARG0C_NEG (1 << 5) 1192 1.1 riastrad # define R300_FPI0_ARG0C_ABS (1 << 6) 1193 1.1 riastrad # define R300_FPI0_ARG1C_SHIFT 7 1194 1.1 riastrad # define R300_FPI0_ARG1C_MASK (31 << 7) 1195 1.1 riastrad # define R300_FPI0_ARG1C_NEG (1 << 12) 1196 1.1 riastrad # define R300_FPI0_ARG1C_ABS (1 << 13) 1197 1.1 riastrad # define R300_FPI0_ARG2C_SHIFT 14 1198 1.1 riastrad # define R300_FPI0_ARG2C_MASK (31 << 14) 1199 1.1 riastrad # define R300_FPI0_ARG2C_NEG (1 << 19) 1200 1.1 riastrad # define R300_FPI0_ARG2C_ABS (1 << 20) 1201 1.1 riastrad # define R300_FPI0_SPECIAL_LRP (1 << 21) 1202 1.1 riastrad # define R300_FPI0_OUTC_MAD (0 << 23) 1203 1.1 riastrad # define R300_FPI0_OUTC_DP3 (1 << 23) 1204 1.1 riastrad # define R300_FPI0_OUTC_DP4 (2 << 23) 1205 1.1 riastrad # define R300_FPI0_OUTC_MIN (4 << 23) 1206 1.1 riastrad # define R300_FPI0_OUTC_MAX (5 << 23) 1207 1.1 riastrad # define R300_FPI0_OUTC_CMPH (7 << 23) 1208 1.1 riastrad # define R300_FPI0_OUTC_CMP (8 << 23) 1209 1.1 riastrad # define R300_FPI0_OUTC_FRC (9 << 23) 1210 1.1 riastrad # define R300_FPI0_OUTC_REPL_ALPHA (10 << 23) 1211 1.1 riastrad # define R300_FPI0_OUTC_SAT (1 << 30) 1212 1.1 riastrad # define R300_FPI0_INSERT_NOP (1 << 31) 1213 1.1 riastrad 1214 1.1 riastrad #define R300_PFS_INSTR2_0 0x49C0 1215 1.1 riastrad # define R300_FPI2_ARGA_SRC0C_X 0 1216 1.1 riastrad # define R300_FPI2_ARGA_SRC0C_Y 1 1217 1.1 riastrad # define R300_FPI2_ARGA_SRC0C_Z 2 1218 1.1 riastrad # define R300_FPI2_ARGA_SRC1C_X 3 1219 1.1 riastrad # define R300_FPI2_ARGA_SRC1C_Y 4 1220 1.1 riastrad # define R300_FPI2_ARGA_SRC1C_Z 5 1221 1.1 riastrad # define R300_FPI2_ARGA_SRC2C_X 6 1222 1.1 riastrad # define R300_FPI2_ARGA_SRC2C_Y 7 1223 1.1 riastrad # define R300_FPI2_ARGA_SRC2C_Z 8 1224 1.1 riastrad # define R300_FPI2_ARGA_SRC0A 9 1225 1.1 riastrad # define R300_FPI2_ARGA_SRC1A 10 1226 1.1 riastrad # define R300_FPI2_ARGA_SRC2A 11 1227 1.1 riastrad # define R300_FPI2_ARGA_SRC1A_LRP 15 1228 1.1 riastrad # define R300_FPI2_ARGA_ZERO 16 1229 1.1 riastrad # define R300_FPI2_ARGA_ONE 17 1230 1.1 riastrad /* GUESS */ 1231 1.1 riastrad # define R300_FPI2_ARGA_HALF 18 1232 1.1 riastrad # define R300_FPI2_ARG0A_SHIFT 0 1233 1.1 riastrad # define R300_FPI2_ARG0A_MASK (31 << 0) 1234 1.1 riastrad # define R300_FPI2_ARG0A_NEG (1 << 5) 1235 1.1 riastrad /* GUESS */ 1236 1.1 riastrad # define R300_FPI2_ARG0A_ABS (1 << 6) 1237 1.1 riastrad # define R300_FPI2_ARG1A_SHIFT 7 1238 1.1 riastrad # define R300_FPI2_ARG1A_MASK (31 << 7) 1239 1.1 riastrad # define R300_FPI2_ARG1A_NEG (1 << 12) 1240 1.1 riastrad /* GUESS */ 1241 1.1 riastrad # define R300_FPI2_ARG1A_ABS (1 << 13) 1242 1.1 riastrad # define R300_FPI2_ARG2A_SHIFT 14 1243 1.1 riastrad # define R300_FPI2_ARG2A_MASK (31 << 14) 1244 1.1 riastrad # define R300_FPI2_ARG2A_NEG (1 << 19) 1245 1.1 riastrad /* GUESS */ 1246 1.1 riastrad # define R300_FPI2_ARG2A_ABS (1 << 20) 1247 1.1 riastrad # define R300_FPI2_SPECIAL_LRP (1 << 21) 1248 1.1 riastrad # define R300_FPI2_OUTA_MAD (0 << 23) 1249 1.1 riastrad # define R300_FPI2_OUTA_DP4 (1 << 23) 1250 1.1 riastrad # define R300_FPI2_OUTA_MIN (2 << 23) 1251 1.1 riastrad # define R300_FPI2_OUTA_MAX (3 << 23) 1252 1.1 riastrad # define R300_FPI2_OUTA_CMP (6 << 23) 1253 1.1 riastrad # define R300_FPI2_OUTA_FRC (7 << 23) 1254 1.1 riastrad # define R300_FPI2_OUTA_EX2 (8 << 23) 1255 1.1 riastrad # define R300_FPI2_OUTA_LG2 (9 << 23) 1256 1.1 riastrad # define R300_FPI2_OUTA_RCP (10 << 23) 1257 1.1 riastrad # define R300_FPI2_OUTA_RSQ (11 << 23) 1258 1.1 riastrad # define R300_FPI2_OUTA_SAT (1 << 30) 1259 1.1 riastrad # define R300_FPI2_UNKNOWN_31 (1 << 31) 1260 1.1 riastrad /* END: Fragment program instruction set */ 1261 1.1 riastrad 1262 1.1 riastrad /* Fog state and color */ 1263 1.1 riastrad #define R300_RE_FOG_STATE 0x4BC0 1264 1.1 riastrad # define R300_FOG_ENABLE (1 << 0) 1265 1.1 riastrad # define R300_FOG_MODE_LINEAR (0 << 1) 1266 1.1 riastrad # define R300_FOG_MODE_EXP (1 << 1) 1267 1.1 riastrad # define R300_FOG_MODE_EXP2 (2 << 1) 1268 1.1 riastrad # define R300_FOG_MODE_MASK (3 << 1) 1269 1.1 riastrad #define R300_FOG_COLOR_R 0x4BC8 1270 1.1 riastrad #define R300_FOG_COLOR_G 0x4BCC 1271 1.1 riastrad #define R300_FOG_COLOR_B 0x4BD0 1272 1.1 riastrad 1273 1.1 riastrad #define R300_PP_ALPHA_TEST 0x4BD4 1274 1.1 riastrad # define R300_REF_ALPHA_MASK 0x000000ff 1275 1.1 riastrad # define R300_ALPHA_TEST_FAIL (0 << 8) 1276 1.1 riastrad # define R300_ALPHA_TEST_LESS (1 << 8) 1277 1.1 riastrad # define R300_ALPHA_TEST_LEQUAL (3 << 8) 1278 1.1 riastrad # define R300_ALPHA_TEST_EQUAL (2 << 8) 1279 1.1 riastrad # define R300_ALPHA_TEST_GEQUAL (6 << 8) 1280 1.1 riastrad # define R300_ALPHA_TEST_GREATER (4 << 8) 1281 1.1 riastrad # define R300_ALPHA_TEST_NEQUAL (5 << 8) 1282 1.1 riastrad # define R300_ALPHA_TEST_PASS (7 << 8) 1283 1.1 riastrad # define R300_ALPHA_TEST_OP_MASK (7 << 8) 1284 1.1 riastrad # define R300_ALPHA_TEST_ENABLE (1 << 11) 1285 1.1 riastrad 1286 1.1 riastrad /* gap */ 1287 1.1 riastrad 1288 1.1 riastrad /* Fragment program parameters in 7.16 floating point */ 1289 1.1 riastrad #define R300_PFS_PARAM_0_X 0x4C00 1290 1.1 riastrad #define R300_PFS_PARAM_0_Y 0x4C04 1291 1.1 riastrad #define R300_PFS_PARAM_0_Z 0x4C08 1292 1.1 riastrad #define R300_PFS_PARAM_0_W 0x4C0C 1293 1.1 riastrad /* GUESS: PARAM_31 is last, based on native limits reported by fglrx */ 1294 1.1 riastrad #define R300_PFS_PARAM_31_X 0x4DF0 1295 1.1 riastrad #define R300_PFS_PARAM_31_Y 0x4DF4 1296 1.1 riastrad #define R300_PFS_PARAM_31_Z 0x4DF8 1297 1.1 riastrad #define R300_PFS_PARAM_31_W 0x4DFC 1298 1.1 riastrad 1299 1.1 riastrad /* Notes: 1300 1.1 riastrad * - AFAIK fglrx always sets BLEND_UNKNOWN when blending is used in 1301 1.1 riastrad * the application 1302 1.1 riastrad * - AFAIK fglrx always sets BLEND_NO_SEPARATE when CBLEND and ABLEND 1303 1.1 riastrad * are set to the same 1304 1.1 riastrad * function (both registers are always set up completely in any case) 1305 1.1 riastrad * - Most blend flags are simply copied from R200 and not tested yet 1306 1.1 riastrad */ 1307 1.1 riastrad #define R300_RB3D_CBLEND 0x4E04 1308 1.1 riastrad #define R300_RB3D_ABLEND 0x4E08 1309 1.1 riastrad /* the following only appear in CBLEND */ 1310 1.1 riastrad # define R300_BLEND_ENABLE (1 << 0) 1311 1.1 riastrad # define R300_BLEND_UNKNOWN (3 << 1) 1312 1.1 riastrad # define R300_BLEND_NO_SEPARATE (1 << 3) 1313 1.1 riastrad /* the following are shared between CBLEND and ABLEND */ 1314 1.1 riastrad # define R300_FCN_MASK (3 << 12) 1315 1.1 riastrad # define R300_COMB_FCN_ADD_CLAMP (0 << 12) 1316 1.1 riastrad # define R300_COMB_FCN_ADD_NOCLAMP (1 << 12) 1317 1.1 riastrad # define R300_COMB_FCN_SUB_CLAMP (2 << 12) 1318 1.1 riastrad # define R300_COMB_FCN_SUB_NOCLAMP (3 << 12) 1319 1.1 riastrad # define R300_COMB_FCN_MIN (4 << 12) 1320 1.1 riastrad # define R300_COMB_FCN_MAX (5 << 12) 1321 1.1 riastrad # define R300_COMB_FCN_RSUB_CLAMP (6 << 12) 1322 1.1 riastrad # define R300_COMB_FCN_RSUB_NOCLAMP (7 << 12) 1323 1.1 riastrad # define R300_BLEND_GL_ZERO (32) 1324 1.1 riastrad # define R300_BLEND_GL_ONE (33) 1325 1.1 riastrad # define R300_BLEND_GL_SRC_COLOR (34) 1326 1.1 riastrad # define R300_BLEND_GL_ONE_MINUS_SRC_COLOR (35) 1327 1.1 riastrad # define R300_BLEND_GL_DST_COLOR (36) 1328 1.1 riastrad # define R300_BLEND_GL_ONE_MINUS_DST_COLOR (37) 1329 1.1 riastrad # define R300_BLEND_GL_SRC_ALPHA (38) 1330 1.1 riastrad # define R300_BLEND_GL_ONE_MINUS_SRC_ALPHA (39) 1331 1.1 riastrad # define R300_BLEND_GL_DST_ALPHA (40) 1332 1.1 riastrad # define R300_BLEND_GL_ONE_MINUS_DST_ALPHA (41) 1333 1.1 riastrad # define R300_BLEND_GL_SRC_ALPHA_SATURATE (42) 1334 1.1 riastrad # define R300_BLEND_GL_CONST_COLOR (43) 1335 1.1 riastrad # define R300_BLEND_GL_ONE_MINUS_CONST_COLOR (44) 1336 1.1 riastrad # define R300_BLEND_GL_CONST_ALPHA (45) 1337 1.1 riastrad # define R300_BLEND_GL_ONE_MINUS_CONST_ALPHA (46) 1338 1.1 riastrad # define R300_BLEND_MASK (63) 1339 1.1 riastrad # define R300_SRC_BLEND_SHIFT (16) 1340 1.1 riastrad # define R300_DST_BLEND_SHIFT (24) 1341 1.1 riastrad #define R300_RB3D_BLEND_COLOR 0x4E10 1342 1.1 riastrad #define R300_RB3D_COLORMASK 0x4E0C 1343 1.1 riastrad # define R300_COLORMASK0_B (1<<0) 1344 1.1 riastrad # define R300_COLORMASK0_G (1<<1) 1345 1.1 riastrad # define R300_COLORMASK0_R (1<<2) 1346 1.1 riastrad # define R300_COLORMASK0_A (1<<3) 1347 1.1 riastrad 1348 1.1 riastrad /* gap */ 1349 1.1 riastrad 1350 1.1 riastrad #define R300_RB3D_COLOROFFSET0 0x4E28 1351 1.1 riastrad # define R300_COLOROFFSET_MASK 0xFFFFFFF0 /* GUESS */ 1352 1.1 riastrad #define R300_RB3D_COLOROFFSET1 0x4E2C /* GUESS */ 1353 1.1 riastrad #define R300_RB3D_COLOROFFSET2 0x4E30 /* GUESS */ 1354 1.1 riastrad #define R300_RB3D_COLOROFFSET3 0x4E34 /* GUESS */ 1355 1.1 riastrad 1356 1.1 riastrad /* gap */ 1357 1.1 riastrad 1358 1.1 riastrad /* Bit 16: Larger tiles 1359 1.1 riastrad * Bit 17: 4x2 tiles 1360 1.1 riastrad * Bit 18: Extremely weird tile like, but some pixels duplicated? 1361 1.1 riastrad */ 1362 1.1 riastrad #define R300_RB3D_COLORPITCH0 0x4E38 1363 1.1 riastrad # define R300_COLORPITCH_MASK 0x00001FF8 /* GUESS */ 1364 1.1 riastrad # define R300_COLOR_TILE_ENABLE (1 << 16) /* GUESS */ 1365 1.1 riastrad # define R300_COLOR_MICROTILE_ENABLE (1 << 17) /* GUESS */ 1366 1.1 riastrad # define R300_COLOR_MICROTILE_SQUARE_ENABLE (2 << 17) 1367 1.1 riastrad # define R300_COLOR_ENDIAN_NO_SWAP (0 << 18) /* GUESS */ 1368 1.1 riastrad # define R300_COLOR_ENDIAN_WORD_SWAP (1 << 18) /* GUESS */ 1369 1.1 riastrad # define R300_COLOR_ENDIAN_DWORD_SWAP (2 << 18) /* GUESS */ 1370 1.1 riastrad # define R300_COLOR_FORMAT_RGB565 (2 << 22) 1371 1.1 riastrad # define R300_COLOR_FORMAT_ARGB8888 (3 << 22) 1372 1.1 riastrad #define R300_RB3D_COLORPITCH1 0x4E3C /* GUESS */ 1373 1.1 riastrad #define R300_RB3D_COLORPITCH2 0x4E40 /* GUESS */ 1374 1.1 riastrad #define R300_RB3D_COLORPITCH3 0x4E44 /* GUESS */ 1375 1.1 riastrad 1376 1.1 riastrad #define R300_RB3D_AARESOLVE_OFFSET 0x4E80 1377 1.1 riastrad #define R300_RB3D_AARESOLVE_PITCH 0x4E84 1378 1.1 riastrad #define R300_RB3D_AARESOLVE_CTL 0x4E88 1379 1.1 riastrad /* gap */ 1380 1.1 riastrad 1381 1.1 riastrad /* Guess by Vladimir. 1382 1.1 riastrad * Set to 0A before 3D operations, set to 02 afterwards. 1383 1.1 riastrad */ 1384 1.1 riastrad /*#define R300_RB3D_DSTCACHE_CTLSTAT 0x4E4C*/ 1385 1.1 riastrad # define R300_RB3D_DSTCACHE_UNKNOWN_02 0x00000002 1386 1.1 riastrad # define R300_RB3D_DSTCACHE_UNKNOWN_0A 0x0000000A 1387 1.1 riastrad 1388 1.1 riastrad /* gap */ 1389 1.1 riastrad /* There seems to be no "write only" setting, so use Z-test = ALWAYS 1390 1.1 riastrad * for this. 1391 1.1 riastrad * Bit (1<<8) is the "test" bit. so plain write is 6 - vd 1392 1.1 riastrad */ 1393 1.1 riastrad #define R300_ZB_CNTL 0x4F00 1394 1.1 riastrad # define R300_STENCIL_ENABLE (1 << 0) 1395 1.1 riastrad # define R300_Z_ENABLE (1 << 1) 1396 1.1 riastrad # define R300_Z_WRITE_ENABLE (1 << 2) 1397 1.1 riastrad # define R300_Z_SIGNED_COMPARE (1 << 3) 1398 1.1 riastrad # define R300_STENCIL_FRONT_BACK (1 << 4) 1399 1.1 riastrad 1400 1.1 riastrad #define R300_ZB_ZSTENCILCNTL 0x4f04 1401 1.1 riastrad /* functions */ 1402 1.1 riastrad # define R300_ZS_NEVER 0 1403 1.1 riastrad # define R300_ZS_LESS 1 1404 1.1 riastrad # define R300_ZS_LEQUAL 2 1405 1.1 riastrad # define R300_ZS_EQUAL 3 1406 1.1 riastrad # define R300_ZS_GEQUAL 4 1407 1.1 riastrad # define R300_ZS_GREATER 5 1408 1.1 riastrad # define R300_ZS_NOTEQUAL 6 1409 1.1 riastrad # define R300_ZS_ALWAYS 7 1410 1.1 riastrad # define R300_ZS_MASK 7 1411 1.1 riastrad /* operations */ 1412 1.1 riastrad # define R300_ZS_KEEP 0 1413 1.1 riastrad # define R300_ZS_ZERO 1 1414 1.1 riastrad # define R300_ZS_REPLACE 2 1415 1.1 riastrad # define R300_ZS_INCR 3 1416 1.1 riastrad # define R300_ZS_DECR 4 1417 1.1 riastrad # define R300_ZS_INVERT 5 1418 1.1 riastrad # define R300_ZS_INCR_WRAP 6 1419 1.1 riastrad # define R300_ZS_DECR_WRAP 7 1420 1.1 riastrad # define R300_Z_FUNC_SHIFT 0 1421 1.1 riastrad /* front and back refer to operations done for front 1422 1.1 riastrad and back faces, i.e. separate stencil function support */ 1423 1.1 riastrad # define R300_S_FRONT_FUNC_SHIFT 3 1424 1.1 riastrad # define R300_S_FRONT_SFAIL_OP_SHIFT 6 1425 1.1 riastrad # define R300_S_FRONT_ZPASS_OP_SHIFT 9 1426 1.1 riastrad # define R300_S_FRONT_ZFAIL_OP_SHIFT 12 1427 1.1 riastrad # define R300_S_BACK_FUNC_SHIFT 15 1428 1.1 riastrad # define R300_S_BACK_SFAIL_OP_SHIFT 18 1429 1.1 riastrad # define R300_S_BACK_ZPASS_OP_SHIFT 21 1430 1.1 riastrad # define R300_S_BACK_ZFAIL_OP_SHIFT 24 1431 1.1 riastrad 1432 1.1 riastrad #define R300_ZB_STENCILREFMASK 0x4f08 1433 1.1 riastrad # define R300_STENCILREF_SHIFT 0 1434 1.1 riastrad # define R300_STENCILREF_MASK 0x000000ff 1435 1.1 riastrad # define R300_STENCILMASK_SHIFT 8 1436 1.1 riastrad # define R300_STENCILMASK_MASK 0x0000ff00 1437 1.1 riastrad # define R300_STENCILWRITEMASK_SHIFT 16 1438 1.1 riastrad # define R300_STENCILWRITEMASK_MASK 0x00ff0000 1439 1.1 riastrad 1440 1.1 riastrad /* gap */ 1441 1.1 riastrad 1442 1.1 riastrad #define R300_ZB_FORMAT 0x4f10 1443 1.1 riastrad # define R300_DEPTHFORMAT_16BIT_INT_Z (0 << 0) 1444 1.1 riastrad # define R300_DEPTHFORMAT_16BIT_13E3 (1 << 0) 1445 1.1 riastrad # define R300_DEPTHFORMAT_24BIT_INT_Z_8BIT_STENCIL (2 << 0) 1446 1.1 riastrad /* reserved up to (15 << 0) */ 1447 1.1 riastrad # define R300_INVERT_13E3_LEADING_ONES (0 << 4) 1448 1.1 riastrad # define R300_INVERT_13E3_LEADING_ZEROS (1 << 4) 1449 1.1 riastrad 1450 1.1 riastrad #define R300_ZB_ZTOP 0x4F14 1451 1.1 riastrad # define R300_ZTOP_DISABLE (0 << 0) 1452 1.1 riastrad # define R300_ZTOP_ENABLE (1 << 0) 1453 1.1 riastrad 1454 1.1 riastrad /* gap */ 1455 1.1 riastrad 1456 1.1 riastrad #define R300_ZB_ZCACHE_CTLSTAT 0x4f18 1457 1.1 riastrad # define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_NO_EFFECT (0 << 0) 1458 1.1 riastrad # define R300_ZB_ZCACHE_CTLSTAT_ZC_FLUSH_FLUSH_AND_FREE (1 << 0) 1459 1.1 riastrad # define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_NO_EFFECT (0 << 1) 1460 1.1 riastrad # define R300_ZB_ZCACHE_CTLSTAT_ZC_FREE_FREE (1 << 1) 1461 1.1 riastrad # define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_IDLE (0 << 31) 1462 1.1 riastrad # define R300_ZB_ZCACHE_CTLSTAT_ZC_BUSY_BUSY (1 << 31) 1463 1.1 riastrad 1464 1.1 riastrad #define R300_ZB_BW_CNTL 0x4f1c 1465 1.1 riastrad # define R300_HIZ_DISABLE (0 << 0) 1466 1.1 riastrad # define R300_HIZ_ENABLE (1 << 0) 1467 1.1 riastrad # define R300_HIZ_MIN (0 << 1) 1468 1.1 riastrad # define R300_HIZ_MAX (1 << 1) 1469 1.1 riastrad # define R300_FAST_FILL_DISABLE (0 << 2) 1470 1.1 riastrad # define R300_FAST_FILL_ENABLE (1 << 2) 1471 1.1 riastrad # define R300_RD_COMP_DISABLE (0 << 3) 1472 1.1 riastrad # define R300_RD_COMP_ENABLE (1 << 3) 1473 1.1 riastrad # define R300_WR_COMP_DISABLE (0 << 4) 1474 1.1 riastrad # define R300_WR_COMP_ENABLE (1 << 4) 1475 1.1 riastrad # define R300_ZB_CB_CLEAR_RMW (0 << 5) 1476 1.1 riastrad # define R300_ZB_CB_CLEAR_CACHE_LINEAR (1 << 5) 1477 1.1 riastrad # define R300_FORCE_COMPRESSED_STENCIL_VALUE_DISABLE (0 << 6) 1478 1.1 riastrad # define R300_FORCE_COMPRESSED_STENCIL_VALUE_ENABLE (1 << 6) 1479 1.1 riastrad 1480 1.1 riastrad # define R500_ZEQUAL_OPTIMIZE_ENABLE (0 << 7) 1481 1.1 riastrad # define R500_ZEQUAL_OPTIMIZE_DISABLE (1 << 7) 1482 1.1 riastrad # define R500_SEQUAL_OPTIMIZE_ENABLE (0 << 8) 1483 1.1 riastrad # define R500_SEQUAL_OPTIMIZE_DISABLE (1 << 8) 1484 1.1 riastrad 1485 1.1 riastrad # define R500_BMASK_ENABLE (0 << 10) 1486 1.1 riastrad # define R500_BMASK_DISABLE (1 << 10) 1487 1.1 riastrad # define R500_HIZ_EQUAL_REJECT_DISABLE (0 << 11) 1488 1.1 riastrad # define R500_HIZ_EQUAL_REJECT_ENABLE (1 << 11) 1489 1.1 riastrad # define R500_HIZ_FP_EXP_BITS_DISABLE (0 << 12) 1490 1.1 riastrad # define R500_HIZ_FP_EXP_BITS_1 (1 << 12) 1491 1.1 riastrad # define R500_HIZ_FP_EXP_BITS_2 (2 << 12) 1492 1.1 riastrad # define R500_HIZ_FP_EXP_BITS_3 (3 << 12) 1493 1.1 riastrad # define R500_HIZ_FP_EXP_BITS_4 (4 << 12) 1494 1.1 riastrad # define R500_HIZ_FP_EXP_BITS_5 (5 << 12) 1495 1.1 riastrad # define R500_HIZ_FP_INVERT_LEADING_ONES (0 << 15) 1496 1.1 riastrad # define R500_HIZ_FP_INVERT_LEADING_ZEROS (1 << 15) 1497 1.1 riastrad # define R500_TILE_OVERWRITE_RECOMPRESSION_ENABLE (0 << 16) 1498 1.1 riastrad # define R500_TILE_OVERWRITE_RECOMPRESSION_DISABLE (1 << 16) 1499 1.1 riastrad # define R500_CONTIGUOUS_6XAA_SAMPLES_ENABLE (0 << 17) 1500 1.1 riastrad # define R500_CONTIGUOUS_6XAA_SAMPLES_DISABLE (1 << 17) 1501 1.1 riastrad # define R500_PEQ_PACKING_DISABLE (0 << 18) 1502 1.1 riastrad # define R500_PEQ_PACKING_ENABLE (1 << 18) 1503 1.1 riastrad # define R500_COVERED_PTR_MASKING_DISABLE (0 << 18) 1504 1.1 riastrad # define R500_COVERED_PTR_MASKING_ENABLE (1 << 18) 1505 1.1 riastrad 1506 1.1 riastrad 1507 1.1 riastrad /* gap */ 1508 1.1 riastrad 1509 1.1 riastrad /* Z Buffer Address Offset. 1510 1.1 riastrad * Bits 31 to 5 are used for aligned Z buffer address offset for macro tiles. 1511 1.1 riastrad */ 1512 1.1 riastrad #define R300_ZB_DEPTHOFFSET 0x4f20 1513 1.1 riastrad 1514 1.1 riastrad /* Z Buffer Pitch and Endian Control */ 1515 1.1 riastrad #define R300_ZB_DEPTHPITCH 0x4f24 1516 1.1 riastrad # define R300_DEPTHPITCH_MASK 0x00003FFC 1517 1.1 riastrad # define R300_DEPTHMACROTILE_DISABLE (0 << 16) 1518 1.1 riastrad # define R300_DEPTHMACROTILE_ENABLE (1 << 16) 1519 1.1 riastrad # define R300_DEPTHMICROTILE_LINEAR (0 << 17) 1520 1.1 riastrad # define R300_DEPTHMICROTILE_TILED (1 << 17) 1521 1.1 riastrad # define R300_DEPTHMICROTILE_TILED_SQUARE (2 << 17) 1522 1.1 riastrad # define R300_DEPTHENDIAN_NO_SWAP (0 << 18) 1523 1.1 riastrad # define R300_DEPTHENDIAN_WORD_SWAP (1 << 18) 1524 1.1 riastrad # define R300_DEPTHENDIAN_DWORD_SWAP (2 << 18) 1525 1.1 riastrad # define R300_DEPTHENDIAN_HALF_DWORD_SWAP (3 << 18) 1526 1.1 riastrad 1527 1.1 riastrad /* Z Buffer Clear Value */ 1528 1.1 riastrad #define R300_ZB_DEPTHCLEARVALUE 0x4f28 1529 1.1 riastrad 1530 1.1 riastrad #define R300_ZB_ZMASK_OFFSET 0x4f30 1531 1.1 riastrad #define R300_ZB_ZMASK_PITCH 0x4f34 1532 1.1 riastrad #define R300_ZB_ZMASK_WRINDEX 0x4f38 1533 1.1 riastrad #define R300_ZB_ZMASK_DWORD 0x4f3c 1534 1.1 riastrad #define R300_ZB_ZMASK_RDINDEX 0x4f40 1535 1.1 riastrad 1536 1.1 riastrad /* Hierarchical Z Memory Offset */ 1537 1.1 riastrad #define R300_ZB_HIZ_OFFSET 0x4f44 1538 1.1 riastrad 1539 1.1 riastrad /* Hierarchical Z Write Index */ 1540 1.1 riastrad #define R300_ZB_HIZ_WRINDEX 0x4f48 1541 1.1 riastrad 1542 1.1 riastrad /* Hierarchical Z Data */ 1543 1.1 riastrad #define R300_ZB_HIZ_DWORD 0x4f4c 1544 1.1 riastrad 1545 1.1 riastrad /* Hierarchical Z Read Index */ 1546 1.1 riastrad #define R300_ZB_HIZ_RDINDEX 0x4f50 1547 1.1 riastrad 1548 1.1 riastrad /* Hierarchical Z Pitch */ 1549 1.1 riastrad #define R300_ZB_HIZ_PITCH 0x4f54 1550 1.1 riastrad 1551 1.1 riastrad /* Z Buffer Z Pass Counter Data */ 1552 1.1 riastrad #define R300_ZB_ZPASS_DATA 0x4f58 1553 1.1 riastrad 1554 1.1 riastrad /* Z Buffer Z Pass Counter Address */ 1555 1.1 riastrad #define R300_ZB_ZPASS_ADDR 0x4f5c 1556 1.1 riastrad 1557 1.1 riastrad /* Depth buffer X and Y coordinate offset */ 1558 1.1 riastrad #define R300_ZB_DEPTHXY_OFFSET 0x4f60 1559 1.1 riastrad # define R300_DEPTHX_OFFSET_SHIFT 1 1560 1.1 riastrad # define R300_DEPTHX_OFFSET_MASK 0x000007FE 1561 1.1 riastrad # define R300_DEPTHY_OFFSET_SHIFT 17 1562 1.1 riastrad # define R300_DEPTHY_OFFSET_MASK 0x07FE0000 1563 1.1 riastrad 1564 1.1 riastrad /* Sets the fifo sizes */ 1565 1.1 riastrad #define R500_ZB_FIFO_SIZE 0x4fd0 1566 1.1 riastrad # define R500_OP_FIFO_SIZE_FULL (0 << 0) 1567 1.1 riastrad # define R500_OP_FIFO_SIZE_HALF (1 << 0) 1568 1.1 riastrad # define R500_OP_FIFO_SIZE_QUATER (2 << 0) 1569 1.1 riastrad # define R500_OP_FIFO_SIZE_EIGTHS (4 << 0) 1570 1.1 riastrad 1571 1.1 riastrad /* Stencil Reference Value and Mask for backfacing quads */ 1572 1.1 riastrad /* R300_ZB_STENCILREFMASK handles front face */ 1573 1.1 riastrad #define R500_ZB_STENCILREFMASK_BF 0x4fd4 1574 1.1 riastrad # define R500_STENCILREF_SHIFT 0 1575 1.1 riastrad # define R500_STENCILREF_MASK 0x000000ff 1576 1.1 riastrad # define R500_STENCILMASK_SHIFT 8 1577 1.1 riastrad # define R500_STENCILMASK_MASK 0x0000ff00 1578 1.1 riastrad # define R500_STENCILWRITEMASK_SHIFT 16 1579 1.1 riastrad # define R500_STENCILWRITEMASK_MASK 0x00ff0000 1580 1.1 riastrad 1581 1.1 riastrad /* BEGIN: Vertex program instruction set */ 1582 1.1 riastrad 1583 1.1 riastrad /* Every instruction is four dwords long: 1584 1.1 riastrad * DWORD 0: output and opcode 1585 1.1 riastrad * DWORD 1: first argument 1586 1.1 riastrad * DWORD 2: second argument 1587 1.1 riastrad * DWORD 3: third argument 1588 1.1 riastrad * 1589 1.1 riastrad * Notes: 1590 1.1 riastrad * - ABS r, a is implemented as MAX r, a, -a 1591 1.1 riastrad * - MOV is implemented as ADD to zero 1592 1.1 riastrad * - XPD is implemented as MUL + MAD 1593 1.1 riastrad * - FLR is implemented as FRC + ADD 1594 1.1 riastrad * - apparently, fglrx tries to schedule instructions so that there is at 1595 1.1 riastrad * least one instruction between the write to a temporary and the first 1596 1.1 riastrad * read from said temporary; however, violations of this scheduling are 1597 1.1 riastrad * allowed 1598 1.1 riastrad * - register indices seem to be unrelated with OpenGL aliasing to 1599 1.1 riastrad * conventional state 1600 1.1 riastrad * - only one attribute and one parameter can be loaded at a time; however, 1601 1.1 riastrad * the same attribute/parameter can be used for more than one argument 1602 1.1 riastrad * - the second software argument for POW is the third hardware argument 1603 1.1 riastrad * (no idea why) 1604 1.1 riastrad * - MAD with only temporaries as input seems to use VPI_OUT_SELECT_MAD_2 1605 1.1 riastrad * 1606 1.1 riastrad * There is some magic surrounding LIT: 1607 1.1 riastrad * The single argument is replicated across all three inputs, but swizzled: 1608 1.1 riastrad * First argument: xyzy 1609 1.1 riastrad * Second argument: xyzx 1610 1.1 riastrad * Third argument: xyzw 1611 1.1 riastrad * Whenever the result is used later in the fragment program, fglrx forces 1612 1.1 riastrad * x and w to be 1.0 in the input selection; I don't know whether this is 1613 1.1 riastrad * strictly necessary 1614 1.1 riastrad */ 1615 1.1 riastrad #define R300_VPI_OUT_OP_DOT (1 << 0) 1616 1.1 riastrad #define R300_VPI_OUT_OP_MUL (2 << 0) 1617 1.1 riastrad #define R300_VPI_OUT_OP_ADD (3 << 0) 1618 1.1 riastrad #define R300_VPI_OUT_OP_MAD (4 << 0) 1619 1.1 riastrad #define R300_VPI_OUT_OP_DST (5 << 0) 1620 1.1 riastrad #define R300_VPI_OUT_OP_FRC (6 << 0) 1621 1.1 riastrad #define R300_VPI_OUT_OP_MAX (7 << 0) 1622 1.1 riastrad #define R300_VPI_OUT_OP_MIN (8 << 0) 1623 1.1 riastrad #define R300_VPI_OUT_OP_SGE (9 << 0) 1624 1.1 riastrad #define R300_VPI_OUT_OP_SLT (10 << 0) 1625 1.1 riastrad /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, vector(scalar, vector) */ 1626 1.1 riastrad #define R300_VPI_OUT_OP_UNK12 (12 << 0) 1627 1.1 riastrad #define R300_VPI_OUT_OP_ARL (13 << 0) 1628 1.1 riastrad #define R300_VPI_OUT_OP_EXP (65 << 0) 1629 1.1 riastrad #define R300_VPI_OUT_OP_LOG (66 << 0) 1630 1.1 riastrad /* Used in fog computations, scalar(scalar) */ 1631 1.1 riastrad #define R300_VPI_OUT_OP_UNK67 (67 << 0) 1632 1.1 riastrad #define R300_VPI_OUT_OP_LIT (68 << 0) 1633 1.1 riastrad #define R300_VPI_OUT_OP_POW (69 << 0) 1634 1.1 riastrad #define R300_VPI_OUT_OP_RCP (70 << 0) 1635 1.1 riastrad #define R300_VPI_OUT_OP_RSQ (72 << 0) 1636 1.1 riastrad /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, scalar(scalar) */ 1637 1.1 riastrad #define R300_VPI_OUT_OP_UNK73 (73 << 0) 1638 1.1 riastrad #define R300_VPI_OUT_OP_EX2 (75 << 0) 1639 1.1 riastrad #define R300_VPI_OUT_OP_LG2 (76 << 0) 1640 1.1 riastrad #define R300_VPI_OUT_OP_MAD_2 (128 << 0) 1641 1.1 riastrad /* all temps, vector(scalar, vector, vector) */ 1642 1.1 riastrad #define R300_VPI_OUT_OP_UNK129 (129 << 0) 1643 1.1 riastrad 1644 1.1 riastrad #define R300_VPI_OUT_REG_CLASS_TEMPORARY (0 << 8) 1645 1.1 riastrad #define R300_VPI_OUT_REG_CLASS_ADDR (1 << 8) 1646 1.1 riastrad #define R300_VPI_OUT_REG_CLASS_RESULT (2 << 8) 1647 1.1 riastrad #define R300_VPI_OUT_REG_CLASS_MASK (31 << 8) 1648 1.1 riastrad 1649 1.1 riastrad #define R300_VPI_OUT_REG_INDEX_SHIFT 13 1650 1.1 riastrad /* GUESS based on fglrx native limits */ 1651 1.1 riastrad #define R300_VPI_OUT_REG_INDEX_MASK (31 << 13) 1652 1.1 riastrad 1653 1.1 riastrad #define R300_VPI_OUT_WRITE_X (1 << 20) 1654 1.1 riastrad #define R300_VPI_OUT_WRITE_Y (1 << 21) 1655 1.1 riastrad #define R300_VPI_OUT_WRITE_Z (1 << 22) 1656 1.1 riastrad #define R300_VPI_OUT_WRITE_W (1 << 23) 1657 1.1 riastrad 1658 1.1 riastrad #define R300_VPI_IN_REG_CLASS_TEMPORARY (0 << 0) 1659 1.1 riastrad #define R300_VPI_IN_REG_CLASS_ATTRIBUTE (1 << 0) 1660 1.1 riastrad #define R300_VPI_IN_REG_CLASS_PARAMETER (2 << 0) 1661 1.1 riastrad #define R300_VPI_IN_REG_CLASS_NONE (9 << 0) 1662 1.1 riastrad #define R300_VPI_IN_REG_CLASS_MASK (31 << 0) 1663 1.1 riastrad 1664 1.1 riastrad #define R300_VPI_IN_REG_INDEX_SHIFT 5 1665 1.1 riastrad /* GUESS based on fglrx native limits */ 1666 1.1 riastrad #define R300_VPI_IN_REG_INDEX_MASK (255 << 5) 1667 1.1 riastrad 1668 1.1 riastrad /* The R300 can select components from the input register arbitrarily. 1669 1.1 riastrad * Use the following constants, shifted by the component shift you 1670 1.1 riastrad * want to select 1671 1.1 riastrad */ 1672 1.1 riastrad #define R300_VPI_IN_SELECT_X 0 1673 1.1 riastrad #define R300_VPI_IN_SELECT_Y 1 1674 1.1 riastrad #define R300_VPI_IN_SELECT_Z 2 1675 1.1 riastrad #define R300_VPI_IN_SELECT_W 3 1676 1.1 riastrad #define R300_VPI_IN_SELECT_ZERO 4 1677 1.1 riastrad #define R300_VPI_IN_SELECT_ONE 5 1678 1.1 riastrad #define R300_VPI_IN_SELECT_MASK 7 1679 1.1 riastrad 1680 1.1 riastrad #define R300_VPI_IN_X_SHIFT 13 1681 1.1 riastrad #define R300_VPI_IN_Y_SHIFT 16 1682 1.1 riastrad #define R300_VPI_IN_Z_SHIFT 19 1683 1.1 riastrad #define R300_VPI_IN_W_SHIFT 22 1684 1.1 riastrad 1685 1.1 riastrad #define R300_VPI_IN_NEG_X (1 << 25) 1686 1.1 riastrad #define R300_VPI_IN_NEG_Y (1 << 26) 1687 1.1 riastrad #define R300_VPI_IN_NEG_Z (1 << 27) 1688 1.1 riastrad #define R300_VPI_IN_NEG_W (1 << 28) 1689 1.1 riastrad /* END: Vertex program instruction set */ 1690 1.1 riastrad 1691 1.1 riastrad /* BEGIN: Packet 3 commands */ 1692 1.1 riastrad 1693 1.1 riastrad /* A primitive emission dword. */ 1694 1.1 riastrad #define R300_PRIM_TYPE_NONE (0 << 0) 1695 1.1 riastrad #define R300_PRIM_TYPE_POINT (1 << 0) 1696 1.1 riastrad #define R300_PRIM_TYPE_LINE (2 << 0) 1697 1.1 riastrad #define R300_PRIM_TYPE_LINE_STRIP (3 << 0) 1698 1.1 riastrad #define R300_PRIM_TYPE_TRI_LIST (4 << 0) 1699 1.1 riastrad #define R300_PRIM_TYPE_TRI_FAN (5 << 0) 1700 1.1 riastrad #define R300_PRIM_TYPE_TRI_STRIP (6 << 0) 1701 1.1 riastrad #define R300_PRIM_TYPE_TRI_TYPE2 (7 << 0) 1702 1.1 riastrad #define R300_PRIM_TYPE_RECT_LIST (8 << 0) 1703 1.1 riastrad #define R300_PRIM_TYPE_3VRT_POINT_LIST (9 << 0) 1704 1.1 riastrad #define R300_PRIM_TYPE_3VRT_LINE_LIST (10 << 0) 1705 1.1 riastrad /* GUESS (based on r200) */ 1706 1.1 riastrad #define R300_PRIM_TYPE_POINT_SPRITES (11 << 0) 1707 1.1 riastrad #define R300_PRIM_TYPE_LINE_LOOP (12 << 0) 1708 1.1 riastrad #define R300_PRIM_TYPE_QUADS (13 << 0) 1709 1.1 riastrad #define R300_PRIM_TYPE_QUAD_STRIP (14 << 0) 1710 1.1 riastrad #define R300_PRIM_TYPE_POLYGON (15 << 0) 1711 1.1 riastrad #define R300_PRIM_TYPE_MASK 0xF 1712 1.1 riastrad #define R300_PRIM_WALK_IND (1 << 4) 1713 1.1 riastrad #define R300_PRIM_WALK_LIST (2 << 4) 1714 1.1 riastrad #define R300_PRIM_WALK_RING (3 << 4) 1715 1.1 riastrad #define R300_PRIM_WALK_MASK (3 << 4) 1716 1.1 riastrad /* GUESS (based on r200) */ 1717 1.1 riastrad #define R300_PRIM_COLOR_ORDER_BGRA (0 << 6) 1718 1.1 riastrad #define R300_PRIM_COLOR_ORDER_RGBA (1 << 6) 1719 1.1 riastrad #define R300_PRIM_NUM_VERTICES_SHIFT 16 1720 1.1 riastrad #define R300_PRIM_NUM_VERTICES_MASK 0xffff 1721 1.1 riastrad 1722 1.1 riastrad /* Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR. 1723 1.1 riastrad * Two parameter dwords: 1724 1.1 riastrad * 0. The first parameter appears to be always 0 1725 1.1 riastrad * 1. The second parameter is a standard primitive emission dword. 1726 1.1 riastrad */ 1727 1.1 riastrad #define R300_PACKET3_3D_DRAW_VBUF 0x00002800 1728 1.1 riastrad 1729 1.1 riastrad /* Specify the full set of vertex arrays as (address, stride). 1730 1.1 riastrad * The first parameter is the number of vertex arrays specified. 1731 1.1 riastrad * The rest of the command is a variable length list of blocks, where 1732 1.1 riastrad * each block is three dwords long and specifies two arrays. 1733 1.1 riastrad * The first dword of a block is split into two words, the lower significant 1734 1.1 riastrad * word refers to the first array, the more significant word to the second 1735 1.1 riastrad * array in the block. 1736 1.1 riastrad * The low byte of each word contains the size of an array entry in dwords, 1737 1.1 riastrad * the high byte contains the stride of the array. 1738 1.1 riastrad * The second dword of a block contains the pointer to the first array, 1739 1.1 riastrad * the third dword of a block contains the pointer to the second array. 1740 1.1 riastrad * Note that if the total number of arrays is odd, the third dword of 1741 1.1 riastrad * the last block is omitted. 1742 1.1 riastrad */ 1743 1.1 riastrad #define R300_PACKET3_3D_LOAD_VBPNTR 0x00002F00 1744 1.1 riastrad 1745 1.1 riastrad #define R300_PACKET3_INDX_BUFFER 0x00003300 1746 1.1 riastrad # define R300_EB_UNK1_SHIFT 24 1747 1.1 riastrad # define R300_EB_UNK1 (0x80<<24) 1748 1.1 riastrad # define R300_EB_UNK2 0x0810 1749 1.1 riastrad #define R300_PACKET3_3D_DRAW_VBUF_2 0x00003400 1750 1.1 riastrad #define R300_PACKET3_3D_DRAW_INDX_2 0x00003600 1751 1.1 riastrad 1752 1.1 riastrad /* END: Packet 3 commands */ 1753 1.1 riastrad 1754 1.1 riastrad 1755 1.1 riastrad /* Color formats for 2d packets 1756 1.1 riastrad */ 1757 1.1 riastrad #define R300_CP_COLOR_FORMAT_CI8 2 1758 1.1 riastrad #define R300_CP_COLOR_FORMAT_ARGB1555 3 1759 1.1 riastrad #define R300_CP_COLOR_FORMAT_RGB565 4 1760 1.1 riastrad #define R300_CP_COLOR_FORMAT_ARGB8888 6 1761 1.1 riastrad #define R300_CP_COLOR_FORMAT_RGB332 7 1762 1.1 riastrad #define R300_CP_COLOR_FORMAT_RGB8 9 1763 1.1 riastrad #define R300_CP_COLOR_FORMAT_ARGB4444 15 1764 1.1 riastrad 1765 1.1 riastrad /* 1766 1.1 riastrad * CP type-3 packets 1767 1.1 riastrad */ 1768 1.1 riastrad #define R300_CP_CMD_BITBLT_MULTI 0xC0009B00 1769 1.1 riastrad 1770 1.1 riastrad #define R500_VAP_INDEX_OFFSET 0x208c 1771 1.1 riastrad 1772 1.1 riastrad #define R500_GA_US_VECTOR_INDEX 0x4250 1773 1.1 riastrad #define R500_GA_US_VECTOR_DATA 0x4254 1774 1.1 riastrad 1775 1.1 riastrad #define R500_RS_IP_0 0x4074 1776 1.1 riastrad #define R500_RS_INST_0 0x4320 1777 1.1 riastrad 1778 1.1 riastrad #define R500_US_CONFIG 0x4600 1779 1.1 riastrad 1780 1.1 riastrad #define R500_US_FC_CTRL 0x4624 1781 1.1 riastrad #define R500_US_CODE_ADDR 0x4630 1782 1.1 riastrad 1783 1.1 riastrad #define R500_RB3D_COLOR_CLEAR_VALUE_AR 0x46c0 1784 1.1 riastrad #define R500_RB3D_CONSTANT_COLOR_AR 0x4ef8 1785 1.1 riastrad 1786 1.1 riastrad #define R300_SU_REG_DEST 0x42c8 1787 1.1 riastrad #define RV530_FG_ZBREG_DEST 0x4be8 1788 1.1 riastrad #define R300_ZB_ZPASS_DATA 0x4f58 1789 1.1 riastrad #define R300_ZB_ZPASS_ADDR 0x4f5c 1790 1.1 riastrad 1791 1.1 riastrad #endif /* _R300_REG_H */ 1792