r600d.h revision 1.5 1 1.5 riastrad /* $NetBSD: r600d.h,v 1.5 2021/12/18 23:45:42 riastradh Exp $ */
2 1.2 riastrad
3 1.1 riastrad /*
4 1.1 riastrad * Copyright 2009 Advanced Micro Devices, Inc.
5 1.1 riastrad * Copyright 2009 Red Hat Inc.
6 1.1 riastrad *
7 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a
8 1.1 riastrad * copy of this software and associated documentation files (the "Software"),
9 1.1 riastrad * to deal in the Software without restriction, including without limitation
10 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the
12 1.1 riastrad * Software is furnished to do so, subject to the following conditions:
13 1.1 riastrad *
14 1.1 riastrad * The above copyright notice and this permission notice shall be included in
15 1.1 riastrad * all copies or substantial portions of the Software.
16 1.1 riastrad *
17 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
23 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE.
24 1.1 riastrad *
25 1.1 riastrad * Authors: Dave Airlie
26 1.1 riastrad * Alex Deucher
27 1.1 riastrad * Jerome Glisse
28 1.1 riastrad */
29 1.1 riastrad #ifndef R600D_H
30 1.1 riastrad #define R600D_H
31 1.1 riastrad
32 1.1 riastrad #define CP_PACKET2 0x80000000
33 1.1 riastrad #define PACKET2_PAD_SHIFT 0
34 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0)
35 1.1 riastrad
36 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
37 1.1 riastrad
38 1.1 riastrad #define R6XX_MAX_SH_GPRS 256
39 1.1 riastrad #define R6XX_MAX_TEMP_GPRS 16
40 1.1 riastrad #define R6XX_MAX_SH_THREADS 256
41 1.1 riastrad #define R6XX_MAX_SH_STACK_ENTRIES 4096
42 1.1 riastrad #define R6XX_MAX_BACKENDS 8
43 1.1 riastrad #define R6XX_MAX_BACKENDS_MASK 0xff
44 1.1 riastrad #define R6XX_MAX_SIMDS 8
45 1.1 riastrad #define R6XX_MAX_SIMDS_MASK 0xff
46 1.1 riastrad #define R6XX_MAX_PIPES 8
47 1.1 riastrad #define R6XX_MAX_PIPES_MASK 0xff
48 1.1 riastrad
49 1.1 riastrad /* tiling bits */
50 1.1 riastrad #define ARRAY_LINEAR_GENERAL 0x00000000
51 1.1 riastrad #define ARRAY_LINEAR_ALIGNED 0x00000001
52 1.1 riastrad #define ARRAY_1D_TILED_THIN1 0x00000002
53 1.1 riastrad #define ARRAY_2D_TILED_THIN1 0x00000004
54 1.1 riastrad
55 1.1 riastrad /* Registers */
56 1.1 riastrad #define ARB_POP 0x2418
57 1.1 riastrad #define ENABLE_TC128 (1 << 30)
58 1.1 riastrad #define ARB_GDEC_RD_CNTL 0x246C
59 1.1 riastrad
60 1.1 riastrad #define CC_GC_SHADER_PIPE_CONFIG 0x8950
61 1.1 riastrad #define CC_RB_BACKEND_DISABLE 0x98F4
62 1.1 riastrad #define BACKEND_DISABLE(x) ((x) << 16)
63 1.1 riastrad
64 1.1 riastrad #define R_028808_CB_COLOR_CONTROL 0x28808
65 1.1 riastrad #define S_028808_SPECIAL_OP(x) (((x) & 0x7) << 4)
66 1.1 riastrad #define G_028808_SPECIAL_OP(x) (((x) >> 4) & 0x7)
67 1.1 riastrad #define C_028808_SPECIAL_OP 0xFFFFFF8F
68 1.1 riastrad #define V_028808_SPECIAL_NORMAL 0x00
69 1.1 riastrad #define V_028808_SPECIAL_DISABLE 0x01
70 1.1 riastrad #define V_028808_SPECIAL_RESOLVE_BOX 0x07
71 1.1 riastrad
72 1.1 riastrad #define CB_COLOR0_BASE 0x28040
73 1.1 riastrad #define CB_COLOR1_BASE 0x28044
74 1.1 riastrad #define CB_COLOR2_BASE 0x28048
75 1.1 riastrad #define CB_COLOR3_BASE 0x2804C
76 1.1 riastrad #define CB_COLOR4_BASE 0x28050
77 1.1 riastrad #define CB_COLOR5_BASE 0x28054
78 1.1 riastrad #define CB_COLOR6_BASE 0x28058
79 1.1 riastrad #define CB_COLOR7_BASE 0x2805C
80 1.1 riastrad #define CB_COLOR7_FRAG 0x280FC
81 1.1 riastrad
82 1.1 riastrad #define CB_COLOR0_SIZE 0x28060
83 1.1 riastrad #define CB_COLOR0_VIEW 0x28080
84 1.1 riastrad #define R_028080_CB_COLOR0_VIEW 0x028080
85 1.1 riastrad #define S_028080_SLICE_START(x) (((x) & 0x7FF) << 0)
86 1.1 riastrad #define G_028080_SLICE_START(x) (((x) >> 0) & 0x7FF)
87 1.1 riastrad #define C_028080_SLICE_START 0xFFFFF800
88 1.1 riastrad #define S_028080_SLICE_MAX(x) (((x) & 0x7FF) << 13)
89 1.1 riastrad #define G_028080_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
90 1.1 riastrad #define C_028080_SLICE_MAX 0xFF001FFF
91 1.1 riastrad #define R_028084_CB_COLOR1_VIEW 0x028084
92 1.1 riastrad #define R_028088_CB_COLOR2_VIEW 0x028088
93 1.1 riastrad #define R_02808C_CB_COLOR3_VIEW 0x02808C
94 1.1 riastrad #define R_028090_CB_COLOR4_VIEW 0x028090
95 1.1 riastrad #define R_028094_CB_COLOR5_VIEW 0x028094
96 1.1 riastrad #define R_028098_CB_COLOR6_VIEW 0x028098
97 1.1 riastrad #define R_02809C_CB_COLOR7_VIEW 0x02809C
98 1.1 riastrad #define R_028100_CB_COLOR0_MASK 0x028100
99 1.1 riastrad #define S_028100_CMASK_BLOCK_MAX(x) (((x) & 0xFFF) << 0)
100 1.1 riastrad #define G_028100_CMASK_BLOCK_MAX(x) (((x) >> 0) & 0xFFF)
101 1.1 riastrad #define C_028100_CMASK_BLOCK_MAX 0xFFFFF000
102 1.1 riastrad #define S_028100_FMASK_TILE_MAX(x) (((x) & 0xFFFFF) << 12)
103 1.1 riastrad #define G_028100_FMASK_TILE_MAX(x) (((x) >> 12) & 0xFFFFF)
104 1.1 riastrad #define C_028100_FMASK_TILE_MAX 0x00000FFF
105 1.1 riastrad #define R_028104_CB_COLOR1_MASK 0x028104
106 1.1 riastrad #define R_028108_CB_COLOR2_MASK 0x028108
107 1.1 riastrad #define R_02810C_CB_COLOR3_MASK 0x02810C
108 1.1 riastrad #define R_028110_CB_COLOR4_MASK 0x028110
109 1.1 riastrad #define R_028114_CB_COLOR5_MASK 0x028114
110 1.1 riastrad #define R_028118_CB_COLOR6_MASK 0x028118
111 1.1 riastrad #define R_02811C_CB_COLOR7_MASK 0x02811C
112 1.1 riastrad #define CB_COLOR0_INFO 0x280a0
113 1.1 riastrad # define CB_FORMAT(x) ((x) << 2)
114 1.1 riastrad # define CB_ARRAY_MODE(x) ((x) << 8)
115 1.1 riastrad # define CB_SOURCE_FORMAT(x) ((x) << 27)
116 1.1 riastrad # define CB_SF_EXPORT_FULL 0
117 1.1 riastrad # define CB_SF_EXPORT_NORM 1
118 1.1 riastrad #define CB_COLOR0_TILE 0x280c0
119 1.1 riastrad #define CB_COLOR0_FRAG 0x280e0
120 1.1 riastrad #define CB_COLOR0_MASK 0x28100
121 1.1 riastrad
122 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_0 0x28940
123 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_1 0x28944
124 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_2 0x28948
125 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
126 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_4 0x28950
127 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_5 0x28954
128 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_6 0x28958
129 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
130 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_8 0x28960
131 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_9 0x28964
132 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_10 0x28968
133 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
134 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_12 0x28970
135 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_13 0x28974
136 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_14 0x28978
137 1.1 riastrad #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
138 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_0 0x28980
139 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_1 0x28984
140 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_2 0x28988
141 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
142 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_4 0x28990
143 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_5 0x28994
144 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_6 0x28998
145 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
146 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
147 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
148 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
149 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
150 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
151 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
152 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
153 1.1 riastrad #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
154 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
155 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
156 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
157 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
158 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
159 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
160 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
161 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
162 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
163 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
164 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
165 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
166 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
167 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
168 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
169 1.1 riastrad #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
170 1.1 riastrad
171 1.1 riastrad #define CONFIG_MEMSIZE 0x5428
172 1.1 riastrad #define CONFIG_CNTL 0x5424
173 1.1 riastrad #define CP_STALLED_STAT1 0x8674
174 1.1 riastrad #define CP_STALLED_STAT2 0x8678
175 1.1 riastrad #define CP_BUSY_STAT 0x867C
176 1.1 riastrad #define CP_STAT 0x8680
177 1.1 riastrad #define CP_COHER_BASE 0x85F8
178 1.1 riastrad #define CP_DEBUG 0xC1FC
179 1.1 riastrad #define R_0086D8_CP_ME_CNTL 0x86D8
180 1.1 riastrad #define S_0086D8_CP_PFP_HALT(x) (((x) & 1)<<26)
181 1.1 riastrad #define C_0086D8_CP_PFP_HALT(x) ((x) & 0xFBFFFFFF)
182 1.1 riastrad #define S_0086D8_CP_ME_HALT(x) (((x) & 1)<<28)
183 1.1 riastrad #define C_0086D8_CP_ME_HALT(x) ((x) & 0xEFFFFFFF)
184 1.1 riastrad #define CP_ME_RAM_DATA 0xC160
185 1.1 riastrad #define CP_ME_RAM_RADDR 0xC158
186 1.1 riastrad #define CP_ME_RAM_WADDR 0xC15C
187 1.1 riastrad #define CP_MEQ_THRESHOLDS 0x8764
188 1.1 riastrad #define MEQ_END(x) ((x) << 16)
189 1.1 riastrad #define ROQ_END(x) ((x) << 24)
190 1.1 riastrad #define CP_PERFMON_CNTL 0x87FC
191 1.1 riastrad #define CP_PFP_UCODE_ADDR 0xC150
192 1.1 riastrad #define CP_PFP_UCODE_DATA 0xC154
193 1.1 riastrad #define CP_QUEUE_THRESHOLDS 0x8760
194 1.1 riastrad #define ROQ_IB1_START(x) ((x) << 0)
195 1.1 riastrad #define ROQ_IB2_START(x) ((x) << 8)
196 1.1 riastrad #define CP_RB_BASE 0xC100
197 1.1 riastrad #define CP_RB_CNTL 0xC104
198 1.1 riastrad #define RB_BUFSZ(x) ((x) << 0)
199 1.1 riastrad #define RB_BLKSZ(x) ((x) << 8)
200 1.1 riastrad #define RB_NO_UPDATE (1 << 27)
201 1.3 msaitoh #define RB_RPTR_WR_ENA (1U << 31)
202 1.1 riastrad #define BUF_SWAP_32BIT (2 << 16)
203 1.1 riastrad #define CP_RB_RPTR 0x8700
204 1.1 riastrad #define CP_RB_RPTR_ADDR 0xC10C
205 1.1 riastrad #define RB_RPTR_SWAP(x) ((x) << 0)
206 1.1 riastrad #define CP_RB_RPTR_ADDR_HI 0xC110
207 1.1 riastrad #define CP_RB_RPTR_WR 0xC108
208 1.1 riastrad #define CP_RB_WPTR 0xC114
209 1.1 riastrad #define CP_RB_WPTR_ADDR 0xC118
210 1.1 riastrad #define CP_RB_WPTR_ADDR_HI 0xC11C
211 1.1 riastrad #define CP_RB_WPTR_DELAY 0x8704
212 1.1 riastrad #define CP_ROQ_IB1_STAT 0x8784
213 1.1 riastrad #define CP_ROQ_IB2_STAT 0x8788
214 1.1 riastrad #define CP_SEM_WAIT_TIMER 0x85BC
215 1.1 riastrad
216 1.1 riastrad #define DB_DEBUG 0x9830
217 1.1 riastrad #define PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
218 1.1 riastrad #define DB_DEPTH_BASE 0x2800C
219 1.1 riastrad #define DB_HTILE_DATA_BASE 0x28014
220 1.1 riastrad #define DB_HTILE_SURFACE 0x28D24
221 1.1 riastrad #define S_028D24_HTILE_WIDTH(x) (((x) & 0x1) << 0)
222 1.1 riastrad #define G_028D24_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
223 1.1 riastrad #define C_028D24_HTILE_WIDTH 0xFFFFFFFE
224 1.1 riastrad #define S_028D24_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
225 1.1 riastrad #define G_028D24_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
226 1.1 riastrad #define C_028D24_HTILE_HEIGHT 0xFFFFFFFD
227 1.1 riastrad #define G_028D24_LINEAR(x) (((x) >> 2) & 0x1)
228 1.1 riastrad #define DB_WATERMARKS 0x9838
229 1.1 riastrad #define DEPTH_FREE(x) ((x) << 0)
230 1.1 riastrad #define DEPTH_FLUSH(x) ((x) << 5)
231 1.1 riastrad #define DEPTH_PENDING_FREE(x) ((x) << 15)
232 1.1 riastrad #define DEPTH_CACHELINE_FREE(x) ((x) << 20)
233 1.1 riastrad
234 1.1 riastrad #define DCP_TILING_CONFIG 0x6CA0
235 1.1 riastrad #define PIPE_TILING(x) ((x) << 1)
236 1.1 riastrad #define BANK_TILING(x) ((x) << 4)
237 1.1 riastrad #define GROUP_SIZE(x) ((x) << 6)
238 1.1 riastrad #define ROW_TILING(x) ((x) << 8)
239 1.1 riastrad #define BANK_SWAPS(x) ((x) << 11)
240 1.1 riastrad #define SAMPLE_SPLIT(x) ((x) << 14)
241 1.1 riastrad #define BACKEND_MAP(x) ((x) << 16)
242 1.1 riastrad
243 1.1 riastrad #define GB_TILING_CONFIG 0x98F0
244 1.1 riastrad #define PIPE_TILING__SHIFT 1
245 1.1 riastrad #define PIPE_TILING__MASK 0x0000000e
246 1.1 riastrad
247 1.1 riastrad #define GC_USER_SHADER_PIPE_CONFIG 0x8954
248 1.1 riastrad #define INACTIVE_QD_PIPES(x) ((x) << 8)
249 1.1 riastrad #define INACTIVE_QD_PIPES_MASK 0x0000FF00
250 1.1 riastrad #define INACTIVE_SIMDS(x) ((x) << 16)
251 1.1 riastrad #define INACTIVE_SIMDS_MASK 0x00FF0000
252 1.1 riastrad
253 1.1 riastrad #define SQ_CONFIG 0x8c00
254 1.1 riastrad # define VC_ENABLE (1 << 0)
255 1.1 riastrad # define EXPORT_SRC_C (1 << 1)
256 1.1 riastrad # define DX9_CONSTS (1 << 2)
257 1.1 riastrad # define ALU_INST_PREFER_VECTOR (1 << 3)
258 1.1 riastrad # define DX10_CLAMP (1 << 4)
259 1.1 riastrad # define CLAUSE_SEQ_PRIO(x) ((x) << 8)
260 1.1 riastrad # define PS_PRIO(x) ((x) << 24)
261 1.1 riastrad # define VS_PRIO(x) ((x) << 26)
262 1.1 riastrad # define GS_PRIO(x) ((x) << 28)
263 1.1 riastrad # define ES_PRIO(x) ((x) << 30)
264 1.1 riastrad #define SQ_GPR_RESOURCE_MGMT_1 0x8c04
265 1.1 riastrad # define NUM_PS_GPRS(x) ((x) << 0)
266 1.1 riastrad # define NUM_VS_GPRS(x) ((x) << 16)
267 1.1 riastrad # define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
268 1.1 riastrad #define SQ_GPR_RESOURCE_MGMT_2 0x8c08
269 1.1 riastrad # define NUM_GS_GPRS(x) ((x) << 0)
270 1.1 riastrad # define NUM_ES_GPRS(x) ((x) << 16)
271 1.1 riastrad #define SQ_THREAD_RESOURCE_MGMT 0x8c0c
272 1.1 riastrad # define NUM_PS_THREADS(x) ((x) << 0)
273 1.1 riastrad # define NUM_VS_THREADS(x) ((x) << 8)
274 1.1 riastrad # define NUM_GS_THREADS(x) ((x) << 16)
275 1.1 riastrad # define NUM_ES_THREADS(x) ((x) << 24)
276 1.1 riastrad #define SQ_STACK_RESOURCE_MGMT_1 0x8c10
277 1.1 riastrad # define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
278 1.1 riastrad # define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
279 1.1 riastrad #define SQ_STACK_RESOURCE_MGMT_2 0x8c14
280 1.1 riastrad # define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
281 1.1 riastrad # define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
282 1.1 riastrad #define SQ_ESGS_RING_BASE 0x8c40
283 1.1 riastrad #define SQ_GSVS_RING_BASE 0x8c48
284 1.1 riastrad #define SQ_ESTMP_RING_BASE 0x8c50
285 1.1 riastrad #define SQ_GSTMP_RING_BASE 0x8c58
286 1.1 riastrad #define SQ_VSTMP_RING_BASE 0x8c60
287 1.1 riastrad #define SQ_PSTMP_RING_BASE 0x8c68
288 1.1 riastrad #define SQ_FBUF_RING_BASE 0x8c70
289 1.1 riastrad #define SQ_REDUC_RING_BASE 0x8c78
290 1.1 riastrad
291 1.1 riastrad #define GRBM_CNTL 0x8000
292 1.1 riastrad # define GRBM_READ_TIMEOUT(x) ((x) << 0)
293 1.1 riastrad #define GRBM_STATUS 0x8010
294 1.1 riastrad #define CMDFIFO_AVAIL_MASK 0x0000001F
295 1.3 msaitoh #define GUI_ACTIVE (1U<<31)
296 1.1 riastrad #define GRBM_STATUS2 0x8014
297 1.1 riastrad #define GRBM_SOFT_RESET 0x8020
298 1.1 riastrad #define SOFT_RESET_CP (1<<0)
299 1.1 riastrad
300 1.1 riastrad #define CG_THERMAL_CTRL 0x7F0
301 1.1 riastrad #define DIG_THERM_DPM(x) ((x) << 12)
302 1.1 riastrad #define DIG_THERM_DPM_MASK 0x000FF000
303 1.1 riastrad #define DIG_THERM_DPM_SHIFT 12
304 1.1 riastrad #define CG_THERMAL_STATUS 0x7F4
305 1.1 riastrad #define ASIC_T(x) ((x) << 0)
306 1.1 riastrad #define ASIC_T_MASK 0x1FF
307 1.1 riastrad #define ASIC_T_SHIFT 0
308 1.1 riastrad #define CG_THERMAL_INT 0x7F8
309 1.1 riastrad #define DIG_THERM_INTH(x) ((x) << 8)
310 1.1 riastrad #define DIG_THERM_INTH_MASK 0x0000FF00
311 1.1 riastrad #define DIG_THERM_INTH_SHIFT 8
312 1.1 riastrad #define DIG_THERM_INTL(x) ((x) << 16)
313 1.1 riastrad #define DIG_THERM_INTL_MASK 0x00FF0000
314 1.1 riastrad #define DIG_THERM_INTL_SHIFT 16
315 1.1 riastrad #define THERM_INT_MASK_HIGH (1 << 24)
316 1.1 riastrad #define THERM_INT_MASK_LOW (1 << 25)
317 1.1 riastrad
318 1.1 riastrad #define RV770_CG_THERMAL_INT 0x734
319 1.1 riastrad
320 1.1 riastrad #define HDP_HOST_PATH_CNTL 0x2C00
321 1.1 riastrad #define HDP_NONSURFACE_BASE 0x2C04
322 1.1 riastrad #define HDP_NONSURFACE_INFO 0x2C08
323 1.1 riastrad #define HDP_NONSURFACE_SIZE 0x2C0C
324 1.1 riastrad #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
325 1.1 riastrad #define HDP_TILING_CONFIG 0x2F3C
326 1.1 riastrad #define HDP_DEBUG1 0x2F34
327 1.1 riastrad
328 1.2 riastrad #define MC_CONFIG 0x2000
329 1.1 riastrad #define MC_VM_AGP_TOP 0x2184
330 1.1 riastrad #define MC_VM_AGP_BOT 0x2188
331 1.1 riastrad #define MC_VM_AGP_BASE 0x218C
332 1.1 riastrad #define MC_VM_FB_LOCATION 0x2180
333 1.2 riastrad #define MC_VM_L1_TLB_MCB_RD_UVD_CNTL 0x2124
334 1.1 riastrad #define ENABLE_L1_TLB (1 << 0)
335 1.1 riastrad #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
336 1.1 riastrad #define ENABLE_L1_STRICT_ORDERING (1 << 2)
337 1.1 riastrad #define SYSTEM_ACCESS_MODE_MASK 0x000000C0
338 1.1 riastrad #define SYSTEM_ACCESS_MODE_SHIFT 6
339 1.1 riastrad #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
340 1.1 riastrad #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
341 1.1 riastrad #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
342 1.1 riastrad #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
343 1.1 riastrad #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
344 1.1 riastrad #define SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
345 1.1 riastrad #define ENABLE_SEMAPHORE_MODE (1 << 10)
346 1.1 riastrad #define ENABLE_WAIT_L2_QUERY (1 << 11)
347 1.1 riastrad #define EFFECTIVE_L1_TLB_SIZE(x) (((x) & 7) << 12)
348 1.1 riastrad #define EFFECTIVE_L1_TLB_SIZE_MASK 0x00007000
349 1.1 riastrad #define EFFECTIVE_L1_TLB_SIZE_SHIFT 12
350 1.1 riastrad #define EFFECTIVE_L1_QUEUE_SIZE(x) (((x) & 7) << 15)
351 1.1 riastrad #define EFFECTIVE_L1_QUEUE_SIZE_MASK 0x00038000
352 1.1 riastrad #define EFFECTIVE_L1_QUEUE_SIZE_SHIFT 15
353 1.2 riastrad #define MC_VM_L1_TLB_MCD_RD_A_CNTL 0x219C
354 1.1 riastrad #define MC_VM_L1_TLB_MCD_RD_B_CNTL 0x21A0
355 1.1 riastrad #define MC_VM_L1_TLB_MCB_RD_GFX_CNTL 0x21FC
356 1.1 riastrad #define MC_VM_L1_TLB_MCB_RD_HDP_CNTL 0x2204
357 1.1 riastrad #define MC_VM_L1_TLB_MCB_RD_PDMA_CNTL 0x2208
358 1.1 riastrad #define MC_VM_L1_TLB_MCB_RD_SEM_CNTL 0x220C
359 1.1 riastrad #define MC_VM_L1_TLB_MCB_RD_SYS_CNTL 0x2200
360 1.2 riastrad #define MC_VM_L1_TLB_MCB_WR_UVD_CNTL 0x212c
361 1.1 riastrad #define MC_VM_L1_TLB_MCD_WR_A_CNTL 0x21A4
362 1.1 riastrad #define MC_VM_L1_TLB_MCD_WR_B_CNTL 0x21A8
363 1.1 riastrad #define MC_VM_L1_TLB_MCB_WR_GFX_CNTL 0x2210
364 1.1 riastrad #define MC_VM_L1_TLB_MCB_WR_HDP_CNTL 0x2218
365 1.1 riastrad #define MC_VM_L1_TLB_MCB_WR_PDMA_CNTL 0x221C
366 1.1 riastrad #define MC_VM_L1_TLB_MCB_WR_SEM_CNTL 0x2220
367 1.1 riastrad #define MC_VM_L1_TLB_MCB_WR_SYS_CNTL 0x2214
368 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
369 1.1 riastrad #define LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF
370 1.1 riastrad #define LOGICAL_PAGE_NUMBER_SHIFT 0
371 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
372 1.1 riastrad #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
373 1.1 riastrad
374 1.2 riastrad #define RS_DQ_RD_RET_CONF 0x2348
375 1.2 riastrad
376 1.1 riastrad #define PA_CL_ENHANCE 0x8A14
377 1.1 riastrad #define CLIP_VTX_REORDER_ENA (1 << 0)
378 1.1 riastrad #define NUM_CLIP_SEQ(x) ((x) << 1)
379 1.1 riastrad #define PA_SC_AA_CONFIG 0x28C04
380 1.1 riastrad #define PA_SC_AA_SAMPLE_LOCS_2S 0x8B40
381 1.1 riastrad #define PA_SC_AA_SAMPLE_LOCS_4S 0x8B44
382 1.1 riastrad #define PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8B48
383 1.1 riastrad #define PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8B4C
384 1.1 riastrad #define S0_X(x) ((x) << 0)
385 1.1 riastrad #define S0_Y(x) ((x) << 4)
386 1.1 riastrad #define S1_X(x) ((x) << 8)
387 1.1 riastrad #define S1_Y(x) ((x) << 12)
388 1.1 riastrad #define S2_X(x) ((x) << 16)
389 1.1 riastrad #define S2_Y(x) ((x) << 20)
390 1.1 riastrad #define S3_X(x) ((x) << 24)
391 1.1 riastrad #define S3_Y(x) ((x) << 28)
392 1.1 riastrad #define S4_X(x) ((x) << 0)
393 1.1 riastrad #define S4_Y(x) ((x) << 4)
394 1.1 riastrad #define S5_X(x) ((x) << 8)
395 1.1 riastrad #define S5_Y(x) ((x) << 12)
396 1.1 riastrad #define S6_X(x) ((x) << 16)
397 1.1 riastrad #define S6_Y(x) ((x) << 20)
398 1.1 riastrad #define S7_X(x) ((x) << 24)
399 1.1 riastrad #define S7_Y(x) ((x) << 28)
400 1.1 riastrad #define PA_SC_CLIPRECT_RULE 0x2820c
401 1.1 riastrad #define PA_SC_ENHANCE 0x8BF0
402 1.1 riastrad #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
403 1.1 riastrad #define FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
404 1.1 riastrad #define PA_SC_LINE_STIPPLE 0x28A0C
405 1.1 riastrad #define PA_SC_LINE_STIPPLE_STATE 0x8B10
406 1.1 riastrad #define PA_SC_MODE_CNTL 0x28A4C
407 1.1 riastrad #define PA_SC_MULTI_CHIP_CNTL 0x8B20
408 1.1 riastrad
409 1.1 riastrad #define PA_SC_SCREEN_SCISSOR_TL 0x28030
410 1.1 riastrad #define PA_SC_GENERIC_SCISSOR_TL 0x28240
411 1.1 riastrad #define PA_SC_WINDOW_SCISSOR_TL 0x28204
412 1.1 riastrad
413 1.1 riastrad #define PCIE_PORT_INDEX 0x0038
414 1.1 riastrad #define PCIE_PORT_DATA 0x003C
415 1.1 riastrad
416 1.1 riastrad #define CHMAP 0x2004
417 1.1 riastrad #define NOOFCHAN_SHIFT 12
418 1.1 riastrad #define NOOFCHAN_MASK 0x00003000
419 1.1 riastrad
420 1.1 riastrad #define RAMCFG 0x2408
421 1.1 riastrad #define NOOFBANK_SHIFT 0
422 1.1 riastrad #define NOOFBANK_MASK 0x00000001
423 1.1 riastrad #define NOOFRANK_SHIFT 1
424 1.1 riastrad #define NOOFRANK_MASK 0x00000002
425 1.1 riastrad #define NOOFROWS_SHIFT 2
426 1.1 riastrad #define NOOFROWS_MASK 0x0000001C
427 1.1 riastrad #define NOOFCOLS_SHIFT 5
428 1.1 riastrad #define NOOFCOLS_MASK 0x00000060
429 1.1 riastrad #define CHANSIZE_SHIFT 7
430 1.1 riastrad #define CHANSIZE_MASK 0x00000080
431 1.1 riastrad #define BURSTLENGTH_SHIFT 8
432 1.1 riastrad #define BURSTLENGTH_MASK 0x00000100
433 1.1 riastrad #define CHANSIZE_OVERRIDE (1 << 10)
434 1.1 riastrad
435 1.1 riastrad #define SCRATCH_REG0 0x8500
436 1.1 riastrad #define SCRATCH_REG1 0x8504
437 1.1 riastrad #define SCRATCH_REG2 0x8508
438 1.1 riastrad #define SCRATCH_REG3 0x850C
439 1.1 riastrad #define SCRATCH_REG4 0x8510
440 1.1 riastrad #define SCRATCH_REG5 0x8514
441 1.1 riastrad #define SCRATCH_REG6 0x8518
442 1.1 riastrad #define SCRATCH_REG7 0x851C
443 1.1 riastrad #define SCRATCH_UMSK 0x8540
444 1.1 riastrad #define SCRATCH_ADDR 0x8544
445 1.1 riastrad
446 1.1 riastrad #define SPI_CONFIG_CNTL 0x9100
447 1.1 riastrad #define GPR_WRITE_PRIORITY(x) ((x) << 0)
448 1.1 riastrad #define DISABLE_INTERP_1 (1 << 5)
449 1.1 riastrad #define SPI_CONFIG_CNTL_1 0x913C
450 1.1 riastrad #define VTX_DONE_DELAY(x) ((x) << 0)
451 1.1 riastrad #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
452 1.1 riastrad #define SPI_INPUT_Z 0x286D8
453 1.1 riastrad #define SPI_PS_IN_CONTROL_0 0x286CC
454 1.1 riastrad #define NUM_INTERP(x) ((x)<<0)
455 1.1 riastrad #define POSITION_ENA (1<<8)
456 1.1 riastrad #define POSITION_CENTROID (1<<9)
457 1.1 riastrad #define POSITION_ADDR(x) ((x)<<10)
458 1.1 riastrad #define PARAM_GEN(x) ((x)<<15)
459 1.1 riastrad #define PARAM_GEN_ADDR(x) ((x)<<19)
460 1.1 riastrad #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
461 1.1 riastrad #define PERSP_GRADIENT_ENA (1<<28)
462 1.1 riastrad #define LINEAR_GRADIENT_ENA (1<<29)
463 1.1 riastrad #define POSITION_SAMPLE (1<<30)
464 1.1 riastrad #define BARYC_AT_SAMPLE_ENA (1<<31)
465 1.1 riastrad #define SPI_PS_IN_CONTROL_1 0x286D0
466 1.1 riastrad #define GEN_INDEX_PIX (1<<0)
467 1.1 riastrad #define GEN_INDEX_PIX_ADDR(x) ((x)<<1)
468 1.1 riastrad #define FRONT_FACE_ENA (1<<8)
469 1.1 riastrad #define FRONT_FACE_CHAN(x) ((x)<<9)
470 1.1 riastrad #define FRONT_FACE_ALL_BITS (1<<11)
471 1.1 riastrad #define FRONT_FACE_ADDR(x) ((x)<<12)
472 1.1 riastrad #define FOG_ADDR(x) ((x)<<17)
473 1.1 riastrad #define FIXED_PT_POSITION_ENA (1<<24)
474 1.1 riastrad #define FIXED_PT_POSITION_ADDR(x) ((x)<<25)
475 1.1 riastrad
476 1.1 riastrad #define SQ_MS_FIFO_SIZES 0x8CF0
477 1.1 riastrad #define CACHE_FIFO_SIZE(x) ((x) << 0)
478 1.1 riastrad #define FETCH_FIFO_HIWATER(x) ((x) << 8)
479 1.1 riastrad #define DONE_FIFO_HIWATER(x) ((x) << 16)
480 1.1 riastrad #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
481 1.1 riastrad #define SQ_PGM_START_ES 0x28880
482 1.1 riastrad #define SQ_PGM_START_FS 0x28894
483 1.1 riastrad #define SQ_PGM_START_GS 0x2886C
484 1.1 riastrad #define SQ_PGM_START_PS 0x28840
485 1.1 riastrad #define SQ_PGM_RESOURCES_PS 0x28850
486 1.1 riastrad #define SQ_PGM_EXPORTS_PS 0x28854
487 1.1 riastrad #define SQ_PGM_CF_OFFSET_PS 0x288cc
488 1.1 riastrad #define SQ_PGM_START_VS 0x28858
489 1.1 riastrad #define SQ_PGM_RESOURCES_VS 0x28868
490 1.1 riastrad #define SQ_PGM_CF_OFFSET_VS 0x288d0
491 1.1 riastrad
492 1.1 riastrad #define SQ_VTX_CONSTANT_WORD0_0 0x30000
493 1.1 riastrad #define SQ_VTX_CONSTANT_WORD1_0 0x30004
494 1.1 riastrad #define SQ_VTX_CONSTANT_WORD2_0 0x30008
495 1.1 riastrad # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
496 1.1 riastrad # define SQ_VTXC_STRIDE(x) ((x) << 8)
497 1.1 riastrad # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
498 1.1 riastrad # define SQ_ENDIAN_NONE 0
499 1.1 riastrad # define SQ_ENDIAN_8IN16 1
500 1.1 riastrad # define SQ_ENDIAN_8IN32 2
501 1.1 riastrad #define SQ_VTX_CONSTANT_WORD3_0 0x3000c
502 1.1 riastrad #define SQ_VTX_CONSTANT_WORD6_0 0x38018
503 1.1 riastrad #define S__SQ_VTX_CONSTANT_TYPE(x) (((x) & 3) << 30)
504 1.1 riastrad #define G__SQ_VTX_CONSTANT_TYPE(x) (((x) >> 30) & 3)
505 1.1 riastrad #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
506 1.1 riastrad #define SQ_TEX_VTX_INVALID_BUFFER 0x1
507 1.1 riastrad #define SQ_TEX_VTX_VALID_TEXTURE 0x2
508 1.1 riastrad #define SQ_TEX_VTX_VALID_BUFFER 0x3
509 1.1 riastrad
510 1.1 riastrad
511 1.1 riastrad #define SX_MISC 0x28350
512 1.1 riastrad #define SX_MEMORY_EXPORT_BASE 0x9010
513 1.1 riastrad #define SX_DEBUG_1 0x9054
514 1.1 riastrad #define SMX_EVENT_RELEASE (1 << 0)
515 1.1 riastrad #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
516 1.1 riastrad
517 1.1 riastrad #define TA_CNTL_AUX 0x9508
518 1.1 riastrad #define DISABLE_CUBE_WRAP (1 << 0)
519 1.1 riastrad #define DISABLE_CUBE_ANISO (1 << 1)
520 1.1 riastrad #define SYNC_GRADIENT (1 << 24)
521 1.1 riastrad #define SYNC_WALKER (1 << 25)
522 1.1 riastrad #define SYNC_ALIGNER (1 << 26)
523 1.1 riastrad #define BILINEAR_PRECISION_6_BIT (0 << 31)
524 1.1 riastrad #define BILINEAR_PRECISION_8_BIT (1 << 31)
525 1.1 riastrad
526 1.1 riastrad #define TC_CNTL 0x9608
527 1.1 riastrad #define TC_L2_SIZE(x) ((x)<<5)
528 1.1 riastrad #define L2_DISABLE_LATE_HIT (1<<9)
529 1.1 riastrad
530 1.1 riastrad #define VC_ENHANCE 0x9714
531 1.1 riastrad
532 1.1 riastrad #define VGT_CACHE_INVALIDATION 0x88C4
533 1.1 riastrad #define CACHE_INVALIDATION(x) ((x)<<0)
534 1.1 riastrad #define VC_ONLY 0
535 1.1 riastrad #define TC_ONLY 1
536 1.1 riastrad #define VC_AND_TC 2
537 1.1 riastrad #define VGT_DMA_BASE 0x287E8
538 1.1 riastrad #define VGT_DMA_BASE_HI 0x287E4
539 1.1 riastrad #define VGT_ES_PER_GS 0x88CC
540 1.1 riastrad #define VGT_GS_PER_ES 0x88C8
541 1.1 riastrad #define VGT_GS_PER_VS 0x88E8
542 1.1 riastrad #define VGT_GS_VERTEX_REUSE 0x88D4
543 1.1 riastrad #define VGT_PRIMITIVE_TYPE 0x8958
544 1.1 riastrad #define VGT_NUM_INSTANCES 0x8974
545 1.1 riastrad #define VGT_OUT_DEALLOC_CNTL 0x28C5C
546 1.1 riastrad #define DEALLOC_DIST_MASK 0x0000007F
547 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_0 0x28B10
548 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_1 0x28B14
549 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_2 0x28B18
550 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_3 0x28B1c
551 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_HI_0 0x28B44
552 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_HI_1 0x28B48
553 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_HI_2 0x28B4c
554 1.1 riastrad #define VGT_STRMOUT_BASE_OFFSET_HI_3 0x28B50
555 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
556 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
557 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
558 1.1 riastrad #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
559 1.1 riastrad #define VGT_STRMOUT_BUFFER_OFFSET_0 0x28ADC
560 1.1 riastrad #define VGT_STRMOUT_BUFFER_OFFSET_1 0x28AEC
561 1.1 riastrad #define VGT_STRMOUT_BUFFER_OFFSET_2 0x28AFC
562 1.1 riastrad #define VGT_STRMOUT_BUFFER_OFFSET_3 0x28B0C
563 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
564 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
565 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
566 1.1 riastrad #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
567 1.1 riastrad
568 1.1 riastrad #define VGT_STRMOUT_EN 0x28AB0
569 1.1 riastrad #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
570 1.1 riastrad #define VTX_REUSE_DEPTH_MASK 0x000000FF
571 1.1 riastrad #define VGT_EVENT_INITIATOR 0x28a90
572 1.1 riastrad # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
573 1.1 riastrad # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
574 1.1 riastrad
575 1.1 riastrad #define VM_CONTEXT0_CNTL 0x1410
576 1.1 riastrad #define ENABLE_CONTEXT (1 << 0)
577 1.1 riastrad #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
578 1.1 riastrad #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
579 1.1 riastrad #define VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
580 1.1 riastrad #define VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14B0
581 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
582 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
583 1.1 riastrad #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15B4
584 1.1 riastrad #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1554
585 1.1 riastrad #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
586 1.1 riastrad #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
587 1.1 riastrad #define RESPONSE_TYPE_MASK 0x000000F0
588 1.1 riastrad #define RESPONSE_TYPE_SHIFT 4
589 1.1 riastrad #define VM_L2_CNTL 0x1400
590 1.1 riastrad #define ENABLE_L2_CACHE (1 << 0)
591 1.1 riastrad #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
592 1.1 riastrad #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
593 1.1 riastrad #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 13)
594 1.1 riastrad #define VM_L2_CNTL2 0x1404
595 1.1 riastrad #define INVALIDATE_ALL_L1_TLBS (1 << 0)
596 1.1 riastrad #define INVALIDATE_L2_CACHE (1 << 1)
597 1.1 riastrad #define VM_L2_CNTL3 0x1408
598 1.1 riastrad #define BANK_SELECT_0(x) (((x) & 0x1f) << 0)
599 1.1 riastrad #define BANK_SELECT_1(x) (((x) & 0x1f) << 5)
600 1.1 riastrad #define L2_CACHE_UPDATE_MODE(x) (((x) & 3) << 10)
601 1.1 riastrad #define VM_L2_STATUS 0x140C
602 1.1 riastrad #define L2_BUSY (1 << 0)
603 1.1 riastrad
604 1.1 riastrad #define WAIT_UNTIL 0x8040
605 1.1 riastrad #define WAIT_CP_DMA_IDLE_bit (1 << 8)
606 1.1 riastrad #define WAIT_2D_IDLE_bit (1 << 14)
607 1.1 riastrad #define WAIT_3D_IDLE_bit (1 << 15)
608 1.1 riastrad #define WAIT_2D_IDLECLEAN_bit (1 << 16)
609 1.1 riastrad #define WAIT_3D_IDLECLEAN_bit (1 << 17)
610 1.1 riastrad
611 1.1 riastrad /* async DMA */
612 1.1 riastrad #define DMA_TILING_CONFIG 0x3ec4
613 1.1 riastrad #define DMA_CONFIG 0x3e4c
614 1.1 riastrad
615 1.1 riastrad #define DMA_RB_CNTL 0xd000
616 1.1 riastrad # define DMA_RB_ENABLE (1 << 0)
617 1.1 riastrad # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
618 1.1 riastrad # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
619 1.1 riastrad # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
620 1.1 riastrad # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
621 1.1 riastrad # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
622 1.1 riastrad #define DMA_RB_BASE 0xd004
623 1.1 riastrad #define DMA_RB_RPTR 0xd008
624 1.1 riastrad #define DMA_RB_WPTR 0xd00c
625 1.1 riastrad
626 1.1 riastrad #define DMA_RB_RPTR_ADDR_HI 0xd01c
627 1.1 riastrad #define DMA_RB_RPTR_ADDR_LO 0xd020
628 1.1 riastrad
629 1.1 riastrad #define DMA_IB_CNTL 0xd024
630 1.1 riastrad # define DMA_IB_ENABLE (1 << 0)
631 1.1 riastrad # define DMA_IB_SWAP_ENABLE (1 << 4)
632 1.1 riastrad #define DMA_IB_RPTR 0xd028
633 1.1 riastrad #define DMA_CNTL 0xd02c
634 1.1 riastrad # define TRAP_ENABLE (1 << 0)
635 1.1 riastrad # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
636 1.1 riastrad # define SEM_WAIT_INT_ENABLE (1 << 2)
637 1.1 riastrad # define DATA_SWAP_ENABLE (1 << 3)
638 1.1 riastrad # define FENCE_SWAP_ENABLE (1 << 4)
639 1.1 riastrad # define CTXEMPTY_INT_ENABLE (1 << 28)
640 1.1 riastrad #define DMA_STATUS_REG 0xd034
641 1.1 riastrad # define DMA_IDLE (1 << 0)
642 1.1 riastrad #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044
643 1.1 riastrad #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048
644 1.1 riastrad #define DMA_MODE 0xd0bc
645 1.1 riastrad
646 1.1 riastrad /* async DMA packets */
647 1.4 msaitoh #define DMA_PACKET(cmd, t, s, n) ((((u32)(cmd) & 0xF) << 28) | \
648 1.1 riastrad (((t) & 0x1) << 23) | \
649 1.1 riastrad (((s) & 0x1) << 22) | \
650 1.1 riastrad (((n) & 0xFFFF) << 0))
651 1.1 riastrad /* async DMA Packet types */
652 1.1 riastrad #define DMA_PACKET_WRITE 0x2
653 1.1 riastrad #define DMA_PACKET_COPY 0x3
654 1.1 riastrad #define DMA_PACKET_INDIRECT_BUFFER 0x4
655 1.1 riastrad #define DMA_PACKET_SEMAPHORE 0x5
656 1.1 riastrad #define DMA_PACKET_FENCE 0x6
657 1.1 riastrad #define DMA_PACKET_TRAP 0x7
658 1.1 riastrad #define DMA_PACKET_CONSTANT_FILL 0xd /* 7xx only */
659 1.1 riastrad #define DMA_PACKET_NOP 0xf
660 1.1 riastrad
661 1.1 riastrad #define IH_RB_CNTL 0x3e00
662 1.1 riastrad # define IH_RB_ENABLE (1 << 0)
663 1.1 riastrad # define IH_RB_SIZE(x) ((x) << 1) /* log2 */
664 1.1 riastrad # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
665 1.1 riastrad # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
666 1.1 riastrad # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
667 1.1 riastrad # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
668 1.3 msaitoh # define IH_WPTR_OVERFLOW_CLEAR (1U << 31)
669 1.1 riastrad #define IH_RB_BASE 0x3e04
670 1.1 riastrad #define IH_RB_RPTR 0x3e08
671 1.1 riastrad #define IH_RB_WPTR 0x3e0c
672 1.1 riastrad # define RB_OVERFLOW (1 << 0)
673 1.1 riastrad # define WPTR_OFFSET_MASK 0x3fffc
674 1.1 riastrad #define IH_RB_WPTR_ADDR_HI 0x3e10
675 1.1 riastrad #define IH_RB_WPTR_ADDR_LO 0x3e14
676 1.1 riastrad #define IH_CNTL 0x3e18
677 1.1 riastrad # define ENABLE_INTR (1 << 0)
678 1.1 riastrad # define IH_MC_SWAP(x) ((x) << 1)
679 1.1 riastrad # define IH_MC_SWAP_NONE 0
680 1.1 riastrad # define IH_MC_SWAP_16BIT 1
681 1.1 riastrad # define IH_MC_SWAP_32BIT 2
682 1.1 riastrad # define IH_MC_SWAP_64BIT 3
683 1.1 riastrad # define RPTR_REARM (1 << 4)
684 1.1 riastrad # define MC_WRREQ_CREDIT(x) ((x) << 15)
685 1.1 riastrad # define MC_WR_CLEAN_CNT(x) ((x) << 20)
686 1.1 riastrad
687 1.1 riastrad #define RLC_CNTL 0x3f00
688 1.1 riastrad # define RLC_ENABLE (1 << 0)
689 1.1 riastrad #define RLC_HB_BASE 0x3f10
690 1.1 riastrad #define RLC_HB_CNTL 0x3f0c
691 1.1 riastrad #define RLC_HB_RPTR 0x3f20
692 1.1 riastrad #define RLC_HB_WPTR 0x3f1c
693 1.1 riastrad #define RLC_HB_WPTR_LSB_ADDR 0x3f14
694 1.1 riastrad #define RLC_HB_WPTR_MSB_ADDR 0x3f18
695 1.1 riastrad #define RLC_GPU_CLOCK_COUNT_LSB 0x3f38
696 1.1 riastrad #define RLC_GPU_CLOCK_COUNT_MSB 0x3f3c
697 1.1 riastrad #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x3f40
698 1.1 riastrad #define RLC_MC_CNTL 0x3f44
699 1.1 riastrad #define RLC_UCODE_CNTL 0x3f48
700 1.1 riastrad #define RLC_UCODE_ADDR 0x3f2c
701 1.1 riastrad #define RLC_UCODE_DATA 0x3f30
702 1.1 riastrad
703 1.1 riastrad #define SRBM_SOFT_RESET 0xe60
704 1.1 riastrad # define SOFT_RESET_BIF (1 << 1)
705 1.1 riastrad # define SOFT_RESET_DMA (1 << 12)
706 1.1 riastrad # define SOFT_RESET_RLC (1 << 13)
707 1.1 riastrad # define SOFT_RESET_UVD (1 << 18)
708 1.1 riastrad # define RV770_SOFT_RESET_DMA (1 << 20)
709 1.1 riastrad
710 1.1 riastrad #define BIF_SCRATCH0 0x5438
711 1.1 riastrad
712 1.1 riastrad #define BUS_CNTL 0x5420
713 1.1 riastrad # define BIOS_ROM_DIS (1 << 1)
714 1.1 riastrad # define VGA_COHE_SPEC_TIMER_DIS (1 << 9)
715 1.1 riastrad
716 1.1 riastrad #define CP_INT_CNTL 0xc124
717 1.1 riastrad # define CNTX_BUSY_INT_ENABLE (1 << 19)
718 1.1 riastrad # define CNTX_EMPTY_INT_ENABLE (1 << 20)
719 1.1 riastrad # define SCRATCH_INT_ENABLE (1 << 25)
720 1.1 riastrad # define TIME_STAMP_INT_ENABLE (1 << 26)
721 1.1 riastrad # define IB2_INT_ENABLE (1 << 29)
722 1.1 riastrad # define IB1_INT_ENABLE (1 << 30)
723 1.3 msaitoh # define RB_INT_ENABLE (1U << 31)
724 1.1 riastrad #define CP_INT_STATUS 0xc128
725 1.1 riastrad # define SCRATCH_INT_STAT (1 << 25)
726 1.1 riastrad # define TIME_STAMP_INT_STAT (1 << 26)
727 1.1 riastrad # define IB2_INT_STAT (1 << 29)
728 1.1 riastrad # define IB1_INT_STAT (1 << 30)
729 1.1 riastrad # define RB_INT_STAT (1 << 31)
730 1.1 riastrad
731 1.1 riastrad #define GRBM_INT_CNTL 0x8060
732 1.1 riastrad # define RDERR_INT_ENABLE (1 << 0)
733 1.1 riastrad # define WAIT_COUNT_TIMEOUT_INT_ENABLE (1 << 1)
734 1.1 riastrad # define GUI_IDLE_INT_ENABLE (1 << 19)
735 1.1 riastrad
736 1.1 riastrad #define INTERRUPT_CNTL 0x5468
737 1.1 riastrad # define IH_DUMMY_RD_OVERRIDE (1 << 0)
738 1.1 riastrad # define IH_DUMMY_RD_EN (1 << 1)
739 1.1 riastrad # define IH_REQ_NONSNOOP_EN (1 << 3)
740 1.1 riastrad # define GEN_IH_INT_EN (1 << 8)
741 1.1 riastrad #define INTERRUPT_CNTL2 0x546c
742 1.1 riastrad
743 1.1 riastrad #define D1MODE_VBLANK_STATUS 0x6534
744 1.1 riastrad #define D2MODE_VBLANK_STATUS 0x6d34
745 1.1 riastrad # define DxMODE_VBLANK_OCCURRED (1 << 0)
746 1.1 riastrad # define DxMODE_VBLANK_ACK (1 << 4)
747 1.1 riastrad # define DxMODE_VBLANK_STAT (1 << 12)
748 1.1 riastrad # define DxMODE_VBLANK_INTERRUPT (1 << 16)
749 1.1 riastrad # define DxMODE_VBLANK_INTERRUPT_TYPE (1 << 17)
750 1.1 riastrad #define D1MODE_VLINE_STATUS 0x653c
751 1.1 riastrad #define D2MODE_VLINE_STATUS 0x6d3c
752 1.1 riastrad # define DxMODE_VLINE_OCCURRED (1 << 0)
753 1.1 riastrad # define DxMODE_VLINE_ACK (1 << 4)
754 1.1 riastrad # define DxMODE_VLINE_STAT (1 << 12)
755 1.1 riastrad # define DxMODE_VLINE_INTERRUPT (1 << 16)
756 1.1 riastrad # define DxMODE_VLINE_INTERRUPT_TYPE (1 << 17)
757 1.1 riastrad #define DxMODE_INT_MASK 0x6540
758 1.1 riastrad # define D1MODE_VBLANK_INT_MASK (1 << 0)
759 1.1 riastrad # define D1MODE_VLINE_INT_MASK (1 << 4)
760 1.1 riastrad # define D2MODE_VBLANK_INT_MASK (1 << 8)
761 1.1 riastrad # define D2MODE_VLINE_INT_MASK (1 << 12)
762 1.1 riastrad #define DCE3_DISP_INTERRUPT_STATUS 0x7ddc
763 1.1 riastrad # define DC_HPD1_INTERRUPT (1 << 18)
764 1.1 riastrad # define DC_HPD2_INTERRUPT (1 << 19)
765 1.1 riastrad #define DISP_INTERRUPT_STATUS 0x7edc
766 1.1 riastrad # define LB_D1_VLINE_INTERRUPT (1 << 2)
767 1.1 riastrad # define LB_D2_VLINE_INTERRUPT (1 << 3)
768 1.1 riastrad # define LB_D1_VBLANK_INTERRUPT (1 << 4)
769 1.1 riastrad # define LB_D2_VBLANK_INTERRUPT (1 << 5)
770 1.1 riastrad # define DACA_AUTODETECT_INTERRUPT (1 << 16)
771 1.1 riastrad # define DACB_AUTODETECT_INTERRUPT (1 << 17)
772 1.1 riastrad # define DC_HOT_PLUG_DETECT1_INTERRUPT (1 << 18)
773 1.1 riastrad # define DC_HOT_PLUG_DETECT2_INTERRUPT (1 << 19)
774 1.1 riastrad # define DC_I2C_SW_DONE_INTERRUPT (1 << 20)
775 1.1 riastrad # define DC_I2C_HW_DONE_INTERRUPT (1 << 21)
776 1.1 riastrad #define DISP_INTERRUPT_STATUS_CONTINUE 0x7ee8
777 1.1 riastrad #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE 0x7de8
778 1.1 riastrad # define DC_HPD4_INTERRUPT (1 << 14)
779 1.1 riastrad # define DC_HPD4_RX_INTERRUPT (1 << 15)
780 1.1 riastrad # define DC_HPD3_INTERRUPT (1 << 28)
781 1.1 riastrad # define DC_HPD1_RX_INTERRUPT (1 << 29)
782 1.1 riastrad # define DC_HPD2_RX_INTERRUPT (1 << 30)
783 1.1 riastrad #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE2 0x7dec
784 1.1 riastrad # define DC_HPD3_RX_INTERRUPT (1 << 0)
785 1.1 riastrad # define DIGA_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 1)
786 1.1 riastrad # define DIGA_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 2)
787 1.1 riastrad # define DIGB_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 3)
788 1.1 riastrad # define DIGB_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 4)
789 1.1 riastrad # define AUX1_SW_DONE_INTERRUPT (1 << 5)
790 1.1 riastrad # define AUX1_LS_DONE_INTERRUPT (1 << 6)
791 1.1 riastrad # define AUX2_SW_DONE_INTERRUPT (1 << 7)
792 1.1 riastrad # define AUX2_LS_DONE_INTERRUPT (1 << 8)
793 1.1 riastrad # define AUX3_SW_DONE_INTERRUPT (1 << 9)
794 1.1 riastrad # define AUX3_LS_DONE_INTERRUPT (1 << 10)
795 1.1 riastrad # define AUX4_SW_DONE_INTERRUPT (1 << 11)
796 1.1 riastrad # define AUX4_LS_DONE_INTERRUPT (1 << 12)
797 1.1 riastrad # define DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 13)
798 1.1 riastrad # define DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 14)
799 1.1 riastrad /* DCE 3.2 */
800 1.1 riastrad # define AUX5_SW_DONE_INTERRUPT (1 << 15)
801 1.1 riastrad # define AUX5_LS_DONE_INTERRUPT (1 << 16)
802 1.1 riastrad # define AUX6_SW_DONE_INTERRUPT (1 << 17)
803 1.1 riastrad # define AUX6_LS_DONE_INTERRUPT (1 << 18)
804 1.1 riastrad # define DC_HPD5_INTERRUPT (1 << 19)
805 1.1 riastrad # define DC_HPD5_RX_INTERRUPT (1 << 20)
806 1.1 riastrad # define DC_HPD6_INTERRUPT (1 << 21)
807 1.1 riastrad # define DC_HPD6_RX_INTERRUPT (1 << 22)
808 1.1 riastrad
809 1.1 riastrad #define DACA_AUTO_DETECT_CONTROL 0x7828
810 1.1 riastrad #define DACB_AUTO_DETECT_CONTROL 0x7a28
811 1.1 riastrad #define DCE3_DACA_AUTO_DETECT_CONTROL 0x7028
812 1.1 riastrad #define DCE3_DACB_AUTO_DETECT_CONTROL 0x7128
813 1.1 riastrad # define DACx_AUTODETECT_MODE(x) ((x) << 0)
814 1.1 riastrad # define DACx_AUTODETECT_MODE_NONE 0
815 1.1 riastrad # define DACx_AUTODETECT_MODE_CONNECT 1
816 1.1 riastrad # define DACx_AUTODETECT_MODE_DISCONNECT 2
817 1.1 riastrad # define DACx_AUTODETECT_FRAME_TIME_COUNTER(x) ((x) << 8)
818 1.1 riastrad /* bit 18 = R/C, 17 = G/Y, 16 = B/Comp */
819 1.1 riastrad # define DACx_AUTODETECT_CHECK_MASK(x) ((x) << 16)
820 1.1 riastrad
821 1.1 riastrad #define DCE3_DACA_AUTODETECT_INT_CONTROL 0x7038
822 1.1 riastrad #define DCE3_DACB_AUTODETECT_INT_CONTROL 0x7138
823 1.1 riastrad #define DACA_AUTODETECT_INT_CONTROL 0x7838
824 1.1 riastrad #define DACB_AUTODETECT_INT_CONTROL 0x7a38
825 1.1 riastrad # define DACx_AUTODETECT_ACK (1 << 0)
826 1.1 riastrad # define DACx_AUTODETECT_INT_ENABLE (1 << 16)
827 1.1 riastrad
828 1.1 riastrad #define DC_HOT_PLUG_DETECT1_CONTROL 0x7d00
829 1.1 riastrad #define DC_HOT_PLUG_DETECT2_CONTROL 0x7d10
830 1.1 riastrad #define DC_HOT_PLUG_DETECT3_CONTROL 0x7d24
831 1.1 riastrad # define DC_HOT_PLUG_DETECTx_EN (1 << 0)
832 1.1 riastrad
833 1.1 riastrad #define DC_HOT_PLUG_DETECT1_INT_STATUS 0x7d04
834 1.1 riastrad #define DC_HOT_PLUG_DETECT2_INT_STATUS 0x7d14
835 1.1 riastrad #define DC_HOT_PLUG_DETECT3_INT_STATUS 0x7d28
836 1.1 riastrad # define DC_HOT_PLUG_DETECTx_INT_STATUS (1 << 0)
837 1.1 riastrad # define DC_HOT_PLUG_DETECTx_SENSE (1 << 1)
838 1.1 riastrad
839 1.1 riastrad /* DCE 3.0 */
840 1.1 riastrad #define DC_HPD1_INT_STATUS 0x7d00
841 1.1 riastrad #define DC_HPD2_INT_STATUS 0x7d0c
842 1.1 riastrad #define DC_HPD3_INT_STATUS 0x7d18
843 1.1 riastrad #define DC_HPD4_INT_STATUS 0x7d24
844 1.1 riastrad /* DCE 3.2 */
845 1.1 riastrad #define DC_HPD5_INT_STATUS 0x7dc0
846 1.1 riastrad #define DC_HPD6_INT_STATUS 0x7df4
847 1.1 riastrad # define DC_HPDx_INT_STATUS (1 << 0)
848 1.1 riastrad # define DC_HPDx_SENSE (1 << 1)
849 1.1 riastrad # define DC_HPDx_RX_INT_STATUS (1 << 8)
850 1.1 riastrad
851 1.1 riastrad #define DC_HOT_PLUG_DETECT1_INT_CONTROL 0x7d08
852 1.1 riastrad #define DC_HOT_PLUG_DETECT2_INT_CONTROL 0x7d18
853 1.1 riastrad #define DC_HOT_PLUG_DETECT3_INT_CONTROL 0x7d2c
854 1.1 riastrad # define DC_HOT_PLUG_DETECTx_INT_ACK (1 << 0)
855 1.1 riastrad # define DC_HOT_PLUG_DETECTx_INT_POLARITY (1 << 8)
856 1.1 riastrad # define DC_HOT_PLUG_DETECTx_INT_EN (1 << 16)
857 1.1 riastrad /* DCE 3.0 */
858 1.1 riastrad #define DC_HPD1_INT_CONTROL 0x7d04
859 1.1 riastrad #define DC_HPD2_INT_CONTROL 0x7d10
860 1.1 riastrad #define DC_HPD3_INT_CONTROL 0x7d1c
861 1.1 riastrad #define DC_HPD4_INT_CONTROL 0x7d28
862 1.1 riastrad /* DCE 3.2 */
863 1.1 riastrad #define DC_HPD5_INT_CONTROL 0x7dc4
864 1.1 riastrad #define DC_HPD6_INT_CONTROL 0x7df8
865 1.1 riastrad # define DC_HPDx_INT_ACK (1 << 0)
866 1.1 riastrad # define DC_HPDx_INT_POLARITY (1 << 8)
867 1.1 riastrad # define DC_HPDx_INT_EN (1 << 16)
868 1.1 riastrad # define DC_HPDx_RX_INT_ACK (1 << 20)
869 1.1 riastrad # define DC_HPDx_RX_INT_EN (1 << 24)
870 1.1 riastrad
871 1.1 riastrad /* DCE 3.0 */
872 1.1 riastrad #define DC_HPD1_CONTROL 0x7d08
873 1.1 riastrad #define DC_HPD2_CONTROL 0x7d14
874 1.1 riastrad #define DC_HPD3_CONTROL 0x7d20
875 1.1 riastrad #define DC_HPD4_CONTROL 0x7d2c
876 1.1 riastrad /* DCE 3.2 */
877 1.1 riastrad #define DC_HPD5_CONTROL 0x7dc8
878 1.1 riastrad #define DC_HPD6_CONTROL 0x7dfc
879 1.1 riastrad # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
880 1.1 riastrad # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
881 1.1 riastrad /* DCE 3.2 */
882 1.1 riastrad # define DC_HPDx_EN (1 << 28)
883 1.1 riastrad
884 1.1 riastrad #define D1GRPH_INTERRUPT_STATUS 0x6158
885 1.1 riastrad #define D2GRPH_INTERRUPT_STATUS 0x6958
886 1.1 riastrad # define DxGRPH_PFLIP_INT_OCCURRED (1 << 0)
887 1.1 riastrad # define DxGRPH_PFLIP_INT_CLEAR (1 << 8)
888 1.1 riastrad #define D1GRPH_INTERRUPT_CONTROL 0x615c
889 1.1 riastrad #define D2GRPH_INTERRUPT_CONTROL 0x695c
890 1.1 riastrad # define DxGRPH_PFLIP_INT_MASK (1 << 0)
891 1.1 riastrad # define DxGRPH_PFLIP_INT_TYPE (1 << 8)
892 1.1 riastrad
893 1.1 riastrad /* PCIE link stuff */
894 1.1 riastrad #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
895 1.1 riastrad # define LC_POINT_7_PLUS_EN (1 << 6)
896 1.1 riastrad #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
897 1.1 riastrad # define LC_LINK_WIDTH_SHIFT 0
898 1.1 riastrad # define LC_LINK_WIDTH_MASK 0x7
899 1.1 riastrad # define LC_LINK_WIDTH_X0 0
900 1.1 riastrad # define LC_LINK_WIDTH_X1 1
901 1.1 riastrad # define LC_LINK_WIDTH_X2 2
902 1.1 riastrad # define LC_LINK_WIDTH_X4 3
903 1.1 riastrad # define LC_LINK_WIDTH_X8 4
904 1.1 riastrad # define LC_LINK_WIDTH_X16 6
905 1.1 riastrad # define LC_LINK_WIDTH_RD_SHIFT 4
906 1.1 riastrad # define LC_LINK_WIDTH_RD_MASK 0x70
907 1.1 riastrad # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
908 1.1 riastrad # define LC_RECONFIG_NOW (1 << 8)
909 1.1 riastrad # define LC_RENEGOTIATION_SUPPORT (1 << 9)
910 1.1 riastrad # define LC_RENEGOTIATE_EN (1 << 10)
911 1.1 riastrad # define LC_SHORT_RECONFIG_EN (1 << 11)
912 1.1 riastrad # define LC_UPCONFIGURE_SUPPORT (1 << 12)
913 1.1 riastrad # define LC_UPCONFIGURE_DIS (1 << 13)
914 1.1 riastrad #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
915 1.1 riastrad # define LC_GEN2_EN_STRAP (1 << 0)
916 1.1 riastrad # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
917 1.1 riastrad # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
918 1.1 riastrad # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
919 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
920 1.1 riastrad # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
921 1.1 riastrad # define LC_CURRENT_DATA_RATE (1 << 11)
922 1.1 riastrad # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
923 1.1 riastrad # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
924 1.1 riastrad # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
925 1.1 riastrad # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
926 1.1 riastrad #define MM_CFGREGS_CNTL 0x544c
927 1.1 riastrad # define MM_WR_TO_CFG_EN (1 << 3)
928 1.1 riastrad #define LINK_CNTL2 0x88 /* F0 */
929 1.1 riastrad # define TARGET_LINK_SPEED_MASK (0xf << 0)
930 1.1 riastrad # define SELECTABLE_DEEMPHASIS (1 << 6)
931 1.1 riastrad
932 1.2 riastrad /* Audio */
933 1.2 riastrad #define AZ_HOT_PLUG_CONTROL 0x7300
934 1.2 riastrad # define AZ_FORCE_CODEC_WAKE (1 << 0)
935 1.2 riastrad # define JACK_DETECTION_ENABLE (1 << 4)
936 1.2 riastrad # define UNSOLICITED_RESPONSE_ENABLE (1 << 8)
937 1.2 riastrad # define CODEC_HOT_PLUG_ENABLE (1 << 12)
938 1.3 msaitoh # define AUDIO_ENABLED (1U << 31)
939 1.2 riastrad /* DCE3 adds */
940 1.2 riastrad # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
941 1.2 riastrad # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
942 1.2 riastrad # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
943 1.2 riastrad # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
944 1.2 riastrad # define PIN0_AUDIO_ENABLED (1 << 24)
945 1.2 riastrad # define PIN1_AUDIO_ENABLED (1 << 25)
946 1.2 riastrad # define PIN2_AUDIO_ENABLED (1 << 26)
947 1.2 riastrad # define PIN3_AUDIO_ENABLED (1 << 27)
948 1.2 riastrad
949 1.1 riastrad /* Audio clocks DCE 2.0/3.0 */
950 1.1 riastrad #define AUDIO_DTO 0x7340
951 1.1 riastrad # define AUDIO_DTO_PHASE(x) (((x) & 0xffff) << 0)
952 1.1 riastrad # define AUDIO_DTO_MODULE(x) (((x) & 0xffff) << 16)
953 1.1 riastrad
954 1.1 riastrad /* Audio clocks DCE 3.2 */
955 1.1 riastrad #define DCCG_AUDIO_DTO0_PHASE 0x0514
956 1.1 riastrad #define DCCG_AUDIO_DTO0_MODULE 0x0518
957 1.1 riastrad #define DCCG_AUDIO_DTO0_LOAD 0x051c
958 1.1 riastrad # define DTO_LOAD (1 << 31)
959 1.1 riastrad #define DCCG_AUDIO_DTO0_CNTL 0x0520
960 1.1 riastrad # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0)
961 1.1 riastrad # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7
962 1.1 riastrad # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0
963 1.1 riastrad
964 1.1 riastrad #define DCCG_AUDIO_DTO1_PHASE 0x0524
965 1.1 riastrad #define DCCG_AUDIO_DTO1_MODULE 0x0528
966 1.1 riastrad #define DCCG_AUDIO_DTO1_LOAD 0x052c
967 1.1 riastrad #define DCCG_AUDIO_DTO1_CNTL 0x0530
968 1.1 riastrad
969 1.1 riastrad #define DCCG_AUDIO_DTO_SELECT 0x0534
970 1.1 riastrad
971 1.1 riastrad /* digital blocks */
972 1.1 riastrad #define TMDSA_CNTL 0x7880
973 1.1 riastrad # define TMDSA_HDMI_EN (1 << 2)
974 1.1 riastrad #define LVTMA_CNTL 0x7a80
975 1.1 riastrad # define LVTMA_HDMI_EN (1 << 2)
976 1.1 riastrad #define DDIA_CNTL 0x7200
977 1.1 riastrad # define DDIA_HDMI_EN (1 << 2)
978 1.1 riastrad #define DIG0_CNTL 0x75a0
979 1.1 riastrad # define DIG_MODE(x) (((x) & 7) << 8)
980 1.1 riastrad # define DIG_MODE_DP 0
981 1.1 riastrad # define DIG_MODE_LVDS 1
982 1.1 riastrad # define DIG_MODE_TMDS_DVI 2
983 1.1 riastrad # define DIG_MODE_TMDS_HDMI 3
984 1.1 riastrad # define DIG_MODE_SDVO 4
985 1.1 riastrad #define DIG1_CNTL 0x79a0
986 1.1 riastrad
987 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x71bc
988 1.1 riastrad #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
989 1.1 riastrad #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
990 1.1 riastrad #define SPEAKER_ALLOCATION_SHIFT 0
991 1.1 riastrad #define HDMI_CONNECTION (1 << 16)
992 1.1 riastrad #define DP_CONNECTION (1 << 17)
993 1.1 riastrad
994 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */
995 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */
996 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */
997 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */
998 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */
999 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */
1000 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */
1001 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */
1002 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */
1003 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */
1004 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */
1005 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */
1006 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */
1007 1.1 riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */
1008 1.1 riastrad # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
1009 1.1 riastrad /* max channels minus one. 7 = 8 channels */
1010 1.1 riastrad # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
1011 1.1 riastrad # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
1012 1.1 riastrad # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
1013 1.1 riastrad /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
1014 1.1 riastrad * bit0 = 32 kHz
1015 1.1 riastrad * bit1 = 44.1 kHz
1016 1.1 riastrad * bit2 = 48 kHz
1017 1.1 riastrad * bit3 = 88.2 kHz
1018 1.1 riastrad * bit4 = 96 kHz
1019 1.1 riastrad * bit5 = 176.4 kHz
1020 1.1 riastrad * bit6 = 192 kHz
1021 1.1 riastrad */
1022 1.1 riastrad
1023 1.1 riastrad /* rs6xx/rs740 and r6xx share the same HDMI blocks, however, rs6xx has only one
1024 1.1 riastrad * instance of the blocks while r6xx has 2. DCE 3.0 cards are slightly
1025 1.1 riastrad * different due to the new DIG blocks, but also have 2 instances.
1026 1.1 riastrad * DCE 3.0 HDMI blocks are part of each DIG encoder.
1027 1.1 riastrad */
1028 1.1 riastrad
1029 1.1 riastrad /* rs6xx/rs740/r6xx/dce3 */
1030 1.1 riastrad #define HDMI0_CONTROL 0x7400
1031 1.1 riastrad /* rs6xx/rs740/r6xx */
1032 1.1 riastrad # define HDMI0_ENABLE (1 << 0)
1033 1.1 riastrad # define HDMI0_STREAM(x) (((x) & 3) << 2)
1034 1.1 riastrad # define HDMI0_STREAM_TMDSA 0
1035 1.1 riastrad # define HDMI0_STREAM_LVTMA 1
1036 1.1 riastrad # define HDMI0_STREAM_DVOA 2
1037 1.1 riastrad # define HDMI0_STREAM_DDIA 3
1038 1.1 riastrad /* rs6xx/r6xx/dce3 */
1039 1.1 riastrad # define HDMI0_ERROR_ACK (1 << 8)
1040 1.1 riastrad # define HDMI0_ERROR_MASK (1 << 9)
1041 1.1 riastrad #define HDMI0_STATUS 0x7404
1042 1.1 riastrad # define HDMI0_ACTIVE_AVMUTE (1 << 0)
1043 1.1 riastrad # define HDMI0_AUDIO_ENABLE (1 << 4)
1044 1.1 riastrad # define HDMI0_AZ_FORMAT_WTRIG (1 << 28)
1045 1.1 riastrad # define HDMI0_AZ_FORMAT_WTRIG_INT (1 << 29)
1046 1.1 riastrad #define HDMI0_AUDIO_PACKET_CONTROL 0x7408
1047 1.1 riastrad # define HDMI0_AUDIO_SAMPLE_SEND (1 << 0)
1048 1.1 riastrad # define HDMI0_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
1049 1.2 riastrad # define HDMI0_AUDIO_DELAY_EN_MASK (3 << 4)
1050 1.1 riastrad # define HDMI0_AUDIO_SEND_MAX_PACKETS (1 << 8)
1051 1.1 riastrad # define HDMI0_AUDIO_TEST_EN (1 << 12)
1052 1.1 riastrad # define HDMI0_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
1053 1.2 riastrad # define HDMI0_AUDIO_PACKETS_PER_LINE_MASK (0x1f << 16)
1054 1.1 riastrad # define HDMI0_AUDIO_CHANNEL_SWAP (1 << 24)
1055 1.1 riastrad # define HDMI0_60958_CS_UPDATE (1 << 26)
1056 1.1 riastrad # define HDMI0_AZ_FORMAT_WTRIG_MASK (1 << 28)
1057 1.1 riastrad # define HDMI0_AZ_FORMAT_WTRIG_ACK (1 << 29)
1058 1.1 riastrad #define HDMI0_AUDIO_CRC_CONTROL 0x740c
1059 1.1 riastrad # define HDMI0_AUDIO_CRC_EN (1 << 0)
1060 1.2 riastrad #define DCE3_HDMI0_ACR_PACKET_CONTROL 0x740c
1061 1.1 riastrad #define HDMI0_VBI_PACKET_CONTROL 0x7410
1062 1.1 riastrad # define HDMI0_NULL_SEND (1 << 0)
1063 1.1 riastrad # define HDMI0_GC_SEND (1 << 4)
1064 1.1 riastrad # define HDMI0_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
1065 1.1 riastrad #define HDMI0_INFOFRAME_CONTROL0 0x7414
1066 1.1 riastrad # define HDMI0_AVI_INFO_SEND (1 << 0)
1067 1.1 riastrad # define HDMI0_AVI_INFO_CONT (1 << 1)
1068 1.1 riastrad # define HDMI0_AUDIO_INFO_SEND (1 << 4)
1069 1.1 riastrad # define HDMI0_AUDIO_INFO_CONT (1 << 5)
1070 1.1 riastrad # define HDMI0_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hdmi regs */
1071 1.1 riastrad # define HDMI0_AUDIO_INFO_UPDATE (1 << 7)
1072 1.1 riastrad # define HDMI0_MPEG_INFO_SEND (1 << 8)
1073 1.1 riastrad # define HDMI0_MPEG_INFO_CONT (1 << 9)
1074 1.1 riastrad # define HDMI0_MPEG_INFO_UPDATE (1 << 10)
1075 1.1 riastrad #define HDMI0_INFOFRAME_CONTROL1 0x7418
1076 1.1 riastrad # define HDMI0_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
1077 1.2 riastrad # define HDMI0_AVI_INFO_LINE_MASK (0x3f << 0)
1078 1.1 riastrad # define HDMI0_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
1079 1.2 riastrad # define HDMI0_AUDIO_INFO_LINE_MASK (0x3f << 8)
1080 1.1 riastrad # define HDMI0_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
1081 1.1 riastrad #define HDMI0_GENERIC_PACKET_CONTROL 0x741c
1082 1.1 riastrad # define HDMI0_GENERIC0_SEND (1 << 0)
1083 1.1 riastrad # define HDMI0_GENERIC0_CONT (1 << 1)
1084 1.1 riastrad # define HDMI0_GENERIC0_UPDATE (1 << 2)
1085 1.1 riastrad # define HDMI0_GENERIC1_SEND (1 << 4)
1086 1.1 riastrad # define HDMI0_GENERIC1_CONT (1 << 5)
1087 1.1 riastrad # define HDMI0_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
1088 1.2 riastrad # define HDMI0_GENERIC0_LINE_MASK (0x3f << 16)
1089 1.1 riastrad # define HDMI0_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
1090 1.2 riastrad # define HDMI0_GENERIC1_LINE_MASK (0x3f << 24)
1091 1.1 riastrad #define HDMI0_GC 0x7428
1092 1.1 riastrad # define HDMI0_GC_AVMUTE (1 << 0)
1093 1.1 riastrad #define HDMI0_AVI_INFO0 0x7454
1094 1.1 riastrad # define HDMI0_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
1095 1.1 riastrad # define HDMI0_AVI_INFO_S(x) (((x) & 3) << 8)
1096 1.1 riastrad # define HDMI0_AVI_INFO_B(x) (((x) & 3) << 10)
1097 1.1 riastrad # define HDMI0_AVI_INFO_A(x) (((x) & 1) << 12)
1098 1.1 riastrad # define HDMI0_AVI_INFO_Y(x) (((x) & 3) << 13)
1099 1.1 riastrad # define HDMI0_AVI_INFO_Y_RGB 0
1100 1.1 riastrad # define HDMI0_AVI_INFO_Y_YCBCR422 1
1101 1.1 riastrad # define HDMI0_AVI_INFO_Y_YCBCR444 2
1102 1.1 riastrad # define HDMI0_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
1103 1.1 riastrad # define HDMI0_AVI_INFO_R(x) (((x) & 0xf) << 16)
1104 1.1 riastrad # define HDMI0_AVI_INFO_M(x) (((x) & 0x3) << 20)
1105 1.1 riastrad # define HDMI0_AVI_INFO_C(x) (((x) & 0x3) << 22)
1106 1.1 riastrad # define HDMI0_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
1107 1.1 riastrad # define HDMI0_AVI_INFO_SC(x) (((x) & 0x3) << 24)
1108 1.1 riastrad # define HDMI0_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
1109 1.1 riastrad #define HDMI0_AVI_INFO1 0x7458
1110 1.1 riastrad # define HDMI0_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
1111 1.1 riastrad # define HDMI0_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
1112 1.1 riastrad # define HDMI0_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
1113 1.1 riastrad #define HDMI0_AVI_INFO2 0x745c
1114 1.1 riastrad # define HDMI0_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
1115 1.1 riastrad # define HDMI0_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
1116 1.1 riastrad #define HDMI0_AVI_INFO3 0x7460
1117 1.1 riastrad # define HDMI0_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
1118 1.1 riastrad # define HDMI0_AVI_INFO_VERSION(x) (((x) & 3) << 24)
1119 1.1 riastrad #define HDMI0_MPEG_INFO0 0x7464
1120 1.1 riastrad # define HDMI0_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
1121 1.1 riastrad # define HDMI0_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
1122 1.1 riastrad # define HDMI0_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
1123 1.1 riastrad # define HDMI0_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
1124 1.1 riastrad #define HDMI0_MPEG_INFO1 0x7468
1125 1.1 riastrad # define HDMI0_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
1126 1.1 riastrad # define HDMI0_MPEG_INFO_MF(x) (((x) & 3) << 8)
1127 1.1 riastrad # define HDMI0_MPEG_INFO_FR(x) (((x) & 1) << 12)
1128 1.1 riastrad #define HDMI0_GENERIC0_HDR 0x746c
1129 1.1 riastrad #define HDMI0_GENERIC0_0 0x7470
1130 1.1 riastrad #define HDMI0_GENERIC0_1 0x7474
1131 1.1 riastrad #define HDMI0_GENERIC0_2 0x7478
1132 1.1 riastrad #define HDMI0_GENERIC0_3 0x747c
1133 1.1 riastrad #define HDMI0_GENERIC0_4 0x7480
1134 1.1 riastrad #define HDMI0_GENERIC0_5 0x7484
1135 1.1 riastrad #define HDMI0_GENERIC0_6 0x7488
1136 1.1 riastrad #define HDMI0_GENERIC1_HDR 0x748c
1137 1.1 riastrad #define HDMI0_GENERIC1_0 0x7490
1138 1.1 riastrad #define HDMI0_GENERIC1_1 0x7494
1139 1.1 riastrad #define HDMI0_GENERIC1_2 0x7498
1140 1.1 riastrad #define HDMI0_GENERIC1_3 0x749c
1141 1.1 riastrad #define HDMI0_GENERIC1_4 0x74a0
1142 1.1 riastrad #define HDMI0_GENERIC1_5 0x74a4
1143 1.1 riastrad #define HDMI0_GENERIC1_6 0x74a8
1144 1.1 riastrad #define HDMI0_ACR_32_0 0x74ac
1145 1.1 riastrad # define HDMI0_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
1146 1.2 riastrad # define HDMI0_ACR_CTS_32_MASK (0xfffff << 12)
1147 1.1 riastrad #define HDMI0_ACR_32_1 0x74b0
1148 1.1 riastrad # define HDMI0_ACR_N_32(x) (((x) & 0xfffff) << 0)
1149 1.2 riastrad # define HDMI0_ACR_N_32_MASK (0xfffff << 0)
1150 1.1 riastrad #define HDMI0_ACR_44_0 0x74b4
1151 1.1 riastrad # define HDMI0_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
1152 1.2 riastrad # define HDMI0_ACR_CTS_44_MASK (0xfffff << 12)
1153 1.1 riastrad #define HDMI0_ACR_44_1 0x74b8
1154 1.1 riastrad # define HDMI0_ACR_N_44(x) (((x) & 0xfffff) << 0)
1155 1.2 riastrad # define HDMI0_ACR_N_44_MASK (0xfffff << 0)
1156 1.1 riastrad #define HDMI0_ACR_48_0 0x74bc
1157 1.1 riastrad # define HDMI0_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
1158 1.2 riastrad # define HDMI0_ACR_CTS_48_MASK (0xfffff << 12)
1159 1.1 riastrad #define HDMI0_ACR_48_1 0x74c0
1160 1.1 riastrad # define HDMI0_ACR_N_48(x) (((x) & 0xfffff) << 0)
1161 1.2 riastrad # define HDMI0_ACR_N_48_MASK (0xfffff << 0)
1162 1.1 riastrad #define HDMI0_ACR_STATUS_0 0x74c4
1163 1.1 riastrad #define HDMI0_ACR_STATUS_1 0x74c8
1164 1.1 riastrad #define HDMI0_AUDIO_INFO0 0x74cc
1165 1.1 riastrad # define HDMI0_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
1166 1.1 riastrad # define HDMI0_AUDIO_INFO_CC(x) (((x) & 7) << 8)
1167 1.1 riastrad #define HDMI0_AUDIO_INFO1 0x74d0
1168 1.1 riastrad # define HDMI0_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
1169 1.1 riastrad # define HDMI0_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
1170 1.1 riastrad # define HDMI0_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
1171 1.1 riastrad # define HDMI0_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
1172 1.1 riastrad #define HDMI0_60958_0 0x74d4
1173 1.1 riastrad # define HDMI0_60958_CS_A(x) (((x) & 1) << 0)
1174 1.1 riastrad # define HDMI0_60958_CS_B(x) (((x) & 1) << 1)
1175 1.1 riastrad # define HDMI0_60958_CS_C(x) (((x) & 1) << 2)
1176 1.1 riastrad # define HDMI0_60958_CS_D(x) (((x) & 3) << 3)
1177 1.1 riastrad # define HDMI0_60958_CS_MODE(x) (((x) & 3) << 6)
1178 1.1 riastrad # define HDMI0_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
1179 1.1 riastrad # define HDMI0_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
1180 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
1181 1.2 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK (0xf << 20)
1182 1.1 riastrad # define HDMI0_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
1183 1.1 riastrad # define HDMI0_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
1184 1.2 riastrad # define HDMI0_60958_CS_CLOCK_ACCURACY_MASK (3 << 28)
1185 1.1 riastrad #define HDMI0_60958_1 0x74d8
1186 1.1 riastrad # define HDMI0_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
1187 1.1 riastrad # define HDMI0_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
1188 1.1 riastrad # define HDMI0_60958_CS_VALID_L(x) (((x) & 1) << 16)
1189 1.1 riastrad # define HDMI0_60958_CS_VALID_R(x) (((x) & 1) << 18)
1190 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
1191 1.2 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK (0xf << 20)
1192 1.1 riastrad #define HDMI0_ACR_PACKET_CONTROL 0x74dc
1193 1.1 riastrad # define HDMI0_ACR_SEND (1 << 0)
1194 1.1 riastrad # define HDMI0_ACR_CONT (1 << 1)
1195 1.1 riastrad # define HDMI0_ACR_SELECT(x) (((x) & 3) << 4)
1196 1.1 riastrad # define HDMI0_ACR_HW 0
1197 1.1 riastrad # define HDMI0_ACR_32 1
1198 1.1 riastrad # define HDMI0_ACR_44 2
1199 1.1 riastrad # define HDMI0_ACR_48 3
1200 1.1 riastrad # define HDMI0_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
1201 1.1 riastrad # define HDMI0_ACR_AUTO_SEND (1 << 12)
1202 1.2 riastrad #define DCE3_HDMI0_AUDIO_CRC_CONTROL 0x74dc
1203 1.1 riastrad #define HDMI0_RAMP_CONTROL0 0x74e0
1204 1.1 riastrad # define HDMI0_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
1205 1.1 riastrad #define HDMI0_RAMP_CONTROL1 0x74e4
1206 1.1 riastrad # define HDMI0_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
1207 1.1 riastrad #define HDMI0_RAMP_CONTROL2 0x74e8
1208 1.1 riastrad # define HDMI0_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
1209 1.1 riastrad #define HDMI0_RAMP_CONTROL3 0x74ec
1210 1.1 riastrad # define HDMI0_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
1211 1.1 riastrad /* HDMI0_60958_2 is r7xx only */
1212 1.1 riastrad #define HDMI0_60958_2 0x74f0
1213 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
1214 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
1215 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
1216 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
1217 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
1218 1.1 riastrad # define HDMI0_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
1219 1.1 riastrad /* r6xx only; second instance starts at 0x7700 */
1220 1.1 riastrad #define HDMI1_CONTROL 0x7700
1221 1.1 riastrad #define HDMI1_STATUS 0x7704
1222 1.1 riastrad #define HDMI1_AUDIO_PACKET_CONTROL 0x7708
1223 1.1 riastrad /* DCE3; second instance starts at 0x7800 NOT 0x7700 */
1224 1.1 riastrad #define DCE3_HDMI1_CONTROL 0x7800
1225 1.1 riastrad #define DCE3_HDMI1_STATUS 0x7804
1226 1.1 riastrad #define DCE3_HDMI1_AUDIO_PACKET_CONTROL 0x7808
1227 1.1 riastrad /* DCE3.2 (for interrupts) */
1228 1.1 riastrad #define AFMT_STATUS 0x7600
1229 1.1 riastrad # define AFMT_AUDIO_ENABLE (1 << 4)
1230 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
1231 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
1232 1.1 riastrad # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
1233 1.1 riastrad #define AFMT_AUDIO_PACKET_CONTROL 0x7604
1234 1.1 riastrad # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
1235 1.1 riastrad # define AFMT_AUDIO_TEST_EN (1 << 12)
1236 1.1 riastrad # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
1237 1.1 riastrad # define AFMT_60958_CS_UPDATE (1 << 26)
1238 1.1 riastrad # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
1239 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
1240 1.1 riastrad # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
1241 1.1 riastrad # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
1242 1.1 riastrad
1243 1.1 riastrad /* DCE3 FMT blocks */
1244 1.1 riastrad #define FMT_CONTROL 0x6700
1245 1.1 riastrad # define FMT_PIXEL_ENCODING (1 << 16)
1246 1.1 riastrad /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
1247 1.1 riastrad #define FMT_BIT_DEPTH_CONTROL 0x6710
1248 1.1 riastrad # define FMT_TRUNCATE_EN (1 << 0)
1249 1.1 riastrad # define FMT_TRUNCATE_DEPTH (1 << 4)
1250 1.1 riastrad # define FMT_SPATIAL_DITHER_EN (1 << 8)
1251 1.1 riastrad # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
1252 1.1 riastrad # define FMT_SPATIAL_DITHER_DEPTH (1 << 12)
1253 1.1 riastrad # define FMT_FRAME_RANDOM_ENABLE (1 << 13)
1254 1.1 riastrad # define FMT_RGB_RANDOM_ENABLE (1 << 14)
1255 1.1 riastrad # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
1256 1.1 riastrad # define FMT_TEMPORAL_DITHER_EN (1 << 16)
1257 1.1 riastrad # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20)
1258 1.1 riastrad # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
1259 1.1 riastrad # define FMT_TEMPORAL_LEVEL (1 << 24)
1260 1.1 riastrad # define FMT_TEMPORAL_DITHER_RESET (1 << 25)
1261 1.1 riastrad # define FMT_25FRC_SEL(x) ((x) << 26)
1262 1.1 riastrad # define FMT_50FRC_SEL(x) ((x) << 28)
1263 1.1 riastrad # define FMT_75FRC_SEL(x) ((x) << 30)
1264 1.1 riastrad #define FMT_CLAMP_CONTROL 0x672c
1265 1.1 riastrad # define FMT_CLAMP_DATA_EN (1 << 0)
1266 1.1 riastrad # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
1267 1.1 riastrad # define FMT_CLAMP_6BPC 0
1268 1.1 riastrad # define FMT_CLAMP_8BPC 1
1269 1.1 riastrad # define FMT_CLAMP_10BPC 2
1270 1.1 riastrad
1271 1.1 riastrad /* Power management */
1272 1.1 riastrad #define CG_SPLL_FUNC_CNTL 0x600
1273 1.1 riastrad # define SPLL_RESET (1 << 0)
1274 1.1 riastrad # define SPLL_SLEEP (1 << 1)
1275 1.1 riastrad # define SPLL_REF_DIV(x) ((x) << 2)
1276 1.1 riastrad # define SPLL_REF_DIV_MASK (7 << 2)
1277 1.1 riastrad # define SPLL_FB_DIV(x) ((x) << 5)
1278 1.1 riastrad # define SPLL_FB_DIV_MASK (0xff << 5)
1279 1.1 riastrad # define SPLL_PULSEEN (1 << 13)
1280 1.1 riastrad # define SPLL_PULSENUM(x) ((x) << 14)
1281 1.1 riastrad # define SPLL_PULSENUM_MASK (3 << 14)
1282 1.1 riastrad # define SPLL_SW_HILEN(x) ((x) << 16)
1283 1.1 riastrad # define SPLL_SW_HILEN_MASK (0xf << 16)
1284 1.1 riastrad # define SPLL_SW_LOLEN(x) ((x) << 20)
1285 1.1 riastrad # define SPLL_SW_LOLEN_MASK (0xf << 20)
1286 1.1 riastrad # define SPLL_DIVEN (1 << 24)
1287 1.1 riastrad # define SPLL_BYPASS_EN (1 << 25)
1288 1.1 riastrad # define SPLL_CHG_STATUS (1 << 29)
1289 1.1 riastrad # define SPLL_CTLREQ (1 << 30)
1290 1.1 riastrad # define SPLL_CTLACK (1 << 31)
1291 1.1 riastrad
1292 1.1 riastrad #define GENERAL_PWRMGT 0x618
1293 1.1 riastrad # define GLOBAL_PWRMGT_EN (1 << 0)
1294 1.1 riastrad # define STATIC_PM_EN (1 << 1)
1295 1.1 riastrad # define MOBILE_SU (1 << 2)
1296 1.1 riastrad # define THERMAL_PROTECTION_DIS (1 << 3)
1297 1.1 riastrad # define THERMAL_PROTECTION_TYPE (1 << 4)
1298 1.1 riastrad # define ENABLE_GEN2PCIE (1 << 5)
1299 1.1 riastrad # define SW_GPIO_INDEX(x) ((x) << 6)
1300 1.1 riastrad # define SW_GPIO_INDEX_MASK (3 << 6)
1301 1.1 riastrad # define LOW_VOLT_D2_ACPI (1 << 8)
1302 1.1 riastrad # define LOW_VOLT_D3_ACPI (1 << 9)
1303 1.1 riastrad # define VOLT_PWRMGT_EN (1 << 10)
1304 1.1 riastrad #define CG_TPC 0x61c
1305 1.1 riastrad # define TPCC(x) ((x) << 0)
1306 1.1 riastrad # define TPCC_MASK (0x7fffff << 0)
1307 1.1 riastrad # define TPU(x) ((x) << 23)
1308 1.1 riastrad # define TPU_MASK (0x1f << 23)
1309 1.1 riastrad #define SCLK_PWRMGT_CNTL 0x620
1310 1.1 riastrad # define SCLK_PWRMGT_OFF (1 << 0)
1311 1.1 riastrad # define SCLK_TURNOFF (1 << 1)
1312 1.1 riastrad # define SPLL_TURNOFF (1 << 2)
1313 1.1 riastrad # define SU_SCLK_USE_BCLK (1 << 3)
1314 1.1 riastrad # define DYNAMIC_GFX_ISLAND_PWR_DOWN (1 << 4)
1315 1.1 riastrad # define DYNAMIC_GFX_ISLAND_PWR_LP (1 << 5)
1316 1.1 riastrad # define CLK_TURN_ON_STAGGER (1 << 6)
1317 1.1 riastrad # define CLK_TURN_OFF_STAGGER (1 << 7)
1318 1.1 riastrad # define FIR_FORCE_TREND_SEL (1 << 8)
1319 1.1 riastrad # define FIR_TREND_MODE (1 << 9)
1320 1.1 riastrad # define DYN_GFX_CLK_OFF_EN (1 << 10)
1321 1.1 riastrad # define VDDC3D_TURNOFF_D1 (1 << 11)
1322 1.1 riastrad # define VDDC3D_TURNOFF_D2 (1 << 12)
1323 1.1 riastrad # define VDDC3D_TURNOFF_D3 (1 << 13)
1324 1.1 riastrad # define SPLL_TURNOFF_D2 (1 << 14)
1325 1.1 riastrad # define SCLK_LOW_D1 (1 << 15)
1326 1.1 riastrad # define DYN_GFX_CLK_OFF_MC_EN (1 << 16)
1327 1.1 riastrad #define MCLK_PWRMGT_CNTL 0x624
1328 1.1 riastrad # define MPLL_PWRMGT_OFF (1 << 0)
1329 1.1 riastrad # define YCLK_TURNOFF (1 << 1)
1330 1.1 riastrad # define MPLL_TURNOFF (1 << 2)
1331 1.1 riastrad # define SU_MCLK_USE_BCLK (1 << 3)
1332 1.1 riastrad # define DLL_READY (1 << 4)
1333 1.1 riastrad # define MC_BUSY (1 << 5)
1334 1.1 riastrad # define MC_INT_CNTL (1 << 7)
1335 1.1 riastrad # define MRDCKA_SLEEP (1 << 8)
1336 1.1 riastrad # define MRDCKB_SLEEP (1 << 9)
1337 1.1 riastrad # define MRDCKC_SLEEP (1 << 10)
1338 1.1 riastrad # define MRDCKD_SLEEP (1 << 11)
1339 1.1 riastrad # define MRDCKE_SLEEP (1 << 12)
1340 1.1 riastrad # define MRDCKF_SLEEP (1 << 13)
1341 1.1 riastrad # define MRDCKG_SLEEP (1 << 14)
1342 1.1 riastrad # define MRDCKH_SLEEP (1 << 15)
1343 1.1 riastrad # define MRDCKA_RESET (1 << 16)
1344 1.1 riastrad # define MRDCKB_RESET (1 << 17)
1345 1.1 riastrad # define MRDCKC_RESET (1 << 18)
1346 1.1 riastrad # define MRDCKD_RESET (1 << 19)
1347 1.1 riastrad # define MRDCKE_RESET (1 << 20)
1348 1.1 riastrad # define MRDCKF_RESET (1 << 21)
1349 1.1 riastrad # define MRDCKG_RESET (1 << 22)
1350 1.1 riastrad # define MRDCKH_RESET (1 << 23)
1351 1.1 riastrad # define DLL_READY_READ (1 << 24)
1352 1.1 riastrad # define USE_DISPLAY_GAP (1 << 25)
1353 1.1 riastrad # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
1354 1.1 riastrad # define USE_DISPLAY_GAP_CTXSW (1 << 27)
1355 1.1 riastrad # define MPLL_TURNOFF_D2 (1 << 28)
1356 1.1 riastrad # define USE_DISPLAY_URGENT_CTXSW (1 << 29)
1357 1.1 riastrad
1358 1.1 riastrad #define MPLL_TIME 0x634
1359 1.1 riastrad # define MPLL_LOCK_TIME(x) ((x) << 0)
1360 1.1 riastrad # define MPLL_LOCK_TIME_MASK (0xffff << 0)
1361 1.1 riastrad # define MPLL_RESET_TIME(x) ((x) << 16)
1362 1.1 riastrad # define MPLL_RESET_TIME_MASK (0xffff << 16)
1363 1.1 riastrad
1364 1.1 riastrad #define SCLK_FREQ_SETTING_STEP_0_PART1 0x648
1365 1.1 riastrad # define STEP_0_SPLL_POST_DIV(x) ((x) << 0)
1366 1.1 riastrad # define STEP_0_SPLL_POST_DIV_MASK (0xff << 0)
1367 1.1 riastrad # define STEP_0_SPLL_FB_DIV(x) ((x) << 8)
1368 1.1 riastrad # define STEP_0_SPLL_FB_DIV_MASK (0xff << 8)
1369 1.1 riastrad # define STEP_0_SPLL_REF_DIV(x) ((x) << 16)
1370 1.1 riastrad # define STEP_0_SPLL_REF_DIV_MASK (7 << 16)
1371 1.1 riastrad # define STEP_0_SPLL_STEP_TIME(x) ((x) << 19)
1372 1.1 riastrad # define STEP_0_SPLL_STEP_TIME_MASK (0x1fff << 19)
1373 1.1 riastrad #define SCLK_FREQ_SETTING_STEP_0_PART2 0x64c
1374 1.1 riastrad # define STEP_0_PULSE_HIGH_CNT(x) ((x) << 0)
1375 1.1 riastrad # define STEP_0_PULSE_HIGH_CNT_MASK (0x1ff << 0)
1376 1.1 riastrad # define STEP_0_POST_DIV_EN (1 << 9)
1377 1.1 riastrad # define STEP_0_SPLL_STEP_ENABLE (1 << 30)
1378 1.1 riastrad # define STEP_0_SPLL_ENTRY_VALID (1 << 31)
1379 1.1 riastrad
1380 1.1 riastrad #define VID_RT 0x6f8
1381 1.1 riastrad # define VID_CRT(x) ((x) << 0)
1382 1.1 riastrad # define VID_CRT_MASK (0x1fff << 0)
1383 1.1 riastrad # define VID_CRTU(x) ((x) << 13)
1384 1.1 riastrad # define VID_CRTU_MASK (7 << 13)
1385 1.1 riastrad # define SSTU(x) ((x) << 16)
1386 1.1 riastrad # define SSTU_MASK (7 << 16)
1387 1.1 riastrad #define CTXSW_PROFILE_INDEX 0x6fc
1388 1.1 riastrad # define CTXSW_FREQ_VIDS_CFG_INDEX(x) ((x) << 0)
1389 1.1 riastrad # define CTXSW_FREQ_VIDS_CFG_INDEX_MASK (3 << 0)
1390 1.1 riastrad # define CTXSW_FREQ_VIDS_CFG_INDEX_SHIFT 0
1391 1.1 riastrad # define CTXSW_FREQ_MCLK_CFG_INDEX(x) ((x) << 2)
1392 1.1 riastrad # define CTXSW_FREQ_MCLK_CFG_INDEX_MASK (3 << 2)
1393 1.1 riastrad # define CTXSW_FREQ_MCLK_CFG_INDEX_SHIFT 2
1394 1.1 riastrad # define CTXSW_FREQ_SCLK_CFG_INDEX(x) ((x) << 4)
1395 1.1 riastrad # define CTXSW_FREQ_SCLK_CFG_INDEX_MASK (0x1f << 4)
1396 1.1 riastrad # define CTXSW_FREQ_SCLK_CFG_INDEX_SHIFT 4
1397 1.1 riastrad # define CTXSW_FREQ_STATE_SPLL_RESET_EN (1 << 9)
1398 1.1 riastrad # define CTXSW_FREQ_STATE_ENABLE (1 << 10)
1399 1.1 riastrad # define CTXSW_FREQ_DISPLAY_WATERMARK (1 << 11)
1400 1.1 riastrad # define CTXSW_FREQ_GEN2PCIE_VOLT (1 << 12)
1401 1.1 riastrad
1402 1.1 riastrad #define TARGET_AND_CURRENT_PROFILE_INDEX 0x70c
1403 1.1 riastrad # define TARGET_PROFILE_INDEX_MASK (3 << 0)
1404 1.1 riastrad # define TARGET_PROFILE_INDEX_SHIFT 0
1405 1.1 riastrad # define CURRENT_PROFILE_INDEX_MASK (3 << 2)
1406 1.1 riastrad # define CURRENT_PROFILE_INDEX_SHIFT 2
1407 1.1 riastrad # define DYN_PWR_ENTER_INDEX(x) ((x) << 4)
1408 1.1 riastrad # define DYN_PWR_ENTER_INDEX_MASK (3 << 4)
1409 1.1 riastrad # define DYN_PWR_ENTER_INDEX_SHIFT 4
1410 1.1 riastrad # define CURR_MCLK_INDEX_MASK (3 << 6)
1411 1.1 riastrad # define CURR_MCLK_INDEX_SHIFT 6
1412 1.1 riastrad # define CURR_SCLK_INDEX_MASK (0x1f << 8)
1413 1.1 riastrad # define CURR_SCLK_INDEX_SHIFT 8
1414 1.1 riastrad # define CURR_VID_INDEX_MASK (3 << 13)
1415 1.1 riastrad # define CURR_VID_INDEX_SHIFT 13
1416 1.1 riastrad
1417 1.1 riastrad #define LOWER_GPIO_ENABLE 0x710
1418 1.1 riastrad #define UPPER_GPIO_ENABLE 0x714
1419 1.1 riastrad #define CTXSW_VID_LOWER_GPIO_CNTL 0x718
1420 1.1 riastrad
1421 1.1 riastrad #define VID_UPPER_GPIO_CNTL 0x740
1422 1.1 riastrad #define CG_CTX_CGTT3D_R 0x744
1423 1.1 riastrad # define PHC(x) ((x) << 0)
1424 1.1 riastrad # define PHC_MASK (0x1ff << 0)
1425 1.1 riastrad # define SDC(x) ((x) << 9)
1426 1.1 riastrad # define SDC_MASK (0x3fff << 9)
1427 1.1 riastrad #define CG_VDDC3D_OOR 0x748
1428 1.1 riastrad # define SU(x) ((x) << 23)
1429 1.1 riastrad # define SU_MASK (0xf << 23)
1430 1.1 riastrad #define CG_FTV 0x74c
1431 1.1 riastrad #define CG_FFCT_0 0x750
1432 1.1 riastrad # define UTC_0(x) ((x) << 0)
1433 1.1 riastrad # define UTC_0_MASK (0x3ff << 0)
1434 1.1 riastrad # define DTC_0(x) ((x) << 10)
1435 1.1 riastrad # define DTC_0_MASK (0x3ff << 10)
1436 1.1 riastrad
1437 1.1 riastrad #define CG_BSP 0x78c
1438 1.1 riastrad # define BSP(x) ((x) << 0)
1439 1.1 riastrad # define BSP_MASK (0xffff << 0)
1440 1.1 riastrad # define BSU(x) ((x) << 16)
1441 1.1 riastrad # define BSU_MASK (0xf << 16)
1442 1.1 riastrad #define CG_RT 0x790
1443 1.1 riastrad # define FLS(x) ((x) << 0)
1444 1.1 riastrad # define FLS_MASK (0xffff << 0)
1445 1.1 riastrad # define FMS(x) ((x) << 16)
1446 1.1 riastrad # define FMS_MASK (0xffff << 16)
1447 1.1 riastrad #define CG_LT 0x794
1448 1.1 riastrad # define FHS(x) ((x) << 0)
1449 1.1 riastrad # define FHS_MASK (0xffff << 0)
1450 1.1 riastrad #define CG_GIT 0x798
1451 1.1 riastrad # define CG_GICST(x) ((x) << 0)
1452 1.1 riastrad # define CG_GICST_MASK (0xffff << 0)
1453 1.1 riastrad # define CG_GIPOT(x) ((x) << 16)
1454 1.1 riastrad # define CG_GIPOT_MASK (0xffff << 16)
1455 1.1 riastrad
1456 1.1 riastrad #define CG_SSP 0x7a8
1457 1.1 riastrad # define CG_SST(x) ((x) << 0)
1458 1.1 riastrad # define CG_SST_MASK (0xffff << 0)
1459 1.1 riastrad # define CG_SSTU(x) ((x) << 16)
1460 1.1 riastrad # define CG_SSTU_MASK (0xf << 16)
1461 1.1 riastrad
1462 1.1 riastrad #define CG_RLC_REQ_AND_RSP 0x7c4
1463 1.1 riastrad # define RLC_CG_REQ_TYPE_MASK 0xf
1464 1.1 riastrad # define RLC_CG_REQ_TYPE_SHIFT 0
1465 1.1 riastrad # define CG_RLC_RSP_TYPE_MASK 0xf0
1466 1.1 riastrad # define CG_RLC_RSP_TYPE_SHIFT 4
1467 1.1 riastrad
1468 1.1 riastrad #define CG_FC_T 0x7cc
1469 1.1 riastrad # define FC_T(x) ((x) << 0)
1470 1.1 riastrad # define FC_T_MASK (0xffff << 0)
1471 1.1 riastrad # define FC_TU(x) ((x) << 16)
1472 1.1 riastrad # define FC_TU_MASK (0x1f << 16)
1473 1.1 riastrad
1474 1.1 riastrad #define GPIOPAD_MASK 0x1798
1475 1.1 riastrad #define GPIOPAD_A 0x179c
1476 1.1 riastrad #define GPIOPAD_EN 0x17a0
1477 1.1 riastrad
1478 1.1 riastrad #define GRBM_PWR_CNTL 0x800c
1479 1.1 riastrad # define REQ_TYPE_MASK 0xf
1480 1.1 riastrad # define REQ_TYPE_SHIFT 0
1481 1.1 riastrad # define RSP_TYPE_MASK 0xf0
1482 1.1 riastrad # define RSP_TYPE_SHIFT 4
1483 1.1 riastrad
1484 1.1 riastrad /*
1485 1.1 riastrad * UVD
1486 1.1 riastrad */
1487 1.1 riastrad #define UVD_SEMA_ADDR_LOW 0xef00
1488 1.1 riastrad #define UVD_SEMA_ADDR_HIGH 0xef04
1489 1.1 riastrad #define UVD_SEMA_CMD 0xef08
1490 1.1 riastrad
1491 1.1 riastrad #define UVD_GPCOM_VCPU_CMD 0xef0c
1492 1.1 riastrad #define UVD_GPCOM_VCPU_DATA0 0xef10
1493 1.1 riastrad #define UVD_GPCOM_VCPU_DATA1 0xef14
1494 1.1 riastrad #define UVD_ENGINE_CNTL 0xef18
1495 1.5 riastrad #define UVD_NO_OP 0xeffc
1496 1.1 riastrad
1497 1.1 riastrad #define UVD_SEMA_CNTL 0xf400
1498 1.1 riastrad #define UVD_RB_ARB_CTRL 0xf480
1499 1.1 riastrad
1500 1.1 riastrad #define UVD_LMI_EXT40_ADDR 0xf498
1501 1.1 riastrad #define UVD_CGC_GATE 0xf4a8
1502 1.1 riastrad #define UVD_LMI_CTRL2 0xf4f4
1503 1.1 riastrad #define UVD_MASTINT_EN 0xf500
1504 1.2 riastrad #define UVD_FW_START 0xf51C
1505 1.1 riastrad #define UVD_LMI_ADDR_EXT 0xf594
1506 1.1 riastrad #define UVD_LMI_CTRL 0xf598
1507 1.1 riastrad #define UVD_LMI_SWAP_CNTL 0xf5b4
1508 1.1 riastrad #define UVD_MP_SWAP_CNTL 0xf5bC
1509 1.1 riastrad #define UVD_MPC_CNTL 0xf5dC
1510 1.1 riastrad #define UVD_MPC_SET_MUXA0 0xf5e4
1511 1.1 riastrad #define UVD_MPC_SET_MUXA1 0xf5e8
1512 1.1 riastrad #define UVD_MPC_SET_MUXB0 0xf5eC
1513 1.1 riastrad #define UVD_MPC_SET_MUXB1 0xf5f0
1514 1.1 riastrad #define UVD_MPC_SET_MUX 0xf5f4
1515 1.1 riastrad #define UVD_MPC_SET_ALU 0xf5f8
1516 1.1 riastrad
1517 1.2 riastrad #define UVD_VCPU_CACHE_OFFSET0 0xf608
1518 1.2 riastrad #define UVD_VCPU_CACHE_SIZE0 0xf60c
1519 1.2 riastrad #define UVD_VCPU_CACHE_OFFSET1 0xf610
1520 1.2 riastrad #define UVD_VCPU_CACHE_SIZE1 0xf614
1521 1.2 riastrad #define UVD_VCPU_CACHE_OFFSET2 0xf618
1522 1.2 riastrad #define UVD_VCPU_CACHE_SIZE2 0xf61c
1523 1.2 riastrad
1524 1.1 riastrad #define UVD_VCPU_CNTL 0xf660
1525 1.1 riastrad #define UVD_SOFT_RESET 0xf680
1526 1.1 riastrad #define RBC_SOFT_RESET (1<<0)
1527 1.1 riastrad #define LBSI_SOFT_RESET (1<<1)
1528 1.1 riastrad #define LMI_SOFT_RESET (1<<2)
1529 1.1 riastrad #define VCPU_SOFT_RESET (1<<3)
1530 1.1 riastrad #define CSM_SOFT_RESET (1<<5)
1531 1.1 riastrad #define CXW_SOFT_RESET (1<<6)
1532 1.1 riastrad #define TAP_SOFT_RESET (1<<7)
1533 1.1 riastrad #define LMI_UMC_SOFT_RESET (1<<13)
1534 1.1 riastrad #define UVD_RBC_IB_BASE 0xf684
1535 1.1 riastrad #define UVD_RBC_IB_SIZE 0xf688
1536 1.1 riastrad #define UVD_RBC_RB_BASE 0xf68c
1537 1.1 riastrad #define UVD_RBC_RB_RPTR 0xf690
1538 1.1 riastrad #define UVD_RBC_RB_WPTR 0xf694
1539 1.1 riastrad #define UVD_RBC_RB_WPTR_CNTL 0xf698
1540 1.1 riastrad
1541 1.1 riastrad #define UVD_STATUS 0xf6bc
1542 1.1 riastrad
1543 1.1 riastrad #define UVD_SEMA_TIMEOUT_STATUS 0xf6c0
1544 1.1 riastrad #define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL 0xf6c4
1545 1.1 riastrad #define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL 0xf6c8
1546 1.1 riastrad #define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL 0xf6cc
1547 1.1 riastrad
1548 1.1 riastrad #define UVD_RBC_RB_CNTL 0xf6a4
1549 1.1 riastrad #define UVD_RBC_RB_RPTR_ADDR 0xf6a8
1550 1.1 riastrad
1551 1.1 riastrad #define UVD_CONTEXT_ID 0xf6f4
1552 1.1 riastrad
1553 1.2 riastrad /* rs780 only */
1554 1.2 riastrad #define GFX_MACRO_BYPASS_CNTL 0x30c0
1555 1.2 riastrad #define SPLL_BYPASS_CNTL (1 << 0)
1556 1.2 riastrad #define UPLL_BYPASS_CNTL (1 << 1)
1557 1.2 riastrad
1558 1.2 riastrad #define CG_UPLL_FUNC_CNTL 0x7e0
1559 1.2 riastrad # define UPLL_RESET_MASK 0x00000001
1560 1.2 riastrad # define UPLL_SLEEP_MASK 0x00000002
1561 1.2 riastrad # define UPLL_BYPASS_EN_MASK 0x00000004
1562 1.1 riastrad # define UPLL_CTLREQ_MASK 0x00000008
1563 1.2 riastrad # define UPLL_FB_DIV(x) ((x) << 4)
1564 1.2 riastrad # define UPLL_FB_DIV_MASK 0x0000FFF0
1565 1.2 riastrad # define UPLL_REF_DIV(x) ((x) << 16)
1566 1.2 riastrad # define UPLL_REF_DIV_MASK 0x003F0000
1567 1.2 riastrad # define UPLL_REFCLK_SRC_SEL_MASK 0x20000000
1568 1.1 riastrad # define UPLL_CTLACK_MASK 0x40000000
1569 1.1 riastrad # define UPLL_CTLACK2_MASK 0x80000000
1570 1.2 riastrad #define CG_UPLL_FUNC_CNTL_2 0x7e4
1571 1.2 riastrad # define UPLL_SW_HILEN(x) ((x) << 0)
1572 1.2 riastrad # define UPLL_SW_LOLEN(x) ((x) << 4)
1573 1.2 riastrad # define UPLL_SW_HILEN2(x) ((x) << 8)
1574 1.2 riastrad # define UPLL_SW_LOLEN2(x) ((x) << 12)
1575 1.2 riastrad # define UPLL_DIVEN_MASK 0x00010000
1576 1.2 riastrad # define UPLL_DIVEN2_MASK 0x00020000
1577 1.2 riastrad # define UPLL_SW_MASK 0x0003FFFF
1578 1.2 riastrad # define VCLK_SRC_SEL(x) ((x) << 20)
1579 1.2 riastrad # define VCLK_SRC_SEL_MASK 0x01F00000
1580 1.2 riastrad # define DCLK_SRC_SEL(x) ((x) << 25)
1581 1.2 riastrad # define DCLK_SRC_SEL_MASK 0x3E000000
1582 1.1 riastrad
1583 1.1 riastrad /*
1584 1.1 riastrad * PM4
1585 1.1 riastrad */
1586 1.1 riastrad #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
1587 1.1 riastrad (((reg) >> 2) & 0xFFFF) | \
1588 1.1 riastrad ((n) & 0x3FFF) << 16)
1589 1.1 riastrad #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
1590 1.1 riastrad (((op) & 0xFF) << 8) | \
1591 1.1 riastrad ((n) & 0x3FFF) << 16)
1592 1.1 riastrad
1593 1.1 riastrad /* Packet 3 types */
1594 1.1 riastrad #define PACKET3_NOP 0x10
1595 1.1 riastrad #define PACKET3_INDIRECT_BUFFER_END 0x17
1596 1.1 riastrad #define PACKET3_SET_PREDICATION 0x20
1597 1.1 riastrad #define PACKET3_REG_RMW 0x21
1598 1.1 riastrad #define PACKET3_COND_EXEC 0x22
1599 1.1 riastrad #define PACKET3_PRED_EXEC 0x23
1600 1.1 riastrad #define PACKET3_START_3D_CMDBUF 0x24
1601 1.1 riastrad #define PACKET3_DRAW_INDEX_2 0x27
1602 1.1 riastrad #define PACKET3_CONTEXT_CONTROL 0x28
1603 1.1 riastrad #define PACKET3_DRAW_INDEX_IMMD_BE 0x29
1604 1.1 riastrad #define PACKET3_INDEX_TYPE 0x2A
1605 1.1 riastrad #define PACKET3_DRAW_INDEX 0x2B
1606 1.1 riastrad #define PACKET3_DRAW_INDEX_AUTO 0x2D
1607 1.1 riastrad #define PACKET3_DRAW_INDEX_IMMD 0x2E
1608 1.1 riastrad #define PACKET3_NUM_INSTANCES 0x2F
1609 1.1 riastrad #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1610 1.1 riastrad #define PACKET3_INDIRECT_BUFFER_MP 0x38
1611 1.1 riastrad #define PACKET3_MEM_SEMAPHORE 0x39
1612 1.1 riastrad # define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12)
1613 1.1 riastrad # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1614 1.1 riastrad # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
1615 1.1 riastrad #define PACKET3_MPEG_INDEX 0x3A
1616 1.1 riastrad #define PACKET3_COPY_DW 0x3B
1617 1.1 riastrad #define PACKET3_WAIT_REG_MEM 0x3C
1618 1.1 riastrad #define PACKET3_MEM_WRITE 0x3D
1619 1.1 riastrad #define PACKET3_INDIRECT_BUFFER 0x32
1620 1.1 riastrad #define PACKET3_CP_DMA 0x41
1621 1.1 riastrad /* 1. header
1622 1.1 riastrad * 2. SRC_ADDR_LO [31:0]
1623 1.1 riastrad * 3. CP_SYNC [31] | SRC_ADDR_HI [7:0]
1624 1.1 riastrad * 4. DST_ADDR_LO [31:0]
1625 1.1 riastrad * 5. DST_ADDR_HI [7:0]
1626 1.1 riastrad * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
1627 1.1 riastrad */
1628 1.1 riastrad # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1629 1.1 riastrad /* COMMAND */
1630 1.1 riastrad # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22)
1631 1.1 riastrad /* 0 - none
1632 1.1 riastrad * 1 - 8 in 16
1633 1.1 riastrad * 2 - 8 in 32
1634 1.1 riastrad * 3 - 8 in 64
1635 1.1 riastrad */
1636 1.1 riastrad # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1637 1.1 riastrad /* 0 - none
1638 1.1 riastrad * 1 - 8 in 16
1639 1.1 riastrad * 2 - 8 in 32
1640 1.1 riastrad * 3 - 8 in 64
1641 1.1 riastrad */
1642 1.1 riastrad # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1643 1.1 riastrad /* 0 - memory
1644 1.1 riastrad * 1 - register
1645 1.1 riastrad */
1646 1.1 riastrad # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1647 1.1 riastrad /* 0 - memory
1648 1.1 riastrad * 1 - register
1649 1.1 riastrad */
1650 1.1 riastrad # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1651 1.1 riastrad # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
1652 1.2 riastrad #define PACKET3_PFP_SYNC_ME 0x42 /* r7xx+ only */
1653 1.1 riastrad #define PACKET3_SURFACE_SYNC 0x43
1654 1.1 riastrad # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1655 1.1 riastrad # define PACKET3_FULL_CACHE_ENA (1 << 20) /* r7xx+ only */
1656 1.1 riastrad # define PACKET3_TC_ACTION_ENA (1 << 23)
1657 1.1 riastrad # define PACKET3_VC_ACTION_ENA (1 << 24)
1658 1.1 riastrad # define PACKET3_CB_ACTION_ENA (1 << 25)
1659 1.1 riastrad # define PACKET3_DB_ACTION_ENA (1 << 26)
1660 1.1 riastrad # define PACKET3_SH_ACTION_ENA (1 << 27)
1661 1.1 riastrad # define PACKET3_SMX_ACTION_ENA (1 << 28)
1662 1.1 riastrad #define PACKET3_ME_INITIALIZE 0x44
1663 1.1 riastrad #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1664 1.1 riastrad #define PACKET3_COND_WRITE 0x45
1665 1.1 riastrad #define PACKET3_EVENT_WRITE 0x46
1666 1.1 riastrad #define EVENT_TYPE(x) ((x) << 0)
1667 1.1 riastrad #define EVENT_INDEX(x) ((x) << 8)
1668 1.1 riastrad /* 0 - any non-TS event
1669 1.1 riastrad * 1 - ZPASS_DONE
1670 1.1 riastrad * 2 - SAMPLE_PIPELINESTAT
1671 1.1 riastrad * 3 - SAMPLE_STREAMOUTSTAT*
1672 1.1 riastrad * 4 - *S_PARTIAL_FLUSH
1673 1.1 riastrad * 5 - TS events
1674 1.1 riastrad */
1675 1.1 riastrad #define PACKET3_EVENT_WRITE_EOP 0x47
1676 1.1 riastrad #define DATA_SEL(x) ((x) << 29)
1677 1.1 riastrad /* 0 - discard
1678 1.1 riastrad * 1 - send low 32bit data
1679 1.1 riastrad * 2 - send 64bit data
1680 1.1 riastrad * 3 - send 64bit counter value
1681 1.1 riastrad */
1682 1.1 riastrad #define INT_SEL(x) ((x) << 24)
1683 1.1 riastrad /* 0 - none
1684 1.1 riastrad * 1 - interrupt only (DATA_SEL = 0)
1685 1.1 riastrad * 2 - interrupt when data write is confirmed
1686 1.1 riastrad */
1687 1.1 riastrad #define PACKET3_ONE_REG_WRITE 0x57
1688 1.1 riastrad #define PACKET3_SET_CONFIG_REG 0x68
1689 1.1 riastrad #define PACKET3_SET_CONFIG_REG_OFFSET 0x00008000
1690 1.1 riastrad #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
1691 1.1 riastrad #define PACKET3_SET_CONTEXT_REG 0x69
1692 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_OFFSET 0x00028000
1693 1.1 riastrad #define PACKET3_SET_CONTEXT_REG_END 0x00029000
1694 1.1 riastrad #define PACKET3_SET_ALU_CONST 0x6A
1695 1.1 riastrad #define PACKET3_SET_ALU_CONST_OFFSET 0x00030000
1696 1.1 riastrad #define PACKET3_SET_ALU_CONST_END 0x00032000
1697 1.1 riastrad #define PACKET3_SET_BOOL_CONST 0x6B
1698 1.1 riastrad #define PACKET3_SET_BOOL_CONST_OFFSET 0x0003e380
1699 1.1 riastrad #define PACKET3_SET_BOOL_CONST_END 0x00040000
1700 1.1 riastrad #define PACKET3_SET_LOOP_CONST 0x6C
1701 1.1 riastrad #define PACKET3_SET_LOOP_CONST_OFFSET 0x0003e200
1702 1.1 riastrad #define PACKET3_SET_LOOP_CONST_END 0x0003e380
1703 1.1 riastrad #define PACKET3_SET_RESOURCE 0x6D
1704 1.1 riastrad #define PACKET3_SET_RESOURCE_OFFSET 0x00038000
1705 1.1 riastrad #define PACKET3_SET_RESOURCE_END 0x0003c000
1706 1.1 riastrad #define PACKET3_SET_SAMPLER 0x6E
1707 1.1 riastrad #define PACKET3_SET_SAMPLER_OFFSET 0x0003c000
1708 1.1 riastrad #define PACKET3_SET_SAMPLER_END 0x0003cff0
1709 1.1 riastrad #define PACKET3_SET_CTL_CONST 0x6F
1710 1.1 riastrad #define PACKET3_SET_CTL_CONST_OFFSET 0x0003cff0
1711 1.1 riastrad #define PACKET3_SET_CTL_CONST_END 0x0003e200
1712 1.1 riastrad #define PACKET3_STRMOUT_BASE_UPDATE 0x72 /* r7xx */
1713 1.1 riastrad #define PACKET3_SURFACE_BASE_UPDATE 0x73
1714 1.1 riastrad
1715 1.1 riastrad #define R_000011_K8_FB_LOCATION 0x11
1716 1.1 riastrad #define R_000012_MC_MISC_UMA_CNTL 0x12
1717 1.1 riastrad #define G_000012_K8_ADDR_EXT(x) (((x) >> 0) & 0xFF)
1718 1.1 riastrad #define R_0028F8_MC_INDEX 0x28F8
1719 1.1 riastrad #define S_0028F8_MC_IND_ADDR(x) (((x) & 0x1FF) << 0)
1720 1.1 riastrad #define C_0028F8_MC_IND_ADDR 0xFFFFFE00
1721 1.1 riastrad #define S_0028F8_MC_IND_WR_EN(x) (((x) & 0x1) << 9)
1722 1.1 riastrad #define R_0028FC_MC_DATA 0x28FC
1723 1.1 riastrad
1724 1.1 riastrad #define R_008020_GRBM_SOFT_RESET 0x8020
1725 1.1 riastrad #define S_008020_SOFT_RESET_CP(x) (((x) & 1) << 0)
1726 1.1 riastrad #define S_008020_SOFT_RESET_CB(x) (((x) & 1) << 1)
1727 1.1 riastrad #define S_008020_SOFT_RESET_CR(x) (((x) & 1) << 2)
1728 1.1 riastrad #define S_008020_SOFT_RESET_DB(x) (((x) & 1) << 3)
1729 1.1 riastrad #define S_008020_SOFT_RESET_PA(x) (((x) & 1) << 5)
1730 1.1 riastrad #define S_008020_SOFT_RESET_SC(x) (((x) & 1) << 6)
1731 1.1 riastrad #define S_008020_SOFT_RESET_SMX(x) (((x) & 1) << 7)
1732 1.1 riastrad #define S_008020_SOFT_RESET_SPI(x) (((x) & 1) << 8)
1733 1.1 riastrad #define S_008020_SOFT_RESET_SH(x) (((x) & 1) << 9)
1734 1.1 riastrad #define S_008020_SOFT_RESET_SX(x) (((x) & 1) << 10)
1735 1.1 riastrad #define S_008020_SOFT_RESET_TC(x) (((x) & 1) << 11)
1736 1.1 riastrad #define S_008020_SOFT_RESET_TA(x) (((x) & 1) << 12)
1737 1.1 riastrad #define S_008020_SOFT_RESET_VC(x) (((x) & 1) << 13)
1738 1.1 riastrad #define S_008020_SOFT_RESET_VGT(x) (((x) & 1) << 14)
1739 1.1 riastrad #define R_008010_GRBM_STATUS 0x8010
1740 1.1 riastrad #define S_008010_CMDFIFO_AVAIL(x) (((x) & 0x1F) << 0)
1741 1.1 riastrad #define S_008010_CP_RQ_PENDING(x) (((x) & 1) << 6)
1742 1.1 riastrad #define S_008010_CF_RQ_PENDING(x) (((x) & 1) << 7)
1743 1.1 riastrad #define S_008010_PF_RQ_PENDING(x) (((x) & 1) << 8)
1744 1.1 riastrad #define S_008010_GRBM_EE_BUSY(x) (((x) & 1) << 10)
1745 1.1 riastrad #define S_008010_VC_BUSY(x) (((x) & 1) << 11)
1746 1.1 riastrad #define S_008010_DB03_CLEAN(x) (((x) & 1) << 12)
1747 1.1 riastrad #define S_008010_CB03_CLEAN(x) (((x) & 1) << 13)
1748 1.1 riastrad #define S_008010_VGT_BUSY_NO_DMA(x) (((x) & 1) << 16)
1749 1.1 riastrad #define S_008010_VGT_BUSY(x) (((x) & 1) << 17)
1750 1.1 riastrad #define S_008010_TA03_BUSY(x) (((x) & 1) << 18)
1751 1.1 riastrad #define S_008010_TC_BUSY(x) (((x) & 1) << 19)
1752 1.1 riastrad #define S_008010_SX_BUSY(x) (((x) & 1) << 20)
1753 1.1 riastrad #define S_008010_SH_BUSY(x) (((x) & 1) << 21)
1754 1.1 riastrad #define S_008010_SPI03_BUSY(x) (((x) & 1) << 22)
1755 1.1 riastrad #define S_008010_SMX_BUSY(x) (((x) & 1) << 23)
1756 1.1 riastrad #define S_008010_SC_BUSY(x) (((x) & 1) << 24)
1757 1.1 riastrad #define S_008010_PA_BUSY(x) (((x) & 1) << 25)
1758 1.1 riastrad #define S_008010_DB03_BUSY(x) (((x) & 1) << 26)
1759 1.1 riastrad #define S_008010_CR_BUSY(x) (((x) & 1) << 27)
1760 1.1 riastrad #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 1) << 28)
1761 1.1 riastrad #define S_008010_CP_BUSY(x) (((x) & 1) << 29)
1762 1.1 riastrad #define S_008010_CB03_BUSY(x) (((x) & 1) << 30)
1763 1.1 riastrad #define S_008010_GUI_ACTIVE(x) (((x) & 1) << 31)
1764 1.1 riastrad #define G_008010_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x1F)
1765 1.1 riastrad #define G_008010_CP_RQ_PENDING(x) (((x) >> 6) & 1)
1766 1.1 riastrad #define G_008010_CF_RQ_PENDING(x) (((x) >> 7) & 1)
1767 1.1 riastrad #define G_008010_PF_RQ_PENDING(x) (((x) >> 8) & 1)
1768 1.1 riastrad #define G_008010_GRBM_EE_BUSY(x) (((x) >> 10) & 1)
1769 1.1 riastrad #define G_008010_VC_BUSY(x) (((x) >> 11) & 1)
1770 1.1 riastrad #define G_008010_DB03_CLEAN(x) (((x) >> 12) & 1)
1771 1.1 riastrad #define G_008010_CB03_CLEAN(x) (((x) >> 13) & 1)
1772 1.1 riastrad #define G_008010_TA_BUSY(x) (((x) >> 14) & 1)
1773 1.1 riastrad #define G_008010_VGT_BUSY_NO_DMA(x) (((x) >> 16) & 1)
1774 1.1 riastrad #define G_008010_VGT_BUSY(x) (((x) >> 17) & 1)
1775 1.1 riastrad #define G_008010_TA03_BUSY(x) (((x) >> 18) & 1)
1776 1.1 riastrad #define G_008010_TC_BUSY(x) (((x) >> 19) & 1)
1777 1.1 riastrad #define G_008010_SX_BUSY(x) (((x) >> 20) & 1)
1778 1.1 riastrad #define G_008010_SH_BUSY(x) (((x) >> 21) & 1)
1779 1.1 riastrad #define G_008010_SPI03_BUSY(x) (((x) >> 22) & 1)
1780 1.1 riastrad #define G_008010_SMX_BUSY(x) (((x) >> 23) & 1)
1781 1.1 riastrad #define G_008010_SC_BUSY(x) (((x) >> 24) & 1)
1782 1.1 riastrad #define G_008010_PA_BUSY(x) (((x) >> 25) & 1)
1783 1.1 riastrad #define G_008010_DB03_BUSY(x) (((x) >> 26) & 1)
1784 1.1 riastrad #define G_008010_CR_BUSY(x) (((x) >> 27) & 1)
1785 1.1 riastrad #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 1)
1786 1.1 riastrad #define G_008010_CP_BUSY(x) (((x) >> 29) & 1)
1787 1.1 riastrad #define G_008010_CB03_BUSY(x) (((x) >> 30) & 1)
1788 1.1 riastrad #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 1)
1789 1.1 riastrad #define R_008014_GRBM_STATUS2 0x8014
1790 1.1 riastrad #define S_008014_CR_CLEAN(x) (((x) & 1) << 0)
1791 1.1 riastrad #define S_008014_SMX_CLEAN(x) (((x) & 1) << 1)
1792 1.1 riastrad #define S_008014_SPI0_BUSY(x) (((x) & 1) << 8)
1793 1.1 riastrad #define S_008014_SPI1_BUSY(x) (((x) & 1) << 9)
1794 1.1 riastrad #define S_008014_SPI2_BUSY(x) (((x) & 1) << 10)
1795 1.1 riastrad #define S_008014_SPI3_BUSY(x) (((x) & 1) << 11)
1796 1.1 riastrad #define S_008014_TA0_BUSY(x) (((x) & 1) << 12)
1797 1.1 riastrad #define S_008014_TA1_BUSY(x) (((x) & 1) << 13)
1798 1.1 riastrad #define S_008014_TA2_BUSY(x) (((x) & 1) << 14)
1799 1.1 riastrad #define S_008014_TA3_BUSY(x) (((x) & 1) << 15)
1800 1.1 riastrad #define S_008014_DB0_BUSY(x) (((x) & 1) << 16)
1801 1.1 riastrad #define S_008014_DB1_BUSY(x) (((x) & 1) << 17)
1802 1.1 riastrad #define S_008014_DB2_BUSY(x) (((x) & 1) << 18)
1803 1.1 riastrad #define S_008014_DB3_BUSY(x) (((x) & 1) << 19)
1804 1.1 riastrad #define S_008014_CB0_BUSY(x) (((x) & 1) << 20)
1805 1.1 riastrad #define S_008014_CB1_BUSY(x) (((x) & 1) << 21)
1806 1.1 riastrad #define S_008014_CB2_BUSY(x) (((x) & 1) << 22)
1807 1.1 riastrad #define S_008014_CB3_BUSY(x) (((x) & 1) << 23)
1808 1.1 riastrad #define G_008014_CR_CLEAN(x) (((x) >> 0) & 1)
1809 1.1 riastrad #define G_008014_SMX_CLEAN(x) (((x) >> 1) & 1)
1810 1.1 riastrad #define G_008014_SPI0_BUSY(x) (((x) >> 8) & 1)
1811 1.1 riastrad #define G_008014_SPI1_BUSY(x) (((x) >> 9) & 1)
1812 1.1 riastrad #define G_008014_SPI2_BUSY(x) (((x) >> 10) & 1)
1813 1.1 riastrad #define G_008014_SPI3_BUSY(x) (((x) >> 11) & 1)
1814 1.1 riastrad #define G_008014_TA0_BUSY(x) (((x) >> 12) & 1)
1815 1.1 riastrad #define G_008014_TA1_BUSY(x) (((x) >> 13) & 1)
1816 1.1 riastrad #define G_008014_TA2_BUSY(x) (((x) >> 14) & 1)
1817 1.1 riastrad #define G_008014_TA3_BUSY(x) (((x) >> 15) & 1)
1818 1.1 riastrad #define G_008014_DB0_BUSY(x) (((x) >> 16) & 1)
1819 1.1 riastrad #define G_008014_DB1_BUSY(x) (((x) >> 17) & 1)
1820 1.1 riastrad #define G_008014_DB2_BUSY(x) (((x) >> 18) & 1)
1821 1.1 riastrad #define G_008014_DB3_BUSY(x) (((x) >> 19) & 1)
1822 1.1 riastrad #define G_008014_CB0_BUSY(x) (((x) >> 20) & 1)
1823 1.1 riastrad #define G_008014_CB1_BUSY(x) (((x) >> 21) & 1)
1824 1.1 riastrad #define G_008014_CB2_BUSY(x) (((x) >> 22) & 1)
1825 1.1 riastrad #define G_008014_CB3_BUSY(x) (((x) >> 23) & 1)
1826 1.1 riastrad #define R_000E50_SRBM_STATUS 0x0E50
1827 1.1 riastrad #define G_000E50_RLC_RQ_PENDING(x) (((x) >> 3) & 1)
1828 1.1 riastrad #define G_000E50_RCU_RQ_PENDING(x) (((x) >> 4) & 1)
1829 1.1 riastrad #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 1)
1830 1.1 riastrad #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 1)
1831 1.1 riastrad #define G_000E50_IO_EXTERN_SIGNAL(x) (((x) >> 7) & 1)
1832 1.1 riastrad #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 1)
1833 1.1 riastrad #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 1)
1834 1.1 riastrad #define G_000E50_MCDZ_BUSY(x) (((x) >> 10) & 1)
1835 1.1 riastrad #define G_000E50_MCDY_BUSY(x) (((x) >> 11) & 1)
1836 1.1 riastrad #define G_000E50_MCDX_BUSY(x) (((x) >> 12) & 1)
1837 1.1 riastrad #define G_000E50_MCDW_BUSY(x) (((x) >> 13) & 1)
1838 1.1 riastrad #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 1)
1839 1.1 riastrad #define G_000E50_RLC_BUSY(x) (((x) >> 15) & 1)
1840 1.1 riastrad #define G_000E50_IH_BUSY(x) (((x) >> 17) & 1)
1841 1.1 riastrad #define G_000E50_BIF_BUSY(x) (((x) >> 29) & 1)
1842 1.1 riastrad #define R_000E60_SRBM_SOFT_RESET 0x0E60
1843 1.1 riastrad #define S_000E60_SOFT_RESET_BIF(x) (((x) & 1) << 1)
1844 1.1 riastrad #define S_000E60_SOFT_RESET_CG(x) (((x) & 1) << 2)
1845 1.1 riastrad #define S_000E60_SOFT_RESET_CMC(x) (((x) & 1) << 3)
1846 1.1 riastrad #define S_000E60_SOFT_RESET_CSC(x) (((x) & 1) << 4)
1847 1.1 riastrad #define S_000E60_SOFT_RESET_DC(x) (((x) & 1) << 5)
1848 1.1 riastrad #define S_000E60_SOFT_RESET_GRBM(x) (((x) & 1) << 8)
1849 1.1 riastrad #define S_000E60_SOFT_RESET_HDP(x) (((x) & 1) << 9)
1850 1.1 riastrad #define S_000E60_SOFT_RESET_IH(x) (((x) & 1) << 10)
1851 1.1 riastrad #define S_000E60_SOFT_RESET_MC(x) (((x) & 1) << 11)
1852 1.1 riastrad #define S_000E60_SOFT_RESET_RLC(x) (((x) & 1) << 13)
1853 1.1 riastrad #define S_000E60_SOFT_RESET_ROM(x) (((x) & 1) << 14)
1854 1.1 riastrad #define S_000E60_SOFT_RESET_SEM(x) (((x) & 1) << 15)
1855 1.1 riastrad #define S_000E60_SOFT_RESET_TSC(x) (((x) & 1) << 16)
1856 1.1 riastrad #define S_000E60_SOFT_RESET_VMC(x) (((x) & 1) << 17)
1857 1.1 riastrad
1858 1.1 riastrad #define R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
1859 1.1 riastrad
1860 1.1 riastrad #define R_028C04_PA_SC_AA_CONFIG 0x028C04
1861 1.1 riastrad #define S_028C04_MSAA_NUM_SAMPLES(x) (((x) & 0x3) << 0)
1862 1.1 riastrad #define G_028C04_MSAA_NUM_SAMPLES(x) (((x) >> 0) & 0x3)
1863 1.1 riastrad #define C_028C04_MSAA_NUM_SAMPLES 0xFFFFFFFC
1864 1.1 riastrad #define S_028C04_AA_MASK_CENTROID_DTMN(x) (((x) & 0x1) << 4)
1865 1.1 riastrad #define G_028C04_AA_MASK_CENTROID_DTMN(x) (((x) >> 4) & 0x1)
1866 1.1 riastrad #define C_028C04_AA_MASK_CENTROID_DTMN 0xFFFFFFEF
1867 1.1 riastrad #define S_028C04_MAX_SAMPLE_DIST(x) (((x) & 0xF) << 13)
1868 1.1 riastrad #define G_028C04_MAX_SAMPLE_DIST(x) (((x) >> 13) & 0xF)
1869 1.1 riastrad #define C_028C04_MAX_SAMPLE_DIST 0xFFFE1FFF
1870 1.1 riastrad #define R_0280E0_CB_COLOR0_FRAG 0x0280E0
1871 1.1 riastrad #define S_0280E0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0)
1872 1.1 riastrad #define G_0280E0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF)
1873 1.1 riastrad #define C_0280E0_BASE_256B 0x00000000
1874 1.1 riastrad #define R_0280E4_CB_COLOR1_FRAG 0x0280E4
1875 1.1 riastrad #define R_0280E8_CB_COLOR2_FRAG 0x0280E8
1876 1.1 riastrad #define R_0280EC_CB_COLOR3_FRAG 0x0280EC
1877 1.1 riastrad #define R_0280F0_CB_COLOR4_FRAG 0x0280F0
1878 1.1 riastrad #define R_0280F4_CB_COLOR5_FRAG 0x0280F4
1879 1.1 riastrad #define R_0280F8_CB_COLOR6_FRAG 0x0280F8
1880 1.1 riastrad #define R_0280FC_CB_COLOR7_FRAG 0x0280FC
1881 1.1 riastrad #define R_0280C0_CB_COLOR0_TILE 0x0280C0
1882 1.1 riastrad #define S_0280C0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0)
1883 1.1 riastrad #define G_0280C0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF)
1884 1.1 riastrad #define C_0280C0_BASE_256B 0x00000000
1885 1.1 riastrad #define R_0280C4_CB_COLOR1_TILE 0x0280C4
1886 1.1 riastrad #define R_0280C8_CB_COLOR2_TILE 0x0280C8
1887 1.1 riastrad #define R_0280CC_CB_COLOR3_TILE 0x0280CC
1888 1.1 riastrad #define R_0280D0_CB_COLOR4_TILE 0x0280D0
1889 1.1 riastrad #define R_0280D4_CB_COLOR5_TILE 0x0280D4
1890 1.1 riastrad #define R_0280D8_CB_COLOR6_TILE 0x0280D8
1891 1.1 riastrad #define R_0280DC_CB_COLOR7_TILE 0x0280DC
1892 1.1 riastrad #define R_0280A0_CB_COLOR0_INFO 0x0280A0
1893 1.1 riastrad #define S_0280A0_ENDIAN(x) (((x) & 0x3) << 0)
1894 1.1 riastrad #define G_0280A0_ENDIAN(x) (((x) >> 0) & 0x3)
1895 1.1 riastrad #define C_0280A0_ENDIAN 0xFFFFFFFC
1896 1.1 riastrad #define S_0280A0_FORMAT(x) (((x) & 0x3F) << 2)
1897 1.1 riastrad #define G_0280A0_FORMAT(x) (((x) >> 2) & 0x3F)
1898 1.1 riastrad #define C_0280A0_FORMAT 0xFFFFFF03
1899 1.1 riastrad #define V_0280A0_COLOR_INVALID 0x00000000
1900 1.1 riastrad #define V_0280A0_COLOR_8 0x00000001
1901 1.1 riastrad #define V_0280A0_COLOR_4_4 0x00000002
1902 1.1 riastrad #define V_0280A0_COLOR_3_3_2 0x00000003
1903 1.1 riastrad #define V_0280A0_COLOR_16 0x00000005
1904 1.1 riastrad #define V_0280A0_COLOR_16_FLOAT 0x00000006
1905 1.1 riastrad #define V_0280A0_COLOR_8_8 0x00000007
1906 1.1 riastrad #define V_0280A0_COLOR_5_6_5 0x00000008
1907 1.1 riastrad #define V_0280A0_COLOR_6_5_5 0x00000009
1908 1.1 riastrad #define V_0280A0_COLOR_1_5_5_5 0x0000000A
1909 1.1 riastrad #define V_0280A0_COLOR_4_4_4_4 0x0000000B
1910 1.1 riastrad #define V_0280A0_COLOR_5_5_5_1 0x0000000C
1911 1.1 riastrad #define V_0280A0_COLOR_32 0x0000000D
1912 1.1 riastrad #define V_0280A0_COLOR_32_FLOAT 0x0000000E
1913 1.1 riastrad #define V_0280A0_COLOR_16_16 0x0000000F
1914 1.1 riastrad #define V_0280A0_COLOR_16_16_FLOAT 0x00000010
1915 1.1 riastrad #define V_0280A0_COLOR_8_24 0x00000011
1916 1.1 riastrad #define V_0280A0_COLOR_8_24_FLOAT 0x00000012
1917 1.1 riastrad #define V_0280A0_COLOR_24_8 0x00000013
1918 1.1 riastrad #define V_0280A0_COLOR_24_8_FLOAT 0x00000014
1919 1.1 riastrad #define V_0280A0_COLOR_10_11_11 0x00000015
1920 1.1 riastrad #define V_0280A0_COLOR_10_11_11_FLOAT 0x00000016
1921 1.1 riastrad #define V_0280A0_COLOR_11_11_10 0x00000017
1922 1.1 riastrad #define V_0280A0_COLOR_11_11_10_FLOAT 0x00000018
1923 1.1 riastrad #define V_0280A0_COLOR_2_10_10_10 0x00000019
1924 1.1 riastrad #define V_0280A0_COLOR_8_8_8_8 0x0000001A
1925 1.1 riastrad #define V_0280A0_COLOR_10_10_10_2 0x0000001B
1926 1.1 riastrad #define V_0280A0_COLOR_X24_8_32_FLOAT 0x0000001C
1927 1.1 riastrad #define V_0280A0_COLOR_32_32 0x0000001D
1928 1.1 riastrad #define V_0280A0_COLOR_32_32_FLOAT 0x0000001E
1929 1.1 riastrad #define V_0280A0_COLOR_16_16_16_16 0x0000001F
1930 1.1 riastrad #define V_0280A0_COLOR_16_16_16_16_FLOAT 0x00000020
1931 1.1 riastrad #define V_0280A0_COLOR_32_32_32_32 0x00000022
1932 1.1 riastrad #define V_0280A0_COLOR_32_32_32_32_FLOAT 0x00000023
1933 1.1 riastrad #define S_0280A0_ARRAY_MODE(x) (((x) & 0xF) << 8)
1934 1.1 riastrad #define G_0280A0_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1935 1.1 riastrad #define C_0280A0_ARRAY_MODE 0xFFFFF0FF
1936 1.1 riastrad #define V_0280A0_ARRAY_LINEAR_GENERAL 0x00000000
1937 1.1 riastrad #define V_0280A0_ARRAY_LINEAR_ALIGNED 0x00000001
1938 1.1 riastrad #define V_0280A0_ARRAY_1D_TILED_THIN1 0x00000002
1939 1.1 riastrad #define V_0280A0_ARRAY_2D_TILED_THIN1 0x00000004
1940 1.1 riastrad #define S_0280A0_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1941 1.1 riastrad #define G_0280A0_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1942 1.1 riastrad #define C_0280A0_NUMBER_TYPE 0xFFFF8FFF
1943 1.1 riastrad #define S_0280A0_READ_SIZE(x) (((x) & 0x1) << 15)
1944 1.1 riastrad #define G_0280A0_READ_SIZE(x) (((x) >> 15) & 0x1)
1945 1.1 riastrad #define C_0280A0_READ_SIZE 0xFFFF7FFF
1946 1.1 riastrad #define S_0280A0_COMP_SWAP(x) (((x) & 0x3) << 16)
1947 1.1 riastrad #define G_0280A0_COMP_SWAP(x) (((x) >> 16) & 0x3)
1948 1.1 riastrad #define C_0280A0_COMP_SWAP 0xFFFCFFFF
1949 1.1 riastrad #define S_0280A0_TILE_MODE(x) (((x) & 0x3) << 18)
1950 1.1 riastrad #define G_0280A0_TILE_MODE(x) (((x) >> 18) & 0x3)
1951 1.1 riastrad #define C_0280A0_TILE_MODE 0xFFF3FFFF
1952 1.1 riastrad #define V_0280A0_TILE_DISABLE 0
1953 1.1 riastrad #define V_0280A0_CLEAR_ENABLE 1
1954 1.1 riastrad #define V_0280A0_FRAG_ENABLE 2
1955 1.1 riastrad #define S_0280A0_BLEND_CLAMP(x) (((x) & 0x1) << 20)
1956 1.1 riastrad #define G_0280A0_BLEND_CLAMP(x) (((x) >> 20) & 0x1)
1957 1.1 riastrad #define C_0280A0_BLEND_CLAMP 0xFFEFFFFF
1958 1.1 riastrad #define S_0280A0_CLEAR_COLOR(x) (((x) & 0x1) << 21)
1959 1.1 riastrad #define G_0280A0_CLEAR_COLOR(x) (((x) >> 21) & 0x1)
1960 1.1 riastrad #define C_0280A0_CLEAR_COLOR 0xFFDFFFFF
1961 1.1 riastrad #define S_0280A0_BLEND_BYPASS(x) (((x) & 0x1) << 22)
1962 1.1 riastrad #define G_0280A0_BLEND_BYPASS(x) (((x) >> 22) & 0x1)
1963 1.1 riastrad #define C_0280A0_BLEND_BYPASS 0xFFBFFFFF
1964 1.1 riastrad #define S_0280A0_BLEND_FLOAT32(x) (((x) & 0x1) << 23)
1965 1.1 riastrad #define G_0280A0_BLEND_FLOAT32(x) (((x) >> 23) & 0x1)
1966 1.1 riastrad #define C_0280A0_BLEND_FLOAT32 0xFF7FFFFF
1967 1.1 riastrad #define S_0280A0_SIMPLE_FLOAT(x) (((x) & 0x1) << 24)
1968 1.1 riastrad #define G_0280A0_SIMPLE_FLOAT(x) (((x) >> 24) & 0x1)
1969 1.1 riastrad #define C_0280A0_SIMPLE_FLOAT 0xFEFFFFFF
1970 1.1 riastrad #define S_0280A0_ROUND_MODE(x) (((x) & 0x1) << 25)
1971 1.1 riastrad #define G_0280A0_ROUND_MODE(x) (((x) >> 25) & 0x1)
1972 1.1 riastrad #define C_0280A0_ROUND_MODE 0xFDFFFFFF
1973 1.1 riastrad #define S_0280A0_TILE_COMPACT(x) (((x) & 0x1) << 26)
1974 1.1 riastrad #define G_0280A0_TILE_COMPACT(x) (((x) >> 26) & 0x1)
1975 1.1 riastrad #define C_0280A0_TILE_COMPACT 0xFBFFFFFF
1976 1.1 riastrad #define S_0280A0_SOURCE_FORMAT(x) (((x) & 0x1) << 27)
1977 1.1 riastrad #define G_0280A0_SOURCE_FORMAT(x) (((x) >> 27) & 0x1)
1978 1.1 riastrad #define C_0280A0_SOURCE_FORMAT 0xF7FFFFFF
1979 1.1 riastrad #define R_0280A4_CB_COLOR1_INFO 0x0280A4
1980 1.1 riastrad #define R_0280A8_CB_COLOR2_INFO 0x0280A8
1981 1.1 riastrad #define R_0280AC_CB_COLOR3_INFO 0x0280AC
1982 1.1 riastrad #define R_0280B0_CB_COLOR4_INFO 0x0280B0
1983 1.1 riastrad #define R_0280B4_CB_COLOR5_INFO 0x0280B4
1984 1.1 riastrad #define R_0280B8_CB_COLOR6_INFO 0x0280B8
1985 1.1 riastrad #define R_0280BC_CB_COLOR7_INFO 0x0280BC
1986 1.1 riastrad #define R_028060_CB_COLOR0_SIZE 0x028060
1987 1.1 riastrad #define S_028060_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0)
1988 1.1 riastrad #define G_028060_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF)
1989 1.1 riastrad #define C_028060_PITCH_TILE_MAX 0xFFFFFC00
1990 1.1 riastrad #define S_028060_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10)
1991 1.1 riastrad #define G_028060_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF)
1992 1.1 riastrad #define C_028060_SLICE_TILE_MAX 0xC00003FF
1993 1.1 riastrad #define R_028064_CB_COLOR1_SIZE 0x028064
1994 1.1 riastrad #define R_028068_CB_COLOR2_SIZE 0x028068
1995 1.1 riastrad #define R_02806C_CB_COLOR3_SIZE 0x02806C
1996 1.1 riastrad #define R_028070_CB_COLOR4_SIZE 0x028070
1997 1.1 riastrad #define R_028074_CB_COLOR5_SIZE 0x028074
1998 1.1 riastrad #define R_028078_CB_COLOR6_SIZE 0x028078
1999 1.1 riastrad #define R_02807C_CB_COLOR7_SIZE 0x02807C
2000 1.1 riastrad #define R_028238_CB_TARGET_MASK 0x028238
2001 1.1 riastrad #define S_028238_TARGET0_ENABLE(x) (((x) & 0xF) << 0)
2002 1.1 riastrad #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0xF)
2003 1.1 riastrad #define C_028238_TARGET0_ENABLE 0xFFFFFFF0
2004 1.1 riastrad #define S_028238_TARGET1_ENABLE(x) (((x) & 0xF) << 4)
2005 1.1 riastrad #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0xF)
2006 1.1 riastrad #define C_028238_TARGET1_ENABLE 0xFFFFFF0F
2007 1.1 riastrad #define S_028238_TARGET2_ENABLE(x) (((x) & 0xF) << 8)
2008 1.1 riastrad #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0xF)
2009 1.1 riastrad #define C_028238_TARGET2_ENABLE 0xFFFFF0FF
2010 1.1 riastrad #define S_028238_TARGET3_ENABLE(x) (((x) & 0xF) << 12)
2011 1.1 riastrad #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0xF)
2012 1.1 riastrad #define C_028238_TARGET3_ENABLE 0xFFFF0FFF
2013 1.1 riastrad #define S_028238_TARGET4_ENABLE(x) (((x) & 0xF) << 16)
2014 1.1 riastrad #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0xF)
2015 1.1 riastrad #define C_028238_TARGET4_ENABLE 0xFFF0FFFF
2016 1.1 riastrad #define S_028238_TARGET5_ENABLE(x) (((x) & 0xF) << 20)
2017 1.1 riastrad #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0xF)
2018 1.1 riastrad #define C_028238_TARGET5_ENABLE 0xFF0FFFFF
2019 1.1 riastrad #define S_028238_TARGET6_ENABLE(x) (((x) & 0xF) << 24)
2020 1.1 riastrad #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0xF)
2021 1.1 riastrad #define C_028238_TARGET6_ENABLE 0xF0FFFFFF
2022 1.1 riastrad #define S_028238_TARGET7_ENABLE(x) (((x) & 0xF) << 28)
2023 1.1 riastrad #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0xF)
2024 1.1 riastrad #define C_028238_TARGET7_ENABLE 0x0FFFFFFF
2025 1.1 riastrad #define R_02823C_CB_SHADER_MASK 0x02823C
2026 1.1 riastrad #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0xF) << 0)
2027 1.1 riastrad #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0xF)
2028 1.1 riastrad #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0
2029 1.1 riastrad #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0xF) << 4)
2030 1.1 riastrad #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0xF)
2031 1.1 riastrad #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F
2032 1.1 riastrad #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0xF) << 8)
2033 1.1 riastrad #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0xF)
2034 1.1 riastrad #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF
2035 1.1 riastrad #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0xF) << 12)
2036 1.1 riastrad #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0xF)
2037 1.1 riastrad #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF
2038 1.1 riastrad #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0xF) << 16)
2039 1.1 riastrad #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0xF)
2040 1.1 riastrad #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF
2041 1.1 riastrad #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0xF) << 20)
2042 1.1 riastrad #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0xF)
2043 1.1 riastrad #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF
2044 1.1 riastrad #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0xF) << 24)
2045 1.1 riastrad #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0xF)
2046 1.1 riastrad #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF
2047 1.1 riastrad #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0xF) << 28)
2048 1.1 riastrad #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0xF)
2049 1.1 riastrad #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF
2050 1.1 riastrad #define R_028AB0_VGT_STRMOUT_EN 0x028AB0
2051 1.1 riastrad #define S_028AB0_STREAMOUT(x) (((x) & 0x1) << 0)
2052 1.1 riastrad #define G_028AB0_STREAMOUT(x) (((x) >> 0) & 0x1)
2053 1.1 riastrad #define C_028AB0_STREAMOUT 0xFFFFFFFE
2054 1.1 riastrad #define R_028B20_VGT_STRMOUT_BUFFER_EN 0x028B20
2055 1.1 riastrad #define S_028B20_BUFFER_0_EN(x) (((x) & 0x1) << 0)
2056 1.1 riastrad #define G_028B20_BUFFER_0_EN(x) (((x) >> 0) & 0x1)
2057 1.1 riastrad #define C_028B20_BUFFER_0_EN 0xFFFFFFFE
2058 1.1 riastrad #define S_028B20_BUFFER_1_EN(x) (((x) & 0x1) << 1)
2059 1.1 riastrad #define G_028B20_BUFFER_1_EN(x) (((x) >> 1) & 0x1)
2060 1.1 riastrad #define C_028B20_BUFFER_1_EN 0xFFFFFFFD
2061 1.1 riastrad #define S_028B20_BUFFER_2_EN(x) (((x) & 0x1) << 2)
2062 1.1 riastrad #define G_028B20_BUFFER_2_EN(x) (((x) >> 2) & 0x1)
2063 1.1 riastrad #define C_028B20_BUFFER_2_EN 0xFFFFFFFB
2064 1.1 riastrad #define S_028B20_BUFFER_3_EN(x) (((x) & 0x1) << 3)
2065 1.1 riastrad #define G_028B20_BUFFER_3_EN(x) (((x) >> 3) & 0x1)
2066 1.1 riastrad #define C_028B20_BUFFER_3_EN 0xFFFFFFF7
2067 1.1 riastrad #define S_028B20_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2068 1.1 riastrad #define G_028B20_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2069 1.1 riastrad #define C_028B20_SIZE 0x00000000
2070 1.1 riastrad #define R_038000_SQ_TEX_RESOURCE_WORD0_0 0x038000
2071 1.1 riastrad #define S_038000_DIM(x) (((x) & 0x7) << 0)
2072 1.1 riastrad #define G_038000_DIM(x) (((x) >> 0) & 0x7)
2073 1.1 riastrad #define C_038000_DIM 0xFFFFFFF8
2074 1.1 riastrad #define V_038000_SQ_TEX_DIM_1D 0x00000000
2075 1.1 riastrad #define V_038000_SQ_TEX_DIM_2D 0x00000001
2076 1.1 riastrad #define V_038000_SQ_TEX_DIM_3D 0x00000002
2077 1.1 riastrad #define V_038000_SQ_TEX_DIM_CUBEMAP 0x00000003
2078 1.1 riastrad #define V_038000_SQ_TEX_DIM_1D_ARRAY 0x00000004
2079 1.1 riastrad #define V_038000_SQ_TEX_DIM_2D_ARRAY 0x00000005
2080 1.1 riastrad #define V_038000_SQ_TEX_DIM_2D_MSAA 0x00000006
2081 1.1 riastrad #define V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
2082 1.1 riastrad #define S_038000_TILE_MODE(x) (((x) & 0xF) << 3)
2083 1.1 riastrad #define G_038000_TILE_MODE(x) (((x) >> 3) & 0xF)
2084 1.1 riastrad #define C_038000_TILE_MODE 0xFFFFFF87
2085 1.1 riastrad #define V_038000_ARRAY_LINEAR_GENERAL 0x00000000
2086 1.1 riastrad #define V_038000_ARRAY_LINEAR_ALIGNED 0x00000001
2087 1.1 riastrad #define V_038000_ARRAY_1D_TILED_THIN1 0x00000002
2088 1.1 riastrad #define V_038000_ARRAY_2D_TILED_THIN1 0x00000004
2089 1.1 riastrad #define S_038000_TILE_TYPE(x) (((x) & 0x1) << 7)
2090 1.1 riastrad #define G_038000_TILE_TYPE(x) (((x) >> 7) & 0x1)
2091 1.1 riastrad #define C_038000_TILE_TYPE 0xFFFFFF7F
2092 1.1 riastrad #define S_038000_PITCH(x) (((x) & 0x7FF) << 8)
2093 1.1 riastrad #define G_038000_PITCH(x) (((x) >> 8) & 0x7FF)
2094 1.1 riastrad #define C_038000_PITCH 0xFFF800FF
2095 1.1 riastrad #define S_038000_TEX_WIDTH(x) (((x) & 0x1FFF) << 19)
2096 1.1 riastrad #define G_038000_TEX_WIDTH(x) (((x) >> 19) & 0x1FFF)
2097 1.1 riastrad #define C_038000_TEX_WIDTH 0x0007FFFF
2098 1.1 riastrad #define R_038004_SQ_TEX_RESOURCE_WORD1_0 0x038004
2099 1.1 riastrad #define S_038004_TEX_HEIGHT(x) (((x) & 0x1FFF) << 0)
2100 1.1 riastrad #define G_038004_TEX_HEIGHT(x) (((x) >> 0) & 0x1FFF)
2101 1.1 riastrad #define C_038004_TEX_HEIGHT 0xFFFFE000
2102 1.1 riastrad #define S_038004_TEX_DEPTH(x) (((x) & 0x1FFF) << 13)
2103 1.1 riastrad #define G_038004_TEX_DEPTH(x) (((x) >> 13) & 0x1FFF)
2104 1.1 riastrad #define C_038004_TEX_DEPTH 0xFC001FFF
2105 1.1 riastrad #define S_038004_DATA_FORMAT(x) (((x) & 0x3F) << 26)
2106 1.1 riastrad #define G_038004_DATA_FORMAT(x) (((x) >> 26) & 0x3F)
2107 1.1 riastrad #define C_038004_DATA_FORMAT 0x03FFFFFF
2108 1.1 riastrad #define V_038004_COLOR_INVALID 0x00000000
2109 1.1 riastrad #define V_038004_COLOR_8 0x00000001
2110 1.1 riastrad #define V_038004_COLOR_4_4 0x00000002
2111 1.1 riastrad #define V_038004_COLOR_3_3_2 0x00000003
2112 1.1 riastrad #define V_038004_COLOR_16 0x00000005
2113 1.1 riastrad #define V_038004_COLOR_16_FLOAT 0x00000006
2114 1.1 riastrad #define V_038004_COLOR_8_8 0x00000007
2115 1.1 riastrad #define V_038004_COLOR_5_6_5 0x00000008
2116 1.1 riastrad #define V_038004_COLOR_6_5_5 0x00000009
2117 1.1 riastrad #define V_038004_COLOR_1_5_5_5 0x0000000A
2118 1.1 riastrad #define V_038004_COLOR_4_4_4_4 0x0000000B
2119 1.1 riastrad #define V_038004_COLOR_5_5_5_1 0x0000000C
2120 1.1 riastrad #define V_038004_COLOR_32 0x0000000D
2121 1.1 riastrad #define V_038004_COLOR_32_FLOAT 0x0000000E
2122 1.1 riastrad #define V_038004_COLOR_16_16 0x0000000F
2123 1.1 riastrad #define V_038004_COLOR_16_16_FLOAT 0x00000010
2124 1.1 riastrad #define V_038004_COLOR_8_24 0x00000011
2125 1.1 riastrad #define V_038004_COLOR_8_24_FLOAT 0x00000012
2126 1.1 riastrad #define V_038004_COLOR_24_8 0x00000013
2127 1.1 riastrad #define V_038004_COLOR_24_8_FLOAT 0x00000014
2128 1.1 riastrad #define V_038004_COLOR_10_11_11 0x00000015
2129 1.1 riastrad #define V_038004_COLOR_10_11_11_FLOAT 0x00000016
2130 1.1 riastrad #define V_038004_COLOR_11_11_10 0x00000017
2131 1.1 riastrad #define V_038004_COLOR_11_11_10_FLOAT 0x00000018
2132 1.1 riastrad #define V_038004_COLOR_2_10_10_10 0x00000019
2133 1.1 riastrad #define V_038004_COLOR_8_8_8_8 0x0000001A
2134 1.1 riastrad #define V_038004_COLOR_10_10_10_2 0x0000001B
2135 1.1 riastrad #define V_038004_COLOR_X24_8_32_FLOAT 0x0000001C
2136 1.1 riastrad #define V_038004_COLOR_32_32 0x0000001D
2137 1.1 riastrad #define V_038004_COLOR_32_32_FLOAT 0x0000001E
2138 1.1 riastrad #define V_038004_COLOR_16_16_16_16 0x0000001F
2139 1.1 riastrad #define V_038004_COLOR_16_16_16_16_FLOAT 0x00000020
2140 1.1 riastrad #define V_038004_COLOR_32_32_32_32 0x00000022
2141 1.1 riastrad #define V_038004_COLOR_32_32_32_32_FLOAT 0x00000023
2142 1.1 riastrad #define V_038004_FMT_1 0x00000025
2143 1.1 riastrad #define V_038004_FMT_GB_GR 0x00000027
2144 1.1 riastrad #define V_038004_FMT_BG_RG 0x00000028
2145 1.1 riastrad #define V_038004_FMT_32_AS_8 0x00000029
2146 1.1 riastrad #define V_038004_FMT_32_AS_8_8 0x0000002A
2147 1.1 riastrad #define V_038004_FMT_5_9_9_9_SHAREDEXP 0x0000002B
2148 1.1 riastrad #define V_038004_FMT_8_8_8 0x0000002C
2149 1.1 riastrad #define V_038004_FMT_16_16_16 0x0000002D
2150 1.1 riastrad #define V_038004_FMT_16_16_16_FLOAT 0x0000002E
2151 1.1 riastrad #define V_038004_FMT_32_32_32 0x0000002F
2152 1.1 riastrad #define V_038004_FMT_32_32_32_FLOAT 0x00000030
2153 1.1 riastrad #define V_038004_FMT_BC1 0x00000031
2154 1.1 riastrad #define V_038004_FMT_BC2 0x00000032
2155 1.1 riastrad #define V_038004_FMT_BC3 0x00000033
2156 1.1 riastrad #define V_038004_FMT_BC4 0x00000034
2157 1.1 riastrad #define V_038004_FMT_BC5 0x00000035
2158 1.1 riastrad #define V_038004_FMT_BC6 0x00000036
2159 1.1 riastrad #define V_038004_FMT_BC7 0x00000037
2160 1.1 riastrad #define V_038004_FMT_32_AS_32_32_32_32 0x00000038
2161 1.1 riastrad #define R_038010_SQ_TEX_RESOURCE_WORD4_0 0x038010
2162 1.1 riastrad #define S_038010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
2163 1.1 riastrad #define G_038010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
2164 1.1 riastrad #define C_038010_FORMAT_COMP_X 0xFFFFFFFC
2165 1.1 riastrad #define S_038010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
2166 1.1 riastrad #define G_038010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
2167 1.1 riastrad #define C_038010_FORMAT_COMP_Y 0xFFFFFFF3
2168 1.1 riastrad #define S_038010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
2169 1.1 riastrad #define G_038010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
2170 1.1 riastrad #define C_038010_FORMAT_COMP_Z 0xFFFFFFCF
2171 1.1 riastrad #define S_038010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
2172 1.1 riastrad #define G_038010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
2173 1.1 riastrad #define C_038010_FORMAT_COMP_W 0xFFFFFF3F
2174 1.1 riastrad #define S_038010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
2175 1.1 riastrad #define G_038010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
2176 1.1 riastrad #define C_038010_NUM_FORMAT_ALL 0xFFFFFCFF
2177 1.1 riastrad #define S_038010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
2178 1.1 riastrad #define G_038010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
2179 1.1 riastrad #define C_038010_SRF_MODE_ALL 0xFFFFFBFF
2180 1.1 riastrad #define S_038010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
2181 1.1 riastrad #define G_038010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
2182 1.1 riastrad #define C_038010_FORCE_DEGAMMA 0xFFFFF7FF
2183 1.1 riastrad #define S_038010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
2184 1.1 riastrad #define G_038010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
2185 1.1 riastrad #define C_038010_ENDIAN_SWAP 0xFFFFCFFF
2186 1.1 riastrad #define S_038010_REQUEST_SIZE(x) (((x) & 0x3) << 14)
2187 1.1 riastrad #define G_038010_REQUEST_SIZE(x) (((x) >> 14) & 0x3)
2188 1.1 riastrad #define C_038010_REQUEST_SIZE 0xFFFF3FFF
2189 1.1 riastrad #define S_038010_DST_SEL_X(x) (((x) & 0x7) << 16)
2190 1.1 riastrad #define G_038010_DST_SEL_X(x) (((x) >> 16) & 0x7)
2191 1.1 riastrad #define C_038010_DST_SEL_X 0xFFF8FFFF
2192 1.1 riastrad #define S_038010_DST_SEL_Y(x) (((x) & 0x7) << 19)
2193 1.1 riastrad #define G_038010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
2194 1.1 riastrad #define C_038010_DST_SEL_Y 0xFFC7FFFF
2195 1.1 riastrad #define S_038010_DST_SEL_Z(x) (((x) & 0x7) << 22)
2196 1.1 riastrad #define G_038010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
2197 1.1 riastrad #define C_038010_DST_SEL_Z 0xFE3FFFFF
2198 1.1 riastrad #define S_038010_DST_SEL_W(x) (((x) & 0x7) << 25)
2199 1.1 riastrad #define G_038010_DST_SEL_W(x) (((x) >> 25) & 0x7)
2200 1.1 riastrad #define C_038010_DST_SEL_W 0xF1FFFFFF
2201 1.1 riastrad # define SQ_SEL_X 0
2202 1.1 riastrad # define SQ_SEL_Y 1
2203 1.1 riastrad # define SQ_SEL_Z 2
2204 1.1 riastrad # define SQ_SEL_W 3
2205 1.1 riastrad # define SQ_SEL_0 4
2206 1.1 riastrad # define SQ_SEL_1 5
2207 1.1 riastrad #define S_038010_BASE_LEVEL(x) (((x) & 0xF) << 28)
2208 1.1 riastrad #define G_038010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
2209 1.1 riastrad #define C_038010_BASE_LEVEL 0x0FFFFFFF
2210 1.1 riastrad #define R_038014_SQ_TEX_RESOURCE_WORD5_0 0x038014
2211 1.1 riastrad #define S_038014_LAST_LEVEL(x) (((x) & 0xF) << 0)
2212 1.1 riastrad #define G_038014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
2213 1.1 riastrad #define C_038014_LAST_LEVEL 0xFFFFFFF0
2214 1.1 riastrad #define S_038014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
2215 1.1 riastrad #define G_038014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
2216 1.1 riastrad #define C_038014_BASE_ARRAY 0xFFFE000F
2217 1.1 riastrad #define S_038014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
2218 1.1 riastrad #define G_038014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
2219 1.1 riastrad #define C_038014_LAST_ARRAY 0xC001FFFF
2220 1.1 riastrad #define R_0288A8_SQ_ESGS_RING_ITEMSIZE 0x0288A8
2221 1.1 riastrad #define S_0288A8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2222 1.1 riastrad #define G_0288A8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2223 1.1 riastrad #define C_0288A8_ITEMSIZE 0xFFFF8000
2224 1.1 riastrad #define R_008C44_SQ_ESGS_RING_SIZE 0x008C44
2225 1.1 riastrad #define S_008C44_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2226 1.1 riastrad #define G_008C44_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2227 1.1 riastrad #define C_008C44_MEM_SIZE 0x00000000
2228 1.1 riastrad #define R_0288B0_SQ_ESTMP_RING_ITEMSIZE 0x0288B0
2229 1.1 riastrad #define S_0288B0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2230 1.1 riastrad #define G_0288B0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2231 1.1 riastrad #define C_0288B0_ITEMSIZE 0xFFFF8000
2232 1.1 riastrad #define R_008C54_SQ_ESTMP_RING_SIZE 0x008C54
2233 1.1 riastrad #define S_008C54_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2234 1.1 riastrad #define G_008C54_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2235 1.1 riastrad #define C_008C54_MEM_SIZE 0x00000000
2236 1.1 riastrad #define R_0288C0_SQ_FBUF_RING_ITEMSIZE 0x0288C0
2237 1.1 riastrad #define S_0288C0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2238 1.1 riastrad #define G_0288C0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2239 1.1 riastrad #define C_0288C0_ITEMSIZE 0xFFFF8000
2240 1.1 riastrad #define R_008C74_SQ_FBUF_RING_SIZE 0x008C74
2241 1.1 riastrad #define S_008C74_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2242 1.1 riastrad #define G_008C74_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2243 1.1 riastrad #define C_008C74_MEM_SIZE 0x00000000
2244 1.1 riastrad #define R_0288B4_SQ_GSTMP_RING_ITEMSIZE 0x0288B4
2245 1.1 riastrad #define S_0288B4_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2246 1.1 riastrad #define G_0288B4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2247 1.1 riastrad #define C_0288B4_ITEMSIZE 0xFFFF8000
2248 1.1 riastrad #define R_008C5C_SQ_GSTMP_RING_SIZE 0x008C5C
2249 1.1 riastrad #define S_008C5C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2250 1.1 riastrad #define G_008C5C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2251 1.1 riastrad #define C_008C5C_MEM_SIZE 0x00000000
2252 1.1 riastrad #define R_0288AC_SQ_GSVS_RING_ITEMSIZE 0x0288AC
2253 1.1 riastrad #define S_0288AC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2254 1.1 riastrad #define G_0288AC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2255 1.1 riastrad #define C_0288AC_ITEMSIZE 0xFFFF8000
2256 1.1 riastrad #define R_008C4C_SQ_GSVS_RING_SIZE 0x008C4C
2257 1.1 riastrad #define S_008C4C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2258 1.1 riastrad #define G_008C4C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2259 1.1 riastrad #define C_008C4C_MEM_SIZE 0x00000000
2260 1.1 riastrad #define R_0288BC_SQ_PSTMP_RING_ITEMSIZE 0x0288BC
2261 1.1 riastrad #define S_0288BC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2262 1.1 riastrad #define G_0288BC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2263 1.1 riastrad #define C_0288BC_ITEMSIZE 0xFFFF8000
2264 1.1 riastrad #define R_008C6C_SQ_PSTMP_RING_SIZE 0x008C6C
2265 1.1 riastrad #define S_008C6C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2266 1.1 riastrad #define G_008C6C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2267 1.1 riastrad #define C_008C6C_MEM_SIZE 0x00000000
2268 1.1 riastrad #define R_0288C4_SQ_REDUC_RING_ITEMSIZE 0x0288C4
2269 1.1 riastrad #define S_0288C4_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2270 1.1 riastrad #define G_0288C4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2271 1.1 riastrad #define C_0288C4_ITEMSIZE 0xFFFF8000
2272 1.1 riastrad #define R_008C7C_SQ_REDUC_RING_SIZE 0x008C7C
2273 1.1 riastrad #define S_008C7C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2274 1.1 riastrad #define G_008C7C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2275 1.1 riastrad #define C_008C7C_MEM_SIZE 0x00000000
2276 1.1 riastrad #define R_0288B8_SQ_VSTMP_RING_ITEMSIZE 0x0288B8
2277 1.1 riastrad #define S_0288B8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2278 1.1 riastrad #define G_0288B8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2279 1.1 riastrad #define C_0288B8_ITEMSIZE 0xFFFF8000
2280 1.1 riastrad #define R_008C64_SQ_VSTMP_RING_SIZE 0x008C64
2281 1.1 riastrad #define S_008C64_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
2282 1.1 riastrad #define G_008C64_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
2283 1.1 riastrad #define C_008C64_MEM_SIZE 0x00000000
2284 1.1 riastrad #define R_0288C8_SQ_GS_VERT_ITEMSIZE 0x0288C8
2285 1.1 riastrad #define S_0288C8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
2286 1.1 riastrad #define G_0288C8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
2287 1.1 riastrad #define C_0288C8_ITEMSIZE 0xFFFF8000
2288 1.1 riastrad #define R_028010_DB_DEPTH_INFO 0x028010
2289 1.1 riastrad #define S_028010_FORMAT(x) (((x) & 0x7) << 0)
2290 1.1 riastrad #define G_028010_FORMAT(x) (((x) >> 0) & 0x7)
2291 1.1 riastrad #define C_028010_FORMAT 0xFFFFFFF8
2292 1.1 riastrad #define V_028010_DEPTH_INVALID 0x00000000
2293 1.1 riastrad #define V_028010_DEPTH_16 0x00000001
2294 1.1 riastrad #define V_028010_DEPTH_X8_24 0x00000002
2295 1.1 riastrad #define V_028010_DEPTH_8_24 0x00000003
2296 1.1 riastrad #define V_028010_DEPTH_X8_24_FLOAT 0x00000004
2297 1.1 riastrad #define V_028010_DEPTH_8_24_FLOAT 0x00000005
2298 1.1 riastrad #define V_028010_DEPTH_32_FLOAT 0x00000006
2299 1.1 riastrad #define V_028010_DEPTH_X24_8_32_FLOAT 0x00000007
2300 1.1 riastrad #define S_028010_READ_SIZE(x) (((x) & 0x1) << 3)
2301 1.1 riastrad #define G_028010_READ_SIZE(x) (((x) >> 3) & 0x1)
2302 1.1 riastrad #define C_028010_READ_SIZE 0xFFFFFFF7
2303 1.1 riastrad #define S_028010_ARRAY_MODE(x) (((x) & 0xF) << 15)
2304 1.1 riastrad #define G_028010_ARRAY_MODE(x) (((x) >> 15) & 0xF)
2305 1.1 riastrad #define C_028010_ARRAY_MODE 0xFFF87FFF
2306 1.1 riastrad #define V_028010_ARRAY_1D_TILED_THIN1 0x00000002
2307 1.1 riastrad #define V_028010_ARRAY_2D_TILED_THIN1 0x00000004
2308 1.1 riastrad #define S_028010_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 25)
2309 1.1 riastrad #define G_028010_TILE_SURFACE_ENABLE(x) (((x) >> 25) & 0x1)
2310 1.1 riastrad #define C_028010_TILE_SURFACE_ENABLE 0xFDFFFFFF
2311 1.1 riastrad #define S_028010_TILE_COMPACT(x) (((x) & 0x1) << 26)
2312 1.1 riastrad #define G_028010_TILE_COMPACT(x) (((x) >> 26) & 0x1)
2313 1.1 riastrad #define C_028010_TILE_COMPACT 0xFBFFFFFF
2314 1.1 riastrad #define S_028010_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
2315 1.1 riastrad #define G_028010_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
2316 1.1 riastrad #define C_028010_ZRANGE_PRECISION 0x7FFFFFFF
2317 1.1 riastrad #define R_028000_DB_DEPTH_SIZE 0x028000
2318 1.1 riastrad #define S_028000_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0)
2319 1.1 riastrad #define G_028000_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF)
2320 1.1 riastrad #define C_028000_PITCH_TILE_MAX 0xFFFFFC00
2321 1.1 riastrad #define S_028000_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10)
2322 1.1 riastrad #define G_028000_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF)
2323 1.1 riastrad #define C_028000_SLICE_TILE_MAX 0xC00003FF
2324 1.1 riastrad #define R_028004_DB_DEPTH_VIEW 0x028004
2325 1.1 riastrad #define S_028004_SLICE_START(x) (((x) & 0x7FF) << 0)
2326 1.1 riastrad #define G_028004_SLICE_START(x) (((x) >> 0) & 0x7FF)
2327 1.1 riastrad #define C_028004_SLICE_START 0xFFFFF800
2328 1.1 riastrad #define S_028004_SLICE_MAX(x) (((x) & 0x7FF) << 13)
2329 1.1 riastrad #define G_028004_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
2330 1.1 riastrad #define C_028004_SLICE_MAX 0xFF001FFF
2331 1.1 riastrad #define R_028800_DB_DEPTH_CONTROL 0x028800
2332 1.1 riastrad #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
2333 1.1 riastrad #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
2334 1.1 riastrad #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
2335 1.1 riastrad #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
2336 1.1 riastrad #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
2337 1.1 riastrad #define C_028800_Z_ENABLE 0xFFFFFFFD
2338 1.1 riastrad #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
2339 1.1 riastrad #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
2340 1.1 riastrad #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
2341 1.1 riastrad #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
2342 1.1 riastrad #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
2343 1.1 riastrad #define C_028800_ZFUNC 0xFFFFFF8F
2344 1.1 riastrad #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
2345 1.1 riastrad #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
2346 1.1 riastrad #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
2347 1.1 riastrad #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
2348 1.1 riastrad #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
2349 1.1 riastrad #define C_028800_STENCILFUNC 0xFFFFF8FF
2350 1.1 riastrad #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
2351 1.1 riastrad #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
2352 1.1 riastrad #define C_028800_STENCILFAIL 0xFFFFC7FF
2353 1.1 riastrad #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
2354 1.1 riastrad #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
2355 1.1 riastrad #define C_028800_STENCILZPASS 0xFFFE3FFF
2356 1.1 riastrad #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
2357 1.1 riastrad #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
2358 1.1 riastrad #define C_028800_STENCILZFAIL 0xFFF1FFFF
2359 1.1 riastrad #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
2360 1.1 riastrad #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
2361 1.1 riastrad #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
2362 1.1 riastrad #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
2363 1.1 riastrad #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
2364 1.1 riastrad #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
2365 1.1 riastrad #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
2366 1.1 riastrad #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
2367 1.1 riastrad #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
2368 1.1 riastrad #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
2369 1.1 riastrad #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
2370 1.1 riastrad #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
2371 1.1 riastrad
2372 1.1 riastrad #endif
2373