radeon_device.c revision 1.7 1 /* $NetBSD: radeon_device.c,v 1.7 2020/01/26 14:36:35 jmcneill Exp $ */
2
3 /*
4 * Copyright 2008 Advanced Micro Devices, Inc.
5 * Copyright 2008 Red Hat Inc.
6 * Copyright 2009 Jerome Glisse.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24 * OTHER DEALINGS IN THE SOFTWARE.
25 *
26 * Authors: Dave Airlie
27 * Alex Deucher
28 * Jerome Glisse
29 */
30 #include <sys/cdefs.h>
31 __KERNEL_RCSID(0, "$NetBSD: radeon_device.c,v 1.7 2020/01/26 14:36:35 jmcneill Exp $");
32
33 #include <linux/console.h>
34 #include <linux/slab.h>
35 #include <drm/drmP.h>
36 #include <drm/drm_crtc_helper.h>
37 #include <drm/radeon_drm.h>
38 #include <linux/vgaarb.h>
39 #include <linux/vga_switcheroo.h>
40 #include <linux/efi.h>
41 #include <linux/bitops.h>
42 #include "radeon_reg.h"
43 #include "radeon.h"
44 #include "atom.h"
45
46 static const char radeon_family_name[][16] = {
47 "R100",
48 "RV100",
49 "RS100",
50 "RV200",
51 "RS200",
52 "R200",
53 "RV250",
54 "RS300",
55 "RV280",
56 "R300",
57 "R350",
58 "RV350",
59 "RV380",
60 "R420",
61 "R423",
62 "RV410",
63 "RS400",
64 "RS480",
65 "RS600",
66 "RS690",
67 "RS740",
68 "RV515",
69 "R520",
70 "RV530",
71 "RV560",
72 "RV570",
73 "R580",
74 "R600",
75 "RV610",
76 "RV630",
77 "RV670",
78 "RV620",
79 "RV635",
80 "RS780",
81 "RS880",
82 "RV770",
83 "RV730",
84 "RV710",
85 "RV740",
86 "CEDAR",
87 "REDWOOD",
88 "JUNIPER",
89 "CYPRESS",
90 "HEMLOCK",
91 "PALM",
92 "SUMO",
93 "SUMO2",
94 "BARTS",
95 "TURKS",
96 "CAICOS",
97 "CAYMAN",
98 "ARUBA",
99 "TAHITI",
100 "PITCAIRN",
101 "VERDE",
102 "OLAND",
103 "HAINAN",
104 "BONAIRE",
105 "KAVERI",
106 "KABINI",
107 "HAWAII",
108 "MULLINS",
109 "LAST",
110 };
111
112 #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
113 #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
114
115 struct radeon_px_quirk {
116 u32 chip_vendor;
117 u32 chip_device;
118 u32 subsys_vendor;
119 u32 subsys_device;
120 u32 px_quirk_flags;
121 };
122
123 static struct radeon_px_quirk radeon_px_quirk_list[] = {
124 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
125 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
126 */
127 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
128 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
129 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
130 */
131 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
132 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
133 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
134 */
135 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
136 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
137 * https://bugs.freedesktop.org/show_bug.cgi?id=101491
138 */
139 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
140 /* macbook pro 8.2 */
141 { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
142 { 0, 0, 0, 0, 0 },
143 };
144
145 bool radeon_is_px(struct drm_device *dev)
146 {
147 struct radeon_device *rdev = dev->dev_private;
148
149 if (rdev->flags & RADEON_IS_PX)
150 return true;
151 return false;
152 }
153
154 static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
155 {
156 struct radeon_px_quirk *p = radeon_px_quirk_list;
157
158 /* Apply PX quirks */
159 while (p && p->chip_device != 0) {
160 if (rdev->pdev->vendor == p->chip_vendor &&
161 rdev->pdev->device == p->chip_device &&
162 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
163 rdev->pdev->subsystem_device == p->subsys_device) {
164 rdev->px_quirk_flags = p->px_quirk_flags;
165 break;
166 }
167 ++p;
168 }
169
170 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
171 rdev->flags &= ~RADEON_IS_PX;
172 }
173
174 /**
175 * radeon_program_register_sequence - program an array of registers.
176 *
177 * @rdev: radeon_device pointer
178 * @registers: pointer to the register array
179 * @array_size: size of the register array
180 *
181 * Programs an array or registers with and and or masks.
182 * This is a helper for setting golden registers.
183 */
184 void radeon_program_register_sequence(struct radeon_device *rdev,
185 const u32 *registers,
186 const u32 array_size)
187 {
188 u32 tmp, reg, and_mask, or_mask;
189 int i;
190
191 if (array_size % 3)
192 return;
193
194 for (i = 0; i < array_size; i +=3) {
195 reg = registers[i + 0];
196 and_mask = registers[i + 1];
197 or_mask = registers[i + 2];
198
199 if (and_mask == 0xffffffff) {
200 tmp = or_mask;
201 } else {
202 tmp = RREG32(reg);
203 tmp &= ~and_mask;
204 tmp |= or_mask;
205 }
206 WREG32(reg, tmp);
207 }
208 }
209
210 void radeon_pci_config_reset(struct radeon_device *rdev)
211 {
212 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
213 }
214
215 /**
216 * radeon_surface_init - Clear GPU surface registers.
217 *
218 * @rdev: radeon_device pointer
219 *
220 * Clear GPU surface registers (r1xx-r5xx).
221 */
222 void radeon_surface_init(struct radeon_device *rdev)
223 {
224 /* FIXME: check this out */
225 if (rdev->family < CHIP_R600) {
226 int i;
227
228 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
229 if (rdev->surface_regs[i].bo)
230 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
231 else
232 radeon_clear_surface_reg(rdev, i);
233 }
234 /* enable surfaces */
235 WREG32(RADEON_SURFACE_CNTL, 0);
236 }
237 }
238
239 /*
240 * GPU scratch registers helpers function.
241 */
242 /**
243 * radeon_scratch_init - Init scratch register driver information.
244 *
245 * @rdev: radeon_device pointer
246 *
247 * Init CP scratch register driver information (r1xx-r5xx)
248 */
249 void radeon_scratch_init(struct radeon_device *rdev)
250 {
251 int i;
252
253 /* FIXME: check this out */
254 if (rdev->family < CHIP_R300) {
255 rdev->scratch.num_reg = 5;
256 } else {
257 rdev->scratch.num_reg = 7;
258 }
259 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
260 for (i = 0; i < rdev->scratch.num_reg; i++) {
261 rdev->scratch.free[i] = true;
262 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
263 }
264 }
265
266 /**
267 * radeon_scratch_get - Allocate a scratch register
268 *
269 * @rdev: radeon_device pointer
270 * @reg: scratch register mmio offset
271 *
272 * Allocate a CP scratch register for use by the driver (all asics).
273 * Returns 0 on success or -EINVAL on failure.
274 */
275 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
276 {
277 int i;
278
279 for (i = 0; i < rdev->scratch.num_reg; i++) {
280 if (rdev->scratch.free[i]) {
281 rdev->scratch.free[i] = false;
282 *reg = rdev->scratch.reg[i];
283 return 0;
284 }
285 }
286 return -EINVAL;
287 }
288
289 /**
290 * radeon_scratch_free - Free a scratch register
291 *
292 * @rdev: radeon_device pointer
293 * @reg: scratch register mmio offset
294 *
295 * Free a CP scratch register allocated for use by the driver (all asics)
296 */
297 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
298 {
299 int i;
300
301 for (i = 0; i < rdev->scratch.num_reg; i++) {
302 if (rdev->scratch.reg[i] == reg) {
303 rdev->scratch.free[i] = true;
304 return;
305 }
306 }
307 }
308
309 /*
310 * GPU doorbell aperture helpers function.
311 */
312 /**
313 * radeon_doorbell_init - Init doorbell driver information.
314 *
315 * @rdev: radeon_device pointer
316 *
317 * Init doorbell driver information (CIK)
318 * Returns 0 on success, error on failure.
319 */
320 static int radeon_doorbell_init(struct radeon_device *rdev)
321 {
322 #ifdef __NetBSD__
323 int r;
324 #endif
325
326 /* doorbell bar mapping */
327 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
328 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
329
330 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
331 if (rdev->doorbell.num_doorbells == 0)
332 return -EINVAL;
333
334 #ifdef __NetBSD__
335 /* XXX errno NetBSD->Linux */
336 rdev->doorbell.bst = rdev->pdev->pd_pa.pa_memt;
337 r = -bus_space_map(rdev->doorbell.bst, rdev->doorbell.base,
338 (rdev->doorbell.num_doorbells * sizeof(uint32_t)),
339 0, &rdev->doorbell.bsh);
340 if (r)
341 return r;
342 #else
343 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
344 if (rdev->doorbell.ptr == NULL) {
345 return -ENOMEM;
346 }
347 #endif
348 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
349 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
350
351 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
352
353 return 0;
354 }
355
356 /**
357 * radeon_doorbell_fini - Tear down doorbell driver information.
358 *
359 * @rdev: radeon_device pointer
360 *
361 * Tear down doorbell driver information (CIK)
362 */
363 static void radeon_doorbell_fini(struct radeon_device *rdev)
364 {
365 #ifdef __NetBSD__
366 bus_space_unmap(rdev->doorbell.bst, rdev->doorbell.bsh,
367 (rdev->doorbell.num_doorbells * sizeof(uint32_t)));
368 #else
369 iounmap(rdev->doorbell.ptr);
370 rdev->doorbell.ptr = NULL;
371 #endif
372 }
373
374 /**
375 * radeon_doorbell_get - Allocate a doorbell entry
376 *
377 * @rdev: radeon_device pointer
378 * @doorbell: doorbell index
379 *
380 * Allocate a doorbell for use by the driver (all asics).
381 * Returns 0 on success or -EINVAL on failure.
382 */
383 int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
384 {
385 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
386 if (offset < rdev->doorbell.num_doorbells) {
387 __set_bit(offset, rdev->doorbell.used);
388 *doorbell = offset;
389 return 0;
390 } else {
391 return -EINVAL;
392 }
393 }
394
395 /**
396 * radeon_doorbell_free - Free a doorbell entry
397 *
398 * @rdev: radeon_device pointer
399 * @doorbell: doorbell index
400 *
401 * Free a doorbell allocated for use by the driver (all asics)
402 */
403 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
404 {
405 if (doorbell < rdev->doorbell.num_doorbells)
406 __clear_bit(doorbell, rdev->doorbell.used);
407 }
408
409 /**
410 * radeon_doorbell_get_kfd_info - Report doorbell configuration required to
411 * setup KFD
412 *
413 * @rdev: radeon_device pointer
414 * @aperture_base: output returning doorbell aperture base physical address
415 * @aperture_size: output returning doorbell aperture size in bytes
416 * @start_offset: output returning # of doorbell bytes reserved for radeon.
417 *
418 * Radeon and the KFD share the doorbell aperture. Radeon sets it up,
419 * takes doorbells required for its own rings and reports the setup to KFD.
420 * Radeon reserved doorbells are at the start of the doorbell aperture.
421 */
422 void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
423 phys_addr_t *aperture_base,
424 size_t *aperture_size,
425 size_t *start_offset)
426 {
427 /* The first num_doorbells are used by radeon.
428 * KFD takes whatever's left in the aperture. */
429 if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) {
430 *aperture_base = rdev->doorbell.base;
431 *aperture_size = rdev->doorbell.size;
432 *start_offset = rdev->doorbell.num_doorbells * sizeof(u32);
433 } else {
434 *aperture_base = 0;
435 *aperture_size = 0;
436 *start_offset = 0;
437 }
438 }
439
440 /*
441 * radeon_wb_*()
442 * Writeback is the the method by which the the GPU updates special pages
443 * in memory with the status of certain GPU events (fences, ring pointers,
444 * etc.).
445 */
446
447 /**
448 * radeon_wb_disable - Disable Writeback
449 *
450 * @rdev: radeon_device pointer
451 *
452 * Disables Writeback (all asics). Used for suspend.
453 */
454 void radeon_wb_disable(struct radeon_device *rdev)
455 {
456 rdev->wb.enabled = false;
457 }
458
459 /**
460 * radeon_wb_fini - Disable Writeback and free memory
461 *
462 * @rdev: radeon_device pointer
463 *
464 * Disables Writeback and frees the Writeback memory (all asics).
465 * Used at driver shutdown.
466 */
467 void radeon_wb_fini(struct radeon_device *rdev)
468 {
469 radeon_wb_disable(rdev);
470 if (rdev->wb.wb_obj) {
471 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
472 radeon_bo_kunmap(rdev->wb.wb_obj);
473 radeon_bo_unpin(rdev->wb.wb_obj);
474 radeon_bo_unreserve(rdev->wb.wb_obj);
475 }
476 radeon_bo_unref(&rdev->wb.wb_obj);
477 rdev->wb.wb = NULL;
478 rdev->wb.wb_obj = NULL;
479 }
480 }
481
482 /**
483 * radeon_wb_init- Init Writeback driver info and allocate memory
484 *
485 * @rdev: radeon_device pointer
486 *
487 * Disables Writeback and frees the Writeback memory (all asics).
488 * Used at driver startup.
489 * Returns 0 on success or an -error on failure.
490 */
491 int radeon_wb_init(struct radeon_device *rdev)
492 {
493 int r;
494
495 if (rdev->wb.wb_obj == NULL) {
496 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
497 RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
498 &rdev->wb.wb_obj);
499 if (r) {
500 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
501 return r;
502 }
503 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
504 if (unlikely(r != 0)) {
505 radeon_wb_fini(rdev);
506 return r;
507 }
508 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
509 &rdev->wb.gpu_addr);
510 if (r) {
511 radeon_bo_unreserve(rdev->wb.wb_obj);
512 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
513 radeon_wb_fini(rdev);
514 return r;
515 }
516 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)__UNVOLATILE(&rdev->wb.wb));
517 radeon_bo_unreserve(rdev->wb.wb_obj);
518 if (r) {
519 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
520 radeon_wb_fini(rdev);
521 return r;
522 }
523 }
524
525 /* clear wb memory */
526 memset(__UNVOLATILE(rdev->wb.wb), 0, RADEON_GPU_PAGE_SIZE);
527 /* disable event_write fences */
528 rdev->wb.use_event = false;
529 /* disabled via module param */
530 if (radeon_no_wb == 1) {
531 rdev->wb.enabled = false;
532 } else {
533 if (rdev->flags & RADEON_IS_AGP) {
534 /* often unreliable on AGP */
535 rdev->wb.enabled = false;
536 } else if (rdev->family < CHIP_R300) {
537 /* often unreliable on pre-r300 */
538 rdev->wb.enabled = false;
539 } else {
540 rdev->wb.enabled = true;
541 /* event_write fences are only available on r600+ */
542 if (rdev->family >= CHIP_R600) {
543 rdev->wb.use_event = true;
544 }
545 }
546 }
547 /* always use writeback/events on NI, APUs */
548 if (rdev->family >= CHIP_PALM) {
549 rdev->wb.enabled = true;
550 rdev->wb.use_event = true;
551 }
552
553 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
554
555 return 0;
556 }
557
558 /**
559 * radeon_vram_location - try to find VRAM location
560 * @rdev: radeon device structure holding all necessary informations
561 * @mc: memory controller structure holding memory informations
562 * @base: base address at which to put VRAM
563 *
564 * Function will place try to place VRAM at base address provided
565 * as parameter (which is so far either PCI aperture address or
566 * for IGP TOM base address).
567 *
568 * If there is not enough space to fit the unvisible VRAM in the 32bits
569 * address space then we limit the VRAM size to the aperture.
570 *
571 * If we are using AGP and if the AGP aperture doesn't allow us to have
572 * room for all the VRAM than we restrict the VRAM to the PCI aperture
573 * size and print a warning.
574 *
575 * This function will never fails, worst case are limiting VRAM.
576 *
577 * Note: GTT start, end, size should be initialized before calling this
578 * function on AGP platform.
579 *
580 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
581 * this shouldn't be a problem as we are using the PCI aperture as a reference.
582 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
583 * not IGP.
584 *
585 * Note: we use mc_vram_size as on some board we need to program the mc to
586 * cover the whole aperture even if VRAM size is inferior to aperture size
587 * Novell bug 204882 + along with lots of ubuntu ones
588 *
589 * Note: when limiting vram it's safe to overwritte real_vram_size because
590 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
591 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
592 * ones)
593 *
594 * Note: IGP TOM addr should be the same as the aperture addr, we don't
595 * explicitly check for that thought.
596 *
597 * FIXME: when reducing VRAM size align new size on power of 2.
598 */
599 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
600 {
601 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
602
603 mc->vram_start = base;
604 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
605 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
606 mc->real_vram_size = mc->aper_size;
607 mc->mc_vram_size = mc->aper_size;
608 }
609 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
610 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
611 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
612 mc->real_vram_size = mc->aper_size;
613 mc->mc_vram_size = mc->aper_size;
614 }
615 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
616 if (limit && limit < mc->real_vram_size)
617 mc->real_vram_size = limit;
618 dev_info(rdev->dev, "VRAM: %"PRIu64"M 0x%016"PRIX64" - 0x%016"PRIX64" (%"PRIu64"M used)\n",
619 mc->mc_vram_size >> 20, mc->vram_start,
620 mc->vram_end, mc->real_vram_size >> 20);
621 }
622
623 /**
624 * radeon_gtt_location - try to find GTT location
625 * @rdev: radeon device structure holding all necessary informations
626 * @mc: memory controller structure holding memory informations
627 *
628 * Function will place try to place GTT before or after VRAM.
629 *
630 * If GTT size is bigger than space left then we ajust GTT size.
631 * Thus function will never fails.
632 *
633 * FIXME: when reducing GTT size align new size on power of 2.
634 */
635 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
636 {
637 u64 size_af, size_bf;
638
639 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
640 size_bf = mc->vram_start & ~mc->gtt_base_align;
641 if (size_bf > size_af) {
642 if (mc->gtt_size > size_bf) {
643 dev_warn(rdev->dev, "limiting GTT\n");
644 mc->gtt_size = size_bf;
645 }
646 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
647 } else {
648 if (mc->gtt_size > size_af) {
649 dev_warn(rdev->dev, "limiting GTT\n");
650 mc->gtt_size = size_af;
651 }
652 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
653 }
654 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
655 dev_info(rdev->dev, "GTT: %"PRIu64"M 0x%016"PRIX64" - 0x%016"PRIX64"\n",
656 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
657 }
658
659 /*
660 * GPU helpers function.
661 */
662
663 /**
664 * radeon_device_is_virtual - check if we are running is a virtual environment
665 *
666 * Check if the asic has been passed through to a VM (all asics).
667 * Used at driver startup.
668 * Returns true if virtual or false if not.
669 */
670 static bool radeon_device_is_virtual(void)
671 {
672 #ifdef CONFIG_X86
673 #ifdef __NetBSD__ /* XXX virtualization */
674 return false;
675 #else
676 return boot_cpu_has(X86_FEATURE_HYPERVISOR);
677 #endif
678 #else
679 return false;
680 #endif
681 }
682
683 /**
684 * radeon_card_posted - check if the hw has already been initialized
685 *
686 * @rdev: radeon_device pointer
687 *
688 * Check if the asic has been initialized (all asics).
689 * Used at driver startup.
690 * Returns true if initialized or false if not.
691 */
692 bool radeon_card_posted(struct radeon_device *rdev)
693 {
694 uint32_t reg;
695
696 /* for pass through, always force asic_init for CI */
697 if (rdev->family >= CHIP_BONAIRE &&
698 radeon_device_is_virtual())
699 return false;
700
701 #ifndef __NetBSD__ /* XXX radeon efi */
702 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
703 if (efi_enabled(EFI_BOOT) &&
704 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
705 (rdev->family < CHIP_R600))
706 return false;
707 #endif
708
709 if (ASIC_IS_NODCE(rdev))
710 goto check_memsize;
711
712 /* first check CRTCs */
713 if (ASIC_IS_DCE4(rdev)) {
714 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
715 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
716 if (rdev->num_crtc >= 4) {
717 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
718 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
719 }
720 if (rdev->num_crtc >= 6) {
721 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
722 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
723 }
724 if (reg & EVERGREEN_CRTC_MASTER_EN)
725 return true;
726 } else if (ASIC_IS_AVIVO(rdev)) {
727 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
728 RREG32(AVIVO_D2CRTC_CONTROL);
729 if (reg & AVIVO_CRTC_EN) {
730 return true;
731 }
732 } else {
733 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
734 RREG32(RADEON_CRTC2_GEN_CNTL);
735 if (reg & RADEON_CRTC_EN) {
736 return true;
737 }
738 }
739
740 check_memsize:
741 /* then check MEM_SIZE, in case the crtcs are off */
742 if (rdev->family >= CHIP_R600)
743 reg = RREG32(R600_CONFIG_MEMSIZE);
744 else
745 reg = RREG32(RADEON_CONFIG_MEMSIZE);
746
747 if (reg)
748 return true;
749
750 return false;
751
752 }
753
754 /**
755 * radeon_update_bandwidth_info - update display bandwidth params
756 *
757 * @rdev: radeon_device pointer
758 *
759 * Used when sclk/mclk are switched or display modes are set.
760 * params are used to calculate display watermarks (all asics)
761 */
762 void radeon_update_bandwidth_info(struct radeon_device *rdev)
763 {
764 fixed20_12 a;
765 u32 sclk = rdev->pm.current_sclk;
766 u32 mclk = rdev->pm.current_mclk;
767
768 /* sclk/mclk in Mhz */
769 a.full = dfixed_const(100);
770 rdev->pm.sclk.full = dfixed_const(sclk);
771 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
772 rdev->pm.mclk.full = dfixed_const(mclk);
773 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
774
775 if (rdev->flags & RADEON_IS_IGP) {
776 a.full = dfixed_const(16);
777 /* core_bandwidth = sclk(Mhz) * 16 */
778 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
779 }
780 }
781
782 /**
783 * radeon_boot_test_post_card - check and possibly initialize the hw
784 *
785 * @rdev: radeon_device pointer
786 *
787 * Check if the asic is initialized and if not, attempt to initialize
788 * it (all asics).
789 * Returns true if initialized or false if not.
790 */
791 bool radeon_boot_test_post_card(struct radeon_device *rdev)
792 {
793 if (radeon_card_posted(rdev))
794 return true;
795
796 if (rdev->bios) {
797 DRM_INFO("GPU not posted. posting now...\n");
798 if (rdev->is_atom_bios)
799 atom_asic_init(rdev->mode_info.atom_context);
800 else
801 radeon_combios_asic_init(rdev->ddev);
802 return true;
803 } else {
804 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
805 return false;
806 }
807 }
808
809 /**
810 * radeon_dummy_page_init - init dummy page used by the driver
811 *
812 * @rdev: radeon_device pointer
813 *
814 * Allocate the dummy page used by the driver (all asics).
815 * This dummy page is used by the driver as a filler for gart entries
816 * when pages are taken out of the GART
817 * Returns 0 on sucess, -ENOMEM on failure.
818 */
819 int radeon_dummy_page_init(struct radeon_device *rdev)
820 {
821 #ifdef __NetBSD__
822 int rsegs;
823 int error;
824
825 /* XXX Can this be called more than once?? */
826 if (rdev->dummy_page.rdp_map != NULL)
827 return 0;
828
829 error = bus_dmamem_alloc(rdev->ddev->dmat, PAGE_SIZE, PAGE_SIZE, 0,
830 &rdev->dummy_page.rdp_seg, 1, &rsegs, BUS_DMA_WAITOK);
831 if (error)
832 goto fail0;
833 KASSERT(rsegs == 1);
834 error = bus_dmamap_create(rdev->ddev->dmat, PAGE_SIZE, 1, PAGE_SIZE, 0,
835 BUS_DMA_WAITOK, &rdev->dummy_page.rdp_map);
836 if (error)
837 goto fail1;
838 error = bus_dmamem_map(rdev->ddev->dmat, &rdev->dummy_page.rdp_seg, 1,
839 PAGE_SIZE, &rdev->dummy_page.rdp_addr,
840 BUS_DMA_WAITOK|BUS_DMA_NOCACHE);
841 if (error)
842 goto fail2;
843 error = bus_dmamap_load(rdev->ddev->dmat, rdev->dummy_page.rdp_map,
844 rdev->dummy_page.rdp_addr, PAGE_SIZE, NULL, BUS_DMA_WAITOK);
845 if (error)
846 goto fail3;
847
848 memset(rdev->dummy_page.rdp_addr, 0, PAGE_SIZE);
849
850 /* Success! */
851 rdev->dummy_page.addr = rdev->dummy_page.rdp_map->dm_segs[0].ds_addr;
852 rdev->dummy_page.entry = radeon_gart_get_page_entry(
853 rdev->dummy_page.addr, RADEON_GART_PAGE_DUMMY);
854 return 0;
855
856 fail4: __unused
857 bus_dmamap_unload(rdev->ddev->dmat, rdev->dummy_page.rdp_map);
858 fail3: bus_dmamem_unmap(rdev->ddev->dmat, rdev->dummy_page.rdp_addr,
859 PAGE_SIZE);
860 fail2: bus_dmamap_destroy(rdev->ddev->dmat, rdev->dummy_page.rdp_map);
861 fail1: bus_dmamem_free(rdev->ddev->dmat, &rdev->dummy_page.rdp_seg, 1);
862 fail0: KASSERT(error);
863 rdev->dummy_page.rdp_map = NULL;
864 /* XXX errno NetBSD->Linux */
865 return -error;
866 #else
867 if (rdev->dummy_page.page)
868 return 0;
869 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
870 if (rdev->dummy_page.page == NULL)
871 return -ENOMEM;
872 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
873 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
874 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
875 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
876 __free_page(rdev->dummy_page.page);
877 rdev->dummy_page.page = NULL;
878 return -ENOMEM;
879 }
880 rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
881 RADEON_GART_PAGE_DUMMY);
882 return 0;
883 #endif
884 }
885
886 /**
887 * radeon_dummy_page_fini - free dummy page used by the driver
888 *
889 * @rdev: radeon_device pointer
890 *
891 * Frees the dummy page used by the driver (all asics).
892 */
893 void radeon_dummy_page_fini(struct radeon_device *rdev)
894 {
895 #ifdef __NetBSD__
896
897 if (rdev->dummy_page.rdp_map == NULL)
898 return;
899 bus_dmamap_unload(rdev->ddev->dmat, rdev->dummy_page.rdp_map);
900 bus_dmamem_unmap(rdev->ddev->dmat, rdev->dummy_page.rdp_addr,
901 PAGE_SIZE);
902 bus_dmamap_destroy(rdev->ddev->dmat, rdev->dummy_page.rdp_map);
903 bus_dmamem_free(rdev->ddev->dmat, &rdev->dummy_page.rdp_seg, 1);
904 rdev->dummy_page.rdp_map = NULL;
905 #else
906 if (rdev->dummy_page.page == NULL)
907 return;
908 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
909 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
910 __free_page(rdev->dummy_page.page);
911 rdev->dummy_page.page = NULL;
912 #endif
913 }
914
915
916 /* ATOM accessor methods */
917 /*
918 * ATOM is an interpreted byte code stored in tables in the vbios. The
919 * driver registers callbacks to access registers and the interpreter
920 * in the driver parses the tables and executes then to program specific
921 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
922 * atombios.h, and atom.c
923 */
924
925 /**
926 * cail_pll_read - read PLL register
927 *
928 * @info: atom card_info pointer
929 * @reg: PLL register offset
930 *
931 * Provides a PLL register accessor for the atom interpreter (r4xx+).
932 * Returns the value of the PLL register.
933 */
934 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
935 {
936 struct radeon_device *rdev = info->dev->dev_private;
937 uint32_t r;
938
939 r = rdev->pll_rreg(rdev, reg);
940 return r;
941 }
942
943 /**
944 * cail_pll_write - write PLL register
945 *
946 * @info: atom card_info pointer
947 * @reg: PLL register offset
948 * @val: value to write to the pll register
949 *
950 * Provides a PLL register accessor for the atom interpreter (r4xx+).
951 */
952 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
953 {
954 struct radeon_device *rdev = info->dev->dev_private;
955
956 rdev->pll_wreg(rdev, reg, val);
957 }
958
959 /**
960 * cail_mc_read - read MC (Memory Controller) register
961 *
962 * @info: atom card_info pointer
963 * @reg: MC register offset
964 *
965 * Provides an MC register accessor for the atom interpreter (r4xx+).
966 * Returns the value of the MC register.
967 */
968 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
969 {
970 struct radeon_device *rdev = info->dev->dev_private;
971 uint32_t r;
972
973 r = rdev->mc_rreg(rdev, reg);
974 return r;
975 }
976
977 /**
978 * cail_mc_write - write MC (Memory Controller) register
979 *
980 * @info: atom card_info pointer
981 * @reg: MC register offset
982 * @val: value to write to the pll register
983 *
984 * Provides a MC register accessor for the atom interpreter (r4xx+).
985 */
986 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
987 {
988 struct radeon_device *rdev = info->dev->dev_private;
989
990 rdev->mc_wreg(rdev, reg, val);
991 }
992
993 /**
994 * cail_reg_write - write MMIO register
995 *
996 * @info: atom card_info pointer
997 * @reg: MMIO register offset
998 * @val: value to write to the pll register
999 *
1000 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
1001 */
1002 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
1003 {
1004 struct radeon_device *rdev = info->dev->dev_private;
1005
1006 WREG32(reg*4, val);
1007 }
1008
1009 /**
1010 * cail_reg_read - read MMIO register
1011 *
1012 * @info: atom card_info pointer
1013 * @reg: MMIO register offset
1014 *
1015 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
1016 * Returns the value of the MMIO register.
1017 */
1018 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
1019 {
1020 struct radeon_device *rdev = info->dev->dev_private;
1021 uint32_t r;
1022
1023 r = RREG32(reg*4);
1024 return r;
1025 }
1026
1027 /**
1028 * cail_ioreg_write - write IO register
1029 *
1030 * @info: atom card_info pointer
1031 * @reg: IO register offset
1032 * @val: value to write to the pll register
1033 *
1034 * Provides a IO register accessor for the atom interpreter (r4xx+).
1035 */
1036 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
1037 {
1038 struct radeon_device *rdev = info->dev->dev_private;
1039
1040 WREG32_IO(reg*4, val);
1041 }
1042
1043 /**
1044 * cail_ioreg_read - read IO register
1045 *
1046 * @info: atom card_info pointer
1047 * @reg: IO register offset
1048 *
1049 * Provides an IO register accessor for the atom interpreter (r4xx+).
1050 * Returns the value of the IO register.
1051 */
1052 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
1053 {
1054 struct radeon_device *rdev = info->dev->dev_private;
1055 uint32_t r;
1056
1057 r = RREG32_IO(reg*4);
1058 return r;
1059 }
1060
1061 /**
1062 * radeon_atombios_init - init the driver info and callbacks for atombios
1063 *
1064 * @rdev: radeon_device pointer
1065 *
1066 * Initializes the driver info and register access callbacks for the
1067 * ATOM interpreter (r4xx+).
1068 * Returns 0 on sucess, -ENOMEM on failure.
1069 * Called at driver startup.
1070 */
1071 int radeon_atombios_init(struct radeon_device *rdev)
1072 {
1073 struct card_info *atom_card_info =
1074 kzalloc(sizeof(struct card_info), GFP_KERNEL);
1075
1076 if (!atom_card_info)
1077 return -ENOMEM;
1078
1079 rdev->mode_info.atom_card_info = atom_card_info;
1080 atom_card_info->dev = rdev->ddev;
1081 atom_card_info->reg_read = cail_reg_read;
1082 atom_card_info->reg_write = cail_reg_write;
1083 /* needed for iio ops */
1084 #ifdef __NetBSD__
1085 if (rdev->rio_mem_size)
1086 #else
1087 if (rdev->rio_mem)
1088 #endif
1089 {
1090 atom_card_info->ioreg_read = cail_ioreg_read;
1091 atom_card_info->ioreg_write = cail_ioreg_write;
1092 } else {
1093 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
1094 atom_card_info->ioreg_read = cail_reg_read;
1095 atom_card_info->ioreg_write = cail_reg_write;
1096 }
1097 atom_card_info->mc_read = cail_mc_read;
1098 atom_card_info->mc_write = cail_mc_write;
1099 atom_card_info->pll_read = cail_pll_read;
1100 atom_card_info->pll_write = cail_pll_write;
1101
1102 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
1103 if (!rdev->mode_info.atom_context) {
1104 radeon_atombios_fini(rdev);
1105 return -ENOMEM;
1106 }
1107
1108 #ifdef __NetBSD__
1109 linux_mutex_init(&rdev->mode_info.atom_context->mutex);
1110 linux_mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
1111 #else
1112 mutex_init(&rdev->mode_info.atom_context->mutex);
1113 mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
1114 #endif
1115 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
1116 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
1117 return 0;
1118 }
1119
1120 /**
1121 * radeon_atombios_fini - free the driver info and callbacks for atombios
1122 *
1123 * @rdev: radeon_device pointer
1124 *
1125 * Frees the driver info and register access callbacks for the ATOM
1126 * interpreter (r4xx+).
1127 * Called at driver shutdown.
1128 */
1129 void radeon_atombios_fini(struct radeon_device *rdev)
1130 {
1131 if (rdev->mode_info.atom_context) {
1132 #ifdef __NetBSD__
1133 linux_mutex_destroy(&rdev->mode_info.atom_context->scratch_mutex);
1134 linux_mutex_destroy(&rdev->mode_info.atom_context->mutex);
1135 #else
1136 mutex_destroy(&rdev->mode_info.atom_context->scratch_mutex);
1137 mutex_destroy(&rdev->mode_info.atom_context->mutex);
1138 #endif
1139 kfree(rdev->mode_info.atom_context->scratch);
1140 }
1141 kfree(rdev->mode_info.atom_context);
1142 rdev->mode_info.atom_context = NULL;
1143 kfree(rdev->mode_info.atom_card_info);
1144 rdev->mode_info.atom_card_info = NULL;
1145 }
1146
1147 /* COMBIOS */
1148 /*
1149 * COMBIOS is the bios format prior to ATOM. It provides
1150 * command tables similar to ATOM, but doesn't have a unified
1151 * parser. See radeon_combios.c
1152 */
1153
1154 /**
1155 * radeon_combios_init - init the driver info for combios
1156 *
1157 * @rdev: radeon_device pointer
1158 *
1159 * Initializes the driver info for combios (r1xx-r3xx).
1160 * Returns 0 on sucess.
1161 * Called at driver startup.
1162 */
1163 int radeon_combios_init(struct radeon_device *rdev)
1164 {
1165 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1166 return 0;
1167 }
1168
1169 /**
1170 * radeon_combios_fini - free the driver info for combios
1171 *
1172 * @rdev: radeon_device pointer
1173 *
1174 * Frees the driver info for combios (r1xx-r3xx).
1175 * Called at driver shutdown.
1176 */
1177 void radeon_combios_fini(struct radeon_device *rdev)
1178 {
1179 }
1180
1181 #ifndef __NetBSD__ /* XXX radeon vga */
1182 /* if we get transitioned to only one device, take VGA back */
1183 /**
1184 * radeon_vga_set_decode - enable/disable vga decode
1185 *
1186 * @cookie: radeon_device pointer
1187 * @state: enable/disable vga decode
1188 *
1189 * Enable/disable vga decode (all asics).
1190 * Returns VGA resource flags.
1191 */
1192 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1193 {
1194 struct radeon_device *rdev = cookie;
1195 radeon_vga_set_state(rdev, state);
1196 if (state)
1197 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1198 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1199 else
1200 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1201 }
1202 #endif
1203
1204 /**
1205 * radeon_check_pot_argument - check that argument is a power of two
1206 *
1207 * @arg: value to check
1208 *
1209 * Validates that a certain argument is a power of two (all asics).
1210 * Returns true if argument is valid.
1211 */
1212 static bool radeon_check_pot_argument(int arg)
1213 {
1214 return (arg & (arg - 1)) == 0;
1215 }
1216
1217 /**
1218 * Determine a sensible default GART size according to ASIC family.
1219 *
1220 * @family ASIC family name
1221 */
1222 static int radeon_gart_size_auto(enum radeon_family family)
1223 {
1224 /* default to a larger gart size on newer asics */
1225 if (family >= CHIP_TAHITI)
1226 return 2048;
1227 else if (family >= CHIP_RV770)
1228 return 1024;
1229 else
1230 return 512;
1231 }
1232
1233 /**
1234 * radeon_check_arguments - validate module params
1235 *
1236 * @rdev: radeon_device pointer
1237 *
1238 * Validates certain module parameters and updates
1239 * the associated values used by the driver (all asics).
1240 */
1241 static void radeon_check_arguments(struct radeon_device *rdev)
1242 {
1243 /* vramlimit must be a power of two */
1244 if (!radeon_check_pot_argument(radeon_vram_limit)) {
1245 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1246 radeon_vram_limit);
1247 radeon_vram_limit = 0;
1248 }
1249
1250 if (radeon_gart_size == -1) {
1251 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1252 }
1253 /* gtt size must be power of two and greater or equal to 32M */
1254 if (radeon_gart_size < 32) {
1255 dev_warn(rdev->dev, "gart size (%d) too small\n",
1256 radeon_gart_size);
1257 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1258 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
1259 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1260 radeon_gart_size);
1261 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1262 }
1263 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1264
1265 /* AGP mode can only be -1, 1, 2, 4, 8 */
1266 switch (radeon_agpmode) {
1267 case -1:
1268 case 0:
1269 case 1:
1270 case 2:
1271 case 4:
1272 case 8:
1273 break;
1274 default:
1275 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1276 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1277 radeon_agpmode = 0;
1278 break;
1279 }
1280
1281 if (!radeon_check_pot_argument(radeon_vm_size)) {
1282 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1283 radeon_vm_size);
1284 radeon_vm_size = 4;
1285 }
1286
1287 if (radeon_vm_size < 1) {
1288 dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
1289 radeon_vm_size);
1290 radeon_vm_size = 4;
1291 }
1292
1293 /*
1294 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1295 */
1296 if (radeon_vm_size > 1024) {
1297 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1298 radeon_vm_size);
1299 radeon_vm_size = 4;
1300 }
1301
1302 /* defines number of bits in page table versus page directory,
1303 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1304 * page table and the remaining bits are in the page directory */
1305 if (radeon_vm_block_size == -1) {
1306
1307 /* Total bits covered by PD + PTs */
1308 unsigned bits = ilog2(radeon_vm_size) + 18;
1309
1310 /* Make sure the PD is 4K in size up to 8GB address space.
1311 Above that split equal between PD and PTs */
1312 if (radeon_vm_size <= 8)
1313 radeon_vm_block_size = bits - 9;
1314 else
1315 radeon_vm_block_size = (bits + 3) / 2;
1316
1317 } else if (radeon_vm_block_size < 9) {
1318 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
1319 radeon_vm_block_size);
1320 radeon_vm_block_size = 9;
1321 }
1322
1323 if (radeon_vm_block_size > 24 ||
1324 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1325 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
1326 radeon_vm_block_size);
1327 radeon_vm_block_size = 9;
1328 }
1329 }
1330
1331 #ifndef __NetBSD__ /* XXX radeon vga */
1332 /**
1333 * radeon_switcheroo_set_state - set switcheroo state
1334 *
1335 * @pdev: pci dev pointer
1336 * @state: vga_switcheroo state
1337 *
1338 * Callback for the switcheroo driver. Suspends or resumes the
1339 * the asics before or after it is powered up using ACPI methods.
1340 */
1341 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1342 {
1343 struct drm_device *dev = pci_get_drvdata(pdev);
1344 struct radeon_device *rdev = dev->dev_private;
1345
1346 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1347 return;
1348
1349 if (state == VGA_SWITCHEROO_ON) {
1350 unsigned d3_delay = dev->pdev->d3_delay;
1351
1352 printk(KERN_INFO "radeon: switched on\n");
1353 /* don't suspend or resume card normally */
1354 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1355
1356 if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
1357 dev->pdev->d3_delay = 20;
1358
1359 radeon_resume_kms(dev, true, true);
1360
1361 dev->pdev->d3_delay = d3_delay;
1362
1363 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1364 drm_kms_helper_poll_enable(dev);
1365 } else {
1366 printk(KERN_INFO "radeon: switched off\n");
1367 drm_kms_helper_poll_disable(dev);
1368 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1369 radeon_suspend_kms(dev, true, true);
1370 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1371 }
1372 }
1373
1374 /**
1375 * radeon_switcheroo_can_switch - see if switcheroo state can change
1376 *
1377 * @pdev: pci dev pointer
1378 *
1379 * Callback for the switcheroo driver. Check of the switcheroo
1380 * state can be changed.
1381 * Returns true if the state can be changed, false if not.
1382 */
1383 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1384 {
1385 struct drm_device *dev = pci_get_drvdata(pdev);
1386
1387 /*
1388 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1389 * locking inversion with the driver load path. And the access here is
1390 * completely racy anyway. So don't bother with locking for now.
1391 */
1392 return dev->open_count == 0;
1393 }
1394
1395 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1396 .set_gpu_state = radeon_switcheroo_set_state,
1397 .reprobe = NULL,
1398 .can_switch = radeon_switcheroo_can_switch,
1399 };
1400 #endif
1401
1402 /**
1403 * radeon_device_init - initialize the driver
1404 *
1405 * @rdev: radeon_device pointer
1406 * @pdev: drm dev pointer
1407 * @pdev: pci dev pointer
1408 * @flags: driver flags
1409 *
1410 * Initializes the driver info and hw (all asics).
1411 * Returns 0 for success or an error on failure.
1412 * Called at driver startup.
1413 */
1414 int radeon_device_init(struct radeon_device *rdev,
1415 struct drm_device *ddev,
1416 struct pci_dev *pdev,
1417 uint32_t flags)
1418 {
1419 int r, i;
1420 int dma_bits;
1421 #ifndef __NetBSD__
1422 bool runtime = false;
1423 #endif
1424
1425 rdev->shutdown = false;
1426 rdev->dev = ddev->dev;
1427 rdev->ddev = ddev;
1428 rdev->pdev = pdev;
1429 rdev->flags = flags;
1430 rdev->family = flags & RADEON_FAMILY_MASK;
1431 rdev->is_atom_bios = false;
1432 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1433 rdev->mc.gtt_size = 512 * 1024 * 1024;
1434 rdev->accel_working = false;
1435 /* set up ring ids */
1436 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1437 rdev->ring[i].idx = i;
1438 }
1439 rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
1440
1441 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1442 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1443 pdev->subsystem_vendor, pdev->subsystem_device);
1444
1445 /* mutex initialization are all done here so we
1446 * can recall function without having locking issues */
1447 #ifdef __NetBSD__
1448 linux_mutex_init(&rdev->ring_lock);
1449 linux_mutex_init(&rdev->dc_hw_i2c_mutex);
1450 #else
1451 mutex_init(&rdev->ring_lock);
1452 mutex_init(&rdev->dc_hw_i2c_mutex);
1453 #endif
1454 atomic_set(&rdev->ih.lock, 0);
1455 #ifdef __NetBSD__
1456 linux_mutex_init(&rdev->gem.mutex);
1457 linux_mutex_init(&rdev->pm.mutex);
1458 linux_mutex_init(&rdev->gpu_clock_mutex);
1459 linux_mutex_init(&rdev->srbm_mutex);
1460 linux_mutex_init(&rdev->grbm_idx_mutex);
1461 #else
1462 mutex_init(&rdev->gem.mutex);
1463 mutex_init(&rdev->pm.mutex);
1464 mutex_init(&rdev->gpu_clock_mutex);
1465 mutex_init(&rdev->srbm_mutex);
1466 mutex_init(&rdev->grbm_idx_mutex);
1467 #endif
1468 init_rwsem(&rdev->pm.mclk_lock);
1469 init_rwsem(&rdev->exclusive_lock);
1470 #ifdef __NetBSD__
1471 spin_lock_init(&rdev->irq.vblank_lock);
1472 DRM_INIT_WAITQUEUE(&rdev->irq.vblank_queue, "radvblnk");
1473 linux_mutex_init(&rdev->mn_lock);
1474 #else
1475 init_waitqueue_head(&rdev->irq.vblank_queue);
1476 mutex_init(&rdev->mn_lock);
1477 #endif
1478 hash_init(rdev->mn_hash);
1479 r = radeon_gem_init(rdev);
1480 if (r)
1481 return r;
1482
1483 radeon_check_arguments(rdev);
1484 /* Adjust VM size here.
1485 * Max GPUVM size for cayman+ is 40 bits.
1486 */
1487 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1488
1489 /* Set asic functions */
1490 r = radeon_asic_init(rdev);
1491 if (r)
1492 return r;
1493
1494 /* all of the newer IGP chips have an internal gart
1495 * However some rs4xx report as AGP, so remove that here.
1496 */
1497 if ((rdev->family >= CHIP_RS400) &&
1498 (rdev->flags & RADEON_IS_IGP)) {
1499 rdev->flags &= ~RADEON_IS_AGP;
1500 }
1501
1502 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1503 radeon_agp_disable(rdev);
1504 }
1505
1506 /* Set the internal MC address mask
1507 * This is the max address of the GPU's
1508 * internal address space.
1509 */
1510 if (rdev->family >= CHIP_CAYMAN)
1511 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1512 else if (rdev->family >= CHIP_CEDAR)
1513 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1514 else
1515 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1516
1517 /* set DMA mask + need_dma32 flags.
1518 * PCIE - can handle 40-bits.
1519 * IGP - can handle 40-bits
1520 * AGP - generally dma32 is safest
1521 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1522 */
1523 rdev->need_dma32 = false;
1524 if (rdev->flags & RADEON_IS_AGP)
1525 rdev->need_dma32 = true;
1526 if ((rdev->flags & RADEON_IS_PCI) &&
1527 (rdev->family <= CHIP_RS740))
1528 rdev->need_dma32 = true;
1529
1530 dma_bits = rdev->need_dma32 ? 32 : 40;
1531 #ifdef __NetBSD__
1532 r = drm_limit_dma_space(rdev->ddev, 0, __BITS(dma_bits - 1, 0));
1533 if (r)
1534 DRM_ERROR("No suitable DMA available.\n");
1535 #else
1536 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1537 if (r) {
1538 rdev->need_dma32 = true;
1539 dma_bits = 32;
1540 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1541 }
1542 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1543 if (r) {
1544 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1545 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1546 }
1547 #endif
1548
1549 /* Registers mapping */
1550 /* TODO: block userspace mapping of io register */
1551 /* XXX Destroy these locks on detach... */
1552 spin_lock_init(&rdev->mmio_idx_lock);
1553 spin_lock_init(&rdev->smc_idx_lock);
1554 spin_lock_init(&rdev->pll_idx_lock);
1555 spin_lock_init(&rdev->mc_idx_lock);
1556 spin_lock_init(&rdev->pcie_idx_lock);
1557 spin_lock_init(&rdev->pciep_idx_lock);
1558 spin_lock_init(&rdev->pif_idx_lock);
1559 spin_lock_init(&rdev->cg_idx_lock);
1560 spin_lock_init(&rdev->uvd_idx_lock);
1561 spin_lock_init(&rdev->rcu_idx_lock);
1562 spin_lock_init(&rdev->didt_idx_lock);
1563 spin_lock_init(&rdev->end_idx_lock);
1564 #ifdef __NetBSD__
1565 {
1566 pcireg_t bar;
1567
1568 if (rdev->family >= CHIP_BONAIRE)
1569 bar = 5;
1570 else
1571 bar = 2;
1572 if (pci_mapreg_map(&rdev->pdev->pd_pa, PCI_BAR(bar),
1573 pci_mapreg_type(rdev->pdev->pd_pa.pa_pc,
1574 rdev->pdev->pd_pa.pa_tag, PCI_BAR(bar)),
1575 0,
1576 &rdev->rmmio_bst, &rdev->rmmio_bsh,
1577 &rdev->rmmio_addr, &rdev->rmmio_size))
1578 return -EIO;
1579 }
1580 DRM_INFO("register mmio base: 0x%"PRIxMAX"\n",
1581 (uintmax_t)rdev->rmmio_addr);
1582 DRM_INFO("register mmio size: %"PRIuMAX"\n",
1583 (uintmax_t)rdev->rmmio_size);
1584 #else
1585 if (rdev->family >= CHIP_BONAIRE) {
1586 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1587 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1588 } else {
1589 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1590 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1591 }
1592 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1593 if (rdev->rmmio == NULL) {
1594 return -ENOMEM;
1595 }
1596 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1597 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1598 #endif
1599
1600 /* doorbell bar mapping */
1601 if (rdev->family >= CHIP_BONAIRE)
1602 radeon_doorbell_init(rdev);
1603
1604 /* io port mapping */
1605 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1606 #ifdef __NetBSD__
1607 if (pci_mapreg_map(&rdev->pdev->pd_pa, PCI_BAR(i),
1608 PCI_MAPREG_TYPE_IO, 0,
1609 &rdev->rio_mem_bst, &rdev->rio_mem_bsh,
1610 NULL, &rdev->rio_mem_size))
1611 continue;
1612 break;
1613 #else
1614 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1615 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1616 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1617 break;
1618 }
1619 #endif
1620 }
1621 #ifdef __NetBSD__
1622 if (i == DEVICE_COUNT_RESOURCE)
1623 DRM_ERROR("Unable to find PCI I/O BAR\n");
1624 #else
1625 if (rdev->rio_mem == NULL)
1626 DRM_ERROR("Unable to find PCI I/O BAR\n");
1627 #endif
1628
1629 if (rdev->flags & RADEON_IS_PX)
1630 radeon_device_handle_px_quirks(rdev);
1631
1632 #ifndef __NetBSD__ /* XXX radeon vga */
1633 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1634 /* this will fail for cards that aren't VGA class devices, just
1635 * ignore it */
1636 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1637
1638 if (rdev->flags & RADEON_IS_PX)
1639 runtime = true;
1640 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1641 if (runtime)
1642 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1643 #endif
1644
1645 r = radeon_init(rdev);
1646 if (r)
1647 goto failed;
1648
1649 r = radeon_gem_debugfs_init(rdev);
1650 if (r) {
1651 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1652 }
1653
1654 r = radeon_mst_debugfs_init(rdev);
1655 if (r) {
1656 DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1657 }
1658
1659 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1660 /* Acceleration not working on AGP card try again
1661 * with fallback to PCI or PCIE GART
1662 */
1663 radeon_asic_reset(rdev);
1664 radeon_fini(rdev);
1665 radeon_agp_disable(rdev);
1666 r = radeon_init(rdev);
1667 if (r)
1668 goto failed;
1669 }
1670
1671 r = radeon_ib_ring_tests(rdev);
1672 if (r)
1673 DRM_ERROR("ib ring test failed (%d).\n", r);
1674
1675 /*
1676 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1677 * after the CP ring have chew one packet at least. Hence here we stop
1678 * and restart DPM after the radeon_ib_ring_tests().
1679 */
1680 if (rdev->pm.dpm_enabled &&
1681 (rdev->pm.pm_method == PM_METHOD_DPM) &&
1682 (rdev->family == CHIP_TURKS) &&
1683 (rdev->flags & RADEON_IS_MOBILITY)) {
1684 mutex_lock(&rdev->pm.mutex);
1685 radeon_dpm_disable(rdev);
1686 radeon_dpm_enable(rdev);
1687 mutex_unlock(&rdev->pm.mutex);
1688 }
1689
1690 if ((radeon_testing & 1)) {
1691 if (rdev->accel_working)
1692 radeon_test_moves(rdev);
1693 else
1694 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1695 }
1696 if ((radeon_testing & 2)) {
1697 if (rdev->accel_working)
1698 radeon_test_syncing(rdev);
1699 else
1700 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1701 }
1702 if (radeon_benchmarking) {
1703 if (rdev->accel_working)
1704 radeon_benchmark(rdev, radeon_benchmarking);
1705 else
1706 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1707 }
1708 return 0;
1709
1710 failed:
1711 #ifndef __NetBSD__ /* XXX radeon vga */
1712 if (runtime)
1713 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1714 #endif
1715 return r;
1716 }
1717
1718 static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1719
1720 /**
1721 * radeon_device_fini - tear down the driver
1722 *
1723 * @rdev: radeon_device pointer
1724 *
1725 * Tear down the driver info (all asics).
1726 * Called at driver shutdown.
1727 */
1728 void radeon_device_fini(struct radeon_device *rdev)
1729 {
1730 DRM_INFO("radeon: finishing device.\n");
1731 rdev->shutdown = true;
1732 /* evict vram memory */
1733 radeon_bo_evict_vram(rdev);
1734 radeon_fini(rdev);
1735 #ifndef __NetBSD__
1736 vga_switcheroo_unregister_client(rdev->pdev);
1737 if (rdev->flags & RADEON_IS_PX)
1738 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1739 vga_client_register(rdev->pdev, NULL, NULL, NULL);
1740 #endif
1741 #ifdef __NetBSD__
1742 if (rdev->rio_mem_size)
1743 bus_space_unmap(rdev->rio_mem_bst, rdev->rio_mem_bsh,
1744 rdev->rio_mem_size);
1745 rdev->rio_mem_size = 0;
1746 bus_space_unmap(rdev->rmmio_bst, rdev->rmmio_bsh, rdev->rmmio_size);
1747 #else
1748 if (rdev->rio_mem)
1749 pci_iounmap(rdev->pdev, rdev->rio_mem);
1750 rdev->rio_mem = NULL;
1751 iounmap(rdev->rmmio);
1752 rdev->rmmio = NULL;
1753 #endif
1754 if (rdev->family >= CHIP_BONAIRE)
1755 radeon_doorbell_fini(rdev);
1756 radeon_debugfs_remove_files(rdev);
1757
1758 #ifdef __NetBSD__
1759 DRM_DESTROY_WAITQUEUE(&rdev->irq.vblank_queue);
1760 spin_lock_destroy(&rdev->irq.vblank_lock);
1761 destroy_rwsem(&rdev->exclusive_lock);
1762 destroy_rwsem(&rdev->pm.mclk_lock);
1763 linux_mutex_destroy(&rdev->srbm_mutex);
1764 linux_mutex_destroy(&rdev->gpu_clock_mutex);
1765 linux_mutex_destroy(&rdev->pm.mutex);
1766 linux_mutex_destroy(&rdev->gem.mutex);
1767 linux_mutex_destroy(&rdev->dc_hw_i2c_mutex);
1768 linux_mutex_destroy(&rdev->ring_lock);
1769 #else
1770 mutex_destroy(&rdev->srbm_mutex);
1771 mutex_destroy(&rdev->gpu_clock_mutex);
1772 mutex_destroy(&rdev->pm.mutex);
1773 mutex_destroy(&rdev->gem.mutex);
1774 mutex_destroy(&rdev->dc_hw_i2c_mutex);
1775 mutex_destroy(&rdev->ring_lock);
1776 #endif
1777 }
1778
1779
1780 /*
1781 * Suspend & resume.
1782 */
1783 /**
1784 * radeon_suspend_kms - initiate device suspend
1785 *
1786 * @pdev: drm dev pointer
1787 * @state: suspend state
1788 *
1789 * Puts the hw in the suspend state (all asics).
1790 * Returns 0 for success or an error on failure.
1791 * Called at driver suspend.
1792 */
1793 int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1794 {
1795 struct radeon_device *rdev;
1796 struct drm_crtc *crtc;
1797 struct drm_connector *connector;
1798 int i, r;
1799
1800 if (dev == NULL || dev->dev_private == NULL) {
1801 return -ENODEV;
1802 }
1803
1804 rdev = dev->dev_private;
1805
1806 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1807 return 0;
1808
1809 drm_kms_helper_poll_disable(dev);
1810
1811 drm_modeset_lock_all(dev);
1812 /* turn off display hw */
1813 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1814 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1815 }
1816 drm_modeset_unlock_all(dev);
1817
1818 /* unpin the front buffers and cursors */
1819 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1820 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1821 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
1822 struct radeon_bo *robj;
1823
1824 if (radeon_crtc->cursor_bo) {
1825 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1826 r = radeon_bo_reserve(robj, false);
1827 if (r == 0) {
1828 radeon_bo_unpin(robj);
1829 radeon_bo_unreserve(robj);
1830 }
1831 }
1832
1833 if (rfb == NULL || rfb->obj == NULL) {
1834 continue;
1835 }
1836 robj = gem_to_radeon_bo(rfb->obj);
1837 /* don't unpin kernel fb objects */
1838 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1839 r = radeon_bo_reserve(robj, false);
1840 if (r == 0) {
1841 radeon_bo_unpin(robj);
1842 radeon_bo_unreserve(robj);
1843 }
1844 }
1845 }
1846 /* evict vram memory */
1847 radeon_bo_evict_vram(rdev);
1848
1849 /* wait for gpu to finish processing current batch */
1850 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1851 r = radeon_fence_wait_empty(rdev, i);
1852 if (r) {
1853 /* delay GPU reset to resume */
1854 radeon_fence_driver_force_completion(rdev, i);
1855 }
1856 }
1857
1858 radeon_save_bios_scratch_regs(rdev);
1859
1860 radeon_suspend(rdev);
1861 radeon_hpd_fini(rdev);
1862 /* evict remaining vram memory */
1863 radeon_bo_evict_vram(rdev);
1864
1865 radeon_agp_suspend(rdev);
1866
1867 #ifndef __NetBSD__ /* pmf handles this for us. */
1868 pci_save_state(dev->pdev);
1869 if (suspend) {
1870 /* Shut down the device */
1871 pci_disable_device(dev->pdev);
1872 pci_set_power_state(dev->pdev, PCI_D3hot);
1873 }
1874 #endif
1875
1876 #ifndef __NetBSD__ /* XXX radeon fb */
1877 if (fbcon) {
1878 console_lock();
1879 radeon_fbdev_set_suspend(rdev, 1);
1880 console_unlock();
1881 }
1882 #endif
1883 return 0;
1884 }
1885
1886 /**
1887 * radeon_resume_kms - initiate device resume
1888 *
1889 * @pdev: drm dev pointer
1890 *
1891 * Bring the hw back to operating state (all asics).
1892 * Returns 0 for success or an error on failure.
1893 * Called at driver resume.
1894 */
1895 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1896 {
1897 struct drm_connector *connector;
1898 struct radeon_device *rdev = dev->dev_private;
1899 struct drm_crtc *crtc;
1900 int r;
1901
1902 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1903 return 0;
1904
1905 #ifndef __NetBSD__ /* XXX radeon fb */
1906 if (fbcon) {
1907 console_lock();
1908 }
1909 #endif
1910 #ifndef __NetBSD__ /* pmf handles this for us. */
1911 if (resume) {
1912 pci_set_power_state(dev->pdev, PCI_D0);
1913 pci_restore_state(dev->pdev);
1914 if (pci_enable_device(dev->pdev)) {
1915 if (fbcon)
1916 console_unlock();
1917 return -1;
1918 }
1919 }
1920 #endif
1921 /* resume AGP if in use */
1922 radeon_agp_resume(rdev);
1923 radeon_resume(rdev);
1924
1925 r = radeon_ib_ring_tests(rdev);
1926 if (r)
1927 DRM_ERROR("ib ring test failed (%d).\n", r);
1928
1929 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1930 /* do dpm late init */
1931 r = radeon_pm_late_init(rdev);
1932 if (r) {
1933 rdev->pm.dpm_enabled = false;
1934 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1935 }
1936 } else {
1937 /* resume old pm late */
1938 radeon_pm_resume(rdev);
1939 }
1940
1941 radeon_restore_bios_scratch_regs(rdev);
1942
1943 /* pin cursors */
1944 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1945 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1946
1947 if (radeon_crtc->cursor_bo) {
1948 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1949 r = radeon_bo_reserve(robj, false);
1950 if (r == 0) {
1951 /* Only 27 bit offset for legacy cursor */
1952 r = radeon_bo_pin_restricted(robj,
1953 RADEON_GEM_DOMAIN_VRAM,
1954 ASIC_IS_AVIVO(rdev) ?
1955 0 : 1 << 27,
1956 &radeon_crtc->cursor_addr);
1957 if (r != 0)
1958 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1959 radeon_bo_unreserve(robj);
1960 }
1961 }
1962 }
1963
1964 /* init dig PHYs, disp eng pll */
1965 if (rdev->is_atom_bios) {
1966 radeon_atom_encoder_init(rdev);
1967 radeon_atom_disp_eng_pll_init(rdev);
1968 /* turn on the BL */
1969 if (rdev->mode_info.bl_encoder) {
1970 u8 bl_level = radeon_get_backlight_level(rdev,
1971 rdev->mode_info.bl_encoder);
1972 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1973 bl_level);
1974 }
1975 }
1976 /* reset hpd state */
1977 radeon_hpd_init(rdev);
1978 /* blat the mode back in */
1979 if (fbcon) {
1980 drm_helper_resume_force_mode(dev);
1981 /* turn on display hw */
1982 drm_modeset_lock_all(dev);
1983 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1984 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1985 }
1986 drm_modeset_unlock_all(dev);
1987 }
1988
1989 drm_kms_helper_poll_enable(dev);
1990
1991 /* set the power state here in case we are a PX system or headless */
1992 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1993 radeon_pm_compute_clocks(rdev);
1994
1995 #ifndef __NetBSD__ /* XXX radeon fb */
1996 if (fbcon) {
1997 radeon_fbdev_set_suspend(rdev, 0);
1998 console_unlock();
1999 }
2000 #endif
2001
2002 return 0;
2003 }
2004
2005 /**
2006 * radeon_gpu_reset - reset the asic
2007 *
2008 * @rdev: radeon device pointer
2009 *
2010 * Attempt the reset the GPU if it has hung (all asics).
2011 * Returns 0 for success or an error on failure.
2012 */
2013 int radeon_gpu_reset(struct radeon_device *rdev)
2014 {
2015 unsigned ring_sizes[RADEON_NUM_RINGS];
2016 uint32_t *ring_data[RADEON_NUM_RINGS];
2017
2018 bool saved = false;
2019
2020 int i, r;
2021 int resched;
2022
2023 down_write(&rdev->exclusive_lock);
2024
2025 if (!rdev->needs_reset) {
2026 up_write(&rdev->exclusive_lock);
2027 return 0;
2028 }
2029
2030 atomic_inc(&rdev->gpu_reset_counter);
2031
2032 radeon_save_bios_scratch_regs(rdev);
2033 /* block TTM */
2034 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
2035 radeon_suspend(rdev);
2036 radeon_hpd_fini(rdev);
2037
2038 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
2039 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
2040 &ring_data[i]);
2041 if (ring_sizes[i]) {
2042 saved = true;
2043 dev_info(rdev->dev, "Saved %d dwords of commands "
2044 "on ring %d.\n", ring_sizes[i], i);
2045 }
2046 }
2047
2048 r = radeon_asic_reset(rdev);
2049 if (!r) {
2050 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
2051 radeon_resume(rdev);
2052 }
2053
2054 radeon_restore_bios_scratch_regs(rdev);
2055
2056 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
2057 if (!r && ring_data[i]) {
2058 radeon_ring_restore(rdev, &rdev->ring[i],
2059 ring_sizes[i], ring_data[i]);
2060 } else {
2061 radeon_fence_driver_force_completion(rdev, i);
2062 kfree(ring_data[i]);
2063 }
2064 }
2065
2066 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2067 /* do dpm late init */
2068 r = radeon_pm_late_init(rdev);
2069 if (r) {
2070 rdev->pm.dpm_enabled = false;
2071 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
2072 }
2073 } else {
2074 /* resume old pm late */
2075 radeon_pm_resume(rdev);
2076 }
2077
2078 /* init dig PHYs, disp eng pll */
2079 if (rdev->is_atom_bios) {
2080 radeon_atom_encoder_init(rdev);
2081 radeon_atom_disp_eng_pll_init(rdev);
2082 /* turn on the BL */
2083 if (rdev->mode_info.bl_encoder) {
2084 u8 bl_level = radeon_get_backlight_level(rdev,
2085 rdev->mode_info.bl_encoder);
2086 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
2087 bl_level);
2088 }
2089 }
2090 /* reset hpd state */
2091 radeon_hpd_init(rdev);
2092
2093 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
2094
2095 rdev->in_reset = true;
2096 rdev->needs_reset = false;
2097
2098 downgrade_write(&rdev->exclusive_lock);
2099
2100 drm_helper_resume_force_mode(rdev->ddev);
2101
2102 /* set the power state here in case we are a PX system or headless */
2103 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
2104 radeon_pm_compute_clocks(rdev);
2105
2106 if (!r) {
2107 r = radeon_ib_ring_tests(rdev);
2108 if (r && saved)
2109 r = -EAGAIN;
2110 } else {
2111 /* bad news, how to tell it to userspace ? */
2112 dev_info(rdev->dev, "GPU reset failed\n");
2113 }
2114
2115 rdev->needs_reset = r == -EAGAIN;
2116 rdev->in_reset = false;
2117
2118 up_read(&rdev->exclusive_lock);
2119 return r;
2120 }
2121
2122
2123 /*
2124 * Debugfs
2125 */
2126 int radeon_debugfs_add_files(struct radeon_device *rdev,
2127 struct drm_info_list *files,
2128 unsigned nfiles)
2129 {
2130 unsigned i;
2131
2132 for (i = 0; i < rdev->debugfs_count; i++) {
2133 if (rdev->debugfs[i].files == files) {
2134 /* Already registered */
2135 return 0;
2136 }
2137 }
2138
2139 i = rdev->debugfs_count + 1;
2140 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
2141 DRM_ERROR("Reached maximum number of debugfs components.\n");
2142 DRM_ERROR("Report so we increase "
2143 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
2144 return -EINVAL;
2145 }
2146 rdev->debugfs[rdev->debugfs_count].files = files;
2147 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
2148 rdev->debugfs_count = i;
2149 #if defined(CONFIG_DEBUG_FS)
2150 drm_debugfs_create_files(files, nfiles,
2151 rdev->ddev->control->debugfs_root,
2152 rdev->ddev->control);
2153 drm_debugfs_create_files(files, nfiles,
2154 rdev->ddev->primary->debugfs_root,
2155 rdev->ddev->primary);
2156 #endif
2157 return 0;
2158 }
2159
2160 static void radeon_debugfs_remove_files(struct radeon_device *rdev)
2161 {
2162 #if defined(CONFIG_DEBUG_FS)
2163 unsigned i;
2164
2165 for (i = 0; i < rdev->debugfs_count; i++) {
2166 drm_debugfs_remove_files(rdev->debugfs[i].files,
2167 rdev->debugfs[i].num_files,
2168 rdev->ddev->control);
2169 drm_debugfs_remove_files(rdev->debugfs[i].files,
2170 rdev->debugfs[i].num_files,
2171 rdev->ddev->primary);
2172 }
2173 #endif
2174 }
2175
2176 #if defined(CONFIG_DEBUG_FS)
2177 int radeon_debugfs_init(struct drm_minor *minor)
2178 {
2179 return 0;
2180 }
2181
2182 void radeon_debugfs_cleanup(struct drm_minor *minor)
2183 {
2184 }
2185 #endif
2186