radeon_gart.c revision 1.1.1.2 1 /* $NetBSD: radeon_gart.c,v 1.1.1.2 2018/08/27 01:34:58 riastradh Exp $ */
2
3 /*
4 * Copyright 2008 Advanced Micro Devices, Inc.
5 * Copyright 2008 Red Hat Inc.
6 * Copyright 2009 Jerome Glisse.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24 * OTHER DEALINGS IN THE SOFTWARE.
25 *
26 * Authors: Dave Airlie
27 * Alex Deucher
28 * Jerome Glisse
29 */
30 #include <sys/cdefs.h>
31 __KERNEL_RCSID(0, "$NetBSD: radeon_gart.c,v 1.1.1.2 2018/08/27 01:34:58 riastradh Exp $");
32
33 #include <drm/drmP.h>
34 #include <drm/radeon_drm.h>
35 #include "radeon.h"
36
37 /*
38 * GART
39 * The GART (Graphics Aperture Remapping Table) is an aperture
40 * in the GPU's address space. System pages can be mapped into
41 * the aperture and look like contiguous pages from the GPU's
42 * perspective. A page table maps the pages in the aperture
43 * to the actual backing pages in system memory.
44 *
45 * Radeon GPUs support both an internal GART, as described above,
46 * and AGP. AGP works similarly, but the GART table is configured
47 * and maintained by the northbridge rather than the driver.
48 * Radeon hw has a separate AGP aperture that is programmed to
49 * point to the AGP aperture provided by the northbridge and the
50 * requests are passed through to the northbridge aperture.
51 * Both AGP and internal GART can be used at the same time, however
52 * that is not currently supported by the driver.
53 *
54 * This file handles the common internal GART management.
55 */
56
57 /*
58 * Common GART table functions.
59 */
60 /**
61 * radeon_gart_table_ram_alloc - allocate system ram for gart page table
62 *
63 * @rdev: radeon_device pointer
64 *
65 * Allocate system memory for GART page table
66 * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
67 * gart table to be in system memory.
68 * Returns 0 for success, -ENOMEM for failure.
69 */
70 int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
71 {
72 void *ptr;
73
74 ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
75 &rdev->gart.table_addr);
76 if (ptr == NULL) {
77 return -ENOMEM;
78 }
79 #ifdef CONFIG_X86
80 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
81 rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
82 set_memory_uc((unsigned long)ptr,
83 rdev->gart.table_size >> PAGE_SHIFT);
84 }
85 #endif
86 rdev->gart.ptr = ptr;
87 memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
88 return 0;
89 }
90
91 /**
92 * radeon_gart_table_ram_free - free system ram for gart page table
93 *
94 * @rdev: radeon_device pointer
95 *
96 * Free system memory for GART page table
97 * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
98 * gart table to be in system memory.
99 */
100 void radeon_gart_table_ram_free(struct radeon_device *rdev)
101 {
102 if (rdev->gart.ptr == NULL) {
103 return;
104 }
105 #ifdef CONFIG_X86
106 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
107 rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
108 set_memory_wb((unsigned long)rdev->gart.ptr,
109 rdev->gart.table_size >> PAGE_SHIFT);
110 }
111 #endif
112 pci_free_consistent(rdev->pdev, rdev->gart.table_size,
113 (void *)rdev->gart.ptr,
114 rdev->gart.table_addr);
115 rdev->gart.ptr = NULL;
116 rdev->gart.table_addr = 0;
117 }
118
119 /**
120 * radeon_gart_table_vram_alloc - allocate vram for gart page table
121 *
122 * @rdev: radeon_device pointer
123 *
124 * Allocate video memory for GART page table
125 * (pcie r4xx, r5xx+). These asics require the
126 * gart table to be in video memory.
127 * Returns 0 for success, error for failure.
128 */
129 int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
130 {
131 int r;
132
133 if (rdev->gart.robj == NULL) {
134 r = radeon_bo_create(rdev, rdev->gart.table_size,
135 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
136 0, NULL, NULL, &rdev->gart.robj);
137 if (r) {
138 return r;
139 }
140 }
141 return 0;
142 }
143
144 /**
145 * radeon_gart_table_vram_pin - pin gart page table in vram
146 *
147 * @rdev: radeon_device pointer
148 *
149 * Pin the GART page table in vram so it will not be moved
150 * by the memory manager (pcie r4xx, r5xx+). These asics require the
151 * gart table to be in video memory.
152 * Returns 0 for success, error for failure.
153 */
154 int radeon_gart_table_vram_pin(struct radeon_device *rdev)
155 {
156 uint64_t gpu_addr;
157 int r;
158
159 r = radeon_bo_reserve(rdev->gart.robj, false);
160 if (unlikely(r != 0))
161 return r;
162 r = radeon_bo_pin(rdev->gart.robj,
163 RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
164 if (r) {
165 radeon_bo_unreserve(rdev->gart.robj);
166 return r;
167 }
168 r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
169 if (r)
170 radeon_bo_unpin(rdev->gart.robj);
171 radeon_bo_unreserve(rdev->gart.robj);
172 rdev->gart.table_addr = gpu_addr;
173
174 if (!r) {
175 int i;
176
177 /* We might have dropped some GART table updates while it wasn't
178 * mapped, restore all entries
179 */
180 for (i = 0; i < rdev->gart.num_gpu_pages; i++)
181 radeon_gart_set_page(rdev, i, rdev->gart.pages_entry[i]);
182 mb();
183 radeon_gart_tlb_flush(rdev);
184 }
185
186 return r;
187 }
188
189 /**
190 * radeon_gart_table_vram_unpin - unpin gart page table in vram
191 *
192 * @rdev: radeon_device pointer
193 *
194 * Unpin the GART page table in vram (pcie r4xx, r5xx+).
195 * These asics require the gart table to be in video memory.
196 */
197 void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
198 {
199 int r;
200
201 if (rdev->gart.robj == NULL) {
202 return;
203 }
204 r = radeon_bo_reserve(rdev->gart.robj, false);
205 if (likely(r == 0)) {
206 radeon_bo_kunmap(rdev->gart.robj);
207 radeon_bo_unpin(rdev->gart.robj);
208 radeon_bo_unreserve(rdev->gart.robj);
209 rdev->gart.ptr = NULL;
210 }
211 }
212
213 /**
214 * radeon_gart_table_vram_free - free gart page table vram
215 *
216 * @rdev: radeon_device pointer
217 *
218 * Free the video memory used for the GART page table
219 * (pcie r4xx, r5xx+). These asics require the gart table to
220 * be in video memory.
221 */
222 void radeon_gart_table_vram_free(struct radeon_device *rdev)
223 {
224 if (rdev->gart.robj == NULL) {
225 return;
226 }
227 radeon_bo_unref(&rdev->gart.robj);
228 }
229
230 /*
231 * Common gart functions.
232 */
233 /**
234 * radeon_gart_unbind - unbind pages from the gart page table
235 *
236 * @rdev: radeon_device pointer
237 * @offset: offset into the GPU's gart aperture
238 * @pages: number of pages to unbind
239 *
240 * Unbinds the requested pages from the gart page table and
241 * replaces them with the dummy page (all asics).
242 */
243 void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
244 int pages)
245 {
246 unsigned t;
247 unsigned p;
248 int i, j;
249
250 if (!rdev->gart.ready) {
251 WARN(1, "trying to unbind memory from uninitialized GART !\n");
252 return;
253 }
254 t = offset / RADEON_GPU_PAGE_SIZE;
255 p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
256 for (i = 0; i < pages; i++, p++) {
257 if (rdev->gart.pages[p]) {
258 rdev->gart.pages[p] = NULL;
259 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
260 rdev->gart.pages_entry[t] = rdev->dummy_page.entry;
261 if (rdev->gart.ptr) {
262 radeon_gart_set_page(rdev, t,
263 rdev->dummy_page.entry);
264 }
265 }
266 }
267 }
268 if (rdev->gart.ptr) {
269 mb();
270 radeon_gart_tlb_flush(rdev);
271 }
272 }
273
274 /**
275 * radeon_gart_bind - bind pages into the gart page table
276 *
277 * @rdev: radeon_device pointer
278 * @offset: offset into the GPU's gart aperture
279 * @pages: number of pages to bind
280 * @pagelist: pages to bind
281 * @dma_addr: DMA addresses of pages
282 * @flags: RADEON_GART_PAGE_* flags
283 *
284 * Binds the requested pages to the gart page table
285 * (all asics).
286 * Returns 0 for success, -EINVAL for failure.
287 */
288 int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
289 int pages, struct page **pagelist, dma_addr_t *dma_addr,
290 uint32_t flags)
291 {
292 unsigned t;
293 unsigned p;
294 uint64_t page_base, page_entry;
295 int i, j;
296
297 if (!rdev->gart.ready) {
298 WARN(1, "trying to bind memory to uninitialized GART !\n");
299 return -EINVAL;
300 }
301 t = offset / RADEON_GPU_PAGE_SIZE;
302 p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
303
304 for (i = 0; i < pages; i++, p++) {
305 rdev->gart.pages[p] = pagelist[i];
306 page_base = dma_addr[i];
307 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
308 page_entry = radeon_gart_get_page_entry(page_base, flags);
309 rdev->gart.pages_entry[t] = page_entry;
310 if (rdev->gart.ptr) {
311 radeon_gart_set_page(rdev, t, page_entry);
312 }
313 page_base += RADEON_GPU_PAGE_SIZE;
314 }
315 }
316 if (rdev->gart.ptr) {
317 mb();
318 radeon_gart_tlb_flush(rdev);
319 }
320 return 0;
321 }
322
323 /**
324 * radeon_gart_init - init the driver info for managing the gart
325 *
326 * @rdev: radeon_device pointer
327 *
328 * Allocate the dummy page and init the gart driver info (all asics).
329 * Returns 0 for success, error for failure.
330 */
331 int radeon_gart_init(struct radeon_device *rdev)
332 {
333 int r, i;
334
335 if (rdev->gart.pages) {
336 return 0;
337 }
338 /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
339 if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
340 DRM_ERROR("Page size is smaller than GPU page size!\n");
341 return -EINVAL;
342 }
343 r = radeon_dummy_page_init(rdev);
344 if (r)
345 return r;
346 /* Compute table size */
347 rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
348 rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
349 DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
350 rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
351 /* Allocate pages table */
352 rdev->gart.pages = vzalloc(sizeof(void *) * rdev->gart.num_cpu_pages);
353 if (rdev->gart.pages == NULL) {
354 radeon_gart_fini(rdev);
355 return -ENOMEM;
356 }
357 rdev->gart.pages_entry = vmalloc(sizeof(uint64_t) *
358 rdev->gart.num_gpu_pages);
359 if (rdev->gart.pages_entry == NULL) {
360 radeon_gart_fini(rdev);
361 return -ENOMEM;
362 }
363 /* set GART entry to point to the dummy page by default */
364 for (i = 0; i < rdev->gart.num_gpu_pages; i++)
365 rdev->gart.pages_entry[i] = rdev->dummy_page.entry;
366 return 0;
367 }
368
369 /**
370 * radeon_gart_fini - tear down the driver info for managing the gart
371 *
372 * @rdev: radeon_device pointer
373 *
374 * Tear down the gart driver info and free the dummy page (all asics).
375 */
376 void radeon_gart_fini(struct radeon_device *rdev)
377 {
378 if (rdev->gart.ready) {
379 /* unbind pages */
380 radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
381 }
382 rdev->gart.ready = false;
383 vfree(rdev->gart.pages);
384 vfree(rdev->gart.pages_entry);
385 rdev->gart.pages = NULL;
386 rdev->gart.pages_entry = NULL;
387
388 radeon_dummy_page_fini(rdev);
389 }
390