Home | History | Annotate | Line # | Download | only in radeon
      1  1.1  riastrad /*	$NetBSD: radeon_r520.c,v 1.2 2021/12/18 23:45:43 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2008 Advanced Micro Devices, Inc.
      5  1.1  riastrad  * Copyright 2008 Red Hat Inc.
      6  1.1  riastrad  * Copyright 2009 Jerome Glisse.
      7  1.1  riastrad  *
      8  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      9  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
     10  1.1  riastrad  * to deal in the Software without restriction, including without limitation
     11  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     12  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     13  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     14  1.1  riastrad  *
     15  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     16  1.1  riastrad  * all copies or substantial portions of the Software.
     17  1.1  riastrad  *
     18  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     19  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     20  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     21  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     22  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     23  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     24  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     25  1.1  riastrad  *
     26  1.1  riastrad  * Authors: Dave Airlie
     27  1.1  riastrad  *          Alex Deucher
     28  1.1  riastrad  *          Jerome Glisse
     29  1.1  riastrad  */
     30  1.2  riastrad 
     31  1.1  riastrad #include <sys/cdefs.h>
     32  1.1  riastrad __KERNEL_RCSID(0, "$NetBSD: radeon_r520.c,v 1.2 2021/12/18 23:45:43 riastradh Exp $");
     33  1.1  riastrad 
     34  1.1  riastrad #include "radeon.h"
     35  1.1  riastrad #include "radeon_asic.h"
     36  1.1  riastrad #include "atom.h"
     37  1.1  riastrad #include "r520d.h"
     38  1.1  riastrad 
     39  1.1  riastrad /* This files gather functions specifics to: r520,rv530,rv560,rv570,r580 */
     40  1.1  riastrad 
     41  1.1  riastrad int r520_mc_wait_for_idle(struct radeon_device *rdev)
     42  1.1  riastrad {
     43  1.1  riastrad 	unsigned i;
     44  1.1  riastrad 	uint32_t tmp;
     45  1.1  riastrad 
     46  1.1  riastrad 	for (i = 0; i < rdev->usec_timeout; i++) {
     47  1.1  riastrad 		/* read MC_STATUS */
     48  1.1  riastrad 		tmp = RREG32_MC(R520_MC_STATUS);
     49  1.1  riastrad 		if (tmp & R520_MC_STATUS_IDLE) {
     50  1.1  riastrad 			return 0;
     51  1.1  riastrad 		}
     52  1.2  riastrad 		udelay(1);
     53  1.1  riastrad 	}
     54  1.1  riastrad 	return -1;
     55  1.1  riastrad }
     56  1.1  riastrad 
     57  1.1  riastrad static void r520_gpu_init(struct radeon_device *rdev)
     58  1.1  riastrad {
     59  1.1  riastrad 	unsigned pipe_select_current, gb_pipe_select, tmp;
     60  1.1  riastrad 
     61  1.1  riastrad 	rv515_vga_render_disable(rdev);
     62  1.1  riastrad 	/*
     63  1.1  riastrad 	 * DST_PIPE_CONFIG		0x170C
     64  1.1  riastrad 	 * GB_TILE_CONFIG		0x4018
     65  1.1  riastrad 	 * GB_FIFO_SIZE			0x4024
     66  1.1  riastrad 	 * GB_PIPE_SELECT		0x402C
     67  1.1  riastrad 	 * GB_PIPE_SELECT2              0x4124
     68  1.1  riastrad 	 *	Z_PIPE_SHIFT			0
     69  1.1  riastrad 	 *	Z_PIPE_MASK			0x000000003
     70  1.1  riastrad 	 * GB_FIFO_SIZE2                0x4128
     71  1.1  riastrad 	 *	SC_SFIFO_SIZE_SHIFT		0
     72  1.1  riastrad 	 *	SC_SFIFO_SIZE_MASK		0x000000003
     73  1.1  riastrad 	 *	SC_MFIFO_SIZE_SHIFT		2
     74  1.1  riastrad 	 *	SC_MFIFO_SIZE_MASK		0x00000000C
     75  1.1  riastrad 	 *	FG_SFIFO_SIZE_SHIFT		4
     76  1.1  riastrad 	 *	FG_SFIFO_SIZE_MASK		0x000000030
     77  1.1  riastrad 	 *	ZB_MFIFO_SIZE_SHIFT		6
     78  1.1  riastrad 	 *	ZB_MFIFO_SIZE_MASK		0x0000000C0
     79  1.1  riastrad 	 * GA_ENHANCE			0x4274
     80  1.1  riastrad 	 * SU_REG_DEST			0x42C8
     81  1.1  riastrad 	 */
     82  1.1  riastrad 	/* workaround for RV530 */
     83  1.1  riastrad 	if (rdev->family == CHIP_RV530) {
     84  1.1  riastrad 		WREG32(0x4128, 0xFF);
     85  1.1  riastrad 	}
     86  1.1  riastrad 	r420_pipes_init(rdev);
     87  1.1  riastrad 	gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
     88  1.1  riastrad 	tmp = RREG32(R300_DST_PIPE_CONFIG);
     89  1.1  riastrad 	pipe_select_current = (tmp >> 2) & 3;
     90  1.1  riastrad 	tmp = (1 << pipe_select_current) |
     91  1.1  riastrad 	      (((gb_pipe_select >> 8) & 0xF) << 4);
     92  1.1  riastrad 	WREG32_PLL(0x000D, tmp);
     93  1.1  riastrad 	if (r520_mc_wait_for_idle(rdev)) {
     94  1.2  riastrad 		pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n");
     95  1.1  riastrad 	}
     96  1.1  riastrad }
     97  1.1  riastrad 
     98  1.1  riastrad static void r520_vram_get_type(struct radeon_device *rdev)
     99  1.1  riastrad {
    100  1.1  riastrad 	uint32_t tmp;
    101  1.1  riastrad 
    102  1.1  riastrad 	rdev->mc.vram_width = 128;
    103  1.1  riastrad 	rdev->mc.vram_is_ddr = true;
    104  1.1  riastrad 	tmp = RREG32_MC(R520_MC_CNTL0);
    105  1.1  riastrad 	switch ((tmp & R520_MEM_NUM_CHANNELS_MASK) >> R520_MEM_NUM_CHANNELS_SHIFT) {
    106  1.1  riastrad 	case 0:
    107  1.1  riastrad 		rdev->mc.vram_width = 32;
    108  1.1  riastrad 		break;
    109  1.1  riastrad 	case 1:
    110  1.1  riastrad 		rdev->mc.vram_width = 64;
    111  1.1  riastrad 		break;
    112  1.1  riastrad 	case 2:
    113  1.1  riastrad 		rdev->mc.vram_width = 128;
    114  1.1  riastrad 		break;
    115  1.1  riastrad 	case 3:
    116  1.1  riastrad 		rdev->mc.vram_width = 256;
    117  1.1  riastrad 		break;
    118  1.1  riastrad 	default:
    119  1.1  riastrad 		rdev->mc.vram_width = 128;
    120  1.1  riastrad 		break;
    121  1.1  riastrad 	}
    122  1.1  riastrad 	if (tmp & R520_MC_CHANNEL_SIZE)
    123  1.1  riastrad 		rdev->mc.vram_width *= 2;
    124  1.1  riastrad }
    125  1.1  riastrad 
    126  1.1  riastrad static void r520_mc_init(struct radeon_device *rdev)
    127  1.1  riastrad {
    128  1.1  riastrad 
    129  1.1  riastrad 	r520_vram_get_type(rdev);
    130  1.1  riastrad 	r100_vram_init_sizes(rdev);
    131  1.1  riastrad 	radeon_vram_location(rdev, &rdev->mc, 0);
    132  1.1  riastrad 	rdev->mc.gtt_base_align = 0;
    133  1.1  riastrad 	if (!(rdev->flags & RADEON_IS_AGP))
    134  1.1  riastrad 		radeon_gtt_location(rdev, &rdev->mc);
    135  1.1  riastrad 	radeon_update_bandwidth_info(rdev);
    136  1.1  riastrad }
    137  1.1  riastrad 
    138  1.1  riastrad static void r520_mc_program(struct radeon_device *rdev)
    139  1.1  riastrad {
    140  1.1  riastrad 	struct rv515_mc_save save;
    141  1.1  riastrad 
    142  1.1  riastrad 	/* Stops all mc clients */
    143  1.1  riastrad 	rv515_mc_stop(rdev, &save);
    144  1.1  riastrad 
    145  1.1  riastrad 	/* Wait for mc idle */
    146  1.1  riastrad 	if (r520_mc_wait_for_idle(rdev))
    147  1.1  riastrad 		dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
    148  1.1  riastrad 	/* Write VRAM size in case we are limiting it */
    149  1.1  riastrad 	WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
    150  1.1  riastrad 	/* Program MC, should be a 32bits limited address space */
    151  1.1  riastrad 	WREG32_MC(R_000004_MC_FB_LOCATION,
    152  1.1  riastrad 			S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
    153  1.1  riastrad 			S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
    154  1.1  riastrad 	WREG32(R_000134_HDP_FB_LOCATION,
    155  1.1  riastrad 		S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
    156  1.1  riastrad 	if (rdev->flags & RADEON_IS_AGP) {
    157  1.1  riastrad 		WREG32_MC(R_000005_MC_AGP_LOCATION,
    158  1.1  riastrad 			S_000005_MC_AGP_START(rdev->mc.gtt_start >> 16) |
    159  1.1  riastrad 			S_000005_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
    160  1.1  riastrad 		WREG32_MC(R_000006_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
    161  1.1  riastrad 		WREG32_MC(R_000007_AGP_BASE_2,
    162  1.1  riastrad 			S_000007_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
    163  1.1  riastrad 	} else {
    164  1.1  riastrad 		WREG32_MC(R_000005_MC_AGP_LOCATION, 0xFFFFFFFF);
    165  1.1  riastrad 		WREG32_MC(R_000006_AGP_BASE, 0);
    166  1.1  riastrad 		WREG32_MC(R_000007_AGP_BASE_2, 0);
    167  1.1  riastrad 	}
    168  1.1  riastrad 
    169  1.1  riastrad 	rv515_mc_resume(rdev, &save);
    170  1.1  riastrad }
    171  1.1  riastrad 
    172  1.1  riastrad static int r520_startup(struct radeon_device *rdev)
    173  1.1  riastrad {
    174  1.1  riastrad 	int r;
    175  1.1  riastrad 
    176  1.1  riastrad 	r520_mc_program(rdev);
    177  1.1  riastrad 	/* Resume clock */
    178  1.1  riastrad 	rv515_clock_startup(rdev);
    179  1.1  riastrad 	/* Initialize GPU configuration (# pipes, ...) */
    180  1.1  riastrad 	r520_gpu_init(rdev);
    181  1.1  riastrad 	/* Initialize GART (initialize after TTM so we can allocate
    182  1.1  riastrad 	 * memory through TTM but finalize after TTM) */
    183  1.1  riastrad 	if (rdev->flags & RADEON_IS_PCIE) {
    184  1.1  riastrad 		r = rv370_pcie_gart_enable(rdev);
    185  1.1  riastrad 		if (r)
    186  1.1  riastrad 			return r;
    187  1.1  riastrad 	}
    188  1.1  riastrad 
    189  1.1  riastrad 	/* allocate wb buffer */
    190  1.1  riastrad 	r = radeon_wb_init(rdev);
    191  1.1  riastrad 	if (r)
    192  1.1  riastrad 		return r;
    193  1.1  riastrad 
    194  1.1  riastrad 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
    195  1.1  riastrad 	if (r) {
    196  1.1  riastrad 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
    197  1.1  riastrad 		return r;
    198  1.1  riastrad 	}
    199  1.1  riastrad 
    200  1.1  riastrad 	/* Enable IRQ */
    201  1.1  riastrad 	if (!rdev->irq.installed) {
    202  1.1  riastrad 		r = radeon_irq_kms_init(rdev);
    203  1.1  riastrad 		if (r)
    204  1.1  riastrad 			return r;
    205  1.1  riastrad 	}
    206  1.1  riastrad 
    207  1.1  riastrad 	rs600_irq_set(rdev);
    208  1.1  riastrad 	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
    209  1.1  riastrad 	/* 1M ring buffer */
    210  1.1  riastrad 	r = r100_cp_init(rdev, 1024 * 1024);
    211  1.1  riastrad 	if (r) {
    212  1.1  riastrad 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
    213  1.1  riastrad 		return r;
    214  1.1  riastrad 	}
    215  1.1  riastrad 
    216  1.1  riastrad 	r = radeon_ib_pool_init(rdev);
    217  1.1  riastrad 	if (r) {
    218  1.1  riastrad 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
    219  1.1  riastrad 		return r;
    220  1.1  riastrad 	}
    221  1.1  riastrad 
    222  1.1  riastrad 	return 0;
    223  1.1  riastrad }
    224  1.1  riastrad 
    225  1.1  riastrad int r520_resume(struct radeon_device *rdev)
    226  1.1  riastrad {
    227  1.1  riastrad 	int r;
    228  1.1  riastrad 
    229  1.1  riastrad 	/* Make sur GART are not working */
    230  1.1  riastrad 	if (rdev->flags & RADEON_IS_PCIE)
    231  1.1  riastrad 		rv370_pcie_gart_disable(rdev);
    232  1.1  riastrad 	/* Resume clock before doing reset */
    233  1.1  riastrad 	rv515_clock_startup(rdev);
    234  1.1  riastrad 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
    235  1.1  riastrad 	if (radeon_asic_reset(rdev)) {
    236  1.1  riastrad 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
    237  1.1  riastrad 			RREG32(R_000E40_RBBM_STATUS),
    238  1.1  riastrad 			RREG32(R_0007C0_CP_STAT));
    239  1.1  riastrad 	}
    240  1.1  riastrad 	/* post */
    241  1.1  riastrad 	atom_asic_init(rdev->mode_info.atom_context);
    242  1.1  riastrad 	/* Resume clock after posting */
    243  1.1  riastrad 	rv515_clock_startup(rdev);
    244  1.1  riastrad 	/* Initialize surface registers */
    245  1.1  riastrad 	radeon_surface_init(rdev);
    246  1.1  riastrad 
    247  1.1  riastrad 	rdev->accel_working = true;
    248  1.1  riastrad 	r = r520_startup(rdev);
    249  1.1  riastrad 	if (r) {
    250  1.1  riastrad 		rdev->accel_working = false;
    251  1.1  riastrad 	}
    252  1.1  riastrad 	return r;
    253  1.1  riastrad }
    254  1.1  riastrad 
    255  1.1  riastrad int r520_init(struct radeon_device *rdev)
    256  1.1  riastrad {
    257  1.1  riastrad 	int r;
    258  1.1  riastrad 
    259  1.1  riastrad 	/* Initialize scratch registers */
    260  1.1  riastrad 	radeon_scratch_init(rdev);
    261  1.1  riastrad 	/* Initialize surface registers */
    262  1.1  riastrad 	radeon_surface_init(rdev);
    263  1.1  riastrad 	/* restore some register to sane defaults */
    264  1.1  riastrad 	r100_restore_sanity(rdev);
    265  1.1  riastrad 	/* TODO: disable VGA need to use VGA request */
    266  1.1  riastrad 	/* BIOS*/
    267  1.1  riastrad 	if (!radeon_get_bios(rdev)) {
    268  1.1  riastrad 		if (ASIC_IS_AVIVO(rdev))
    269  1.1  riastrad 			return -EINVAL;
    270  1.1  riastrad 	}
    271  1.1  riastrad 	if (rdev->is_atom_bios) {
    272  1.1  riastrad 		r = radeon_atombios_init(rdev);
    273  1.1  riastrad 		if (r)
    274  1.1  riastrad 			return r;
    275  1.1  riastrad 	} else {
    276  1.1  riastrad 		dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
    277  1.1  riastrad 		return -EINVAL;
    278  1.1  riastrad 	}
    279  1.1  riastrad 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
    280  1.1  riastrad 	if (radeon_asic_reset(rdev)) {
    281  1.1  riastrad 		dev_warn(rdev->dev,
    282  1.1  riastrad 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
    283  1.1  riastrad 			RREG32(R_000E40_RBBM_STATUS),
    284  1.1  riastrad 			RREG32(R_0007C0_CP_STAT));
    285  1.1  riastrad 	}
    286  1.1  riastrad 	/* check if cards are posted or not */
    287  1.1  riastrad 	if (radeon_boot_test_post_card(rdev) == false)
    288  1.1  riastrad 		return -EINVAL;
    289  1.1  riastrad 
    290  1.1  riastrad 	if (!radeon_card_posted(rdev) && rdev->bios) {
    291  1.1  riastrad 		DRM_INFO("GPU not posted. posting now...\n");
    292  1.1  riastrad 		atom_asic_init(rdev->mode_info.atom_context);
    293  1.1  riastrad 	}
    294  1.1  riastrad 	/* Initialize clocks */
    295  1.1  riastrad 	radeon_get_clock_info(rdev->ddev);
    296  1.1  riastrad 	/* initialize AGP */
    297  1.1  riastrad 	if (rdev->flags & RADEON_IS_AGP) {
    298  1.1  riastrad 		r = radeon_agp_init(rdev);
    299  1.1  riastrad 		if (r) {
    300  1.1  riastrad 			radeon_agp_disable(rdev);
    301  1.1  riastrad 		}
    302  1.1  riastrad 	}
    303  1.1  riastrad 	/* initialize memory controller */
    304  1.1  riastrad 	r520_mc_init(rdev);
    305  1.1  riastrad 	rv515_debugfs(rdev);
    306  1.1  riastrad 	/* Fence driver */
    307  1.1  riastrad 	r = radeon_fence_driver_init(rdev);
    308  1.1  riastrad 	if (r)
    309  1.1  riastrad 		return r;
    310  1.1  riastrad 	/* Memory manager */
    311  1.1  riastrad 	r = radeon_bo_init(rdev);
    312  1.1  riastrad 	if (r)
    313  1.1  riastrad 		return r;
    314  1.1  riastrad 	r = rv370_pcie_gart_init(rdev);
    315  1.1  riastrad 	if (r)
    316  1.1  riastrad 		return r;
    317  1.1  riastrad 	rv515_set_safe_registers(rdev);
    318  1.1  riastrad 
    319  1.1  riastrad 	/* Initialize power management */
    320  1.1  riastrad 	radeon_pm_init(rdev);
    321  1.1  riastrad 
    322  1.1  riastrad 	rdev->accel_working = true;
    323  1.1  riastrad 	r = r520_startup(rdev);
    324  1.1  riastrad 	if (r) {
    325  1.1  riastrad 		/* Somethings want wront with the accel init stop accel */
    326  1.1  riastrad 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
    327  1.1  riastrad 		r100_cp_fini(rdev);
    328  1.1  riastrad 		radeon_wb_fini(rdev);
    329  1.1  riastrad 		radeon_ib_pool_fini(rdev);
    330  1.1  riastrad 		radeon_irq_kms_fini(rdev);
    331  1.1  riastrad 		rv370_pcie_gart_fini(rdev);
    332  1.1  riastrad 		radeon_agp_fini(rdev);
    333  1.1  riastrad 		rdev->accel_working = false;
    334  1.1  riastrad 	}
    335  1.1  riastrad 	return 0;
    336  1.1  riastrad }
    337