1 1.1 riastrad /* $NetBSD: radeon_rv515.c,v 1.2 2021/12/18 23:45:43 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2008 Advanced Micro Devices, Inc. 5 1.1 riastrad * Copyright 2008 Red Hat Inc. 6 1.1 riastrad * Copyright 2009 Jerome Glisse. 7 1.1 riastrad * 8 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 9 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 10 1.1 riastrad * to deal in the Software without restriction, including without limitation 11 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 12 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 13 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 14 1.1 riastrad * 15 1.1 riastrad * The above copyright notice and this permission notice shall be included in 16 1.1 riastrad * all copies or substantial portions of the Software. 17 1.1 riastrad * 18 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 22 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 23 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 24 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 25 1.1 riastrad * 26 1.1 riastrad * Authors: Dave Airlie 27 1.1 riastrad * Alex Deucher 28 1.1 riastrad * Jerome Glisse 29 1.1 riastrad */ 30 1.2 riastrad 31 1.1 riastrad #include <sys/cdefs.h> 32 1.1 riastrad __KERNEL_RCSID(0, "$NetBSD: radeon_rv515.c,v 1.2 2021/12/18 23:45:43 riastradh Exp $"); 33 1.1 riastrad 34 1.1 riastrad #include <linux/seq_file.h> 35 1.1 riastrad #include <linux/slab.h> 36 1.2 riastrad 37 1.2 riastrad #include <drm/drm_debugfs.h> 38 1.2 riastrad #include <drm/drm_device.h> 39 1.2 riastrad #include <drm/drm_file.h> 40 1.2 riastrad 41 1.2 riastrad #include "atom.h" 42 1.1 riastrad #include "radeon.h" 43 1.1 riastrad #include "radeon_asic.h" 44 1.1 riastrad #include "rv515_reg_safe.h" 45 1.2 riastrad #include "rv515d.h" 46 1.1 riastrad 47 1.1 riastrad /* This files gather functions specifics to: rv515 */ 48 1.1 riastrad static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev); 49 1.1 riastrad static int rv515_debugfs_ga_info_init(struct radeon_device *rdev); 50 1.1 riastrad static void rv515_gpu_init(struct radeon_device *rdev); 51 1.1 riastrad int rv515_mc_wait_for_idle(struct radeon_device *rdev); 52 1.1 riastrad 53 1.1 riastrad static const u32 crtc_offsets[2] = 54 1.1 riastrad { 55 1.1 riastrad 0, 56 1.1 riastrad AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL 57 1.1 riastrad }; 58 1.1 riastrad 59 1.1 riastrad void rv515_debugfs(struct radeon_device *rdev) 60 1.1 riastrad { 61 1.1 riastrad if (r100_debugfs_rbbm_init(rdev)) { 62 1.1 riastrad DRM_ERROR("Failed to register debugfs file for RBBM !\n"); 63 1.1 riastrad } 64 1.1 riastrad if (rv515_debugfs_pipes_info_init(rdev)) { 65 1.1 riastrad DRM_ERROR("Failed to register debugfs file for pipes !\n"); 66 1.1 riastrad } 67 1.1 riastrad if (rv515_debugfs_ga_info_init(rdev)) { 68 1.1 riastrad DRM_ERROR("Failed to register debugfs file for pipes !\n"); 69 1.1 riastrad } 70 1.1 riastrad } 71 1.1 riastrad 72 1.1 riastrad void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring) 73 1.1 riastrad { 74 1.1 riastrad int r; 75 1.1 riastrad 76 1.1 riastrad r = radeon_ring_lock(rdev, ring, 64); 77 1.1 riastrad if (r) { 78 1.1 riastrad return; 79 1.1 riastrad } 80 1.1 riastrad radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0)); 81 1.1 riastrad radeon_ring_write(ring, 82 1.1 riastrad ISYNC_ANY2D_IDLE3D | 83 1.1 riastrad ISYNC_ANY3D_IDLE2D | 84 1.1 riastrad ISYNC_WAIT_IDLEGUI | 85 1.1 riastrad ISYNC_CPSCRATCH_IDLEGUI); 86 1.1 riastrad radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); 87 1.1 riastrad radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN); 88 1.1 riastrad radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0)); 89 1.1 riastrad radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG); 90 1.1 riastrad radeon_ring_write(ring, PACKET0(GB_SELECT, 0)); 91 1.1 riastrad radeon_ring_write(ring, 0); 92 1.1 riastrad radeon_ring_write(ring, PACKET0(GB_ENABLE, 0)); 93 1.1 riastrad radeon_ring_write(ring, 0); 94 1.1 riastrad radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0)); 95 1.1 riastrad radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1); 96 1.1 riastrad radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0)); 97 1.1 riastrad radeon_ring_write(ring, 0); 98 1.1 riastrad radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0)); 99 1.1 riastrad radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE); 100 1.1 riastrad radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0)); 101 1.1 riastrad radeon_ring_write(ring, ZC_FLUSH | ZC_FREE); 102 1.1 riastrad radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); 103 1.1 riastrad radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN); 104 1.1 riastrad radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0)); 105 1.1 riastrad radeon_ring_write(ring, 0); 106 1.1 riastrad radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0)); 107 1.1 riastrad radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE); 108 1.1 riastrad radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0)); 109 1.1 riastrad radeon_ring_write(ring, ZC_FLUSH | ZC_FREE); 110 1.1 riastrad radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0)); 111 1.1 riastrad radeon_ring_write(ring, 112 1.1 riastrad ((6 << MS_X0_SHIFT) | 113 1.1 riastrad (6 << MS_Y0_SHIFT) | 114 1.1 riastrad (6 << MS_X1_SHIFT) | 115 1.1 riastrad (6 << MS_Y1_SHIFT) | 116 1.1 riastrad (6 << MS_X2_SHIFT) | 117 1.1 riastrad (6 << MS_Y2_SHIFT) | 118 1.1 riastrad (6 << MSBD0_Y_SHIFT) | 119 1.1 riastrad (6 << MSBD0_X_SHIFT))); 120 1.1 riastrad radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0)); 121 1.1 riastrad radeon_ring_write(ring, 122 1.1 riastrad ((6 << MS_X3_SHIFT) | 123 1.1 riastrad (6 << MS_Y3_SHIFT) | 124 1.1 riastrad (6 << MS_X4_SHIFT) | 125 1.1 riastrad (6 << MS_Y4_SHIFT) | 126 1.1 riastrad (6 << MS_X5_SHIFT) | 127 1.1 riastrad (6 << MS_Y5_SHIFT) | 128 1.1 riastrad (6 << MSBD1_SHIFT))); 129 1.1 riastrad radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0)); 130 1.1 riastrad radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL); 131 1.1 riastrad radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0)); 132 1.1 riastrad radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE); 133 1.1 riastrad radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0)); 134 1.1 riastrad radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST); 135 1.1 riastrad radeon_ring_write(ring, PACKET0(0x20C8, 0)); 136 1.1 riastrad radeon_ring_write(ring, 0); 137 1.1 riastrad radeon_ring_unlock_commit(rdev, ring, false); 138 1.1 riastrad } 139 1.1 riastrad 140 1.1 riastrad int rv515_mc_wait_for_idle(struct radeon_device *rdev) 141 1.1 riastrad { 142 1.1 riastrad unsigned i; 143 1.1 riastrad uint32_t tmp; 144 1.1 riastrad 145 1.1 riastrad for (i = 0; i < rdev->usec_timeout; i++) { 146 1.1 riastrad /* read MC_STATUS */ 147 1.1 riastrad tmp = RREG32_MC(MC_STATUS); 148 1.1 riastrad if (tmp & MC_STATUS_IDLE) { 149 1.1 riastrad return 0; 150 1.1 riastrad } 151 1.2 riastrad udelay(1); 152 1.1 riastrad } 153 1.1 riastrad return -1; 154 1.1 riastrad } 155 1.1 riastrad 156 1.1 riastrad void rv515_vga_render_disable(struct radeon_device *rdev) 157 1.1 riastrad { 158 1.1 riastrad WREG32(R_000300_VGA_RENDER_CONTROL, 159 1.1 riastrad RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL); 160 1.1 riastrad } 161 1.1 riastrad 162 1.1 riastrad static void rv515_gpu_init(struct radeon_device *rdev) 163 1.1 riastrad { 164 1.1 riastrad unsigned pipe_select_current, gb_pipe_select, tmp; 165 1.1 riastrad 166 1.1 riastrad if (r100_gui_wait_for_idle(rdev)) { 167 1.2 riastrad pr_warn("Failed to wait GUI idle while resetting GPU. Bad things might happen.\n"); 168 1.1 riastrad } 169 1.1 riastrad rv515_vga_render_disable(rdev); 170 1.1 riastrad r420_pipes_init(rdev); 171 1.1 riastrad gb_pipe_select = RREG32(R400_GB_PIPE_SELECT); 172 1.1 riastrad tmp = RREG32(R300_DST_PIPE_CONFIG); 173 1.1 riastrad pipe_select_current = (tmp >> 2) & 3; 174 1.1 riastrad tmp = (1 << pipe_select_current) | 175 1.1 riastrad (((gb_pipe_select >> 8) & 0xF) << 4); 176 1.1 riastrad WREG32_PLL(0x000D, tmp); 177 1.1 riastrad if (r100_gui_wait_for_idle(rdev)) { 178 1.2 riastrad pr_warn("Failed to wait GUI idle while resetting GPU. Bad things might happen.\n"); 179 1.1 riastrad } 180 1.1 riastrad if (rv515_mc_wait_for_idle(rdev)) { 181 1.2 riastrad pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n"); 182 1.1 riastrad } 183 1.1 riastrad } 184 1.1 riastrad 185 1.1 riastrad static void rv515_vram_get_type(struct radeon_device *rdev) 186 1.1 riastrad { 187 1.1 riastrad uint32_t tmp; 188 1.1 riastrad 189 1.1 riastrad rdev->mc.vram_width = 128; 190 1.1 riastrad rdev->mc.vram_is_ddr = true; 191 1.1 riastrad tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK; 192 1.1 riastrad switch (tmp) { 193 1.1 riastrad case 0: 194 1.1 riastrad rdev->mc.vram_width = 64; 195 1.1 riastrad break; 196 1.1 riastrad case 1: 197 1.1 riastrad rdev->mc.vram_width = 128; 198 1.1 riastrad break; 199 1.1 riastrad default: 200 1.1 riastrad rdev->mc.vram_width = 128; 201 1.1 riastrad break; 202 1.1 riastrad } 203 1.1 riastrad } 204 1.1 riastrad 205 1.1 riastrad static void rv515_mc_init(struct radeon_device *rdev) 206 1.1 riastrad { 207 1.1 riastrad 208 1.1 riastrad rv515_vram_get_type(rdev); 209 1.1 riastrad r100_vram_init_sizes(rdev); 210 1.1 riastrad radeon_vram_location(rdev, &rdev->mc, 0); 211 1.1 riastrad rdev->mc.gtt_base_align = 0; 212 1.1 riastrad if (!(rdev->flags & RADEON_IS_AGP)) 213 1.1 riastrad radeon_gtt_location(rdev, &rdev->mc); 214 1.1 riastrad radeon_update_bandwidth_info(rdev); 215 1.1 riastrad } 216 1.1 riastrad 217 1.1 riastrad uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg) 218 1.1 riastrad { 219 1.1 riastrad unsigned long flags; 220 1.1 riastrad uint32_t r; 221 1.1 riastrad 222 1.1 riastrad spin_lock_irqsave(&rdev->mc_idx_lock, flags); 223 1.1 riastrad WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff)); 224 1.1 riastrad r = RREG32(MC_IND_DATA); 225 1.1 riastrad WREG32(MC_IND_INDEX, 0); 226 1.1 riastrad spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 227 1.1 riastrad 228 1.1 riastrad return r; 229 1.1 riastrad } 230 1.1 riastrad 231 1.1 riastrad void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 232 1.1 riastrad { 233 1.1 riastrad unsigned long flags; 234 1.1 riastrad 235 1.1 riastrad spin_lock_irqsave(&rdev->mc_idx_lock, flags); 236 1.1 riastrad WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff)); 237 1.1 riastrad WREG32(MC_IND_DATA, (v)); 238 1.1 riastrad WREG32(MC_IND_INDEX, 0); 239 1.1 riastrad spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 240 1.1 riastrad } 241 1.1 riastrad 242 1.1 riastrad #if defined(CONFIG_DEBUG_FS) 243 1.1 riastrad static int rv515_debugfs_pipes_info(struct seq_file *m, void *data) 244 1.1 riastrad { 245 1.1 riastrad struct drm_info_node *node = (struct drm_info_node *) m->private; 246 1.1 riastrad struct drm_device *dev = node->minor->dev; 247 1.1 riastrad struct radeon_device *rdev = dev->dev_private; 248 1.1 riastrad uint32_t tmp; 249 1.1 riastrad 250 1.1 riastrad tmp = RREG32(GB_PIPE_SELECT); 251 1.1 riastrad seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); 252 1.1 riastrad tmp = RREG32(SU_REG_DEST); 253 1.1 riastrad seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp); 254 1.1 riastrad tmp = RREG32(GB_TILE_CONFIG); 255 1.1 riastrad seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); 256 1.1 riastrad tmp = RREG32(DST_PIPE_CONFIG); 257 1.1 riastrad seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); 258 1.1 riastrad return 0; 259 1.1 riastrad } 260 1.1 riastrad 261 1.1 riastrad static int rv515_debugfs_ga_info(struct seq_file *m, void *data) 262 1.1 riastrad { 263 1.1 riastrad struct drm_info_node *node = (struct drm_info_node *) m->private; 264 1.1 riastrad struct drm_device *dev = node->minor->dev; 265 1.1 riastrad struct radeon_device *rdev = dev->dev_private; 266 1.1 riastrad uint32_t tmp; 267 1.1 riastrad 268 1.1 riastrad tmp = RREG32(0x2140); 269 1.1 riastrad seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp); 270 1.1 riastrad radeon_asic_reset(rdev); 271 1.1 riastrad tmp = RREG32(0x425C); 272 1.1 riastrad seq_printf(m, "GA_IDLE 0x%08x\n", tmp); 273 1.1 riastrad return 0; 274 1.1 riastrad } 275 1.1 riastrad 276 1.1 riastrad static struct drm_info_list rv515_pipes_info_list[] = { 277 1.1 riastrad {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL}, 278 1.1 riastrad }; 279 1.1 riastrad 280 1.1 riastrad static struct drm_info_list rv515_ga_info_list[] = { 281 1.1 riastrad {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL}, 282 1.1 riastrad }; 283 1.1 riastrad #endif 284 1.1 riastrad 285 1.1 riastrad static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev) 286 1.1 riastrad { 287 1.1 riastrad #if defined(CONFIG_DEBUG_FS) 288 1.1 riastrad return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1); 289 1.1 riastrad #else 290 1.1 riastrad return 0; 291 1.1 riastrad #endif 292 1.1 riastrad } 293 1.1 riastrad 294 1.1 riastrad static int rv515_debugfs_ga_info_init(struct radeon_device *rdev) 295 1.1 riastrad { 296 1.1 riastrad #if defined(CONFIG_DEBUG_FS) 297 1.1 riastrad return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1); 298 1.1 riastrad #else 299 1.1 riastrad return 0; 300 1.1 riastrad #endif 301 1.1 riastrad } 302 1.1 riastrad 303 1.1 riastrad void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save) 304 1.1 riastrad { 305 1.1 riastrad u32 crtc_enabled, tmp, frame_count, blackout; 306 1.1 riastrad int i, j; 307 1.1 riastrad 308 1.1 riastrad save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL); 309 1.1 riastrad save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL); 310 1.1 riastrad 311 1.1 riastrad /* disable VGA render */ 312 1.1 riastrad WREG32(R_000300_VGA_RENDER_CONTROL, 0); 313 1.1 riastrad /* blank the display controllers */ 314 1.1 riastrad for (i = 0; i < rdev->num_crtc; i++) { 315 1.1 riastrad crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN; 316 1.1 riastrad if (crtc_enabled) { 317 1.1 riastrad save->crtc_enabled[i] = true; 318 1.1 riastrad tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); 319 1.1 riastrad if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) { 320 1.1 riastrad radeon_wait_for_vblank(rdev, i); 321 1.1 riastrad WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1); 322 1.1 riastrad tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; 323 1.1 riastrad WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); 324 1.1 riastrad WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0); 325 1.1 riastrad } 326 1.1 riastrad /* wait for the next frame */ 327 1.1 riastrad frame_count = radeon_get_vblank_counter(rdev, i); 328 1.1 riastrad for (j = 0; j < rdev->usec_timeout; j++) { 329 1.1 riastrad if (radeon_get_vblank_counter(rdev, i) != frame_count) 330 1.1 riastrad break; 331 1.1 riastrad udelay(1); 332 1.1 riastrad } 333 1.1 riastrad 334 1.1 riastrad /* XXX this is a hack to avoid strange behavior with EFI on certain systems */ 335 1.1 riastrad WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1); 336 1.1 riastrad tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); 337 1.1 riastrad tmp &= ~AVIVO_CRTC_EN; 338 1.1 riastrad WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); 339 1.1 riastrad WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0); 340 1.1 riastrad save->crtc_enabled[i] = false; 341 1.1 riastrad /* ***** */ 342 1.1 riastrad } else { 343 1.1 riastrad save->crtc_enabled[i] = false; 344 1.1 riastrad } 345 1.1 riastrad } 346 1.1 riastrad 347 1.1 riastrad radeon_mc_wait_for_idle(rdev); 348 1.1 riastrad 349 1.1 riastrad if (rdev->family >= CHIP_R600) { 350 1.1 riastrad if (rdev->family >= CHIP_RV770) 351 1.1 riastrad blackout = RREG32(R700_MC_CITF_CNTL); 352 1.1 riastrad else 353 1.1 riastrad blackout = RREG32(R600_CITF_CNTL); 354 1.1 riastrad if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) { 355 1.1 riastrad /* Block CPU access */ 356 1.1 riastrad WREG32(R600_BIF_FB_EN, 0); 357 1.1 riastrad /* blackout the MC */ 358 1.1 riastrad blackout |= R600_BLACKOUT_MASK; 359 1.1 riastrad if (rdev->family >= CHIP_RV770) 360 1.1 riastrad WREG32(R700_MC_CITF_CNTL, blackout); 361 1.1 riastrad else 362 1.1 riastrad WREG32(R600_CITF_CNTL, blackout); 363 1.1 riastrad } 364 1.1 riastrad } 365 1.1 riastrad /* wait for the MC to settle */ 366 1.1 riastrad udelay(100); 367 1.1 riastrad 368 1.1 riastrad /* lock double buffered regs */ 369 1.1 riastrad for (i = 0; i < rdev->num_crtc; i++) { 370 1.1 riastrad if (save->crtc_enabled[i]) { 371 1.1 riastrad tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); 372 1.1 riastrad if (!(tmp & AVIVO_D1GRPH_UPDATE_LOCK)) { 373 1.1 riastrad tmp |= AVIVO_D1GRPH_UPDATE_LOCK; 374 1.1 riastrad WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp); 375 1.1 riastrad } 376 1.1 riastrad tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]); 377 1.1 riastrad if (!(tmp & 1)) { 378 1.1 riastrad tmp |= 1; 379 1.1 riastrad WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp); 380 1.1 riastrad } 381 1.1 riastrad } 382 1.1 riastrad } 383 1.1 riastrad } 384 1.1 riastrad 385 1.1 riastrad void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save) 386 1.1 riastrad { 387 1.1 riastrad u32 tmp, frame_count; 388 1.1 riastrad int i, j; 389 1.1 riastrad 390 1.1 riastrad /* update crtc base addresses */ 391 1.1 riastrad for (i = 0; i < rdev->num_crtc; i++) { 392 1.1 riastrad if (rdev->family >= CHIP_RV770) { 393 1.1 riastrad if (i == 0) { 394 1.1 riastrad WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 395 1.1 riastrad upper_32_bits(rdev->mc.vram_start)); 396 1.1 riastrad WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 397 1.1 riastrad upper_32_bits(rdev->mc.vram_start)); 398 1.1 riastrad } else { 399 1.1 riastrad WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 400 1.1 riastrad upper_32_bits(rdev->mc.vram_start)); 401 1.1 riastrad WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 402 1.1 riastrad upper_32_bits(rdev->mc.vram_start)); 403 1.1 riastrad } 404 1.1 riastrad } 405 1.1 riastrad WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i], 406 1.1 riastrad (u32)rdev->mc.vram_start); 407 1.1 riastrad WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i], 408 1.1 riastrad (u32)rdev->mc.vram_start); 409 1.1 riastrad } 410 1.1 riastrad WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start); 411 1.1 riastrad 412 1.1 riastrad /* unlock regs and wait for update */ 413 1.1 riastrad for (i = 0; i < rdev->num_crtc; i++) { 414 1.1 riastrad if (save->crtc_enabled[i]) { 415 1.1 riastrad tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i]); 416 1.1 riastrad if ((tmp & 0x7) != 3) { 417 1.1 riastrad tmp &= ~0x7; 418 1.1 riastrad tmp |= 0x3; 419 1.1 riastrad WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i], tmp); 420 1.1 riastrad } 421 1.1 riastrad tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); 422 1.1 riastrad if (tmp & AVIVO_D1GRPH_UPDATE_LOCK) { 423 1.1 riastrad tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK; 424 1.1 riastrad WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp); 425 1.1 riastrad } 426 1.1 riastrad tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]); 427 1.1 riastrad if (tmp & 1) { 428 1.1 riastrad tmp &= ~1; 429 1.1 riastrad WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp); 430 1.1 riastrad } 431 1.1 riastrad for (j = 0; j < rdev->usec_timeout; j++) { 432 1.1 riastrad tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]); 433 1.1 riastrad if ((tmp & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) == 0) 434 1.1 riastrad break; 435 1.1 riastrad udelay(1); 436 1.1 riastrad } 437 1.1 riastrad } 438 1.1 riastrad } 439 1.1 riastrad 440 1.1 riastrad if (rdev->family >= CHIP_R600) { 441 1.1 riastrad /* unblackout the MC */ 442 1.1 riastrad if (rdev->family >= CHIP_RV770) 443 1.1 riastrad tmp = RREG32(R700_MC_CITF_CNTL); 444 1.1 riastrad else 445 1.1 riastrad tmp = RREG32(R600_CITF_CNTL); 446 1.1 riastrad tmp &= ~R600_BLACKOUT_MASK; 447 1.1 riastrad if (rdev->family >= CHIP_RV770) 448 1.1 riastrad WREG32(R700_MC_CITF_CNTL, tmp); 449 1.1 riastrad else 450 1.1 riastrad WREG32(R600_CITF_CNTL, tmp); 451 1.1 riastrad /* allow CPU access */ 452 1.1 riastrad WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN); 453 1.1 riastrad } 454 1.1 riastrad 455 1.1 riastrad for (i = 0; i < rdev->num_crtc; i++) { 456 1.1 riastrad if (save->crtc_enabled[i]) { 457 1.1 riastrad tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]); 458 1.1 riastrad tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; 459 1.1 riastrad WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp); 460 1.1 riastrad /* wait for the next frame */ 461 1.1 riastrad frame_count = radeon_get_vblank_counter(rdev, i); 462 1.1 riastrad for (j = 0; j < rdev->usec_timeout; j++) { 463 1.1 riastrad if (radeon_get_vblank_counter(rdev, i) != frame_count) 464 1.1 riastrad break; 465 1.1 riastrad udelay(1); 466 1.1 riastrad } 467 1.1 riastrad } 468 1.1 riastrad } 469 1.1 riastrad /* Unlock vga access */ 470 1.1 riastrad WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control); 471 1.1 riastrad mdelay(1); 472 1.1 riastrad WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control); 473 1.1 riastrad } 474 1.1 riastrad 475 1.1 riastrad static void rv515_mc_program(struct radeon_device *rdev) 476 1.1 riastrad { 477 1.1 riastrad struct rv515_mc_save save; 478 1.1 riastrad 479 1.1 riastrad /* Stops all mc clients */ 480 1.1 riastrad rv515_mc_stop(rdev, &save); 481 1.1 riastrad 482 1.1 riastrad /* Wait for mc idle */ 483 1.1 riastrad if (rv515_mc_wait_for_idle(rdev)) 484 1.1 riastrad dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n"); 485 1.1 riastrad /* Write VRAM size in case we are limiting it */ 486 1.1 riastrad WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 487 1.1 riastrad /* Program MC, should be a 32bits limited address space */ 488 1.1 riastrad WREG32_MC(R_000001_MC_FB_LOCATION, 489 1.1 riastrad S_000001_MC_FB_START(rdev->mc.vram_start >> 16) | 490 1.1 riastrad S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16)); 491 1.1 riastrad WREG32(R_000134_HDP_FB_LOCATION, 492 1.1 riastrad S_000134_HDP_FB_START(rdev->mc.vram_start >> 16)); 493 1.1 riastrad if (rdev->flags & RADEON_IS_AGP) { 494 1.1 riastrad WREG32_MC(R_000002_MC_AGP_LOCATION, 495 1.1 riastrad S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) | 496 1.1 riastrad S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 497 1.1 riastrad WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 498 1.1 riastrad WREG32_MC(R_000004_MC_AGP_BASE_2, 499 1.1 riastrad S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base))); 500 1.1 riastrad } else { 501 1.1 riastrad WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF); 502 1.1 riastrad WREG32_MC(R_000003_MC_AGP_BASE, 0); 503 1.1 riastrad WREG32_MC(R_000004_MC_AGP_BASE_2, 0); 504 1.1 riastrad } 505 1.1 riastrad 506 1.1 riastrad rv515_mc_resume(rdev, &save); 507 1.1 riastrad } 508 1.1 riastrad 509 1.1 riastrad void rv515_clock_startup(struct radeon_device *rdev) 510 1.1 riastrad { 511 1.1 riastrad if (radeon_dynclks != -1 && radeon_dynclks) 512 1.1 riastrad radeon_atom_set_clock_gating(rdev, 1); 513 1.1 riastrad /* We need to force on some of the block */ 514 1.1 riastrad WREG32_PLL(R_00000F_CP_DYN_CNTL, 515 1.1 riastrad RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1)); 516 1.1 riastrad WREG32_PLL(R_000011_E2_DYN_CNTL, 517 1.1 riastrad RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1)); 518 1.1 riastrad WREG32_PLL(R_000013_IDCT_DYN_CNTL, 519 1.1 riastrad RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1)); 520 1.1 riastrad } 521 1.1 riastrad 522 1.1 riastrad static int rv515_startup(struct radeon_device *rdev) 523 1.1 riastrad { 524 1.1 riastrad int r; 525 1.1 riastrad 526 1.1 riastrad rv515_mc_program(rdev); 527 1.1 riastrad /* Resume clock */ 528 1.1 riastrad rv515_clock_startup(rdev); 529 1.1 riastrad /* Initialize GPU configuration (# pipes, ...) */ 530 1.1 riastrad rv515_gpu_init(rdev); 531 1.1 riastrad /* Initialize GART (initialize after TTM so we can allocate 532 1.1 riastrad * memory through TTM but finalize after TTM) */ 533 1.1 riastrad if (rdev->flags & RADEON_IS_PCIE) { 534 1.1 riastrad r = rv370_pcie_gart_enable(rdev); 535 1.1 riastrad if (r) 536 1.1 riastrad return r; 537 1.1 riastrad } 538 1.1 riastrad 539 1.1 riastrad /* allocate wb buffer */ 540 1.1 riastrad r = radeon_wb_init(rdev); 541 1.1 riastrad if (r) 542 1.1 riastrad return r; 543 1.1 riastrad 544 1.1 riastrad r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 545 1.1 riastrad if (r) { 546 1.1 riastrad dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 547 1.1 riastrad return r; 548 1.1 riastrad } 549 1.1 riastrad 550 1.1 riastrad /* Enable IRQ */ 551 1.1 riastrad if (!rdev->irq.installed) { 552 1.1 riastrad r = radeon_irq_kms_init(rdev); 553 1.1 riastrad if (r) 554 1.1 riastrad return r; 555 1.1 riastrad } 556 1.1 riastrad 557 1.1 riastrad rs600_irq_set(rdev); 558 1.1 riastrad rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 559 1.1 riastrad /* 1M ring buffer */ 560 1.1 riastrad r = r100_cp_init(rdev, 1024 * 1024); 561 1.1 riastrad if (r) { 562 1.1 riastrad dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 563 1.1 riastrad return r; 564 1.1 riastrad } 565 1.1 riastrad 566 1.1 riastrad r = radeon_ib_pool_init(rdev); 567 1.1 riastrad if (r) { 568 1.1 riastrad dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 569 1.1 riastrad return r; 570 1.1 riastrad } 571 1.1 riastrad 572 1.1 riastrad return 0; 573 1.1 riastrad } 574 1.1 riastrad 575 1.1 riastrad int rv515_resume(struct radeon_device *rdev) 576 1.1 riastrad { 577 1.1 riastrad int r; 578 1.1 riastrad 579 1.1 riastrad /* Make sur GART are not working */ 580 1.1 riastrad if (rdev->flags & RADEON_IS_PCIE) 581 1.1 riastrad rv370_pcie_gart_disable(rdev); 582 1.1 riastrad /* Resume clock before doing reset */ 583 1.1 riastrad rv515_clock_startup(rdev); 584 1.1 riastrad /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 585 1.1 riastrad if (radeon_asic_reset(rdev)) { 586 1.1 riastrad dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 587 1.1 riastrad RREG32(R_000E40_RBBM_STATUS), 588 1.1 riastrad RREG32(R_0007C0_CP_STAT)); 589 1.1 riastrad } 590 1.1 riastrad /* post */ 591 1.1 riastrad atom_asic_init(rdev->mode_info.atom_context); 592 1.1 riastrad /* Resume clock after posting */ 593 1.1 riastrad rv515_clock_startup(rdev); 594 1.1 riastrad /* Initialize surface registers */ 595 1.1 riastrad radeon_surface_init(rdev); 596 1.1 riastrad 597 1.1 riastrad rdev->accel_working = true; 598 1.1 riastrad r = rv515_startup(rdev); 599 1.1 riastrad if (r) { 600 1.1 riastrad rdev->accel_working = false; 601 1.1 riastrad } 602 1.1 riastrad return r; 603 1.1 riastrad } 604 1.1 riastrad 605 1.1 riastrad int rv515_suspend(struct radeon_device *rdev) 606 1.1 riastrad { 607 1.1 riastrad radeon_pm_suspend(rdev); 608 1.1 riastrad r100_cp_disable(rdev); 609 1.1 riastrad radeon_wb_disable(rdev); 610 1.1 riastrad rs600_irq_disable(rdev); 611 1.1 riastrad if (rdev->flags & RADEON_IS_PCIE) 612 1.1 riastrad rv370_pcie_gart_disable(rdev); 613 1.1 riastrad return 0; 614 1.1 riastrad } 615 1.1 riastrad 616 1.1 riastrad void rv515_set_safe_registers(struct radeon_device *rdev) 617 1.1 riastrad { 618 1.1 riastrad rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm; 619 1.1 riastrad rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm); 620 1.1 riastrad } 621 1.1 riastrad 622 1.1 riastrad void rv515_fini(struct radeon_device *rdev) 623 1.1 riastrad { 624 1.1 riastrad radeon_pm_fini(rdev); 625 1.1 riastrad r100_cp_fini(rdev); 626 1.1 riastrad radeon_wb_fini(rdev); 627 1.1 riastrad radeon_ib_pool_fini(rdev); 628 1.1 riastrad radeon_gem_fini(rdev); 629 1.1 riastrad rv370_pcie_gart_fini(rdev); 630 1.1 riastrad radeon_agp_fini(rdev); 631 1.1 riastrad radeon_irq_kms_fini(rdev); 632 1.1 riastrad radeon_fence_driver_fini(rdev); 633 1.1 riastrad radeon_bo_fini(rdev); 634 1.1 riastrad radeon_atombios_fini(rdev); 635 1.1 riastrad kfree(rdev->bios); 636 1.1 riastrad rdev->bios = NULL; 637 1.1 riastrad } 638 1.1 riastrad 639 1.1 riastrad int rv515_init(struct radeon_device *rdev) 640 1.1 riastrad { 641 1.1 riastrad int r; 642 1.1 riastrad 643 1.1 riastrad /* Initialize scratch registers */ 644 1.1 riastrad radeon_scratch_init(rdev); 645 1.1 riastrad /* Initialize surface registers */ 646 1.1 riastrad radeon_surface_init(rdev); 647 1.1 riastrad /* TODO: disable VGA need to use VGA request */ 648 1.1 riastrad /* restore some register to sane defaults */ 649 1.1 riastrad r100_restore_sanity(rdev); 650 1.1 riastrad /* BIOS*/ 651 1.1 riastrad if (!radeon_get_bios(rdev)) { 652 1.1 riastrad if (ASIC_IS_AVIVO(rdev)) 653 1.1 riastrad return -EINVAL; 654 1.1 riastrad } 655 1.1 riastrad if (rdev->is_atom_bios) { 656 1.1 riastrad r = radeon_atombios_init(rdev); 657 1.1 riastrad if (r) 658 1.1 riastrad return r; 659 1.1 riastrad } else { 660 1.1 riastrad dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n"); 661 1.1 riastrad return -EINVAL; 662 1.1 riastrad } 663 1.1 riastrad /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 664 1.1 riastrad if (radeon_asic_reset(rdev)) { 665 1.1 riastrad dev_warn(rdev->dev, 666 1.1 riastrad "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 667 1.1 riastrad RREG32(R_000E40_RBBM_STATUS), 668 1.1 riastrad RREG32(R_0007C0_CP_STAT)); 669 1.1 riastrad } 670 1.1 riastrad /* check if cards are posted or not */ 671 1.1 riastrad if (radeon_boot_test_post_card(rdev) == false) 672 1.1 riastrad return -EINVAL; 673 1.1 riastrad /* Initialize clocks */ 674 1.1 riastrad radeon_get_clock_info(rdev->ddev); 675 1.1 riastrad /* initialize AGP */ 676 1.1 riastrad if (rdev->flags & RADEON_IS_AGP) { 677 1.1 riastrad r = radeon_agp_init(rdev); 678 1.1 riastrad if (r) { 679 1.1 riastrad radeon_agp_disable(rdev); 680 1.1 riastrad } 681 1.1 riastrad } 682 1.1 riastrad /* initialize memory controller */ 683 1.1 riastrad rv515_mc_init(rdev); 684 1.1 riastrad rv515_debugfs(rdev); 685 1.1 riastrad /* Fence driver */ 686 1.1 riastrad r = radeon_fence_driver_init(rdev); 687 1.1 riastrad if (r) 688 1.1 riastrad return r; 689 1.1 riastrad /* Memory manager */ 690 1.1 riastrad r = radeon_bo_init(rdev); 691 1.1 riastrad if (r) 692 1.1 riastrad return r; 693 1.1 riastrad r = rv370_pcie_gart_init(rdev); 694 1.1 riastrad if (r) 695 1.1 riastrad return r; 696 1.1 riastrad rv515_set_safe_registers(rdev); 697 1.1 riastrad 698 1.1 riastrad /* Initialize power management */ 699 1.1 riastrad radeon_pm_init(rdev); 700 1.1 riastrad 701 1.1 riastrad rdev->accel_working = true; 702 1.1 riastrad r = rv515_startup(rdev); 703 1.1 riastrad if (r) { 704 1.1 riastrad /* Somethings want wront with the accel init stop accel */ 705 1.1 riastrad dev_err(rdev->dev, "Disabling GPU acceleration\n"); 706 1.1 riastrad r100_cp_fini(rdev); 707 1.1 riastrad radeon_wb_fini(rdev); 708 1.1 riastrad radeon_ib_pool_fini(rdev); 709 1.1 riastrad radeon_irq_kms_fini(rdev); 710 1.1 riastrad rv370_pcie_gart_fini(rdev); 711 1.1 riastrad radeon_agp_fini(rdev); 712 1.1 riastrad rdev->accel_working = false; 713 1.1 riastrad } 714 1.1 riastrad return 0; 715 1.1 riastrad } 716 1.1 riastrad 717 1.1 riastrad void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc) 718 1.1 riastrad { 719 1.1 riastrad int index_reg = 0x6578 + crtc->crtc_offset; 720 1.1 riastrad int data_reg = 0x657c + crtc->crtc_offset; 721 1.1 riastrad 722 1.1 riastrad WREG32(0x659C + crtc->crtc_offset, 0x0); 723 1.1 riastrad WREG32(0x6594 + crtc->crtc_offset, 0x705); 724 1.1 riastrad WREG32(0x65A4 + crtc->crtc_offset, 0x10001); 725 1.1 riastrad WREG32(0x65D8 + crtc->crtc_offset, 0x0); 726 1.1 riastrad WREG32(0x65B0 + crtc->crtc_offset, 0x0); 727 1.1 riastrad WREG32(0x65C0 + crtc->crtc_offset, 0x0); 728 1.1 riastrad WREG32(0x65D4 + crtc->crtc_offset, 0x0); 729 1.1 riastrad WREG32(index_reg, 0x0); 730 1.1 riastrad WREG32(data_reg, 0x841880A8); 731 1.1 riastrad WREG32(index_reg, 0x1); 732 1.1 riastrad WREG32(data_reg, 0x84208680); 733 1.1 riastrad WREG32(index_reg, 0x2); 734 1.1 riastrad WREG32(data_reg, 0xBFF880B0); 735 1.1 riastrad WREG32(index_reg, 0x100); 736 1.1 riastrad WREG32(data_reg, 0x83D88088); 737 1.1 riastrad WREG32(index_reg, 0x101); 738 1.1 riastrad WREG32(data_reg, 0x84608680); 739 1.1 riastrad WREG32(index_reg, 0x102); 740 1.1 riastrad WREG32(data_reg, 0xBFF080D0); 741 1.1 riastrad WREG32(index_reg, 0x200); 742 1.1 riastrad WREG32(data_reg, 0x83988068); 743 1.1 riastrad WREG32(index_reg, 0x201); 744 1.1 riastrad WREG32(data_reg, 0x84A08680); 745 1.1 riastrad WREG32(index_reg, 0x202); 746 1.1 riastrad WREG32(data_reg, 0xBFF080F8); 747 1.1 riastrad WREG32(index_reg, 0x300); 748 1.1 riastrad WREG32(data_reg, 0x83588058); 749 1.1 riastrad WREG32(index_reg, 0x301); 750 1.1 riastrad WREG32(data_reg, 0x84E08660); 751 1.1 riastrad WREG32(index_reg, 0x302); 752 1.1 riastrad WREG32(data_reg, 0xBFF88120); 753 1.1 riastrad WREG32(index_reg, 0x400); 754 1.1 riastrad WREG32(data_reg, 0x83188040); 755 1.1 riastrad WREG32(index_reg, 0x401); 756 1.1 riastrad WREG32(data_reg, 0x85008660); 757 1.1 riastrad WREG32(index_reg, 0x402); 758 1.1 riastrad WREG32(data_reg, 0xBFF88150); 759 1.1 riastrad WREG32(index_reg, 0x500); 760 1.1 riastrad WREG32(data_reg, 0x82D88030); 761 1.1 riastrad WREG32(index_reg, 0x501); 762 1.1 riastrad WREG32(data_reg, 0x85408640); 763 1.1 riastrad WREG32(index_reg, 0x502); 764 1.1 riastrad WREG32(data_reg, 0xBFF88180); 765 1.1 riastrad WREG32(index_reg, 0x600); 766 1.1 riastrad WREG32(data_reg, 0x82A08018); 767 1.1 riastrad WREG32(index_reg, 0x601); 768 1.1 riastrad WREG32(data_reg, 0x85808620); 769 1.1 riastrad WREG32(index_reg, 0x602); 770 1.1 riastrad WREG32(data_reg, 0xBFF081B8); 771 1.1 riastrad WREG32(index_reg, 0x700); 772 1.1 riastrad WREG32(data_reg, 0x82608010); 773 1.1 riastrad WREG32(index_reg, 0x701); 774 1.1 riastrad WREG32(data_reg, 0x85A08600); 775 1.1 riastrad WREG32(index_reg, 0x702); 776 1.1 riastrad WREG32(data_reg, 0x800081F0); 777 1.1 riastrad WREG32(index_reg, 0x800); 778 1.1 riastrad WREG32(data_reg, 0x8228BFF8); 779 1.1 riastrad WREG32(index_reg, 0x801); 780 1.1 riastrad WREG32(data_reg, 0x85E085E0); 781 1.1 riastrad WREG32(index_reg, 0x802); 782 1.1 riastrad WREG32(data_reg, 0xBFF88228); 783 1.1 riastrad WREG32(index_reg, 0x10000); 784 1.1 riastrad WREG32(data_reg, 0x82A8BF00); 785 1.1 riastrad WREG32(index_reg, 0x10001); 786 1.1 riastrad WREG32(data_reg, 0x82A08CC0); 787 1.1 riastrad WREG32(index_reg, 0x10002); 788 1.1 riastrad WREG32(data_reg, 0x8008BEF8); 789 1.1 riastrad WREG32(index_reg, 0x10100); 790 1.1 riastrad WREG32(data_reg, 0x81F0BF28); 791 1.1 riastrad WREG32(index_reg, 0x10101); 792 1.1 riastrad WREG32(data_reg, 0x83608CA0); 793 1.1 riastrad WREG32(index_reg, 0x10102); 794 1.1 riastrad WREG32(data_reg, 0x8018BED0); 795 1.1 riastrad WREG32(index_reg, 0x10200); 796 1.1 riastrad WREG32(data_reg, 0x8148BF38); 797 1.1 riastrad WREG32(index_reg, 0x10201); 798 1.1 riastrad WREG32(data_reg, 0x84408C80); 799 1.1 riastrad WREG32(index_reg, 0x10202); 800 1.1 riastrad WREG32(data_reg, 0x8008BEB8); 801 1.1 riastrad WREG32(index_reg, 0x10300); 802 1.1 riastrad WREG32(data_reg, 0x80B0BF78); 803 1.1 riastrad WREG32(index_reg, 0x10301); 804 1.1 riastrad WREG32(data_reg, 0x85008C20); 805 1.1 riastrad WREG32(index_reg, 0x10302); 806 1.1 riastrad WREG32(data_reg, 0x8020BEA0); 807 1.1 riastrad WREG32(index_reg, 0x10400); 808 1.1 riastrad WREG32(data_reg, 0x8028BF90); 809 1.1 riastrad WREG32(index_reg, 0x10401); 810 1.1 riastrad WREG32(data_reg, 0x85E08BC0); 811 1.1 riastrad WREG32(index_reg, 0x10402); 812 1.1 riastrad WREG32(data_reg, 0x8018BE90); 813 1.1 riastrad WREG32(index_reg, 0x10500); 814 1.1 riastrad WREG32(data_reg, 0xBFB8BFB0); 815 1.1 riastrad WREG32(index_reg, 0x10501); 816 1.1 riastrad WREG32(data_reg, 0x86C08B40); 817 1.1 riastrad WREG32(index_reg, 0x10502); 818 1.1 riastrad WREG32(data_reg, 0x8010BE90); 819 1.1 riastrad WREG32(index_reg, 0x10600); 820 1.1 riastrad WREG32(data_reg, 0xBF58BFC8); 821 1.1 riastrad WREG32(index_reg, 0x10601); 822 1.1 riastrad WREG32(data_reg, 0x87A08AA0); 823 1.1 riastrad WREG32(index_reg, 0x10602); 824 1.1 riastrad WREG32(data_reg, 0x8010BE98); 825 1.1 riastrad WREG32(index_reg, 0x10700); 826 1.1 riastrad WREG32(data_reg, 0xBF10BFF0); 827 1.1 riastrad WREG32(index_reg, 0x10701); 828 1.1 riastrad WREG32(data_reg, 0x886089E0); 829 1.1 riastrad WREG32(index_reg, 0x10702); 830 1.1 riastrad WREG32(data_reg, 0x8018BEB0); 831 1.1 riastrad WREG32(index_reg, 0x10800); 832 1.1 riastrad WREG32(data_reg, 0xBED8BFE8); 833 1.1 riastrad WREG32(index_reg, 0x10801); 834 1.1 riastrad WREG32(data_reg, 0x89408940); 835 1.1 riastrad WREG32(index_reg, 0x10802); 836 1.1 riastrad WREG32(data_reg, 0xBFE8BED8); 837 1.1 riastrad WREG32(index_reg, 0x20000); 838 1.1 riastrad WREG32(data_reg, 0x80008000); 839 1.1 riastrad WREG32(index_reg, 0x20001); 840 1.1 riastrad WREG32(data_reg, 0x90008000); 841 1.1 riastrad WREG32(index_reg, 0x20002); 842 1.1 riastrad WREG32(data_reg, 0x80008000); 843 1.1 riastrad WREG32(index_reg, 0x20003); 844 1.1 riastrad WREG32(data_reg, 0x80008000); 845 1.1 riastrad WREG32(index_reg, 0x20100); 846 1.1 riastrad WREG32(data_reg, 0x80108000); 847 1.1 riastrad WREG32(index_reg, 0x20101); 848 1.1 riastrad WREG32(data_reg, 0x8FE0BF70); 849 1.1 riastrad WREG32(index_reg, 0x20102); 850 1.1 riastrad WREG32(data_reg, 0xBFE880C0); 851 1.1 riastrad WREG32(index_reg, 0x20103); 852 1.1 riastrad WREG32(data_reg, 0x80008000); 853 1.1 riastrad WREG32(index_reg, 0x20200); 854 1.1 riastrad WREG32(data_reg, 0x8018BFF8); 855 1.1 riastrad WREG32(index_reg, 0x20201); 856 1.1 riastrad WREG32(data_reg, 0x8F80BF08); 857 1.1 riastrad WREG32(index_reg, 0x20202); 858 1.1 riastrad WREG32(data_reg, 0xBFD081A0); 859 1.1 riastrad WREG32(index_reg, 0x20203); 860 1.1 riastrad WREG32(data_reg, 0xBFF88000); 861 1.1 riastrad WREG32(index_reg, 0x20300); 862 1.1 riastrad WREG32(data_reg, 0x80188000); 863 1.1 riastrad WREG32(index_reg, 0x20301); 864 1.1 riastrad WREG32(data_reg, 0x8EE0BEC0); 865 1.1 riastrad WREG32(index_reg, 0x20302); 866 1.1 riastrad WREG32(data_reg, 0xBFB082A0); 867 1.1 riastrad WREG32(index_reg, 0x20303); 868 1.1 riastrad WREG32(data_reg, 0x80008000); 869 1.1 riastrad WREG32(index_reg, 0x20400); 870 1.1 riastrad WREG32(data_reg, 0x80188000); 871 1.1 riastrad WREG32(index_reg, 0x20401); 872 1.1 riastrad WREG32(data_reg, 0x8E00BEA0); 873 1.1 riastrad WREG32(index_reg, 0x20402); 874 1.1 riastrad WREG32(data_reg, 0xBF8883C0); 875 1.1 riastrad WREG32(index_reg, 0x20403); 876 1.1 riastrad WREG32(data_reg, 0x80008000); 877 1.1 riastrad WREG32(index_reg, 0x20500); 878 1.1 riastrad WREG32(data_reg, 0x80188000); 879 1.1 riastrad WREG32(index_reg, 0x20501); 880 1.1 riastrad WREG32(data_reg, 0x8D00BE90); 881 1.1 riastrad WREG32(index_reg, 0x20502); 882 1.1 riastrad WREG32(data_reg, 0xBF588500); 883 1.1 riastrad WREG32(index_reg, 0x20503); 884 1.1 riastrad WREG32(data_reg, 0x80008008); 885 1.1 riastrad WREG32(index_reg, 0x20600); 886 1.1 riastrad WREG32(data_reg, 0x80188000); 887 1.1 riastrad WREG32(index_reg, 0x20601); 888 1.1 riastrad WREG32(data_reg, 0x8BC0BE98); 889 1.1 riastrad WREG32(index_reg, 0x20602); 890 1.1 riastrad WREG32(data_reg, 0xBF308660); 891 1.1 riastrad WREG32(index_reg, 0x20603); 892 1.1 riastrad WREG32(data_reg, 0x80008008); 893 1.1 riastrad WREG32(index_reg, 0x20700); 894 1.1 riastrad WREG32(data_reg, 0x80108000); 895 1.1 riastrad WREG32(index_reg, 0x20701); 896 1.1 riastrad WREG32(data_reg, 0x8A80BEB0); 897 1.1 riastrad WREG32(index_reg, 0x20702); 898 1.1 riastrad WREG32(data_reg, 0xBF0087C0); 899 1.1 riastrad WREG32(index_reg, 0x20703); 900 1.1 riastrad WREG32(data_reg, 0x80008008); 901 1.1 riastrad WREG32(index_reg, 0x20800); 902 1.1 riastrad WREG32(data_reg, 0x80108000); 903 1.1 riastrad WREG32(index_reg, 0x20801); 904 1.1 riastrad WREG32(data_reg, 0x8920BED0); 905 1.1 riastrad WREG32(index_reg, 0x20802); 906 1.1 riastrad WREG32(data_reg, 0xBED08920); 907 1.1 riastrad WREG32(index_reg, 0x20803); 908 1.1 riastrad WREG32(data_reg, 0x80008010); 909 1.1 riastrad WREG32(index_reg, 0x30000); 910 1.1 riastrad WREG32(data_reg, 0x90008000); 911 1.1 riastrad WREG32(index_reg, 0x30001); 912 1.1 riastrad WREG32(data_reg, 0x80008000); 913 1.1 riastrad WREG32(index_reg, 0x30100); 914 1.1 riastrad WREG32(data_reg, 0x8FE0BF90); 915 1.1 riastrad WREG32(index_reg, 0x30101); 916 1.1 riastrad WREG32(data_reg, 0xBFF880A0); 917 1.1 riastrad WREG32(index_reg, 0x30200); 918 1.1 riastrad WREG32(data_reg, 0x8F60BF40); 919 1.1 riastrad WREG32(index_reg, 0x30201); 920 1.1 riastrad WREG32(data_reg, 0xBFE88180); 921 1.1 riastrad WREG32(index_reg, 0x30300); 922 1.1 riastrad WREG32(data_reg, 0x8EC0BF00); 923 1.1 riastrad WREG32(index_reg, 0x30301); 924 1.1 riastrad WREG32(data_reg, 0xBFC88280); 925 1.1 riastrad WREG32(index_reg, 0x30400); 926 1.1 riastrad WREG32(data_reg, 0x8DE0BEE0); 927 1.1 riastrad WREG32(index_reg, 0x30401); 928 1.1 riastrad WREG32(data_reg, 0xBFA083A0); 929 1.1 riastrad WREG32(index_reg, 0x30500); 930 1.1 riastrad WREG32(data_reg, 0x8CE0BED0); 931 1.1 riastrad WREG32(index_reg, 0x30501); 932 1.1 riastrad WREG32(data_reg, 0xBF7884E0); 933 1.1 riastrad WREG32(index_reg, 0x30600); 934 1.1 riastrad WREG32(data_reg, 0x8BA0BED8); 935 1.1 riastrad WREG32(index_reg, 0x30601); 936 1.1 riastrad WREG32(data_reg, 0xBF508640); 937 1.1 riastrad WREG32(index_reg, 0x30700); 938 1.1 riastrad WREG32(data_reg, 0x8A60BEE8); 939 1.1 riastrad WREG32(index_reg, 0x30701); 940 1.1 riastrad WREG32(data_reg, 0xBF2087A0); 941 1.1 riastrad WREG32(index_reg, 0x30800); 942 1.1 riastrad WREG32(data_reg, 0x8900BF00); 943 1.1 riastrad WREG32(index_reg, 0x30801); 944 1.1 riastrad WREG32(data_reg, 0xBF008900); 945 1.1 riastrad } 946 1.1 riastrad 947 1.1 riastrad struct rv515_watermark { 948 1.1 riastrad u32 lb_request_fifo_depth; 949 1.1 riastrad fixed20_12 num_line_pair; 950 1.1 riastrad fixed20_12 estimated_width; 951 1.1 riastrad fixed20_12 worst_case_latency; 952 1.1 riastrad fixed20_12 consumption_rate; 953 1.1 riastrad fixed20_12 active_time; 954 1.1 riastrad fixed20_12 dbpp; 955 1.1 riastrad fixed20_12 priority_mark_max; 956 1.1 riastrad fixed20_12 priority_mark; 957 1.1 riastrad fixed20_12 sclk; 958 1.1 riastrad }; 959 1.1 riastrad 960 1.1 riastrad static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev, 961 1.1 riastrad struct radeon_crtc *crtc, 962 1.1 riastrad struct rv515_watermark *wm, 963 1.1 riastrad bool low) 964 1.1 riastrad { 965 1.1 riastrad struct drm_display_mode *mode = &crtc->base.mode; 966 1.1 riastrad fixed20_12 a, b, c; 967 1.1 riastrad fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width; 968 1.1 riastrad fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency; 969 1.1 riastrad fixed20_12 sclk; 970 1.1 riastrad u32 selected_sclk; 971 1.1 riastrad 972 1.1 riastrad if (!crtc->base.enabled) { 973 1.1 riastrad /* FIXME: wouldn't it better to set priority mark to maximum */ 974 1.1 riastrad wm->lb_request_fifo_depth = 4; 975 1.1 riastrad return; 976 1.1 riastrad } 977 1.1 riastrad 978 1.1 riastrad /* rv6xx, rv7xx */ 979 1.1 riastrad if ((rdev->family >= CHIP_RV610) && 980 1.1 riastrad (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 981 1.1 riastrad selected_sclk = radeon_dpm_get_sclk(rdev, low); 982 1.1 riastrad else 983 1.1 riastrad selected_sclk = rdev->pm.current_sclk; 984 1.1 riastrad 985 1.1 riastrad /* sclk in Mhz */ 986 1.1 riastrad a.full = dfixed_const(100); 987 1.1 riastrad sclk.full = dfixed_const(selected_sclk); 988 1.1 riastrad sclk.full = dfixed_div(sclk, a); 989 1.1 riastrad 990 1.1 riastrad if (crtc->vsc.full > dfixed_const(2)) 991 1.1 riastrad wm->num_line_pair.full = dfixed_const(2); 992 1.1 riastrad else 993 1.1 riastrad wm->num_line_pair.full = dfixed_const(1); 994 1.1 riastrad 995 1.1 riastrad b.full = dfixed_const(mode->crtc_hdisplay); 996 1.1 riastrad c.full = dfixed_const(256); 997 1.1 riastrad a.full = dfixed_div(b, c); 998 1.1 riastrad request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair); 999 1.1 riastrad request_fifo_depth.full = dfixed_ceil(request_fifo_depth); 1000 1.1 riastrad if (a.full < dfixed_const(4)) { 1001 1.1 riastrad wm->lb_request_fifo_depth = 4; 1002 1.1 riastrad } else { 1003 1.1 riastrad wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth); 1004 1.1 riastrad } 1005 1.1 riastrad 1006 1.1 riastrad /* Determine consumption rate 1007 1.1 riastrad * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000) 1008 1.1 riastrad * vtaps = number of vertical taps, 1009 1.1 riastrad * vsc = vertical scaling ratio, defined as source/destination 1010 1.1 riastrad * hsc = horizontal scaling ration, defined as source/destination 1011 1.1 riastrad */ 1012 1.1 riastrad a.full = dfixed_const(mode->clock); 1013 1.1 riastrad b.full = dfixed_const(1000); 1014 1.1 riastrad a.full = dfixed_div(a, b); 1015 1.1 riastrad pclk.full = dfixed_div(b, a); 1016 1.1 riastrad if (crtc->rmx_type != RMX_OFF) { 1017 1.1 riastrad b.full = dfixed_const(2); 1018 1.1 riastrad if (crtc->vsc.full > b.full) 1019 1.1 riastrad b.full = crtc->vsc.full; 1020 1.1 riastrad b.full = dfixed_mul(b, crtc->hsc); 1021 1.1 riastrad c.full = dfixed_const(2); 1022 1.1 riastrad b.full = dfixed_div(b, c); 1023 1.1 riastrad consumption_time.full = dfixed_div(pclk, b); 1024 1.1 riastrad } else { 1025 1.1 riastrad consumption_time.full = pclk.full; 1026 1.1 riastrad } 1027 1.1 riastrad a.full = dfixed_const(1); 1028 1.1 riastrad wm->consumption_rate.full = dfixed_div(a, consumption_time); 1029 1.1 riastrad 1030 1.1 riastrad 1031 1.1 riastrad /* Determine line time 1032 1.1 riastrad * LineTime = total time for one line of displayhtotal 1033 1.1 riastrad * LineTime = total number of horizontal pixels 1034 1.1 riastrad * pclk = pixel clock period(ns) 1035 1.1 riastrad */ 1036 1.1 riastrad a.full = dfixed_const(crtc->base.mode.crtc_htotal); 1037 1.1 riastrad line_time.full = dfixed_mul(a, pclk); 1038 1.1 riastrad 1039 1.1 riastrad /* Determine active time 1040 1.1 riastrad * ActiveTime = time of active region of display within one line, 1041 1.1 riastrad * hactive = total number of horizontal active pixels 1042 1.1 riastrad * htotal = total number of horizontal pixels 1043 1.1 riastrad */ 1044 1.1 riastrad a.full = dfixed_const(crtc->base.mode.crtc_htotal); 1045 1.1 riastrad b.full = dfixed_const(crtc->base.mode.crtc_hdisplay); 1046 1.1 riastrad wm->active_time.full = dfixed_mul(line_time, b); 1047 1.1 riastrad wm->active_time.full = dfixed_div(wm->active_time, a); 1048 1.1 riastrad 1049 1.1 riastrad /* Determine chunk time 1050 1.1 riastrad * ChunkTime = the time it takes the DCP to send one chunk of data 1051 1.1 riastrad * to the LB which consists of pipeline delay and inter chunk gap 1052 1.1 riastrad * sclk = system clock(Mhz) 1053 1.1 riastrad */ 1054 1.1 riastrad a.full = dfixed_const(600 * 1000); 1055 1.1 riastrad chunk_time.full = dfixed_div(a, sclk); 1056 1.1 riastrad read_delay_latency.full = dfixed_const(1000); 1057 1.1 riastrad 1058 1.1 riastrad /* Determine the worst case latency 1059 1.1 riastrad * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines) 1060 1.1 riastrad * WorstCaseLatency = worst case time from urgent to when the MC starts 1061 1.1 riastrad * to return data 1062 1.1 riastrad * READ_DELAY_IDLE_MAX = constant of 1us 1063 1.1 riastrad * ChunkTime = time it takes the DCP to send one chunk of data to the LB 1064 1.1 riastrad * which consists of pipeline delay and inter chunk gap 1065 1.1 riastrad */ 1066 1.1 riastrad if (dfixed_trunc(wm->num_line_pair) > 1) { 1067 1.1 riastrad a.full = dfixed_const(3); 1068 1.1 riastrad wm->worst_case_latency.full = dfixed_mul(a, chunk_time); 1069 1.1 riastrad wm->worst_case_latency.full += read_delay_latency.full; 1070 1.1 riastrad } else { 1071 1.1 riastrad wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full; 1072 1.1 riastrad } 1073 1.1 riastrad 1074 1.1 riastrad /* Determine the tolerable latency 1075 1.1 riastrad * TolerableLatency = Any given request has only 1 line time 1076 1.1 riastrad * for the data to be returned 1077 1.1 riastrad * LBRequestFifoDepth = Number of chunk requests the LB can 1078 1.1 riastrad * put into the request FIFO for a display 1079 1.1 riastrad * LineTime = total time for one line of display 1080 1.1 riastrad * ChunkTime = the time it takes the DCP to send one chunk 1081 1.1 riastrad * of data to the LB which consists of 1082 1.1 riastrad * pipeline delay and inter chunk gap 1083 1.1 riastrad */ 1084 1.1 riastrad if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) { 1085 1.1 riastrad tolerable_latency.full = line_time.full; 1086 1.1 riastrad } else { 1087 1.1 riastrad tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2); 1088 1.1 riastrad tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full; 1089 1.1 riastrad tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time); 1090 1.1 riastrad tolerable_latency.full = line_time.full - tolerable_latency.full; 1091 1.1 riastrad } 1092 1.1 riastrad /* We assume worst case 32bits (4 bytes) */ 1093 1.1 riastrad wm->dbpp.full = dfixed_const(2 * 16); 1094 1.1 riastrad 1095 1.1 riastrad /* Determine the maximum priority mark 1096 1.1 riastrad * width = viewport width in pixels 1097 1.1 riastrad */ 1098 1.1 riastrad a.full = dfixed_const(16); 1099 1.1 riastrad wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay); 1100 1.1 riastrad wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a); 1101 1.1 riastrad wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max); 1102 1.1 riastrad 1103 1.1 riastrad /* Determine estimated width */ 1104 1.1 riastrad estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full; 1105 1.1 riastrad estimated_width.full = dfixed_div(estimated_width, consumption_time); 1106 1.1 riastrad if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) { 1107 1.1 riastrad wm->priority_mark.full = wm->priority_mark_max.full; 1108 1.1 riastrad } else { 1109 1.1 riastrad a.full = dfixed_const(16); 1110 1.1 riastrad wm->priority_mark.full = dfixed_div(estimated_width, a); 1111 1.1 riastrad wm->priority_mark.full = dfixed_ceil(wm->priority_mark); 1112 1.1 riastrad wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full; 1113 1.1 riastrad } 1114 1.1 riastrad } 1115 1.1 riastrad 1116 1.1 riastrad static void rv515_compute_mode_priority(struct radeon_device *rdev, 1117 1.1 riastrad struct rv515_watermark *wm0, 1118 1.1 riastrad struct rv515_watermark *wm1, 1119 1.1 riastrad struct drm_display_mode *mode0, 1120 1.1 riastrad struct drm_display_mode *mode1, 1121 1.1 riastrad u32 *d1mode_priority_a_cnt, 1122 1.1 riastrad u32 *d2mode_priority_a_cnt) 1123 1.1 riastrad { 1124 1.1 riastrad fixed20_12 priority_mark02, priority_mark12, fill_rate; 1125 1.1 riastrad fixed20_12 a, b; 1126 1.1 riastrad 1127 1.1 riastrad *d1mode_priority_a_cnt = MODE_PRIORITY_OFF; 1128 1.1 riastrad *d2mode_priority_a_cnt = MODE_PRIORITY_OFF; 1129 1.1 riastrad 1130 1.1 riastrad if (mode0 && mode1) { 1131 1.1 riastrad if (dfixed_trunc(wm0->dbpp) > 64) 1132 1.1 riastrad a.full = dfixed_div(wm0->dbpp, wm0->num_line_pair); 1133 1.1 riastrad else 1134 1.1 riastrad a.full = wm0->num_line_pair.full; 1135 1.1 riastrad if (dfixed_trunc(wm1->dbpp) > 64) 1136 1.1 riastrad b.full = dfixed_div(wm1->dbpp, wm1->num_line_pair); 1137 1.1 riastrad else 1138 1.1 riastrad b.full = wm1->num_line_pair.full; 1139 1.1 riastrad a.full += b.full; 1140 1.1 riastrad fill_rate.full = dfixed_div(wm0->sclk, a); 1141 1.1 riastrad if (wm0->consumption_rate.full > fill_rate.full) { 1142 1.1 riastrad b.full = wm0->consumption_rate.full - fill_rate.full; 1143 1.1 riastrad b.full = dfixed_mul(b, wm0->active_time); 1144 1.1 riastrad a.full = dfixed_const(16); 1145 1.1 riastrad b.full = dfixed_div(b, a); 1146 1.1 riastrad a.full = dfixed_mul(wm0->worst_case_latency, 1147 1.1 riastrad wm0->consumption_rate); 1148 1.1 riastrad priority_mark02.full = a.full + b.full; 1149 1.1 riastrad } else { 1150 1.1 riastrad a.full = dfixed_mul(wm0->worst_case_latency, 1151 1.1 riastrad wm0->consumption_rate); 1152 1.1 riastrad b.full = dfixed_const(16 * 1000); 1153 1.1 riastrad priority_mark02.full = dfixed_div(a, b); 1154 1.1 riastrad } 1155 1.1 riastrad if (wm1->consumption_rate.full > fill_rate.full) { 1156 1.1 riastrad b.full = wm1->consumption_rate.full - fill_rate.full; 1157 1.1 riastrad b.full = dfixed_mul(b, wm1->active_time); 1158 1.1 riastrad a.full = dfixed_const(16); 1159 1.1 riastrad b.full = dfixed_div(b, a); 1160 1.1 riastrad a.full = dfixed_mul(wm1->worst_case_latency, 1161 1.1 riastrad wm1->consumption_rate); 1162 1.1 riastrad priority_mark12.full = a.full + b.full; 1163 1.1 riastrad } else { 1164 1.1 riastrad a.full = dfixed_mul(wm1->worst_case_latency, 1165 1.1 riastrad wm1->consumption_rate); 1166 1.1 riastrad b.full = dfixed_const(16 * 1000); 1167 1.1 riastrad priority_mark12.full = dfixed_div(a, b); 1168 1.1 riastrad } 1169 1.1 riastrad if (wm0->priority_mark.full > priority_mark02.full) 1170 1.1 riastrad priority_mark02.full = wm0->priority_mark.full; 1171 1.1 riastrad if (wm0->priority_mark_max.full > priority_mark02.full) 1172 1.1 riastrad priority_mark02.full = wm0->priority_mark_max.full; 1173 1.1 riastrad if (wm1->priority_mark.full > priority_mark12.full) 1174 1.1 riastrad priority_mark12.full = wm1->priority_mark.full; 1175 1.1 riastrad if (wm1->priority_mark_max.full > priority_mark12.full) 1176 1.1 riastrad priority_mark12.full = wm1->priority_mark_max.full; 1177 1.1 riastrad *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); 1178 1.1 riastrad *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); 1179 1.1 riastrad if (rdev->disp_priority == 2) { 1180 1.1 riastrad *d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 1181 1.1 riastrad *d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 1182 1.1 riastrad } 1183 1.1 riastrad } else if (mode0) { 1184 1.1 riastrad if (dfixed_trunc(wm0->dbpp) > 64) 1185 1.1 riastrad a.full = dfixed_div(wm0->dbpp, wm0->num_line_pair); 1186 1.1 riastrad else 1187 1.1 riastrad a.full = wm0->num_line_pair.full; 1188 1.1 riastrad fill_rate.full = dfixed_div(wm0->sclk, a); 1189 1.1 riastrad if (wm0->consumption_rate.full > fill_rate.full) { 1190 1.1 riastrad b.full = wm0->consumption_rate.full - fill_rate.full; 1191 1.1 riastrad b.full = dfixed_mul(b, wm0->active_time); 1192 1.1 riastrad a.full = dfixed_const(16); 1193 1.1 riastrad b.full = dfixed_div(b, a); 1194 1.1 riastrad a.full = dfixed_mul(wm0->worst_case_latency, 1195 1.1 riastrad wm0->consumption_rate); 1196 1.1 riastrad priority_mark02.full = a.full + b.full; 1197 1.1 riastrad } else { 1198 1.1 riastrad a.full = dfixed_mul(wm0->worst_case_latency, 1199 1.1 riastrad wm0->consumption_rate); 1200 1.1 riastrad b.full = dfixed_const(16); 1201 1.1 riastrad priority_mark02.full = dfixed_div(a, b); 1202 1.1 riastrad } 1203 1.1 riastrad if (wm0->priority_mark.full > priority_mark02.full) 1204 1.1 riastrad priority_mark02.full = wm0->priority_mark.full; 1205 1.1 riastrad if (wm0->priority_mark_max.full > priority_mark02.full) 1206 1.1 riastrad priority_mark02.full = wm0->priority_mark_max.full; 1207 1.1 riastrad *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02); 1208 1.1 riastrad if (rdev->disp_priority == 2) 1209 1.1 riastrad *d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 1210 1.1 riastrad } else if (mode1) { 1211 1.1 riastrad if (dfixed_trunc(wm1->dbpp) > 64) 1212 1.1 riastrad a.full = dfixed_div(wm1->dbpp, wm1->num_line_pair); 1213 1.1 riastrad else 1214 1.1 riastrad a.full = wm1->num_line_pair.full; 1215 1.1 riastrad fill_rate.full = dfixed_div(wm1->sclk, a); 1216 1.1 riastrad if (wm1->consumption_rate.full > fill_rate.full) { 1217 1.1 riastrad b.full = wm1->consumption_rate.full - fill_rate.full; 1218 1.1 riastrad b.full = dfixed_mul(b, wm1->active_time); 1219 1.1 riastrad a.full = dfixed_const(16); 1220 1.1 riastrad b.full = dfixed_div(b, a); 1221 1.1 riastrad a.full = dfixed_mul(wm1->worst_case_latency, 1222 1.1 riastrad wm1->consumption_rate); 1223 1.1 riastrad priority_mark12.full = a.full + b.full; 1224 1.1 riastrad } else { 1225 1.1 riastrad a.full = dfixed_mul(wm1->worst_case_latency, 1226 1.1 riastrad wm1->consumption_rate); 1227 1.1 riastrad b.full = dfixed_const(16 * 1000); 1228 1.1 riastrad priority_mark12.full = dfixed_div(a, b); 1229 1.1 riastrad } 1230 1.1 riastrad if (wm1->priority_mark.full > priority_mark12.full) 1231 1.1 riastrad priority_mark12.full = wm1->priority_mark.full; 1232 1.1 riastrad if (wm1->priority_mark_max.full > priority_mark12.full) 1233 1.1 riastrad priority_mark12.full = wm1->priority_mark_max.full; 1234 1.1 riastrad *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12); 1235 1.1 riastrad if (rdev->disp_priority == 2) 1236 1.1 riastrad *d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON; 1237 1.1 riastrad } 1238 1.1 riastrad } 1239 1.1 riastrad 1240 1.1 riastrad void rv515_bandwidth_avivo_update(struct radeon_device *rdev) 1241 1.1 riastrad { 1242 1.1 riastrad struct drm_display_mode *mode0 = NULL; 1243 1.1 riastrad struct drm_display_mode *mode1 = NULL; 1244 1.1 riastrad struct rv515_watermark wm0_high, wm0_low; 1245 1.1 riastrad struct rv515_watermark wm1_high, wm1_low; 1246 1.1 riastrad u32 tmp; 1247 1.1 riastrad u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt; 1248 1.1 riastrad u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt; 1249 1.1 riastrad 1250 1.1 riastrad if (rdev->mode_info.crtcs[0]->base.enabled) 1251 1.1 riastrad mode0 = &rdev->mode_info.crtcs[0]->base.mode; 1252 1.1 riastrad if (rdev->mode_info.crtcs[1]->base.enabled) 1253 1.1 riastrad mode1 = &rdev->mode_info.crtcs[1]->base.mode; 1254 1.1 riastrad rs690_line_buffer_adjust(rdev, mode0, mode1); 1255 1.1 riastrad 1256 1.1 riastrad rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false); 1257 1.1 riastrad rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false); 1258 1.1 riastrad 1259 1.1 riastrad rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, false); 1260 1.1 riastrad rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, false); 1261 1.1 riastrad 1262 1.1 riastrad tmp = wm0_high.lb_request_fifo_depth; 1263 1.1 riastrad tmp |= wm1_high.lb_request_fifo_depth << 16; 1264 1.1 riastrad WREG32(LB_MAX_REQ_OUTSTANDING, tmp); 1265 1.1 riastrad 1266 1.1 riastrad rv515_compute_mode_priority(rdev, 1267 1.1 riastrad &wm0_high, &wm1_high, 1268 1.1 riastrad mode0, mode1, 1269 1.1 riastrad &d1mode_priority_a_cnt, &d2mode_priority_a_cnt); 1270 1.1 riastrad rv515_compute_mode_priority(rdev, 1271 1.1 riastrad &wm0_low, &wm1_low, 1272 1.1 riastrad mode0, mode1, 1273 1.1 riastrad &d1mode_priority_b_cnt, &d2mode_priority_b_cnt); 1274 1.1 riastrad 1275 1.1 riastrad WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt); 1276 1.1 riastrad WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt); 1277 1.1 riastrad WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt); 1278 1.1 riastrad WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt); 1279 1.1 riastrad } 1280 1.1 riastrad 1281 1.1 riastrad void rv515_bandwidth_update(struct radeon_device *rdev) 1282 1.1 riastrad { 1283 1.1 riastrad uint32_t tmp; 1284 1.1 riastrad struct drm_display_mode *mode0 = NULL; 1285 1.1 riastrad struct drm_display_mode *mode1 = NULL; 1286 1.1 riastrad 1287 1.1 riastrad if (!rdev->mode_info.mode_config_initialized) 1288 1.1 riastrad return; 1289 1.1 riastrad 1290 1.1 riastrad radeon_update_display_priority(rdev); 1291 1.1 riastrad 1292 1.1 riastrad if (rdev->mode_info.crtcs[0]->base.enabled) 1293 1.1 riastrad mode0 = &rdev->mode_info.crtcs[0]->base.mode; 1294 1.1 riastrad if (rdev->mode_info.crtcs[1]->base.enabled) 1295 1.1 riastrad mode1 = &rdev->mode_info.crtcs[1]->base.mode; 1296 1.1 riastrad /* 1297 1.1 riastrad * Set display0/1 priority up in the memory controller for 1298 1.1 riastrad * modes if the user specifies HIGH for displaypriority 1299 1.1 riastrad * option. 1300 1.1 riastrad */ 1301 1.1 riastrad if ((rdev->disp_priority == 2) && 1302 1.1 riastrad (rdev->family == CHIP_RV515)) { 1303 1.1 riastrad tmp = RREG32_MC(MC_MISC_LAT_TIMER); 1304 1.1 riastrad tmp &= ~MC_DISP1R_INIT_LAT_MASK; 1305 1.1 riastrad tmp &= ~MC_DISP0R_INIT_LAT_MASK; 1306 1.1 riastrad if (mode1) 1307 1.1 riastrad tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT); 1308 1.1 riastrad if (mode0) 1309 1.1 riastrad tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT); 1310 1.1 riastrad WREG32_MC(MC_MISC_LAT_TIMER, tmp); 1311 1.1 riastrad } 1312 1.1 riastrad rv515_bandwidth_avivo_update(rdev); 1313 1.1 riastrad } 1314