1 1.2 riastrad /* $NetBSD: rv515d.h,v 1.3 2021/12/18 23:45:43 riastradh Exp $ */ 2 1.2 riastrad 3 1.1 riastrad /* 4 1.1 riastrad * Copyright 2008 Advanced Micro Devices, Inc. 5 1.1 riastrad * Copyright 2008 Red Hat Inc. 6 1.1 riastrad * Copyright 2009 Jerome Glisse. 7 1.1 riastrad * 8 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 9 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 10 1.1 riastrad * to deal in the Software without restriction, including without limitation 11 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 12 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 13 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 14 1.1 riastrad * 15 1.1 riastrad * The above copyright notice and this permission notice shall be included in 16 1.1 riastrad * all copies or substantial portions of the Software. 17 1.1 riastrad * 18 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 22 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 23 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 24 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE. 25 1.1 riastrad * 26 1.1 riastrad * Authors: Dave Airlie 27 1.1 riastrad * Alex Deucher 28 1.1 riastrad * Jerome Glisse 29 1.1 riastrad */ 30 1.1 riastrad #ifndef __RV515D_H__ 31 1.1 riastrad #define __RV515D_H__ 32 1.1 riastrad 33 1.1 riastrad /* 34 1.1 riastrad * RV515 registers 35 1.1 riastrad */ 36 1.1 riastrad #define PCIE_INDEX 0x0030 37 1.1 riastrad #define PCIE_DATA 0x0034 38 1.1 riastrad #define MC_IND_INDEX 0x0070 39 1.1 riastrad #define MC_IND_WR_EN (1 << 24) 40 1.1 riastrad #define MC_IND_DATA 0x0074 41 1.1 riastrad #define RBBM_SOFT_RESET 0x00F0 42 1.1 riastrad #define CONFIG_MEMSIZE 0x00F8 43 1.1 riastrad #define HDP_FB_LOCATION 0x0134 44 1.1 riastrad #define CP_CSQ_CNTL 0x0740 45 1.1 riastrad #define CP_CSQ_MODE 0x0744 46 1.1 riastrad #define CP_CSQ_ADDR 0x07F0 47 1.1 riastrad #define CP_CSQ_DATA 0x07F4 48 1.1 riastrad #define CP_CSQ_STAT 0x07F8 49 1.1 riastrad #define CP_CSQ2_STAT 0x07FC 50 1.1 riastrad #define RBBM_STATUS 0x0E40 51 1.1 riastrad #define DST_PIPE_CONFIG 0x170C 52 1.1 riastrad #define WAIT_UNTIL 0x1720 53 1.1 riastrad #define WAIT_2D_IDLE (1 << 14) 54 1.1 riastrad #define WAIT_3D_IDLE (1 << 15) 55 1.1 riastrad #define WAIT_2D_IDLECLEAN (1 << 16) 56 1.1 riastrad #define WAIT_3D_IDLECLEAN (1 << 17) 57 1.1 riastrad #define ISYNC_CNTL 0x1724 58 1.1 riastrad #define ISYNC_ANY2D_IDLE3D (1 << 0) 59 1.1 riastrad #define ISYNC_ANY3D_IDLE2D (1 << 1) 60 1.1 riastrad #define ISYNC_TRIG2D_IDLE3D (1 << 2) 61 1.1 riastrad #define ISYNC_TRIG3D_IDLE2D (1 << 3) 62 1.1 riastrad #define ISYNC_WAIT_IDLEGUI (1 << 4) 63 1.1 riastrad #define ISYNC_CPSCRATCH_IDLEGUI (1 << 5) 64 1.1 riastrad #define VAP_INDEX_OFFSET 0x208C 65 1.1 riastrad #define VAP_PVS_STATE_FLUSH_REG 0x2284 66 1.1 riastrad #define GB_ENABLE 0x4008 67 1.1 riastrad #define GB_MSPOS0 0x4010 68 1.1 riastrad #define MS_X0_SHIFT 0 69 1.1 riastrad #define MS_Y0_SHIFT 4 70 1.1 riastrad #define MS_X1_SHIFT 8 71 1.1 riastrad #define MS_Y1_SHIFT 12 72 1.1 riastrad #define MS_X2_SHIFT 16 73 1.1 riastrad #define MS_Y2_SHIFT 20 74 1.1 riastrad #define MSBD0_Y_SHIFT 24 75 1.1 riastrad #define MSBD0_X_SHIFT 28 76 1.1 riastrad #define GB_MSPOS1 0x4014 77 1.1 riastrad #define MS_X3_SHIFT 0 78 1.1 riastrad #define MS_Y3_SHIFT 4 79 1.1 riastrad #define MS_X4_SHIFT 8 80 1.1 riastrad #define MS_Y4_SHIFT 12 81 1.1 riastrad #define MS_X5_SHIFT 16 82 1.1 riastrad #define MS_Y5_SHIFT 20 83 1.1 riastrad #define MSBD1_SHIFT 24 84 1.1 riastrad #define GB_TILE_CONFIG 0x4018 85 1.1 riastrad #define ENABLE_TILING (1 << 0) 86 1.1 riastrad #define PIPE_COUNT_MASK 0x0000000E 87 1.1 riastrad #define PIPE_COUNT_SHIFT 1 88 1.1 riastrad #define TILE_SIZE_8 (0 << 4) 89 1.1 riastrad #define TILE_SIZE_16 (1 << 4) 90 1.1 riastrad #define TILE_SIZE_32 (2 << 4) 91 1.1 riastrad #define SUBPIXEL_1_12 (0 << 16) 92 1.1 riastrad #define SUBPIXEL_1_16 (1 << 16) 93 1.1 riastrad #define GB_SELECT 0x401C 94 1.1 riastrad #define GB_AA_CONFIG 0x4020 95 1.1 riastrad #define GB_PIPE_SELECT 0x402C 96 1.1 riastrad #define GA_ENHANCE 0x4274 97 1.1 riastrad #define GA_DEADLOCK_CNTL (1 << 0) 98 1.1 riastrad #define GA_FASTSYNC_CNTL (1 << 1) 99 1.1 riastrad #define GA_POLY_MODE 0x4288 100 1.1 riastrad #define FRONT_PTYPE_POINT (0 << 4) 101 1.1 riastrad #define FRONT_PTYPE_LINE (1 << 4) 102 1.1 riastrad #define FRONT_PTYPE_TRIANGE (2 << 4) 103 1.1 riastrad #define BACK_PTYPE_POINT (0 << 7) 104 1.1 riastrad #define BACK_PTYPE_LINE (1 << 7) 105 1.1 riastrad #define BACK_PTYPE_TRIANGE (2 << 7) 106 1.1 riastrad #define GA_ROUND_MODE 0x428C 107 1.1 riastrad #define GEOMETRY_ROUND_TRUNC (0 << 0) 108 1.1 riastrad #define GEOMETRY_ROUND_NEAREST (1 << 0) 109 1.1 riastrad #define COLOR_ROUND_TRUNC (0 << 2) 110 1.1 riastrad #define COLOR_ROUND_NEAREST (1 << 2) 111 1.1 riastrad #define SU_REG_DEST 0x42C8 112 1.1 riastrad #define RB3D_DSTCACHE_CTLSTAT 0x4E4C 113 1.1 riastrad #define RB3D_DC_FLUSH (2 << 0) 114 1.1 riastrad #define RB3D_DC_FREE (2 << 2) 115 1.1 riastrad #define RB3D_DC_FINISH (1 << 4) 116 1.1 riastrad #define ZB_ZCACHE_CTLSTAT 0x4F18 117 1.1 riastrad #define ZC_FLUSH (1 << 0) 118 1.1 riastrad #define ZC_FREE (1 << 1) 119 1.1 riastrad #define DC_LB_MEMORY_SPLIT 0x6520 120 1.1 riastrad #define DC_LB_MEMORY_SPLIT_MASK 0x00000003 121 1.1 riastrad #define DC_LB_MEMORY_SPLIT_SHIFT 0 122 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1HALF_D2HALF 0 123 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q 1 124 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1_ONLY 2 125 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q 3 126 1.1 riastrad #define DC_LB_MEMORY_SPLIT_SHIFT_MODE (1 << 2) 127 1.1 riastrad #define DC_LB_DISP1_END_ADR_SHIFT 4 128 1.1 riastrad #define DC_LB_DISP1_END_ADR_MASK 0x00007FF0 129 1.1 riastrad #define D1MODE_PRIORITY_A_CNT 0x6548 130 1.1 riastrad #define MODE_PRIORITY_MARK_MASK 0x00007FFF 131 1.1 riastrad #define MODE_PRIORITY_OFF (1 << 16) 132 1.1 riastrad #define MODE_PRIORITY_ALWAYS_ON (1 << 20) 133 1.1 riastrad #define MODE_PRIORITY_FORCE_MASK (1 << 24) 134 1.1 riastrad #define D1MODE_PRIORITY_B_CNT 0x654C 135 1.1 riastrad #define LB_MAX_REQ_OUTSTANDING 0x6D58 136 1.1 riastrad #define LB_D1_MAX_REQ_OUTSTANDING_MASK 0x0000000F 137 1.1 riastrad #define LB_D1_MAX_REQ_OUTSTANDING_SHIFT 0 138 1.1 riastrad #define LB_D2_MAX_REQ_OUTSTANDING_MASK 0x000F0000 139 1.1 riastrad #define LB_D2_MAX_REQ_OUTSTANDING_SHIFT 16 140 1.1 riastrad #define D2MODE_PRIORITY_A_CNT 0x6D48 141 1.1 riastrad #define D2MODE_PRIORITY_B_CNT 0x6D4C 142 1.1 riastrad 143 1.1 riastrad /* ix[MC] registers */ 144 1.1 riastrad #define MC_FB_LOCATION 0x01 145 1.1 riastrad #define MC_FB_START_MASK 0x0000FFFF 146 1.1 riastrad #define MC_FB_START_SHIFT 0 147 1.1 riastrad #define MC_FB_TOP_MASK 0xFFFF0000 148 1.1 riastrad #define MC_FB_TOP_SHIFT 16 149 1.1 riastrad #define MC_AGP_LOCATION 0x02 150 1.1 riastrad #define MC_AGP_START_MASK 0x0000FFFF 151 1.1 riastrad #define MC_AGP_START_SHIFT 0 152 1.1 riastrad #define MC_AGP_TOP_MASK 0xFFFF0000 153 1.1 riastrad #define MC_AGP_TOP_SHIFT 16 154 1.1 riastrad #define MC_AGP_BASE 0x03 155 1.1 riastrad #define MC_AGP_BASE_2 0x04 156 1.1 riastrad #define MC_CNTL 0x5 157 1.1 riastrad #define MEM_NUM_CHANNELS_MASK 0x00000003 158 1.1 riastrad #define MC_STATUS 0x08 159 1.1 riastrad #define MC_STATUS_IDLE (1 << 4) 160 1.1 riastrad #define MC_MISC_LAT_TIMER 0x09 161 1.1 riastrad #define MC_CPR_INIT_LAT_MASK 0x0000000F 162 1.1 riastrad #define MC_VF_INIT_LAT_MASK 0x000000F0 163 1.1 riastrad #define MC_DISP0R_INIT_LAT_MASK 0x00000F00 164 1.1 riastrad #define MC_DISP0R_INIT_LAT_SHIFT 8 165 1.1 riastrad #define MC_DISP1R_INIT_LAT_MASK 0x0000F000 166 1.1 riastrad #define MC_DISP1R_INIT_LAT_SHIFT 12 167 1.1 riastrad #define MC_FIXED_INIT_LAT_MASK 0x000F0000 168 1.1 riastrad #define MC_E2R_INIT_LAT_MASK 0x00F00000 169 1.1 riastrad #define SAME_PAGE_PRIO_MASK 0x0F000000 170 1.1 riastrad #define MC_GLOBW_INIT_LAT_MASK 0xF0000000 171 1.1 riastrad 172 1.1 riastrad 173 1.1 riastrad /* 174 1.1 riastrad * PM4 packet 175 1.1 riastrad */ 176 1.1 riastrad #define CP_PACKET0 0x00000000 177 1.1 riastrad #define PACKET0_BASE_INDEX_SHIFT 0 178 1.1 riastrad #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0) 179 1.1 riastrad #define PACKET0_COUNT_SHIFT 16 180 1.1 riastrad #define PACKET0_COUNT_MASK (0x3fff << 16) 181 1.1 riastrad #define CP_PACKET1 0x40000000 182 1.1 riastrad #define CP_PACKET2 0x80000000 183 1.1 riastrad #define PACKET2_PAD_SHIFT 0 184 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0) 185 1.1 riastrad #define CP_PACKET3 0xC0000000 186 1.1 riastrad #define PACKET3_IT_OPCODE_SHIFT 8 187 1.1 riastrad #define PACKET3_IT_OPCODE_MASK (0xff << 8) 188 1.1 riastrad #define PACKET3_COUNT_SHIFT 16 189 1.1 riastrad #define PACKET3_COUNT_MASK (0x3fff << 16) 190 1.1 riastrad /* PACKET3 op code */ 191 1.1 riastrad #define PACKET3_NOP 0x10 192 1.1 riastrad #define PACKET3_3D_DRAW_VBUF 0x28 193 1.1 riastrad #define PACKET3_3D_DRAW_IMMD 0x29 194 1.1 riastrad #define PACKET3_3D_DRAW_INDX 0x2A 195 1.1 riastrad #define PACKET3_3D_LOAD_VBPNTR 0x2F 196 1.1 riastrad #define PACKET3_INDX_BUFFER 0x33 197 1.1 riastrad #define PACKET3_3D_DRAW_VBUF_2 0x34 198 1.1 riastrad #define PACKET3_3D_DRAW_IMMD_2 0x35 199 1.1 riastrad #define PACKET3_3D_DRAW_INDX_2 0x36 200 1.1 riastrad #define PACKET3_BITBLT_MULTI 0x9B 201 1.1 riastrad 202 1.1 riastrad #define PACKET0(reg, n) (CP_PACKET0 | \ 203 1.1 riastrad REG_SET(PACKET0_BASE_INDEX, (reg) >> 2) | \ 204 1.1 riastrad REG_SET(PACKET0_COUNT, (n))) 205 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 206 1.1 riastrad #define PACKET3(op, n) (CP_PACKET3 | \ 207 1.1 riastrad REG_SET(PACKET3_IT_OPCODE, (op)) | \ 208 1.1 riastrad REG_SET(PACKET3_COUNT, (n))) 209 1.1 riastrad 210 1.1 riastrad /* Registers */ 211 1.1 riastrad #define R_0000F0_RBBM_SOFT_RESET 0x0000F0 212 1.1 riastrad #define S_0000F0_SOFT_RESET_CP(x) (((x) & 0x1) << 0) 213 1.1 riastrad #define G_0000F0_SOFT_RESET_CP(x) (((x) >> 0) & 0x1) 214 1.1 riastrad #define C_0000F0_SOFT_RESET_CP 0xFFFFFFFE 215 1.1 riastrad #define S_0000F0_SOFT_RESET_HI(x) (((x) & 0x1) << 1) 216 1.1 riastrad #define G_0000F0_SOFT_RESET_HI(x) (((x) >> 1) & 0x1) 217 1.1 riastrad #define C_0000F0_SOFT_RESET_HI 0xFFFFFFFD 218 1.1 riastrad #define S_0000F0_SOFT_RESET_VAP(x) (((x) & 0x1) << 2) 219 1.1 riastrad #define G_0000F0_SOFT_RESET_VAP(x) (((x) >> 2) & 0x1) 220 1.1 riastrad #define C_0000F0_SOFT_RESET_VAP 0xFFFFFFFB 221 1.1 riastrad #define S_0000F0_SOFT_RESET_RE(x) (((x) & 0x1) << 3) 222 1.1 riastrad #define G_0000F0_SOFT_RESET_RE(x) (((x) >> 3) & 0x1) 223 1.1 riastrad #define C_0000F0_SOFT_RESET_RE 0xFFFFFFF7 224 1.1 riastrad #define S_0000F0_SOFT_RESET_PP(x) (((x) & 0x1) << 4) 225 1.1 riastrad #define G_0000F0_SOFT_RESET_PP(x) (((x) >> 4) & 0x1) 226 1.1 riastrad #define C_0000F0_SOFT_RESET_PP 0xFFFFFFEF 227 1.1 riastrad #define S_0000F0_SOFT_RESET_E2(x) (((x) & 0x1) << 5) 228 1.1 riastrad #define G_0000F0_SOFT_RESET_E2(x) (((x) >> 5) & 0x1) 229 1.1 riastrad #define C_0000F0_SOFT_RESET_E2 0xFFFFFFDF 230 1.1 riastrad #define S_0000F0_SOFT_RESET_RB(x) (((x) & 0x1) << 6) 231 1.1 riastrad #define G_0000F0_SOFT_RESET_RB(x) (((x) >> 6) & 0x1) 232 1.1 riastrad #define C_0000F0_SOFT_RESET_RB 0xFFFFFFBF 233 1.1 riastrad #define S_0000F0_SOFT_RESET_HDP(x) (((x) & 0x1) << 7) 234 1.1 riastrad #define G_0000F0_SOFT_RESET_HDP(x) (((x) >> 7) & 0x1) 235 1.1 riastrad #define C_0000F0_SOFT_RESET_HDP 0xFFFFFF7F 236 1.1 riastrad #define S_0000F0_SOFT_RESET_MC(x) (((x) & 0x1) << 8) 237 1.1 riastrad #define G_0000F0_SOFT_RESET_MC(x) (((x) >> 8) & 0x1) 238 1.1 riastrad #define C_0000F0_SOFT_RESET_MC 0xFFFFFEFF 239 1.1 riastrad #define S_0000F0_SOFT_RESET_AIC(x) (((x) & 0x1) << 9) 240 1.1 riastrad #define G_0000F0_SOFT_RESET_AIC(x) (((x) >> 9) & 0x1) 241 1.1 riastrad #define C_0000F0_SOFT_RESET_AIC 0xFFFFFDFF 242 1.1 riastrad #define S_0000F0_SOFT_RESET_VIP(x) (((x) & 0x1) << 10) 243 1.1 riastrad #define G_0000F0_SOFT_RESET_VIP(x) (((x) >> 10) & 0x1) 244 1.1 riastrad #define C_0000F0_SOFT_RESET_VIP 0xFFFFFBFF 245 1.1 riastrad #define S_0000F0_SOFT_RESET_DISP(x) (((x) & 0x1) << 11) 246 1.1 riastrad #define G_0000F0_SOFT_RESET_DISP(x) (((x) >> 11) & 0x1) 247 1.1 riastrad #define C_0000F0_SOFT_RESET_DISP 0xFFFFF7FF 248 1.1 riastrad #define S_0000F0_SOFT_RESET_CG(x) (((x) & 0x1) << 12) 249 1.1 riastrad #define G_0000F0_SOFT_RESET_CG(x) (((x) >> 12) & 0x1) 250 1.1 riastrad #define C_0000F0_SOFT_RESET_CG 0xFFFFEFFF 251 1.1 riastrad #define S_0000F0_SOFT_RESET_GA(x) (((x) & 0x1) << 13) 252 1.1 riastrad #define G_0000F0_SOFT_RESET_GA(x) (((x) >> 13) & 0x1) 253 1.1 riastrad #define C_0000F0_SOFT_RESET_GA 0xFFFFDFFF 254 1.1 riastrad #define S_0000F0_SOFT_RESET_IDCT(x) (((x) & 0x1) << 14) 255 1.1 riastrad #define G_0000F0_SOFT_RESET_IDCT(x) (((x) >> 14) & 0x1) 256 1.1 riastrad #define C_0000F0_SOFT_RESET_IDCT 0xFFFFBFFF 257 1.1 riastrad #define R_0000F8_CONFIG_MEMSIZE 0x0000F8 258 1.1 riastrad #define S_0000F8_CONFIG_MEMSIZE(x) (((x) & 0xFFFFFFFF) << 0) 259 1.1 riastrad #define G_0000F8_CONFIG_MEMSIZE(x) (((x) >> 0) & 0xFFFFFFFF) 260 1.1 riastrad #define C_0000F8_CONFIG_MEMSIZE 0x00000000 261 1.1 riastrad #define R_000134_HDP_FB_LOCATION 0x000134 262 1.1 riastrad #define S_000134_HDP_FB_START(x) (((x) & 0xFFFF) << 0) 263 1.1 riastrad #define G_000134_HDP_FB_START(x) (((x) >> 0) & 0xFFFF) 264 1.1 riastrad #define C_000134_HDP_FB_START 0xFFFF0000 265 1.1 riastrad #define R_000300_VGA_RENDER_CONTROL 0x000300 266 1.1 riastrad #define S_000300_VGA_BLINK_RATE(x) (((x) & 0x1F) << 0) 267 1.1 riastrad #define G_000300_VGA_BLINK_RATE(x) (((x) >> 0) & 0x1F) 268 1.1 riastrad #define C_000300_VGA_BLINK_RATE 0xFFFFFFE0 269 1.1 riastrad #define S_000300_VGA_BLINK_MODE(x) (((x) & 0x3) << 5) 270 1.1 riastrad #define G_000300_VGA_BLINK_MODE(x) (((x) >> 5) & 0x3) 271 1.1 riastrad #define C_000300_VGA_BLINK_MODE 0xFFFFFF9F 272 1.1 riastrad #define S_000300_VGA_CURSOR_BLINK_INVERT(x) (((x) & 0x1) << 7) 273 1.1 riastrad #define G_000300_VGA_CURSOR_BLINK_INVERT(x) (((x) >> 7) & 0x1) 274 1.1 riastrad #define C_000300_VGA_CURSOR_BLINK_INVERT 0xFFFFFF7F 275 1.1 riastrad #define S_000300_VGA_EXTD_ADDR_COUNT_ENABLE(x) (((x) & 0x1) << 8) 276 1.1 riastrad #define G_000300_VGA_EXTD_ADDR_COUNT_ENABLE(x) (((x) >> 8) & 0x1) 277 1.1 riastrad #define C_000300_VGA_EXTD_ADDR_COUNT_ENABLE 0xFFFFFEFF 278 1.1 riastrad #define S_000300_VGA_VSTATUS_CNTL(x) (((x) & 0x3) << 16) 279 1.1 riastrad #define G_000300_VGA_VSTATUS_CNTL(x) (((x) >> 16) & 0x3) 280 1.1 riastrad #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF 281 1.1 riastrad #define S_000300_VGA_LOCK_8DOT(x) (((x) & 0x1) << 24) 282 1.1 riastrad #define G_000300_VGA_LOCK_8DOT(x) (((x) >> 24) & 0x1) 283 1.1 riastrad #define C_000300_VGA_LOCK_8DOT 0xFEFFFFFF 284 1.1 riastrad #define S_000300_VGAREG_LINECMP_COMPATIBILITY_SEL(x) (((x) & 0x1) << 25) 285 1.1 riastrad #define G_000300_VGAREG_LINECMP_COMPATIBILITY_SEL(x) (((x) >> 25) & 0x1) 286 1.1 riastrad #define C_000300_VGAREG_LINECMP_COMPATIBILITY_SEL 0xFDFFFFFF 287 1.1 riastrad #define R_000310_VGA_MEMORY_BASE_ADDRESS 0x000310 288 1.1 riastrad #define S_000310_VGA_MEMORY_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 289 1.1 riastrad #define G_000310_VGA_MEMORY_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 290 1.1 riastrad #define C_000310_VGA_MEMORY_BASE_ADDRESS 0x00000000 291 1.1 riastrad #define R_000328_VGA_HDP_CONTROL 0x000328 292 1.1 riastrad #define S_000328_VGA_MEM_PAGE_SELECT_EN(x) (((x) & 0x1) << 0) 293 1.1 riastrad #define G_000328_VGA_MEM_PAGE_SELECT_EN(x) (((x) >> 0) & 0x1) 294 1.1 riastrad #define C_000328_VGA_MEM_PAGE_SELECT_EN 0xFFFFFFFE 295 1.1 riastrad #define S_000328_VGA_RBBM_LOCK_DISABLE(x) (((x) & 0x1) << 8) 296 1.1 riastrad #define G_000328_VGA_RBBM_LOCK_DISABLE(x) (((x) >> 8) & 0x1) 297 1.1 riastrad #define C_000328_VGA_RBBM_LOCK_DISABLE 0xFFFFFEFF 298 1.1 riastrad #define S_000328_VGA_SOFT_RESET(x) (((x) & 0x1) << 16) 299 1.1 riastrad #define G_000328_VGA_SOFT_RESET(x) (((x) >> 16) & 0x1) 300 1.1 riastrad #define C_000328_VGA_SOFT_RESET 0xFFFEFFFF 301 1.1 riastrad #define S_000328_VGA_TEST_RESET_CONTROL(x) (((x) & 0x1) << 24) 302 1.1 riastrad #define G_000328_VGA_TEST_RESET_CONTROL(x) (((x) >> 24) & 0x1) 303 1.1 riastrad #define C_000328_VGA_TEST_RESET_CONTROL 0xFEFFFFFF 304 1.1 riastrad #define R_000330_D1VGA_CONTROL 0x000330 305 1.1 riastrad #define S_000330_D1VGA_MODE_ENABLE(x) (((x) & 0x1) << 0) 306 1.1 riastrad #define G_000330_D1VGA_MODE_ENABLE(x) (((x) >> 0) & 0x1) 307 1.1 riastrad #define C_000330_D1VGA_MODE_ENABLE 0xFFFFFFFE 308 1.1 riastrad #define S_000330_D1VGA_TIMING_SELECT(x) (((x) & 0x1) << 8) 309 1.1 riastrad #define G_000330_D1VGA_TIMING_SELECT(x) (((x) >> 8) & 0x1) 310 1.1 riastrad #define C_000330_D1VGA_TIMING_SELECT 0xFFFFFEFF 311 1.1 riastrad #define S_000330_D1VGA_SYNC_POLARITY_SELECT(x) (((x) & 0x1) << 9) 312 1.1 riastrad #define G_000330_D1VGA_SYNC_POLARITY_SELECT(x) (((x) >> 9) & 0x1) 313 1.1 riastrad #define C_000330_D1VGA_SYNC_POLARITY_SELECT 0xFFFFFDFF 314 1.1 riastrad #define S_000330_D1VGA_OVERSCAN_TIMING_SELECT(x) (((x) & 0x1) << 10) 315 1.1 riastrad #define G_000330_D1VGA_OVERSCAN_TIMING_SELECT(x) (((x) >> 10) & 0x1) 316 1.1 riastrad #define C_000330_D1VGA_OVERSCAN_TIMING_SELECT 0xFFFFFBFF 317 1.1 riastrad #define S_000330_D1VGA_OVERSCAN_COLOR_EN(x) (((x) & 0x1) << 16) 318 1.1 riastrad #define G_000330_D1VGA_OVERSCAN_COLOR_EN(x) (((x) >> 16) & 0x1) 319 1.1 riastrad #define C_000330_D1VGA_OVERSCAN_COLOR_EN 0xFFFEFFFF 320 1.1 riastrad #define S_000330_D1VGA_ROTATE(x) (((x) & 0x3) << 24) 321 1.1 riastrad #define G_000330_D1VGA_ROTATE(x) (((x) >> 24) & 0x3) 322 1.1 riastrad #define C_000330_D1VGA_ROTATE 0xFCFFFFFF 323 1.1 riastrad #define R_000338_D2VGA_CONTROL 0x000338 324 1.1 riastrad #define S_000338_D2VGA_MODE_ENABLE(x) (((x) & 0x1) << 0) 325 1.1 riastrad #define G_000338_D2VGA_MODE_ENABLE(x) (((x) >> 0) & 0x1) 326 1.1 riastrad #define C_000338_D2VGA_MODE_ENABLE 0xFFFFFFFE 327 1.1 riastrad #define S_000338_D2VGA_TIMING_SELECT(x) (((x) & 0x1) << 8) 328 1.1 riastrad #define G_000338_D2VGA_TIMING_SELECT(x) (((x) >> 8) & 0x1) 329 1.1 riastrad #define C_000338_D2VGA_TIMING_SELECT 0xFFFFFEFF 330 1.1 riastrad #define S_000338_D2VGA_SYNC_POLARITY_SELECT(x) (((x) & 0x1) << 9) 331 1.1 riastrad #define G_000338_D2VGA_SYNC_POLARITY_SELECT(x) (((x) >> 9) & 0x1) 332 1.1 riastrad #define C_000338_D2VGA_SYNC_POLARITY_SELECT 0xFFFFFDFF 333 1.1 riastrad #define S_000338_D2VGA_OVERSCAN_TIMING_SELECT(x) (((x) & 0x1) << 10) 334 1.1 riastrad #define G_000338_D2VGA_OVERSCAN_TIMING_SELECT(x) (((x) >> 10) & 0x1) 335 1.1 riastrad #define C_000338_D2VGA_OVERSCAN_TIMING_SELECT 0xFFFFFBFF 336 1.1 riastrad #define S_000338_D2VGA_OVERSCAN_COLOR_EN(x) (((x) & 0x1) << 16) 337 1.1 riastrad #define G_000338_D2VGA_OVERSCAN_COLOR_EN(x) (((x) >> 16) & 0x1) 338 1.1 riastrad #define C_000338_D2VGA_OVERSCAN_COLOR_EN 0xFFFEFFFF 339 1.1 riastrad #define S_000338_D2VGA_ROTATE(x) (((x) & 0x3) << 24) 340 1.1 riastrad #define G_000338_D2VGA_ROTATE(x) (((x) >> 24) & 0x3) 341 1.1 riastrad #define C_000338_D2VGA_ROTATE 0xFCFFFFFF 342 1.1 riastrad #define R_0007C0_CP_STAT 0x0007C0 343 1.1 riastrad #define S_0007C0_MRU_BUSY(x) (((x) & 0x1) << 0) 344 1.1 riastrad #define G_0007C0_MRU_BUSY(x) (((x) >> 0) & 0x1) 345 1.1 riastrad #define C_0007C0_MRU_BUSY 0xFFFFFFFE 346 1.1 riastrad #define S_0007C0_MWU_BUSY(x) (((x) & 0x1) << 1) 347 1.1 riastrad #define G_0007C0_MWU_BUSY(x) (((x) >> 1) & 0x1) 348 1.1 riastrad #define C_0007C0_MWU_BUSY 0xFFFFFFFD 349 1.1 riastrad #define S_0007C0_RSIU_BUSY(x) (((x) & 0x1) << 2) 350 1.1 riastrad #define G_0007C0_RSIU_BUSY(x) (((x) >> 2) & 0x1) 351 1.1 riastrad #define C_0007C0_RSIU_BUSY 0xFFFFFFFB 352 1.1 riastrad #define S_0007C0_RCIU_BUSY(x) (((x) & 0x1) << 3) 353 1.1 riastrad #define G_0007C0_RCIU_BUSY(x) (((x) >> 3) & 0x1) 354 1.1 riastrad #define C_0007C0_RCIU_BUSY 0xFFFFFFF7 355 1.1 riastrad #define S_0007C0_CSF_PRIMARY_BUSY(x) (((x) & 0x1) << 9) 356 1.1 riastrad #define G_0007C0_CSF_PRIMARY_BUSY(x) (((x) >> 9) & 0x1) 357 1.1 riastrad #define C_0007C0_CSF_PRIMARY_BUSY 0xFFFFFDFF 358 1.1 riastrad #define S_0007C0_CSF_INDIRECT_BUSY(x) (((x) & 0x1) << 10) 359 1.1 riastrad #define G_0007C0_CSF_INDIRECT_BUSY(x) (((x) >> 10) & 0x1) 360 1.1 riastrad #define C_0007C0_CSF_INDIRECT_BUSY 0xFFFFFBFF 361 1.1 riastrad #define S_0007C0_CSQ_PRIMARY_BUSY(x) (((x) & 0x1) << 11) 362 1.1 riastrad #define G_0007C0_CSQ_PRIMARY_BUSY(x) (((x) >> 11) & 0x1) 363 1.1 riastrad #define C_0007C0_CSQ_PRIMARY_BUSY 0xFFFFF7FF 364 1.1 riastrad #define S_0007C0_CSQ_INDIRECT_BUSY(x) (((x) & 0x1) << 12) 365 1.1 riastrad #define G_0007C0_CSQ_INDIRECT_BUSY(x) (((x) >> 12) & 0x1) 366 1.1 riastrad #define C_0007C0_CSQ_INDIRECT_BUSY 0xFFFFEFFF 367 1.1 riastrad #define S_0007C0_CSI_BUSY(x) (((x) & 0x1) << 13) 368 1.1 riastrad #define G_0007C0_CSI_BUSY(x) (((x) >> 13) & 0x1) 369 1.1 riastrad #define C_0007C0_CSI_BUSY 0xFFFFDFFF 370 1.1 riastrad #define S_0007C0_CSF_INDIRECT2_BUSY(x) (((x) & 0x1) << 14) 371 1.1 riastrad #define G_0007C0_CSF_INDIRECT2_BUSY(x) (((x) >> 14) & 0x1) 372 1.1 riastrad #define C_0007C0_CSF_INDIRECT2_BUSY 0xFFFFBFFF 373 1.1 riastrad #define S_0007C0_CSQ_INDIRECT2_BUSY(x) (((x) & 0x1) << 15) 374 1.1 riastrad #define G_0007C0_CSQ_INDIRECT2_BUSY(x) (((x) >> 15) & 0x1) 375 1.1 riastrad #define C_0007C0_CSQ_INDIRECT2_BUSY 0xFFFF7FFF 376 1.1 riastrad #define S_0007C0_GUIDMA_BUSY(x) (((x) & 0x1) << 28) 377 1.1 riastrad #define G_0007C0_GUIDMA_BUSY(x) (((x) >> 28) & 0x1) 378 1.1 riastrad #define C_0007C0_GUIDMA_BUSY 0xEFFFFFFF 379 1.1 riastrad #define S_0007C0_VIDDMA_BUSY(x) (((x) & 0x1) << 29) 380 1.1 riastrad #define G_0007C0_VIDDMA_BUSY(x) (((x) >> 29) & 0x1) 381 1.1 riastrad #define C_0007C0_VIDDMA_BUSY 0xDFFFFFFF 382 1.1 riastrad #define S_0007C0_CMDSTRM_BUSY(x) (((x) & 0x1) << 30) 383 1.1 riastrad #define G_0007C0_CMDSTRM_BUSY(x) (((x) >> 30) & 0x1) 384 1.1 riastrad #define C_0007C0_CMDSTRM_BUSY 0xBFFFFFFF 385 1.1 riastrad #define S_0007C0_CP_BUSY(x) (((x) & 0x1) << 31) 386 1.1 riastrad #define G_0007C0_CP_BUSY(x) (((x) >> 31) & 0x1) 387 1.1 riastrad #define C_0007C0_CP_BUSY 0x7FFFFFFF 388 1.1 riastrad #define R_000E40_RBBM_STATUS 0x000E40 389 1.1 riastrad #define S_000E40_CMDFIFO_AVAIL(x) (((x) & 0x7F) << 0) 390 1.1 riastrad #define G_000E40_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x7F) 391 1.1 riastrad #define C_000E40_CMDFIFO_AVAIL 0xFFFFFF80 392 1.1 riastrad #define S_000E40_HIRQ_ON_RBB(x) (((x) & 0x1) << 8) 393 1.1 riastrad #define G_000E40_HIRQ_ON_RBB(x) (((x) >> 8) & 0x1) 394 1.1 riastrad #define C_000E40_HIRQ_ON_RBB 0xFFFFFEFF 395 1.1 riastrad #define S_000E40_CPRQ_ON_RBB(x) (((x) & 0x1) << 9) 396 1.1 riastrad #define G_000E40_CPRQ_ON_RBB(x) (((x) >> 9) & 0x1) 397 1.1 riastrad #define C_000E40_CPRQ_ON_RBB 0xFFFFFDFF 398 1.1 riastrad #define S_000E40_CFRQ_ON_RBB(x) (((x) & 0x1) << 10) 399 1.1 riastrad #define G_000E40_CFRQ_ON_RBB(x) (((x) >> 10) & 0x1) 400 1.1 riastrad #define C_000E40_CFRQ_ON_RBB 0xFFFFFBFF 401 1.1 riastrad #define S_000E40_HIRQ_IN_RTBUF(x) (((x) & 0x1) << 11) 402 1.1 riastrad #define G_000E40_HIRQ_IN_RTBUF(x) (((x) >> 11) & 0x1) 403 1.1 riastrad #define C_000E40_HIRQ_IN_RTBUF 0xFFFFF7FF 404 1.1 riastrad #define S_000E40_CPRQ_IN_RTBUF(x) (((x) & 0x1) << 12) 405 1.1 riastrad #define G_000E40_CPRQ_IN_RTBUF(x) (((x) >> 12) & 0x1) 406 1.1 riastrad #define C_000E40_CPRQ_IN_RTBUF 0xFFFFEFFF 407 1.1 riastrad #define S_000E40_CFRQ_IN_RTBUF(x) (((x) & 0x1) << 13) 408 1.1 riastrad #define G_000E40_CFRQ_IN_RTBUF(x) (((x) >> 13) & 0x1) 409 1.1 riastrad #define C_000E40_CFRQ_IN_RTBUF 0xFFFFDFFF 410 1.1 riastrad #define S_000E40_CF_PIPE_BUSY(x) (((x) & 0x1) << 14) 411 1.1 riastrad #define G_000E40_CF_PIPE_BUSY(x) (((x) >> 14) & 0x1) 412 1.1 riastrad #define C_000E40_CF_PIPE_BUSY 0xFFFFBFFF 413 1.1 riastrad #define S_000E40_ENG_EV_BUSY(x) (((x) & 0x1) << 15) 414 1.1 riastrad #define G_000E40_ENG_EV_BUSY(x) (((x) >> 15) & 0x1) 415 1.1 riastrad #define C_000E40_ENG_EV_BUSY 0xFFFF7FFF 416 1.1 riastrad #define S_000E40_CP_CMDSTRM_BUSY(x) (((x) & 0x1) << 16) 417 1.1 riastrad #define G_000E40_CP_CMDSTRM_BUSY(x) (((x) >> 16) & 0x1) 418 1.1 riastrad #define C_000E40_CP_CMDSTRM_BUSY 0xFFFEFFFF 419 1.1 riastrad #define S_000E40_E2_BUSY(x) (((x) & 0x1) << 17) 420 1.1 riastrad #define G_000E40_E2_BUSY(x) (((x) >> 17) & 0x1) 421 1.1 riastrad #define C_000E40_E2_BUSY 0xFFFDFFFF 422 1.1 riastrad #define S_000E40_RB2D_BUSY(x) (((x) & 0x1) << 18) 423 1.1 riastrad #define G_000E40_RB2D_BUSY(x) (((x) >> 18) & 0x1) 424 1.1 riastrad #define C_000E40_RB2D_BUSY 0xFFFBFFFF 425 1.1 riastrad #define S_000E40_RB3D_BUSY(x) (((x) & 0x1) << 19) 426 1.1 riastrad #define G_000E40_RB3D_BUSY(x) (((x) >> 19) & 0x1) 427 1.1 riastrad #define C_000E40_RB3D_BUSY 0xFFF7FFFF 428 1.1 riastrad #define S_000E40_VAP_BUSY(x) (((x) & 0x1) << 20) 429 1.1 riastrad #define G_000E40_VAP_BUSY(x) (((x) >> 20) & 0x1) 430 1.1 riastrad #define C_000E40_VAP_BUSY 0xFFEFFFFF 431 1.1 riastrad #define S_000E40_RE_BUSY(x) (((x) & 0x1) << 21) 432 1.1 riastrad #define G_000E40_RE_BUSY(x) (((x) >> 21) & 0x1) 433 1.1 riastrad #define C_000E40_RE_BUSY 0xFFDFFFFF 434 1.1 riastrad #define S_000E40_TAM_BUSY(x) (((x) & 0x1) << 22) 435 1.1 riastrad #define G_000E40_TAM_BUSY(x) (((x) >> 22) & 0x1) 436 1.1 riastrad #define C_000E40_TAM_BUSY 0xFFBFFFFF 437 1.1 riastrad #define S_000E40_TDM_BUSY(x) (((x) & 0x1) << 23) 438 1.1 riastrad #define G_000E40_TDM_BUSY(x) (((x) >> 23) & 0x1) 439 1.1 riastrad #define C_000E40_TDM_BUSY 0xFF7FFFFF 440 1.1 riastrad #define S_000E40_PB_BUSY(x) (((x) & 0x1) << 24) 441 1.1 riastrad #define G_000E40_PB_BUSY(x) (((x) >> 24) & 0x1) 442 1.1 riastrad #define C_000E40_PB_BUSY 0xFEFFFFFF 443 1.1 riastrad #define S_000E40_TIM_BUSY(x) (((x) & 0x1) << 25) 444 1.1 riastrad #define G_000E40_TIM_BUSY(x) (((x) >> 25) & 0x1) 445 1.1 riastrad #define C_000E40_TIM_BUSY 0xFDFFFFFF 446 1.1 riastrad #define S_000E40_GA_BUSY(x) (((x) & 0x1) << 26) 447 1.1 riastrad #define G_000E40_GA_BUSY(x) (((x) >> 26) & 0x1) 448 1.1 riastrad #define C_000E40_GA_BUSY 0xFBFFFFFF 449 1.1 riastrad #define S_000E40_CBA2D_BUSY(x) (((x) & 0x1) << 27) 450 1.1 riastrad #define G_000E40_CBA2D_BUSY(x) (((x) >> 27) & 0x1) 451 1.1 riastrad #define C_000E40_CBA2D_BUSY 0xF7FFFFFF 452 1.1 riastrad #define S_000E40_RBBM_HIBUSY(x) (((x) & 0x1) << 28) 453 1.1 riastrad #define G_000E40_RBBM_HIBUSY(x) (((x) >> 28) & 0x1) 454 1.1 riastrad #define C_000E40_RBBM_HIBUSY 0xEFFFFFFF 455 1.1 riastrad #define S_000E40_SKID_CFBUSY(x) (((x) & 0x1) << 29) 456 1.1 riastrad #define G_000E40_SKID_CFBUSY(x) (((x) >> 29) & 0x1) 457 1.1 riastrad #define C_000E40_SKID_CFBUSY 0xDFFFFFFF 458 1.1 riastrad #define S_000E40_VAP_VF_BUSY(x) (((x) & 0x1) << 30) 459 1.1 riastrad #define G_000E40_VAP_VF_BUSY(x) (((x) >> 30) & 0x1) 460 1.1 riastrad #define C_000E40_VAP_VF_BUSY 0xBFFFFFFF 461 1.1 riastrad #define S_000E40_GUI_ACTIVE(x) (((x) & 0x1) << 31) 462 1.1 riastrad #define G_000E40_GUI_ACTIVE(x) (((x) >> 31) & 0x1) 463 1.1 riastrad #define C_000E40_GUI_ACTIVE 0x7FFFFFFF 464 1.1 riastrad #define R_006080_D1CRTC_CONTROL 0x006080 465 1.1 riastrad #define S_006080_D1CRTC_MASTER_EN(x) (((x) & 0x1) << 0) 466 1.1 riastrad #define G_006080_D1CRTC_MASTER_EN(x) (((x) >> 0) & 0x1) 467 1.1 riastrad #define C_006080_D1CRTC_MASTER_EN 0xFFFFFFFE 468 1.1 riastrad #define S_006080_D1CRTC_SYNC_RESET_SEL(x) (((x) & 0x1) << 4) 469 1.1 riastrad #define G_006080_D1CRTC_SYNC_RESET_SEL(x) (((x) >> 4) & 0x1) 470 1.1 riastrad #define C_006080_D1CRTC_SYNC_RESET_SEL 0xFFFFFFEF 471 1.1 riastrad #define S_006080_D1CRTC_DISABLE_POINT_CNTL(x) (((x) & 0x3) << 8) 472 1.1 riastrad #define G_006080_D1CRTC_DISABLE_POINT_CNTL(x) (((x) >> 8) & 0x3) 473 1.1 riastrad #define C_006080_D1CRTC_DISABLE_POINT_CNTL 0xFFFFFCFF 474 1.1 riastrad #define S_006080_D1CRTC_CURRENT_MASTER_EN_STATE(x) (((x) & 0x1) << 16) 475 1.1 riastrad #define G_006080_D1CRTC_CURRENT_MASTER_EN_STATE(x) (((x) >> 16) & 0x1) 476 1.1 riastrad #define C_006080_D1CRTC_CURRENT_MASTER_EN_STATE 0xFFFEFFFF 477 1.1 riastrad #define S_006080_D1CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) & 0x1) << 24) 478 1.1 riastrad #define G_006080_D1CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) >> 24) & 0x1) 479 1.1 riastrad #define C_006080_D1CRTC_DISP_READ_REQUEST_DISABLE 0xFEFFFFFF 480 1.1 riastrad #define R_0060E8_D1CRTC_UPDATE_LOCK 0x0060E8 481 1.1 riastrad #define S_0060E8_D1CRTC_UPDATE_LOCK(x) (((x) & 0x1) << 0) 482 1.1 riastrad #define G_0060E8_D1CRTC_UPDATE_LOCK(x) (((x) >> 0) & 0x1) 483 1.1 riastrad #define C_0060E8_D1CRTC_UPDATE_LOCK 0xFFFFFFFE 484 1.1 riastrad #define R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x006110 485 1.1 riastrad #define S_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 486 1.1 riastrad #define G_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 487 1.1 riastrad #define C_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x00000000 488 1.1 riastrad #define R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x006118 489 1.1 riastrad #define S_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 490 1.1 riastrad #define G_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 491 1.1 riastrad #define C_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x00000000 492 1.1 riastrad #define R_006880_D2CRTC_CONTROL 0x006880 493 1.1 riastrad #define S_006880_D2CRTC_MASTER_EN(x) (((x) & 0x1) << 0) 494 1.1 riastrad #define G_006880_D2CRTC_MASTER_EN(x) (((x) >> 0) & 0x1) 495 1.1 riastrad #define C_006880_D2CRTC_MASTER_EN 0xFFFFFFFE 496 1.1 riastrad #define S_006880_D2CRTC_SYNC_RESET_SEL(x) (((x) & 0x1) << 4) 497 1.1 riastrad #define G_006880_D2CRTC_SYNC_RESET_SEL(x) (((x) >> 4) & 0x1) 498 1.1 riastrad #define C_006880_D2CRTC_SYNC_RESET_SEL 0xFFFFFFEF 499 1.1 riastrad #define S_006880_D2CRTC_DISABLE_POINT_CNTL(x) (((x) & 0x3) << 8) 500 1.1 riastrad #define G_006880_D2CRTC_DISABLE_POINT_CNTL(x) (((x) >> 8) & 0x3) 501 1.1 riastrad #define C_006880_D2CRTC_DISABLE_POINT_CNTL 0xFFFFFCFF 502 1.1 riastrad #define S_006880_D2CRTC_CURRENT_MASTER_EN_STATE(x) (((x) & 0x1) << 16) 503 1.1 riastrad #define G_006880_D2CRTC_CURRENT_MASTER_EN_STATE(x) (((x) >> 16) & 0x1) 504 1.1 riastrad #define C_006880_D2CRTC_CURRENT_MASTER_EN_STATE 0xFFFEFFFF 505 1.1 riastrad #define S_006880_D2CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) & 0x1) << 24) 506 1.1 riastrad #define G_006880_D2CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) >> 24) & 0x1) 507 1.1 riastrad #define C_006880_D2CRTC_DISP_READ_REQUEST_DISABLE 0xFEFFFFFF 508 1.1 riastrad #define R_0068E8_D2CRTC_UPDATE_LOCK 0x0068E8 509 1.1 riastrad #define S_0068E8_D2CRTC_UPDATE_LOCK(x) (((x) & 0x1) << 0) 510 1.1 riastrad #define G_0068E8_D2CRTC_UPDATE_LOCK(x) (((x) >> 0) & 0x1) 511 1.1 riastrad #define C_0068E8_D2CRTC_UPDATE_LOCK 0xFFFFFFFE 512 1.1 riastrad #define R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x006910 513 1.1 riastrad #define S_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 514 1.1 riastrad #define G_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 515 1.1 riastrad #define C_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x00000000 516 1.1 riastrad #define R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x006918 517 1.1 riastrad #define S_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 518 1.1 riastrad #define G_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 519 1.1 riastrad #define C_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x00000000 520 1.1 riastrad 521 1.1 riastrad 522 1.1 riastrad #define R_000001_MC_FB_LOCATION 0x000001 523 1.1 riastrad #define S_000001_MC_FB_START(x) (((x) & 0xFFFF) << 0) 524 1.1 riastrad #define G_000001_MC_FB_START(x) (((x) >> 0) & 0xFFFF) 525 1.1 riastrad #define C_000001_MC_FB_START 0xFFFF0000 526 1.1 riastrad #define S_000001_MC_FB_TOP(x) (((x) & 0xFFFF) << 16) 527 1.1 riastrad #define G_000001_MC_FB_TOP(x) (((x) >> 16) & 0xFFFF) 528 1.1 riastrad #define C_000001_MC_FB_TOP 0x0000FFFF 529 1.1 riastrad #define R_000002_MC_AGP_LOCATION 0x000002 530 1.1 riastrad #define S_000002_MC_AGP_START(x) (((x) & 0xFFFF) << 0) 531 1.1 riastrad #define G_000002_MC_AGP_START(x) (((x) >> 0) & 0xFFFF) 532 1.1 riastrad #define C_000002_MC_AGP_START 0xFFFF0000 533 1.1 riastrad #define S_000002_MC_AGP_TOP(x) (((x) & 0xFFFF) << 16) 534 1.1 riastrad #define G_000002_MC_AGP_TOP(x) (((x) >> 16) & 0xFFFF) 535 1.1 riastrad #define C_000002_MC_AGP_TOP 0x0000FFFF 536 1.1 riastrad #define R_000003_MC_AGP_BASE 0x000003 537 1.1 riastrad #define S_000003_AGP_BASE_ADDR(x) (((x) & 0xFFFFFFFF) << 0) 538 1.1 riastrad #define G_000003_AGP_BASE_ADDR(x) (((x) >> 0) & 0xFFFFFFFF) 539 1.1 riastrad #define C_000003_AGP_BASE_ADDR 0x00000000 540 1.1 riastrad #define R_000004_MC_AGP_BASE_2 0x000004 541 1.1 riastrad #define S_000004_AGP_BASE_ADDR_2(x) (((x) & 0xF) << 0) 542 1.1 riastrad #define G_000004_AGP_BASE_ADDR_2(x) (((x) >> 0) & 0xF) 543 1.1 riastrad #define C_000004_AGP_BASE_ADDR_2 0xFFFFFFF0 544 1.1 riastrad 545 1.1 riastrad 546 1.1 riastrad #define R_00000F_CP_DYN_CNTL 0x00000F 547 1.1 riastrad #define S_00000F_CP_FORCEON(x) (((x) & 0x1) << 0) 548 1.1 riastrad #define G_00000F_CP_FORCEON(x) (((x) >> 0) & 0x1) 549 1.1 riastrad #define C_00000F_CP_FORCEON 0xFFFFFFFE 550 1.1 riastrad #define S_00000F_CP_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1) 551 1.1 riastrad #define G_00000F_CP_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1) 552 1.1 riastrad #define C_00000F_CP_MAX_DYN_STOP_LAT 0xFFFFFFFD 553 1.1 riastrad #define S_00000F_CP_CLOCK_STATUS(x) (((x) & 0x1) << 2) 554 1.1 riastrad #define G_00000F_CP_CLOCK_STATUS(x) (((x) >> 2) & 0x1) 555 1.1 riastrad #define C_00000F_CP_CLOCK_STATUS 0xFFFFFFFB 556 1.1 riastrad #define S_00000F_CP_PROG_SHUTOFF(x) (((x) & 0x1) << 3) 557 1.1 riastrad #define G_00000F_CP_PROG_SHUTOFF(x) (((x) >> 3) & 0x1) 558 1.1 riastrad #define C_00000F_CP_PROG_SHUTOFF 0xFFFFFFF7 559 1.1 riastrad #define S_00000F_CP_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4) 560 1.1 riastrad #define G_00000F_CP_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF) 561 1.1 riastrad #define C_00000F_CP_PROG_DELAY_VALUE 0xFFFFF00F 562 1.1 riastrad #define S_00000F_CP_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12) 563 1.1 riastrad #define G_00000F_CP_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF) 564 1.1 riastrad #define C_00000F_CP_LOWER_POWER_IDLE 0xFFF00FFF 565 1.1 riastrad #define S_00000F_CP_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20) 566 1.1 riastrad #define G_00000F_CP_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1) 567 1.1 riastrad #define C_00000F_CP_LOWER_POWER_IGNORE 0xFFEFFFFF 568 1.1 riastrad #define S_00000F_CP_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21) 569 1.1 riastrad #define G_00000F_CP_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1) 570 1.1 riastrad #define C_00000F_CP_NORMAL_POWER_IGNORE 0xFFDFFFFF 571 1.1 riastrad #define S_00000F_SPARE(x) (((x) & 0x3) << 22) 572 1.1 riastrad #define G_00000F_SPARE(x) (((x) >> 22) & 0x3) 573 1.1 riastrad #define C_00000F_SPARE 0xFF3FFFFF 574 1.1 riastrad #define S_00000F_CP_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24) 575 1.1 riastrad #define G_00000F_CP_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF) 576 1.1 riastrad #define C_00000F_CP_NORMAL_POWER_BUSY 0x00FFFFFF 577 1.1 riastrad #define R_000011_E2_DYN_CNTL 0x000011 578 1.1 riastrad #define S_000011_E2_FORCEON(x) (((x) & 0x1) << 0) 579 1.1 riastrad #define G_000011_E2_FORCEON(x) (((x) >> 0) & 0x1) 580 1.1 riastrad #define C_000011_E2_FORCEON 0xFFFFFFFE 581 1.1 riastrad #define S_000011_E2_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1) 582 1.1 riastrad #define G_000011_E2_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1) 583 1.1 riastrad #define C_000011_E2_MAX_DYN_STOP_LAT 0xFFFFFFFD 584 1.1 riastrad #define S_000011_E2_CLOCK_STATUS(x) (((x) & 0x1) << 2) 585 1.1 riastrad #define G_000011_E2_CLOCK_STATUS(x) (((x) >> 2) & 0x1) 586 1.1 riastrad #define C_000011_E2_CLOCK_STATUS 0xFFFFFFFB 587 1.1 riastrad #define S_000011_E2_PROG_SHUTOFF(x) (((x) & 0x1) << 3) 588 1.1 riastrad #define G_000011_E2_PROG_SHUTOFF(x) (((x) >> 3) & 0x1) 589 1.1 riastrad #define C_000011_E2_PROG_SHUTOFF 0xFFFFFFF7 590 1.1 riastrad #define S_000011_E2_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4) 591 1.1 riastrad #define G_000011_E2_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF) 592 1.1 riastrad #define C_000011_E2_PROG_DELAY_VALUE 0xFFFFF00F 593 1.1 riastrad #define S_000011_E2_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12) 594 1.1 riastrad #define G_000011_E2_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF) 595 1.1 riastrad #define C_000011_E2_LOWER_POWER_IDLE 0xFFF00FFF 596 1.1 riastrad #define S_000011_E2_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20) 597 1.1 riastrad #define G_000011_E2_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1) 598 1.1 riastrad #define C_000011_E2_LOWER_POWER_IGNORE 0xFFEFFFFF 599 1.1 riastrad #define S_000011_E2_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21) 600 1.1 riastrad #define G_000011_E2_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1) 601 1.1 riastrad #define C_000011_E2_NORMAL_POWER_IGNORE 0xFFDFFFFF 602 1.1 riastrad #define S_000011_SPARE(x) (((x) & 0x3) << 22) 603 1.1 riastrad #define G_000011_SPARE(x) (((x) >> 22) & 0x3) 604 1.1 riastrad #define C_000011_SPARE 0xFF3FFFFF 605 1.1 riastrad #define S_000011_E2_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24) 606 1.1 riastrad #define G_000011_E2_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF) 607 1.1 riastrad #define C_000011_E2_NORMAL_POWER_BUSY 0x00FFFFFF 608 1.1 riastrad #define R_000013_IDCT_DYN_CNTL 0x000013 609 1.1 riastrad #define S_000013_IDCT_FORCEON(x) (((x) & 0x1) << 0) 610 1.1 riastrad #define G_000013_IDCT_FORCEON(x) (((x) >> 0) & 0x1) 611 1.1 riastrad #define C_000013_IDCT_FORCEON 0xFFFFFFFE 612 1.1 riastrad #define S_000013_IDCT_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1) 613 1.1 riastrad #define G_000013_IDCT_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1) 614 1.1 riastrad #define C_000013_IDCT_MAX_DYN_STOP_LAT 0xFFFFFFFD 615 1.1 riastrad #define S_000013_IDCT_CLOCK_STATUS(x) (((x) & 0x1) << 2) 616 1.1 riastrad #define G_000013_IDCT_CLOCK_STATUS(x) (((x) >> 2) & 0x1) 617 1.1 riastrad #define C_000013_IDCT_CLOCK_STATUS 0xFFFFFFFB 618 1.1 riastrad #define S_000013_IDCT_PROG_SHUTOFF(x) (((x) & 0x1) << 3) 619 1.1 riastrad #define G_000013_IDCT_PROG_SHUTOFF(x) (((x) >> 3) & 0x1) 620 1.1 riastrad #define C_000013_IDCT_PROG_SHUTOFF 0xFFFFFFF7 621 1.1 riastrad #define S_000013_IDCT_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4) 622 1.1 riastrad #define G_000013_IDCT_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF) 623 1.1 riastrad #define C_000013_IDCT_PROG_DELAY_VALUE 0xFFFFF00F 624 1.1 riastrad #define S_000013_IDCT_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12) 625 1.1 riastrad #define G_000013_IDCT_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF) 626 1.1 riastrad #define C_000013_IDCT_LOWER_POWER_IDLE 0xFFF00FFF 627 1.1 riastrad #define S_000013_IDCT_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20) 628 1.1 riastrad #define G_000013_IDCT_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1) 629 1.1 riastrad #define C_000013_IDCT_LOWER_POWER_IGNORE 0xFFEFFFFF 630 1.1 riastrad #define S_000013_IDCT_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21) 631 1.1 riastrad #define G_000013_IDCT_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1) 632 1.1 riastrad #define C_000013_IDCT_NORMAL_POWER_IGNORE 0xFFDFFFFF 633 1.1 riastrad #define S_000013_SPARE(x) (((x) & 0x3) << 22) 634 1.1 riastrad #define G_000013_SPARE(x) (((x) >> 22) & 0x3) 635 1.1 riastrad #define C_000013_SPARE 0xFF3FFFFF 636 1.1 riastrad #define S_000013_IDCT_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24) 637 1.1 riastrad #define G_000013_IDCT_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF) 638 1.1 riastrad #define C_000013_IDCT_NORMAL_POWER_BUSY 0x00FFFFFF 639 1.1 riastrad 640 1.1 riastrad #endif 641