rv515d.h revision 1.1 1 1.1 riastrad /*
2 1.1 riastrad * Copyright 2008 Advanced Micro Devices, Inc.
3 1.1 riastrad * Copyright 2008 Red Hat Inc.
4 1.1 riastrad * Copyright 2009 Jerome Glisse.
5 1.1 riastrad *
6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a
7 1.1 riastrad * copy of this software and associated documentation files (the "Software"),
8 1.1 riastrad * to deal in the Software without restriction, including without limitation
9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the
11 1.1 riastrad * Software is furnished to do so, subject to the following conditions:
12 1.1 riastrad *
13 1.1 riastrad * The above copyright notice and this permission notice shall be included in
14 1.1 riastrad * all copies or substantial portions of the Software.
15 1.1 riastrad *
16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE.
23 1.1 riastrad *
24 1.1 riastrad * Authors: Dave Airlie
25 1.1 riastrad * Alex Deucher
26 1.1 riastrad * Jerome Glisse
27 1.1 riastrad */
28 1.1 riastrad #ifndef __RV515D_H__
29 1.1 riastrad #define __RV515D_H__
30 1.1 riastrad
31 1.1 riastrad /*
32 1.1 riastrad * RV515 registers
33 1.1 riastrad */
34 1.1 riastrad #define PCIE_INDEX 0x0030
35 1.1 riastrad #define PCIE_DATA 0x0034
36 1.1 riastrad #define MC_IND_INDEX 0x0070
37 1.1 riastrad #define MC_IND_WR_EN (1 << 24)
38 1.1 riastrad #define MC_IND_DATA 0x0074
39 1.1 riastrad #define RBBM_SOFT_RESET 0x00F0
40 1.1 riastrad #define CONFIG_MEMSIZE 0x00F8
41 1.1 riastrad #define HDP_FB_LOCATION 0x0134
42 1.1 riastrad #define CP_CSQ_CNTL 0x0740
43 1.1 riastrad #define CP_CSQ_MODE 0x0744
44 1.1 riastrad #define CP_CSQ_ADDR 0x07F0
45 1.1 riastrad #define CP_CSQ_DATA 0x07F4
46 1.1 riastrad #define CP_CSQ_STAT 0x07F8
47 1.1 riastrad #define CP_CSQ2_STAT 0x07FC
48 1.1 riastrad #define RBBM_STATUS 0x0E40
49 1.1 riastrad #define DST_PIPE_CONFIG 0x170C
50 1.1 riastrad #define WAIT_UNTIL 0x1720
51 1.1 riastrad #define WAIT_2D_IDLE (1 << 14)
52 1.1 riastrad #define WAIT_3D_IDLE (1 << 15)
53 1.1 riastrad #define WAIT_2D_IDLECLEAN (1 << 16)
54 1.1 riastrad #define WAIT_3D_IDLECLEAN (1 << 17)
55 1.1 riastrad #define ISYNC_CNTL 0x1724
56 1.1 riastrad #define ISYNC_ANY2D_IDLE3D (1 << 0)
57 1.1 riastrad #define ISYNC_ANY3D_IDLE2D (1 << 1)
58 1.1 riastrad #define ISYNC_TRIG2D_IDLE3D (1 << 2)
59 1.1 riastrad #define ISYNC_TRIG3D_IDLE2D (1 << 3)
60 1.1 riastrad #define ISYNC_WAIT_IDLEGUI (1 << 4)
61 1.1 riastrad #define ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
62 1.1 riastrad #define VAP_INDEX_OFFSET 0x208C
63 1.1 riastrad #define VAP_PVS_STATE_FLUSH_REG 0x2284
64 1.1 riastrad #define GB_ENABLE 0x4008
65 1.1 riastrad #define GB_MSPOS0 0x4010
66 1.1 riastrad #define MS_X0_SHIFT 0
67 1.1 riastrad #define MS_Y0_SHIFT 4
68 1.1 riastrad #define MS_X1_SHIFT 8
69 1.1 riastrad #define MS_Y1_SHIFT 12
70 1.1 riastrad #define MS_X2_SHIFT 16
71 1.1 riastrad #define MS_Y2_SHIFT 20
72 1.1 riastrad #define MSBD0_Y_SHIFT 24
73 1.1 riastrad #define MSBD0_X_SHIFT 28
74 1.1 riastrad #define GB_MSPOS1 0x4014
75 1.1 riastrad #define MS_X3_SHIFT 0
76 1.1 riastrad #define MS_Y3_SHIFT 4
77 1.1 riastrad #define MS_X4_SHIFT 8
78 1.1 riastrad #define MS_Y4_SHIFT 12
79 1.1 riastrad #define MS_X5_SHIFT 16
80 1.1 riastrad #define MS_Y5_SHIFT 20
81 1.1 riastrad #define MSBD1_SHIFT 24
82 1.1 riastrad #define GB_TILE_CONFIG 0x4018
83 1.1 riastrad #define ENABLE_TILING (1 << 0)
84 1.1 riastrad #define PIPE_COUNT_MASK 0x0000000E
85 1.1 riastrad #define PIPE_COUNT_SHIFT 1
86 1.1 riastrad #define TILE_SIZE_8 (0 << 4)
87 1.1 riastrad #define TILE_SIZE_16 (1 << 4)
88 1.1 riastrad #define TILE_SIZE_32 (2 << 4)
89 1.1 riastrad #define SUBPIXEL_1_12 (0 << 16)
90 1.1 riastrad #define SUBPIXEL_1_16 (1 << 16)
91 1.1 riastrad #define GB_SELECT 0x401C
92 1.1 riastrad #define GB_AA_CONFIG 0x4020
93 1.1 riastrad #define GB_PIPE_SELECT 0x402C
94 1.1 riastrad #define GA_ENHANCE 0x4274
95 1.1 riastrad #define GA_DEADLOCK_CNTL (1 << 0)
96 1.1 riastrad #define GA_FASTSYNC_CNTL (1 << 1)
97 1.1 riastrad #define GA_POLY_MODE 0x4288
98 1.1 riastrad #define FRONT_PTYPE_POINT (0 << 4)
99 1.1 riastrad #define FRONT_PTYPE_LINE (1 << 4)
100 1.1 riastrad #define FRONT_PTYPE_TRIANGE (2 << 4)
101 1.1 riastrad #define BACK_PTYPE_POINT (0 << 7)
102 1.1 riastrad #define BACK_PTYPE_LINE (1 << 7)
103 1.1 riastrad #define BACK_PTYPE_TRIANGE (2 << 7)
104 1.1 riastrad #define GA_ROUND_MODE 0x428C
105 1.1 riastrad #define GEOMETRY_ROUND_TRUNC (0 << 0)
106 1.1 riastrad #define GEOMETRY_ROUND_NEAREST (1 << 0)
107 1.1 riastrad #define COLOR_ROUND_TRUNC (0 << 2)
108 1.1 riastrad #define COLOR_ROUND_NEAREST (1 << 2)
109 1.1 riastrad #define SU_REG_DEST 0x42C8
110 1.1 riastrad #define RB3D_DSTCACHE_CTLSTAT 0x4E4C
111 1.1 riastrad #define RB3D_DC_FLUSH (2 << 0)
112 1.1 riastrad #define RB3D_DC_FREE (2 << 2)
113 1.1 riastrad #define RB3D_DC_FINISH (1 << 4)
114 1.1 riastrad #define ZB_ZCACHE_CTLSTAT 0x4F18
115 1.1 riastrad #define ZC_FLUSH (1 << 0)
116 1.1 riastrad #define ZC_FREE (1 << 1)
117 1.1 riastrad #define DC_LB_MEMORY_SPLIT 0x6520
118 1.1 riastrad #define DC_LB_MEMORY_SPLIT_MASK 0x00000003
119 1.1 riastrad #define DC_LB_MEMORY_SPLIT_SHIFT 0
120 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1HALF_D2HALF 0
121 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q 1
122 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1_ONLY 2
123 1.1 riastrad #define DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q 3
124 1.1 riastrad #define DC_LB_MEMORY_SPLIT_SHIFT_MODE (1 << 2)
125 1.1 riastrad #define DC_LB_DISP1_END_ADR_SHIFT 4
126 1.1 riastrad #define DC_LB_DISP1_END_ADR_MASK 0x00007FF0
127 1.1 riastrad #define D1MODE_PRIORITY_A_CNT 0x6548
128 1.1 riastrad #define MODE_PRIORITY_MARK_MASK 0x00007FFF
129 1.1 riastrad #define MODE_PRIORITY_OFF (1 << 16)
130 1.1 riastrad #define MODE_PRIORITY_ALWAYS_ON (1 << 20)
131 1.1 riastrad #define MODE_PRIORITY_FORCE_MASK (1 << 24)
132 1.1 riastrad #define D1MODE_PRIORITY_B_CNT 0x654C
133 1.1 riastrad #define LB_MAX_REQ_OUTSTANDING 0x6D58
134 1.1 riastrad #define LB_D1_MAX_REQ_OUTSTANDING_MASK 0x0000000F
135 1.1 riastrad #define LB_D1_MAX_REQ_OUTSTANDING_SHIFT 0
136 1.1 riastrad #define LB_D2_MAX_REQ_OUTSTANDING_MASK 0x000F0000
137 1.1 riastrad #define LB_D2_MAX_REQ_OUTSTANDING_SHIFT 16
138 1.1 riastrad #define D2MODE_PRIORITY_A_CNT 0x6D48
139 1.1 riastrad #define D2MODE_PRIORITY_B_CNT 0x6D4C
140 1.1 riastrad
141 1.1 riastrad /* ix[MC] registers */
142 1.1 riastrad #define MC_FB_LOCATION 0x01
143 1.1 riastrad #define MC_FB_START_MASK 0x0000FFFF
144 1.1 riastrad #define MC_FB_START_SHIFT 0
145 1.1 riastrad #define MC_FB_TOP_MASK 0xFFFF0000
146 1.1 riastrad #define MC_FB_TOP_SHIFT 16
147 1.1 riastrad #define MC_AGP_LOCATION 0x02
148 1.1 riastrad #define MC_AGP_START_MASK 0x0000FFFF
149 1.1 riastrad #define MC_AGP_START_SHIFT 0
150 1.1 riastrad #define MC_AGP_TOP_MASK 0xFFFF0000
151 1.1 riastrad #define MC_AGP_TOP_SHIFT 16
152 1.1 riastrad #define MC_AGP_BASE 0x03
153 1.1 riastrad #define MC_AGP_BASE_2 0x04
154 1.1 riastrad #define MC_CNTL 0x5
155 1.1 riastrad #define MEM_NUM_CHANNELS_MASK 0x00000003
156 1.1 riastrad #define MC_STATUS 0x08
157 1.1 riastrad #define MC_STATUS_IDLE (1 << 4)
158 1.1 riastrad #define MC_MISC_LAT_TIMER 0x09
159 1.1 riastrad #define MC_CPR_INIT_LAT_MASK 0x0000000F
160 1.1 riastrad #define MC_VF_INIT_LAT_MASK 0x000000F0
161 1.1 riastrad #define MC_DISP0R_INIT_LAT_MASK 0x00000F00
162 1.1 riastrad #define MC_DISP0R_INIT_LAT_SHIFT 8
163 1.1 riastrad #define MC_DISP1R_INIT_LAT_MASK 0x0000F000
164 1.1 riastrad #define MC_DISP1R_INIT_LAT_SHIFT 12
165 1.1 riastrad #define MC_FIXED_INIT_LAT_MASK 0x000F0000
166 1.1 riastrad #define MC_E2R_INIT_LAT_MASK 0x00F00000
167 1.1 riastrad #define SAME_PAGE_PRIO_MASK 0x0F000000
168 1.1 riastrad #define MC_GLOBW_INIT_LAT_MASK 0xF0000000
169 1.1 riastrad
170 1.1 riastrad
171 1.1 riastrad /*
172 1.1 riastrad * PM4 packet
173 1.1 riastrad */
174 1.1 riastrad #define CP_PACKET0 0x00000000
175 1.1 riastrad #define PACKET0_BASE_INDEX_SHIFT 0
176 1.1 riastrad #define PACKET0_BASE_INDEX_MASK (0x1ffff << 0)
177 1.1 riastrad #define PACKET0_COUNT_SHIFT 16
178 1.1 riastrad #define PACKET0_COUNT_MASK (0x3fff << 16)
179 1.1 riastrad #define CP_PACKET1 0x40000000
180 1.1 riastrad #define CP_PACKET2 0x80000000
181 1.1 riastrad #define PACKET2_PAD_SHIFT 0
182 1.1 riastrad #define PACKET2_PAD_MASK (0x3fffffff << 0)
183 1.1 riastrad #define CP_PACKET3 0xC0000000
184 1.1 riastrad #define PACKET3_IT_OPCODE_SHIFT 8
185 1.1 riastrad #define PACKET3_IT_OPCODE_MASK (0xff << 8)
186 1.1 riastrad #define PACKET3_COUNT_SHIFT 16
187 1.1 riastrad #define PACKET3_COUNT_MASK (0x3fff << 16)
188 1.1 riastrad /* PACKET3 op code */
189 1.1 riastrad #define PACKET3_NOP 0x10
190 1.1 riastrad #define PACKET3_3D_DRAW_VBUF 0x28
191 1.1 riastrad #define PACKET3_3D_DRAW_IMMD 0x29
192 1.1 riastrad #define PACKET3_3D_DRAW_INDX 0x2A
193 1.1 riastrad #define PACKET3_3D_LOAD_VBPNTR 0x2F
194 1.1 riastrad #define PACKET3_INDX_BUFFER 0x33
195 1.1 riastrad #define PACKET3_3D_DRAW_VBUF_2 0x34
196 1.1 riastrad #define PACKET3_3D_DRAW_IMMD_2 0x35
197 1.1 riastrad #define PACKET3_3D_DRAW_INDX_2 0x36
198 1.1 riastrad #define PACKET3_BITBLT_MULTI 0x9B
199 1.1 riastrad
200 1.1 riastrad #define PACKET0(reg, n) (CP_PACKET0 | \
201 1.1 riastrad REG_SET(PACKET0_BASE_INDEX, (reg) >> 2) | \
202 1.1 riastrad REG_SET(PACKET0_COUNT, (n)))
203 1.1 riastrad #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
204 1.1 riastrad #define PACKET3(op, n) (CP_PACKET3 | \
205 1.1 riastrad REG_SET(PACKET3_IT_OPCODE, (op)) | \
206 1.1 riastrad REG_SET(PACKET3_COUNT, (n)))
207 1.1 riastrad
208 1.1 riastrad /* Registers */
209 1.1 riastrad #define R_0000F0_RBBM_SOFT_RESET 0x0000F0
210 1.1 riastrad #define S_0000F0_SOFT_RESET_CP(x) (((x) & 0x1) << 0)
211 1.1 riastrad #define G_0000F0_SOFT_RESET_CP(x) (((x) >> 0) & 0x1)
212 1.1 riastrad #define C_0000F0_SOFT_RESET_CP 0xFFFFFFFE
213 1.1 riastrad #define S_0000F0_SOFT_RESET_HI(x) (((x) & 0x1) << 1)
214 1.1 riastrad #define G_0000F0_SOFT_RESET_HI(x) (((x) >> 1) & 0x1)
215 1.1 riastrad #define C_0000F0_SOFT_RESET_HI 0xFFFFFFFD
216 1.1 riastrad #define S_0000F0_SOFT_RESET_VAP(x) (((x) & 0x1) << 2)
217 1.1 riastrad #define G_0000F0_SOFT_RESET_VAP(x) (((x) >> 2) & 0x1)
218 1.1 riastrad #define C_0000F0_SOFT_RESET_VAP 0xFFFFFFFB
219 1.1 riastrad #define S_0000F0_SOFT_RESET_RE(x) (((x) & 0x1) << 3)
220 1.1 riastrad #define G_0000F0_SOFT_RESET_RE(x) (((x) >> 3) & 0x1)
221 1.1 riastrad #define C_0000F0_SOFT_RESET_RE 0xFFFFFFF7
222 1.1 riastrad #define S_0000F0_SOFT_RESET_PP(x) (((x) & 0x1) << 4)
223 1.1 riastrad #define G_0000F0_SOFT_RESET_PP(x) (((x) >> 4) & 0x1)
224 1.1 riastrad #define C_0000F0_SOFT_RESET_PP 0xFFFFFFEF
225 1.1 riastrad #define S_0000F0_SOFT_RESET_E2(x) (((x) & 0x1) << 5)
226 1.1 riastrad #define G_0000F0_SOFT_RESET_E2(x) (((x) >> 5) & 0x1)
227 1.1 riastrad #define C_0000F0_SOFT_RESET_E2 0xFFFFFFDF
228 1.1 riastrad #define S_0000F0_SOFT_RESET_RB(x) (((x) & 0x1) << 6)
229 1.1 riastrad #define G_0000F0_SOFT_RESET_RB(x) (((x) >> 6) & 0x1)
230 1.1 riastrad #define C_0000F0_SOFT_RESET_RB 0xFFFFFFBF
231 1.1 riastrad #define S_0000F0_SOFT_RESET_HDP(x) (((x) & 0x1) << 7)
232 1.1 riastrad #define G_0000F0_SOFT_RESET_HDP(x) (((x) >> 7) & 0x1)
233 1.1 riastrad #define C_0000F0_SOFT_RESET_HDP 0xFFFFFF7F
234 1.1 riastrad #define S_0000F0_SOFT_RESET_MC(x) (((x) & 0x1) << 8)
235 1.1 riastrad #define G_0000F0_SOFT_RESET_MC(x) (((x) >> 8) & 0x1)
236 1.1 riastrad #define C_0000F0_SOFT_RESET_MC 0xFFFFFEFF
237 1.1 riastrad #define S_0000F0_SOFT_RESET_AIC(x) (((x) & 0x1) << 9)
238 1.1 riastrad #define G_0000F0_SOFT_RESET_AIC(x) (((x) >> 9) & 0x1)
239 1.1 riastrad #define C_0000F0_SOFT_RESET_AIC 0xFFFFFDFF
240 1.1 riastrad #define S_0000F0_SOFT_RESET_VIP(x) (((x) & 0x1) << 10)
241 1.1 riastrad #define G_0000F0_SOFT_RESET_VIP(x) (((x) >> 10) & 0x1)
242 1.1 riastrad #define C_0000F0_SOFT_RESET_VIP 0xFFFFFBFF
243 1.1 riastrad #define S_0000F0_SOFT_RESET_DISP(x) (((x) & 0x1) << 11)
244 1.1 riastrad #define G_0000F0_SOFT_RESET_DISP(x) (((x) >> 11) & 0x1)
245 1.1 riastrad #define C_0000F0_SOFT_RESET_DISP 0xFFFFF7FF
246 1.1 riastrad #define S_0000F0_SOFT_RESET_CG(x) (((x) & 0x1) << 12)
247 1.1 riastrad #define G_0000F0_SOFT_RESET_CG(x) (((x) >> 12) & 0x1)
248 1.1 riastrad #define C_0000F0_SOFT_RESET_CG 0xFFFFEFFF
249 1.1 riastrad #define S_0000F0_SOFT_RESET_GA(x) (((x) & 0x1) << 13)
250 1.1 riastrad #define G_0000F0_SOFT_RESET_GA(x) (((x) >> 13) & 0x1)
251 1.1 riastrad #define C_0000F0_SOFT_RESET_GA 0xFFFFDFFF
252 1.1 riastrad #define S_0000F0_SOFT_RESET_IDCT(x) (((x) & 0x1) << 14)
253 1.1 riastrad #define G_0000F0_SOFT_RESET_IDCT(x) (((x) >> 14) & 0x1)
254 1.1 riastrad #define C_0000F0_SOFT_RESET_IDCT 0xFFFFBFFF
255 1.1 riastrad #define R_0000F8_CONFIG_MEMSIZE 0x0000F8
256 1.1 riastrad #define S_0000F8_CONFIG_MEMSIZE(x) (((x) & 0xFFFFFFFF) << 0)
257 1.1 riastrad #define G_0000F8_CONFIG_MEMSIZE(x) (((x) >> 0) & 0xFFFFFFFF)
258 1.1 riastrad #define C_0000F8_CONFIG_MEMSIZE 0x00000000
259 1.1 riastrad #define R_000134_HDP_FB_LOCATION 0x000134
260 1.1 riastrad #define S_000134_HDP_FB_START(x) (((x) & 0xFFFF) << 0)
261 1.1 riastrad #define G_000134_HDP_FB_START(x) (((x) >> 0) & 0xFFFF)
262 1.1 riastrad #define C_000134_HDP_FB_START 0xFFFF0000
263 1.1 riastrad #define R_000300_VGA_RENDER_CONTROL 0x000300
264 1.1 riastrad #define S_000300_VGA_BLINK_RATE(x) (((x) & 0x1F) << 0)
265 1.1 riastrad #define G_000300_VGA_BLINK_RATE(x) (((x) >> 0) & 0x1F)
266 1.1 riastrad #define C_000300_VGA_BLINK_RATE 0xFFFFFFE0
267 1.1 riastrad #define S_000300_VGA_BLINK_MODE(x) (((x) & 0x3) << 5)
268 1.1 riastrad #define G_000300_VGA_BLINK_MODE(x) (((x) >> 5) & 0x3)
269 1.1 riastrad #define C_000300_VGA_BLINK_MODE 0xFFFFFF9F
270 1.1 riastrad #define S_000300_VGA_CURSOR_BLINK_INVERT(x) (((x) & 0x1) << 7)
271 1.1 riastrad #define G_000300_VGA_CURSOR_BLINK_INVERT(x) (((x) >> 7) & 0x1)
272 1.1 riastrad #define C_000300_VGA_CURSOR_BLINK_INVERT 0xFFFFFF7F
273 1.1 riastrad #define S_000300_VGA_EXTD_ADDR_COUNT_ENABLE(x) (((x) & 0x1) << 8)
274 1.1 riastrad #define G_000300_VGA_EXTD_ADDR_COUNT_ENABLE(x) (((x) >> 8) & 0x1)
275 1.1 riastrad #define C_000300_VGA_EXTD_ADDR_COUNT_ENABLE 0xFFFFFEFF
276 1.1 riastrad #define S_000300_VGA_VSTATUS_CNTL(x) (((x) & 0x3) << 16)
277 1.1 riastrad #define G_000300_VGA_VSTATUS_CNTL(x) (((x) >> 16) & 0x3)
278 1.1 riastrad #define C_000300_VGA_VSTATUS_CNTL 0xFFFCFFFF
279 1.1 riastrad #define S_000300_VGA_LOCK_8DOT(x) (((x) & 0x1) << 24)
280 1.1 riastrad #define G_000300_VGA_LOCK_8DOT(x) (((x) >> 24) & 0x1)
281 1.1 riastrad #define C_000300_VGA_LOCK_8DOT 0xFEFFFFFF
282 1.1 riastrad #define S_000300_VGAREG_LINECMP_COMPATIBILITY_SEL(x) (((x) & 0x1) << 25)
283 1.1 riastrad #define G_000300_VGAREG_LINECMP_COMPATIBILITY_SEL(x) (((x) >> 25) & 0x1)
284 1.1 riastrad #define C_000300_VGAREG_LINECMP_COMPATIBILITY_SEL 0xFDFFFFFF
285 1.1 riastrad #define R_000310_VGA_MEMORY_BASE_ADDRESS 0x000310
286 1.1 riastrad #define S_000310_VGA_MEMORY_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
287 1.1 riastrad #define G_000310_VGA_MEMORY_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
288 1.1 riastrad #define C_000310_VGA_MEMORY_BASE_ADDRESS 0x00000000
289 1.1 riastrad #define R_000328_VGA_HDP_CONTROL 0x000328
290 1.1 riastrad #define S_000328_VGA_MEM_PAGE_SELECT_EN(x) (((x) & 0x1) << 0)
291 1.1 riastrad #define G_000328_VGA_MEM_PAGE_SELECT_EN(x) (((x) >> 0) & 0x1)
292 1.1 riastrad #define C_000328_VGA_MEM_PAGE_SELECT_EN 0xFFFFFFFE
293 1.1 riastrad #define S_000328_VGA_RBBM_LOCK_DISABLE(x) (((x) & 0x1) << 8)
294 1.1 riastrad #define G_000328_VGA_RBBM_LOCK_DISABLE(x) (((x) >> 8) & 0x1)
295 1.1 riastrad #define C_000328_VGA_RBBM_LOCK_DISABLE 0xFFFFFEFF
296 1.1 riastrad #define S_000328_VGA_SOFT_RESET(x) (((x) & 0x1) << 16)
297 1.1 riastrad #define G_000328_VGA_SOFT_RESET(x) (((x) >> 16) & 0x1)
298 1.1 riastrad #define C_000328_VGA_SOFT_RESET 0xFFFEFFFF
299 1.1 riastrad #define S_000328_VGA_TEST_RESET_CONTROL(x) (((x) & 0x1) << 24)
300 1.1 riastrad #define G_000328_VGA_TEST_RESET_CONTROL(x) (((x) >> 24) & 0x1)
301 1.1 riastrad #define C_000328_VGA_TEST_RESET_CONTROL 0xFEFFFFFF
302 1.1 riastrad #define R_000330_D1VGA_CONTROL 0x000330
303 1.1 riastrad #define S_000330_D1VGA_MODE_ENABLE(x) (((x) & 0x1) << 0)
304 1.1 riastrad #define G_000330_D1VGA_MODE_ENABLE(x) (((x) >> 0) & 0x1)
305 1.1 riastrad #define C_000330_D1VGA_MODE_ENABLE 0xFFFFFFFE
306 1.1 riastrad #define S_000330_D1VGA_TIMING_SELECT(x) (((x) & 0x1) << 8)
307 1.1 riastrad #define G_000330_D1VGA_TIMING_SELECT(x) (((x) >> 8) & 0x1)
308 1.1 riastrad #define C_000330_D1VGA_TIMING_SELECT 0xFFFFFEFF
309 1.1 riastrad #define S_000330_D1VGA_SYNC_POLARITY_SELECT(x) (((x) & 0x1) << 9)
310 1.1 riastrad #define G_000330_D1VGA_SYNC_POLARITY_SELECT(x) (((x) >> 9) & 0x1)
311 1.1 riastrad #define C_000330_D1VGA_SYNC_POLARITY_SELECT 0xFFFFFDFF
312 1.1 riastrad #define S_000330_D1VGA_OVERSCAN_TIMING_SELECT(x) (((x) & 0x1) << 10)
313 1.1 riastrad #define G_000330_D1VGA_OVERSCAN_TIMING_SELECT(x) (((x) >> 10) & 0x1)
314 1.1 riastrad #define C_000330_D1VGA_OVERSCAN_TIMING_SELECT 0xFFFFFBFF
315 1.1 riastrad #define S_000330_D1VGA_OVERSCAN_COLOR_EN(x) (((x) & 0x1) << 16)
316 1.1 riastrad #define G_000330_D1VGA_OVERSCAN_COLOR_EN(x) (((x) >> 16) & 0x1)
317 1.1 riastrad #define C_000330_D1VGA_OVERSCAN_COLOR_EN 0xFFFEFFFF
318 1.1 riastrad #define S_000330_D1VGA_ROTATE(x) (((x) & 0x3) << 24)
319 1.1 riastrad #define G_000330_D1VGA_ROTATE(x) (((x) >> 24) & 0x3)
320 1.1 riastrad #define C_000330_D1VGA_ROTATE 0xFCFFFFFF
321 1.1 riastrad #define R_000338_D2VGA_CONTROL 0x000338
322 1.1 riastrad #define S_000338_D2VGA_MODE_ENABLE(x) (((x) & 0x1) << 0)
323 1.1 riastrad #define G_000338_D2VGA_MODE_ENABLE(x) (((x) >> 0) & 0x1)
324 1.1 riastrad #define C_000338_D2VGA_MODE_ENABLE 0xFFFFFFFE
325 1.1 riastrad #define S_000338_D2VGA_TIMING_SELECT(x) (((x) & 0x1) << 8)
326 1.1 riastrad #define G_000338_D2VGA_TIMING_SELECT(x) (((x) >> 8) & 0x1)
327 1.1 riastrad #define C_000338_D2VGA_TIMING_SELECT 0xFFFFFEFF
328 1.1 riastrad #define S_000338_D2VGA_SYNC_POLARITY_SELECT(x) (((x) & 0x1) << 9)
329 1.1 riastrad #define G_000338_D2VGA_SYNC_POLARITY_SELECT(x) (((x) >> 9) & 0x1)
330 1.1 riastrad #define C_000338_D2VGA_SYNC_POLARITY_SELECT 0xFFFFFDFF
331 1.1 riastrad #define S_000338_D2VGA_OVERSCAN_TIMING_SELECT(x) (((x) & 0x1) << 10)
332 1.1 riastrad #define G_000338_D2VGA_OVERSCAN_TIMING_SELECT(x) (((x) >> 10) & 0x1)
333 1.1 riastrad #define C_000338_D2VGA_OVERSCAN_TIMING_SELECT 0xFFFFFBFF
334 1.1 riastrad #define S_000338_D2VGA_OVERSCAN_COLOR_EN(x) (((x) & 0x1) << 16)
335 1.1 riastrad #define G_000338_D2VGA_OVERSCAN_COLOR_EN(x) (((x) >> 16) & 0x1)
336 1.1 riastrad #define C_000338_D2VGA_OVERSCAN_COLOR_EN 0xFFFEFFFF
337 1.1 riastrad #define S_000338_D2VGA_ROTATE(x) (((x) & 0x3) << 24)
338 1.1 riastrad #define G_000338_D2VGA_ROTATE(x) (((x) >> 24) & 0x3)
339 1.1 riastrad #define C_000338_D2VGA_ROTATE 0xFCFFFFFF
340 1.1 riastrad #define R_0007C0_CP_STAT 0x0007C0
341 1.1 riastrad #define S_0007C0_MRU_BUSY(x) (((x) & 0x1) << 0)
342 1.1 riastrad #define G_0007C0_MRU_BUSY(x) (((x) >> 0) & 0x1)
343 1.1 riastrad #define C_0007C0_MRU_BUSY 0xFFFFFFFE
344 1.1 riastrad #define S_0007C0_MWU_BUSY(x) (((x) & 0x1) << 1)
345 1.1 riastrad #define G_0007C0_MWU_BUSY(x) (((x) >> 1) & 0x1)
346 1.1 riastrad #define C_0007C0_MWU_BUSY 0xFFFFFFFD
347 1.1 riastrad #define S_0007C0_RSIU_BUSY(x) (((x) & 0x1) << 2)
348 1.1 riastrad #define G_0007C0_RSIU_BUSY(x) (((x) >> 2) & 0x1)
349 1.1 riastrad #define C_0007C0_RSIU_BUSY 0xFFFFFFFB
350 1.1 riastrad #define S_0007C0_RCIU_BUSY(x) (((x) & 0x1) << 3)
351 1.1 riastrad #define G_0007C0_RCIU_BUSY(x) (((x) >> 3) & 0x1)
352 1.1 riastrad #define C_0007C0_RCIU_BUSY 0xFFFFFFF7
353 1.1 riastrad #define S_0007C0_CSF_PRIMARY_BUSY(x) (((x) & 0x1) << 9)
354 1.1 riastrad #define G_0007C0_CSF_PRIMARY_BUSY(x) (((x) >> 9) & 0x1)
355 1.1 riastrad #define C_0007C0_CSF_PRIMARY_BUSY 0xFFFFFDFF
356 1.1 riastrad #define S_0007C0_CSF_INDIRECT_BUSY(x) (((x) & 0x1) << 10)
357 1.1 riastrad #define G_0007C0_CSF_INDIRECT_BUSY(x) (((x) >> 10) & 0x1)
358 1.1 riastrad #define C_0007C0_CSF_INDIRECT_BUSY 0xFFFFFBFF
359 1.1 riastrad #define S_0007C0_CSQ_PRIMARY_BUSY(x) (((x) & 0x1) << 11)
360 1.1 riastrad #define G_0007C0_CSQ_PRIMARY_BUSY(x) (((x) >> 11) & 0x1)
361 1.1 riastrad #define C_0007C0_CSQ_PRIMARY_BUSY 0xFFFFF7FF
362 1.1 riastrad #define S_0007C0_CSQ_INDIRECT_BUSY(x) (((x) & 0x1) << 12)
363 1.1 riastrad #define G_0007C0_CSQ_INDIRECT_BUSY(x) (((x) >> 12) & 0x1)
364 1.1 riastrad #define C_0007C0_CSQ_INDIRECT_BUSY 0xFFFFEFFF
365 1.1 riastrad #define S_0007C0_CSI_BUSY(x) (((x) & 0x1) << 13)
366 1.1 riastrad #define G_0007C0_CSI_BUSY(x) (((x) >> 13) & 0x1)
367 1.1 riastrad #define C_0007C0_CSI_BUSY 0xFFFFDFFF
368 1.1 riastrad #define S_0007C0_CSF_INDIRECT2_BUSY(x) (((x) & 0x1) << 14)
369 1.1 riastrad #define G_0007C0_CSF_INDIRECT2_BUSY(x) (((x) >> 14) & 0x1)
370 1.1 riastrad #define C_0007C0_CSF_INDIRECT2_BUSY 0xFFFFBFFF
371 1.1 riastrad #define S_0007C0_CSQ_INDIRECT2_BUSY(x) (((x) & 0x1) << 15)
372 1.1 riastrad #define G_0007C0_CSQ_INDIRECT2_BUSY(x) (((x) >> 15) & 0x1)
373 1.1 riastrad #define C_0007C0_CSQ_INDIRECT2_BUSY 0xFFFF7FFF
374 1.1 riastrad #define S_0007C0_GUIDMA_BUSY(x) (((x) & 0x1) << 28)
375 1.1 riastrad #define G_0007C0_GUIDMA_BUSY(x) (((x) >> 28) & 0x1)
376 1.1 riastrad #define C_0007C0_GUIDMA_BUSY 0xEFFFFFFF
377 1.1 riastrad #define S_0007C0_VIDDMA_BUSY(x) (((x) & 0x1) << 29)
378 1.1 riastrad #define G_0007C0_VIDDMA_BUSY(x) (((x) >> 29) & 0x1)
379 1.1 riastrad #define C_0007C0_VIDDMA_BUSY 0xDFFFFFFF
380 1.1 riastrad #define S_0007C0_CMDSTRM_BUSY(x) (((x) & 0x1) << 30)
381 1.1 riastrad #define G_0007C0_CMDSTRM_BUSY(x) (((x) >> 30) & 0x1)
382 1.1 riastrad #define C_0007C0_CMDSTRM_BUSY 0xBFFFFFFF
383 1.1 riastrad #define S_0007C0_CP_BUSY(x) (((x) & 0x1) << 31)
384 1.1 riastrad #define G_0007C0_CP_BUSY(x) (((x) >> 31) & 0x1)
385 1.1 riastrad #define C_0007C0_CP_BUSY 0x7FFFFFFF
386 1.1 riastrad #define R_000E40_RBBM_STATUS 0x000E40
387 1.1 riastrad #define S_000E40_CMDFIFO_AVAIL(x) (((x) & 0x7F) << 0)
388 1.1 riastrad #define G_000E40_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x7F)
389 1.1 riastrad #define C_000E40_CMDFIFO_AVAIL 0xFFFFFF80
390 1.1 riastrad #define S_000E40_HIRQ_ON_RBB(x) (((x) & 0x1) << 8)
391 1.1 riastrad #define G_000E40_HIRQ_ON_RBB(x) (((x) >> 8) & 0x1)
392 1.1 riastrad #define C_000E40_HIRQ_ON_RBB 0xFFFFFEFF
393 1.1 riastrad #define S_000E40_CPRQ_ON_RBB(x) (((x) & 0x1) << 9)
394 1.1 riastrad #define G_000E40_CPRQ_ON_RBB(x) (((x) >> 9) & 0x1)
395 1.1 riastrad #define C_000E40_CPRQ_ON_RBB 0xFFFFFDFF
396 1.1 riastrad #define S_000E40_CFRQ_ON_RBB(x) (((x) & 0x1) << 10)
397 1.1 riastrad #define G_000E40_CFRQ_ON_RBB(x) (((x) >> 10) & 0x1)
398 1.1 riastrad #define C_000E40_CFRQ_ON_RBB 0xFFFFFBFF
399 1.1 riastrad #define S_000E40_HIRQ_IN_RTBUF(x) (((x) & 0x1) << 11)
400 1.1 riastrad #define G_000E40_HIRQ_IN_RTBUF(x) (((x) >> 11) & 0x1)
401 1.1 riastrad #define C_000E40_HIRQ_IN_RTBUF 0xFFFFF7FF
402 1.1 riastrad #define S_000E40_CPRQ_IN_RTBUF(x) (((x) & 0x1) << 12)
403 1.1 riastrad #define G_000E40_CPRQ_IN_RTBUF(x) (((x) >> 12) & 0x1)
404 1.1 riastrad #define C_000E40_CPRQ_IN_RTBUF 0xFFFFEFFF
405 1.1 riastrad #define S_000E40_CFRQ_IN_RTBUF(x) (((x) & 0x1) << 13)
406 1.1 riastrad #define G_000E40_CFRQ_IN_RTBUF(x) (((x) >> 13) & 0x1)
407 1.1 riastrad #define C_000E40_CFRQ_IN_RTBUF 0xFFFFDFFF
408 1.1 riastrad #define S_000E40_CF_PIPE_BUSY(x) (((x) & 0x1) << 14)
409 1.1 riastrad #define G_000E40_CF_PIPE_BUSY(x) (((x) >> 14) & 0x1)
410 1.1 riastrad #define C_000E40_CF_PIPE_BUSY 0xFFFFBFFF
411 1.1 riastrad #define S_000E40_ENG_EV_BUSY(x) (((x) & 0x1) << 15)
412 1.1 riastrad #define G_000E40_ENG_EV_BUSY(x) (((x) >> 15) & 0x1)
413 1.1 riastrad #define C_000E40_ENG_EV_BUSY 0xFFFF7FFF
414 1.1 riastrad #define S_000E40_CP_CMDSTRM_BUSY(x) (((x) & 0x1) << 16)
415 1.1 riastrad #define G_000E40_CP_CMDSTRM_BUSY(x) (((x) >> 16) & 0x1)
416 1.1 riastrad #define C_000E40_CP_CMDSTRM_BUSY 0xFFFEFFFF
417 1.1 riastrad #define S_000E40_E2_BUSY(x) (((x) & 0x1) << 17)
418 1.1 riastrad #define G_000E40_E2_BUSY(x) (((x) >> 17) & 0x1)
419 1.1 riastrad #define C_000E40_E2_BUSY 0xFFFDFFFF
420 1.1 riastrad #define S_000E40_RB2D_BUSY(x) (((x) & 0x1) << 18)
421 1.1 riastrad #define G_000E40_RB2D_BUSY(x) (((x) >> 18) & 0x1)
422 1.1 riastrad #define C_000E40_RB2D_BUSY 0xFFFBFFFF
423 1.1 riastrad #define S_000E40_RB3D_BUSY(x) (((x) & 0x1) << 19)
424 1.1 riastrad #define G_000E40_RB3D_BUSY(x) (((x) >> 19) & 0x1)
425 1.1 riastrad #define C_000E40_RB3D_BUSY 0xFFF7FFFF
426 1.1 riastrad #define S_000E40_VAP_BUSY(x) (((x) & 0x1) << 20)
427 1.1 riastrad #define G_000E40_VAP_BUSY(x) (((x) >> 20) & 0x1)
428 1.1 riastrad #define C_000E40_VAP_BUSY 0xFFEFFFFF
429 1.1 riastrad #define S_000E40_RE_BUSY(x) (((x) & 0x1) << 21)
430 1.1 riastrad #define G_000E40_RE_BUSY(x) (((x) >> 21) & 0x1)
431 1.1 riastrad #define C_000E40_RE_BUSY 0xFFDFFFFF
432 1.1 riastrad #define S_000E40_TAM_BUSY(x) (((x) & 0x1) << 22)
433 1.1 riastrad #define G_000E40_TAM_BUSY(x) (((x) >> 22) & 0x1)
434 1.1 riastrad #define C_000E40_TAM_BUSY 0xFFBFFFFF
435 1.1 riastrad #define S_000E40_TDM_BUSY(x) (((x) & 0x1) << 23)
436 1.1 riastrad #define G_000E40_TDM_BUSY(x) (((x) >> 23) & 0x1)
437 1.1 riastrad #define C_000E40_TDM_BUSY 0xFF7FFFFF
438 1.1 riastrad #define S_000E40_PB_BUSY(x) (((x) & 0x1) << 24)
439 1.1 riastrad #define G_000E40_PB_BUSY(x) (((x) >> 24) & 0x1)
440 1.1 riastrad #define C_000E40_PB_BUSY 0xFEFFFFFF
441 1.1 riastrad #define S_000E40_TIM_BUSY(x) (((x) & 0x1) << 25)
442 1.1 riastrad #define G_000E40_TIM_BUSY(x) (((x) >> 25) & 0x1)
443 1.1 riastrad #define C_000E40_TIM_BUSY 0xFDFFFFFF
444 1.1 riastrad #define S_000E40_GA_BUSY(x) (((x) & 0x1) << 26)
445 1.1 riastrad #define G_000E40_GA_BUSY(x) (((x) >> 26) & 0x1)
446 1.1 riastrad #define C_000E40_GA_BUSY 0xFBFFFFFF
447 1.1 riastrad #define S_000E40_CBA2D_BUSY(x) (((x) & 0x1) << 27)
448 1.1 riastrad #define G_000E40_CBA2D_BUSY(x) (((x) >> 27) & 0x1)
449 1.1 riastrad #define C_000E40_CBA2D_BUSY 0xF7FFFFFF
450 1.1 riastrad #define S_000E40_RBBM_HIBUSY(x) (((x) & 0x1) << 28)
451 1.1 riastrad #define G_000E40_RBBM_HIBUSY(x) (((x) >> 28) & 0x1)
452 1.1 riastrad #define C_000E40_RBBM_HIBUSY 0xEFFFFFFF
453 1.1 riastrad #define S_000E40_SKID_CFBUSY(x) (((x) & 0x1) << 29)
454 1.1 riastrad #define G_000E40_SKID_CFBUSY(x) (((x) >> 29) & 0x1)
455 1.1 riastrad #define C_000E40_SKID_CFBUSY 0xDFFFFFFF
456 1.1 riastrad #define S_000E40_VAP_VF_BUSY(x) (((x) & 0x1) << 30)
457 1.1 riastrad #define G_000E40_VAP_VF_BUSY(x) (((x) >> 30) & 0x1)
458 1.1 riastrad #define C_000E40_VAP_VF_BUSY 0xBFFFFFFF
459 1.1 riastrad #define S_000E40_GUI_ACTIVE(x) (((x) & 0x1) << 31)
460 1.1 riastrad #define G_000E40_GUI_ACTIVE(x) (((x) >> 31) & 0x1)
461 1.1 riastrad #define C_000E40_GUI_ACTIVE 0x7FFFFFFF
462 1.1 riastrad #define R_006080_D1CRTC_CONTROL 0x006080
463 1.1 riastrad #define S_006080_D1CRTC_MASTER_EN(x) (((x) & 0x1) << 0)
464 1.1 riastrad #define G_006080_D1CRTC_MASTER_EN(x) (((x) >> 0) & 0x1)
465 1.1 riastrad #define C_006080_D1CRTC_MASTER_EN 0xFFFFFFFE
466 1.1 riastrad #define S_006080_D1CRTC_SYNC_RESET_SEL(x) (((x) & 0x1) << 4)
467 1.1 riastrad #define G_006080_D1CRTC_SYNC_RESET_SEL(x) (((x) >> 4) & 0x1)
468 1.1 riastrad #define C_006080_D1CRTC_SYNC_RESET_SEL 0xFFFFFFEF
469 1.1 riastrad #define S_006080_D1CRTC_DISABLE_POINT_CNTL(x) (((x) & 0x3) << 8)
470 1.1 riastrad #define G_006080_D1CRTC_DISABLE_POINT_CNTL(x) (((x) >> 8) & 0x3)
471 1.1 riastrad #define C_006080_D1CRTC_DISABLE_POINT_CNTL 0xFFFFFCFF
472 1.1 riastrad #define S_006080_D1CRTC_CURRENT_MASTER_EN_STATE(x) (((x) & 0x1) << 16)
473 1.1 riastrad #define G_006080_D1CRTC_CURRENT_MASTER_EN_STATE(x) (((x) >> 16) & 0x1)
474 1.1 riastrad #define C_006080_D1CRTC_CURRENT_MASTER_EN_STATE 0xFFFEFFFF
475 1.1 riastrad #define S_006080_D1CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) & 0x1) << 24)
476 1.1 riastrad #define G_006080_D1CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) >> 24) & 0x1)
477 1.1 riastrad #define C_006080_D1CRTC_DISP_READ_REQUEST_DISABLE 0xFEFFFFFF
478 1.1 riastrad #define R_0060E8_D1CRTC_UPDATE_LOCK 0x0060E8
479 1.1 riastrad #define S_0060E8_D1CRTC_UPDATE_LOCK(x) (((x) & 0x1) << 0)
480 1.1 riastrad #define G_0060E8_D1CRTC_UPDATE_LOCK(x) (((x) >> 0) & 0x1)
481 1.1 riastrad #define C_0060E8_D1CRTC_UPDATE_LOCK 0xFFFFFFFE
482 1.1 riastrad #define R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x006110
483 1.1 riastrad #define S_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
484 1.1 riastrad #define G_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
485 1.1 riastrad #define C_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x00000000
486 1.1 riastrad #define R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x006118
487 1.1 riastrad #define S_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
488 1.1 riastrad #define G_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
489 1.1 riastrad #define C_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x00000000
490 1.1 riastrad #define R_006880_D2CRTC_CONTROL 0x006880
491 1.1 riastrad #define S_006880_D2CRTC_MASTER_EN(x) (((x) & 0x1) << 0)
492 1.1 riastrad #define G_006880_D2CRTC_MASTER_EN(x) (((x) >> 0) & 0x1)
493 1.1 riastrad #define C_006880_D2CRTC_MASTER_EN 0xFFFFFFFE
494 1.1 riastrad #define S_006880_D2CRTC_SYNC_RESET_SEL(x) (((x) & 0x1) << 4)
495 1.1 riastrad #define G_006880_D2CRTC_SYNC_RESET_SEL(x) (((x) >> 4) & 0x1)
496 1.1 riastrad #define C_006880_D2CRTC_SYNC_RESET_SEL 0xFFFFFFEF
497 1.1 riastrad #define S_006880_D2CRTC_DISABLE_POINT_CNTL(x) (((x) & 0x3) << 8)
498 1.1 riastrad #define G_006880_D2CRTC_DISABLE_POINT_CNTL(x) (((x) >> 8) & 0x3)
499 1.1 riastrad #define C_006880_D2CRTC_DISABLE_POINT_CNTL 0xFFFFFCFF
500 1.1 riastrad #define S_006880_D2CRTC_CURRENT_MASTER_EN_STATE(x) (((x) & 0x1) << 16)
501 1.1 riastrad #define G_006880_D2CRTC_CURRENT_MASTER_EN_STATE(x) (((x) >> 16) & 0x1)
502 1.1 riastrad #define C_006880_D2CRTC_CURRENT_MASTER_EN_STATE 0xFFFEFFFF
503 1.1 riastrad #define S_006880_D2CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) & 0x1) << 24)
504 1.1 riastrad #define G_006880_D2CRTC_DISP_READ_REQUEST_DISABLE(x) (((x) >> 24) & 0x1)
505 1.1 riastrad #define C_006880_D2CRTC_DISP_READ_REQUEST_DISABLE 0xFEFFFFFF
506 1.1 riastrad #define R_0068E8_D2CRTC_UPDATE_LOCK 0x0068E8
507 1.1 riastrad #define S_0068E8_D2CRTC_UPDATE_LOCK(x) (((x) & 0x1) << 0)
508 1.1 riastrad #define G_0068E8_D2CRTC_UPDATE_LOCK(x) (((x) >> 0) & 0x1)
509 1.1 riastrad #define C_0068E8_D2CRTC_UPDATE_LOCK 0xFFFFFFFE
510 1.1 riastrad #define R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x006910
511 1.1 riastrad #define S_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
512 1.1 riastrad #define G_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
513 1.1 riastrad #define C_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x00000000
514 1.1 riastrad #define R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x006918
515 1.1 riastrad #define S_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
516 1.1 riastrad #define G_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
517 1.1 riastrad #define C_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x00000000
518 1.1 riastrad
519 1.1 riastrad
520 1.1 riastrad #define R_000001_MC_FB_LOCATION 0x000001
521 1.1 riastrad #define S_000001_MC_FB_START(x) (((x) & 0xFFFF) << 0)
522 1.1 riastrad #define G_000001_MC_FB_START(x) (((x) >> 0) & 0xFFFF)
523 1.1 riastrad #define C_000001_MC_FB_START 0xFFFF0000
524 1.1 riastrad #define S_000001_MC_FB_TOP(x) (((x) & 0xFFFF) << 16)
525 1.1 riastrad #define G_000001_MC_FB_TOP(x) (((x) >> 16) & 0xFFFF)
526 1.1 riastrad #define C_000001_MC_FB_TOP 0x0000FFFF
527 1.1 riastrad #define R_000002_MC_AGP_LOCATION 0x000002
528 1.1 riastrad #define S_000002_MC_AGP_START(x) (((x) & 0xFFFF) << 0)
529 1.1 riastrad #define G_000002_MC_AGP_START(x) (((x) >> 0) & 0xFFFF)
530 1.1 riastrad #define C_000002_MC_AGP_START 0xFFFF0000
531 1.1 riastrad #define S_000002_MC_AGP_TOP(x) (((x) & 0xFFFF) << 16)
532 1.1 riastrad #define G_000002_MC_AGP_TOP(x) (((x) >> 16) & 0xFFFF)
533 1.1 riastrad #define C_000002_MC_AGP_TOP 0x0000FFFF
534 1.1 riastrad #define R_000003_MC_AGP_BASE 0x000003
535 1.1 riastrad #define S_000003_AGP_BASE_ADDR(x) (((x) & 0xFFFFFFFF) << 0)
536 1.1 riastrad #define G_000003_AGP_BASE_ADDR(x) (((x) >> 0) & 0xFFFFFFFF)
537 1.1 riastrad #define C_000003_AGP_BASE_ADDR 0x00000000
538 1.1 riastrad #define R_000004_MC_AGP_BASE_2 0x000004
539 1.1 riastrad #define S_000004_AGP_BASE_ADDR_2(x) (((x) & 0xF) << 0)
540 1.1 riastrad #define G_000004_AGP_BASE_ADDR_2(x) (((x) >> 0) & 0xF)
541 1.1 riastrad #define C_000004_AGP_BASE_ADDR_2 0xFFFFFFF0
542 1.1 riastrad
543 1.1 riastrad
544 1.1 riastrad #define R_00000F_CP_DYN_CNTL 0x00000F
545 1.1 riastrad #define S_00000F_CP_FORCEON(x) (((x) & 0x1) << 0)
546 1.1 riastrad #define G_00000F_CP_FORCEON(x) (((x) >> 0) & 0x1)
547 1.1 riastrad #define C_00000F_CP_FORCEON 0xFFFFFFFE
548 1.1 riastrad #define S_00000F_CP_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1)
549 1.1 riastrad #define G_00000F_CP_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1)
550 1.1 riastrad #define C_00000F_CP_MAX_DYN_STOP_LAT 0xFFFFFFFD
551 1.1 riastrad #define S_00000F_CP_CLOCK_STATUS(x) (((x) & 0x1) << 2)
552 1.1 riastrad #define G_00000F_CP_CLOCK_STATUS(x) (((x) >> 2) & 0x1)
553 1.1 riastrad #define C_00000F_CP_CLOCK_STATUS 0xFFFFFFFB
554 1.1 riastrad #define S_00000F_CP_PROG_SHUTOFF(x) (((x) & 0x1) << 3)
555 1.1 riastrad #define G_00000F_CP_PROG_SHUTOFF(x) (((x) >> 3) & 0x1)
556 1.1 riastrad #define C_00000F_CP_PROG_SHUTOFF 0xFFFFFFF7
557 1.1 riastrad #define S_00000F_CP_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4)
558 1.1 riastrad #define G_00000F_CP_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF)
559 1.1 riastrad #define C_00000F_CP_PROG_DELAY_VALUE 0xFFFFF00F
560 1.1 riastrad #define S_00000F_CP_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12)
561 1.1 riastrad #define G_00000F_CP_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF)
562 1.1 riastrad #define C_00000F_CP_LOWER_POWER_IDLE 0xFFF00FFF
563 1.1 riastrad #define S_00000F_CP_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20)
564 1.1 riastrad #define G_00000F_CP_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1)
565 1.1 riastrad #define C_00000F_CP_LOWER_POWER_IGNORE 0xFFEFFFFF
566 1.1 riastrad #define S_00000F_CP_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21)
567 1.1 riastrad #define G_00000F_CP_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1)
568 1.1 riastrad #define C_00000F_CP_NORMAL_POWER_IGNORE 0xFFDFFFFF
569 1.1 riastrad #define S_00000F_SPARE(x) (((x) & 0x3) << 22)
570 1.1 riastrad #define G_00000F_SPARE(x) (((x) >> 22) & 0x3)
571 1.1 riastrad #define C_00000F_SPARE 0xFF3FFFFF
572 1.1 riastrad #define S_00000F_CP_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24)
573 1.1 riastrad #define G_00000F_CP_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF)
574 1.1 riastrad #define C_00000F_CP_NORMAL_POWER_BUSY 0x00FFFFFF
575 1.1 riastrad #define R_000011_E2_DYN_CNTL 0x000011
576 1.1 riastrad #define S_000011_E2_FORCEON(x) (((x) & 0x1) << 0)
577 1.1 riastrad #define G_000011_E2_FORCEON(x) (((x) >> 0) & 0x1)
578 1.1 riastrad #define C_000011_E2_FORCEON 0xFFFFFFFE
579 1.1 riastrad #define S_000011_E2_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1)
580 1.1 riastrad #define G_000011_E2_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1)
581 1.1 riastrad #define C_000011_E2_MAX_DYN_STOP_LAT 0xFFFFFFFD
582 1.1 riastrad #define S_000011_E2_CLOCK_STATUS(x) (((x) & 0x1) << 2)
583 1.1 riastrad #define G_000011_E2_CLOCK_STATUS(x) (((x) >> 2) & 0x1)
584 1.1 riastrad #define C_000011_E2_CLOCK_STATUS 0xFFFFFFFB
585 1.1 riastrad #define S_000011_E2_PROG_SHUTOFF(x) (((x) & 0x1) << 3)
586 1.1 riastrad #define G_000011_E2_PROG_SHUTOFF(x) (((x) >> 3) & 0x1)
587 1.1 riastrad #define C_000011_E2_PROG_SHUTOFF 0xFFFFFFF7
588 1.1 riastrad #define S_000011_E2_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4)
589 1.1 riastrad #define G_000011_E2_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF)
590 1.1 riastrad #define C_000011_E2_PROG_DELAY_VALUE 0xFFFFF00F
591 1.1 riastrad #define S_000011_E2_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12)
592 1.1 riastrad #define G_000011_E2_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF)
593 1.1 riastrad #define C_000011_E2_LOWER_POWER_IDLE 0xFFF00FFF
594 1.1 riastrad #define S_000011_E2_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20)
595 1.1 riastrad #define G_000011_E2_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1)
596 1.1 riastrad #define C_000011_E2_LOWER_POWER_IGNORE 0xFFEFFFFF
597 1.1 riastrad #define S_000011_E2_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21)
598 1.1 riastrad #define G_000011_E2_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1)
599 1.1 riastrad #define C_000011_E2_NORMAL_POWER_IGNORE 0xFFDFFFFF
600 1.1 riastrad #define S_000011_SPARE(x) (((x) & 0x3) << 22)
601 1.1 riastrad #define G_000011_SPARE(x) (((x) >> 22) & 0x3)
602 1.1 riastrad #define C_000011_SPARE 0xFF3FFFFF
603 1.1 riastrad #define S_000011_E2_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24)
604 1.1 riastrad #define G_000011_E2_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF)
605 1.1 riastrad #define C_000011_E2_NORMAL_POWER_BUSY 0x00FFFFFF
606 1.1 riastrad #define R_000013_IDCT_DYN_CNTL 0x000013
607 1.1 riastrad #define S_000013_IDCT_FORCEON(x) (((x) & 0x1) << 0)
608 1.1 riastrad #define G_000013_IDCT_FORCEON(x) (((x) >> 0) & 0x1)
609 1.1 riastrad #define C_000013_IDCT_FORCEON 0xFFFFFFFE
610 1.1 riastrad #define S_000013_IDCT_MAX_DYN_STOP_LAT(x) (((x) & 0x1) << 1)
611 1.1 riastrad #define G_000013_IDCT_MAX_DYN_STOP_LAT(x) (((x) >> 1) & 0x1)
612 1.1 riastrad #define C_000013_IDCT_MAX_DYN_STOP_LAT 0xFFFFFFFD
613 1.1 riastrad #define S_000013_IDCT_CLOCK_STATUS(x) (((x) & 0x1) << 2)
614 1.1 riastrad #define G_000013_IDCT_CLOCK_STATUS(x) (((x) >> 2) & 0x1)
615 1.1 riastrad #define C_000013_IDCT_CLOCK_STATUS 0xFFFFFFFB
616 1.1 riastrad #define S_000013_IDCT_PROG_SHUTOFF(x) (((x) & 0x1) << 3)
617 1.1 riastrad #define G_000013_IDCT_PROG_SHUTOFF(x) (((x) >> 3) & 0x1)
618 1.1 riastrad #define C_000013_IDCT_PROG_SHUTOFF 0xFFFFFFF7
619 1.1 riastrad #define S_000013_IDCT_PROG_DELAY_VALUE(x) (((x) & 0xFF) << 4)
620 1.1 riastrad #define G_000013_IDCT_PROG_DELAY_VALUE(x) (((x) >> 4) & 0xFF)
621 1.1 riastrad #define C_000013_IDCT_PROG_DELAY_VALUE 0xFFFFF00F
622 1.1 riastrad #define S_000013_IDCT_LOWER_POWER_IDLE(x) (((x) & 0xFF) << 12)
623 1.1 riastrad #define G_000013_IDCT_LOWER_POWER_IDLE(x) (((x) >> 12) & 0xFF)
624 1.1 riastrad #define C_000013_IDCT_LOWER_POWER_IDLE 0xFFF00FFF
625 1.1 riastrad #define S_000013_IDCT_LOWER_POWER_IGNORE(x) (((x) & 0x1) << 20)
626 1.1 riastrad #define G_000013_IDCT_LOWER_POWER_IGNORE(x) (((x) >> 20) & 0x1)
627 1.1 riastrad #define C_000013_IDCT_LOWER_POWER_IGNORE 0xFFEFFFFF
628 1.1 riastrad #define S_000013_IDCT_NORMAL_POWER_IGNORE(x) (((x) & 0x1) << 21)
629 1.1 riastrad #define G_000013_IDCT_NORMAL_POWER_IGNORE(x) (((x) >> 21) & 0x1)
630 1.1 riastrad #define C_000013_IDCT_NORMAL_POWER_IGNORE 0xFFDFFFFF
631 1.1 riastrad #define S_000013_SPARE(x) (((x) & 0x3) << 22)
632 1.1 riastrad #define G_000013_SPARE(x) (((x) >> 22) & 0x3)
633 1.1 riastrad #define C_000013_SPARE 0xFF3FFFFF
634 1.1 riastrad #define S_000013_IDCT_NORMAL_POWER_BUSY(x) (((x) & 0xFF) << 24)
635 1.1 riastrad #define G_000013_IDCT_NORMAL_POWER_BUSY(x) (((x) >> 24) & 0xFF)
636 1.1 riastrad #define C_000013_IDCT_NORMAL_POWER_BUSY 0x00FFFFFF
637 1.1 riastrad
638 1.1 riastrad #endif
639