rv730d.h revision 1.4 1 1.4 riastrad /* $NetBSD: rv730d.h,v 1.4 2021/12/18 23:45:43 riastradh Exp $ */
2 1.2 riastrad
3 1.1 riastrad /*
4 1.1 riastrad * Copyright 2011 Advanced Micro Devices, Inc.
5 1.1 riastrad *
6 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a
7 1.1 riastrad * copy of this software and associated documentation files (the "Software"),
8 1.1 riastrad * to deal in the Software without restriction, including without limitation
9 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the
11 1.1 riastrad * Software is furnished to do so, subject to the following conditions:
12 1.1 riastrad *
13 1.1 riastrad * The above copyright notice and this permission notice shall be included in
14 1.1 riastrad * all copies or substantial portions of the Software.
15 1.1 riastrad *
16 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 1.1 riastrad * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 1.1 riastrad * OTHER DEALINGS IN THE SOFTWARE.
23 1.1 riastrad *
24 1.1 riastrad */
25 1.1 riastrad #ifndef RV730_H
26 1.1 riastrad #define RV730_H
27 1.1 riastrad
28 1.1 riastrad #define CG_SPLL_FUNC_CNTL 0x600
29 1.1 riastrad #define SPLL_RESET (1 << 0)
30 1.1 riastrad #define SPLL_SLEEP (1 << 1)
31 1.1 riastrad #define SPLL_DIVEN (1 << 2)
32 1.1 riastrad #define SPLL_BYPASS_EN (1 << 3)
33 1.1 riastrad #define SPLL_REF_DIV(x) ((x) << 4)
34 1.1 riastrad #define SPLL_REF_DIV_MASK (0x3f << 4)
35 1.1 riastrad #define SPLL_HILEN(x) ((x) << 12)
36 1.1 riastrad #define SPLL_HILEN_MASK (0xf << 12)
37 1.1 riastrad #define SPLL_LOLEN(x) ((x) << 16)
38 1.1 riastrad #define SPLL_LOLEN_MASK (0xf << 16)
39 1.1 riastrad #define CG_SPLL_FUNC_CNTL_2 0x604
40 1.1 riastrad #define SCLK_MUX_SEL(x) ((x) << 0)
41 1.1 riastrad #define SCLK_MUX_SEL_MASK (0x1ff << 0)
42 1.1 riastrad #define CG_SPLL_FUNC_CNTL_3 0x608
43 1.1 riastrad #define SPLL_FB_DIV(x) ((x) << 0)
44 1.1 riastrad #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
45 1.1 riastrad #define SPLL_DITHEN (1 << 28)
46 1.1 riastrad
47 1.1 riastrad #define CG_MPLL_FUNC_CNTL 0x624
48 1.1 riastrad #define MPLL_RESET (1 << 0)
49 1.1 riastrad #define MPLL_SLEEP (1 << 1)
50 1.1 riastrad #define MPLL_DIVEN (1 << 2)
51 1.1 riastrad #define MPLL_BYPASS_EN (1 << 3)
52 1.1 riastrad #define MPLL_REF_DIV(x) ((x) << 4)
53 1.1 riastrad #define MPLL_REF_DIV_MASK (0x3f << 4)
54 1.1 riastrad #define MPLL_HILEN(x) ((x) << 12)
55 1.1 riastrad #define MPLL_HILEN_MASK (0xf << 12)
56 1.1 riastrad #define MPLL_LOLEN(x) ((x) << 16)
57 1.1 riastrad #define MPLL_LOLEN_MASK (0xf << 16)
58 1.1 riastrad #define CG_MPLL_FUNC_CNTL_2 0x628
59 1.1 riastrad #define MCLK_MUX_SEL(x) ((x) << 0)
60 1.1 riastrad #define MCLK_MUX_SEL_MASK (0x1ff << 0)
61 1.1 riastrad #define CG_MPLL_FUNC_CNTL_3 0x62c
62 1.1 riastrad #define MPLL_FB_DIV(x) ((x) << 0)
63 1.1 riastrad #define MPLL_FB_DIV_MASK (0x3ffffff << 0)
64 1.1 riastrad #define MPLL_DITHEN (1 << 28)
65 1.1 riastrad
66 1.1 riastrad #define CG_TCI_MPLL_SPREAD_SPECTRUM 0x634
67 1.1 riastrad #define CG_TCI_MPLL_SPREAD_SPECTRUM_2 0x638
68 1.1 riastrad #define GENERAL_PWRMGT 0x63c
69 1.1 riastrad # define GLOBAL_PWRMGT_EN (1 << 0)
70 1.1 riastrad # define STATIC_PM_EN (1 << 1)
71 1.1 riastrad # define THERMAL_PROTECTION_DIS (1 << 2)
72 1.1 riastrad # define THERMAL_PROTECTION_TYPE (1 << 3)
73 1.1 riastrad # define ENABLE_GEN2PCIE (1 << 4)
74 1.1 riastrad # define ENABLE_GEN2XSP (1 << 5)
75 1.1 riastrad # define SW_SMIO_INDEX(x) ((x) << 6)
76 1.1 riastrad # define SW_SMIO_INDEX_MASK (3 << 6)
77 1.1 riastrad # define LOW_VOLT_D2_ACPI (1 << 8)
78 1.1 riastrad # define LOW_VOLT_D3_ACPI (1 << 9)
79 1.1 riastrad # define VOLT_PWRMGT_EN (1 << 10)
80 1.1 riastrad # define BACKBIAS_PAD_EN (1 << 18)
81 1.1 riastrad # define BACKBIAS_VALUE (1 << 19)
82 1.1 riastrad # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
83 1.1 riastrad # define AC_DC_SW (1 << 24)
84 1.1 riastrad
85 1.1 riastrad #define SCLK_PWRMGT_CNTL 0x644
86 1.1 riastrad # define SCLK_PWRMGT_OFF (1 << 0)
87 1.1 riastrad # define SCLK_LOW_D1 (1 << 1)
88 1.1 riastrad # define FIR_RESET (1 << 4)
89 1.1 riastrad # define FIR_FORCE_TREND_SEL (1 << 5)
90 1.1 riastrad # define FIR_TREND_MODE (1 << 6)
91 1.1 riastrad # define DYN_GFX_CLK_OFF_EN (1 << 7)
92 1.1 riastrad # define GFX_CLK_FORCE_ON (1 << 8)
93 1.1 riastrad # define GFX_CLK_REQUEST_OFF (1 << 9)
94 1.1 riastrad # define GFX_CLK_FORCE_OFF (1 << 10)
95 1.1 riastrad # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
96 1.1 riastrad # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
97 1.1 riastrad # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
98 1.1 riastrad
99 1.1 riastrad #define TCI_MCLK_PWRMGT_CNTL 0x648
100 1.1 riastrad # define MPLL_PWRMGT_OFF (1 << 5)
101 1.1 riastrad # define DLL_READY (1 << 6)
102 1.1 riastrad # define MC_INT_CNTL (1 << 7)
103 1.1 riastrad # define MRDCKA_SLEEP (1 << 8)
104 1.1 riastrad # define MRDCKB_SLEEP (1 << 9)
105 1.1 riastrad # define MRDCKC_SLEEP (1 << 10)
106 1.1 riastrad # define MRDCKD_SLEEP (1 << 11)
107 1.1 riastrad # define MRDCKE_SLEEP (1 << 12)
108 1.1 riastrad # define MRDCKF_SLEEP (1 << 13)
109 1.1 riastrad # define MRDCKG_SLEEP (1 << 14)
110 1.1 riastrad # define MRDCKH_SLEEP (1 << 15)
111 1.1 riastrad # define MRDCKA_RESET (1 << 16)
112 1.1 riastrad # define MRDCKB_RESET (1 << 17)
113 1.1 riastrad # define MRDCKC_RESET (1 << 18)
114 1.1 riastrad # define MRDCKD_RESET (1 << 19)
115 1.1 riastrad # define MRDCKE_RESET (1 << 20)
116 1.1 riastrad # define MRDCKF_RESET (1 << 21)
117 1.1 riastrad # define MRDCKG_RESET (1 << 22)
118 1.1 riastrad # define MRDCKH_RESET (1 << 23)
119 1.1 riastrad # define DLL_READY_READ (1 << 24)
120 1.1 riastrad # define USE_DISPLAY_GAP (1 << 25)
121 1.1 riastrad # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
122 1.1 riastrad # define MPLL_TURNOFF_D2 (1 << 28)
123 1.1 riastrad #define TCI_DLL_CNTL 0x64c
124 1.1 riastrad
125 1.1 riastrad #define CG_PG_CNTL 0x858
126 1.1 riastrad # define PWRGATE_ENABLE (1 << 0)
127 1.1 riastrad
128 1.1 riastrad #define CG_AT 0x6d4
129 1.1 riastrad #define CG_R(x) ((x) << 0)
130 1.1 riastrad #define CG_R_MASK (0xffff << 0)
131 1.1 riastrad #define CG_L(x) ((x) << 16)
132 1.1 riastrad #define CG_L_MASK (0xffff << 16)
133 1.1 riastrad
134 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM 0x790
135 1.1 riastrad #define SSEN (1 << 0)
136 1.1 riastrad #define CLK_S(x) ((x) << 4)
137 1.1 riastrad #define CLK_S_MASK (0xfff << 4)
138 1.1 riastrad #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
139 1.1 riastrad #define CLK_V(x) ((x) << 0)
140 1.1 riastrad #define CLK_V_MASK (0x3ffffff << 0)
141 1.1 riastrad
142 1.1 riastrad #define MC_ARB_DRAM_TIMING 0x2774
143 1.1 riastrad #define MC_ARB_DRAM_TIMING2 0x2778
144 1.1 riastrad
145 1.1 riastrad #define MC_ARB_RFSH_RATE 0x27b0
146 1.1 riastrad #define POWERMODE0(x) ((x) << 0)
147 1.1 riastrad #define POWERMODE0_MASK (0xff << 0)
148 1.1 riastrad #define POWERMODE1(x) ((x) << 8)
149 1.1 riastrad #define POWERMODE1_MASK (0xff << 8)
150 1.1 riastrad #define POWERMODE2(x) ((x) << 16)
151 1.1 riastrad #define POWERMODE2_MASK (0xff << 16)
152 1.1 riastrad #define POWERMODE3(x) ((x) << 24)
153 1.3 msaitoh #define POWERMODE3_MASK (0xffU << 24)
154 1.1 riastrad
155 1.1 riastrad #define MC_ARB_DRAM_TIMING_1 0x27f0
156 1.1 riastrad #define MC_ARB_DRAM_TIMING_2 0x27f4
157 1.1 riastrad #define MC_ARB_DRAM_TIMING_3 0x27f8
158 1.1 riastrad #define MC_ARB_DRAM_TIMING2_1 0x27fc
159 1.1 riastrad #define MC_ARB_DRAM_TIMING2_2 0x2800
160 1.1 riastrad #define MC_ARB_DRAM_TIMING2_3 0x2804
161 1.1 riastrad
162 1.1 riastrad #define MC4_IO_DQ_PAD_CNTL_D0_I0 0x2978
163 1.1 riastrad #define MC4_IO_DQ_PAD_CNTL_D0_I1 0x297c
164 1.1 riastrad #define MC4_IO_QS_PAD_CNTL_D0_I0 0x2980
165 1.1 riastrad #define MC4_IO_QS_PAD_CNTL_D0_I1 0x2984
166 1.1 riastrad
167 1.1 riastrad #endif
168