Home | History | Annotate | Line # | Download | only in radeon
      1  1.4  riastrad /*	$NetBSD: rv770d.h,v 1.4 2021/12/18 23:45:43 riastradh Exp $	*/
      2  1.2  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright 2009 Advanced Micro Devices, Inc.
      5  1.1  riastrad  * Copyright 2009 Red Hat Inc.
      6  1.1  riastrad  *
      7  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      8  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      9  1.1  riastrad  * to deal in the Software without restriction, including without limitation
     10  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     11  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     12  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     13  1.1  riastrad  *
     14  1.1  riastrad  * The above copyright notice and this permission notice shall be included in
     15  1.1  riastrad  * all copies or substantial portions of the Software.
     16  1.1  riastrad  *
     17  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     18  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     19  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     20  1.1  riastrad  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     21  1.1  riastrad  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     22  1.1  riastrad  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     23  1.1  riastrad  * OTHER DEALINGS IN THE SOFTWARE.
     24  1.1  riastrad  *
     25  1.1  riastrad  * Authors: Dave Airlie
     26  1.1  riastrad  *          Alex Deucher
     27  1.1  riastrad  *          Jerome Glisse
     28  1.1  riastrad  */
     29  1.1  riastrad #ifndef RV770_H
     30  1.1  riastrad #define RV770_H
     31  1.1  riastrad 
     32  1.1  riastrad #define R7XX_MAX_SH_GPRS           256
     33  1.1  riastrad #define R7XX_MAX_TEMP_GPRS         16
     34  1.1  riastrad #define R7XX_MAX_SH_THREADS        256
     35  1.1  riastrad #define R7XX_MAX_SH_STACK_ENTRIES  4096
     36  1.1  riastrad #define R7XX_MAX_BACKENDS          8
     37  1.1  riastrad #define R7XX_MAX_BACKENDS_MASK     0xff
     38  1.1  riastrad #define R7XX_MAX_SIMDS             16
     39  1.1  riastrad #define R7XX_MAX_SIMDS_MASK        0xffff
     40  1.1  riastrad #define R7XX_MAX_PIPES             8
     41  1.1  riastrad #define R7XX_MAX_PIPES_MASK        0xff
     42  1.1  riastrad 
     43  1.1  riastrad /* discrete uvd clocks */
     44  1.1  riastrad #define CG_UPLL_FUNC_CNTL				0x718
     45  1.1  riastrad #	define UPLL_RESET_MASK				0x00000001
     46  1.1  riastrad #	define UPLL_SLEEP_MASK				0x00000002
     47  1.1  riastrad #	define UPLL_BYPASS_EN_MASK			0x00000004
     48  1.1  riastrad #	define UPLL_CTLREQ_MASK				0x00000008
     49  1.1  riastrad #	define UPLL_REF_DIV(x)				((x) << 16)
     50  1.1  riastrad #	define UPLL_REF_DIV_MASK			0x003F0000
     51  1.1  riastrad #	define UPLL_CTLACK_MASK				0x40000000
     52  1.1  riastrad #	define UPLL_CTLACK2_MASK			0x80000000
     53  1.1  riastrad #define CG_UPLL_FUNC_CNTL_2				0x71c
     54  1.1  riastrad #	define UPLL_SW_HILEN(x)				((x) << 0)
     55  1.1  riastrad #	define UPLL_SW_LOLEN(x)				((x) << 4)
     56  1.1  riastrad #	define UPLL_SW_HILEN2(x)			((x) << 8)
     57  1.1  riastrad #	define UPLL_SW_LOLEN2(x)			((x) << 12)
     58  1.1  riastrad #	define UPLL_SW_MASK				0x0000FFFF
     59  1.1  riastrad #	define VCLK_SRC_SEL(x)				((x) << 20)
     60  1.1  riastrad #	define VCLK_SRC_SEL_MASK			0x01F00000
     61  1.1  riastrad #	define DCLK_SRC_SEL(x)				((x) << 25)
     62  1.1  riastrad #	define DCLK_SRC_SEL_MASK			0x3E000000
     63  1.1  riastrad #define CG_UPLL_FUNC_CNTL_3				0x720
     64  1.1  riastrad #	define UPLL_FB_DIV(x)				((x) << 0)
     65  1.1  riastrad #	define UPLL_FB_DIV_MASK				0x01FFFFFF
     66  1.1  riastrad 
     67  1.1  riastrad /* pm registers */
     68  1.1  riastrad #define	SMC_SRAM_ADDR					0x200
     69  1.1  riastrad #define		SMC_SRAM_AUTO_INC_DIS				(1 << 16)
     70  1.1  riastrad #define	SMC_SRAM_DATA					0x204
     71  1.1  riastrad #define	SMC_IO						0x208
     72  1.1  riastrad #define		SMC_RST_N					(1 << 0)
     73  1.1  riastrad #define		SMC_STOP_MODE					(1 << 2)
     74  1.1  riastrad #define		SMC_CLK_EN					(1 << 11)
     75  1.1  riastrad #define	SMC_MSG						0x20c
     76  1.1  riastrad #define		HOST_SMC_MSG(x)					((x) << 0)
     77  1.1  riastrad #define		HOST_SMC_MSG_MASK				(0xff << 0)
     78  1.1  riastrad #define		HOST_SMC_MSG_SHIFT				0
     79  1.1  riastrad #define		HOST_SMC_RESP(x)				((x) << 8)
     80  1.1  riastrad #define		HOST_SMC_RESP_MASK				(0xff << 8)
     81  1.1  riastrad #define		HOST_SMC_RESP_SHIFT				8
     82  1.1  riastrad #define		SMC_HOST_MSG(x)					((x) << 16)
     83  1.1  riastrad #define		SMC_HOST_MSG_MASK				(0xff << 16)
     84  1.1  riastrad #define		SMC_HOST_MSG_SHIFT				16
     85  1.1  riastrad #define		SMC_HOST_RESP(x)				((x) << 24)
     86  1.1  riastrad #define		SMC_HOST_RESP_MASK				(0xff << 24)
     87  1.1  riastrad #define		SMC_HOST_RESP_SHIFT				24
     88  1.1  riastrad 
     89  1.1  riastrad #define	SMC_ISR_FFD8_FFDB				0x218
     90  1.1  riastrad 
     91  1.1  riastrad #define	CG_SPLL_FUNC_CNTL				0x600
     92  1.1  riastrad #define		SPLL_RESET				(1 << 0)
     93  1.1  riastrad #define		SPLL_SLEEP				(1 << 1)
     94  1.1  riastrad #define		SPLL_DIVEN				(1 << 2)
     95  1.1  riastrad #define		SPLL_BYPASS_EN				(1 << 3)
     96  1.1  riastrad #define		SPLL_REF_DIV(x)				((x) << 4)
     97  1.1  riastrad #define		SPLL_REF_DIV_MASK			(0x3f << 4)
     98  1.1  riastrad #define		SPLL_HILEN(x)				((x) << 12)
     99  1.1  riastrad #define		SPLL_HILEN_MASK				(0xf << 12)
    100  1.1  riastrad #define		SPLL_LOLEN(x)				((x) << 16)
    101  1.1  riastrad #define		SPLL_LOLEN_MASK				(0xf << 16)
    102  1.1  riastrad #define	CG_SPLL_FUNC_CNTL_2				0x604
    103  1.1  riastrad #define		SCLK_MUX_SEL(x)				((x) << 0)
    104  1.1  riastrad #define		SCLK_MUX_SEL_MASK			(0x1ff << 0)
    105  1.1  riastrad #define		SCLK_MUX_UPDATE				(1 << 26)
    106  1.1  riastrad #define	CG_SPLL_FUNC_CNTL_3				0x608
    107  1.1  riastrad #define		SPLL_FB_DIV(x)				((x) << 0)
    108  1.1  riastrad #define		SPLL_FB_DIV_MASK			(0x3ffffff << 0)
    109  1.1  riastrad #define		SPLL_DITHEN				(1 << 28)
    110  1.1  riastrad #define	CG_SPLL_STATUS					0x60c
    111  1.1  riastrad #define		SPLL_CHG_STATUS				(1 << 1)
    112  1.1  riastrad 
    113  1.1  riastrad #define	SPLL_CNTL_MODE					0x610
    114  1.1  riastrad #define		SPLL_DIV_SYNC				(1 << 5)
    115  1.1  riastrad 
    116  1.1  riastrad #define MPLL_CNTL_MODE                                  0x61c
    117  1.1  riastrad #       define MPLL_MCLK_SEL                            (1 << 11)
    118  1.1  riastrad #       define RV730_MPLL_MCLK_SEL                      (1 << 25)
    119  1.1  riastrad 
    120  1.1  riastrad #define	MPLL_AD_FUNC_CNTL				0x624
    121  1.1  riastrad #define		CLKF(x)					((x) << 0)
    122  1.1  riastrad #define		CLKF_MASK				(0x7f << 0)
    123  1.1  riastrad #define		CLKR(x)					((x) << 7)
    124  1.1  riastrad #define		CLKR_MASK				(0x1f << 7)
    125  1.1  riastrad #define		CLKFRAC(x)				((x) << 12)
    126  1.1  riastrad #define		CLKFRAC_MASK				(0x1f << 12)
    127  1.1  riastrad #define		YCLK_POST_DIV(x)			((x) << 17)
    128  1.1  riastrad #define		YCLK_POST_DIV_MASK			(3 << 17)
    129  1.1  riastrad #define		IBIAS(x)				((x) << 20)
    130  1.1  riastrad #define		IBIAS_MASK				(0x3ff << 20)
    131  1.1  riastrad #define		RESET					(1 << 30)
    132  1.1  riastrad #define		PDNB					(1 << 31)
    133  1.1  riastrad #define	MPLL_AD_FUNC_CNTL_2				0x628
    134  1.1  riastrad #define		BYPASS					(1 << 19)
    135  1.1  riastrad #define		BIAS_GEN_PDNB				(1 << 24)
    136  1.1  riastrad #define		RESET_EN				(1 << 25)
    137  1.1  riastrad #define		VCO_MODE				(1 << 29)
    138  1.1  riastrad #define	MPLL_DQ_FUNC_CNTL				0x62c
    139  1.1  riastrad #define	MPLL_DQ_FUNC_CNTL_2				0x630
    140  1.1  riastrad 
    141  1.1  riastrad #define GENERAL_PWRMGT                                  0x63c
    142  1.1  riastrad #       define GLOBAL_PWRMGT_EN                         (1 << 0)
    143  1.1  riastrad #       define STATIC_PM_EN                             (1 << 1)
    144  1.1  riastrad #       define THERMAL_PROTECTION_DIS                   (1 << 2)
    145  1.1  riastrad #       define THERMAL_PROTECTION_TYPE                  (1 << 3)
    146  1.1  riastrad #       define ENABLE_GEN2PCIE                          (1 << 4)
    147  1.1  riastrad #       define ENABLE_GEN2XSP                           (1 << 5)
    148  1.1  riastrad #       define SW_SMIO_INDEX(x)                         ((x) << 6)
    149  1.1  riastrad #       define SW_SMIO_INDEX_MASK                       (3 << 6)
    150  1.1  riastrad #       define SW_SMIO_INDEX_SHIFT                      6
    151  1.1  riastrad #       define LOW_VOLT_D2_ACPI                         (1 << 8)
    152  1.1  riastrad #       define LOW_VOLT_D3_ACPI                         (1 << 9)
    153  1.1  riastrad #       define VOLT_PWRMGT_EN                           (1 << 10)
    154  1.1  riastrad #       define BACKBIAS_PAD_EN                          (1 << 18)
    155  1.1  riastrad #       define BACKBIAS_VALUE                           (1 << 19)
    156  1.1  riastrad #       define DYN_SPREAD_SPECTRUM_EN                   (1 << 23)
    157  1.1  riastrad #       define AC_DC_SW                                 (1 << 24)
    158  1.1  riastrad 
    159  1.1  riastrad #define CG_TPC                                            0x640
    160  1.1  riastrad #define SCLK_PWRMGT_CNTL                                  0x644
    161  1.1  riastrad #       define SCLK_PWRMGT_OFF                            (1 << 0)
    162  1.1  riastrad #       define SCLK_LOW_D1                                (1 << 1)
    163  1.1  riastrad #       define FIR_RESET                                  (1 << 4)
    164  1.1  riastrad #       define FIR_FORCE_TREND_SEL                        (1 << 5)
    165  1.1  riastrad #       define FIR_TREND_MODE                             (1 << 6)
    166  1.1  riastrad #       define DYN_GFX_CLK_OFF_EN                         (1 << 7)
    167  1.1  riastrad #       define GFX_CLK_FORCE_ON                           (1 << 8)
    168  1.1  riastrad #       define GFX_CLK_REQUEST_OFF                        (1 << 9)
    169  1.1  riastrad #       define GFX_CLK_FORCE_OFF                          (1 << 10)
    170  1.1  riastrad #       define GFX_CLK_OFF_ACPI_D1                        (1 << 11)
    171  1.1  riastrad #       define GFX_CLK_OFF_ACPI_D2                        (1 << 12)
    172  1.1  riastrad #       define GFX_CLK_OFF_ACPI_D3                        (1 << 13)
    173  1.1  riastrad #define	MCLK_PWRMGT_CNTL				0x648
    174  1.1  riastrad #       define DLL_SPEED(x)				((x) << 0)
    175  1.1  riastrad #       define DLL_SPEED_MASK				(0x1f << 0)
    176  1.1  riastrad #       define MPLL_PWRMGT_OFF                          (1 << 5)
    177  1.1  riastrad #       define DLL_READY                                (1 << 6)
    178  1.1  riastrad #       define MC_INT_CNTL                              (1 << 7)
    179  1.1  riastrad #       define MRDCKA0_SLEEP                            (1 << 8)
    180  1.1  riastrad #       define MRDCKA1_SLEEP                            (1 << 9)
    181  1.1  riastrad #       define MRDCKB0_SLEEP                            (1 << 10)
    182  1.1  riastrad #       define MRDCKB1_SLEEP                            (1 << 11)
    183  1.1  riastrad #       define MRDCKC0_SLEEP                            (1 << 12)
    184  1.1  riastrad #       define MRDCKC1_SLEEP                            (1 << 13)
    185  1.1  riastrad #       define MRDCKD0_SLEEP                            (1 << 14)
    186  1.1  riastrad #       define MRDCKD1_SLEEP                            (1 << 15)
    187  1.1  riastrad #       define MRDCKA0_RESET                            (1 << 16)
    188  1.1  riastrad #       define MRDCKA1_RESET                            (1 << 17)
    189  1.1  riastrad #       define MRDCKB0_RESET                            (1 << 18)
    190  1.1  riastrad #       define MRDCKB1_RESET                            (1 << 19)
    191  1.1  riastrad #       define MRDCKC0_RESET                            (1 << 20)
    192  1.1  riastrad #       define MRDCKC1_RESET                            (1 << 21)
    193  1.1  riastrad #       define MRDCKD0_RESET                            (1 << 22)
    194  1.1  riastrad #       define MRDCKD1_RESET                            (1 << 23)
    195  1.1  riastrad #       define DLL_READY_READ                           (1 << 24)
    196  1.1  riastrad #       define USE_DISPLAY_GAP                          (1 << 25)
    197  1.1  riastrad #       define USE_DISPLAY_URGENT_NORMAL                (1 << 26)
    198  1.1  riastrad #       define MPLL_TURNOFF_D2                          (1 << 28)
    199  1.1  riastrad #define	DLL_CNTL					0x64c
    200  1.1  riastrad #       define MRDCKA0_BYPASS                           (1 << 24)
    201  1.1  riastrad #       define MRDCKA1_BYPASS                           (1 << 25)
    202  1.1  riastrad #       define MRDCKB0_BYPASS                           (1 << 26)
    203  1.1  riastrad #       define MRDCKB1_BYPASS                           (1 << 27)
    204  1.1  riastrad #       define MRDCKC0_BYPASS                           (1 << 28)
    205  1.1  riastrad #       define MRDCKC1_BYPASS                           (1 << 29)
    206  1.1  riastrad #       define MRDCKD0_BYPASS                           (1 << 30)
    207  1.1  riastrad #       define MRDCKD1_BYPASS                           (1 << 31)
    208  1.1  riastrad 
    209  1.1  riastrad #define MPLL_TIME                                         0x654
    210  1.1  riastrad #       define MPLL_LOCK_TIME(x)			((x) << 0)
    211  1.1  riastrad #       define MPLL_LOCK_TIME_MASK			(0xffff << 0)
    212  1.1  riastrad #       define MPLL_RESET_TIME(x)			((x) << 16)
    213  1.1  riastrad #       define MPLL_RESET_TIME_MASK			(0xffff << 16)
    214  1.1  riastrad 
    215  1.1  riastrad #define CG_CLKPIN_CNTL                                    0x660
    216  1.1  riastrad #       define MUX_TCLK_TO_XCLK                           (1 << 8)
    217  1.1  riastrad #       define XTALIN_DIVIDE                              (1 << 9)
    218  1.1  riastrad 
    219  1.1  riastrad #define TARGET_AND_CURRENT_PROFILE_INDEX                  0x66c
    220  1.1  riastrad #       define CURRENT_PROFILE_INDEX_MASK                 (0xf << 4)
    221  1.1  riastrad #       define CURRENT_PROFILE_INDEX_SHIFT                4
    222  1.1  riastrad 
    223  1.1  riastrad #define S0_VID_LOWER_SMIO_CNTL                            0x678
    224  1.1  riastrad #define S1_VID_LOWER_SMIO_CNTL                            0x67c
    225  1.1  riastrad #define S2_VID_LOWER_SMIO_CNTL                            0x680
    226  1.1  riastrad #define S3_VID_LOWER_SMIO_CNTL                            0x684
    227  1.1  riastrad 
    228  1.1  riastrad #define CG_FTV                                            0x690
    229  1.1  riastrad #define CG_FFCT_0                                         0x694
    230  1.1  riastrad #       define UTC_0(x)                                   ((x) << 0)
    231  1.1  riastrad #       define UTC_0_MASK                                 (0x3ff << 0)
    232  1.1  riastrad #       define DTC_0(x)                                   ((x) << 10)
    233  1.1  riastrad #       define DTC_0_MASK                                 (0x3ff << 10)
    234  1.1  riastrad 
    235  1.1  riastrad #define CG_BSP                                          0x6d0
    236  1.1  riastrad #       define BSP(x)					((x) << 0)
    237  1.1  riastrad #       define BSP_MASK					(0xffff << 0)
    238  1.1  riastrad #       define BSU(x)					((x) << 16)
    239  1.1  riastrad #       define BSU_MASK					(0xf << 16)
    240  1.1  riastrad #define CG_AT                                           0x6d4
    241  1.1  riastrad #       define CG_R(x)					((x) << 0)
    242  1.1  riastrad #       define CG_R_MASK				(0xffff << 0)
    243  1.1  riastrad #       define CG_L(x)					((x) << 16)
    244  1.1  riastrad #       define CG_L_MASK				(0xffff << 16)
    245  1.1  riastrad #define CG_GIT                                          0x6d8
    246  1.1  riastrad #       define CG_GICST(x)                              ((x) << 0)
    247  1.1  riastrad #       define CG_GICST_MASK                            (0xffff << 0)
    248  1.1  riastrad #       define CG_GIPOT(x)                              ((x) << 16)
    249  1.1  riastrad #       define CG_GIPOT_MASK                            (0xffff << 16)
    250  1.1  riastrad 
    251  1.1  riastrad #define CG_SSP                                            0x6e8
    252  1.1  riastrad #       define SST(x)                                     ((x) << 0)
    253  1.1  riastrad #       define SST_MASK                                   (0xffff << 0)
    254  1.1  riastrad #       define SSTU(x)                                    ((x) << 16)
    255  1.1  riastrad #       define SSTU_MASK                                  (0xf << 16)
    256  1.1  riastrad 
    257  1.1  riastrad #define CG_DISPLAY_GAP_CNTL                               0x714
    258  1.1  riastrad #       define DISP1_GAP(x)                               ((x) << 0)
    259  1.1  riastrad #       define DISP1_GAP_MASK                             (3 << 0)
    260  1.1  riastrad #       define DISP2_GAP(x)                               ((x) << 2)
    261  1.1  riastrad #       define DISP2_GAP_MASK                             (3 << 2)
    262  1.1  riastrad #       define VBI_TIMER_COUNT(x)                         ((x) << 4)
    263  1.1  riastrad #       define VBI_TIMER_COUNT_MASK                       (0x3fff << 4)
    264  1.1  riastrad #       define VBI_TIMER_UNIT(x)                          ((x) << 20)
    265  1.1  riastrad #       define VBI_TIMER_UNIT_MASK                        (7 << 20)
    266  1.1  riastrad #       define DISP1_GAP_MCHG(x)                          ((x) << 24)
    267  1.1  riastrad #       define DISP1_GAP_MCHG_MASK                        (3 << 24)
    268  1.1  riastrad #       define DISP2_GAP_MCHG(x)                          ((x) << 26)
    269  1.1  riastrad #       define DISP2_GAP_MCHG_MASK                        (3 << 26)
    270  1.1  riastrad 
    271  1.1  riastrad #define	CG_SPLL_SPREAD_SPECTRUM				0x790
    272  1.1  riastrad #define		SSEN					(1 << 0)
    273  1.1  riastrad #define		CLKS(x)					((x) << 4)
    274  1.1  riastrad #define		CLKS_MASK				(0xfff << 4)
    275  1.1  riastrad #define	CG_SPLL_SPREAD_SPECTRUM_2			0x794
    276  1.1  riastrad #define		CLKV(x)					((x) << 0)
    277  1.1  riastrad #define		CLKV_MASK				(0x3ffffff << 0)
    278  1.1  riastrad #define	CG_MPLL_SPREAD_SPECTRUM				0x798
    279  1.1  riastrad #define CG_UPLL_SPREAD_SPECTRUM				0x79c
    280  1.1  riastrad #	define SSEN_MASK				0x00000001
    281  1.1  riastrad 
    282  1.1  riastrad #define CG_CGTT_LOCAL_0                                   0x7d0
    283  1.1  riastrad #define CG_CGTT_LOCAL_1                                   0x7d4
    284  1.1  riastrad 
    285  1.1  riastrad #define BIOS_SCRATCH_4                                    0x1734
    286  1.1  riastrad 
    287  1.1  riastrad #define MC_SEQ_MISC0                                      0x2a00
    288  1.1  riastrad #define         MC_SEQ_MISC0_GDDR5_SHIFT                  28
    289  1.1  riastrad #define         MC_SEQ_MISC0_GDDR5_MASK                   0xf0000000
    290  1.1  riastrad #define         MC_SEQ_MISC0_GDDR5_VALUE                  5
    291  1.1  riastrad 
    292  1.1  riastrad #define MC_ARB_SQM_RATIO                                  0x2770
    293  1.1  riastrad #define		STATE0(x)				((x) << 0)
    294  1.1  riastrad #define		STATE0_MASK				(0xff << 0)
    295  1.1  riastrad #define		STATE1(x)				((x) << 8)
    296  1.1  riastrad #define		STATE1_MASK				(0xff << 8)
    297  1.1  riastrad #define		STATE2(x)				((x) << 16)
    298  1.1  riastrad #define		STATE2_MASK				(0xff << 16)
    299  1.1  riastrad #define		STATE3(x)				((x) << 24)
    300  1.1  riastrad #define		STATE3_MASK				(0xff << 24)
    301  1.1  riastrad 
    302  1.1  riastrad #define	MC_ARB_RFSH_RATE				0x27b0
    303  1.1  riastrad #define		POWERMODE0(x)				((x) << 0)
    304  1.1  riastrad #define		POWERMODE0_MASK				(0xff << 0)
    305  1.1  riastrad #define		POWERMODE1(x)				((x) << 8)
    306  1.1  riastrad #define		POWERMODE1_MASK				(0xff << 8)
    307  1.1  riastrad #define		POWERMODE2(x)				((x) << 16)
    308  1.1  riastrad #define		POWERMODE2_MASK				(0xff << 16)
    309  1.1  riastrad #define		POWERMODE3(x)				((x) << 24)
    310  1.1  riastrad #define		POWERMODE3_MASK				(0xff << 24)
    311  1.1  riastrad 
    312  1.1  riastrad #define CGTS_SM_CTRL_REG                                  0x9150
    313  1.1  riastrad 
    314  1.1  riastrad /* Registers */
    315  1.1  riastrad #define	CB_COLOR0_BASE					0x28040
    316  1.1  riastrad #define	CB_COLOR1_BASE					0x28044
    317  1.1  riastrad #define	CB_COLOR2_BASE					0x28048
    318  1.1  riastrad #define	CB_COLOR3_BASE					0x2804C
    319  1.1  riastrad #define	CB_COLOR4_BASE					0x28050
    320  1.1  riastrad #define	CB_COLOR5_BASE					0x28054
    321  1.1  riastrad #define	CB_COLOR6_BASE					0x28058
    322  1.1  riastrad #define	CB_COLOR7_BASE					0x2805C
    323  1.1  riastrad #define	CB_COLOR7_FRAG					0x280FC
    324  1.1  riastrad 
    325  1.1  riastrad #define	CC_GC_SHADER_PIPE_CONFIG			0x8950
    326  1.1  riastrad #define	CC_RB_BACKEND_DISABLE				0x98F4
    327  1.1  riastrad #define		BACKEND_DISABLE(x)				((x) << 16)
    328  1.1  riastrad #define	CC_SYS_RB_BACKEND_DISABLE			0x3F88
    329  1.1  riastrad 
    330  1.1  riastrad #define	CGTS_SYS_TCC_DISABLE				0x3F90
    331  1.1  riastrad #define	CGTS_TCC_DISABLE				0x9148
    332  1.1  riastrad #define	CGTS_USER_SYS_TCC_DISABLE			0x3F94
    333  1.1  riastrad #define	CGTS_USER_TCC_DISABLE				0x914C
    334  1.1  riastrad 
    335  1.1  riastrad #define	CONFIG_MEMSIZE					0x5428
    336  1.1  riastrad 
    337  1.1  riastrad #define	CP_ME_CNTL					0x86D8
    338  1.1  riastrad #define		CP_ME_HALT					(1 << 28)
    339  1.1  riastrad #define		CP_PFP_HALT					(1 << 26)
    340  1.1  riastrad #define	CP_ME_RAM_DATA					0xC160
    341  1.1  riastrad #define	CP_ME_RAM_RADDR					0xC158
    342  1.1  riastrad #define	CP_ME_RAM_WADDR					0xC15C
    343  1.1  riastrad #define CP_MEQ_THRESHOLDS				0x8764
    344  1.1  riastrad #define		STQ_SPLIT(x)					((x) << 0)
    345  1.1  riastrad #define	CP_PERFMON_CNTL					0x87FC
    346  1.1  riastrad #define	CP_PFP_UCODE_ADDR				0xC150
    347  1.1  riastrad #define	CP_PFP_UCODE_DATA				0xC154
    348  1.1  riastrad #define	CP_QUEUE_THRESHOLDS				0x8760
    349  1.1  riastrad #define		ROQ_IB1_START(x)				((x) << 0)
    350  1.1  riastrad #define		ROQ_IB2_START(x)				((x) << 8)
    351  1.1  riastrad #define	CP_RB_CNTL					0xC104
    352  1.1  riastrad #define		RB_BUFSZ(x)					((x) << 0)
    353  1.1  riastrad #define		RB_BLKSZ(x)					((x) << 8)
    354  1.1  riastrad #define		RB_NO_UPDATE					(1 << 27)
    355  1.1  riastrad #define		RB_RPTR_WR_ENA					(1 << 31)
    356  1.1  riastrad #define		BUF_SWAP_32BIT					(2 << 16)
    357  1.1  riastrad #define	CP_RB_RPTR					0x8700
    358  1.1  riastrad #define	CP_RB_RPTR_ADDR					0xC10C
    359  1.1  riastrad #define	CP_RB_RPTR_ADDR_HI				0xC110
    360  1.1  riastrad #define	CP_RB_RPTR_WR					0xC108
    361  1.1  riastrad #define	CP_RB_WPTR					0xC114
    362  1.1  riastrad #define	CP_RB_WPTR_ADDR					0xC118
    363  1.1  riastrad #define	CP_RB_WPTR_ADDR_HI				0xC11C
    364  1.1  riastrad #define	CP_RB_WPTR_DELAY				0x8704
    365  1.1  riastrad #define	CP_SEM_WAIT_TIMER				0x85BC
    366  1.1  riastrad 
    367  1.1  riastrad #define	DB_DEBUG3					0x98B0
    368  1.1  riastrad #define		DB_CLK_OFF_DELAY(x)				((x) << 11)
    369  1.1  riastrad #define DB_DEBUG4					0x9B8C
    370  1.1  riastrad #define		DISABLE_TILE_COVERED_FOR_PS_ITER		(1 << 6)
    371  1.1  riastrad 
    372  1.1  riastrad #define	DCP_TILING_CONFIG				0x6CA0
    373  1.1  riastrad #define		PIPE_TILING(x)					((x) << 1)
    374  1.1  riastrad #define 	BANK_TILING(x)					((x) << 4)
    375  1.1  riastrad #define		GROUP_SIZE(x)					((x) << 6)
    376  1.1  riastrad #define		ROW_TILING(x)					((x) << 8)
    377  1.1  riastrad #define		BANK_SWAPS(x)					((x) << 11)
    378  1.1  riastrad #define		SAMPLE_SPLIT(x)					((x) << 14)
    379  1.1  riastrad #define		BACKEND_MAP(x)					((x) << 16)
    380  1.1  riastrad 
    381  1.1  riastrad #define GB_TILING_CONFIG				0x98F0
    382  1.1  riastrad #define     PIPE_TILING__SHIFT              1
    383  1.1  riastrad #define     PIPE_TILING__MASK               0x0000000e
    384  1.1  riastrad 
    385  1.1  riastrad #define DMA_TILING_CONFIG                               0x3ec8
    386  1.1  riastrad #define DMA_TILING_CONFIG2                              0xd0b8
    387  1.1  riastrad 
    388  1.1  riastrad /* RV730 only */
    389  1.1  riastrad #define UVD_UDEC_TILING_CONFIG                          0xef40
    390  1.1  riastrad #define UVD_UDEC_DB_TILING_CONFIG                       0xef44
    391  1.1  riastrad #define UVD_UDEC_DBW_TILING_CONFIG                      0xef48
    392  1.4  riastrad #define UVD_NO_OP					0xeffc
    393  1.1  riastrad 
    394  1.1  riastrad #define	GC_USER_SHADER_PIPE_CONFIG			0x8954
    395  1.1  riastrad #define		INACTIVE_QD_PIPES(x)				((x) << 8)
    396  1.1  riastrad #define		INACTIVE_QD_PIPES_MASK				0x0000FF00
    397  1.1  riastrad #define		INACTIVE_QD_PIPES_SHIFT			    8
    398  1.1  riastrad #define		INACTIVE_SIMDS(x)				((x) << 16)
    399  1.1  riastrad #define		INACTIVE_SIMDS_MASK				0x00FF0000
    400  1.1  riastrad 
    401  1.1  riastrad #define	GRBM_CNTL					0x8000
    402  1.1  riastrad #define		GRBM_READ_TIMEOUT(x)				((x) << 0)
    403  1.1  riastrad #define	GRBM_SOFT_RESET					0x8020
    404  1.1  riastrad #define		SOFT_RESET_CP					(1<<0)
    405  1.1  riastrad #define	GRBM_STATUS					0x8010
    406  1.1  riastrad #define		CMDFIFO_AVAIL_MASK				0x0000000F
    407  1.1  riastrad #define		GUI_ACTIVE					(1<<31)
    408  1.1  riastrad #define	GRBM_STATUS2					0x8014
    409  1.1  riastrad 
    410  1.1  riastrad #define	CG_THERMAL_CTRL					0x72C
    411  1.1  riastrad #define 	DPM_EVENT_SRC(x)			((x) << 0)
    412  1.1  riastrad #define 	DPM_EVENT_SRC_MASK			(7 << 0)
    413  1.1  riastrad #define		DIG_THERM_DPM(x)			((x) << 14)
    414  1.1  riastrad #define		DIG_THERM_DPM_MASK			0x003FC000
    415  1.1  riastrad #define		DIG_THERM_DPM_SHIFT			14
    416  1.1  riastrad 
    417  1.1  riastrad #define	CG_THERMAL_INT					0x734
    418  1.1  riastrad #define		DIG_THERM_INTH(x)			((x) << 8)
    419  1.1  riastrad #define		DIG_THERM_INTH_MASK			0x0000FF00
    420  1.1  riastrad #define		DIG_THERM_INTH_SHIFT			8
    421  1.1  riastrad #define		DIG_THERM_INTL(x)			((x) << 16)
    422  1.1  riastrad #define		DIG_THERM_INTL_MASK			0x00FF0000
    423  1.1  riastrad #define		DIG_THERM_INTL_SHIFT			16
    424  1.1  riastrad #define 	THERM_INT_MASK_HIGH			(1 << 24)
    425  1.1  riastrad #define 	THERM_INT_MASK_LOW			(1 << 25)
    426  1.1  riastrad 
    427  1.1  riastrad #define	CG_MULT_THERMAL_STATUS				0x740
    428  1.1  riastrad #define		ASIC_T(x)			        ((x) << 16)
    429  1.1  riastrad #define		ASIC_T_MASK			        0x3FF0000
    430  1.1  riastrad #define		ASIC_T_SHIFT			        16
    431  1.1  riastrad 
    432  1.1  riastrad #define	HDP_HOST_PATH_CNTL				0x2C00
    433  1.1  riastrad #define	HDP_NONSURFACE_BASE				0x2C04
    434  1.1  riastrad #define	HDP_NONSURFACE_INFO				0x2C08
    435  1.1  riastrad #define	HDP_NONSURFACE_SIZE				0x2C0C
    436  1.1  riastrad #define HDP_REG_COHERENCY_FLUSH_CNTL			0x54A0
    437  1.1  riastrad #define	HDP_TILING_CONFIG				0x2F3C
    438  1.1  riastrad #define HDP_DEBUG1                                      0x2F34
    439  1.1  riastrad 
    440  1.1  riastrad #define MC_SHARED_CHMAP						0x2004
    441  1.1  riastrad #define		NOOFCHAN_SHIFT					12
    442  1.1  riastrad #define		NOOFCHAN_MASK					0x00003000
    443  1.1  riastrad #define MC_SHARED_CHREMAP					0x2008
    444  1.1  riastrad 
    445  1.1  riastrad #define	MC_ARB_RAMCFG					0x2760
    446  1.1  riastrad #define		NOOFBANK_SHIFT					0
    447  1.1  riastrad #define		NOOFBANK_MASK					0x00000003
    448  1.1  riastrad #define		NOOFRANK_SHIFT					2
    449  1.1  riastrad #define		NOOFRANK_MASK					0x00000004
    450  1.1  riastrad #define		NOOFROWS_SHIFT					3
    451  1.1  riastrad #define		NOOFROWS_MASK					0x00000038
    452  1.1  riastrad #define		NOOFCOLS_SHIFT					6
    453  1.1  riastrad #define		NOOFCOLS_MASK					0x000000C0
    454  1.1  riastrad #define		CHANSIZE_SHIFT					8
    455  1.1  riastrad #define		CHANSIZE_MASK					0x00000100
    456  1.1  riastrad #define		BURSTLENGTH_SHIFT				9
    457  1.1  riastrad #define		BURSTLENGTH_MASK				0x00000200
    458  1.1  riastrad #define		CHANSIZE_OVERRIDE				(1 << 11)
    459  1.1  riastrad #define	MC_VM_AGP_TOP					0x2028
    460  1.1  riastrad #define	MC_VM_AGP_BOT					0x202C
    461  1.1  riastrad #define	MC_VM_AGP_BASE					0x2030
    462  1.1  riastrad #define	MC_VM_FB_LOCATION				0x2024
    463  1.1  riastrad #define	MC_VM_MB_L1_TLB0_CNTL				0x2234
    464  1.1  riastrad #define	MC_VM_MB_L1_TLB1_CNTL				0x2238
    465  1.1  riastrad #define	MC_VM_MB_L1_TLB2_CNTL				0x223C
    466  1.1  riastrad #define	MC_VM_MB_L1_TLB3_CNTL				0x2240
    467  1.1  riastrad #define		ENABLE_L1_TLB					(1 << 0)
    468  1.1  riastrad #define		ENABLE_L1_FRAGMENT_PROCESSING			(1 << 1)
    469  1.1  riastrad #define		SYSTEM_ACCESS_MODE_PA_ONLY			(0 << 3)
    470  1.1  riastrad #define		SYSTEM_ACCESS_MODE_USE_SYS_MAP			(1 << 3)
    471  1.1  riastrad #define		SYSTEM_ACCESS_MODE_IN_SYS			(2 << 3)
    472  1.1  riastrad #define		SYSTEM_ACCESS_MODE_NOT_IN_SYS			(3 << 3)
    473  1.1  riastrad #define		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU	(0 << 5)
    474  1.1  riastrad #define		EFFECTIVE_L1_TLB_SIZE(x)			((x)<<15)
    475  1.1  riastrad #define		EFFECTIVE_L1_QUEUE_SIZE(x)			((x)<<18)
    476  1.1  riastrad #define	MC_VM_MD_L1_TLB0_CNTL				0x2654
    477  1.1  riastrad #define	MC_VM_MD_L1_TLB1_CNTL				0x2658
    478  1.1  riastrad #define	MC_VM_MD_L1_TLB2_CNTL				0x265C
    479  1.1  riastrad #define	MC_VM_MD_L1_TLB3_CNTL				0x2698
    480  1.1  riastrad #define	MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR		0x203C
    481  1.1  riastrad #define	MC_VM_SYSTEM_APERTURE_HIGH_ADDR			0x2038
    482  1.1  riastrad #define	MC_VM_SYSTEM_APERTURE_LOW_ADDR			0x2034
    483  1.1  riastrad 
    484  1.1  riastrad #define	PA_CL_ENHANCE					0x8A14
    485  1.1  riastrad #define		CLIP_VTX_REORDER_ENA				(1 << 0)
    486  1.1  riastrad #define		NUM_CLIP_SEQ(x)					((x) << 1)
    487  1.1  riastrad #define PA_SC_AA_CONFIG					0x28C04
    488  1.1  riastrad #define PA_SC_CLIPRECT_RULE				0x2820C
    489  1.1  riastrad #define	PA_SC_EDGERULE					0x28230
    490  1.1  riastrad #define	PA_SC_FIFO_SIZE					0x8BCC
    491  1.1  riastrad #define		SC_PRIM_FIFO_SIZE(x)				((x) << 0)
    492  1.1  riastrad #define		SC_HIZ_TILE_FIFO_SIZE(x)			((x) << 12)
    493  1.1  riastrad #define	PA_SC_FORCE_EOV_MAX_CNTS			0x8B24
    494  1.1  riastrad #define		FORCE_EOV_MAX_CLK_CNT(x)			((x)<<0)
    495  1.1  riastrad #define		FORCE_EOV_MAX_REZ_CNT(x)			((x)<<16)
    496  1.1  riastrad #define PA_SC_LINE_STIPPLE				0x28A0C
    497  1.1  riastrad #define	PA_SC_LINE_STIPPLE_STATE			0x8B10
    498  1.1  riastrad #define PA_SC_MODE_CNTL					0x28A4C
    499  1.1  riastrad #define	PA_SC_MULTI_CHIP_CNTL				0x8B20
    500  1.1  riastrad #define		SC_EARLYZ_TILE_FIFO_SIZE(x)			((x) << 20)
    501  1.1  riastrad 
    502  1.1  riastrad #define	SCRATCH_REG0					0x8500
    503  1.1  riastrad #define	SCRATCH_REG1					0x8504
    504  1.1  riastrad #define	SCRATCH_REG2					0x8508
    505  1.1  riastrad #define	SCRATCH_REG3					0x850C
    506  1.1  riastrad #define	SCRATCH_REG4					0x8510
    507  1.1  riastrad #define	SCRATCH_REG5					0x8514
    508  1.1  riastrad #define	SCRATCH_REG6					0x8518
    509  1.1  riastrad #define	SCRATCH_REG7					0x851C
    510  1.1  riastrad #define	SCRATCH_UMSK					0x8540
    511  1.1  riastrad #define	SCRATCH_ADDR					0x8544
    512  1.1  riastrad 
    513  1.1  riastrad #define	SMX_SAR_CTL0					0xA008
    514  1.1  riastrad #define	SMX_DC_CTL0					0xA020
    515  1.1  riastrad #define		USE_HASH_FUNCTION				(1 << 0)
    516  1.1  riastrad #define		CACHE_DEPTH(x)					((x) << 1)
    517  1.1  riastrad #define		FLUSH_ALL_ON_EVENT				(1 << 10)
    518  1.1  riastrad #define		STALL_ON_EVENT					(1 << 11)
    519  1.1  riastrad #define	SMX_EVENT_CTL					0xA02C
    520  1.1  riastrad #define		ES_FLUSH_CTL(x)					((x) << 0)
    521  1.1  riastrad #define		GS_FLUSH_CTL(x)					((x) << 3)
    522  1.1  riastrad #define		ACK_FLUSH_CTL(x)				((x) << 6)
    523  1.1  riastrad #define		SYNC_FLUSH_CTL					(1 << 8)
    524  1.1  riastrad 
    525  1.1  riastrad #define	SPI_CONFIG_CNTL					0x9100
    526  1.1  riastrad #define		GPR_WRITE_PRIORITY(x)				((x) << 0)
    527  1.1  riastrad #define		DISABLE_INTERP_1				(1 << 5)
    528  1.1  riastrad #define	SPI_CONFIG_CNTL_1				0x913C
    529  1.1  riastrad #define		VTX_DONE_DELAY(x)				((x) << 0)
    530  1.1  riastrad #define		INTERP_ONE_PRIM_PER_ROW				(1 << 4)
    531  1.1  riastrad #define	SPI_INPUT_Z					0x286D8
    532  1.1  riastrad #define	SPI_PS_IN_CONTROL_0				0x286CC
    533  1.1  riastrad #define		NUM_INTERP(x)					((x)<<0)
    534  1.1  riastrad #define		POSITION_ENA					(1<<8)
    535  1.1  riastrad #define		POSITION_CENTROID				(1<<9)
    536  1.1  riastrad #define		POSITION_ADDR(x)				((x)<<10)
    537  1.1  riastrad #define		PARAM_GEN(x)					((x)<<15)
    538  1.1  riastrad #define		PARAM_GEN_ADDR(x)				((x)<<19)
    539  1.1  riastrad #define		BARYC_SAMPLE_CNTL(x)				((x)<<26)
    540  1.1  riastrad #define		PERSP_GRADIENT_ENA				(1<<28)
    541  1.1  riastrad #define		LINEAR_GRADIENT_ENA				(1<<29)
    542  1.1  riastrad #define		POSITION_SAMPLE					(1<<30)
    543  1.1  riastrad #define		BARYC_AT_SAMPLE_ENA				(1<<31)
    544  1.1  riastrad 
    545  1.1  riastrad #define	SQ_CONFIG					0x8C00
    546  1.1  riastrad #define		VC_ENABLE					(1 << 0)
    547  1.1  riastrad #define		EXPORT_SRC_C					(1 << 1)
    548  1.1  riastrad #define		DX9_CONSTS					(1 << 2)
    549  1.1  riastrad #define		ALU_INST_PREFER_VECTOR				(1 << 3)
    550  1.1  riastrad #define		DX10_CLAMP					(1 << 4)
    551  1.1  riastrad #define		CLAUSE_SEQ_PRIO(x)				((x) << 8)
    552  1.1  riastrad #define		PS_PRIO(x)					((x) << 24)
    553  1.1  riastrad #define		VS_PRIO(x)					((x) << 26)
    554  1.1  riastrad #define		GS_PRIO(x)					((x) << 28)
    555  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_0			0x8DB0
    556  1.1  riastrad #define		SIMDA_RING0(x)					((x)<<0)
    557  1.1  riastrad #define		SIMDA_RING1(x)					((x)<<8)
    558  1.1  riastrad #define		SIMDB_RING0(x)					((x)<<16)
    559  1.1  riastrad #define		SIMDB_RING1(x)					((x)<<24)
    560  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_1			0x8DB4
    561  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_2			0x8DB8
    562  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_3			0x8DBC
    563  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_4			0x8DC0
    564  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_5			0x8DC4
    565  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_6			0x8DC8
    566  1.1  riastrad #define	SQ_DYN_GPR_SIZE_SIMD_AB_7			0x8DCC
    567  1.3   msaitoh #define		ES_PRIO(x)					((u32)(x) << 30)
    568  1.1  riastrad #define	SQ_GPR_RESOURCE_MGMT_1				0x8C04
    569  1.1  riastrad #define		NUM_PS_GPRS(x)					((x) << 0)
    570  1.1  riastrad #define		NUM_VS_GPRS(x)					((x) << 16)
    571  1.1  riastrad #define		DYN_GPR_ENABLE					(1 << 27)
    572  1.1  riastrad #define		NUM_CLAUSE_TEMP_GPRS(x)				((x) << 28)
    573  1.1  riastrad #define	SQ_GPR_RESOURCE_MGMT_2				0x8C08
    574  1.1  riastrad #define		NUM_GS_GPRS(x)					((x) << 0)
    575  1.1  riastrad #define		NUM_ES_GPRS(x)					((x) << 16)
    576  1.1  riastrad #define	SQ_MS_FIFO_SIZES				0x8CF0
    577  1.1  riastrad #define		CACHE_FIFO_SIZE(x)				((x) << 0)
    578  1.1  riastrad #define		FETCH_FIFO_HIWATER(x)				((x) << 8)
    579  1.1  riastrad #define		DONE_FIFO_HIWATER(x)				((x) << 16)
    580  1.1  riastrad #define		ALU_UPDATE_FIFO_HIWATER(x)			((x) << 24)
    581  1.1  riastrad #define	SQ_STACK_RESOURCE_MGMT_1			0x8C10
    582  1.1  riastrad #define		NUM_PS_STACK_ENTRIES(x)				((x) << 0)
    583  1.1  riastrad #define		NUM_VS_STACK_ENTRIES(x)				((x) << 16)
    584  1.1  riastrad #define	SQ_STACK_RESOURCE_MGMT_2			0x8C14
    585  1.1  riastrad #define		NUM_GS_STACK_ENTRIES(x)				((x) << 0)
    586  1.1  riastrad #define		NUM_ES_STACK_ENTRIES(x)				((x) << 16)
    587  1.1  riastrad #define	SQ_THREAD_RESOURCE_MGMT				0x8C0C
    588  1.1  riastrad #define		NUM_PS_THREADS(x)				((x) << 0)
    589  1.1  riastrad #define		NUM_VS_THREADS(x)				((x) << 8)
    590  1.1  riastrad #define		NUM_GS_THREADS(x)				((x) << 16)
    591  1.1  riastrad #define		NUM_ES_THREADS(x)				((x) << 24)
    592  1.1  riastrad 
    593  1.1  riastrad #define	SX_DEBUG_1					0x9058
    594  1.1  riastrad #define		ENABLE_NEW_SMX_ADDRESS				(1 << 16)
    595  1.1  riastrad #define	SX_EXPORT_BUFFER_SIZES				0x900C
    596  1.1  riastrad #define		COLOR_BUFFER_SIZE(x)				((x) << 0)
    597  1.1  riastrad #define		POSITION_BUFFER_SIZE(x)				((x) << 8)
    598  1.1  riastrad #define		SMX_BUFFER_SIZE(x)				((x) << 16)
    599  1.1  riastrad #define	SX_MISC						0x28350
    600  1.1  riastrad 
    601  1.1  riastrad #define	TA_CNTL_AUX					0x9508
    602  1.1  riastrad #define		DISABLE_CUBE_WRAP				(1 << 0)
    603  1.1  riastrad #define		DISABLE_CUBE_ANISO				(1 << 1)
    604  1.1  riastrad #define		SYNC_GRADIENT					(1 << 24)
    605  1.1  riastrad #define		SYNC_WALKER					(1 << 25)
    606  1.1  riastrad #define		SYNC_ALIGNER					(1 << 26)
    607  1.1  riastrad #define		BILINEAR_PRECISION_6_BIT			(0 << 31)
    608  1.1  riastrad #define		BILINEAR_PRECISION_8_BIT			(1 << 31)
    609  1.1  riastrad 
    610  1.1  riastrad #define	TCP_CNTL					0x9610
    611  1.1  riastrad #define	TCP_CHAN_STEER					0x9614
    612  1.1  riastrad 
    613  1.1  riastrad #define	VC_ENHANCE					0x9714
    614  1.1  riastrad 
    615  1.1  riastrad #define	VGT_CACHE_INVALIDATION				0x88C4
    616  1.1  riastrad #define		CACHE_INVALIDATION(x)				((x)<<0)
    617  1.1  riastrad #define			VC_ONLY						0
    618  1.1  riastrad #define			TC_ONLY						1
    619  1.1  riastrad #define			VC_AND_TC					2
    620  1.1  riastrad #define		AUTO_INVLD_EN(x)				((x) << 6)
    621  1.1  riastrad #define			NO_AUTO						0
    622  1.1  riastrad #define			ES_AUTO						1
    623  1.1  riastrad #define			GS_AUTO						2
    624  1.1  riastrad #define			ES_AND_GS_AUTO					3
    625  1.1  riastrad #define	VGT_ES_PER_GS					0x88CC
    626  1.1  riastrad #define	VGT_GS_PER_ES					0x88C8
    627  1.1  riastrad #define	VGT_GS_PER_VS					0x88E8
    628  1.1  riastrad #define	VGT_GS_VERTEX_REUSE				0x88D4
    629  1.1  riastrad #define	VGT_NUM_INSTANCES				0x8974
    630  1.1  riastrad #define	VGT_OUT_DEALLOC_CNTL				0x28C5C
    631  1.1  riastrad #define		DEALLOC_DIST_MASK				0x0000007F
    632  1.1  riastrad #define	VGT_STRMOUT_EN					0x28AB0
    633  1.1  riastrad #define	VGT_VERTEX_REUSE_BLOCK_CNTL			0x28C58
    634  1.1  riastrad #define		VTX_REUSE_DEPTH_MASK				0x000000FF
    635  1.1  riastrad 
    636  1.1  riastrad #define VM_CONTEXT0_CNTL				0x1410
    637  1.1  riastrad #define		ENABLE_CONTEXT					(1 << 0)
    638  1.1  riastrad #define		PAGE_TABLE_DEPTH(x)				(((x) & 3) << 1)
    639  1.1  riastrad #define		RANGE_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 4)
    640  1.1  riastrad #define	VM_CONTEXT0_PAGE_TABLE_BASE_ADDR		0x153C
    641  1.1  riastrad #define	VM_CONTEXT0_PAGE_TABLE_END_ADDR			0x157C
    642  1.1  riastrad #define	VM_CONTEXT0_PAGE_TABLE_START_ADDR		0x155C
    643  1.1  riastrad #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR	0x1518
    644  1.1  riastrad #define VM_L2_CNTL					0x1400
    645  1.1  riastrad #define		ENABLE_L2_CACHE					(1 << 0)
    646  1.1  riastrad #define		ENABLE_L2_FRAGMENT_PROCESSING			(1 << 1)
    647  1.1  riastrad #define		ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE		(1 << 9)
    648  1.1  riastrad #define		EFFECTIVE_L2_QUEUE_SIZE(x)			(((x) & 7) << 14)
    649  1.1  riastrad #define VM_L2_CNTL2					0x1404
    650  1.1  riastrad #define		INVALIDATE_ALL_L1_TLBS				(1 << 0)
    651  1.1  riastrad #define		INVALIDATE_L2_CACHE				(1 << 1)
    652  1.1  riastrad #define VM_L2_CNTL3					0x1408
    653  1.1  riastrad #define		BANK_SELECT(x)					((x) << 0)
    654  1.1  riastrad #define		CACHE_UPDATE_MODE(x)				((x) << 6)
    655  1.1  riastrad #define	VM_L2_STATUS					0x140C
    656  1.1  riastrad #define		L2_BUSY						(1 << 0)
    657  1.1  riastrad 
    658  1.1  riastrad #define	WAIT_UNTIL					0x8040
    659  1.1  riastrad 
    660  1.1  riastrad /* async DMA */
    661  1.1  riastrad #define DMA_RB_RPTR                                       0xd008
    662  1.1  riastrad #define DMA_RB_WPTR                                       0xd00c
    663  1.1  riastrad 
    664  1.1  riastrad /* async DMA packets */
    665  1.3   msaitoh #define DMA_PACKET(cmd, t, s, n)	((((u32)(cmd) & 0xF) << 28) |	\
    666  1.1  riastrad 					 (((t) & 0x1) << 23) |		\
    667  1.1  riastrad 					 (((s) & 0x1) << 22) |		\
    668  1.1  riastrad 					 (((n) & 0xFFFF) << 0))
    669  1.1  riastrad /* async DMA Packet types */
    670  1.1  riastrad #define	DMA_PACKET_WRITE				  0x2
    671  1.1  riastrad #define	DMA_PACKET_COPY					  0x3
    672  1.1  riastrad #define	DMA_PACKET_INDIRECT_BUFFER			  0x4
    673  1.1  riastrad #define	DMA_PACKET_SEMAPHORE				  0x5
    674  1.1  riastrad #define	DMA_PACKET_FENCE				  0x6
    675  1.1  riastrad #define	DMA_PACKET_TRAP					  0x7
    676  1.1  riastrad #define	DMA_PACKET_CONSTANT_FILL			  0xd
    677  1.1  riastrad #define	DMA_PACKET_NOP					  0xf
    678  1.1  riastrad 
    679  1.1  riastrad 
    680  1.1  riastrad #define	SRBM_STATUS				        0x0E50
    681  1.1  riastrad 
    682  1.1  riastrad /* DCE 3.2 HDMI */
    683  1.1  riastrad #define HDMI_CONTROL                         0x7400
    684  1.1  riastrad #       define HDMI_KEEPOUT_MODE             (1 << 0)
    685  1.1  riastrad #       define HDMI_PACKET_GEN_VERSION       (1 << 4) /* 0 = r6xx compat */
    686  1.1  riastrad #       define HDMI_ERROR_ACK                (1 << 8)
    687  1.1  riastrad #       define HDMI_ERROR_MASK               (1 << 9)
    688  1.1  riastrad #define HDMI_STATUS                          0x7404
    689  1.1  riastrad #       define HDMI_ACTIVE_AVMUTE            (1 << 0)
    690  1.1  riastrad #       define HDMI_AUDIO_PACKET_ERROR       (1 << 16)
    691  1.1  riastrad #       define HDMI_VBI_PACKET_ERROR         (1 << 20)
    692  1.1  riastrad #define HDMI_AUDIO_PACKET_CONTROL            0x7408
    693  1.1  riastrad #       define HDMI_AUDIO_DELAY_EN(x)        (((x) & 3) << 4)
    694  1.1  riastrad #       define HDMI_AUDIO_PACKETS_PER_LINE(x)  (((x) & 0x1f) << 16)
    695  1.1  riastrad #define HDMI_ACR_PACKET_CONTROL              0x740c
    696  1.1  riastrad #       define HDMI_ACR_SEND                 (1 << 0)
    697  1.1  riastrad #       define HDMI_ACR_CONT                 (1 << 1)
    698  1.1  riastrad #       define HDMI_ACR_SELECT(x)            (((x) & 3) << 4)
    699  1.1  riastrad #       define HDMI_ACR_HW                   0
    700  1.1  riastrad #       define HDMI_ACR_32                   1
    701  1.1  riastrad #       define HDMI_ACR_44                   2
    702  1.1  riastrad #       define HDMI_ACR_48                   3
    703  1.1  riastrad #       define HDMI_ACR_SOURCE               (1 << 8) /* 0 - hw; 1 - cts value */
    704  1.1  riastrad #       define HDMI_ACR_AUTO_SEND            (1 << 12)
    705  1.1  riastrad #define HDMI_VBI_PACKET_CONTROL              0x7410
    706  1.1  riastrad #       define HDMI_NULL_SEND                (1 << 0)
    707  1.1  riastrad #       define HDMI_GC_SEND                  (1 << 4)
    708  1.1  riastrad #       define HDMI_GC_CONT                  (1 << 5) /* 0 - once; 1 - every frame */
    709  1.1  riastrad #define HDMI_INFOFRAME_CONTROL0              0x7414
    710  1.1  riastrad #       define HDMI_AVI_INFO_SEND            (1 << 0)
    711  1.1  riastrad #       define HDMI_AVI_INFO_CONT            (1 << 1)
    712  1.1  riastrad #       define HDMI_AUDIO_INFO_SEND          (1 << 4)
    713  1.1  riastrad #       define HDMI_AUDIO_INFO_CONT          (1 << 5)
    714  1.1  riastrad #       define HDMI_MPEG_INFO_SEND           (1 << 8)
    715  1.1  riastrad #       define HDMI_MPEG_INFO_CONT           (1 << 9)
    716  1.1  riastrad #define HDMI_INFOFRAME_CONTROL1              0x7418
    717  1.1  riastrad #       define HDMI_AVI_INFO_LINE(x)         (((x) & 0x3f) << 0)
    718  1.1  riastrad #       define HDMI_AUDIO_INFO_LINE(x)       (((x) & 0x3f) << 8)
    719  1.1  riastrad #       define HDMI_MPEG_INFO_LINE(x)        (((x) & 0x3f) << 16)
    720  1.1  riastrad #define HDMI_GENERIC_PACKET_CONTROL          0x741c
    721  1.1  riastrad #       define HDMI_GENERIC0_SEND            (1 << 0)
    722  1.1  riastrad #       define HDMI_GENERIC0_CONT            (1 << 1)
    723  1.1  riastrad #       define HDMI_GENERIC1_SEND            (1 << 4)
    724  1.1  riastrad #       define HDMI_GENERIC1_CONT            (1 << 5)
    725  1.1  riastrad #       define HDMI_GENERIC0_LINE(x)         (((x) & 0x3f) << 16)
    726  1.1  riastrad #       define HDMI_GENERIC1_LINE(x)         (((x) & 0x3f) << 24)
    727  1.1  riastrad #define HDMI_GC                              0x7428
    728  1.1  riastrad #       define HDMI_GC_AVMUTE                (1 << 0)
    729  1.1  riastrad #define AFMT_AUDIO_PACKET_CONTROL2           0x742c
    730  1.1  riastrad #       define AFMT_AUDIO_LAYOUT_OVRD        (1 << 0)
    731  1.1  riastrad #       define AFMT_AUDIO_LAYOUT_SELECT      (1 << 1)
    732  1.1  riastrad #       define AFMT_60958_CS_SOURCE          (1 << 4)
    733  1.1  riastrad #       define AFMT_AUDIO_CHANNEL_ENABLE(x)  (((x) & 0xff) << 8)
    734  1.1  riastrad #       define AFMT_DP_AUDIO_STREAM_ID(x)    (((x) & 0xff) << 16)
    735  1.1  riastrad #define AFMT_AVI_INFO0                       0x7454
    736  1.1  riastrad #       define AFMT_AVI_INFO_CHECKSUM(x)     (((x) & 0xff) << 0)
    737  1.1  riastrad #       define AFMT_AVI_INFO_S(x)            (((x) & 3) << 8)
    738  1.1  riastrad #       define AFMT_AVI_INFO_B(x)            (((x) & 3) << 10)
    739  1.1  riastrad #       define AFMT_AVI_INFO_A(x)            (((x) & 1) << 12)
    740  1.1  riastrad #       define AFMT_AVI_INFO_Y(x)            (((x) & 3) << 13)
    741  1.1  riastrad #       define AFMT_AVI_INFO_Y_RGB           0
    742  1.1  riastrad #       define AFMT_AVI_INFO_Y_YCBCR422      1
    743  1.1  riastrad #       define AFMT_AVI_INFO_Y_YCBCR444      2
    744  1.1  riastrad #       define AFMT_AVI_INFO_Y_A_B_S(x)      (((x) & 0xff) << 8)
    745  1.1  riastrad #       define AFMT_AVI_INFO_R(x)            (((x) & 0xf) << 16)
    746  1.1  riastrad #       define AFMT_AVI_INFO_M(x)            (((x) & 0x3) << 20)
    747  1.1  riastrad #       define AFMT_AVI_INFO_C(x)            (((x) & 0x3) << 22)
    748  1.1  riastrad #       define AFMT_AVI_INFO_C_M_R(x)        (((x) & 0xff) << 16)
    749  1.1  riastrad #       define AFMT_AVI_INFO_SC(x)           (((x) & 0x3) << 24)
    750  1.1  riastrad #       define AFMT_AVI_INFO_Q(x)            (((x) & 0x3) << 26)
    751  1.1  riastrad #       define AFMT_AVI_INFO_EC(x)           (((x) & 0x3) << 28)
    752  1.1  riastrad #       define AFMT_AVI_INFO_ITC(x)          (((x) & 0x1) << 31)
    753  1.1  riastrad #       define AFMT_AVI_INFO_ITC_EC_Q_SC(x)  (((x) & 0xff) << 24)
    754  1.1  riastrad #define AFMT_AVI_INFO1                       0x7458
    755  1.1  riastrad #       define AFMT_AVI_INFO_VIC(x)          (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
    756  1.1  riastrad #       define AFMT_AVI_INFO_PR(x)           (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
    757  1.1  riastrad #       define AFMT_AVI_INFO_TOP(x)          (((x) & 0xffff) << 16)
    758  1.1  riastrad #define AFMT_AVI_INFO2                       0x745c
    759  1.1  riastrad #       define AFMT_AVI_INFO_BOTTOM(x)       (((x) & 0xffff) << 0)
    760  1.1  riastrad #       define AFMT_AVI_INFO_LEFT(x)         (((x) & 0xffff) << 16)
    761  1.1  riastrad #define AFMT_AVI_INFO3                       0x7460
    762  1.1  riastrad #       define AFMT_AVI_INFO_RIGHT(x)        (((x) & 0xffff) << 0)
    763  1.1  riastrad #       define AFMT_AVI_INFO_VERSION(x)      (((x) & 3) << 24)
    764  1.1  riastrad #define AFMT_MPEG_INFO0                      0x7464
    765  1.1  riastrad #       define AFMT_MPEG_INFO_CHECKSUM(x)    (((x) & 0xff) << 0)
    766  1.1  riastrad #       define AFMT_MPEG_INFO_MB0(x)         (((x) & 0xff) << 8)
    767  1.1  riastrad #       define AFMT_MPEG_INFO_MB1(x)         (((x) & 0xff) << 16)
    768  1.1  riastrad #       define AFMT_MPEG_INFO_MB2(x)         (((x) & 0xff) << 24)
    769  1.1  riastrad #define AFMT_MPEG_INFO1                      0x7468
    770  1.1  riastrad #       define AFMT_MPEG_INFO_MB3(x)         (((x) & 0xff) << 0)
    771  1.1  riastrad #       define AFMT_MPEG_INFO_MF(x)          (((x) & 3) << 8)
    772  1.1  riastrad #       define AFMT_MPEG_INFO_FR(x)          (((x) & 1) << 12)
    773  1.1  riastrad #define AFMT_GENERIC0_HDR                    0x746c
    774  1.1  riastrad #define AFMT_GENERIC0_0                      0x7470
    775  1.1  riastrad #define AFMT_GENERIC0_1                      0x7474
    776  1.1  riastrad #define AFMT_GENERIC0_2                      0x7478
    777  1.1  riastrad #define AFMT_GENERIC0_3                      0x747c
    778  1.1  riastrad #define AFMT_GENERIC0_4                      0x7480
    779  1.1  riastrad #define AFMT_GENERIC0_5                      0x7484
    780  1.1  riastrad #define AFMT_GENERIC0_6                      0x7488
    781  1.1  riastrad #define AFMT_GENERIC1_HDR                    0x748c
    782  1.1  riastrad #define AFMT_GENERIC1_0                      0x7490
    783  1.1  riastrad #define AFMT_GENERIC1_1                      0x7494
    784  1.1  riastrad #define AFMT_GENERIC1_2                      0x7498
    785  1.1  riastrad #define AFMT_GENERIC1_3                      0x749c
    786  1.1  riastrad #define AFMT_GENERIC1_4                      0x74a0
    787  1.1  riastrad #define AFMT_GENERIC1_5                      0x74a4
    788  1.1  riastrad #define AFMT_GENERIC1_6                      0x74a8
    789  1.1  riastrad #define HDMI_ACR_32_0                        0x74ac
    790  1.1  riastrad #       define HDMI_ACR_CTS_32(x)            (((x) & 0xfffff) << 12)
    791  1.1  riastrad #define HDMI_ACR_32_1                        0x74b0
    792  1.1  riastrad #       define HDMI_ACR_N_32(x)              (((x) & 0xfffff) << 0)
    793  1.1  riastrad #define HDMI_ACR_44_0                        0x74b4
    794  1.1  riastrad #       define HDMI_ACR_CTS_44(x)            (((x) & 0xfffff) << 12)
    795  1.1  riastrad #define HDMI_ACR_44_1                        0x74b8
    796  1.1  riastrad #       define HDMI_ACR_N_44(x)              (((x) & 0xfffff) << 0)
    797  1.1  riastrad #define HDMI_ACR_48_0                        0x74bc
    798  1.1  riastrad #       define HDMI_ACR_CTS_48(x)            (((x) & 0xfffff) << 12)
    799  1.1  riastrad #define HDMI_ACR_48_1                        0x74c0
    800  1.1  riastrad #       define HDMI_ACR_N_48(x)              (((x) & 0xfffff) << 0)
    801  1.1  riastrad #define HDMI_ACR_STATUS_0                    0x74c4
    802  1.1  riastrad #define HDMI_ACR_STATUS_1                    0x74c8
    803  1.1  riastrad #define AFMT_AUDIO_INFO0                     0x74cc
    804  1.1  riastrad #       define AFMT_AUDIO_INFO_CHECKSUM(x)   (((x) & 0xff) << 0)
    805  1.1  riastrad #       define AFMT_AUDIO_INFO_CC(x)         (((x) & 7) << 8)
    806  1.1  riastrad #       define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x)   (((x) & 0xff) << 16)
    807  1.1  riastrad #define AFMT_AUDIO_INFO1                     0x74d0
    808  1.1  riastrad #       define AFMT_AUDIO_INFO_CA(x)         (((x) & 0xff) << 0)
    809  1.1  riastrad #       define AFMT_AUDIO_INFO_LSV(x)        (((x) & 0xf) << 11)
    810  1.1  riastrad #       define AFMT_AUDIO_INFO_DM_INH(x)     (((x) & 1) << 15)
    811  1.1  riastrad #       define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
    812  1.1  riastrad #define AFMT_60958_0                         0x74d4
    813  1.1  riastrad #       define AFMT_60958_CS_A(x)            (((x) & 1) << 0)
    814  1.1  riastrad #       define AFMT_60958_CS_B(x)            (((x) & 1) << 1)
    815  1.1  riastrad #       define AFMT_60958_CS_C(x)            (((x) & 1) << 2)
    816  1.1  riastrad #       define AFMT_60958_CS_D(x)            (((x) & 3) << 3)
    817  1.1  riastrad #       define AFMT_60958_CS_MODE(x)         (((x) & 3) << 6)
    818  1.1  riastrad #       define AFMT_60958_CS_CATEGORY_CODE(x)      (((x) & 0xff) << 8)
    819  1.1  riastrad #       define AFMT_60958_CS_SOURCE_NUMBER(x)      (((x) & 0xf) << 16)
    820  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_L(x)   (((x) & 0xf) << 20)
    821  1.1  riastrad #       define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
    822  1.1  riastrad #       define AFMT_60958_CS_CLOCK_ACCURACY(x)     (((x) & 3) << 28)
    823  1.1  riastrad #define AFMT_60958_1                         0x74d8
    824  1.1  riastrad #       define AFMT_60958_CS_WORD_LENGTH(x)  (((x) & 0xf) << 0)
    825  1.1  riastrad #       define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x)   (((x) & 0xf) << 4)
    826  1.1  riastrad #       define AFMT_60958_CS_VALID_L(x)      (((x) & 1) << 16)
    827  1.1  riastrad #       define AFMT_60958_CS_VALID_R(x)      (((x) & 1) << 18)
    828  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_R(x)   (((x) & 0xf) << 20)
    829  1.1  riastrad #define AFMT_AUDIO_CRC_CONTROL               0x74dc
    830  1.1  riastrad #       define AFMT_AUDIO_CRC_EN             (1 << 0)
    831  1.1  riastrad #define AFMT_RAMP_CONTROL0                   0x74e0
    832  1.1  riastrad #       define AFMT_RAMP_MAX_COUNT(x)        (((x) & 0xffffff) << 0)
    833  1.1  riastrad #       define AFMT_RAMP_DATA_SIGN           (1 << 31)
    834  1.1  riastrad #define AFMT_RAMP_CONTROL1                   0x74e4
    835  1.1  riastrad #       define AFMT_RAMP_MIN_COUNT(x)        (((x) & 0xffffff) << 0)
    836  1.1  riastrad #       define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
    837  1.1  riastrad #define AFMT_RAMP_CONTROL2                   0x74e8
    838  1.1  riastrad #       define AFMT_RAMP_INC_COUNT(x)        (((x) & 0xffffff) << 0)
    839  1.1  riastrad #define AFMT_RAMP_CONTROL3                   0x74ec
    840  1.1  riastrad #       define AFMT_RAMP_DEC_COUNT(x)        (((x) & 0xffffff) << 0)
    841  1.1  riastrad #define AFMT_60958_2                         0x74f0
    842  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_2(x)   (((x) & 0xf) << 0)
    843  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_3(x)   (((x) & 0xf) << 4)
    844  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_4(x)   (((x) & 0xf) << 8)
    845  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_5(x)   (((x) & 0xf) << 12)
    846  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_6(x)   (((x) & 0xf) << 16)
    847  1.1  riastrad #       define AFMT_60958_CS_CHANNEL_NUMBER_7(x)   (((x) & 0xf) << 20)
    848  1.1  riastrad #define AFMT_STATUS                          0x7600
    849  1.1  riastrad #       define AFMT_AUDIO_ENABLE             (1 << 4)
    850  1.1  riastrad #       define AFMT_AZ_FORMAT_WTRIG          (1 << 28)
    851  1.1  riastrad #       define AFMT_AZ_FORMAT_WTRIG_INT      (1 << 29)
    852  1.1  riastrad #       define AFMT_AZ_AUDIO_ENABLE_CHG      (1 << 30)
    853  1.1  riastrad #define AFMT_AUDIO_PACKET_CONTROL            0x7604
    854  1.1  riastrad #       define AFMT_AUDIO_SAMPLE_SEND        (1 << 0)
    855  1.1  riastrad #       define AFMT_AUDIO_TEST_EN            (1 << 12)
    856  1.1  riastrad #       define AFMT_AUDIO_CHANNEL_SWAP       (1 << 24)
    857  1.1  riastrad #       define AFMT_60958_CS_UPDATE          (1 << 26)
    858  1.1  riastrad #       define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
    859  1.1  riastrad #       define AFMT_AZ_FORMAT_WTRIG_MASK     (1 << 28)
    860  1.1  riastrad #       define AFMT_AZ_FORMAT_WTRIG_ACK      (1 << 29)
    861  1.1  riastrad #       define AFMT_AZ_AUDIO_ENABLE_CHG_ACK  (1 << 30)
    862  1.1  riastrad #define AFMT_VBI_PACKET_CONTROL              0x7608
    863  1.1  riastrad #       define AFMT_GENERIC0_UPDATE          (1 << 2)
    864  1.1  riastrad #define AFMT_INFOFRAME_CONTROL0              0x760c
    865  1.1  riastrad #       define AFMT_AUDIO_INFO_SOURCE        (1 << 6) /* 0 - sound block; 1 - hdmi regs */
    866  1.1  riastrad #       define AFMT_AUDIO_INFO_UPDATE        (1 << 7)
    867  1.1  riastrad #       define AFMT_MPEG_INFO_UPDATE         (1 << 10)
    868  1.1  riastrad #define AFMT_GENERIC0_7                      0x7610
    869  1.1  riastrad /* second instance starts at 0x7800 */
    870  1.1  riastrad #define HDMI_OFFSET0                      (0x7400 - 0x7400)
    871  1.1  riastrad #define HDMI_OFFSET1                      (0x7800 - 0x7400)
    872  1.1  riastrad 
    873  1.1  riastrad /* DCE3.2 ELD audio interface */
    874  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0        0x71c8 /* LPCM */
    875  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1        0x71cc /* AC3 */
    876  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2        0x71d0 /* MPEG1 */
    877  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3        0x71d4 /* MP3 */
    878  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4        0x71d8 /* MPEG2 */
    879  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5        0x71dc /* AAC */
    880  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6        0x71e0 /* DTS */
    881  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7        0x71e4 /* ATRAC */
    882  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8        0x71e8 /* one bit audio - leave at 0 (default) */
    883  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9        0x71ec /* Dolby Digital */
    884  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10       0x71f0 /* DTS-HD */
    885  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11       0x71f4 /* MAT-MLP */
    886  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12       0x71f8 /* DTS */
    887  1.1  riastrad #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13       0x71fc /* WMA Pro */
    888  1.1  riastrad #       define MAX_CHANNELS(x)                            (((x) & 0x7) << 0)
    889  1.1  riastrad /* max channels minus one.  7 = 8 channels */
    890  1.1  riastrad #       define SUPPORTED_FREQUENCIES(x)                   (((x) & 0xff) << 8)
    891  1.1  riastrad #       define DESCRIPTOR_BYTE_2(x)                       (((x) & 0xff) << 16)
    892  1.1  riastrad #       define SUPPORTED_FREQUENCIES_STEREO(x)            (((x) & 0xff) << 24) /* LPCM only */
    893  1.1  riastrad /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
    894  1.1  riastrad  * bit0 = 32 kHz
    895  1.1  riastrad  * bit1 = 44.1 kHz
    896  1.1  riastrad  * bit2 = 48 kHz
    897  1.1  riastrad  * bit3 = 88.2 kHz
    898  1.1  riastrad  * bit4 = 96 kHz
    899  1.1  riastrad  * bit5 = 176.4 kHz
    900  1.1  riastrad  * bit6 = 192 kHz
    901  1.1  riastrad  */
    902  1.1  riastrad 
    903  1.1  riastrad #define AZ_HOT_PLUG_CONTROL                               0x7300
    904  1.1  riastrad #       define AZ_FORCE_CODEC_WAKE                        (1 << 0)
    905  1.1  riastrad #       define PIN0_JACK_DETECTION_ENABLE                 (1 << 4)
    906  1.1  riastrad #       define PIN1_JACK_DETECTION_ENABLE                 (1 << 5)
    907  1.1  riastrad #       define PIN2_JACK_DETECTION_ENABLE                 (1 << 6)
    908  1.1  riastrad #       define PIN3_JACK_DETECTION_ENABLE                 (1 << 7)
    909  1.1  riastrad #       define PIN0_UNSOLICITED_RESPONSE_ENABLE           (1 << 8)
    910  1.1  riastrad #       define PIN1_UNSOLICITED_RESPONSE_ENABLE           (1 << 9)
    911  1.1  riastrad #       define PIN2_UNSOLICITED_RESPONSE_ENABLE           (1 << 10)
    912  1.1  riastrad #       define PIN3_UNSOLICITED_RESPONSE_ENABLE           (1 << 11)
    913  1.1  riastrad #       define CODEC_HOT_PLUG_ENABLE                      (1 << 12)
    914  1.1  riastrad #       define PIN0_AUDIO_ENABLED                         (1 << 24)
    915  1.1  riastrad #       define PIN1_AUDIO_ENABLED                         (1 << 25)
    916  1.1  riastrad #       define PIN2_AUDIO_ENABLED                         (1 << 26)
    917  1.1  riastrad #       define PIN3_AUDIO_ENABLED                         (1 << 27)
    918  1.1  riastrad #       define AUDIO_ENABLED                              (1 << 31)
    919  1.1  riastrad 
    920  1.1  riastrad 
    921  1.1  riastrad #define D1GRPH_PRIMARY_SURFACE_ADDRESS                    0x6110
    922  1.1  riastrad #define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH               0x6914
    923  1.1  riastrad #define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH               0x6114
    924  1.1  riastrad #define D1GRPH_SECONDARY_SURFACE_ADDRESS                  0x6118
    925  1.1  riastrad #define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH             0x691c
    926  1.1  riastrad #define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH             0x611c
    927  1.1  riastrad 
    928  1.1  riastrad /* PCIE indirect regs */
    929  1.1  riastrad #define PCIE_P_CNTL                                       0x40
    930  1.1  riastrad #       define P_PLL_PWRDN_IN_L1L23                       (1 << 3)
    931  1.1  riastrad #       define P_PLL_BUF_PDNB                             (1 << 4)
    932  1.1  riastrad #       define P_PLL_PDNB                                 (1 << 9)
    933  1.1  riastrad #       define P_ALLOW_PRX_FRONTEND_SHUTOFF               (1 << 12)
    934  1.1  riastrad /* PCIE PORT regs */
    935  1.1  riastrad #define PCIE_LC_CNTL                                      0xa0
    936  1.1  riastrad #       define LC_L0S_INACTIVITY(x)                       ((x) << 8)
    937  1.1  riastrad #       define LC_L0S_INACTIVITY_MASK                     (0xf << 8)
    938  1.1  riastrad #       define LC_L0S_INACTIVITY_SHIFT                    8
    939  1.1  riastrad #       define LC_L1_INACTIVITY(x)                        ((x) << 12)
    940  1.1  riastrad #       define LC_L1_INACTIVITY_MASK                      (0xf << 12)
    941  1.1  riastrad #       define LC_L1_INACTIVITY_SHIFT                     12
    942  1.1  riastrad #       define LC_PMI_TO_L1_DIS                           (1 << 16)
    943  1.1  riastrad #       define LC_ASPM_TO_L1_DIS                          (1 << 24)
    944  1.1  riastrad #define PCIE_LC_TRAINING_CNTL                             0xa1 /* PCIE_P */
    945  1.1  riastrad #define PCIE_LC_LINK_WIDTH_CNTL                           0xa2 /* PCIE_P */
    946  1.1  riastrad #       define LC_LINK_WIDTH_SHIFT                        0
    947  1.1  riastrad #       define LC_LINK_WIDTH_MASK                         0x7
    948  1.1  riastrad #       define LC_LINK_WIDTH_X0                           0
    949  1.1  riastrad #       define LC_LINK_WIDTH_X1                           1
    950  1.1  riastrad #       define LC_LINK_WIDTH_X2                           2
    951  1.1  riastrad #       define LC_LINK_WIDTH_X4                           3
    952  1.1  riastrad #       define LC_LINK_WIDTH_X8                           4
    953  1.1  riastrad #       define LC_LINK_WIDTH_X16                          6
    954  1.1  riastrad #       define LC_LINK_WIDTH_RD_SHIFT                     4
    955  1.1  riastrad #       define LC_LINK_WIDTH_RD_MASK                      0x70
    956  1.1  riastrad #       define LC_RECONFIG_ARC_MISSING_ESCAPE             (1 << 7)
    957  1.1  riastrad #       define LC_RECONFIG_NOW                            (1 << 8)
    958  1.1  riastrad #       define LC_RENEGOTIATION_SUPPORT                   (1 << 9)
    959  1.1  riastrad #       define LC_RENEGOTIATE_EN                          (1 << 10)
    960  1.1  riastrad #       define LC_SHORT_RECONFIG_EN                       (1 << 11)
    961  1.1  riastrad #       define LC_UPCONFIGURE_SUPPORT                     (1 << 12)
    962  1.1  riastrad #       define LC_UPCONFIGURE_DIS                         (1 << 13)
    963  1.1  riastrad #define PCIE_LC_SPEED_CNTL                                0xa4 /* PCIE_P */
    964  1.1  riastrad #       define LC_GEN2_EN_STRAP                           (1 << 0)
    965  1.1  riastrad #       define LC_TARGET_LINK_SPEED_OVERRIDE_EN           (1 << 1)
    966  1.1  riastrad #       define LC_FORCE_EN_HW_SPEED_CHANGE                (1 << 5)
    967  1.1  riastrad #       define LC_FORCE_DIS_HW_SPEED_CHANGE               (1 << 6)
    968  1.1  riastrad #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK      (0x3 << 8)
    969  1.1  riastrad #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT     3
    970  1.1  riastrad #       define LC_CURRENT_DATA_RATE                       (1 << 11)
    971  1.1  riastrad #       define LC_HW_VOLTAGE_IF_CONTROL(x)                ((x) << 12)
    972  1.1  riastrad #       define LC_HW_VOLTAGE_IF_CONTROL_MASK              (3 << 12)
    973  1.1  riastrad #       define LC_HW_VOLTAGE_IF_CONTROL_SHIFT             12
    974  1.1  riastrad #       define LC_VOLTAGE_TIMER_SEL_MASK                  (0xf << 14)
    975  1.1  riastrad #       define LC_CLR_FAILED_SPD_CHANGE_CNT               (1 << 21)
    976  1.1  riastrad #       define LC_OTHER_SIDE_EVER_SENT_GEN2               (1 << 23)
    977  1.1  riastrad #       define LC_OTHER_SIDE_SUPPORTS_GEN2                (1 << 24)
    978  1.1  riastrad #define MM_CFGREGS_CNTL                                   0x544c
    979  1.1  riastrad #       define MM_WR_TO_CFG_EN                            (1 << 3)
    980  1.1  riastrad #define LINK_CNTL2                                        0x88 /* F0 */
    981  1.1  riastrad #       define TARGET_LINK_SPEED_MASK                     (0xf << 0)
    982  1.1  riastrad #       define SELECTABLE_DEEMPHASIS                      (1 << 6)
    983  1.1  riastrad 
    984  1.1  riastrad /*
    985  1.1  riastrad  * PM4
    986  1.1  riastrad  */
    987  1.1  riastrad #define PACKET0(reg, n)	((RADEON_PACKET_TYPE0 << 30) |			\
    988  1.1  riastrad 			 (((reg) >> 2) & 0xFFFF) |			\
    989  1.1  riastrad 			 ((n) & 0x3FFF) << 16)
    990  1.1  riastrad #define PACKET3(op, n)	((RADEON_PACKET_TYPE3 << 30) |			\
    991  1.1  riastrad 			 (((op) & 0xFF) << 8) |				\
    992  1.1  riastrad 			 ((n) & 0x3FFF) << 16)
    993  1.1  riastrad 
    994  1.1  riastrad /* UVD */
    995  1.2  riastrad #define UVD_SEMA_ADDR_LOW				0xef00
    996  1.2  riastrad #define UVD_SEMA_ADDR_HIGH				0xef04
    997  1.2  riastrad #define UVD_SEMA_CMD					0xef08
    998  1.1  riastrad #define UVD_GPCOM_VCPU_CMD				0xef0c
    999  1.1  riastrad #define UVD_GPCOM_VCPU_DATA0				0xef10
   1000  1.1  riastrad #define UVD_GPCOM_VCPU_DATA1				0xef14
   1001  1.1  riastrad 
   1002  1.1  riastrad #define UVD_LMI_EXT40_ADDR				0xf498
   1003  1.1  riastrad #define UVD_VCPU_CHIP_ID				0xf4d4
   1004  1.1  riastrad #define UVD_VCPU_CACHE_OFFSET0				0xf4d8
   1005  1.1  riastrad #define UVD_VCPU_CACHE_SIZE0				0xf4dc
   1006  1.1  riastrad #define UVD_VCPU_CACHE_OFFSET1				0xf4e0
   1007  1.1  riastrad #define UVD_VCPU_CACHE_SIZE1				0xf4e4
   1008  1.1  riastrad #define UVD_VCPU_CACHE_OFFSET2				0xf4e8
   1009  1.1  riastrad #define UVD_VCPU_CACHE_SIZE2				0xf4ec
   1010  1.1  riastrad #define UVD_LMI_ADDR_EXT				0xf594
   1011  1.1  riastrad 
   1012  1.1  riastrad #define UVD_RBC_RB_RPTR					0xf690
   1013  1.1  riastrad #define UVD_RBC_RB_WPTR					0xf694
   1014  1.1  riastrad 
   1015  1.1  riastrad #define UVD_CONTEXT_ID					0xf6f4
   1016  1.1  riastrad 
   1017  1.1  riastrad #endif
   1018