Home | History | Annotate | Line # | Download | only in via
via_dmablit.h revision 1.3
      1 /*	$NetBSD: via_dmablit.h,v 1.3 2018/08/27 04:58:37 riastradh Exp $	*/
      2 
      3 /* via_dmablit.h -- PCI DMA BitBlt support for the VIA Unichrome/Pro
      4  *
      5  * Copyright 2005 Thomas Hellstrom.
      6  * All Rights Reserved.
      7  *
      8  * Permission is hereby granted, free of charge, to any person obtaining a
      9  * copy of this software and associated documentation files (the "Software"),
     10  * to deal in the Software without restriction, including without limitation
     11  * the rights to use, copy, modify, merge, publish, distribute, sub license,
     12  * and/or sell copies of the Software, and to permit persons to whom the
     13  * Software is furnished to do so, subject to the following conditions:
     14  *
     15  * The above copyright notice and this permission notice (including the
     16  * next paragraph) shall be included in all copies or substantial portions
     17  * of the Software.
     18  *
     19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     20  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     21  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
     22  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
     23  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
     24  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
     25  * USE OR OTHER DEALINGS IN THE SOFTWARE.
     26  *
     27  * Authors:
     28  *    Thomas Hellstrom.
     29  *    Register info from Digeo Inc.
     30  */
     31 
     32 #ifndef _VIA_DMABLIT_H
     33 #define _VIA_DMABLIT_H
     34 
     35 #include <linux/dma-mapping.h>
     36 
     37 #define VIA_NUM_BLIT_ENGINES 2
     38 #define VIA_NUM_BLIT_SLOTS 8
     39 
     40 struct _drm_via_descriptor;
     41 
     42 typedef struct _drm_via_sg_info {
     43 #ifdef __NetBSD__
     44 	bus_dmamap_t dmamap;
     45 #else
     46 	struct page **pages;
     47 #endif
     48 	unsigned long num_pages;
     49 #ifdef __NetBSD__
     50 	bus_dma_segment_t *desc_segs;
     51 	int num_desc_segs;
     52 	void *desc_kva;
     53 	bus_dmamap_t desc_dmamap;
     54 #endif
     55 	struct _drm_via_descriptor **desc_pages;
     56 	int num_desc_pages;
     57 	int num_desc;
     58 #ifdef __NetBSD__
     59 	enum { DMA_FROM_DEVICE, DMA_TO_DEVICE } direction;
     60 #else
     61 	enum dma_data_direction direction;
     62 #endif
     63 	dma_addr_t chain_start;
     64 	uint32_t free_on_sequence;
     65 	unsigned int descriptors_per_page;
     66 	int aborted;
     67 	enum {
     68 		dr_via_device_mapped,
     69 		dr_via_desc_pages_alloc,
     70 		dr_via_pages_locked,
     71 		dr_via_pages_alloc,
     72 		dr_via_sg_init
     73 	} state;
     74 } drm_via_sg_info_t;
     75 
     76 typedef struct _drm_via_blitq {
     77 	struct drm_device *dev;
     78 	uint32_t cur_blit_handle;
     79 	uint32_t done_blit_handle;
     80 	unsigned serviced;
     81 	unsigned head;
     82 	unsigned cur;
     83 	unsigned num_free;
     84 	unsigned num_outstanding;
     85 	unsigned long end;
     86 	int aborting;
     87 	int is_active;
     88 	drm_via_sg_info_t *blits[VIA_NUM_BLIT_SLOTS];
     89 	spinlock_t blit_lock;
     90 #ifdef __NetBSD__
     91 	drm_waitqueue_t blit_queue[VIA_NUM_BLIT_SLOTS];
     92 	drm_waitqueue_t busy_queue;
     93 #else
     94 	wait_queue_head_t blit_queue[VIA_NUM_BLIT_SLOTS];
     95 	wait_queue_head_t busy_queue;
     96 #endif
     97 	struct work_struct wq;
     98 	struct timer_list poll_timer;
     99 } drm_via_blitq_t;
    100 
    101 
    102 /*
    103  *  PCI DMA Registers
    104  *  Channels 2 & 3 don't seem to be implemented in hardware.
    105  */
    106 
    107 #define VIA_PCI_DMA_MAR0            0xE40   /* Memory Address Register of Channel 0 */
    108 #define VIA_PCI_DMA_DAR0            0xE44   /* Device Address Register of Channel 0 */
    109 #define VIA_PCI_DMA_BCR0            0xE48   /* Byte Count Register of Channel 0 */
    110 #define VIA_PCI_DMA_DPR0            0xE4C   /* Descriptor Pointer Register of Channel 0 */
    111 
    112 #define VIA_PCI_DMA_MAR1            0xE50   /* Memory Address Register of Channel 1 */
    113 #define VIA_PCI_DMA_DAR1            0xE54   /* Device Address Register of Channel 1 */
    114 #define VIA_PCI_DMA_BCR1            0xE58   /* Byte Count Register of Channel 1 */
    115 #define VIA_PCI_DMA_DPR1            0xE5C   /* Descriptor Pointer Register of Channel 1 */
    116 
    117 #define VIA_PCI_DMA_MAR2            0xE60   /* Memory Address Register of Channel 2 */
    118 #define VIA_PCI_DMA_DAR2            0xE64   /* Device Address Register of Channel 2 */
    119 #define VIA_PCI_DMA_BCR2            0xE68   /* Byte Count Register of Channel 2 */
    120 #define VIA_PCI_DMA_DPR2            0xE6C   /* Descriptor Pointer Register of Channel 2 */
    121 
    122 #define VIA_PCI_DMA_MAR3            0xE70   /* Memory Address Register of Channel 3 */
    123 #define VIA_PCI_DMA_DAR3            0xE74   /* Device Address Register of Channel 3 */
    124 #define VIA_PCI_DMA_BCR3            0xE78   /* Byte Count Register of Channel 3 */
    125 #define VIA_PCI_DMA_DPR3            0xE7C   /* Descriptor Pointer Register of Channel 3 */
    126 
    127 #define VIA_PCI_DMA_MR0             0xE80   /* Mode Register of Channel 0 */
    128 #define VIA_PCI_DMA_MR1             0xE84   /* Mode Register of Channel 1 */
    129 #define VIA_PCI_DMA_MR2             0xE88   /* Mode Register of Channel 2 */
    130 #define VIA_PCI_DMA_MR3             0xE8C   /* Mode Register of Channel 3 */
    131 
    132 #define VIA_PCI_DMA_CSR0            0xE90   /* Command/Status Register of Channel 0 */
    133 #define VIA_PCI_DMA_CSR1            0xE94   /* Command/Status Register of Channel 1 */
    134 #define VIA_PCI_DMA_CSR2            0xE98   /* Command/Status Register of Channel 2 */
    135 #define VIA_PCI_DMA_CSR3            0xE9C   /* Command/Status Register of Channel 3 */
    136 
    137 #define VIA_PCI_DMA_PTR             0xEA0   /* Priority Type Register */
    138 
    139 /* Define for DMA engine */
    140 /* DPR */
    141 #define VIA_DMA_DPR_EC		(1<<1)	/* end of chain */
    142 #define VIA_DMA_DPR_DDIE	(1<<2)	/* descriptor done interrupt enable */
    143 #define VIA_DMA_DPR_DT		(1<<3)	/* direction of transfer (RO) */
    144 
    145 /* MR */
    146 #define VIA_DMA_MR_CM		(1<<0)	/* chaining mode */
    147 #define VIA_DMA_MR_TDIE		(1<<1)	/* transfer done interrupt enable */
    148 #define VIA_DMA_MR_HENDMACMD		(1<<7) /* ? */
    149 
    150 /* CSR */
    151 #define VIA_DMA_CSR_DE		(1<<0)	/* DMA enable */
    152 #define VIA_DMA_CSR_TS		(1<<1)	/* transfer start */
    153 #define VIA_DMA_CSR_TA		(1<<2)	/* transfer abort */
    154 #define VIA_DMA_CSR_TD		(1<<3)	/* transfer done */
    155 #define VIA_DMA_CSR_DD		(1<<4)	/* descriptor done */
    156 #define VIA_DMA_DPR_EC          (1<<1)  /* end of chain */
    157 
    158 
    159 
    160 #endif
    161