1 1.4 riastrad /* $NetBSD: vmwgfx_fifo.c,v 1.4 2022/10/25 23:34:06 riastradh Exp $ */ 2 1.2 riastrad 3 1.3 riastrad // SPDX-License-Identifier: GPL-2.0 OR MIT 4 1.1 riastrad /************************************************************************** 5 1.1 riastrad * 6 1.3 riastrad * Copyright 2009-2015 VMware, Inc., Palo Alto, CA., USA 7 1.1 riastrad * 8 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 9 1.1 riastrad * copy of this software and associated documentation files (the 10 1.1 riastrad * "Software"), to deal in the Software without restriction, including 11 1.1 riastrad * without limitation the rights to use, copy, modify, merge, publish, 12 1.1 riastrad * distribute, sub license, and/or sell copies of the Software, and to 13 1.1 riastrad * permit persons to whom the Software is furnished to do so, subject to 14 1.1 riastrad * the following conditions: 15 1.1 riastrad * 16 1.1 riastrad * The above copyright notice and this permission notice (including the 17 1.1 riastrad * next paragraph) shall be included in all copies or substantial portions 18 1.1 riastrad * of the Software. 19 1.1 riastrad * 20 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 21 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 22 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 23 1.1 riastrad * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 24 1.1 riastrad * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 25 1.1 riastrad * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 26 1.1 riastrad * USE OR OTHER DEALINGS IN THE SOFTWARE. 27 1.1 riastrad * 28 1.1 riastrad **************************************************************************/ 29 1.1 riastrad 30 1.2 riastrad #include <sys/cdefs.h> 31 1.4 riastrad __KERNEL_RCSID(0, "$NetBSD: vmwgfx_fifo.c,v 1.4 2022/10/25 23:34:06 riastradh Exp $"); 32 1.2 riastrad 33 1.3 riastrad #include <linux/sched/signal.h> 34 1.3 riastrad 35 1.3 riastrad #include <drm/ttm/ttm_placement.h> 36 1.3 riastrad 37 1.1 riastrad #include "vmwgfx_drv.h" 38 1.1 riastrad 39 1.4 riastrad #include <linux/nbsd-namespace.h> 40 1.4 riastrad 41 1.2 riastrad struct vmw_temp_set_context { 42 1.2 riastrad SVGA3dCmdHeader header; 43 1.2 riastrad SVGA3dCmdDXTempSetContext body; 44 1.2 riastrad }; 45 1.2 riastrad 46 1.1 riastrad bool vmw_fifo_have_3d(struct vmw_private *dev_priv) 47 1.1 riastrad { 48 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 49 1.1 riastrad uint32_t fifo_min, hwversion; 50 1.1 riastrad const struct vmw_fifo_state *fifo = &dev_priv->fifo; 51 1.1 riastrad 52 1.2 riastrad if (!(dev_priv->capabilities & SVGA_CAP_3D)) 53 1.2 riastrad return false; 54 1.2 riastrad 55 1.2 riastrad if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) { 56 1.2 riastrad uint32_t result; 57 1.2 riastrad 58 1.2 riastrad if (!dev_priv->has_mob) 59 1.2 riastrad return false; 60 1.2 riastrad 61 1.2 riastrad spin_lock(&dev_priv->cap_lock); 62 1.2 riastrad vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_3D); 63 1.2 riastrad result = vmw_read(dev_priv, SVGA_REG_DEV_CAP); 64 1.2 riastrad spin_unlock(&dev_priv->cap_lock); 65 1.2 riastrad 66 1.2 riastrad return (result != 0); 67 1.2 riastrad } 68 1.2 riastrad 69 1.1 riastrad if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)) 70 1.1 riastrad return false; 71 1.1 riastrad 72 1.2 riastrad fifo_min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN); 73 1.1 riastrad if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int)) 74 1.1 riastrad return false; 75 1.1 riastrad 76 1.2 riastrad hwversion = vmw_mmio_read(fifo_mem + 77 1.2 riastrad ((fifo->capabilities & 78 1.2 riastrad SVGA_FIFO_CAP_3D_HWVERSION_REVISED) ? 79 1.2 riastrad SVGA_FIFO_3D_HWVERSION_REVISED : 80 1.2 riastrad SVGA_FIFO_3D_HWVERSION)); 81 1.1 riastrad 82 1.1 riastrad if (hwversion == 0) 83 1.1 riastrad return false; 84 1.1 riastrad 85 1.1 riastrad if (hwversion < SVGA3D_HWVERSION_WS8_B1) 86 1.1 riastrad return false; 87 1.1 riastrad 88 1.2 riastrad /* Legacy Display Unit does not support surfaces */ 89 1.2 riastrad if (dev_priv->active_display_unit == vmw_du_legacy) 90 1.1 riastrad return false; 91 1.1 riastrad 92 1.1 riastrad return true; 93 1.1 riastrad } 94 1.1 riastrad 95 1.1 riastrad bool vmw_fifo_have_pitchlock(struct vmw_private *dev_priv) 96 1.1 riastrad { 97 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 98 1.1 riastrad uint32_t caps; 99 1.1 riastrad 100 1.1 riastrad if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)) 101 1.1 riastrad return false; 102 1.1 riastrad 103 1.2 riastrad caps = vmw_mmio_read(fifo_mem + SVGA_FIFO_CAPABILITIES); 104 1.1 riastrad if (caps & SVGA_FIFO_CAP_PITCHLOCK) 105 1.1 riastrad return true; 106 1.1 riastrad 107 1.1 riastrad return false; 108 1.1 riastrad } 109 1.1 riastrad 110 1.1 riastrad int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo) 111 1.1 riastrad { 112 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 113 1.1 riastrad uint32_t max; 114 1.1 riastrad uint32_t min; 115 1.1 riastrad 116 1.2 riastrad fifo->dx = false; 117 1.1 riastrad fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE; 118 1.1 riastrad fifo->static_buffer = vmalloc(fifo->static_buffer_size); 119 1.1 riastrad if (unlikely(fifo->static_buffer == NULL)) 120 1.1 riastrad return -ENOMEM; 121 1.1 riastrad 122 1.1 riastrad fifo->dynamic_buffer = NULL; 123 1.1 riastrad fifo->reserved_size = 0; 124 1.1 riastrad fifo->using_bounce_buffer = false; 125 1.1 riastrad 126 1.1 riastrad mutex_init(&fifo->fifo_mutex); 127 1.1 riastrad init_rwsem(&fifo->rwsem); 128 1.1 riastrad 129 1.1 riastrad DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH)); 130 1.1 riastrad DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT)); 131 1.1 riastrad DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL)); 132 1.1 riastrad 133 1.1 riastrad dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE); 134 1.1 riastrad dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE); 135 1.1 riastrad dev_priv->traces_state = vmw_read(dev_priv, SVGA_REG_TRACES); 136 1.2 riastrad 137 1.2 riastrad vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE_ENABLE | 138 1.2 riastrad SVGA_REG_ENABLE_HIDE); 139 1.2 riastrad vmw_write(dev_priv, SVGA_REG_TRACES, 0); 140 1.1 riastrad 141 1.1 riastrad min = 4; 142 1.1 riastrad if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO) 143 1.1 riastrad min = vmw_read(dev_priv, SVGA_REG_MEM_REGS); 144 1.1 riastrad min <<= 2; 145 1.1 riastrad 146 1.1 riastrad if (min < PAGE_SIZE) 147 1.1 riastrad min = PAGE_SIZE; 148 1.1 riastrad 149 1.2 riastrad vmw_mmio_write(min, fifo_mem + SVGA_FIFO_MIN); 150 1.2 riastrad vmw_mmio_write(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX); 151 1.1 riastrad wmb(); 152 1.2 riastrad vmw_mmio_write(min, fifo_mem + SVGA_FIFO_NEXT_CMD); 153 1.2 riastrad vmw_mmio_write(min, fifo_mem + SVGA_FIFO_STOP); 154 1.2 riastrad vmw_mmio_write(0, fifo_mem + SVGA_FIFO_BUSY); 155 1.1 riastrad mb(); 156 1.1 riastrad 157 1.1 riastrad vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1); 158 1.1 riastrad 159 1.2 riastrad max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX); 160 1.2 riastrad min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN); 161 1.2 riastrad fifo->capabilities = vmw_mmio_read(fifo_mem + SVGA_FIFO_CAPABILITIES); 162 1.1 riastrad 163 1.1 riastrad DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n", 164 1.1 riastrad (unsigned int) max, 165 1.1 riastrad (unsigned int) min, 166 1.1 riastrad (unsigned int) fifo->capabilities); 167 1.1 riastrad 168 1.1 riastrad atomic_set(&dev_priv->marker_seq, dev_priv->last_read_seqno); 169 1.2 riastrad vmw_mmio_write(dev_priv->last_read_seqno, fifo_mem + SVGA_FIFO_FENCE); 170 1.1 riastrad vmw_marker_queue_init(&fifo->marker_queue); 171 1.2 riastrad 172 1.2 riastrad return 0; 173 1.1 riastrad } 174 1.1 riastrad 175 1.1 riastrad void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason) 176 1.1 riastrad { 177 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 178 1.1 riastrad 179 1.2 riastrad preempt_disable(); 180 1.2 riastrad if (cmpxchg(fifo_mem + SVGA_FIFO_BUSY, 0, 1) == 0) 181 1.1 riastrad vmw_write(dev_priv, SVGA_REG_SYNC, reason); 182 1.2 riastrad preempt_enable(); 183 1.1 riastrad } 184 1.1 riastrad 185 1.1 riastrad void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo) 186 1.1 riastrad { 187 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 188 1.1 riastrad 189 1.2 riastrad vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC); 190 1.1 riastrad while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0) 191 1.2 riastrad ; 192 1.1 riastrad 193 1.2 riastrad dev_priv->last_read_seqno = vmw_mmio_read(fifo_mem + SVGA_FIFO_FENCE); 194 1.1 riastrad 195 1.1 riastrad vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 196 1.1 riastrad dev_priv->config_done_state); 197 1.1 riastrad vmw_write(dev_priv, SVGA_REG_ENABLE, 198 1.1 riastrad dev_priv->enable_state); 199 1.1 riastrad vmw_write(dev_priv, SVGA_REG_TRACES, 200 1.1 riastrad dev_priv->traces_state); 201 1.1 riastrad 202 1.1 riastrad vmw_marker_queue_takedown(&fifo->marker_queue); 203 1.1 riastrad 204 1.1 riastrad if (likely(fifo->static_buffer != NULL)) { 205 1.1 riastrad vfree(fifo->static_buffer); 206 1.1 riastrad fifo->static_buffer = NULL; 207 1.1 riastrad } 208 1.1 riastrad 209 1.1 riastrad if (likely(fifo->dynamic_buffer != NULL)) { 210 1.1 riastrad vfree(fifo->dynamic_buffer); 211 1.1 riastrad fifo->dynamic_buffer = NULL; 212 1.1 riastrad } 213 1.1 riastrad } 214 1.1 riastrad 215 1.1 riastrad static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes) 216 1.1 riastrad { 217 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 218 1.2 riastrad uint32_t max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX); 219 1.2 riastrad uint32_t next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD); 220 1.2 riastrad uint32_t min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN); 221 1.2 riastrad uint32_t stop = vmw_mmio_read(fifo_mem + SVGA_FIFO_STOP); 222 1.1 riastrad 223 1.1 riastrad return ((max - next_cmd) + (stop - min) <= bytes); 224 1.1 riastrad } 225 1.1 riastrad 226 1.1 riastrad static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv, 227 1.1 riastrad uint32_t bytes, bool interruptible, 228 1.1 riastrad unsigned long timeout) 229 1.1 riastrad { 230 1.1 riastrad int ret = 0; 231 1.1 riastrad unsigned long end_jiffies = jiffies + timeout; 232 1.4 riastrad #ifdef __NetBSD__ 233 1.4 riastrad assert_spin_locked(&dev_priv->fifo_lock); 234 1.4 riastrad #else 235 1.1 riastrad DEFINE_WAIT(__wait); 236 1.4 riastrad #endif 237 1.1 riastrad 238 1.1 riastrad DRM_INFO("Fifo wait noirq.\n"); 239 1.1 riastrad 240 1.1 riastrad for (;;) { 241 1.4 riastrad #ifndef __NetBSD__ 242 1.1 riastrad prepare_to_wait(&dev_priv->fifo_queue, &__wait, 243 1.1 riastrad (interruptible) ? 244 1.1 riastrad TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE); 245 1.4 riastrad #endif 246 1.1 riastrad if (!vmw_fifo_is_full(dev_priv, bytes)) 247 1.1 riastrad break; 248 1.1 riastrad if (time_after_eq(jiffies, end_jiffies)) { 249 1.1 riastrad ret = -EBUSY; 250 1.1 riastrad DRM_ERROR("SVGA device lockup.\n"); 251 1.1 riastrad break; 252 1.1 riastrad } 253 1.4 riastrad #ifdef __NetBSD__ 254 1.4 riastrad if (interruptible) { 255 1.4 riastrad DRM_SPIN_TIMED_WAIT_UNTIL(ret, &dev_priv->fifo_queue, 256 1.4 riastrad &dev_priv->fifo_lock, 1, 257 1.4 riastrad !vmw_fifo_is_full(dev_priv, bytes)); 258 1.4 riastrad } else { 259 1.4 riastrad DRM_SPIN_TIMED_WAIT_NOINTR_UNTIL(ret, 260 1.4 riastrad &dev_priv->fifo_queue, 261 1.4 riastrad &dev_priv->fifo_lock, 1, 262 1.4 riastrad !vmw_fifo_is_full(dev_priv, bytes)); 263 1.4 riastrad } 264 1.4 riastrad if (ret) { 265 1.4 riastrad if (ret > 0) /* success */ 266 1.4 riastrad ret = 0; 267 1.4 riastrad break; 268 1.4 riastrad } 269 1.4 riastrad /* 270 1.4 riastrad * ret=0 means the wait timed out after one tick, so 271 1.4 riastrad * try again 272 1.4 riastrad */ 273 1.4 riastrad #else 274 1.1 riastrad schedule_timeout(1); 275 1.1 riastrad if (interruptible && signal_pending(current)) { 276 1.1 riastrad ret = -ERESTARTSYS; 277 1.1 riastrad break; 278 1.1 riastrad } 279 1.4 riastrad #endif 280 1.1 riastrad } 281 1.4 riastrad #ifdef __NetBSD__ 282 1.4 riastrad DRM_SPIN_WAKEUP_ALL(&dev_priv->fifo_queue, &dev_priv->fifo_lock); 283 1.4 riastrad #else 284 1.1 riastrad finish_wait(&dev_priv->fifo_queue, &__wait); 285 1.1 riastrad wake_up_all(&dev_priv->fifo_queue); 286 1.4 riastrad #endif 287 1.1 riastrad DRM_INFO("Fifo noirq exit.\n"); 288 1.1 riastrad return ret; 289 1.1 riastrad } 290 1.1 riastrad 291 1.1 riastrad static int vmw_fifo_wait(struct vmw_private *dev_priv, 292 1.1 riastrad uint32_t bytes, bool interruptible, 293 1.1 riastrad unsigned long timeout) 294 1.1 riastrad { 295 1.1 riastrad long ret = 1L; 296 1.1 riastrad 297 1.4 riastrad spin_lock(&dev_priv->fifo_lock); 298 1.4 riastrad 299 1.4 riastrad if (likely(!vmw_fifo_is_full(dev_priv, bytes))) { 300 1.4 riastrad spin_unlock(&dev_priv->fifo_lock); 301 1.1 riastrad return 0; 302 1.4 riastrad } 303 1.1 riastrad 304 1.1 riastrad vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL); 305 1.4 riastrad if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK)) { 306 1.4 riastrad ret = vmw_fifo_wait_noirq(dev_priv, bytes, 307 1.1 riastrad interruptible, timeout); 308 1.4 riastrad spin_unlock(&dev_priv->fifo_lock); 309 1.4 riastrad return ret; 310 1.4 riastrad } 311 1.1 riastrad 312 1.2 riastrad vmw_generic_waiter_add(dev_priv, SVGA_IRQFLAG_FIFO_PROGRESS, 313 1.2 riastrad &dev_priv->fifo_queue_waiters); 314 1.1 riastrad 315 1.1 riastrad if (interruptible) 316 1.4 riastrad DRM_SPIN_TIMED_WAIT_UNTIL(ret, &dev_priv->fifo_queue, 317 1.4 riastrad &dev_priv->fifo_lock, timeout, 318 1.4 riastrad !vmw_fifo_is_full(dev_priv, bytes)); 319 1.1 riastrad else 320 1.4 riastrad DRM_SPIN_TIMED_WAIT_NOINTR_UNTIL(ret, &dev_priv->fifo_queue, 321 1.4 riastrad &dev_priv->fifo_lock, timeout, 322 1.4 riastrad !vmw_fifo_is_full(dev_priv, bytes)); 323 1.1 riastrad 324 1.1 riastrad if (unlikely(ret == 0)) 325 1.1 riastrad ret = -EBUSY; 326 1.1 riastrad else if (likely(ret > 0)) 327 1.1 riastrad ret = 0; 328 1.1 riastrad 329 1.2 riastrad vmw_generic_waiter_remove(dev_priv, SVGA_IRQFLAG_FIFO_PROGRESS, 330 1.2 riastrad &dev_priv->fifo_queue_waiters); 331 1.1 riastrad 332 1.4 riastrad spin_unlock(&dev_priv->fifo_lock); 333 1.4 riastrad 334 1.1 riastrad return ret; 335 1.1 riastrad } 336 1.1 riastrad 337 1.1 riastrad /** 338 1.1 riastrad * Reserve @bytes number of bytes in the fifo. 339 1.1 riastrad * 340 1.1 riastrad * This function will return NULL (error) on two conditions: 341 1.1 riastrad * If it timeouts waiting for fifo space, or if @bytes is larger than the 342 1.1 riastrad * available fifo space. 343 1.1 riastrad * 344 1.1 riastrad * Returns: 345 1.1 riastrad * Pointer to the fifo, or null on error (possible hardware hang). 346 1.1 riastrad */ 347 1.2 riastrad static void *vmw_local_fifo_reserve(struct vmw_private *dev_priv, 348 1.2 riastrad uint32_t bytes) 349 1.1 riastrad { 350 1.1 riastrad struct vmw_fifo_state *fifo_state = &dev_priv->fifo; 351 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 352 1.1 riastrad uint32_t max; 353 1.1 riastrad uint32_t min; 354 1.1 riastrad uint32_t next_cmd; 355 1.1 riastrad uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE; 356 1.1 riastrad int ret; 357 1.1 riastrad 358 1.1 riastrad mutex_lock(&fifo_state->fifo_mutex); 359 1.2 riastrad max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX); 360 1.2 riastrad min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN); 361 1.2 riastrad next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD); 362 1.1 riastrad 363 1.1 riastrad if (unlikely(bytes >= (max - min))) 364 1.1 riastrad goto out_err; 365 1.1 riastrad 366 1.1 riastrad BUG_ON(fifo_state->reserved_size != 0); 367 1.1 riastrad BUG_ON(fifo_state->dynamic_buffer != NULL); 368 1.1 riastrad 369 1.1 riastrad fifo_state->reserved_size = bytes; 370 1.1 riastrad 371 1.1 riastrad while (1) { 372 1.2 riastrad uint32_t stop = vmw_mmio_read(fifo_mem + SVGA_FIFO_STOP); 373 1.1 riastrad bool need_bounce = false; 374 1.1 riastrad bool reserve_in_place = false; 375 1.1 riastrad 376 1.1 riastrad if (next_cmd >= stop) { 377 1.1 riastrad if (likely((next_cmd + bytes < max || 378 1.1 riastrad (next_cmd + bytes == max && stop > min)))) 379 1.1 riastrad reserve_in_place = true; 380 1.1 riastrad 381 1.1 riastrad else if (vmw_fifo_is_full(dev_priv, bytes)) { 382 1.1 riastrad ret = vmw_fifo_wait(dev_priv, bytes, 383 1.1 riastrad false, 3 * HZ); 384 1.1 riastrad if (unlikely(ret != 0)) 385 1.1 riastrad goto out_err; 386 1.1 riastrad } else 387 1.1 riastrad need_bounce = true; 388 1.1 riastrad 389 1.1 riastrad } else { 390 1.1 riastrad 391 1.1 riastrad if (likely((next_cmd + bytes < stop))) 392 1.1 riastrad reserve_in_place = true; 393 1.1 riastrad else { 394 1.1 riastrad ret = vmw_fifo_wait(dev_priv, bytes, 395 1.1 riastrad false, 3 * HZ); 396 1.1 riastrad if (unlikely(ret != 0)) 397 1.1 riastrad goto out_err; 398 1.1 riastrad } 399 1.1 riastrad } 400 1.1 riastrad 401 1.1 riastrad if (reserve_in_place) { 402 1.1 riastrad if (reserveable || bytes <= sizeof(uint32_t)) { 403 1.1 riastrad fifo_state->using_bounce_buffer = false; 404 1.1 riastrad 405 1.1 riastrad if (reserveable) 406 1.2 riastrad vmw_mmio_write(bytes, fifo_mem + 407 1.2 riastrad SVGA_FIFO_RESERVED); 408 1.2 riastrad return (void __force *) (fifo_mem + 409 1.2 riastrad (next_cmd >> 2)); 410 1.1 riastrad } else { 411 1.1 riastrad need_bounce = true; 412 1.1 riastrad } 413 1.1 riastrad } 414 1.1 riastrad 415 1.1 riastrad if (need_bounce) { 416 1.1 riastrad fifo_state->using_bounce_buffer = true; 417 1.1 riastrad if (bytes < fifo_state->static_buffer_size) 418 1.1 riastrad return fifo_state->static_buffer; 419 1.1 riastrad else { 420 1.1 riastrad fifo_state->dynamic_buffer = vmalloc(bytes); 421 1.2 riastrad if (!fifo_state->dynamic_buffer) 422 1.2 riastrad goto out_err; 423 1.1 riastrad return fifo_state->dynamic_buffer; 424 1.1 riastrad } 425 1.1 riastrad } 426 1.1 riastrad } 427 1.1 riastrad out_err: 428 1.1 riastrad fifo_state->reserved_size = 0; 429 1.1 riastrad mutex_unlock(&fifo_state->fifo_mutex); 430 1.2 riastrad 431 1.1 riastrad return NULL; 432 1.1 riastrad } 433 1.1 riastrad 434 1.2 riastrad void *vmw_fifo_reserve_dx(struct vmw_private *dev_priv, uint32_t bytes, 435 1.2 riastrad int ctx_id) 436 1.2 riastrad { 437 1.2 riastrad void *ret; 438 1.2 riastrad 439 1.2 riastrad if (dev_priv->cman) 440 1.2 riastrad ret = vmw_cmdbuf_reserve(dev_priv->cman, bytes, 441 1.2 riastrad ctx_id, false, NULL); 442 1.2 riastrad else if (ctx_id == SVGA3D_INVALID_ID) 443 1.2 riastrad ret = vmw_local_fifo_reserve(dev_priv, bytes); 444 1.2 riastrad else { 445 1.2 riastrad WARN(1, "Command buffer has not been allocated.\n"); 446 1.2 riastrad ret = NULL; 447 1.2 riastrad } 448 1.3 riastrad if (IS_ERR_OR_NULL(ret)) 449 1.2 riastrad return NULL; 450 1.2 riastrad 451 1.2 riastrad return ret; 452 1.2 riastrad } 453 1.2 riastrad 454 1.1 riastrad static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state, 455 1.2 riastrad u32 *fifo_mem, 456 1.1 riastrad uint32_t next_cmd, 457 1.1 riastrad uint32_t max, uint32_t min, uint32_t bytes) 458 1.1 riastrad { 459 1.1 riastrad uint32_t chunk_size = max - next_cmd; 460 1.1 riastrad uint32_t rest; 461 1.1 riastrad uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ? 462 1.1 riastrad fifo_state->dynamic_buffer : fifo_state->static_buffer; 463 1.1 riastrad 464 1.1 riastrad if (bytes < chunk_size) 465 1.1 riastrad chunk_size = bytes; 466 1.1 riastrad 467 1.2 riastrad vmw_mmio_write(bytes, fifo_mem + SVGA_FIFO_RESERVED); 468 1.1 riastrad mb(); 469 1.2 riastrad memcpy(fifo_mem + (next_cmd >> 2), buffer, chunk_size); 470 1.1 riastrad rest = bytes - chunk_size; 471 1.1 riastrad if (rest) 472 1.2 riastrad memcpy(fifo_mem + (min >> 2), buffer + (chunk_size >> 2), rest); 473 1.1 riastrad } 474 1.1 riastrad 475 1.1 riastrad static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state, 476 1.2 riastrad u32 *fifo_mem, 477 1.1 riastrad uint32_t next_cmd, 478 1.1 riastrad uint32_t max, uint32_t min, uint32_t bytes) 479 1.1 riastrad { 480 1.1 riastrad uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ? 481 1.1 riastrad fifo_state->dynamic_buffer : fifo_state->static_buffer; 482 1.1 riastrad 483 1.1 riastrad while (bytes > 0) { 484 1.2 riastrad vmw_mmio_write(*buffer++, fifo_mem + (next_cmd >> 2)); 485 1.1 riastrad next_cmd += sizeof(uint32_t); 486 1.1 riastrad if (unlikely(next_cmd == max)) 487 1.1 riastrad next_cmd = min; 488 1.1 riastrad mb(); 489 1.2 riastrad vmw_mmio_write(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD); 490 1.1 riastrad mb(); 491 1.1 riastrad bytes -= sizeof(uint32_t); 492 1.1 riastrad } 493 1.1 riastrad } 494 1.1 riastrad 495 1.2 riastrad static void vmw_local_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes) 496 1.1 riastrad { 497 1.1 riastrad struct vmw_fifo_state *fifo_state = &dev_priv->fifo; 498 1.2 riastrad u32 *fifo_mem = dev_priv->mmio_virt; 499 1.2 riastrad uint32_t next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD); 500 1.2 riastrad uint32_t max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX); 501 1.2 riastrad uint32_t min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN); 502 1.1 riastrad bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE; 503 1.1 riastrad 504 1.2 riastrad if (fifo_state->dx) 505 1.2 riastrad bytes += sizeof(struct vmw_temp_set_context); 506 1.2 riastrad 507 1.2 riastrad fifo_state->dx = false; 508 1.1 riastrad BUG_ON((bytes & 3) != 0); 509 1.1 riastrad BUG_ON(bytes > fifo_state->reserved_size); 510 1.1 riastrad 511 1.1 riastrad fifo_state->reserved_size = 0; 512 1.1 riastrad 513 1.1 riastrad if (fifo_state->using_bounce_buffer) { 514 1.1 riastrad if (reserveable) 515 1.1 riastrad vmw_fifo_res_copy(fifo_state, fifo_mem, 516 1.1 riastrad next_cmd, max, min, bytes); 517 1.1 riastrad else 518 1.1 riastrad vmw_fifo_slow_copy(fifo_state, fifo_mem, 519 1.1 riastrad next_cmd, max, min, bytes); 520 1.1 riastrad 521 1.1 riastrad if (fifo_state->dynamic_buffer) { 522 1.1 riastrad vfree(fifo_state->dynamic_buffer); 523 1.1 riastrad fifo_state->dynamic_buffer = NULL; 524 1.1 riastrad } 525 1.1 riastrad 526 1.1 riastrad } 527 1.1 riastrad 528 1.1 riastrad down_write(&fifo_state->rwsem); 529 1.1 riastrad if (fifo_state->using_bounce_buffer || reserveable) { 530 1.1 riastrad next_cmd += bytes; 531 1.1 riastrad if (next_cmd >= max) 532 1.1 riastrad next_cmd -= max - min; 533 1.1 riastrad mb(); 534 1.2 riastrad vmw_mmio_write(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD); 535 1.1 riastrad } 536 1.1 riastrad 537 1.1 riastrad if (reserveable) 538 1.2 riastrad vmw_mmio_write(0, fifo_mem + SVGA_FIFO_RESERVED); 539 1.1 riastrad mb(); 540 1.1 riastrad up_write(&fifo_state->rwsem); 541 1.1 riastrad vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC); 542 1.1 riastrad mutex_unlock(&fifo_state->fifo_mutex); 543 1.1 riastrad } 544 1.1 riastrad 545 1.2 riastrad void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes) 546 1.2 riastrad { 547 1.2 riastrad if (dev_priv->cman) 548 1.2 riastrad vmw_cmdbuf_commit(dev_priv->cman, bytes, NULL, false); 549 1.2 riastrad else 550 1.2 riastrad vmw_local_fifo_commit(dev_priv, bytes); 551 1.2 riastrad } 552 1.2 riastrad 553 1.2 riastrad 554 1.2 riastrad /** 555 1.2 riastrad * vmw_fifo_commit_flush - Commit fifo space and flush any buffered commands. 556 1.2 riastrad * 557 1.2 riastrad * @dev_priv: Pointer to device private structure. 558 1.2 riastrad * @bytes: Number of bytes to commit. 559 1.2 riastrad */ 560 1.2 riastrad void vmw_fifo_commit_flush(struct vmw_private *dev_priv, uint32_t bytes) 561 1.2 riastrad { 562 1.2 riastrad if (dev_priv->cman) 563 1.2 riastrad vmw_cmdbuf_commit(dev_priv->cman, bytes, NULL, true); 564 1.2 riastrad else 565 1.2 riastrad vmw_local_fifo_commit(dev_priv, bytes); 566 1.2 riastrad } 567 1.2 riastrad 568 1.2 riastrad /** 569 1.2 riastrad * vmw_fifo_flush - Flush any buffered commands and make sure command processing 570 1.2 riastrad * starts. 571 1.2 riastrad * 572 1.2 riastrad * @dev_priv: Pointer to device private structure. 573 1.2 riastrad * @interruptible: Whether to wait interruptible if function needs to sleep. 574 1.2 riastrad */ 575 1.2 riastrad int vmw_fifo_flush(struct vmw_private *dev_priv, bool interruptible) 576 1.2 riastrad { 577 1.2 riastrad might_sleep(); 578 1.2 riastrad 579 1.2 riastrad if (dev_priv->cman) 580 1.2 riastrad return vmw_cmdbuf_cur_flush(dev_priv->cman, interruptible); 581 1.2 riastrad else 582 1.2 riastrad return 0; 583 1.2 riastrad } 584 1.2 riastrad 585 1.1 riastrad int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *seqno) 586 1.1 riastrad { 587 1.1 riastrad struct vmw_fifo_state *fifo_state = &dev_priv->fifo; 588 1.1 riastrad struct svga_fifo_cmd_fence *cmd_fence; 589 1.2 riastrad u32 *fm; 590 1.1 riastrad int ret = 0; 591 1.2 riastrad uint32_t bytes = sizeof(u32) + sizeof(*cmd_fence); 592 1.1 riastrad 593 1.3 riastrad fm = VMW_FIFO_RESERVE(dev_priv, bytes); 594 1.1 riastrad if (unlikely(fm == NULL)) { 595 1.1 riastrad *seqno = atomic_read(&dev_priv->marker_seq); 596 1.1 riastrad ret = -ENOMEM; 597 1.1 riastrad (void)vmw_fallback_wait(dev_priv, false, true, *seqno, 598 1.1 riastrad false, 3*HZ); 599 1.1 riastrad goto out_err; 600 1.1 riastrad } 601 1.1 riastrad 602 1.1 riastrad do { 603 1.1 riastrad *seqno = atomic_add_return(1, &dev_priv->marker_seq); 604 1.1 riastrad } while (*seqno == 0); 605 1.1 riastrad 606 1.1 riastrad if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) { 607 1.1 riastrad 608 1.1 riastrad /* 609 1.1 riastrad * Don't request hardware to send a fence. The 610 1.1 riastrad * waiting code in vmwgfx_irq.c will emulate this. 611 1.1 riastrad */ 612 1.1 riastrad 613 1.1 riastrad vmw_fifo_commit(dev_priv, 0); 614 1.1 riastrad return 0; 615 1.1 riastrad } 616 1.1 riastrad 617 1.2 riastrad *fm++ = SVGA_CMD_FENCE; 618 1.2 riastrad cmd_fence = (struct svga_fifo_cmd_fence *) fm; 619 1.2 riastrad cmd_fence->fence = *seqno; 620 1.2 riastrad vmw_fifo_commit_flush(dev_priv, bytes); 621 1.1 riastrad (void) vmw_marker_push(&fifo_state->marker_queue, *seqno); 622 1.4 riastrad spin_lock(&dev_priv->fence_lock); 623 1.1 riastrad vmw_update_seqno(dev_priv, fifo_state); 624 1.4 riastrad spin_unlock(&dev_priv->fence_lock); 625 1.1 riastrad 626 1.1 riastrad out_err: 627 1.1 riastrad return ret; 628 1.1 riastrad } 629 1.1 riastrad 630 1.1 riastrad /** 631 1.2 riastrad * vmw_fifo_emit_dummy_legacy_query - emits a dummy query to the fifo using 632 1.2 riastrad * legacy query commands. 633 1.1 riastrad * 634 1.1 riastrad * @dev_priv: The device private structure. 635 1.1 riastrad * @cid: The hardware context id used for the query. 636 1.1 riastrad * 637 1.2 riastrad * See the vmw_fifo_emit_dummy_query documentation. 638 1.1 riastrad */ 639 1.2 riastrad static int vmw_fifo_emit_dummy_legacy_query(struct vmw_private *dev_priv, 640 1.2 riastrad uint32_t cid) 641 1.1 riastrad { 642 1.1 riastrad /* 643 1.1 riastrad * A query wait without a preceding query end will 644 1.1 riastrad * actually finish all queries for this cid 645 1.1 riastrad * without writing to the query result structure. 646 1.1 riastrad */ 647 1.1 riastrad 648 1.2 riastrad struct ttm_buffer_object *bo = &dev_priv->dummy_query_bo->base; 649 1.1 riastrad struct { 650 1.1 riastrad SVGA3dCmdHeader header; 651 1.1 riastrad SVGA3dCmdWaitForQuery body; 652 1.1 riastrad } *cmd; 653 1.1 riastrad 654 1.3 riastrad cmd = VMW_FIFO_RESERVE(dev_priv, sizeof(*cmd)); 655 1.3 riastrad if (unlikely(cmd == NULL)) 656 1.1 riastrad return -ENOMEM; 657 1.1 riastrad 658 1.1 riastrad cmd->header.id = SVGA_3D_CMD_WAIT_FOR_QUERY; 659 1.1 riastrad cmd->header.size = sizeof(cmd->body); 660 1.1 riastrad cmd->body.cid = cid; 661 1.1 riastrad cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION; 662 1.1 riastrad 663 1.1 riastrad if (bo->mem.mem_type == TTM_PL_VRAM) { 664 1.1 riastrad cmd->body.guestResult.gmrId = SVGA_GMR_FRAMEBUFFER; 665 1.1 riastrad cmd->body.guestResult.offset = bo->offset; 666 1.1 riastrad } else { 667 1.1 riastrad cmd->body.guestResult.gmrId = bo->mem.start; 668 1.1 riastrad cmd->body.guestResult.offset = 0; 669 1.1 riastrad } 670 1.1 riastrad 671 1.1 riastrad vmw_fifo_commit(dev_priv, sizeof(*cmd)); 672 1.1 riastrad 673 1.1 riastrad return 0; 674 1.1 riastrad } 675 1.2 riastrad 676 1.2 riastrad /** 677 1.2 riastrad * vmw_fifo_emit_dummy_gb_query - emits a dummy query to the fifo using 678 1.2 riastrad * guest-backed resource query commands. 679 1.2 riastrad * 680 1.2 riastrad * @dev_priv: The device private structure. 681 1.2 riastrad * @cid: The hardware context id used for the query. 682 1.2 riastrad * 683 1.2 riastrad * See the vmw_fifo_emit_dummy_query documentation. 684 1.2 riastrad */ 685 1.2 riastrad static int vmw_fifo_emit_dummy_gb_query(struct vmw_private *dev_priv, 686 1.2 riastrad uint32_t cid) 687 1.2 riastrad { 688 1.2 riastrad /* 689 1.2 riastrad * A query wait without a preceding query end will 690 1.2 riastrad * actually finish all queries for this cid 691 1.2 riastrad * without writing to the query result structure. 692 1.2 riastrad */ 693 1.2 riastrad 694 1.2 riastrad struct ttm_buffer_object *bo = &dev_priv->dummy_query_bo->base; 695 1.2 riastrad struct { 696 1.2 riastrad SVGA3dCmdHeader header; 697 1.2 riastrad SVGA3dCmdWaitForGBQuery body; 698 1.2 riastrad } *cmd; 699 1.2 riastrad 700 1.3 riastrad cmd = VMW_FIFO_RESERVE(dev_priv, sizeof(*cmd)); 701 1.3 riastrad if (unlikely(cmd == NULL)) 702 1.2 riastrad return -ENOMEM; 703 1.2 riastrad 704 1.2 riastrad cmd->header.id = SVGA_3D_CMD_WAIT_FOR_GB_QUERY; 705 1.2 riastrad cmd->header.size = sizeof(cmd->body); 706 1.2 riastrad cmd->body.cid = cid; 707 1.2 riastrad cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION; 708 1.2 riastrad BUG_ON(bo->mem.mem_type != VMW_PL_MOB); 709 1.2 riastrad cmd->body.mobid = bo->mem.start; 710 1.2 riastrad cmd->body.offset = 0; 711 1.2 riastrad 712 1.2 riastrad vmw_fifo_commit(dev_priv, sizeof(*cmd)); 713 1.2 riastrad 714 1.2 riastrad return 0; 715 1.2 riastrad } 716 1.2 riastrad 717 1.2 riastrad 718 1.2 riastrad /** 719 1.2 riastrad * vmw_fifo_emit_dummy_gb_query - emits a dummy query to the fifo using 720 1.2 riastrad * appropriate resource query commands. 721 1.2 riastrad * 722 1.2 riastrad * @dev_priv: The device private structure. 723 1.2 riastrad * @cid: The hardware context id used for the query. 724 1.2 riastrad * 725 1.2 riastrad * This function is used to emit a dummy occlusion query with 726 1.2 riastrad * no primitives rendered between query begin and query end. 727 1.2 riastrad * It's used to provide a query barrier, in order to know that when 728 1.2 riastrad * this query is finished, all preceding queries are also finished. 729 1.2 riastrad * 730 1.2 riastrad * A Query results structure should have been initialized at the start 731 1.2 riastrad * of the dev_priv->dummy_query_bo buffer object. And that buffer object 732 1.2 riastrad * must also be either reserved or pinned when this function is called. 733 1.2 riastrad * 734 1.2 riastrad * Returns -ENOMEM on failure to reserve fifo space. 735 1.2 riastrad */ 736 1.2 riastrad int vmw_fifo_emit_dummy_query(struct vmw_private *dev_priv, 737 1.2 riastrad uint32_t cid) 738 1.2 riastrad { 739 1.2 riastrad if (dev_priv->has_mob) 740 1.2 riastrad return vmw_fifo_emit_dummy_gb_query(dev_priv, cid); 741 1.2 riastrad 742 1.2 riastrad return vmw_fifo_emit_dummy_legacy_query(dev_priv, cid); 743 1.2 riastrad } 744