Home | History | Annotate | Line # | Download | only in drm
      1  1.1  riastrad /*	$NetBSD: msm_drm.h,v 1.2 2021/12/18 23:45:46 riastradh Exp $	*/
      2  1.1  riastrad 
      3  1.1  riastrad /*
      4  1.1  riastrad  * Copyright (C) 2013 Red Hat
      5  1.1  riastrad  * Author: Rob Clark <robdclark (at) gmail.com>
      6  1.1  riastrad  *
      7  1.1  riastrad  * Permission is hereby granted, free of charge, to any person obtaining a
      8  1.1  riastrad  * copy of this software and associated documentation files (the "Software"),
      9  1.1  riastrad  * to deal in the Software without restriction, including without limitation
     10  1.1  riastrad  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
     11  1.1  riastrad  * and/or sell copies of the Software, and to permit persons to whom the
     12  1.1  riastrad  * Software is furnished to do so, subject to the following conditions:
     13  1.1  riastrad  *
     14  1.1  riastrad  * The above copyright notice and this permission notice (including the next
     15  1.1  riastrad  * paragraph) shall be included in all copies or substantial portions of the
     16  1.1  riastrad  * Software.
     17  1.1  riastrad  *
     18  1.1  riastrad  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     19  1.1  riastrad  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     20  1.1  riastrad  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
     21  1.1  riastrad  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
     22  1.1  riastrad  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
     23  1.1  riastrad  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
     24  1.1  riastrad  * SOFTWARE.
     25  1.1  riastrad  */
     26  1.1  riastrad 
     27  1.1  riastrad #ifndef __MSM_DRM_H__
     28  1.1  riastrad #define __MSM_DRM_H__
     29  1.1  riastrad 
     30  1.1  riastrad #include "drm.h"
     31  1.1  riastrad 
     32  1.1  riastrad #if defined(__cplusplus)
     33  1.1  riastrad extern "C" {
     34  1.1  riastrad #endif
     35  1.1  riastrad 
     36  1.1  riastrad /* Please note that modifications to all structs defined here are
     37  1.1  riastrad  * subject to backwards-compatibility constraints:
     38  1.1  riastrad  *  1) Do not use pointers, use __u64 instead for 32 bit / 64 bit
     39  1.1  riastrad  *     user/kernel compatibility
     40  1.1  riastrad  *  2) Keep fields aligned to their size
     41  1.1  riastrad  *  3) Because of how drm_ioctl() works, we can add new fields at
     42  1.1  riastrad  *     the end of an ioctl if some care is taken: drm_ioctl() will
     43  1.1  riastrad  *     zero out the new fields at the tail of the ioctl, so a zero
     44  1.1  riastrad  *     value should have a backwards compatible meaning.  And for
     45  1.1  riastrad  *     output params, userspace won't see the newly added output
     46  1.1  riastrad  *     fields.. so that has to be somehow ok.
     47  1.1  riastrad  */
     48  1.1  riastrad 
     49  1.1  riastrad #define MSM_PIPE_NONE        0x00
     50  1.1  riastrad #define MSM_PIPE_2D0         0x01
     51  1.1  riastrad #define MSM_PIPE_2D1         0x02
     52  1.1  riastrad #define MSM_PIPE_3D0         0x10
     53  1.1  riastrad 
     54  1.1  riastrad /* The pipe-id just uses the lower bits, so can be OR'd with flags in
     55  1.1  riastrad  * the upper 16 bits (which could be extended further, if needed, maybe
     56  1.1  riastrad  * we extend/overload the pipe-id some day to deal with multiple rings,
     57  1.1  riastrad  * but even then I don't think we need the full lower 16 bits).
     58  1.1  riastrad  */
     59  1.1  riastrad #define MSM_PIPE_ID_MASK     0xffff
     60  1.1  riastrad #define MSM_PIPE_ID(x)       ((x) & MSM_PIPE_ID_MASK)
     61  1.1  riastrad #define MSM_PIPE_FLAGS(x)    ((x) & ~MSM_PIPE_ID_MASK)
     62  1.1  riastrad 
     63  1.1  riastrad /* timeouts are specified in clock-monotonic absolute times (to simplify
     64  1.1  riastrad  * restarting interrupted ioctls).  The following struct is logically the
     65  1.1  riastrad  * same as 'struct timespec' but 32/64b ABI safe.
     66  1.1  riastrad  */
     67  1.1  riastrad struct drm_msm_timespec {
     68  1.1  riastrad 	__s64 tv_sec;          /* seconds */
     69  1.1  riastrad 	__s64 tv_nsec;         /* nanoseconds */
     70  1.1  riastrad };
     71  1.1  riastrad 
     72  1.1  riastrad #define MSM_PARAM_GPU_ID     0x01
     73  1.1  riastrad #define MSM_PARAM_GMEM_SIZE  0x02
     74  1.1  riastrad #define MSM_PARAM_CHIP_ID    0x03
     75  1.1  riastrad #define MSM_PARAM_MAX_FREQ   0x04
     76  1.1  riastrad #define MSM_PARAM_TIMESTAMP  0x05
     77  1.1  riastrad #define MSM_PARAM_GMEM_BASE  0x06
     78  1.1  riastrad #define MSM_PARAM_NR_RINGS   0x07
     79  1.1  riastrad #define MSM_PARAM_PP_PGTABLE 0x08  /* => 1 for per-process pagetables, else 0 */
     80  1.1  riastrad #define MSM_PARAM_FAULTS     0x09
     81  1.1  riastrad 
     82  1.1  riastrad struct drm_msm_param {
     83  1.1  riastrad 	__u32 pipe;           /* in, MSM_PIPE_x */
     84  1.1  riastrad 	__u32 param;          /* in, MSM_PARAM_x */
     85  1.1  riastrad 	__u64 value;          /* out (get_param) or in (set_param) */
     86  1.1  riastrad };
     87  1.1  riastrad 
     88  1.1  riastrad /*
     89  1.1  riastrad  * GEM buffers:
     90  1.1  riastrad  */
     91  1.1  riastrad 
     92  1.1  riastrad #define MSM_BO_SCANOUT       0x00000001     /* scanout capable */
     93  1.1  riastrad #define MSM_BO_GPU_READONLY  0x00000002
     94  1.1  riastrad #define MSM_BO_CACHE_MASK    0x000f0000
     95  1.1  riastrad /* cache modes */
     96  1.1  riastrad #define MSM_BO_CACHED        0x00010000
     97  1.1  riastrad #define MSM_BO_WC            0x00020000
     98  1.1  riastrad #define MSM_BO_UNCACHED      0x00040000
     99  1.1  riastrad 
    100  1.1  riastrad #define MSM_BO_FLAGS         (MSM_BO_SCANOUT | \
    101  1.1  riastrad                               MSM_BO_GPU_READONLY | \
    102  1.1  riastrad                               MSM_BO_CACHED | \
    103  1.1  riastrad                               MSM_BO_WC | \
    104  1.1  riastrad                               MSM_BO_UNCACHED)
    105  1.1  riastrad 
    106  1.1  riastrad struct drm_msm_gem_new {
    107  1.1  riastrad 	__u64 size;           /* in */
    108  1.1  riastrad 	__u32 flags;          /* in, mask of MSM_BO_x */
    109  1.1  riastrad 	__u32 handle;         /* out */
    110  1.1  riastrad };
    111  1.1  riastrad 
    112  1.1  riastrad /* Get or set GEM buffer info.  The requested value can be passed
    113  1.1  riastrad  * directly in 'value', or for data larger than 64b 'value' is a
    114  1.1  riastrad  * pointer to userspace buffer, with 'len' specifying the number of
    115  1.1  riastrad  * bytes copied into that buffer.  For info returned by pointer,
    116  1.1  riastrad  * calling the GEM_INFO ioctl with null 'value' will return the
    117  1.1  riastrad  * required buffer size in 'len'
    118  1.1  riastrad  */
    119  1.1  riastrad #define MSM_INFO_GET_OFFSET	0x00   /* get mmap() offset, returned by value */
    120  1.1  riastrad #define MSM_INFO_GET_IOVA	0x01   /* get iova, returned by value */
    121  1.1  riastrad #define MSM_INFO_SET_NAME	0x02   /* set the debug name (by pointer) */
    122  1.1  riastrad #define MSM_INFO_GET_NAME	0x03   /* get debug name, returned by pointer */
    123  1.1  riastrad 
    124  1.1  riastrad struct drm_msm_gem_info {
    125  1.1  riastrad 	__u32 handle;         /* in */
    126  1.1  riastrad 	__u32 info;           /* in - one of MSM_INFO_* */
    127  1.1  riastrad 	__u64 value;          /* in or out */
    128  1.1  riastrad 	__u32 len;            /* in or out */
    129  1.1  riastrad 	__u32 pad;
    130  1.1  riastrad };
    131  1.1  riastrad 
    132  1.1  riastrad #define MSM_PREP_READ        0x01
    133  1.1  riastrad #define MSM_PREP_WRITE       0x02
    134  1.1  riastrad #define MSM_PREP_NOSYNC      0x04
    135  1.1  riastrad 
    136  1.1  riastrad #define MSM_PREP_FLAGS       (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
    137  1.1  riastrad 
    138  1.1  riastrad struct drm_msm_gem_cpu_prep {
    139  1.1  riastrad 	__u32 handle;         /* in */
    140  1.1  riastrad 	__u32 op;             /* in, mask of MSM_PREP_x */
    141  1.1  riastrad 	struct drm_msm_timespec timeout;   /* in */
    142  1.1  riastrad };
    143  1.1  riastrad 
    144  1.1  riastrad struct drm_msm_gem_cpu_fini {
    145  1.1  riastrad 	__u32 handle;         /* in */
    146  1.1  riastrad };
    147  1.1  riastrad 
    148  1.1  riastrad /*
    149  1.1  riastrad  * Cmdstream Submission:
    150  1.1  riastrad  */
    151  1.1  riastrad 
    152  1.1  riastrad /* The value written into the cmdstream is logically:
    153  1.1  riastrad  *
    154  1.1  riastrad  *   ((relocbuf->gpuaddr + reloc_offset) << shift) | or
    155  1.1  riastrad  *
    156  1.1  riastrad  * When we have GPU's w/ >32bit ptrs, it should be possible to deal
    157  1.1  riastrad  * with this by emit'ing two reloc entries with appropriate shift
    158  1.1  riastrad  * values.  Or a new MSM_SUBMIT_CMD_x type would also be an option.
    159  1.1  riastrad  *
    160  1.1  riastrad  * NOTE that reloc's must be sorted by order of increasing submit_offset,
    161  1.1  riastrad  * otherwise EINVAL.
    162  1.1  riastrad  */
    163  1.1  riastrad struct drm_msm_gem_submit_reloc {
    164  1.1  riastrad 	__u32 submit_offset;  /* in, offset from submit_bo */
    165  1.1  riastrad 	__u32 or;             /* in, value OR'd with result */
    166  1.1  riastrad 	__s32 shift;          /* in, amount of left shift (can be negative) */
    167  1.1  riastrad 	__u32 reloc_idx;      /* in, index of reloc_bo buffer */
    168  1.1  riastrad 	__u64 reloc_offset;   /* in, offset from start of reloc_bo */
    169  1.1  riastrad };
    170  1.1  riastrad 
    171  1.1  riastrad /* submit-types:
    172  1.1  riastrad  *   BUF - this cmd buffer is executed normally.
    173  1.1  riastrad  *   IB_TARGET_BUF - this cmd buffer is an IB target.  Reloc's are
    174  1.1  riastrad  *      processed normally, but the kernel does not setup an IB to
    175  1.1  riastrad  *      this buffer in the first-level ringbuffer
    176  1.1  riastrad  *   CTX_RESTORE_BUF - only executed if there has been a GPU context
    177  1.1  riastrad  *      switch since the last SUBMIT ioctl
    178  1.1  riastrad  */
    179  1.1  riastrad #define MSM_SUBMIT_CMD_BUF             0x0001
    180  1.1  riastrad #define MSM_SUBMIT_CMD_IB_TARGET_BUF   0x0002
    181  1.1  riastrad #define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
    182  1.1  riastrad struct drm_msm_gem_submit_cmd {
    183  1.1  riastrad 	__u32 type;           /* in, one of MSM_SUBMIT_CMD_x */
    184  1.1  riastrad 	__u32 submit_idx;     /* in, index of submit_bo cmdstream buffer */
    185  1.1  riastrad 	__u32 submit_offset;  /* in, offset into submit_bo */
    186  1.1  riastrad 	__u32 size;           /* in, cmdstream size */
    187  1.1  riastrad 	__u32 pad;
    188  1.1  riastrad 	__u32 nr_relocs;      /* in, number of submit_reloc's */
    189  1.1  riastrad 	__u64 relocs;         /* in, ptr to array of submit_reloc's */
    190  1.1  riastrad };
    191  1.1  riastrad 
    192  1.1  riastrad /* Each buffer referenced elsewhere in the cmdstream submit (ie. the
    193  1.1  riastrad  * cmdstream buffer(s) themselves or reloc entries) has one (and only
    194  1.1  riastrad  * one) entry in the submit->bos[] table.
    195  1.1  riastrad  *
    196  1.1  riastrad  * As a optimization, the current buffer (gpu virtual address) can be
    197  1.1  riastrad  * passed back through the 'presumed' field.  If on a subsequent reloc,
    198  1.1  riastrad  * userspace passes back a 'presumed' address that is still valid,
    199  1.1  riastrad  * then patching the cmdstream for this entry is skipped.  This can
    200  1.1  riastrad  * avoid kernel needing to map/access the cmdstream bo in the common
    201  1.1  riastrad  * case.
    202  1.1  riastrad  */
    203  1.1  riastrad #define MSM_SUBMIT_BO_READ             0x0001
    204  1.1  riastrad #define MSM_SUBMIT_BO_WRITE            0x0002
    205  1.1  riastrad #define MSM_SUBMIT_BO_DUMP             0x0004
    206  1.1  riastrad 
    207  1.1  riastrad #define MSM_SUBMIT_BO_FLAGS            (MSM_SUBMIT_BO_READ | \
    208  1.1  riastrad 					MSM_SUBMIT_BO_WRITE | \
    209  1.1  riastrad 					MSM_SUBMIT_BO_DUMP)
    210  1.1  riastrad 
    211  1.1  riastrad struct drm_msm_gem_submit_bo {
    212  1.1  riastrad 	__u32 flags;          /* in, mask of MSM_SUBMIT_BO_x */
    213  1.1  riastrad 	__u32 handle;         /* in, GEM handle */
    214  1.1  riastrad 	__u64 presumed;       /* in/out, presumed buffer address */
    215  1.1  riastrad };
    216  1.1  riastrad 
    217  1.1  riastrad /* Valid submit ioctl flags: */
    218  1.1  riastrad #define MSM_SUBMIT_NO_IMPLICIT   0x80000000 /* disable implicit sync */
    219  1.1  riastrad #define MSM_SUBMIT_FENCE_FD_IN   0x40000000 /* enable input fence_fd */
    220  1.1  riastrad #define MSM_SUBMIT_FENCE_FD_OUT  0x20000000 /* enable output fence_fd */
    221  1.1  riastrad #define MSM_SUBMIT_SUDO          0x10000000 /* run submitted cmds from RB */
    222  1.1  riastrad #define MSM_SUBMIT_FLAGS                ( \
    223  1.1  riastrad 		MSM_SUBMIT_NO_IMPLICIT   | \
    224  1.1  riastrad 		MSM_SUBMIT_FENCE_FD_IN   | \
    225  1.1  riastrad 		MSM_SUBMIT_FENCE_FD_OUT  | \
    226  1.1  riastrad 		MSM_SUBMIT_SUDO          | \
    227  1.1  riastrad 		0)
    228  1.1  riastrad 
    229  1.1  riastrad /* Each cmdstream submit consists of a table of buffers involved, and
    230  1.1  riastrad  * one or more cmdstream buffers.  This allows for conditional execution
    231  1.1  riastrad  * (context-restore), and IB buffers needed for per tile/bin draw cmds.
    232  1.1  riastrad  */
    233  1.1  riastrad struct drm_msm_gem_submit {
    234  1.1  riastrad 	__u32 flags;          /* MSM_PIPE_x | MSM_SUBMIT_x */
    235  1.1  riastrad 	__u32 fence;          /* out */
    236  1.1  riastrad 	__u32 nr_bos;         /* in, number of submit_bo's */
    237  1.1  riastrad 	__u32 nr_cmds;        /* in, number of submit_cmd's */
    238  1.1  riastrad 	__u64 bos;            /* in, ptr to array of submit_bo's */
    239  1.1  riastrad 	__u64 cmds;           /* in, ptr to array of submit_cmd's */
    240  1.1  riastrad 	__s32 fence_fd;       /* in/out fence fd (see MSM_SUBMIT_FENCE_FD_IN/OUT) */
    241  1.1  riastrad 	__u32 queueid;         /* in, submitqueue id */
    242  1.1  riastrad };
    243  1.1  riastrad 
    244  1.1  riastrad /* The normal way to synchronize with the GPU is just to CPU_PREP on
    245  1.1  riastrad  * a buffer if you need to access it from the CPU (other cmdstream
    246  1.1  riastrad  * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
    247  1.1  riastrad  * handle the required synchronization under the hood).  This ioctl
    248  1.1  riastrad  * mainly just exists as a way to implement the gallium pipe_fence
    249  1.1  riastrad  * APIs without requiring a dummy bo to synchronize on.
    250  1.1  riastrad  */
    251  1.1  riastrad struct drm_msm_wait_fence {
    252  1.1  riastrad 	__u32 fence;          /* in */
    253  1.1  riastrad 	__u32 pad;
    254  1.1  riastrad 	struct drm_msm_timespec timeout;   /* in */
    255  1.1  riastrad 	__u32 queueid;         /* in, submitqueue id */
    256  1.1  riastrad };
    257  1.1  riastrad 
    258  1.1  riastrad /* madvise provides a way to tell the kernel in case a buffers contents
    259  1.1  riastrad  * can be discarded under memory pressure, which is useful for userspace
    260  1.1  riastrad  * bo cache where we want to optimistically hold on to buffer allocate
    261  1.1  riastrad  * and potential mmap, but allow the pages to be discarded under memory
    262  1.1  riastrad  * pressure.
    263  1.1  riastrad  *
    264  1.1  riastrad  * Typical usage would involve madvise(DONTNEED) when buffer enters BO
    265  1.1  riastrad  * cache, and madvise(WILLNEED) if trying to recycle buffer from BO cache.
    266  1.1  riastrad  * In the WILLNEED case, 'retained' indicates to userspace whether the
    267  1.1  riastrad  * backing pages still exist.
    268  1.1  riastrad  */
    269  1.1  riastrad #define MSM_MADV_WILLNEED 0       /* backing pages are needed, status returned in 'retained' */
    270  1.1  riastrad #define MSM_MADV_DONTNEED 1       /* backing pages not needed */
    271  1.1  riastrad #define __MSM_MADV_PURGED 2       /* internal state */
    272  1.1  riastrad 
    273  1.1  riastrad struct drm_msm_gem_madvise {
    274  1.1  riastrad 	__u32 handle;         /* in, GEM handle */
    275  1.1  riastrad 	__u32 madv;           /* in, MSM_MADV_x */
    276  1.1  riastrad 	__u32 retained;       /* out, whether backing store still exists */
    277  1.1  riastrad };
    278  1.1  riastrad 
    279  1.1  riastrad /*
    280  1.1  riastrad  * Draw queues allow the user to set specific submission parameter. Command
    281  1.1  riastrad  * submissions specify a specific submitqueue to use.  ID 0 is reserved for
    282  1.1  riastrad  * backwards compatibility as a "default" submitqueue
    283  1.1  riastrad  */
    284  1.1  riastrad 
    285  1.1  riastrad #define MSM_SUBMITQUEUE_FLAGS (0)
    286  1.1  riastrad 
    287  1.1  riastrad struct drm_msm_submitqueue {
    288  1.1  riastrad 	__u32 flags;   /* in, MSM_SUBMITQUEUE_x */
    289  1.1  riastrad 	__u32 prio;    /* in, Priority level */
    290  1.1  riastrad 	__u32 id;      /* out, identifier */
    291  1.1  riastrad };
    292  1.1  riastrad 
    293  1.1  riastrad #define MSM_SUBMITQUEUE_PARAM_FAULTS   0
    294  1.1  riastrad 
    295  1.1  riastrad struct drm_msm_submitqueue_query {
    296  1.1  riastrad 	__u64 data;
    297  1.1  riastrad 	__u32 id;
    298  1.1  riastrad 	__u32 param;
    299  1.1  riastrad 	__u32 len;
    300  1.1  riastrad 	__u32 pad;
    301  1.1  riastrad };
    302  1.1  riastrad 
    303  1.1  riastrad #define DRM_MSM_GET_PARAM              0x00
    304  1.1  riastrad /* placeholder:
    305  1.1  riastrad #define DRM_MSM_SET_PARAM              0x01
    306  1.1  riastrad  */
    307  1.1  riastrad #define DRM_MSM_GEM_NEW                0x02
    308  1.1  riastrad #define DRM_MSM_GEM_INFO               0x03
    309  1.1  riastrad #define DRM_MSM_GEM_CPU_PREP           0x04
    310  1.1  riastrad #define DRM_MSM_GEM_CPU_FINI           0x05
    311  1.1  riastrad #define DRM_MSM_GEM_SUBMIT             0x06
    312  1.1  riastrad #define DRM_MSM_WAIT_FENCE             0x07
    313  1.1  riastrad #define DRM_MSM_GEM_MADVISE            0x08
    314  1.1  riastrad /* placeholder:
    315  1.1  riastrad #define DRM_MSM_GEM_SVM_NEW            0x09
    316  1.1  riastrad  */
    317  1.1  riastrad #define DRM_MSM_SUBMITQUEUE_NEW        0x0A
    318  1.1  riastrad #define DRM_MSM_SUBMITQUEUE_CLOSE      0x0B
    319  1.1  riastrad #define DRM_MSM_SUBMITQUEUE_QUERY      0x0C
    320  1.1  riastrad 
    321  1.1  riastrad #define DRM_IOCTL_MSM_GET_PARAM        DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
    322  1.1  riastrad #define DRM_IOCTL_MSM_GEM_NEW          DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
    323  1.1  riastrad #define DRM_IOCTL_MSM_GEM_INFO         DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
    324  1.1  riastrad #define DRM_IOCTL_MSM_GEM_CPU_PREP     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
    325  1.1  riastrad #define DRM_IOCTL_MSM_GEM_CPU_FINI     DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
    326  1.1  riastrad #define DRM_IOCTL_MSM_GEM_SUBMIT       DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
    327  1.1  riastrad #define DRM_IOCTL_MSM_WAIT_FENCE       DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
    328  1.1  riastrad #define DRM_IOCTL_MSM_GEM_MADVISE      DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
    329  1.1  riastrad #define DRM_IOCTL_MSM_SUBMITQUEUE_NEW    DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
    330  1.1  riastrad #define DRM_IOCTL_MSM_SUBMITQUEUE_CLOSE  DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_CLOSE, __u32)
    331  1.1  riastrad #define DRM_IOCTL_MSM_SUBMITQUEUE_QUERY  DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_QUERY, struct drm_msm_submitqueue_query)
    332  1.1  riastrad 
    333  1.1  riastrad #if defined(__cplusplus)
    334  1.1  riastrad }
    335  1.1  riastrad #endif
    336  1.1  riastrad 
    337  1.1  riastrad #endif /* __MSM_DRM_H__ */
    338