1 1.1 riastrad /* $NetBSD: radeon_drm.h,v 1.2 2021/12/18 23:45:46 riastradh Exp $ */ 2 1.1 riastrad 3 1.1 riastrad /* radeon_drm.h -- Public header for the radeon driver -*- linux-c -*- 4 1.1 riastrad * 5 1.1 riastrad * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas. 6 1.1 riastrad * Copyright 2000 VA Linux Systems, Inc., Fremont, California. 7 1.1 riastrad * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas. 8 1.1 riastrad * All rights reserved. 9 1.1 riastrad * 10 1.1 riastrad * Permission is hereby granted, free of charge, to any person obtaining a 11 1.1 riastrad * copy of this software and associated documentation files (the "Software"), 12 1.1 riastrad * to deal in the Software without restriction, including without limitation 13 1.1 riastrad * the rights to use, copy, modify, merge, publish, distribute, sublicense, 14 1.1 riastrad * and/or sell copies of the Software, and to permit persons to whom the 15 1.1 riastrad * Software is furnished to do so, subject to the following conditions: 16 1.1 riastrad * 17 1.1 riastrad * The above copyright notice and this permission notice (including the next 18 1.1 riastrad * paragraph) shall be included in all copies or substantial portions of the 19 1.1 riastrad * Software. 20 1.1 riastrad * 21 1.1 riastrad * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 22 1.1 riastrad * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 23 1.1 riastrad * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 24 1.1 riastrad * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 25 1.1 riastrad * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 26 1.1 riastrad * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 27 1.1 riastrad * DEALINGS IN THE SOFTWARE. 28 1.1 riastrad * 29 1.1 riastrad * Authors: 30 1.1 riastrad * Kevin E. Martin <martin (at) valinux.com> 31 1.1 riastrad * Gareth Hughes <gareth (at) valinux.com> 32 1.1 riastrad * Keith Whitwell <keith (at) tungstengraphics.com> 33 1.1 riastrad */ 34 1.1 riastrad 35 1.1 riastrad #ifndef __RADEON_DRM_H__ 36 1.1 riastrad #define __RADEON_DRM_H__ 37 1.1 riastrad 38 1.1 riastrad #include "drm.h" 39 1.1 riastrad 40 1.1 riastrad #if defined(__cplusplus) 41 1.1 riastrad extern "C" { 42 1.1 riastrad #endif 43 1.1 riastrad 44 1.1 riastrad /* WARNING: If you change any of these defines, make sure to change the 45 1.1 riastrad * defines in the X server file (radeon_sarea.h) 46 1.1 riastrad */ 47 1.1 riastrad #ifndef __RADEON_SAREA_DEFINES__ 48 1.1 riastrad #define __RADEON_SAREA_DEFINES__ 49 1.1 riastrad 50 1.1 riastrad /* Old style state flags, required for sarea interface (1.1 and 1.2 51 1.1 riastrad * clears) and 1.2 drm_vertex2 ioctl. 52 1.1 riastrad */ 53 1.1 riastrad #define RADEON_UPLOAD_CONTEXT 0x00000001 54 1.1 riastrad #define RADEON_UPLOAD_VERTFMT 0x00000002 55 1.1 riastrad #define RADEON_UPLOAD_LINE 0x00000004 56 1.1 riastrad #define RADEON_UPLOAD_BUMPMAP 0x00000008 57 1.1 riastrad #define RADEON_UPLOAD_MASKS 0x00000010 58 1.1 riastrad #define RADEON_UPLOAD_VIEWPORT 0x00000020 59 1.1 riastrad #define RADEON_UPLOAD_SETUP 0x00000040 60 1.1 riastrad #define RADEON_UPLOAD_TCL 0x00000080 61 1.1 riastrad #define RADEON_UPLOAD_MISC 0x00000100 62 1.1 riastrad #define RADEON_UPLOAD_TEX0 0x00000200 63 1.1 riastrad #define RADEON_UPLOAD_TEX1 0x00000400 64 1.1 riastrad #define RADEON_UPLOAD_TEX2 0x00000800 65 1.1 riastrad #define RADEON_UPLOAD_TEX0IMAGES 0x00001000 66 1.1 riastrad #define RADEON_UPLOAD_TEX1IMAGES 0x00002000 67 1.1 riastrad #define RADEON_UPLOAD_TEX2IMAGES 0x00004000 68 1.1 riastrad #define RADEON_UPLOAD_CLIPRECTS 0x00008000 /* handled client-side */ 69 1.1 riastrad #define RADEON_REQUIRE_QUIESCENCE 0x00010000 70 1.1 riastrad #define RADEON_UPLOAD_ZBIAS 0x00020000 /* version 1.2 and newer */ 71 1.1 riastrad #define RADEON_UPLOAD_ALL 0x003effff 72 1.1 riastrad #define RADEON_UPLOAD_CONTEXT_ALL 0x003e01ff 73 1.1 riastrad 74 1.1 riastrad /* New style per-packet identifiers for use in cmd_buffer ioctl with 75 1.1 riastrad * the RADEON_EMIT_PACKET command. Comments relate new packets to old 76 1.1 riastrad * state bits and the packet size: 77 1.1 riastrad */ 78 1.1 riastrad #define RADEON_EMIT_PP_MISC 0 /* context/7 */ 79 1.1 riastrad #define RADEON_EMIT_PP_CNTL 1 /* context/3 */ 80 1.1 riastrad #define RADEON_EMIT_RB3D_COLORPITCH 2 /* context/1 */ 81 1.1 riastrad #define RADEON_EMIT_RE_LINE_PATTERN 3 /* line/2 */ 82 1.1 riastrad #define RADEON_EMIT_SE_LINE_WIDTH 4 /* line/1 */ 83 1.1 riastrad #define RADEON_EMIT_PP_LUM_MATRIX 5 /* bumpmap/1 */ 84 1.1 riastrad #define RADEON_EMIT_PP_ROT_MATRIX_0 6 /* bumpmap/2 */ 85 1.1 riastrad #define RADEON_EMIT_RB3D_STENCILREFMASK 7 /* masks/3 */ 86 1.1 riastrad #define RADEON_EMIT_SE_VPORT_XSCALE 8 /* viewport/6 */ 87 1.1 riastrad #define RADEON_EMIT_SE_CNTL 9 /* setup/2 */ 88 1.1 riastrad #define RADEON_EMIT_SE_CNTL_STATUS 10 /* setup/1 */ 89 1.1 riastrad #define RADEON_EMIT_RE_MISC 11 /* misc/1 */ 90 1.1 riastrad #define RADEON_EMIT_PP_TXFILTER_0 12 /* tex0/6 */ 91 1.1 riastrad #define RADEON_EMIT_PP_BORDER_COLOR_0 13 /* tex0/1 */ 92 1.1 riastrad #define RADEON_EMIT_PP_TXFILTER_1 14 /* tex1/6 */ 93 1.1 riastrad #define RADEON_EMIT_PP_BORDER_COLOR_1 15 /* tex1/1 */ 94 1.1 riastrad #define RADEON_EMIT_PP_TXFILTER_2 16 /* tex2/6 */ 95 1.1 riastrad #define RADEON_EMIT_PP_BORDER_COLOR_2 17 /* tex2/1 */ 96 1.1 riastrad #define RADEON_EMIT_SE_ZBIAS_FACTOR 18 /* zbias/2 */ 97 1.1 riastrad #define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT 19 /* tcl/11 */ 98 1.1 riastrad #define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED 20 /* material/17 */ 99 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_0 21 /* tex0/4 */ 100 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_1 22 /* tex1/4 */ 101 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_2 23 /* tex2/4 */ 102 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_3 24 /* tex3/4 */ 103 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_4 25 /* tex4/4 */ 104 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_5 26 /* tex5/4 */ 105 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_6 27 /* /4 */ 106 1.1 riastrad #define R200_EMIT_PP_TXCBLEND_7 28 /* /4 */ 107 1.1 riastrad #define R200_EMIT_TCL_LIGHT_MODEL_CTL_0 29 /* tcl/7 */ 108 1.1 riastrad #define R200_EMIT_TFACTOR_0 30 /* tf/7 */ 109 1.1 riastrad #define R200_EMIT_VTX_FMT_0 31 /* vtx/5 */ 110 1.1 riastrad #define R200_EMIT_VAP_CTL 32 /* vap/1 */ 111 1.1 riastrad #define R200_EMIT_MATRIX_SELECT_0 33 /* msl/5 */ 112 1.1 riastrad #define R200_EMIT_TEX_PROC_CTL_2 34 /* tcg/5 */ 113 1.1 riastrad #define R200_EMIT_TCL_UCP_VERT_BLEND_CTL 35 /* tcl/1 */ 114 1.1 riastrad #define R200_EMIT_PP_TXFILTER_0 36 /* tex0/6 */ 115 1.1 riastrad #define R200_EMIT_PP_TXFILTER_1 37 /* tex1/6 */ 116 1.1 riastrad #define R200_EMIT_PP_TXFILTER_2 38 /* tex2/6 */ 117 1.1 riastrad #define R200_EMIT_PP_TXFILTER_3 39 /* tex3/6 */ 118 1.1 riastrad #define R200_EMIT_PP_TXFILTER_4 40 /* tex4/6 */ 119 1.1 riastrad #define R200_EMIT_PP_TXFILTER_5 41 /* tex5/6 */ 120 1.1 riastrad #define R200_EMIT_PP_TXOFFSET_0 42 /* tex0/1 */ 121 1.1 riastrad #define R200_EMIT_PP_TXOFFSET_1 43 /* tex1/1 */ 122 1.1 riastrad #define R200_EMIT_PP_TXOFFSET_2 44 /* tex2/1 */ 123 1.1 riastrad #define R200_EMIT_PP_TXOFFSET_3 45 /* tex3/1 */ 124 1.1 riastrad #define R200_EMIT_PP_TXOFFSET_4 46 /* tex4/1 */ 125 1.1 riastrad #define R200_EMIT_PP_TXOFFSET_5 47 /* tex5/1 */ 126 1.1 riastrad #define R200_EMIT_VTE_CNTL 48 /* vte/1 */ 127 1.1 riastrad #define R200_EMIT_OUTPUT_VTX_COMP_SEL 49 /* vtx/1 */ 128 1.1 riastrad #define R200_EMIT_PP_TAM_DEBUG3 50 /* tam/1 */ 129 1.1 riastrad #define R200_EMIT_PP_CNTL_X 51 /* cst/1 */ 130 1.1 riastrad #define R200_EMIT_RB3D_DEPTHXY_OFFSET 52 /* cst/1 */ 131 1.1 riastrad #define R200_EMIT_RE_AUX_SCISSOR_CNTL 53 /* cst/1 */ 132 1.1 riastrad #define R200_EMIT_RE_SCISSOR_TL_0 54 /* cst/2 */ 133 1.1 riastrad #define R200_EMIT_RE_SCISSOR_TL_1 55 /* cst/2 */ 134 1.1 riastrad #define R200_EMIT_RE_SCISSOR_TL_2 56 /* cst/2 */ 135 1.1 riastrad #define R200_EMIT_SE_VAP_CNTL_STATUS 57 /* cst/1 */ 136 1.1 riastrad #define R200_EMIT_SE_VTX_STATE_CNTL 58 /* cst/1 */ 137 1.1 riastrad #define R200_EMIT_RE_POINTSIZE 59 /* cst/1 */ 138 1.1 riastrad #define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0 60 /* cst/4 */ 139 1.1 riastrad #define R200_EMIT_PP_CUBIC_FACES_0 61 140 1.1 riastrad #define R200_EMIT_PP_CUBIC_OFFSETS_0 62 141 1.1 riastrad #define R200_EMIT_PP_CUBIC_FACES_1 63 142 1.1 riastrad #define R200_EMIT_PP_CUBIC_OFFSETS_1 64 143 1.1 riastrad #define R200_EMIT_PP_CUBIC_FACES_2 65 144 1.1 riastrad #define R200_EMIT_PP_CUBIC_OFFSETS_2 66 145 1.1 riastrad #define R200_EMIT_PP_CUBIC_FACES_3 67 146 1.1 riastrad #define R200_EMIT_PP_CUBIC_OFFSETS_3 68 147 1.1 riastrad #define R200_EMIT_PP_CUBIC_FACES_4 69 148 1.1 riastrad #define R200_EMIT_PP_CUBIC_OFFSETS_4 70 149 1.1 riastrad #define R200_EMIT_PP_CUBIC_FACES_5 71 150 1.1 riastrad #define R200_EMIT_PP_CUBIC_OFFSETS_5 72 151 1.1 riastrad #define RADEON_EMIT_PP_TEX_SIZE_0 73 152 1.1 riastrad #define RADEON_EMIT_PP_TEX_SIZE_1 74 153 1.1 riastrad #define RADEON_EMIT_PP_TEX_SIZE_2 75 154 1.1 riastrad #define R200_EMIT_RB3D_BLENDCOLOR 76 155 1.1 riastrad #define R200_EMIT_TCL_POINT_SPRITE_CNTL 77 156 1.1 riastrad #define RADEON_EMIT_PP_CUBIC_FACES_0 78 157 1.1 riastrad #define RADEON_EMIT_PP_CUBIC_OFFSETS_T0 79 158 1.1 riastrad #define RADEON_EMIT_PP_CUBIC_FACES_1 80 159 1.1 riastrad #define RADEON_EMIT_PP_CUBIC_OFFSETS_T1 81 160 1.1 riastrad #define RADEON_EMIT_PP_CUBIC_FACES_2 82 161 1.1 riastrad #define RADEON_EMIT_PP_CUBIC_OFFSETS_T2 83 162 1.1 riastrad #define R200_EMIT_PP_TRI_PERF_CNTL 84 163 1.1 riastrad #define R200_EMIT_PP_AFS_0 85 164 1.1 riastrad #define R200_EMIT_PP_AFS_1 86 165 1.1 riastrad #define R200_EMIT_ATF_TFACTOR 87 166 1.1 riastrad #define R200_EMIT_PP_TXCTLALL_0 88 167 1.1 riastrad #define R200_EMIT_PP_TXCTLALL_1 89 168 1.1 riastrad #define R200_EMIT_PP_TXCTLALL_2 90 169 1.1 riastrad #define R200_EMIT_PP_TXCTLALL_3 91 170 1.1 riastrad #define R200_EMIT_PP_TXCTLALL_4 92 171 1.1 riastrad #define R200_EMIT_PP_TXCTLALL_5 93 172 1.1 riastrad #define R200_EMIT_VAP_PVS_CNTL 94 173 1.1 riastrad #define RADEON_MAX_STATE_PACKETS 95 174 1.1 riastrad 175 1.1 riastrad /* Commands understood by cmd_buffer ioctl. More can be added but 176 1.1 riastrad * obviously these can't be removed or changed: 177 1.1 riastrad */ 178 1.1 riastrad #define RADEON_CMD_PACKET 1 /* emit one of the register packets above */ 179 1.1 riastrad #define RADEON_CMD_SCALARS 2 /* emit scalar data */ 180 1.1 riastrad #define RADEON_CMD_VECTORS 3 /* emit vector data */ 181 1.1 riastrad #define RADEON_CMD_DMA_DISCARD 4 /* discard current dma buf */ 182 1.1 riastrad #define RADEON_CMD_PACKET3 5 /* emit hw packet */ 183 1.1 riastrad #define RADEON_CMD_PACKET3_CLIP 6 /* emit hw packet wrapped in cliprects */ 184 1.1 riastrad #define RADEON_CMD_SCALARS2 7 /* r200 stopgap */ 185 1.1 riastrad #define RADEON_CMD_WAIT 8 /* emit hw wait commands -- note: 186 1.1 riastrad * doesn't make the cpu wait, just 187 1.1 riastrad * the graphics hardware */ 188 1.1 riastrad #define RADEON_CMD_VECLINEAR 9 /* another r200 stopgap */ 189 1.1 riastrad 190 1.1 riastrad typedef union { 191 1.1 riastrad int i; 192 1.1 riastrad struct { 193 1.1 riastrad unsigned char cmd_type, pad0, pad1, pad2; 194 1.1 riastrad } header; 195 1.1 riastrad struct { 196 1.1 riastrad unsigned char cmd_type, packet_id, pad0, pad1; 197 1.1 riastrad } packet; 198 1.1 riastrad struct { 199 1.1 riastrad unsigned char cmd_type, offset, stride, count; 200 1.1 riastrad } scalars; 201 1.1 riastrad struct { 202 1.1 riastrad unsigned char cmd_type, offset, stride, count; 203 1.1 riastrad } vectors; 204 1.1 riastrad struct { 205 1.1 riastrad unsigned char cmd_type, addr_lo, addr_hi, count; 206 1.1 riastrad } veclinear; 207 1.1 riastrad struct { 208 1.1 riastrad unsigned char cmd_type, buf_idx, pad0, pad1; 209 1.1 riastrad } dma; 210 1.1 riastrad struct { 211 1.1 riastrad unsigned char cmd_type, flags, pad0, pad1; 212 1.1 riastrad } wait; 213 1.1 riastrad } drm_radeon_cmd_header_t; 214 1.1 riastrad 215 1.1 riastrad #define RADEON_WAIT_2D 0x1 216 1.1 riastrad #define RADEON_WAIT_3D 0x2 217 1.1 riastrad 218 1.1 riastrad /* Allowed parameters for R300_CMD_PACKET3 219 1.1 riastrad */ 220 1.1 riastrad #define R300_CMD_PACKET3_CLEAR 0 221 1.1 riastrad #define R300_CMD_PACKET3_RAW 1 222 1.1 riastrad 223 1.1 riastrad /* Commands understood by cmd_buffer ioctl for R300. 224 1.1 riastrad * The interface has not been stabilized, so some of these may be removed 225 1.1 riastrad * and eventually reordered before stabilization. 226 1.1 riastrad */ 227 1.1 riastrad #define R300_CMD_PACKET0 1 228 1.1 riastrad #define R300_CMD_VPU 2 /* emit vertex program upload */ 229 1.1 riastrad #define R300_CMD_PACKET3 3 /* emit a packet3 */ 230 1.1 riastrad #define R300_CMD_END3D 4 /* emit sequence ending 3d rendering */ 231 1.1 riastrad #define R300_CMD_CP_DELAY 5 232 1.1 riastrad #define R300_CMD_DMA_DISCARD 6 233 1.1 riastrad #define R300_CMD_WAIT 7 234 1.1 riastrad # define R300_WAIT_2D 0x1 235 1.1 riastrad # define R300_WAIT_3D 0x2 236 1.1 riastrad /* these two defines are DOING IT WRONG - however 237 1.1 riastrad * we have userspace which relies on using these. 238 1.1 riastrad * The wait interface is backwards compat new 239 1.1 riastrad * code should use the NEW_WAIT defines below 240 1.1 riastrad * THESE ARE NOT BIT FIELDS 241 1.1 riastrad */ 242 1.1 riastrad # define R300_WAIT_2D_CLEAN 0x3 243 1.1 riastrad # define R300_WAIT_3D_CLEAN 0x4 244 1.1 riastrad 245 1.1 riastrad # define R300_NEW_WAIT_2D_3D 0x3 246 1.1 riastrad # define R300_NEW_WAIT_2D_2D_CLEAN 0x4 247 1.1 riastrad # define R300_NEW_WAIT_3D_3D_CLEAN 0x6 248 1.1 riastrad # define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN 0x8 249 1.1 riastrad 250 1.1 riastrad #define R300_CMD_SCRATCH 8 251 1.1 riastrad #define R300_CMD_R500FP 9 252 1.1 riastrad 253 1.1 riastrad typedef union { 254 1.1 riastrad unsigned int u; 255 1.1 riastrad struct { 256 1.1 riastrad unsigned char cmd_type, pad0, pad1, pad2; 257 1.1 riastrad } header; 258 1.1 riastrad struct { 259 1.1 riastrad unsigned char cmd_type, count, reglo, reghi; 260 1.1 riastrad } packet0; 261 1.1 riastrad struct { 262 1.1 riastrad unsigned char cmd_type, count, adrlo, adrhi; 263 1.1 riastrad } vpu; 264 1.1 riastrad struct { 265 1.1 riastrad unsigned char cmd_type, packet, pad0, pad1; 266 1.1 riastrad } packet3; 267 1.1 riastrad struct { 268 1.1 riastrad unsigned char cmd_type, packet; 269 1.1 riastrad unsigned short count; /* amount of packet2 to emit */ 270 1.1 riastrad } delay; 271 1.1 riastrad struct { 272 1.1 riastrad unsigned char cmd_type, buf_idx, pad0, pad1; 273 1.1 riastrad } dma; 274 1.1 riastrad struct { 275 1.1 riastrad unsigned char cmd_type, flags, pad0, pad1; 276 1.1 riastrad } wait; 277 1.1 riastrad struct { 278 1.1 riastrad unsigned char cmd_type, reg, n_bufs, flags; 279 1.1 riastrad } scratch; 280 1.1 riastrad struct { 281 1.1 riastrad unsigned char cmd_type, count, adrlo, adrhi_flags; 282 1.1 riastrad } r500fp; 283 1.1 riastrad } drm_r300_cmd_header_t; 284 1.1 riastrad 285 1.1 riastrad #define RADEON_FRONT 0x1 286 1.1 riastrad #define RADEON_BACK 0x2 287 1.1 riastrad #define RADEON_DEPTH 0x4 288 1.1 riastrad #define RADEON_STENCIL 0x8 289 1.1 riastrad #define RADEON_CLEAR_FASTZ 0x80000000 290 1.1 riastrad #define RADEON_USE_HIERZ 0x40000000 291 1.1 riastrad #define RADEON_USE_COMP_ZBUF 0x20000000 292 1.1 riastrad 293 1.1 riastrad #define R500FP_CONSTANT_TYPE (1 << 1) 294 1.1 riastrad #define R500FP_CONSTANT_CLAMP (1 << 2) 295 1.1 riastrad 296 1.1 riastrad /* Primitive types 297 1.1 riastrad */ 298 1.1 riastrad #define RADEON_POINTS 0x1 299 1.1 riastrad #define RADEON_LINES 0x2 300 1.1 riastrad #define RADEON_LINE_STRIP 0x3 301 1.1 riastrad #define RADEON_TRIANGLES 0x4 302 1.1 riastrad #define RADEON_TRIANGLE_FAN 0x5 303 1.1 riastrad #define RADEON_TRIANGLE_STRIP 0x6 304 1.1 riastrad 305 1.1 riastrad /* Vertex/indirect buffer size 306 1.1 riastrad */ 307 1.1 riastrad #define RADEON_BUFFER_SIZE 65536 308 1.1 riastrad 309 1.1 riastrad /* Byte offsets for indirect buffer data 310 1.1 riastrad */ 311 1.1 riastrad #define RADEON_INDEX_PRIM_OFFSET 20 312 1.1 riastrad 313 1.1 riastrad #define RADEON_SCRATCH_REG_OFFSET 32 314 1.1 riastrad 315 1.1 riastrad #define R600_SCRATCH_REG_OFFSET 256 316 1.1 riastrad 317 1.1 riastrad #define RADEON_NR_SAREA_CLIPRECTS 12 318 1.1 riastrad 319 1.1 riastrad /* There are 2 heaps (local/GART). Each region within a heap is a 320 1.1 riastrad * minimum of 64k, and there are at most 64 of them per heap. 321 1.1 riastrad */ 322 1.1 riastrad #define RADEON_LOCAL_TEX_HEAP 0 323 1.1 riastrad #define RADEON_GART_TEX_HEAP 1 324 1.1 riastrad #define RADEON_NR_TEX_HEAPS 2 325 1.1 riastrad #define RADEON_NR_TEX_REGIONS 64 326 1.1 riastrad #define RADEON_LOG_TEX_GRANULARITY 16 327 1.1 riastrad 328 1.1 riastrad #define RADEON_MAX_TEXTURE_LEVELS 12 329 1.1 riastrad #define RADEON_MAX_TEXTURE_UNITS 3 330 1.1 riastrad 331 1.1 riastrad #define RADEON_MAX_SURFACES 8 332 1.1 riastrad 333 1.1 riastrad /* Blits have strict offset rules. All blit offset must be aligned on 334 1.1 riastrad * a 1K-byte boundary. 335 1.1 riastrad */ 336 1.1 riastrad #define RADEON_OFFSET_SHIFT 10 337 1.1 riastrad #define RADEON_OFFSET_ALIGN (1 << RADEON_OFFSET_SHIFT) 338 1.1 riastrad #define RADEON_OFFSET_MASK (RADEON_OFFSET_ALIGN - 1) 339 1.1 riastrad 340 1.1 riastrad #endif /* __RADEON_SAREA_DEFINES__ */ 341 1.1 riastrad 342 1.1 riastrad typedef struct { 343 1.1 riastrad unsigned int red; 344 1.1 riastrad unsigned int green; 345 1.1 riastrad unsigned int blue; 346 1.1 riastrad unsigned int alpha; 347 1.1 riastrad } radeon_color_regs_t; 348 1.1 riastrad 349 1.1 riastrad typedef struct { 350 1.1 riastrad /* Context state */ 351 1.1 riastrad unsigned int pp_misc; /* 0x1c14 */ 352 1.1 riastrad unsigned int pp_fog_color; 353 1.1 riastrad unsigned int re_solid_color; 354 1.1 riastrad unsigned int rb3d_blendcntl; 355 1.1 riastrad unsigned int rb3d_depthoffset; 356 1.1 riastrad unsigned int rb3d_depthpitch; 357 1.1 riastrad unsigned int rb3d_zstencilcntl; 358 1.1 riastrad 359 1.1 riastrad unsigned int pp_cntl; /* 0x1c38 */ 360 1.1 riastrad unsigned int rb3d_cntl; 361 1.1 riastrad unsigned int rb3d_coloroffset; 362 1.1 riastrad unsigned int re_width_height; 363 1.1 riastrad unsigned int rb3d_colorpitch; 364 1.1 riastrad unsigned int se_cntl; 365 1.1 riastrad 366 1.1 riastrad /* Vertex format state */ 367 1.1 riastrad unsigned int se_coord_fmt; /* 0x1c50 */ 368 1.1 riastrad 369 1.1 riastrad /* Line state */ 370 1.1 riastrad unsigned int re_line_pattern; /* 0x1cd0 */ 371 1.1 riastrad unsigned int re_line_state; 372 1.1 riastrad 373 1.1 riastrad unsigned int se_line_width; /* 0x1db8 */ 374 1.1 riastrad 375 1.1 riastrad /* Bumpmap state */ 376 1.1 riastrad unsigned int pp_lum_matrix; /* 0x1d00 */ 377 1.1 riastrad 378 1.1 riastrad unsigned int pp_rot_matrix_0; /* 0x1d58 */ 379 1.1 riastrad unsigned int pp_rot_matrix_1; 380 1.1 riastrad 381 1.1 riastrad /* Mask state */ 382 1.1 riastrad unsigned int rb3d_stencilrefmask; /* 0x1d7c */ 383 1.1 riastrad unsigned int rb3d_ropcntl; 384 1.1 riastrad unsigned int rb3d_planemask; 385 1.1 riastrad 386 1.1 riastrad /* Viewport state */ 387 1.1 riastrad unsigned int se_vport_xscale; /* 0x1d98 */ 388 1.1 riastrad unsigned int se_vport_xoffset; 389 1.1 riastrad unsigned int se_vport_yscale; 390 1.1 riastrad unsigned int se_vport_yoffset; 391 1.1 riastrad unsigned int se_vport_zscale; 392 1.1 riastrad unsigned int se_vport_zoffset; 393 1.1 riastrad 394 1.1 riastrad /* Setup state */ 395 1.1 riastrad unsigned int se_cntl_status; /* 0x2140 */ 396 1.1 riastrad 397 1.1 riastrad /* Misc state */ 398 1.1 riastrad unsigned int re_top_left; /* 0x26c0 */ 399 1.1 riastrad unsigned int re_misc; 400 1.1 riastrad } drm_radeon_context_regs_t; 401 1.1 riastrad 402 1.1 riastrad typedef struct { 403 1.1 riastrad /* Zbias state */ 404 1.1 riastrad unsigned int se_zbias_factor; /* 0x1dac */ 405 1.1 riastrad unsigned int se_zbias_constant; 406 1.1 riastrad } drm_radeon_context2_regs_t; 407 1.1 riastrad 408 1.1 riastrad /* Setup registers for each texture unit 409 1.1 riastrad */ 410 1.1 riastrad typedef struct { 411 1.1 riastrad unsigned int pp_txfilter; 412 1.1 riastrad unsigned int pp_txformat; 413 1.1 riastrad unsigned int pp_txoffset; 414 1.1 riastrad unsigned int pp_txcblend; 415 1.1 riastrad unsigned int pp_txablend; 416 1.1 riastrad unsigned int pp_tfactor; 417 1.1 riastrad unsigned int pp_border_color; 418 1.1 riastrad } drm_radeon_texture_regs_t; 419 1.1 riastrad 420 1.1 riastrad typedef struct { 421 1.1 riastrad unsigned int start; 422 1.1 riastrad unsigned int finish; 423 1.1 riastrad unsigned int prim:8; 424 1.1 riastrad unsigned int stateidx:8; 425 1.1 riastrad unsigned int numverts:16; /* overloaded as offset/64 for elt prims */ 426 1.1 riastrad unsigned int vc_format; /* vertex format */ 427 1.1 riastrad } drm_radeon_prim_t; 428 1.1 riastrad 429 1.1 riastrad typedef struct { 430 1.1 riastrad drm_radeon_context_regs_t context; 431 1.1 riastrad drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS]; 432 1.1 riastrad drm_radeon_context2_regs_t context2; 433 1.1 riastrad unsigned int dirty; 434 1.1 riastrad } drm_radeon_state_t; 435 1.1 riastrad 436 1.1 riastrad typedef struct { 437 1.1 riastrad /* The channel for communication of state information to the 438 1.1 riastrad * kernel on firing a vertex buffer with either of the 439 1.1 riastrad * obsoleted vertex/index ioctls. 440 1.1 riastrad */ 441 1.1 riastrad drm_radeon_context_regs_t context_state; 442 1.1 riastrad drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS]; 443 1.1 riastrad unsigned int dirty; 444 1.1 riastrad unsigned int vertsize; 445 1.1 riastrad unsigned int vc_format; 446 1.1 riastrad 447 1.1 riastrad /* The current cliprects, or a subset thereof. 448 1.1 riastrad */ 449 1.1 riastrad struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS]; 450 1.1 riastrad unsigned int nbox; 451 1.1 riastrad 452 1.1 riastrad /* Counters for client-side throttling of rendering clients. 453 1.1 riastrad */ 454 1.1 riastrad unsigned int last_frame; 455 1.1 riastrad unsigned int last_dispatch; 456 1.1 riastrad unsigned int last_clear; 457 1.1 riastrad 458 1.1 riastrad struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS + 459 1.1 riastrad 1]; 460 1.1 riastrad unsigned int tex_age[RADEON_NR_TEX_HEAPS]; 461 1.1 riastrad int ctx_owner; 462 1.1 riastrad int pfState; /* number of 3d windows (0,1,2ormore) */ 463 1.1 riastrad int pfCurrentPage; /* which buffer is being displayed? */ 464 1.1 riastrad int crtc2_base; /* CRTC2 frame offset */ 465 1.1 riastrad int tiling_enabled; /* set by drm, read by 2d + 3d clients */ 466 1.1 riastrad } drm_radeon_sarea_t; 467 1.1 riastrad 468 1.1 riastrad /* WARNING: If you change any of these defines, make sure to change the 469 1.1 riastrad * defines in the Xserver file (xf86drmRadeon.h) 470 1.1 riastrad * 471 1.1 riastrad * KW: actually it's illegal to change any of this (backwards compatibility). 472 1.1 riastrad */ 473 1.1 riastrad 474 1.1 riastrad /* Radeon specific ioctls 475 1.1 riastrad * The device specific ioctl range is 0x40 to 0x79. 476 1.1 riastrad */ 477 1.1 riastrad #define DRM_RADEON_CP_INIT 0x00 478 1.1 riastrad #define DRM_RADEON_CP_START 0x01 479 1.1 riastrad #define DRM_RADEON_CP_STOP 0x02 480 1.1 riastrad #define DRM_RADEON_CP_RESET 0x03 481 1.1 riastrad #define DRM_RADEON_CP_IDLE 0x04 482 1.1 riastrad #define DRM_RADEON_RESET 0x05 483 1.1 riastrad #define DRM_RADEON_FULLSCREEN 0x06 484 1.1 riastrad #define DRM_RADEON_SWAP 0x07 485 1.1 riastrad #define DRM_RADEON_CLEAR 0x08 486 1.1 riastrad #define DRM_RADEON_VERTEX 0x09 487 1.1 riastrad #define DRM_RADEON_INDICES 0x0A 488 1.1 riastrad #define DRM_RADEON_NOT_USED 489 1.1 riastrad #define DRM_RADEON_STIPPLE 0x0C 490 1.1 riastrad #define DRM_RADEON_INDIRECT 0x0D 491 1.1 riastrad #define DRM_RADEON_TEXTURE 0x0E 492 1.1 riastrad #define DRM_RADEON_VERTEX2 0x0F 493 1.1 riastrad #define DRM_RADEON_CMDBUF 0x10 494 1.1 riastrad #define DRM_RADEON_GETPARAM 0x11 495 1.1 riastrad #define DRM_RADEON_FLIP 0x12 496 1.1 riastrad #define DRM_RADEON_ALLOC 0x13 497 1.1 riastrad #define DRM_RADEON_FREE 0x14 498 1.1 riastrad #define DRM_RADEON_INIT_HEAP 0x15 499 1.1 riastrad #define DRM_RADEON_IRQ_EMIT 0x16 500 1.1 riastrad #define DRM_RADEON_IRQ_WAIT 0x17 501 1.1 riastrad #define DRM_RADEON_CP_RESUME 0x18 502 1.1 riastrad #define DRM_RADEON_SETPARAM 0x19 503 1.1 riastrad #define DRM_RADEON_SURF_ALLOC 0x1a 504 1.1 riastrad #define DRM_RADEON_SURF_FREE 0x1b 505 1.1 riastrad /* KMS ioctl */ 506 1.1 riastrad #define DRM_RADEON_GEM_INFO 0x1c 507 1.1 riastrad #define DRM_RADEON_GEM_CREATE 0x1d 508 1.1 riastrad #define DRM_RADEON_GEM_MMAP 0x1e 509 1.1 riastrad #define DRM_RADEON_GEM_PREAD 0x21 510 1.1 riastrad #define DRM_RADEON_GEM_PWRITE 0x22 511 1.1 riastrad #define DRM_RADEON_GEM_SET_DOMAIN 0x23 512 1.1 riastrad #define DRM_RADEON_GEM_WAIT_IDLE 0x24 513 1.1 riastrad #define DRM_RADEON_CS 0x26 514 1.1 riastrad #define DRM_RADEON_INFO 0x27 515 1.1 riastrad #define DRM_RADEON_GEM_SET_TILING 0x28 516 1.1 riastrad #define DRM_RADEON_GEM_GET_TILING 0x29 517 1.1 riastrad #define DRM_RADEON_GEM_BUSY 0x2a 518 1.1 riastrad #define DRM_RADEON_GEM_VA 0x2b 519 1.1 riastrad #define DRM_RADEON_GEM_OP 0x2c 520 1.1 riastrad #define DRM_RADEON_GEM_USERPTR 0x2d 521 1.1 riastrad 522 1.1 riastrad #define DRM_IOCTL_RADEON_CP_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t) 523 1.1 riastrad #define DRM_IOCTL_RADEON_CP_START DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_START) 524 1.1 riastrad #define DRM_IOCTL_RADEON_CP_STOP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t) 525 1.1 riastrad #define DRM_IOCTL_RADEON_CP_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESET) 526 1.1 riastrad #define DRM_IOCTL_RADEON_CP_IDLE DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE) 527 1.1 riastrad #define DRM_IOCTL_RADEON_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_RESET) 528 1.1 riastrad #define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t) 529 1.1 riastrad #define DRM_IOCTL_RADEON_SWAP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_SWAP) 530 1.1 riastrad #define DRM_IOCTL_RADEON_CLEAR DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t) 531 1.1 riastrad #define DRM_IOCTL_RADEON_VERTEX DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t) 532 1.1 riastrad #define DRM_IOCTL_RADEON_INDICES DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t) 533 1.1 riastrad #define DRM_IOCTL_RADEON_STIPPLE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t) 534 1.1 riastrad #define DRM_IOCTL_RADEON_INDIRECT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t) 535 1.1 riastrad #define DRM_IOCTL_RADEON_TEXTURE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t) 536 1.1 riastrad #define DRM_IOCTL_RADEON_VERTEX2 DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t) 537 1.1 riastrad #define DRM_IOCTL_RADEON_CMDBUF DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t) 538 1.1 riastrad #define DRM_IOCTL_RADEON_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t) 539 1.1 riastrad #define DRM_IOCTL_RADEON_FLIP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_FLIP) 540 1.1 riastrad #define DRM_IOCTL_RADEON_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t) 541 1.1 riastrad #define DRM_IOCTL_RADEON_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t) 542 1.1 riastrad #define DRM_IOCTL_RADEON_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t) 543 1.1 riastrad #define DRM_IOCTL_RADEON_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t) 544 1.1 riastrad #define DRM_IOCTL_RADEON_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t) 545 1.1 riastrad #define DRM_IOCTL_RADEON_CP_RESUME DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME) 546 1.1 riastrad #define DRM_IOCTL_RADEON_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t) 547 1.1 riastrad #define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t) 548 1.1 riastrad #define DRM_IOCTL_RADEON_SURF_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t) 549 1.1 riastrad /* KMS */ 550 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_INFO, struct drm_radeon_gem_info) 551 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_CREATE, struct drm_radeon_gem_create) 552 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_MMAP, struct drm_radeon_gem_mmap) 553 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_PREAD DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PREAD, struct drm_radeon_gem_pread) 554 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_PWRITE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PWRITE, struct drm_radeon_gem_pwrite) 555 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_SET_DOMAIN DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_DOMAIN, struct drm_radeon_gem_set_domain) 556 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_WAIT_IDLE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_GEM_WAIT_IDLE, struct drm_radeon_gem_wait_idle) 557 1.1 riastrad #define DRM_IOCTL_RADEON_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_CS, struct drm_radeon_cs) 558 1.1 riastrad #define DRM_IOCTL_RADEON_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INFO, struct drm_radeon_info) 559 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_TILING, struct drm_radeon_gem_set_tiling) 560 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_GET_TILING, struct drm_radeon_gem_get_tiling) 561 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_BUSY, struct drm_radeon_gem_busy) 562 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_VA DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_VA, struct drm_radeon_gem_va) 563 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_OP, struct drm_radeon_gem_op) 564 1.1 riastrad #define DRM_IOCTL_RADEON_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_USERPTR, struct drm_radeon_gem_userptr) 565 1.1 riastrad 566 1.1 riastrad typedef struct drm_radeon_init { 567 1.1 riastrad enum { 568 1.1 riastrad RADEON_INIT_CP = 0x01, 569 1.1 riastrad RADEON_CLEANUP_CP = 0x02, 570 1.1 riastrad RADEON_INIT_R200_CP = 0x03, 571 1.1 riastrad RADEON_INIT_R300_CP = 0x04, 572 1.1 riastrad RADEON_INIT_R600_CP = 0x05 573 1.1 riastrad } func; 574 1.1 riastrad unsigned long sarea_priv_offset; 575 1.1 riastrad int is_pci; 576 1.1 riastrad int cp_mode; 577 1.1 riastrad int gart_size; 578 1.1 riastrad int ring_size; 579 1.1 riastrad int usec_timeout; 580 1.1 riastrad 581 1.1 riastrad unsigned int fb_bpp; 582 1.1 riastrad unsigned int front_offset, front_pitch; 583 1.1 riastrad unsigned int back_offset, back_pitch; 584 1.1 riastrad unsigned int depth_bpp; 585 1.1 riastrad unsigned int depth_offset, depth_pitch; 586 1.1 riastrad 587 1.1 riastrad unsigned long fb_offset; 588 1.1 riastrad unsigned long mmio_offset; 589 1.1 riastrad unsigned long ring_offset; 590 1.1 riastrad unsigned long ring_rptr_offset; 591 1.1 riastrad unsigned long buffers_offset; 592 1.1 riastrad unsigned long gart_textures_offset; 593 1.1 riastrad } drm_radeon_init_t; 594 1.1 riastrad 595 1.1 riastrad typedef struct drm_radeon_cp_stop { 596 1.1 riastrad int flush; 597 1.1 riastrad int idle; 598 1.1 riastrad } drm_radeon_cp_stop_t; 599 1.1 riastrad 600 1.1 riastrad typedef struct drm_radeon_fullscreen { 601 1.1 riastrad enum { 602 1.1 riastrad RADEON_INIT_FULLSCREEN = 0x01, 603 1.1 riastrad RADEON_CLEANUP_FULLSCREEN = 0x02 604 1.1 riastrad } func; 605 1.1 riastrad } drm_radeon_fullscreen_t; 606 1.1 riastrad 607 1.1 riastrad #define CLEAR_X1 0 608 1.1 riastrad #define CLEAR_Y1 1 609 1.1 riastrad #define CLEAR_X2 2 610 1.1 riastrad #define CLEAR_Y2 3 611 1.1 riastrad #define CLEAR_DEPTH 4 612 1.1 riastrad 613 1.1 riastrad typedef union drm_radeon_clear_rect { 614 1.1 riastrad float f[5]; 615 1.1 riastrad unsigned int ui[5]; 616 1.1 riastrad } drm_radeon_clear_rect_t; 617 1.1 riastrad 618 1.1 riastrad typedef struct drm_radeon_clear { 619 1.1 riastrad unsigned int flags; 620 1.1 riastrad unsigned int clear_color; 621 1.1 riastrad unsigned int clear_depth; 622 1.1 riastrad unsigned int color_mask; 623 1.1 riastrad unsigned int depth_mask; /* misnamed field: should be stencil */ 624 1.1 riastrad drm_radeon_clear_rect_t __user *depth_boxes; 625 1.1 riastrad } drm_radeon_clear_t; 626 1.1 riastrad 627 1.1 riastrad typedef struct drm_radeon_vertex { 628 1.1 riastrad int prim; 629 1.1 riastrad int idx; /* Index of vertex buffer */ 630 1.1 riastrad int count; /* Number of vertices in buffer */ 631 1.1 riastrad int discard; /* Client finished with buffer? */ 632 1.1 riastrad } drm_radeon_vertex_t; 633 1.1 riastrad 634 1.1 riastrad typedef struct drm_radeon_indices { 635 1.1 riastrad int prim; 636 1.1 riastrad int idx; 637 1.1 riastrad int start; 638 1.1 riastrad int end; 639 1.1 riastrad int discard; /* Client finished with buffer? */ 640 1.1 riastrad } drm_radeon_indices_t; 641 1.1 riastrad 642 1.1 riastrad /* v1.2 - obsoletes drm_radeon_vertex and drm_radeon_indices 643 1.1 riastrad * - allows multiple primitives and state changes in a single ioctl 644 1.1 riastrad * - supports driver change to emit native primitives 645 1.1 riastrad */ 646 1.1 riastrad typedef struct drm_radeon_vertex2 { 647 1.1 riastrad int idx; /* Index of vertex buffer */ 648 1.1 riastrad int discard; /* Client finished with buffer? */ 649 1.1 riastrad int nr_states; 650 1.1 riastrad drm_radeon_state_t __user *state; 651 1.1 riastrad int nr_prims; 652 1.1 riastrad drm_radeon_prim_t __user *prim; 653 1.1 riastrad } drm_radeon_vertex2_t; 654 1.1 riastrad 655 1.1 riastrad /* v1.3 - obsoletes drm_radeon_vertex2 656 1.1 riastrad * - allows arbitrarily large cliprect list 657 1.1 riastrad * - allows updating of tcl packet, vector and scalar state 658 1.1 riastrad * - allows memory-efficient description of state updates 659 1.1 riastrad * - allows state to be emitted without a primitive 660 1.1 riastrad * (for clears, ctx switches) 661 1.1 riastrad * - allows more than one dma buffer to be referenced per ioctl 662 1.1 riastrad * - supports tcl driver 663 1.1 riastrad * - may be extended in future versions with new cmd types, packets 664 1.1 riastrad */ 665 1.1 riastrad typedef struct drm_radeon_cmd_buffer { 666 1.1 riastrad int bufsz; 667 1.1 riastrad char __user *buf; 668 1.1 riastrad int nbox; 669 1.1 riastrad struct drm_clip_rect __user *boxes; 670 1.1 riastrad } drm_radeon_cmd_buffer_t; 671 1.1 riastrad 672 1.1 riastrad typedef struct drm_radeon_tex_image { 673 1.1 riastrad unsigned int x, y; /* Blit coordinates */ 674 1.1 riastrad unsigned int width, height; 675 1.1 riastrad const void __user *data; 676 1.1 riastrad } drm_radeon_tex_image_t; 677 1.1 riastrad 678 1.1 riastrad typedef struct drm_radeon_texture { 679 1.1 riastrad unsigned int offset; 680 1.1 riastrad int pitch; 681 1.1 riastrad int format; 682 1.1 riastrad int width; /* Texture image coordinates */ 683 1.1 riastrad int height; 684 1.1 riastrad drm_radeon_tex_image_t __user *image; 685 1.1 riastrad } drm_radeon_texture_t; 686 1.1 riastrad 687 1.1 riastrad typedef struct drm_radeon_stipple { 688 1.1 riastrad unsigned int __user *mask; 689 1.1 riastrad } drm_radeon_stipple_t; 690 1.1 riastrad 691 1.1 riastrad typedef struct drm_radeon_indirect { 692 1.1 riastrad int idx; 693 1.1 riastrad int start; 694 1.1 riastrad int end; 695 1.1 riastrad int discard; 696 1.1 riastrad } drm_radeon_indirect_t; 697 1.1 riastrad 698 1.1 riastrad /* enum for card type parameters */ 699 1.1 riastrad #define RADEON_CARD_PCI 0 700 1.1 riastrad #define RADEON_CARD_AGP 1 701 1.1 riastrad #define RADEON_CARD_PCIE 2 702 1.1 riastrad 703 1.1 riastrad /* 1.3: An ioctl to get parameters that aren't available to the 3d 704 1.1 riastrad * client any other way. 705 1.1 riastrad */ 706 1.1 riastrad #define RADEON_PARAM_GART_BUFFER_OFFSET 1 /* card offset of 1st GART buffer */ 707 1.1 riastrad #define RADEON_PARAM_LAST_FRAME 2 708 1.1 riastrad #define RADEON_PARAM_LAST_DISPATCH 3 709 1.1 riastrad #define RADEON_PARAM_LAST_CLEAR 4 710 1.1 riastrad /* Added with DRM version 1.6. */ 711 1.1 riastrad #define RADEON_PARAM_IRQ_NR 5 712 1.1 riastrad #define RADEON_PARAM_GART_BASE 6 /* card offset of GART base */ 713 1.1 riastrad /* Added with DRM version 1.8. */ 714 1.1 riastrad #define RADEON_PARAM_REGISTER_HANDLE 7 /* for drmMap() */ 715 1.1 riastrad #define RADEON_PARAM_STATUS_HANDLE 8 716 1.1 riastrad #define RADEON_PARAM_SAREA_HANDLE 9 717 1.1 riastrad #define RADEON_PARAM_GART_TEX_HANDLE 10 718 1.1 riastrad #define RADEON_PARAM_SCRATCH_OFFSET 11 719 1.1 riastrad #define RADEON_PARAM_CARD_TYPE 12 720 1.1 riastrad #define RADEON_PARAM_VBLANK_CRTC 13 /* VBLANK CRTC */ 721 1.1 riastrad #define RADEON_PARAM_FB_LOCATION 14 /* FB location */ 722 1.1 riastrad #define RADEON_PARAM_NUM_GB_PIPES 15 /* num GB pipes */ 723 1.1 riastrad #define RADEON_PARAM_DEVICE_ID 16 724 1.1 riastrad #define RADEON_PARAM_NUM_Z_PIPES 17 /* num Z pipes */ 725 1.1 riastrad 726 1.1 riastrad typedef struct drm_radeon_getparam { 727 1.1 riastrad int param; 728 1.1 riastrad void __user *value; 729 1.1 riastrad } drm_radeon_getparam_t; 730 1.1 riastrad 731 1.1 riastrad /* 1.6: Set up a memory manager for regions of shared memory: 732 1.1 riastrad */ 733 1.1 riastrad #define RADEON_MEM_REGION_GART 1 734 1.1 riastrad #define RADEON_MEM_REGION_FB 2 735 1.1 riastrad 736 1.1 riastrad typedef struct drm_radeon_mem_alloc { 737 1.1 riastrad int region; 738 1.1 riastrad int alignment; 739 1.1 riastrad int size; 740 1.1 riastrad int __user *region_offset; /* offset from start of fb or GART */ 741 1.1 riastrad } drm_radeon_mem_alloc_t; 742 1.1 riastrad 743 1.1 riastrad typedef struct drm_radeon_mem_free { 744 1.1 riastrad int region; 745 1.1 riastrad int region_offset; 746 1.1 riastrad } drm_radeon_mem_free_t; 747 1.1 riastrad 748 1.1 riastrad typedef struct drm_radeon_mem_init_heap { 749 1.1 riastrad int region; 750 1.1 riastrad int size; 751 1.1 riastrad int start; 752 1.1 riastrad } drm_radeon_mem_init_heap_t; 753 1.1 riastrad 754 1.1 riastrad /* 1.6: Userspace can request & wait on irq's: 755 1.1 riastrad */ 756 1.1 riastrad typedef struct drm_radeon_irq_emit { 757 1.1 riastrad int __user *irq_seq; 758 1.1 riastrad } drm_radeon_irq_emit_t; 759 1.1 riastrad 760 1.1 riastrad typedef struct drm_radeon_irq_wait { 761 1.1 riastrad int irq_seq; 762 1.1 riastrad } drm_radeon_irq_wait_t; 763 1.1 riastrad 764 1.1 riastrad /* 1.10: Clients tell the DRM where they think the framebuffer is located in 765 1.1 riastrad * the card's address space, via a new generic ioctl to set parameters 766 1.1 riastrad */ 767 1.1 riastrad 768 1.1 riastrad typedef struct drm_radeon_setparam { 769 1.1 riastrad unsigned int param; 770 1.1 riastrad __s64 value; 771 1.1 riastrad } drm_radeon_setparam_t; 772 1.1 riastrad 773 1.1 riastrad #define RADEON_SETPARAM_FB_LOCATION 1 /* determined framebuffer location */ 774 1.1 riastrad #define RADEON_SETPARAM_SWITCH_TILING 2 /* enable/disable color tiling */ 775 1.1 riastrad #define RADEON_SETPARAM_PCIGART_LOCATION 3 /* PCI Gart Location */ 776 1.1 riastrad #define RADEON_SETPARAM_NEW_MEMMAP 4 /* Use new memory map */ 777 1.1 riastrad #define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5 /* PCI GART Table Size */ 778 1.1 riastrad #define RADEON_SETPARAM_VBLANK_CRTC 6 /* VBLANK CRTC */ 779 1.1 riastrad /* 1.14: Clients can allocate/free a surface 780 1.1 riastrad */ 781 1.1 riastrad typedef struct drm_radeon_surface_alloc { 782 1.1 riastrad unsigned int address; 783 1.1 riastrad unsigned int size; 784 1.1 riastrad unsigned int flags; 785 1.1 riastrad } drm_radeon_surface_alloc_t; 786 1.1 riastrad 787 1.1 riastrad typedef struct drm_radeon_surface_free { 788 1.1 riastrad unsigned int address; 789 1.1 riastrad } drm_radeon_surface_free_t; 790 1.1 riastrad 791 1.1 riastrad #define DRM_RADEON_VBLANK_CRTC1 1 792 1.1 riastrad #define DRM_RADEON_VBLANK_CRTC2 2 793 1.1 riastrad 794 1.1 riastrad /* 795 1.1 riastrad * Kernel modesetting world below. 796 1.1 riastrad */ 797 1.1 riastrad #define RADEON_GEM_DOMAIN_CPU 0x1 798 1.1 riastrad #define RADEON_GEM_DOMAIN_GTT 0x2 799 1.1 riastrad #define RADEON_GEM_DOMAIN_VRAM 0x4 800 1.1 riastrad 801 1.1 riastrad struct drm_radeon_gem_info { 802 1.1 riastrad __u64 gart_size; 803 1.1 riastrad __u64 vram_size; 804 1.1 riastrad __u64 vram_visible; 805 1.1 riastrad }; 806 1.1 riastrad 807 1.1 riastrad #define RADEON_GEM_NO_BACKING_STORE (1 << 0) 808 1.1 riastrad #define RADEON_GEM_GTT_UC (1 << 1) 809 1.1 riastrad #define RADEON_GEM_GTT_WC (1 << 2) 810 1.1 riastrad /* BO is expected to be accessed by the CPU */ 811 1.1 riastrad #define RADEON_GEM_CPU_ACCESS (1 << 3) 812 1.1 riastrad /* CPU access is not expected to work for this BO */ 813 1.1 riastrad #define RADEON_GEM_NO_CPU_ACCESS (1 << 4) 814 1.1 riastrad 815 1.1 riastrad struct drm_radeon_gem_create { 816 1.1 riastrad __u64 size; 817 1.1 riastrad __u64 alignment; 818 1.1 riastrad __u32 handle; 819 1.1 riastrad __u32 initial_domain; 820 1.1 riastrad __u32 flags; 821 1.1 riastrad }; 822 1.1 riastrad 823 1.1 riastrad /* 824 1.1 riastrad * This is not a reliable API and you should expect it to fail for any 825 1.1 riastrad * number of reasons and have fallback path that do not use userptr to 826 1.1 riastrad * perform any operation. 827 1.1 riastrad */ 828 1.1 riastrad #define RADEON_GEM_USERPTR_READONLY (1 << 0) 829 1.1 riastrad #define RADEON_GEM_USERPTR_ANONONLY (1 << 1) 830 1.1 riastrad #define RADEON_GEM_USERPTR_VALIDATE (1 << 2) 831 1.1 riastrad #define RADEON_GEM_USERPTR_REGISTER (1 << 3) 832 1.1 riastrad 833 1.1 riastrad struct drm_radeon_gem_userptr { 834 1.1 riastrad __u64 addr; 835 1.1 riastrad __u64 size; 836 1.1 riastrad __u32 flags; 837 1.1 riastrad __u32 handle; 838 1.1 riastrad }; 839 1.1 riastrad 840 1.1 riastrad #define RADEON_TILING_MACRO 0x1 841 1.1 riastrad #define RADEON_TILING_MICRO 0x2 842 1.1 riastrad #define RADEON_TILING_SWAP_16BIT 0x4 843 1.1 riastrad #define RADEON_TILING_SWAP_32BIT 0x8 844 1.1 riastrad /* this object requires a surface when mapped - i.e. front buffer */ 845 1.1 riastrad #define RADEON_TILING_SURFACE 0x10 846 1.1 riastrad #define RADEON_TILING_MICRO_SQUARE 0x20 847 1.1 riastrad #define RADEON_TILING_EG_BANKW_SHIFT 8 848 1.1 riastrad #define RADEON_TILING_EG_BANKW_MASK 0xf 849 1.1 riastrad #define RADEON_TILING_EG_BANKH_SHIFT 12 850 1.1 riastrad #define RADEON_TILING_EG_BANKH_MASK 0xf 851 1.1 riastrad #define RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT 16 852 1.1 riastrad #define RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK 0xf 853 1.1 riastrad #define RADEON_TILING_EG_TILE_SPLIT_SHIFT 24 854 1.1 riastrad #define RADEON_TILING_EG_TILE_SPLIT_MASK 0xf 855 1.1 riastrad #define RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT 28 856 1.1 riastrad #define RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK 0xf 857 1.1 riastrad 858 1.1 riastrad struct drm_radeon_gem_set_tiling { 859 1.1 riastrad __u32 handle; 860 1.1 riastrad __u32 tiling_flags; 861 1.1 riastrad __u32 pitch; 862 1.1 riastrad }; 863 1.1 riastrad 864 1.1 riastrad struct drm_radeon_gem_get_tiling { 865 1.1 riastrad __u32 handle; 866 1.1 riastrad __u32 tiling_flags; 867 1.1 riastrad __u32 pitch; 868 1.1 riastrad }; 869 1.1 riastrad 870 1.1 riastrad struct drm_radeon_gem_mmap { 871 1.1 riastrad __u32 handle; 872 1.1 riastrad __u32 pad; 873 1.1 riastrad __u64 offset; 874 1.1 riastrad __u64 size; 875 1.1 riastrad __u64 addr_ptr; 876 1.1 riastrad }; 877 1.1 riastrad 878 1.1 riastrad struct drm_radeon_gem_set_domain { 879 1.1 riastrad __u32 handle; 880 1.1 riastrad __u32 read_domains; 881 1.1 riastrad __u32 write_domain; 882 1.1 riastrad }; 883 1.1 riastrad 884 1.1 riastrad struct drm_radeon_gem_wait_idle { 885 1.1 riastrad __u32 handle; 886 1.1 riastrad __u32 pad; 887 1.1 riastrad }; 888 1.1 riastrad 889 1.1 riastrad struct drm_radeon_gem_busy { 890 1.1 riastrad __u32 handle; 891 1.1 riastrad __u32 domain; 892 1.1 riastrad }; 893 1.1 riastrad 894 1.1 riastrad struct drm_radeon_gem_pread { 895 1.1 riastrad /** Handle for the object being read. */ 896 1.1 riastrad __u32 handle; 897 1.1 riastrad __u32 pad; 898 1.1 riastrad /** Offset into the object to read from */ 899 1.1 riastrad __u64 offset; 900 1.1 riastrad /** Length of data to read */ 901 1.1 riastrad __u64 size; 902 1.1 riastrad /** Pointer to write the data into. */ 903 1.1 riastrad /* void *, but pointers are not 32/64 compatible */ 904 1.1 riastrad __u64 data_ptr; 905 1.1 riastrad }; 906 1.1 riastrad 907 1.1 riastrad struct drm_radeon_gem_pwrite { 908 1.1 riastrad /** Handle for the object being written to. */ 909 1.1 riastrad __u32 handle; 910 1.1 riastrad __u32 pad; 911 1.1 riastrad /** Offset into the object to write to */ 912 1.1 riastrad __u64 offset; 913 1.1 riastrad /** Length of data to write */ 914 1.1 riastrad __u64 size; 915 1.1 riastrad /** Pointer to read the data from. */ 916 1.1 riastrad /* void *, but pointers are not 32/64 compatible */ 917 1.1 riastrad __u64 data_ptr; 918 1.1 riastrad }; 919 1.1 riastrad 920 1.1 riastrad /* Sets or returns a value associated with a buffer. */ 921 1.1 riastrad struct drm_radeon_gem_op { 922 1.1 riastrad __u32 handle; /* buffer */ 923 1.1 riastrad __u32 op; /* RADEON_GEM_OP_* */ 924 1.1 riastrad __u64 value; /* input or return value */ 925 1.1 riastrad }; 926 1.1 riastrad 927 1.1 riastrad #define RADEON_GEM_OP_GET_INITIAL_DOMAIN 0 928 1.1 riastrad #define RADEON_GEM_OP_SET_INITIAL_DOMAIN 1 929 1.1 riastrad 930 1.1 riastrad #define RADEON_VA_MAP 1 931 1.1 riastrad #define RADEON_VA_UNMAP 2 932 1.1 riastrad 933 1.1 riastrad #define RADEON_VA_RESULT_OK 0 934 1.1 riastrad #define RADEON_VA_RESULT_ERROR 1 935 1.1 riastrad #define RADEON_VA_RESULT_VA_EXIST 2 936 1.1 riastrad 937 1.1 riastrad #define RADEON_VM_PAGE_VALID (1 << 0) 938 1.1 riastrad #define RADEON_VM_PAGE_READABLE (1 << 1) 939 1.1 riastrad #define RADEON_VM_PAGE_WRITEABLE (1 << 2) 940 1.1 riastrad #define RADEON_VM_PAGE_SYSTEM (1 << 3) 941 1.1 riastrad #define RADEON_VM_PAGE_SNOOPED (1 << 4) 942 1.1 riastrad 943 1.1 riastrad struct drm_radeon_gem_va { 944 1.1 riastrad __u32 handle; 945 1.1 riastrad __u32 operation; 946 1.1 riastrad __u32 vm_id; 947 1.1 riastrad __u32 flags; 948 1.1 riastrad __u64 offset; 949 1.1 riastrad }; 950 1.1 riastrad 951 1.1 riastrad #define RADEON_CHUNK_ID_RELOCS 0x01 952 1.1 riastrad #define RADEON_CHUNK_ID_IB 0x02 953 1.1 riastrad #define RADEON_CHUNK_ID_FLAGS 0x03 954 1.1 riastrad #define RADEON_CHUNK_ID_CONST_IB 0x04 955 1.1 riastrad 956 1.1 riastrad /* The first dword of RADEON_CHUNK_ID_FLAGS is a uint32 of these flags: */ 957 1.1 riastrad #define RADEON_CS_KEEP_TILING_FLAGS 0x01 958 1.1 riastrad #define RADEON_CS_USE_VM 0x02 959 1.1 riastrad #define RADEON_CS_END_OF_FRAME 0x04 /* a hint from userspace which CS is the last one */ 960 1.1 riastrad /* The second dword of RADEON_CHUNK_ID_FLAGS is a uint32 that sets the ring type */ 961 1.1 riastrad #define RADEON_CS_RING_GFX 0 962 1.1 riastrad #define RADEON_CS_RING_COMPUTE 1 963 1.1 riastrad #define RADEON_CS_RING_DMA 2 964 1.1 riastrad #define RADEON_CS_RING_UVD 3 965 1.1 riastrad #define RADEON_CS_RING_VCE 4 966 1.1 riastrad /* The third dword of RADEON_CHUNK_ID_FLAGS is a sint32 that sets the priority */ 967 1.1 riastrad /* 0 = normal, + = higher priority, - = lower priority */ 968 1.1 riastrad 969 1.1 riastrad struct drm_radeon_cs_chunk { 970 1.1 riastrad __u32 chunk_id; 971 1.1 riastrad __u32 length_dw; 972 1.1 riastrad __u64 chunk_data; 973 1.1 riastrad }; 974 1.1 riastrad 975 1.1 riastrad /* drm_radeon_cs_reloc.flags */ 976 1.1 riastrad #define RADEON_RELOC_PRIO_MASK (0xf << 0) 977 1.1 riastrad 978 1.1 riastrad struct drm_radeon_cs_reloc { 979 1.1 riastrad __u32 handle; 980 1.1 riastrad __u32 read_domains; 981 1.1 riastrad __u32 write_domain; 982 1.1 riastrad __u32 flags; 983 1.1 riastrad }; 984 1.1 riastrad 985 1.1 riastrad struct drm_radeon_cs { 986 1.1 riastrad __u32 num_chunks; 987 1.1 riastrad __u32 cs_id; 988 1.1 riastrad /* this points to __u64 * which point to cs chunks */ 989 1.1 riastrad __u64 chunks; 990 1.1 riastrad /* updates to the limits after this CS ioctl */ 991 1.1 riastrad __u64 gart_limit; 992 1.1 riastrad __u64 vram_limit; 993 1.1 riastrad }; 994 1.1 riastrad 995 1.1 riastrad #define RADEON_INFO_DEVICE_ID 0x00 996 1.1 riastrad #define RADEON_INFO_NUM_GB_PIPES 0x01 997 1.1 riastrad #define RADEON_INFO_NUM_Z_PIPES 0x02 998 1.1 riastrad #define RADEON_INFO_ACCEL_WORKING 0x03 999 1.1 riastrad #define RADEON_INFO_CRTC_FROM_ID 0x04 1000 1.1 riastrad #define RADEON_INFO_ACCEL_WORKING2 0x05 1001 1.1 riastrad #define RADEON_INFO_TILING_CONFIG 0x06 1002 1.1 riastrad #define RADEON_INFO_WANT_HYPERZ 0x07 1003 1.1 riastrad #define RADEON_INFO_WANT_CMASK 0x08 /* get access to CMASK on r300 */ 1004 1.1 riastrad #define RADEON_INFO_CLOCK_CRYSTAL_FREQ 0x09 /* clock crystal frequency */ 1005 1.1 riastrad #define RADEON_INFO_NUM_BACKENDS 0x0a /* DB/backends for r600+ - need for OQ */ 1006 1.1 riastrad #define RADEON_INFO_NUM_TILE_PIPES 0x0b /* tile pipes for r600+ */ 1007 1.1 riastrad #define RADEON_INFO_FUSION_GART_WORKING 0x0c /* fusion writes to GTT were broken before this */ 1008 1.1 riastrad #define RADEON_INFO_BACKEND_MAP 0x0d /* pipe to backend map, needed by mesa */ 1009 1.1 riastrad /* virtual address start, va < start are reserved by the kernel */ 1010 1.1 riastrad #define RADEON_INFO_VA_START 0x0e 1011 1.1 riastrad /* maximum size of ib using the virtual memory cs */ 1012 1.1 riastrad #define RADEON_INFO_IB_VM_MAX_SIZE 0x0f 1013 1.1 riastrad /* max pipes - needed for compute shaders */ 1014 1.1 riastrad #define RADEON_INFO_MAX_PIPES 0x10 1015 1.1 riastrad /* timestamp for GL_ARB_timer_query (OpenGL), returns the current GPU clock */ 1016 1.1 riastrad #define RADEON_INFO_TIMESTAMP 0x11 1017 1.1 riastrad /* max shader engines (SE) - needed for geometry shaders, etc. */ 1018 1.1 riastrad #define RADEON_INFO_MAX_SE 0x12 1019 1.1 riastrad /* max SH per SE */ 1020 1.1 riastrad #define RADEON_INFO_MAX_SH_PER_SE 0x13 1021 1.1 riastrad /* fast fb access is enabled */ 1022 1.1 riastrad #define RADEON_INFO_FASTFB_WORKING 0x14 1023 1.1 riastrad /* query if a RADEON_CS_RING_* submission is supported */ 1024 1.1 riastrad #define RADEON_INFO_RING_WORKING 0x15 1025 1.1 riastrad /* SI tile mode array */ 1026 1.1 riastrad #define RADEON_INFO_SI_TILE_MODE_ARRAY 0x16 1027 1.1 riastrad /* query if CP DMA is supported on the compute ring */ 1028 1.1 riastrad #define RADEON_INFO_SI_CP_DMA_COMPUTE 0x17 1029 1.1 riastrad /* CIK macrotile mode array */ 1030 1.1 riastrad #define RADEON_INFO_CIK_MACROTILE_MODE_ARRAY 0x18 1031 1.1 riastrad /* query the number of render backends */ 1032 1.1 riastrad #define RADEON_INFO_SI_BACKEND_ENABLED_MASK 0x19 1033 1.1 riastrad /* max engine clock - needed for OpenCL */ 1034 1.1 riastrad #define RADEON_INFO_MAX_SCLK 0x1a 1035 1.1 riastrad /* version of VCE firmware */ 1036 1.1 riastrad #define RADEON_INFO_VCE_FW_VERSION 0x1b 1037 1.1 riastrad /* version of VCE feedback */ 1038 1.1 riastrad #define RADEON_INFO_VCE_FB_VERSION 0x1c 1039 1.1 riastrad #define RADEON_INFO_NUM_BYTES_MOVED 0x1d 1040 1.1 riastrad #define RADEON_INFO_VRAM_USAGE 0x1e 1041 1.1 riastrad #define RADEON_INFO_GTT_USAGE 0x1f 1042 1.1 riastrad #define RADEON_INFO_ACTIVE_CU_COUNT 0x20 1043 1.1 riastrad #define RADEON_INFO_CURRENT_GPU_TEMP 0x21 1044 1.1 riastrad #define RADEON_INFO_CURRENT_GPU_SCLK 0x22 1045 1.1 riastrad #define RADEON_INFO_CURRENT_GPU_MCLK 0x23 1046 1.1 riastrad #define RADEON_INFO_READ_REG 0x24 1047 1.1 riastrad #define RADEON_INFO_VA_UNMAP_WORKING 0x25 1048 1.1 riastrad #define RADEON_INFO_GPU_RESET_COUNTER 0x26 1049 1.1 riastrad 1050 1.1 riastrad struct drm_radeon_info { 1051 1.1 riastrad __u32 request; 1052 1.1 riastrad __u32 pad; 1053 1.1 riastrad __u64 value; 1054 1.1 riastrad }; 1055 1.1 riastrad 1056 1.1 riastrad /* Those correspond to the tile index to use, this is to explicitly state 1057 1.1 riastrad * the API that is implicitly defined by the tile mode array. 1058 1.1 riastrad */ 1059 1.1 riastrad #define SI_TILE_MODE_COLOR_LINEAR_ALIGNED 8 1060 1.1 riastrad #define SI_TILE_MODE_COLOR_1D 13 1061 1.1 riastrad #define SI_TILE_MODE_COLOR_1D_SCANOUT 9 1062 1.1 riastrad #define SI_TILE_MODE_COLOR_2D_8BPP 14 1063 1.1 riastrad #define SI_TILE_MODE_COLOR_2D_16BPP 15 1064 1.1 riastrad #define SI_TILE_MODE_COLOR_2D_32BPP 16 1065 1.1 riastrad #define SI_TILE_MODE_COLOR_2D_64BPP 17 1066 1.1 riastrad #define SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP 11 1067 1.1 riastrad #define SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP 12 1068 1.1 riastrad #define SI_TILE_MODE_DEPTH_STENCIL_1D 4 1069 1.1 riastrad #define SI_TILE_MODE_DEPTH_STENCIL_2D 0 1070 1.1 riastrad #define SI_TILE_MODE_DEPTH_STENCIL_2D_2AA 3 1071 1.1 riastrad #define SI_TILE_MODE_DEPTH_STENCIL_2D_4AA 3 1072 1.1 riastrad #define SI_TILE_MODE_DEPTH_STENCIL_2D_8AA 2 1073 1.1 riastrad 1074 1.1 riastrad #define CIK_TILE_MODE_DEPTH_STENCIL_1D 5 1075 1.1 riastrad 1076 1.1 riastrad #if defined(__cplusplus) 1077 1.1 riastrad } 1078 1.1 riastrad #endif 1079 1.1 riastrad 1080 1.1 riastrad #endif 1081