pci.h revision 1.7.2.9 1 1.7.2.9 snj /* $NetBSD: pci.h,v 1.7.2.9 2016/02/11 22:52:58 snj Exp $ */
2 1.2 riastrad
3 1.2 riastrad /*-
4 1.2 riastrad * Copyright (c) 2013 The NetBSD Foundation, Inc.
5 1.2 riastrad * All rights reserved.
6 1.2 riastrad *
7 1.2 riastrad * This code is derived from software contributed to The NetBSD Foundation
8 1.2 riastrad * by Taylor R. Campbell.
9 1.2 riastrad *
10 1.2 riastrad * Redistribution and use in source and binary forms, with or without
11 1.2 riastrad * modification, are permitted provided that the following conditions
12 1.2 riastrad * are met:
13 1.2 riastrad * 1. Redistributions of source code must retain the above copyright
14 1.2 riastrad * notice, this list of conditions and the following disclaimer.
15 1.2 riastrad * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 riastrad * notice, this list of conditions and the following disclaimer in the
17 1.2 riastrad * documentation and/or other materials provided with the distribution.
18 1.2 riastrad *
19 1.2 riastrad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.2 riastrad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.2 riastrad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.2 riastrad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.2 riastrad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.2 riastrad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.2 riastrad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.2 riastrad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.2 riastrad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.2 riastrad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.2 riastrad * POSSIBILITY OF SUCH DAMAGE.
30 1.2 riastrad */
31 1.2 riastrad
32 1.2 riastrad #ifndef _LINUX_PCI_H_
33 1.2 riastrad #define _LINUX_PCI_H_
34 1.2 riastrad
35 1.7.2.4 snj #ifdef _KERNEL_OPT
36 1.7.2.3 martin #if defined(i386) || defined(amd64)
37 1.7.2.3 martin #include "acpica.h"
38 1.7.2.3 martin #else /* !(i386 || amd64) */
39 1.7.2.3 martin #define NACPICA 0
40 1.7.2.3 martin #endif /* i386 || amd64 */
41 1.7.2.4 snj #endif
42 1.7.2.3 martin
43 1.2 riastrad #include <sys/types.h>
44 1.4 riastrad #include <sys/param.h>
45 1.2 riastrad #include <sys/bus.h>
46 1.3 riastrad #include <sys/cdefs.h>
47 1.2 riastrad #include <sys/kmem.h>
48 1.2 riastrad #include <sys/systm.h>
49 1.2 riastrad
50 1.4 riastrad #include <machine/limits.h>
51 1.4 riastrad
52 1.2 riastrad #include <dev/pci/pcidevs.h>
53 1.2 riastrad #include <dev/pci/pcireg.h>
54 1.2 riastrad #include <dev/pci/pcivar.h>
55 1.4 riastrad #include <dev/pci/agpvar.h>
56 1.2 riastrad
57 1.7.2.3 martin #include <dev/acpi/acpivar.h>
58 1.7.2.3 martin #include <dev/acpi/acpi_pci.h>
59 1.7.2.3 martin
60 1.7 riastrad #include <linux/dma-mapping.h>
61 1.2 riastrad #include <linux/ioport.h>
62 1.7.2.5 snj #include <linux/kernel.h>
63 1.2 riastrad
64 1.7.2.3 martin struct pci_bus {
65 1.7.2.3 martin u_int number;
66 1.7.2.3 martin };
67 1.2 riastrad
68 1.2 riastrad struct pci_device_id {
69 1.2 riastrad uint32_t vendor;
70 1.2 riastrad uint32_t device;
71 1.2 riastrad uint32_t subvendor;
72 1.2 riastrad uint32_t subdevice;
73 1.2 riastrad uint32_t class;
74 1.2 riastrad uint32_t class_mask;
75 1.2 riastrad unsigned long driver_data;
76 1.2 riastrad };
77 1.2 riastrad
78 1.2 riastrad #define PCI_ANY_ID ((pcireg_t)-1)
79 1.2 riastrad
80 1.2 riastrad #define PCI_BASE_CLASS_DISPLAY PCI_CLASS_DISPLAY
81 1.2 riastrad
82 1.7.2.5 snj #define PCI_CLASS_DISPLAY_VGA \
83 1.7.2.5 snj ((PCI_CLASS_DISPLAY << 8) | PCI_SUBCLASS_DISPLAY_VGA)
84 1.2 riastrad #define PCI_CLASS_BRIDGE_ISA \
85 1.2 riastrad ((PCI_CLASS_BRIDGE << 8) | PCI_SUBCLASS_BRIDGE_ISA)
86 1.2 riastrad CTASSERT(PCI_CLASS_BRIDGE_ISA == 0x0601);
87 1.2 riastrad
88 1.5 riastrad /* XXX This is getting silly... */
89 1.5 riastrad #define PCI_VENDOR_ID_ASUSTEK PCI_VENDOR_ASUSTEK
90 1.5 riastrad #define PCI_VENDOR_ID_ATI PCI_VENDOR_ATI
91 1.5 riastrad #define PCI_VENDOR_ID_DELL PCI_VENDOR_DELL
92 1.5 riastrad #define PCI_VENDOR_ID_IBM PCI_VENDOR_IBM
93 1.5 riastrad #define PCI_VENDOR_ID_HP PCI_VENDOR_HP
94 1.2 riastrad #define PCI_VENDOR_ID_INTEL PCI_VENDOR_INTEL
95 1.7 riastrad #define PCI_VENDOR_ID_NVIDIA PCI_VENDOR_NVIDIA
96 1.5 riastrad #define PCI_VENDOR_ID_SONY PCI_VENDOR_SONY
97 1.5 riastrad #define PCI_VENDOR_ID_VIA PCI_VENDOR_VIATECH
98 1.5 riastrad
99 1.5 riastrad #define PCI_DEVICE_ID_ATI_RADEON_QY PCI_PRODUCT_ATI_RADEON_RV100_QY
100 1.2 riastrad
101 1.2 riastrad #define PCI_DEVFN(DEV, FN) \
102 1.2 riastrad (__SHIFTIN((DEV), __BITS(3, 7)) | __SHIFTIN((FN), __BITS(0, 2)))
103 1.2 riastrad #define PCI_SLOT(DEVFN) __SHIFTOUT((DEVFN), __BITS(3, 7))
104 1.2 riastrad #define PCI_FUNC(DEVFN) __SHIFTOUT((DEVFN), __BITS(0, 2))
105 1.2 riastrad
106 1.4 riastrad #define PCI_NUM_RESOURCES ((PCI_MAPREG_END - PCI_MAPREG_START) / 4)
107 1.5 riastrad #define DEVICE_COUNT_RESOURCE PCI_NUM_RESOURCES
108 1.4 riastrad
109 1.2 riastrad #define PCI_CAP_ID_AGP PCI_CAP_AGP
110 1.2 riastrad
111 1.4 riastrad typedef int pci_power_t;
112 1.4 riastrad
113 1.4 riastrad #define PCI_D0 0
114 1.4 riastrad #define PCI_D1 1
115 1.4 riastrad #define PCI_D2 2
116 1.4 riastrad #define PCI_D3hot 3
117 1.4 riastrad #define PCI_D3cold 4
118 1.4 riastrad
119 1.4 riastrad #define __pci_iomem
120 1.4 riastrad
121 1.2 riastrad struct pci_dev {
122 1.2 riastrad struct pci_attach_args pd_pa;
123 1.2 riastrad int pd_kludges; /* Gotta lose 'em... */
124 1.2 riastrad #define NBPCI_KLUDGE_GET_MUMBLE 0x01
125 1.2 riastrad #define NBPCI_KLUDGE_MAP_ROM 0x02
126 1.2 riastrad bus_space_tag_t pd_rom_bst;
127 1.2 riastrad bus_space_handle_t pd_rom_bsh;
128 1.2 riastrad bus_size_t pd_rom_size;
129 1.7.2.7 snj bus_space_handle_t pd_rom_found_bsh;
130 1.7.2.7 snj bus_size_t pd_rom_found_size;
131 1.2 riastrad void *pd_rom_vaddr;
132 1.2 riastrad device_t pd_dev;
133 1.7.2.5 snj struct drm_device *pd_drm_dev; /* XXX Nouveau kludge! */
134 1.4 riastrad struct {
135 1.4 riastrad pcireg_t type;
136 1.4 riastrad bus_addr_t addr;
137 1.4 riastrad bus_size_t size;
138 1.4 riastrad int flags;
139 1.4 riastrad bus_space_tag_t bst;
140 1.4 riastrad bus_space_handle_t bsh;
141 1.4 riastrad void __pci_iomem *kva;
142 1.4 riastrad } pd_resources[PCI_NUM_RESOURCES];
143 1.5 riastrad struct pci_conf_state *pd_saved_state;
144 1.7.2.3 martin struct acpi_devnode *pd_ad;
145 1.2 riastrad struct pci_bus *bus;
146 1.2 riastrad uint32_t devfn;
147 1.2 riastrad uint16_t vendor;
148 1.2 riastrad uint16_t device;
149 1.2 riastrad uint16_t subsystem_vendor;
150 1.2 riastrad uint16_t subsystem_device;
151 1.2 riastrad uint8_t revision;
152 1.2 riastrad uint32_t class;
153 1.5 riastrad bool msi_enabled;
154 1.2 riastrad };
155 1.2 riastrad
156 1.2 riastrad static inline device_t
157 1.2 riastrad pci_dev_dev(struct pci_dev *pdev)
158 1.2 riastrad {
159 1.2 riastrad return pdev->pd_dev;
160 1.2 riastrad }
161 1.2 riastrad
162 1.7.2.5 snj /* XXX Nouveau kludge! */
163 1.7.2.5 snj static inline struct drm_device *
164 1.7.2.5 snj pci_get_drvdata(struct pci_dev *pdev)
165 1.7.2.5 snj {
166 1.7.2.5 snj return pdev->pd_drm_dev;
167 1.7.2.5 snj }
168 1.7.2.5 snj
169 1.2 riastrad static inline void
170 1.2 riastrad linux_pci_dev_init(struct pci_dev *pdev, device_t dev,
171 1.2 riastrad const struct pci_attach_args *pa, int kludges)
172 1.2 riastrad {
173 1.2 riastrad const uint32_t subsystem_id = pci_conf_read(pa->pa_pc, pa->pa_tag,
174 1.2 riastrad PCI_SUBSYS_ID_REG);
175 1.4 riastrad unsigned i;
176 1.2 riastrad
177 1.2 riastrad pdev->pd_pa = *pa;
178 1.2 riastrad pdev->pd_kludges = kludges;
179 1.2 riastrad pdev->pd_rom_vaddr = NULL;
180 1.2 riastrad pdev->pd_dev = dev;
181 1.7.2.3 martin #if (NACPICA > 0)
182 1.7.2.3 martin pdev->pd_ad = acpi_pcidev_find(0 /*XXX segment*/, pa->pa_bus,
183 1.7.2.3 martin pa->pa_device, pa->pa_function);
184 1.7.2.3 martin #else
185 1.7.2.3 martin pdev->pd_ad = NULL;
186 1.7.2.3 martin #endif
187 1.7.2.3 martin pdev->bus = kmem_zalloc(sizeof(struct pci_bus), KM_NOSLEEP);
188 1.7.2.3 martin pdev->bus->number = pa->pa_bus;
189 1.2 riastrad pdev->devfn = PCI_DEVFN(pa->pa_device, pa->pa_function);
190 1.2 riastrad pdev->vendor = PCI_VENDOR(pa->pa_id);
191 1.2 riastrad pdev->device = PCI_PRODUCT(pa->pa_id);
192 1.2 riastrad pdev->subsystem_vendor = PCI_SUBSYS_VENDOR(subsystem_id);
193 1.2 riastrad pdev->subsystem_device = PCI_SUBSYS_ID(subsystem_id);
194 1.2 riastrad pdev->revision = PCI_REVISION(pa->pa_class);
195 1.2 riastrad pdev->class = __SHIFTOUT(pa->pa_class, 0xffffff00UL); /* ? */
196 1.4 riastrad
197 1.4 riastrad CTASSERT(__arraycount(pdev->pd_resources) == PCI_NUM_RESOURCES);
198 1.4 riastrad for (i = 0; i < PCI_NUM_RESOURCES; i++) {
199 1.4 riastrad const int reg = PCI_BAR(i);
200 1.4 riastrad
201 1.4 riastrad pdev->pd_resources[i].type = pci_mapreg_type(pa->pa_pc,
202 1.4 riastrad pa->pa_tag, reg);
203 1.4 riastrad if (pci_mapreg_info(pa->pa_pc, pa->pa_tag, reg,
204 1.4 riastrad pdev->pd_resources[i].type,
205 1.4 riastrad &pdev->pd_resources[i].addr,
206 1.4 riastrad &pdev->pd_resources[i].size,
207 1.4 riastrad &pdev->pd_resources[i].flags)) {
208 1.4 riastrad pdev->pd_resources[i].addr = 0;
209 1.4 riastrad pdev->pd_resources[i].size = 0;
210 1.4 riastrad pdev->pd_resources[i].flags = 0;
211 1.4 riastrad }
212 1.4 riastrad pdev->pd_resources[i].kva = NULL;
213 1.4 riastrad }
214 1.2 riastrad }
215 1.2 riastrad
216 1.2 riastrad static inline int
217 1.2 riastrad pci_find_capability(struct pci_dev *pdev, int cap)
218 1.2 riastrad {
219 1.2 riastrad return pci_get_capability(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag, cap,
220 1.2 riastrad NULL, NULL);
221 1.2 riastrad }
222 1.2 riastrad
223 1.4 riastrad static inline int
224 1.2 riastrad pci_read_config_dword(struct pci_dev *pdev, int reg, uint32_t *valuep)
225 1.2 riastrad {
226 1.2 riastrad KASSERT(!ISSET(reg, 3));
227 1.2 riastrad *valuep = pci_conf_read(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag, reg);
228 1.4 riastrad return 0;
229 1.2 riastrad }
230 1.2 riastrad
231 1.4 riastrad static inline int
232 1.2 riastrad pci_read_config_word(struct pci_dev *pdev, int reg, uint16_t *valuep)
233 1.2 riastrad {
234 1.2 riastrad KASSERT(!ISSET(reg, 1));
235 1.2 riastrad *valuep = pci_conf_read(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
236 1.7.2.1 martin (reg &~ 2)) >> (8 * (reg & 2));
237 1.4 riastrad return 0;
238 1.2 riastrad }
239 1.2 riastrad
240 1.4 riastrad static inline int
241 1.2 riastrad pci_read_config_byte(struct pci_dev *pdev, int reg, uint8_t *valuep)
242 1.2 riastrad {
243 1.2 riastrad *valuep = pci_conf_read(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
244 1.7.2.1 martin (reg &~ 3)) >> (8 * (reg & 3));
245 1.4 riastrad return 0;
246 1.2 riastrad }
247 1.2 riastrad
248 1.4 riastrad static inline int
249 1.2 riastrad pci_write_config_dword(struct pci_dev *pdev, int reg, uint32_t value)
250 1.2 riastrad {
251 1.2 riastrad KASSERT(!ISSET(reg, 3));
252 1.2 riastrad pci_conf_write(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag, reg, value);
253 1.4 riastrad return 0;
254 1.2 riastrad }
255 1.2 riastrad
256 1.2 riastrad static inline void
257 1.2 riastrad pci_rmw_config(struct pci_dev *pdev, int reg, unsigned int bytes,
258 1.2 riastrad uint32_t value)
259 1.2 riastrad {
260 1.2 riastrad const uint32_t mask = ~((~0UL) << (8 * bytes));
261 1.2 riastrad const int reg32 = (reg &~ 3);
262 1.2 riastrad const unsigned int shift = (8 * (reg & 3));
263 1.2 riastrad uint32_t value32;
264 1.2 riastrad
265 1.2 riastrad KASSERT(bytes <= 4);
266 1.2 riastrad KASSERT(!ISSET(value, ~mask));
267 1.2 riastrad pci_read_config_dword(pdev, reg32, &value32);
268 1.2 riastrad value32 &=~ (mask << shift);
269 1.2 riastrad value32 |= (value << shift);
270 1.2 riastrad pci_write_config_dword(pdev, reg32, value32);
271 1.2 riastrad }
272 1.2 riastrad
273 1.4 riastrad static inline int
274 1.2 riastrad pci_write_config_word(struct pci_dev *pdev, int reg, uint16_t value)
275 1.2 riastrad {
276 1.2 riastrad KASSERT(!ISSET(reg, 1));
277 1.2 riastrad pci_rmw_config(pdev, reg, 2, value);
278 1.4 riastrad return 0;
279 1.2 riastrad }
280 1.2 riastrad
281 1.4 riastrad static inline int
282 1.2 riastrad pci_write_config_byte(struct pci_dev *pdev, int reg, uint8_t value)
283 1.2 riastrad {
284 1.2 riastrad pci_rmw_config(pdev, reg, 1, value);
285 1.4 riastrad return 0;
286 1.2 riastrad }
287 1.2 riastrad
288 1.2 riastrad /*
289 1.2 riastrad * XXX pci msi
290 1.2 riastrad */
291 1.5 riastrad static inline int
292 1.2 riastrad pci_enable_msi(struct pci_dev *pdev)
293 1.2 riastrad {
294 1.5 riastrad return -ENOSYS;
295 1.2 riastrad }
296 1.2 riastrad
297 1.2 riastrad static inline void
298 1.5 riastrad pci_disable_msi(struct pci_dev *pdev __unused)
299 1.2 riastrad {
300 1.2 riastrad KASSERT(pdev->msi_enabled);
301 1.2 riastrad }
302 1.2 riastrad
303 1.2 riastrad static inline void
304 1.2 riastrad pci_set_master(struct pci_dev *pdev)
305 1.2 riastrad {
306 1.2 riastrad pcireg_t csr;
307 1.2 riastrad
308 1.2 riastrad csr = pci_conf_read(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
309 1.2 riastrad PCI_COMMAND_STATUS_REG);
310 1.2 riastrad csr |= PCI_COMMAND_MASTER_ENABLE;
311 1.2 riastrad pci_conf_write(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
312 1.2 riastrad PCI_COMMAND_STATUS_REG, csr);
313 1.2 riastrad }
314 1.2 riastrad
315 1.5 riastrad static inline void
316 1.5 riastrad pci_clear_master(struct pci_dev *pdev)
317 1.5 riastrad {
318 1.5 riastrad pcireg_t csr;
319 1.5 riastrad
320 1.5 riastrad csr = pci_conf_read(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
321 1.5 riastrad PCI_COMMAND_STATUS_REG);
322 1.5 riastrad csr &= ~(pcireg_t)PCI_COMMAND_MASTER_ENABLE;
323 1.5 riastrad pci_conf_write(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
324 1.5 riastrad PCI_COMMAND_STATUS_REG, csr);
325 1.5 riastrad }
326 1.5 riastrad
327 1.7.2.6 snj #define PCIBIOS_MIN_MEM 0x100000 /* XXX bogus x86 kludge bollocks */
328 1.2 riastrad
329 1.2 riastrad static inline bus_addr_t
330 1.2 riastrad pcibios_align_resource(void *p, const struct resource *resource,
331 1.2 riastrad bus_addr_t addr, bus_size_t size)
332 1.2 riastrad {
333 1.2 riastrad panic("pcibios_align_resource has accessed unaligned neurons!");
334 1.2 riastrad }
335 1.2 riastrad
336 1.2 riastrad static inline int
337 1.2 riastrad pci_bus_alloc_resource(struct pci_bus *bus, struct resource *resource,
338 1.2 riastrad bus_size_t size, bus_size_t align, bus_addr_t start, int type __unused,
339 1.2 riastrad bus_addr_t (*align_fn)(void *, const struct resource *, bus_addr_t,
340 1.2 riastrad bus_size_t) __unused,
341 1.2 riastrad struct pci_dev *pdev)
342 1.2 riastrad {
343 1.2 riastrad const struct pci_attach_args *const pa = &pdev->pd_pa;
344 1.2 riastrad bus_space_tag_t bst;
345 1.2 riastrad int error;
346 1.2 riastrad
347 1.2 riastrad switch (resource->flags) {
348 1.2 riastrad case IORESOURCE_MEM:
349 1.2 riastrad bst = pa->pa_memt;
350 1.2 riastrad break;
351 1.2 riastrad
352 1.2 riastrad case IORESOURCE_IO:
353 1.2 riastrad bst = pa->pa_iot;
354 1.2 riastrad break;
355 1.2 riastrad
356 1.2 riastrad default:
357 1.2 riastrad panic("I don't know what kind of resource you want!");
358 1.2 riastrad }
359 1.2 riastrad
360 1.2 riastrad resource->r_bst = bst;
361 1.3 riastrad error = bus_space_alloc(bst, start, __type_max(bus_addr_t),
362 1.2 riastrad size, align, 0, 0, &resource->start, &resource->r_bsh);
363 1.2 riastrad if (error)
364 1.2 riastrad return error;
365 1.2 riastrad
366 1.2 riastrad resource->size = size;
367 1.2 riastrad return 0;
368 1.2 riastrad }
369 1.2 riastrad
370 1.2 riastrad /*
371 1.2 riastrad * XXX Mega-kludgerific! pci_get_bus_and_slot and pci_get_class are
372 1.2 riastrad * defined only for their single purposes in i915drm, in
373 1.2 riastrad * i915_get_bridge_dev and intel_detect_pch. We can't define them more
374 1.2 riastrad * generally without adapting pci_find_device (and pci_enumerate_bus
375 1.2 riastrad * internally) to pass a cookie through.
376 1.2 riastrad */
377 1.2 riastrad
378 1.2 riastrad static inline int /* XXX inline? */
379 1.2 riastrad pci_kludgey_match_bus0_dev0_func0(const struct pci_attach_args *pa)
380 1.2 riastrad {
381 1.2 riastrad
382 1.2 riastrad if (pa->pa_bus != 0)
383 1.2 riastrad return 0;
384 1.2 riastrad if (pa->pa_device != 0)
385 1.2 riastrad return 0;
386 1.2 riastrad if (pa->pa_function != 0)
387 1.2 riastrad return 0;
388 1.2 riastrad
389 1.2 riastrad return 1;
390 1.2 riastrad }
391 1.2 riastrad
392 1.2 riastrad static inline struct pci_dev *
393 1.2 riastrad pci_get_bus_and_slot(int bus, int slot)
394 1.2 riastrad {
395 1.2 riastrad struct pci_attach_args pa;
396 1.2 riastrad
397 1.2 riastrad KASSERT(bus == 0);
398 1.2 riastrad KASSERT(slot == PCI_DEVFN(0, 0));
399 1.2 riastrad
400 1.2 riastrad if (!pci_find_device(&pa, &pci_kludgey_match_bus0_dev0_func0))
401 1.2 riastrad return NULL;
402 1.2 riastrad
403 1.2 riastrad struct pci_dev *const pdev = kmem_zalloc(sizeof(*pdev), KM_SLEEP);
404 1.2 riastrad linux_pci_dev_init(pdev, NULL, &pa, NBPCI_KLUDGE_GET_MUMBLE);
405 1.2 riastrad
406 1.2 riastrad return pdev;
407 1.2 riastrad }
408 1.2 riastrad
409 1.2 riastrad static inline int /* XXX inline? */
410 1.2 riastrad pci_kludgey_match_isa_bridge(const struct pci_attach_args *pa)
411 1.2 riastrad {
412 1.2 riastrad
413 1.2 riastrad if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE)
414 1.2 riastrad return 0;
415 1.2 riastrad if (PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
416 1.2 riastrad return 0;
417 1.2 riastrad
418 1.2 riastrad return 1;
419 1.2 riastrad }
420 1.2 riastrad
421 1.4 riastrad static inline void
422 1.4 riastrad pci_dev_put(struct pci_dev *pdev)
423 1.4 riastrad {
424 1.4 riastrad
425 1.4 riastrad if (pdev == NULL)
426 1.4 riastrad return;
427 1.4 riastrad
428 1.4 riastrad KASSERT(ISSET(pdev->pd_kludges, NBPCI_KLUDGE_GET_MUMBLE));
429 1.4 riastrad kmem_free(pdev, sizeof(*pdev));
430 1.4 riastrad }
431 1.4 riastrad
432 1.2 riastrad static inline struct pci_dev *
433 1.4 riastrad pci_get_class(uint32_t class_subclass_shifted __unused, struct pci_dev *from)
434 1.2 riastrad {
435 1.2 riastrad struct pci_attach_args pa;
436 1.2 riastrad
437 1.2 riastrad KASSERT(class_subclass_shifted == (PCI_CLASS_BRIDGE_ISA << 8));
438 1.4 riastrad
439 1.4 riastrad if (from != NULL) {
440 1.4 riastrad pci_dev_put(from);
441 1.4 riastrad return NULL;
442 1.4 riastrad }
443 1.2 riastrad
444 1.2 riastrad if (!pci_find_device(&pa, &pci_kludgey_match_isa_bridge))
445 1.2 riastrad return NULL;
446 1.2 riastrad
447 1.2 riastrad struct pci_dev *const pdev = kmem_zalloc(sizeof(*pdev), KM_SLEEP);
448 1.2 riastrad linux_pci_dev_init(pdev, NULL, &pa, NBPCI_KLUDGE_GET_MUMBLE);
449 1.2 riastrad
450 1.2 riastrad return pdev;
451 1.2 riastrad }
452 1.2 riastrad
453 1.2 riastrad #define __pci_rom_iomem
454 1.2 riastrad
455 1.2 riastrad static inline void
456 1.2 riastrad pci_unmap_rom(struct pci_dev *pdev, void __pci_rom_iomem *vaddr __unused)
457 1.2 riastrad {
458 1.2 riastrad
459 1.7.2.5 snj /* XXX Disable the ROM address decoder. */
460 1.2 riastrad KASSERT(ISSET(pdev->pd_kludges, NBPCI_KLUDGE_MAP_ROM));
461 1.2 riastrad KASSERT(vaddr == pdev->pd_rom_vaddr);
462 1.2 riastrad bus_space_unmap(pdev->pd_rom_bst, pdev->pd_rom_bsh, pdev->pd_rom_size);
463 1.2 riastrad pdev->pd_kludges &= ~NBPCI_KLUDGE_MAP_ROM;
464 1.2 riastrad pdev->pd_rom_vaddr = NULL;
465 1.2 riastrad }
466 1.2 riastrad
467 1.7.2.2 martin /* XXX Whattakludge! Should move this in sys/arch/. */
468 1.7.2.2 martin static int
469 1.7.2.2 martin pci_map_rom_md(struct pci_dev *pdev)
470 1.7.2.2 martin {
471 1.7.2.2 martin #if defined(__i386__) || defined(__x86_64__) || defined(__ia64__)
472 1.7.2.2 martin const bus_addr_t rom_base = 0xc0000;
473 1.7.2.2 martin const bus_size_t rom_size = 0x20000;
474 1.7.2.2 martin bus_space_handle_t rom_bsh;
475 1.7.2.2 martin int error;
476 1.7.2.2 martin
477 1.7.2.2 martin if (PCI_CLASS(pdev->pd_pa.pa_class) != PCI_CLASS_DISPLAY)
478 1.7.2.2 martin return ENXIO;
479 1.7.2.2 martin if (PCI_SUBCLASS(pdev->pd_pa.pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
480 1.7.2.2 martin return ENXIO;
481 1.7.2.2 martin /* XXX Check whether this is the primary VGA card? */
482 1.7.2.2 martin error = bus_space_map(pdev->pd_pa.pa_memt, rom_base, rom_size,
483 1.7.2.2 martin (BUS_SPACE_MAP_LINEAR | BUS_SPACE_MAP_PREFETCHABLE), &rom_bsh);
484 1.7.2.2 martin if (error)
485 1.7.2.2 martin return ENXIO;
486 1.7.2.2 martin
487 1.7.2.2 martin pdev->pd_rom_bst = pdev->pd_pa.pa_memt;
488 1.7.2.2 martin pdev->pd_rom_bsh = rom_bsh;
489 1.7.2.2 martin pdev->pd_rom_size = rom_size;
490 1.7.2.8 snj pdev->pd_kludges |= NBPCI_KLUDGE_MAP_ROM;
491 1.7.2.2 martin
492 1.7.2.2 martin return 0;
493 1.7.2.2 martin #else
494 1.7.2.2 martin return ENXIO;
495 1.7.2.2 martin #endif
496 1.7.2.2 martin }
497 1.7.2.2 martin
498 1.2 riastrad static inline void __pci_rom_iomem *
499 1.2 riastrad pci_map_rom(struct pci_dev *pdev, size_t *sizep)
500 1.2 riastrad {
501 1.2 riastrad
502 1.2 riastrad KASSERT(!ISSET(pdev->pd_kludges, NBPCI_KLUDGE_MAP_ROM));
503 1.2 riastrad
504 1.2 riastrad if (pci_mapreg_map(&pdev->pd_pa, PCI_MAPREG_ROM, PCI_MAPREG_TYPE_ROM,
505 1.2 riastrad (BUS_SPACE_MAP_PREFETCHABLE | BUS_SPACE_MAP_LINEAR),
506 1.2 riastrad &pdev->pd_rom_bst, &pdev->pd_rom_bsh, NULL, &pdev->pd_rom_size)
507 1.7.2.8 snj != 0)
508 1.7.2.8 snj goto fail_mi;
509 1.2 riastrad pdev->pd_kludges |= NBPCI_KLUDGE_MAP_ROM;
510 1.2 riastrad
511 1.2 riastrad /* XXX This type is obviously wrong in general... */
512 1.2 riastrad if (pci_find_rom(&pdev->pd_pa, pdev->pd_rom_bst, pdev->pd_rom_bsh,
513 1.7.2.7 snj pdev->pd_rom_size, PCI_ROM_CODE_TYPE_X86,
514 1.7.2.7 snj &pdev->pd_rom_found_bsh, &pdev->pd_rom_found_size)) {
515 1.2 riastrad pci_unmap_rom(pdev, NULL);
516 1.7.2.8 snj goto fail_mi;
517 1.2 riastrad }
518 1.7.2.8 snj goto success;
519 1.7.2.8 snj
520 1.7.2.8 snj fail_mi:
521 1.7.2.8 snj if (pci_map_rom_md(pdev) != 0)
522 1.7.2.8 snj goto fail_md;
523 1.2 riastrad
524 1.7.2.8 snj /* XXX This type is obviously wrong in general... */
525 1.7.2.8 snj if (pci_find_rom(&pdev->pd_pa, pdev->pd_rom_bst, pdev->pd_rom_bsh,
526 1.7.2.8 snj pdev->pd_rom_size, PCI_ROM_CODE_TYPE_X86,
527 1.7.2.8 snj &pdev->pd_rom_found_bsh, &pdev->pd_rom_found_size)) {
528 1.7.2.8 snj pci_unmap_rom(pdev, NULL);
529 1.7.2.8 snj goto fail_md;
530 1.7.2.8 snj }
531 1.7.2.8 snj
532 1.7.2.8 snj success:
533 1.7.2.7 snj KASSERT(pdev->pd_rom_found_size <= SIZE_T_MAX);
534 1.7.2.7 snj *sizep = pdev->pd_rom_found_size;
535 1.7.2.7 snj pdev->pd_rom_vaddr = bus_space_vaddr(pdev->pd_rom_bst,
536 1.7.2.7 snj pdev->pd_rom_found_bsh);
537 1.2 riastrad return pdev->pd_rom_vaddr;
538 1.7.2.8 snj
539 1.7.2.8 snj fail_md:
540 1.7.2.8 snj return NULL;
541 1.2 riastrad }
542 1.2 riastrad
543 1.7.2.5 snj static inline void __pci_rom_iomem *
544 1.7.2.5 snj pci_platform_rom(struct pci_dev *pdev __unused, size_t *sizep)
545 1.7.2.5 snj {
546 1.7.2.5 snj
547 1.7.2.5 snj *sizep = 0;
548 1.7.2.5 snj return NULL;
549 1.7.2.5 snj }
550 1.7.2.5 snj
551 1.7.2.5 snj static inline int
552 1.7.2.5 snj pci_enable_rom(struct pci_dev *pdev)
553 1.7.2.5 snj {
554 1.7.2.5 snj const pci_chipset_tag_t pc = pdev->pd_pa.pa_pc;
555 1.7.2.5 snj const pcitag_t tag = pdev->pd_pa.pa_tag;
556 1.7.2.5 snj pcireg_t addr;
557 1.7.2.5 snj int s;
558 1.7.2.5 snj
559 1.7.2.5 snj /* XXX Don't do anything if the ROM isn't there. */
560 1.7.2.5 snj
561 1.7.2.5 snj s = splhigh();
562 1.7.2.5 snj addr = pci_conf_read(pc, tag, PCI_MAPREG_ROM);
563 1.7.2.5 snj addr |= PCI_MAPREG_ROM_ENABLE;
564 1.7.2.5 snj pci_conf_write(pc, tag, PCI_MAPREG_ROM, addr);
565 1.7.2.5 snj splx(s);
566 1.7.2.5 snj
567 1.7.2.5 snj return 0;
568 1.7.2.5 snj }
569 1.7.2.5 snj
570 1.7.2.5 snj static inline void
571 1.7.2.5 snj pci_disable_rom(struct pci_dev *pdev)
572 1.7.2.5 snj {
573 1.7.2.5 snj const pci_chipset_tag_t pc = pdev->pd_pa.pa_pc;
574 1.7.2.5 snj const pcitag_t tag = pdev->pd_pa.pa_tag;
575 1.7.2.5 snj pcireg_t addr;
576 1.7.2.5 snj int s;
577 1.7.2.5 snj
578 1.7.2.5 snj s = splhigh();
579 1.7.2.5 snj addr = pci_conf_read(pc, tag, PCI_MAPREG_ROM);
580 1.7.2.5 snj addr &= ~(pcireg_t)PCI_MAPREG_ROM_ENABLE;
581 1.7.2.5 snj pci_conf_write(pc, tag, PCI_MAPREG_ROM, addr);
582 1.7.2.5 snj splx(s);
583 1.7.2.5 snj }
584 1.7.2.5 snj
585 1.4 riastrad static inline bus_addr_t
586 1.4 riastrad pci_resource_start(struct pci_dev *pdev, unsigned i)
587 1.4 riastrad {
588 1.4 riastrad
589 1.4 riastrad KASSERT(i < PCI_NUM_RESOURCES);
590 1.4 riastrad return pdev->pd_resources[i].addr;
591 1.4 riastrad }
592 1.4 riastrad
593 1.4 riastrad static inline bus_size_t
594 1.4 riastrad pci_resource_len(struct pci_dev *pdev, unsigned i)
595 1.4 riastrad {
596 1.4 riastrad
597 1.4 riastrad KASSERT(i < PCI_NUM_RESOURCES);
598 1.4 riastrad return pdev->pd_resources[i].size;
599 1.4 riastrad }
600 1.4 riastrad
601 1.4 riastrad static inline bus_addr_t
602 1.4 riastrad pci_resource_end(struct pci_dev *pdev, unsigned i)
603 1.4 riastrad {
604 1.4 riastrad
605 1.4 riastrad return pci_resource_start(pdev, i) + (pci_resource_len(pdev, i) - 1);
606 1.4 riastrad }
607 1.4 riastrad
608 1.4 riastrad static inline int
609 1.4 riastrad pci_resource_flags(struct pci_dev *pdev, unsigned i)
610 1.4 riastrad {
611 1.4 riastrad
612 1.4 riastrad KASSERT(i < PCI_NUM_RESOURCES);
613 1.4 riastrad return pdev->pd_resources[i].flags;
614 1.4 riastrad }
615 1.4 riastrad
616 1.4 riastrad static inline void __pci_iomem *
617 1.4 riastrad pci_iomap(struct pci_dev *pdev, unsigned i, bus_size_t size)
618 1.4 riastrad {
619 1.4 riastrad int error;
620 1.4 riastrad
621 1.4 riastrad KASSERT(i < PCI_NUM_RESOURCES);
622 1.4 riastrad KASSERT(pdev->pd_resources[i].kva == NULL);
623 1.4 riastrad
624 1.4 riastrad if (PCI_MAPREG_TYPE(pdev->pd_resources[i].type) != PCI_MAPREG_TYPE_MEM)
625 1.4 riastrad return NULL;
626 1.4 riastrad if (pdev->pd_resources[i].size < size)
627 1.4 riastrad return NULL;
628 1.4 riastrad error = bus_space_map(pdev->pd_pa.pa_memt, pdev->pd_resources[i].addr,
629 1.4 riastrad size, BUS_SPACE_MAP_LINEAR | pdev->pd_resources[i].flags,
630 1.4 riastrad &pdev->pd_resources[i].bsh);
631 1.4 riastrad if (error) {
632 1.4 riastrad /* Horrible hack: try asking the fake AGP device. */
633 1.4 riastrad if (!agp_i810_borrow(pdev->pd_resources[i].addr, size,
634 1.4 riastrad &pdev->pd_resources[i].bsh))
635 1.4 riastrad return NULL;
636 1.4 riastrad }
637 1.4 riastrad pdev->pd_resources[i].bst = pdev->pd_pa.pa_memt;
638 1.4 riastrad pdev->pd_resources[i].kva = bus_space_vaddr(pdev->pd_resources[i].bst,
639 1.4 riastrad pdev->pd_resources[i].bsh);
640 1.4 riastrad
641 1.4 riastrad return pdev->pd_resources[i].kva;
642 1.4 riastrad }
643 1.4 riastrad
644 1.4 riastrad static inline void
645 1.4 riastrad pci_iounmap(struct pci_dev *pdev, void __pci_iomem *kva)
646 1.4 riastrad {
647 1.4 riastrad unsigned i;
648 1.4 riastrad
649 1.4 riastrad CTASSERT(__arraycount(pdev->pd_resources) == PCI_NUM_RESOURCES);
650 1.4 riastrad for (i = 0; i < PCI_NUM_RESOURCES; i++) {
651 1.4 riastrad if (pdev->pd_resources[i].kva == kva)
652 1.4 riastrad break;
653 1.4 riastrad }
654 1.4 riastrad KASSERT(i < PCI_NUM_RESOURCES);
655 1.4 riastrad
656 1.4 riastrad pdev->pd_resources[i].kva = NULL;
657 1.4 riastrad bus_space_unmap(pdev->pd_resources[i].bst, pdev->pd_resources[i].bsh,
658 1.4 riastrad pdev->pd_resources[i].size);
659 1.4 riastrad }
660 1.4 riastrad
661 1.5 riastrad static inline void
662 1.5 riastrad pci_save_state(struct pci_dev *pdev)
663 1.5 riastrad {
664 1.5 riastrad
665 1.5 riastrad KASSERT(pdev->pd_saved_state == NULL);
666 1.5 riastrad pdev->pd_saved_state = kmem_alloc(sizeof(*pdev->pd_saved_state),
667 1.5 riastrad KM_SLEEP);
668 1.5 riastrad pci_conf_capture(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
669 1.5 riastrad pdev->pd_saved_state);
670 1.5 riastrad }
671 1.5 riastrad
672 1.5 riastrad static inline void
673 1.5 riastrad pci_restore_state(struct pci_dev *pdev)
674 1.5 riastrad {
675 1.5 riastrad
676 1.5 riastrad KASSERT(pdev->pd_saved_state != NULL);
677 1.5 riastrad pci_conf_restore(pdev->pd_pa.pa_pc, pdev->pd_pa.pa_tag,
678 1.5 riastrad pdev->pd_saved_state);
679 1.5 riastrad kmem_free(pdev->pd_saved_state, sizeof(*pdev->pd_saved_state));
680 1.5 riastrad pdev->pd_saved_state = NULL;
681 1.5 riastrad }
682 1.5 riastrad
683 1.5 riastrad static inline bool
684 1.5 riastrad pci_is_pcie(struct pci_dev *pdev)
685 1.5 riastrad {
686 1.5 riastrad
687 1.5 riastrad return (pci_find_capability(pdev, PCI_CAP_PCIEXPRESS) != 0);
688 1.5 riastrad }
689 1.5 riastrad
690 1.7 riastrad static inline bool
691 1.7 riastrad pci_dma_supported(struct pci_dev *pdev, uintmax_t mask)
692 1.7 riastrad {
693 1.7 riastrad
694 1.7 riastrad /* XXX Cop-out. */
695 1.7 riastrad if (mask > DMA_BIT_MASK(32))
696 1.7 riastrad return pci_dma64_available(&pdev->pd_pa);
697 1.7 riastrad else
698 1.7 riastrad return true;
699 1.7 riastrad }
700 1.7 riastrad
701 1.2 riastrad #endif /* _LINUX_PCI_H_ */
702