dwc2_hcdddma.c revision 1.1 1 1.1 skrll /* $NetBSD: dwc2_hcdddma.c,v 1.1 2013/09/05 07:53:12 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*
4 1.1 skrll * hcd_ddma.c - DesignWare HS OTG Controller descriptor DMA routines
5 1.1 skrll *
6 1.1 skrll * Copyright (C) 2004-2013 Synopsys, Inc.
7 1.1 skrll *
8 1.1 skrll * Redistribution and use in source and binary forms, with or without
9 1.1 skrll * modification, are permitted provided that the following conditions
10 1.1 skrll * are met:
11 1.1 skrll * 1. Redistributions of source code must retain the above copyright
12 1.1 skrll * notice, this list of conditions, and the following disclaimer,
13 1.1 skrll * without modification.
14 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 skrll * notice, this list of conditions and the following disclaimer in the
16 1.1 skrll * documentation and/or other materials provided with the distribution.
17 1.1 skrll * 3. The names of the above-listed copyright holders may not be used
18 1.1 skrll * to endorse or promote products derived from this software without
19 1.1 skrll * specific prior written permission.
20 1.1 skrll *
21 1.1 skrll * ALTERNATIVELY, this software may be distributed under the terms of the
22 1.1 skrll * GNU General Public License ("GPL") as published by the Free Software
23 1.1 skrll * Foundation; either version 2 of the License, or (at your option) any
24 1.1 skrll * later version.
25 1.1 skrll *
26 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 1.1 skrll * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 1.1 skrll * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 1.1 skrll * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 1.1 skrll * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 1.1 skrll * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 1.1 skrll * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 1.1 skrll * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 1.1 skrll * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 1.1 skrll * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 1.1 skrll */
38 1.1 skrll
39 1.1 skrll /*
40 1.1 skrll * This file contains the Descriptor DMA implementation for Host mode
41 1.1 skrll */
42 1.1 skrll #include <linux/kernel.h>
43 1.1 skrll #include <linux/module.h>
44 1.1 skrll #include <linux/spinlock.h>
45 1.1 skrll #include <linux/interrupt.h>
46 1.1 skrll #include <linux/dma-mapping.h>
47 1.1 skrll #include <linux/io.h>
48 1.1 skrll #include <linux/slab.h>
49 1.1 skrll #include <linux/usb.h>
50 1.1 skrll
51 1.1 skrll #include <linux/usb/hcd.h>
52 1.1 skrll #include <linux/usb/ch11.h>
53 1.1 skrll
54 1.1 skrll #include "core.h"
55 1.1 skrll #include "hcd.h"
56 1.1 skrll
57 1.1 skrll static u16 dwc2_frame_list_idx(u16 frame)
58 1.1 skrll {
59 1.1 skrll return frame & (FRLISTEN_64_SIZE - 1);
60 1.1 skrll }
61 1.1 skrll
62 1.1 skrll static u16 dwc2_desclist_idx_inc(u16 idx, u16 inc, u8 speed)
63 1.1 skrll {
64 1.1 skrll return (idx + inc) &
65 1.1 skrll ((speed == USB_SPEED_HIGH ? MAX_DMA_DESC_NUM_HS_ISOC :
66 1.1 skrll MAX_DMA_DESC_NUM_GENERIC) - 1);
67 1.1 skrll }
68 1.1 skrll
69 1.1 skrll static u16 dwc2_desclist_idx_dec(u16 idx, u16 inc, u8 speed)
70 1.1 skrll {
71 1.1 skrll return (idx - inc) &
72 1.1 skrll ((speed == USB_SPEED_HIGH ? MAX_DMA_DESC_NUM_HS_ISOC :
73 1.1 skrll MAX_DMA_DESC_NUM_GENERIC) - 1);
74 1.1 skrll }
75 1.1 skrll
76 1.1 skrll static u16 dwc2_max_desc_num(struct dwc2_qh *qh)
77 1.1 skrll {
78 1.1 skrll return (qh->ep_type == USB_ENDPOINT_XFER_ISOC &&
79 1.1 skrll qh->dev_speed == USB_SPEED_HIGH) ?
80 1.1 skrll MAX_DMA_DESC_NUM_HS_ISOC : MAX_DMA_DESC_NUM_GENERIC;
81 1.1 skrll }
82 1.1 skrll
83 1.1 skrll static u16 dwc2_frame_incr_val(struct dwc2_qh *qh)
84 1.1 skrll {
85 1.1 skrll return qh->dev_speed == USB_SPEED_HIGH ?
86 1.1 skrll (qh->interval + 8 - 1) / 8 : qh->interval;
87 1.1 skrll }
88 1.1 skrll
89 1.1 skrll static int dwc2_desc_list_alloc(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
90 1.1 skrll gfp_t flags)
91 1.1 skrll {
92 1.1 skrll qh->desc_list = dma_alloc_coherent(hsotg->dev,
93 1.1 skrll sizeof(struct dwc2_hcd_dma_desc) *
94 1.1 skrll dwc2_max_desc_num(qh), &qh->desc_list_dma,
95 1.1 skrll flags);
96 1.1 skrll
97 1.1 skrll if (!qh->desc_list)
98 1.1 skrll return -ENOMEM;
99 1.1 skrll
100 1.1 skrll memset(qh->desc_list, 0,
101 1.1 skrll sizeof(struct dwc2_hcd_dma_desc) * dwc2_max_desc_num(qh));
102 1.1 skrll
103 1.1 skrll qh->n_bytes = kzalloc(sizeof(u32) * dwc2_max_desc_num(qh), flags);
104 1.1 skrll if (!qh->n_bytes) {
105 1.1 skrll dma_free_coherent(hsotg->dev, sizeof(struct dwc2_hcd_dma_desc)
106 1.1 skrll * dwc2_max_desc_num(qh), qh->desc_list,
107 1.1 skrll qh->desc_list_dma);
108 1.1 skrll qh->desc_list = NULL;
109 1.1 skrll return -ENOMEM;
110 1.1 skrll }
111 1.1 skrll
112 1.1 skrll return 0;
113 1.1 skrll }
114 1.1 skrll
115 1.1 skrll static void dwc2_desc_list_free(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
116 1.1 skrll {
117 1.1 skrll if (qh->desc_list) {
118 1.1 skrll dma_free_coherent(hsotg->dev, sizeof(struct dwc2_hcd_dma_desc)
119 1.1 skrll * dwc2_max_desc_num(qh), qh->desc_list,
120 1.1 skrll qh->desc_list_dma);
121 1.1 skrll qh->desc_list = NULL;
122 1.1 skrll }
123 1.1 skrll
124 1.1 skrll kfree(qh->n_bytes);
125 1.1 skrll qh->n_bytes = NULL;
126 1.1 skrll }
127 1.1 skrll
128 1.1 skrll static int dwc2_frame_list_alloc(struct dwc2_hsotg *hsotg, gfp_t mem_flags)
129 1.1 skrll {
130 1.1 skrll if (hsotg->frame_list)
131 1.1 skrll return 0;
132 1.1 skrll
133 1.1 skrll hsotg->frame_list = dma_alloc_coherent(hsotg->dev,
134 1.1 skrll 4 * FRLISTEN_64_SIZE,
135 1.1 skrll &hsotg->frame_list_dma,
136 1.1 skrll mem_flags);
137 1.1 skrll if (!hsotg->frame_list)
138 1.1 skrll return -ENOMEM;
139 1.1 skrll
140 1.1 skrll memset(hsotg->frame_list, 0, 4 * FRLISTEN_64_SIZE);
141 1.1 skrll return 0;
142 1.1 skrll }
143 1.1 skrll
144 1.1 skrll static void dwc2_frame_list_free(struct dwc2_hsotg *hsotg)
145 1.1 skrll {
146 1.1 skrll u32 *frame_list;
147 1.1 skrll dma_addr_t frame_list_dma;
148 1.1 skrll unsigned long flags;
149 1.1 skrll
150 1.1 skrll spin_lock_irqsave(&hsotg->lock, flags);
151 1.1 skrll
152 1.1 skrll if (!hsotg->frame_list) {
153 1.1 skrll spin_unlock_irqrestore(&hsotg->lock, flags);
154 1.1 skrll return;
155 1.1 skrll }
156 1.1 skrll
157 1.1 skrll frame_list = hsotg->frame_list;
158 1.1 skrll frame_list_dma = hsotg->frame_list_dma;
159 1.1 skrll hsotg->frame_list = NULL;
160 1.1 skrll
161 1.1 skrll spin_unlock_irqrestore(&hsotg->lock, flags);
162 1.1 skrll
163 1.1 skrll dma_free_coherent(hsotg->dev, 4 * FRLISTEN_64_SIZE, frame_list,
164 1.1 skrll frame_list_dma);
165 1.1 skrll }
166 1.1 skrll
167 1.1 skrll static void dwc2_per_sched_enable(struct dwc2_hsotg *hsotg, u32 fr_list_en)
168 1.1 skrll {
169 1.1 skrll u32 hcfg;
170 1.1 skrll unsigned long flags;
171 1.1 skrll
172 1.1 skrll spin_lock_irqsave(&hsotg->lock, flags);
173 1.1 skrll
174 1.1 skrll hcfg = readl(hsotg->regs + HCFG);
175 1.1 skrll if (hcfg & HCFG_PERSCHEDENA) {
176 1.1 skrll /* already enabled */
177 1.1 skrll spin_unlock_irqrestore(&hsotg->lock, flags);
178 1.1 skrll return;
179 1.1 skrll }
180 1.1 skrll
181 1.1 skrll writel(hsotg->frame_list_dma, hsotg->regs + HFLBADDR);
182 1.1 skrll
183 1.1 skrll hcfg &= ~HCFG_FRLISTEN_MASK;
184 1.1 skrll hcfg |= fr_list_en | HCFG_PERSCHEDENA;
185 1.1 skrll dev_vdbg(hsotg->dev, "Enabling Periodic schedule\n");
186 1.1 skrll writel(hcfg, hsotg->regs + HCFG);
187 1.1 skrll
188 1.1 skrll spin_unlock_irqrestore(&hsotg->lock, flags);
189 1.1 skrll }
190 1.1 skrll
191 1.1 skrll static void dwc2_per_sched_disable(struct dwc2_hsotg *hsotg)
192 1.1 skrll {
193 1.1 skrll u32 hcfg;
194 1.1 skrll unsigned long flags;
195 1.1 skrll
196 1.1 skrll spin_lock_irqsave(&hsotg->lock, flags);
197 1.1 skrll
198 1.1 skrll hcfg = readl(hsotg->regs + HCFG);
199 1.1 skrll if (!(hcfg & HCFG_PERSCHEDENA)) {
200 1.1 skrll /* already disabled */
201 1.1 skrll spin_unlock_irqrestore(&hsotg->lock, flags);
202 1.1 skrll return;
203 1.1 skrll }
204 1.1 skrll
205 1.1 skrll hcfg &= ~HCFG_PERSCHEDENA;
206 1.1 skrll dev_vdbg(hsotg->dev, "Disabling Periodic schedule\n");
207 1.1 skrll writel(hcfg, hsotg->regs + HCFG);
208 1.1 skrll
209 1.1 skrll spin_unlock_irqrestore(&hsotg->lock, flags);
210 1.1 skrll }
211 1.1 skrll
212 1.1 skrll /*
213 1.1 skrll * Activates/Deactivates FrameList entries for the channel based on endpoint
214 1.1 skrll * servicing period
215 1.1 skrll */
216 1.1 skrll static void dwc2_update_frame_list(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
217 1.1 skrll int enable)
218 1.1 skrll {
219 1.1 skrll struct dwc2_host_chan *chan;
220 1.1 skrll u16 i, j, inc;
221 1.1 skrll
222 1.1 skrll if (!hsotg) {
223 1.1 skrll pr_err("hsotg = %p\n", hsotg);
224 1.1 skrll return;
225 1.1 skrll }
226 1.1 skrll
227 1.1 skrll if (!qh->channel) {
228 1.1 skrll dev_err(hsotg->dev, "qh->channel = %p\n", qh->channel);
229 1.1 skrll return;
230 1.1 skrll }
231 1.1 skrll
232 1.1 skrll if (!hsotg->frame_list) {
233 1.1 skrll dev_err(hsotg->dev, "hsotg->frame_list = %p\n",
234 1.1 skrll hsotg->frame_list);
235 1.1 skrll return;
236 1.1 skrll }
237 1.1 skrll
238 1.1 skrll chan = qh->channel;
239 1.1 skrll inc = dwc2_frame_incr_val(qh);
240 1.1 skrll if (qh->ep_type == USB_ENDPOINT_XFER_ISOC)
241 1.1 skrll i = dwc2_frame_list_idx(qh->sched_frame);
242 1.1 skrll else
243 1.1 skrll i = 0;
244 1.1 skrll
245 1.1 skrll j = i;
246 1.1 skrll do {
247 1.1 skrll if (enable)
248 1.1 skrll hsotg->frame_list[j] |= 1 << chan->hc_num;
249 1.1 skrll else
250 1.1 skrll hsotg->frame_list[j] &= ~(1 << chan->hc_num);
251 1.1 skrll j = (j + inc) & (FRLISTEN_64_SIZE - 1);
252 1.1 skrll } while (j != i);
253 1.1 skrll
254 1.1 skrll if (!enable)
255 1.1 skrll return;
256 1.1 skrll
257 1.1 skrll chan->schinfo = 0;
258 1.1 skrll if (chan->speed == USB_SPEED_HIGH && qh->interval) {
259 1.1 skrll j = 1;
260 1.1 skrll /* TODO - check this */
261 1.1 skrll inc = (8 + qh->interval - 1) / qh->interval;
262 1.1 skrll for (i = 0; i < inc; i++) {
263 1.1 skrll chan->schinfo |= j;
264 1.1 skrll j = j << qh->interval;
265 1.1 skrll }
266 1.1 skrll } else {
267 1.1 skrll chan->schinfo = 0xff;
268 1.1 skrll }
269 1.1 skrll }
270 1.1 skrll
271 1.1 skrll static void dwc2_release_channel_ddma(struct dwc2_hsotg *hsotg,
272 1.1 skrll struct dwc2_qh *qh)
273 1.1 skrll {
274 1.1 skrll struct dwc2_host_chan *chan = qh->channel;
275 1.1 skrll
276 1.1 skrll if (dwc2_qh_is_non_per(qh)) {
277 1.1 skrll if (hsotg->core_params->uframe_sched > 0)
278 1.1 skrll hsotg->available_host_channels++;
279 1.1 skrll else
280 1.1 skrll hsotg->non_periodic_channels--;
281 1.1 skrll } else {
282 1.1 skrll dwc2_update_frame_list(hsotg, qh, 0);
283 1.1 skrll }
284 1.1 skrll
285 1.1 skrll /*
286 1.1 skrll * The condition is added to prevent double cleanup try in case of
287 1.1 skrll * device disconnect. See channel cleanup in dwc2_hcd_disconnect().
288 1.1 skrll */
289 1.1 skrll if (chan->qh) {
290 1.1 skrll if (!list_empty(&chan->hc_list_entry))
291 1.1 skrll list_del(&chan->hc_list_entry);
292 1.1 skrll dwc2_hc_cleanup(hsotg, chan);
293 1.1 skrll list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list);
294 1.1 skrll chan->qh = NULL;
295 1.1 skrll }
296 1.1 skrll
297 1.1 skrll qh->channel = NULL;
298 1.1 skrll qh->ntd = 0;
299 1.1 skrll
300 1.1 skrll if (qh->desc_list)
301 1.1 skrll memset(qh->desc_list, 0, sizeof(struct dwc2_hcd_dma_desc) *
302 1.1 skrll dwc2_max_desc_num(qh));
303 1.1 skrll }
304 1.1 skrll
305 1.1 skrll /**
306 1.1 skrll * dwc2_hcd_qh_init_ddma() - Initializes a QH structure's Descriptor DMA
307 1.1 skrll * related members
308 1.1 skrll *
309 1.1 skrll * @hsotg: The HCD state structure for the DWC OTG controller
310 1.1 skrll * @qh: The QH to init
311 1.1 skrll *
312 1.1 skrll * Return: 0 if successful, negative error code otherwise
313 1.1 skrll *
314 1.1 skrll * Allocates memory for the descriptor list. For the first periodic QH,
315 1.1 skrll * allocates memory for the FrameList and enables periodic scheduling.
316 1.1 skrll */
317 1.1 skrll int dwc2_hcd_qh_init_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
318 1.1 skrll gfp_t mem_flags)
319 1.1 skrll {
320 1.1 skrll int retval;
321 1.1 skrll
322 1.1 skrll if (qh->do_split) {
323 1.1 skrll dev_err(hsotg->dev,
324 1.1 skrll "SPLIT Transfers are not supported in Descriptor DMA mode.\n");
325 1.1 skrll retval = -EINVAL;
326 1.1 skrll goto err0;
327 1.1 skrll }
328 1.1 skrll
329 1.1 skrll retval = dwc2_desc_list_alloc(hsotg, qh, mem_flags);
330 1.1 skrll if (retval)
331 1.1 skrll goto err0;
332 1.1 skrll
333 1.1 skrll if (qh->ep_type == USB_ENDPOINT_XFER_ISOC ||
334 1.1 skrll qh->ep_type == USB_ENDPOINT_XFER_INT) {
335 1.1 skrll if (!hsotg->frame_list) {
336 1.1 skrll retval = dwc2_frame_list_alloc(hsotg, mem_flags);
337 1.1 skrll if (retval)
338 1.1 skrll goto err1;
339 1.1 skrll /* Enable periodic schedule on first periodic QH */
340 1.1 skrll dwc2_per_sched_enable(hsotg, HCFG_FRLISTEN_64);
341 1.1 skrll }
342 1.1 skrll }
343 1.1 skrll
344 1.1 skrll qh->ntd = 0;
345 1.1 skrll return 0;
346 1.1 skrll
347 1.1 skrll err1:
348 1.1 skrll dwc2_desc_list_free(hsotg, qh);
349 1.1 skrll err0:
350 1.1 skrll return retval;
351 1.1 skrll }
352 1.1 skrll
353 1.1 skrll /**
354 1.1 skrll * dwc2_hcd_qh_free_ddma() - Frees a QH structure's Descriptor DMA related
355 1.1 skrll * members
356 1.1 skrll *
357 1.1 skrll * @hsotg: The HCD state structure for the DWC OTG controller
358 1.1 skrll * @qh: The QH to free
359 1.1 skrll *
360 1.1 skrll * Frees descriptor list memory associated with the QH. If QH is periodic and
361 1.1 skrll * the last, frees FrameList memory and disables periodic scheduling.
362 1.1 skrll */
363 1.1 skrll void dwc2_hcd_qh_free_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
364 1.1 skrll {
365 1.1 skrll dwc2_desc_list_free(hsotg, qh);
366 1.1 skrll
367 1.1 skrll /*
368 1.1 skrll * Channel still assigned due to some reasons.
369 1.1 skrll * Seen on Isoc URB dequeue. Channel halted but no subsequent
370 1.1 skrll * ChHalted interrupt to release the channel. Afterwards
371 1.1 skrll * when it comes here from endpoint disable routine
372 1.1 skrll * channel remains assigned.
373 1.1 skrll */
374 1.1 skrll if (qh->channel)
375 1.1 skrll dwc2_release_channel_ddma(hsotg, qh);
376 1.1 skrll
377 1.1 skrll if ((qh->ep_type == USB_ENDPOINT_XFER_ISOC ||
378 1.1 skrll qh->ep_type == USB_ENDPOINT_XFER_INT) &&
379 1.1 skrll (hsotg->core_params->uframe_sched > 0 ||
380 1.1 skrll !hsotg->periodic_channels) && hsotg->frame_list) {
381 1.1 skrll dwc2_per_sched_disable(hsotg);
382 1.1 skrll dwc2_frame_list_free(hsotg);
383 1.1 skrll }
384 1.1 skrll }
385 1.1 skrll
386 1.1 skrll static u8 dwc2_frame_to_desc_idx(struct dwc2_qh *qh, u16 frame_idx)
387 1.1 skrll {
388 1.1 skrll if (qh->dev_speed == USB_SPEED_HIGH)
389 1.1 skrll /* Descriptor set (8 descriptors) index which is 8-aligned */
390 1.1 skrll return (frame_idx & ((MAX_DMA_DESC_NUM_HS_ISOC / 8) - 1)) * 8;
391 1.1 skrll else
392 1.1 skrll return frame_idx & (MAX_DMA_DESC_NUM_GENERIC - 1);
393 1.1 skrll }
394 1.1 skrll
395 1.1 skrll /*
396 1.1 skrll * Determine starting frame for Isochronous transfer.
397 1.1 skrll * Few frames skipped to prevent race condition with HC.
398 1.1 skrll */
399 1.1 skrll static u16 dwc2_calc_starting_frame(struct dwc2_hsotg *hsotg,
400 1.1 skrll struct dwc2_qh *qh, u16 *skip_frames)
401 1.1 skrll {
402 1.1 skrll u16 frame;
403 1.1 skrll
404 1.1 skrll hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg);
405 1.1 skrll
406 1.1 skrll /* sched_frame is always frame number (not uFrame) both in FS and HS! */
407 1.1 skrll
408 1.1 skrll /*
409 1.1 skrll * skip_frames is used to limit activated descriptors number
410 1.1 skrll * to avoid the situation when HC services the last activated
411 1.1 skrll * descriptor firstly.
412 1.1 skrll * Example for FS:
413 1.1 skrll * Current frame is 1, scheduled frame is 3. Since HC always fetches
414 1.1 skrll * the descriptor corresponding to curr_frame+1, the descriptor
415 1.1 skrll * corresponding to frame 2 will be fetched. If the number of
416 1.1 skrll * descriptors is max=64 (or greather) the list will be fully programmed
417 1.1 skrll * with Active descriptors and it is possible case (rare) that the
418 1.1 skrll * latest descriptor(considering rollback) corresponding to frame 2 will
419 1.1 skrll * be serviced first. HS case is more probable because, in fact, up to
420 1.1 skrll * 11 uframes (16 in the code) may be skipped.
421 1.1 skrll */
422 1.1 skrll if (qh->dev_speed == USB_SPEED_HIGH) {
423 1.1 skrll /*
424 1.1 skrll * Consider uframe counter also, to start xfer asap. If half of
425 1.1 skrll * the frame elapsed skip 2 frames otherwise just 1 frame.
426 1.1 skrll * Starting descriptor index must be 8-aligned, so if the
427 1.1 skrll * current frame is near to complete the next one is skipped as
428 1.1 skrll * well.
429 1.1 skrll */
430 1.1 skrll if (dwc2_micro_frame_num(hsotg->frame_number) >= 5) {
431 1.1 skrll *skip_frames = 2 * 8;
432 1.1 skrll frame = dwc2_frame_num_inc(hsotg->frame_number,
433 1.1 skrll *skip_frames);
434 1.1 skrll } else {
435 1.1 skrll *skip_frames = 1 * 8;
436 1.1 skrll frame = dwc2_frame_num_inc(hsotg->frame_number,
437 1.1 skrll *skip_frames);
438 1.1 skrll }
439 1.1 skrll
440 1.1 skrll frame = dwc2_full_frame_num(frame);
441 1.1 skrll } else {
442 1.1 skrll /*
443 1.1 skrll * Two frames are skipped for FS - the current and the next.
444 1.1 skrll * But for descriptor programming, 1 frame (descriptor) is
445 1.1 skrll * enough, see example above.
446 1.1 skrll */
447 1.1 skrll *skip_frames = 1;
448 1.1 skrll frame = dwc2_frame_num_inc(hsotg->frame_number, 2);
449 1.1 skrll }
450 1.1 skrll
451 1.1 skrll return frame;
452 1.1 skrll }
453 1.1 skrll
454 1.1 skrll /*
455 1.1 skrll * Calculate initial descriptor index for isochronous transfer based on
456 1.1 skrll * scheduled frame
457 1.1 skrll */
458 1.1 skrll static u16 dwc2_recalc_initial_desc_idx(struct dwc2_hsotg *hsotg,
459 1.1 skrll struct dwc2_qh *qh)
460 1.1 skrll {
461 1.1 skrll u16 frame, fr_idx, fr_idx_tmp, skip_frames;
462 1.1 skrll
463 1.1 skrll /*
464 1.1 skrll * With current ISOC processing algorithm the channel is being released
465 1.1 skrll * when no more QTDs in the list (qh->ntd == 0). Thus this function is
466 1.1 skrll * called only when qh->ntd == 0 and qh->channel == 0.
467 1.1 skrll *
468 1.1 skrll * So qh->channel != NULL branch is not used and just not removed from
469 1.1 skrll * the source file. It is required for another possible approach which
470 1.1 skrll * is, do not disable and release the channel when ISOC session
471 1.1 skrll * completed, just move QH to inactive schedule until new QTD arrives.
472 1.1 skrll * On new QTD, the QH moved back to 'ready' schedule, starting frame and
473 1.1 skrll * therefore starting desc_index are recalculated. In this case channel
474 1.1 skrll * is released only on ep_disable.
475 1.1 skrll */
476 1.1 skrll
477 1.1 skrll /*
478 1.1 skrll * Calculate starting descriptor index. For INTERRUPT endpoint it is
479 1.1 skrll * always 0.
480 1.1 skrll */
481 1.1 skrll if (qh->channel) {
482 1.1 skrll frame = dwc2_calc_starting_frame(hsotg, qh, &skip_frames);
483 1.1 skrll /*
484 1.1 skrll * Calculate initial descriptor index based on FrameList current
485 1.1 skrll * bitmap and servicing period
486 1.1 skrll */
487 1.1 skrll fr_idx_tmp = dwc2_frame_list_idx(frame);
488 1.1 skrll fr_idx = (FRLISTEN_64_SIZE +
489 1.1 skrll dwc2_frame_list_idx(qh->sched_frame) - fr_idx_tmp)
490 1.1 skrll % dwc2_frame_incr_val(qh);
491 1.1 skrll fr_idx = (fr_idx + fr_idx_tmp) % FRLISTEN_64_SIZE;
492 1.1 skrll } else {
493 1.1 skrll qh->sched_frame = dwc2_calc_starting_frame(hsotg, qh,
494 1.1 skrll &skip_frames);
495 1.1 skrll fr_idx = dwc2_frame_list_idx(qh->sched_frame);
496 1.1 skrll }
497 1.1 skrll
498 1.1 skrll qh->td_first = qh->td_last = dwc2_frame_to_desc_idx(qh, fr_idx);
499 1.1 skrll
500 1.1 skrll return skip_frames;
501 1.1 skrll }
502 1.1 skrll
503 1.1 skrll #define ISOC_URB_GIVEBACK_ASAP
504 1.1 skrll
505 1.1 skrll #define MAX_ISOC_XFER_SIZE_FS 1023
506 1.1 skrll #define MAX_ISOC_XFER_SIZE_HS 3072
507 1.1 skrll #define DESCNUM_THRESHOLD 4
508 1.1 skrll
509 1.1 skrll static void dwc2_fill_host_isoc_dma_desc(struct dwc2_hsotg *hsotg,
510 1.1 skrll struct dwc2_qtd *qtd,
511 1.1 skrll struct dwc2_qh *qh, u32 max_xfer_size,
512 1.1 skrll u16 idx)
513 1.1 skrll {
514 1.1 skrll struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[idx];
515 1.1 skrll struct dwc2_hcd_iso_packet_desc *frame_desc;
516 1.1 skrll
517 1.1 skrll memset(dma_desc, 0, sizeof(*dma_desc));
518 1.1 skrll frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index_last];
519 1.1 skrll
520 1.1 skrll if (frame_desc->length > max_xfer_size)
521 1.1 skrll qh->n_bytes[idx] = max_xfer_size;
522 1.1 skrll else
523 1.1 skrll qh->n_bytes[idx] = frame_desc->length;
524 1.1 skrll
525 1.1 skrll dma_desc->buf = (u32)(qtd->urb->dma + frame_desc->offset);
526 1.1 skrll dma_desc->status = qh->n_bytes[idx] << HOST_DMA_ISOC_NBYTES_SHIFT &
527 1.1 skrll HOST_DMA_ISOC_NBYTES_MASK;
528 1.1 skrll
529 1.1 skrll #ifdef ISOC_URB_GIVEBACK_ASAP
530 1.1 skrll /* Set IOC for each descriptor corresponding to last frame of URB */
531 1.1 skrll if (qtd->isoc_frame_index_last == qtd->urb->packet_count)
532 1.1 skrll dma_desc->status |= HOST_DMA_IOC;
533 1.1 skrll #endif
534 1.1 skrll
535 1.1 skrll qh->ntd++;
536 1.1 skrll qtd->isoc_frame_index_last++;
537 1.1 skrll }
538 1.1 skrll
539 1.1 skrll static void dwc2_init_isoc_dma_desc(struct dwc2_hsotg *hsotg,
540 1.1 skrll struct dwc2_qh *qh, u16 skip_frames)
541 1.1 skrll {
542 1.1 skrll struct dwc2_qtd *qtd;
543 1.1 skrll u32 max_xfer_size;
544 1.1 skrll u16 idx, inc, n_desc, ntd_max = 0;
545 1.1 skrll
546 1.1 skrll idx = qh->td_last;
547 1.1 skrll inc = qh->interval;
548 1.1 skrll n_desc = 0;
549 1.1 skrll
550 1.1 skrll if (qh->interval) {
551 1.1 skrll ntd_max = (dwc2_max_desc_num(qh) + qh->interval - 1) /
552 1.1 skrll qh->interval;
553 1.1 skrll if (skip_frames && !qh->channel)
554 1.1 skrll ntd_max -= skip_frames / qh->interval;
555 1.1 skrll }
556 1.1 skrll
557 1.1 skrll max_xfer_size = qh->dev_speed == USB_SPEED_HIGH ?
558 1.1 skrll MAX_ISOC_XFER_SIZE_HS : MAX_ISOC_XFER_SIZE_FS;
559 1.1 skrll
560 1.1 skrll list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) {
561 1.1 skrll while (qh->ntd < ntd_max && qtd->isoc_frame_index_last <
562 1.1 skrll qtd->urb->packet_count) {
563 1.1 skrll if (n_desc > 1)
564 1.1 skrll qh->desc_list[n_desc - 1].status |= HOST_DMA_A;
565 1.1 skrll dwc2_fill_host_isoc_dma_desc(hsotg, qtd, qh,
566 1.1 skrll max_xfer_size, idx);
567 1.1 skrll idx = dwc2_desclist_idx_inc(idx, inc, qh->dev_speed);
568 1.1 skrll n_desc++;
569 1.1 skrll }
570 1.1 skrll qtd->in_process = 1;
571 1.1 skrll }
572 1.1 skrll
573 1.1 skrll qh->td_last = idx;
574 1.1 skrll
575 1.1 skrll #ifdef ISOC_URB_GIVEBACK_ASAP
576 1.1 skrll /* Set IOC for last descriptor if descriptor list is full */
577 1.1 skrll if (qh->ntd == ntd_max) {
578 1.1 skrll idx = dwc2_desclist_idx_dec(qh->td_last, inc, qh->dev_speed);
579 1.1 skrll qh->desc_list[idx].status |= HOST_DMA_IOC;
580 1.1 skrll }
581 1.1 skrll #else
582 1.1 skrll /*
583 1.1 skrll * Set IOC bit only for one descriptor. Always try to be ahead of HW
584 1.1 skrll * processing, i.e. on IOC generation driver activates next descriptor
585 1.1 skrll * but core continues to process descriptors following the one with IOC
586 1.1 skrll * set.
587 1.1 skrll */
588 1.1 skrll
589 1.1 skrll if (n_desc > DESCNUM_THRESHOLD)
590 1.1 skrll /*
591 1.1 skrll * Move IOC "up". Required even if there is only one QTD
592 1.1 skrll * in the list, because QTDs might continue to be queued,
593 1.1 skrll * but during the activation it was only one queued.
594 1.1 skrll * Actually more than one QTD might be in the list if this
595 1.1 skrll * function called from XferCompletion - QTDs was queued during
596 1.1 skrll * HW processing of the previous descriptor chunk.
597 1.1 skrll */
598 1.1 skrll idx = dwc2_desclist_idx_dec(idx, inc * ((qh->ntd + 1) / 2),
599 1.1 skrll qh->dev_speed);
600 1.1 skrll else
601 1.1 skrll /*
602 1.1 skrll * Set the IOC for the latest descriptor if either number of
603 1.1 skrll * descriptors is not greater than threshold or no more new
604 1.1 skrll * descriptors activated
605 1.1 skrll */
606 1.1 skrll idx = dwc2_desclist_idx_dec(qh->td_last, inc, qh->dev_speed);
607 1.1 skrll
608 1.1 skrll qh->desc_list[idx].status |= HOST_DMA_IOC;
609 1.1 skrll #endif
610 1.1 skrll
611 1.1 skrll if (n_desc) {
612 1.1 skrll qh->desc_list[n_desc - 1].status |= HOST_DMA_A;
613 1.1 skrll if (n_desc > 1)
614 1.1 skrll qh->desc_list[0].status |= HOST_DMA_A;
615 1.1 skrll }
616 1.1 skrll }
617 1.1 skrll
618 1.1 skrll static void dwc2_fill_host_dma_desc(struct dwc2_hsotg *hsotg,
619 1.1 skrll struct dwc2_host_chan *chan,
620 1.1 skrll struct dwc2_qtd *qtd, struct dwc2_qh *qh,
621 1.1 skrll int n_desc)
622 1.1 skrll {
623 1.1 skrll struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[n_desc];
624 1.1 skrll int len = chan->xfer_len;
625 1.1 skrll
626 1.1 skrll if (len > MAX_DMA_DESC_SIZE)
627 1.1 skrll len = MAX_DMA_DESC_SIZE - chan->max_packet + 1;
628 1.1 skrll
629 1.1 skrll if (chan->ep_is_in) {
630 1.1 skrll int num_packets;
631 1.1 skrll
632 1.1 skrll if (len > 0 && chan->max_packet)
633 1.1 skrll num_packets = (len + chan->max_packet - 1)
634 1.1 skrll / chan->max_packet;
635 1.1 skrll else
636 1.1 skrll /* Need 1 packet for transfer length of 0 */
637 1.1 skrll num_packets = 1;
638 1.1 skrll
639 1.1 skrll /* Always program an integral # of packets for IN transfers */
640 1.1 skrll len = num_packets * chan->max_packet;
641 1.1 skrll }
642 1.1 skrll
643 1.1 skrll dma_desc->status = len << HOST_DMA_NBYTES_SHIFT & HOST_DMA_NBYTES_MASK;
644 1.1 skrll qh->n_bytes[n_desc] = len;
645 1.1 skrll
646 1.1 skrll if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL &&
647 1.1 skrll qtd->control_phase == DWC2_CONTROL_SETUP)
648 1.1 skrll dma_desc->status |= HOST_DMA_SUP;
649 1.1 skrll
650 1.1 skrll dma_desc->buf = (u32)chan->xfer_dma;
651 1.1 skrll
652 1.1 skrll /*
653 1.1 skrll * Last (or only) descriptor of IN transfer with actual size less
654 1.1 skrll * than MaxPacket
655 1.1 skrll */
656 1.1 skrll if (len > chan->xfer_len) {
657 1.1 skrll chan->xfer_len = 0;
658 1.1 skrll } else {
659 1.1 skrll chan->xfer_dma += len;
660 1.1 skrll chan->xfer_len -= len;
661 1.1 skrll }
662 1.1 skrll }
663 1.1 skrll
664 1.1 skrll static void dwc2_init_non_isoc_dma_desc(struct dwc2_hsotg *hsotg,
665 1.1 skrll struct dwc2_qh *qh)
666 1.1 skrll {
667 1.1 skrll struct dwc2_qtd *qtd;
668 1.1 skrll struct dwc2_host_chan *chan = qh->channel;
669 1.1 skrll int n_desc = 0;
670 1.1 skrll
671 1.1 skrll dev_vdbg(hsotg->dev, "%s(): qh=%p dma=%08lx len=%d\n", __func__, qh,
672 1.1 skrll (unsigned long)chan->xfer_dma, chan->xfer_len);
673 1.1 skrll
674 1.1 skrll /*
675 1.1 skrll * Start with chan->xfer_dma initialized in assign_and_init_hc(), then
676 1.1 skrll * if SG transfer consists of multiple URBs, this pointer is re-assigned
677 1.1 skrll * to the buffer of the currently processed QTD. For non-SG request
678 1.1 skrll * there is always one QTD active.
679 1.1 skrll */
680 1.1 skrll
681 1.1 skrll list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) {
682 1.1 skrll dev_vdbg(hsotg->dev, "qtd=%p\n", qtd);
683 1.1 skrll
684 1.1 skrll if (n_desc) {
685 1.1 skrll /* SG request - more than 1 QTD */
686 1.1 skrll chan->xfer_dma = qtd->urb->dma +
687 1.1 skrll qtd->urb->actual_length;
688 1.1 skrll chan->xfer_len = qtd->urb->length -
689 1.1 skrll qtd->urb->actual_length;
690 1.1 skrll dev_vdbg(hsotg->dev, "buf=%08lx len=%d\n",
691 1.1 skrll (unsigned long)chan->xfer_dma, chan->xfer_len);
692 1.1 skrll }
693 1.1 skrll
694 1.1 skrll qtd->n_desc = 0;
695 1.1 skrll do {
696 1.1 skrll if (n_desc > 1) {
697 1.1 skrll qh->desc_list[n_desc - 1].status |= HOST_DMA_A;
698 1.1 skrll dev_vdbg(hsotg->dev,
699 1.1 skrll "set A bit in desc %d (%p)\n",
700 1.1 skrll n_desc - 1,
701 1.1 skrll &qh->desc_list[n_desc - 1]);
702 1.1 skrll }
703 1.1 skrll dwc2_fill_host_dma_desc(hsotg, chan, qtd, qh, n_desc);
704 1.1 skrll dev_vdbg(hsotg->dev,
705 1.1 skrll "desc %d (%p) buf=%08x status=%08x\n",
706 1.1 skrll n_desc, &qh->desc_list[n_desc],
707 1.1 skrll qh->desc_list[n_desc].buf,
708 1.1 skrll qh->desc_list[n_desc].status);
709 1.1 skrll qtd->n_desc++;
710 1.1 skrll n_desc++;
711 1.1 skrll } while (chan->xfer_len > 0 &&
712 1.1 skrll n_desc != MAX_DMA_DESC_NUM_GENERIC);
713 1.1 skrll
714 1.1 skrll dev_vdbg(hsotg->dev, "n_desc=%d\n", n_desc);
715 1.1 skrll qtd->in_process = 1;
716 1.1 skrll if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL)
717 1.1 skrll break;
718 1.1 skrll if (n_desc == MAX_DMA_DESC_NUM_GENERIC)
719 1.1 skrll break;
720 1.1 skrll }
721 1.1 skrll
722 1.1 skrll if (n_desc) {
723 1.1 skrll qh->desc_list[n_desc - 1].status |=
724 1.1 skrll HOST_DMA_IOC | HOST_DMA_EOL | HOST_DMA_A;
725 1.1 skrll dev_vdbg(hsotg->dev, "set IOC/EOL/A bits in desc %d (%p)\n",
726 1.1 skrll n_desc - 1, &qh->desc_list[n_desc - 1]);
727 1.1 skrll if (n_desc > 1) {
728 1.1 skrll qh->desc_list[0].status |= HOST_DMA_A;
729 1.1 skrll dev_vdbg(hsotg->dev, "set A bit in desc 0 (%p)\n",
730 1.1 skrll &qh->desc_list[0]);
731 1.1 skrll }
732 1.1 skrll chan->ntd = n_desc;
733 1.1 skrll }
734 1.1 skrll }
735 1.1 skrll
736 1.1 skrll /**
737 1.1 skrll * dwc2_hcd_start_xfer_ddma() - Starts a transfer in Descriptor DMA mode
738 1.1 skrll *
739 1.1 skrll * @hsotg: The HCD state structure for the DWC OTG controller
740 1.1 skrll * @qh: The QH to init
741 1.1 skrll *
742 1.1 skrll * Return: 0 if successful, negative error code otherwise
743 1.1 skrll *
744 1.1 skrll * For Control and Bulk endpoints, initializes descriptor list and starts the
745 1.1 skrll * transfer. For Interrupt and Isochronous endpoints, initializes descriptor
746 1.1 skrll * list then updates FrameList, marking appropriate entries as active.
747 1.1 skrll *
748 1.1 skrll * For Isochronous endpoints the starting descriptor index is calculated based
749 1.1 skrll * on the scheduled frame, but only on the first transfer descriptor within a
750 1.1 skrll * session. Then the transfer is started via enabling the channel.
751 1.1 skrll *
752 1.1 skrll * For Isochronous endpoints the channel is not halted on XferComplete
753 1.1 skrll * interrupt so remains assigned to the endpoint(QH) until session is done.
754 1.1 skrll */
755 1.1 skrll void dwc2_hcd_start_xfer_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
756 1.1 skrll {
757 1.1 skrll /* Channel is already assigned */
758 1.1 skrll struct dwc2_host_chan *chan = qh->channel;
759 1.1 skrll u16 skip_frames = 0;
760 1.1 skrll
761 1.1 skrll switch (chan->ep_type) {
762 1.1 skrll case USB_ENDPOINT_XFER_CONTROL:
763 1.1 skrll case USB_ENDPOINT_XFER_BULK:
764 1.1 skrll dwc2_init_non_isoc_dma_desc(hsotg, qh);
765 1.1 skrll dwc2_hc_start_transfer_ddma(hsotg, chan);
766 1.1 skrll break;
767 1.1 skrll case USB_ENDPOINT_XFER_INT:
768 1.1 skrll dwc2_init_non_isoc_dma_desc(hsotg, qh);
769 1.1 skrll dwc2_update_frame_list(hsotg, qh, 1);
770 1.1 skrll dwc2_hc_start_transfer_ddma(hsotg, chan);
771 1.1 skrll break;
772 1.1 skrll case USB_ENDPOINT_XFER_ISOC:
773 1.1 skrll if (!qh->ntd)
774 1.1 skrll skip_frames = dwc2_recalc_initial_desc_idx(hsotg, qh);
775 1.1 skrll dwc2_init_isoc_dma_desc(hsotg, qh, skip_frames);
776 1.1 skrll
777 1.1 skrll if (!chan->xfer_started) {
778 1.1 skrll dwc2_update_frame_list(hsotg, qh, 1);
779 1.1 skrll
780 1.1 skrll /*
781 1.1 skrll * Always set to max, instead of actual size. Otherwise
782 1.1 skrll * ntd will be changed with channel being enabled. Not
783 1.1 skrll * recommended.
784 1.1 skrll */
785 1.1 skrll chan->ntd = dwc2_max_desc_num(qh);
786 1.1 skrll
787 1.1 skrll /* Enable channel only once for ISOC */
788 1.1 skrll dwc2_hc_start_transfer_ddma(hsotg, chan);
789 1.1 skrll }
790 1.1 skrll
791 1.1 skrll break;
792 1.1 skrll default:
793 1.1 skrll break;
794 1.1 skrll }
795 1.1 skrll }
796 1.1 skrll
797 1.1 skrll #define DWC2_CMPL_DONE 1
798 1.1 skrll #define DWC2_CMPL_STOP 2
799 1.1 skrll
800 1.1 skrll static int dwc2_cmpl_host_isoc_dma_desc(struct dwc2_hsotg *hsotg,
801 1.1 skrll struct dwc2_host_chan *chan,
802 1.1 skrll struct dwc2_qtd *qtd,
803 1.1 skrll struct dwc2_qh *qh, u16 idx)
804 1.1 skrll {
805 1.1 skrll struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[idx];
806 1.1 skrll struct dwc2_hcd_iso_packet_desc *frame_desc;
807 1.1 skrll u16 remain = 0;
808 1.1 skrll int rc = 0;
809 1.1 skrll
810 1.1 skrll if (!qtd->urb)
811 1.1 skrll return -EINVAL;
812 1.1 skrll
813 1.1 skrll frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index_last];
814 1.1 skrll dma_desc->buf = (u32)(qtd->urb->dma + frame_desc->offset);
815 1.1 skrll if (chan->ep_is_in)
816 1.1 skrll remain = dma_desc->status >> HOST_DMA_ISOC_NBYTES_SHIFT &
817 1.1 skrll HOST_DMA_ISOC_NBYTES_MASK >> HOST_DMA_ISOC_NBYTES_SHIFT;
818 1.1 skrll
819 1.1 skrll if ((dma_desc->status & HOST_DMA_STS_MASK) == HOST_DMA_STS_PKTERR) {
820 1.1 skrll /*
821 1.1 skrll * XactError, or unable to complete all the transactions
822 1.1 skrll * in the scheduled micro-frame/frame, both indicated by
823 1.1 skrll * HOST_DMA_STS_PKTERR
824 1.1 skrll */
825 1.1 skrll qtd->urb->error_count++;
826 1.1 skrll frame_desc->actual_length = qh->n_bytes[idx] - remain;
827 1.1 skrll frame_desc->status = -EPROTO;
828 1.1 skrll } else {
829 1.1 skrll /* Success */
830 1.1 skrll frame_desc->actual_length = qh->n_bytes[idx] - remain;
831 1.1 skrll frame_desc->status = 0;
832 1.1 skrll }
833 1.1 skrll
834 1.1 skrll if (++qtd->isoc_frame_index == qtd->urb->packet_count) {
835 1.1 skrll /*
836 1.1 skrll * urb->status is not used for isoc transfers here. The
837 1.1 skrll * individual frame_desc status are used instead.
838 1.1 skrll */
839 1.1 skrll dwc2_host_complete(hsotg, qtd, 0);
840 1.1 skrll dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
841 1.1 skrll
842 1.1 skrll /*
843 1.1 skrll * This check is necessary because urb_dequeue can be called
844 1.1 skrll * from urb complete callback (sound driver for example). All
845 1.1 skrll * pending URBs are dequeued there, so no need for further
846 1.1 skrll * processing.
847 1.1 skrll */
848 1.1 skrll if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE)
849 1.1 skrll return -1;
850 1.1 skrll rc = DWC2_CMPL_DONE;
851 1.1 skrll }
852 1.1 skrll
853 1.1 skrll qh->ntd--;
854 1.1 skrll
855 1.1 skrll /* Stop if IOC requested descriptor reached */
856 1.1 skrll if (dma_desc->status & HOST_DMA_IOC)
857 1.1 skrll rc = DWC2_CMPL_STOP;
858 1.1 skrll
859 1.1 skrll return rc;
860 1.1 skrll }
861 1.1 skrll
862 1.1 skrll static void dwc2_complete_isoc_xfer_ddma(struct dwc2_hsotg *hsotg,
863 1.1 skrll struct dwc2_host_chan *chan,
864 1.1 skrll enum dwc2_halt_status halt_status)
865 1.1 skrll {
866 1.1 skrll struct dwc2_hcd_iso_packet_desc *frame_desc;
867 1.1 skrll struct dwc2_qtd *qtd, *qtd_tmp;
868 1.1 skrll struct dwc2_qh *qh;
869 1.1 skrll u16 idx;
870 1.1 skrll int rc;
871 1.1 skrll
872 1.1 skrll qh = chan->qh;
873 1.1 skrll idx = qh->td_first;
874 1.1 skrll
875 1.1 skrll if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
876 1.1 skrll list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry)
877 1.1 skrll qtd->in_process = 0;
878 1.1 skrll return;
879 1.1 skrll }
880 1.1 skrll
881 1.1 skrll if (halt_status == DWC2_HC_XFER_AHB_ERR ||
882 1.1 skrll halt_status == DWC2_HC_XFER_BABBLE_ERR) {
883 1.1 skrll /*
884 1.1 skrll * Channel is halted in these error cases, considered as serious
885 1.1 skrll * issues.
886 1.1 skrll * Complete all URBs marking all frames as failed, irrespective
887 1.1 skrll * whether some of the descriptors (frames) succeeded or not.
888 1.1 skrll * Pass error code to completion routine as well, to update
889 1.1 skrll * urb->status, some of class drivers might use it to stop
890 1.1 skrll * queing transfer requests.
891 1.1 skrll */
892 1.1 skrll int err = halt_status == DWC2_HC_XFER_AHB_ERR ?
893 1.1 skrll -EIO : -EOVERFLOW;
894 1.1 skrll
895 1.1 skrll list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list,
896 1.1 skrll qtd_list_entry) {
897 1.1 skrll if (qtd->urb) {
898 1.1 skrll for (idx = 0; idx < qtd->urb->packet_count;
899 1.1 skrll idx++) {
900 1.1 skrll frame_desc = &qtd->urb->iso_descs[idx];
901 1.1 skrll frame_desc->status = err;
902 1.1 skrll }
903 1.1 skrll
904 1.1 skrll dwc2_host_complete(hsotg, qtd, err);
905 1.1 skrll }
906 1.1 skrll
907 1.1 skrll dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
908 1.1 skrll }
909 1.1 skrll
910 1.1 skrll return;
911 1.1 skrll }
912 1.1 skrll
913 1.1 skrll list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, qtd_list_entry) {
914 1.1 skrll if (!qtd->in_process)
915 1.1 skrll break;
916 1.1 skrll do {
917 1.1 skrll rc = dwc2_cmpl_host_isoc_dma_desc(hsotg, chan, qtd, qh,
918 1.1 skrll idx);
919 1.1 skrll if (rc < 0)
920 1.1 skrll return;
921 1.1 skrll idx = dwc2_desclist_idx_inc(idx, qh->interval,
922 1.1 skrll chan->speed);
923 1.1 skrll if (rc == DWC2_CMPL_STOP)
924 1.1 skrll goto stop_scan;
925 1.1 skrll if (rc == DWC2_CMPL_DONE)
926 1.1 skrll break;
927 1.1 skrll } while (idx != qh->td_first);
928 1.1 skrll }
929 1.1 skrll
930 1.1 skrll stop_scan:
931 1.1 skrll qh->td_first = idx;
932 1.1 skrll }
933 1.1 skrll
934 1.1 skrll static int dwc2_update_non_isoc_urb_state_ddma(struct dwc2_hsotg *hsotg,
935 1.1 skrll struct dwc2_host_chan *chan,
936 1.1 skrll struct dwc2_qtd *qtd,
937 1.1 skrll struct dwc2_hcd_dma_desc *dma_desc,
938 1.1 skrll enum dwc2_halt_status halt_status,
939 1.1 skrll u32 n_bytes, int *xfer_done)
940 1.1 skrll {
941 1.1 skrll struct dwc2_hcd_urb *urb = qtd->urb;
942 1.1 skrll u16 remain = 0;
943 1.1 skrll
944 1.1 skrll if (chan->ep_is_in)
945 1.1 skrll remain = dma_desc->status >> HOST_DMA_NBYTES_SHIFT &
946 1.1 skrll HOST_DMA_NBYTES_MASK >> HOST_DMA_NBYTES_SHIFT;
947 1.1 skrll
948 1.1 skrll dev_vdbg(hsotg->dev, "remain=%d dwc2_urb=%p\n", remain, urb);
949 1.1 skrll
950 1.1 skrll if (halt_status == DWC2_HC_XFER_AHB_ERR) {
951 1.1 skrll dev_err(hsotg->dev, "EIO\n");
952 1.1 skrll urb->status = -EIO;
953 1.1 skrll return 1;
954 1.1 skrll }
955 1.1 skrll
956 1.1 skrll if ((dma_desc->status & HOST_DMA_STS_MASK) == HOST_DMA_STS_PKTERR) {
957 1.1 skrll switch (halt_status) {
958 1.1 skrll case DWC2_HC_XFER_STALL:
959 1.1 skrll dev_vdbg(hsotg->dev, "Stall\n");
960 1.1 skrll urb->status = -EPIPE;
961 1.1 skrll break;
962 1.1 skrll case DWC2_HC_XFER_BABBLE_ERR:
963 1.1 skrll dev_err(hsotg->dev, "Babble\n");
964 1.1 skrll urb->status = -EOVERFLOW;
965 1.1 skrll break;
966 1.1 skrll case DWC2_HC_XFER_XACT_ERR:
967 1.1 skrll dev_err(hsotg->dev, "XactErr\n");
968 1.1 skrll urb->status = -EPROTO;
969 1.1 skrll break;
970 1.1 skrll default:
971 1.1 skrll dev_err(hsotg->dev,
972 1.1 skrll "%s: Unhandled descriptor error status (%d)\n",
973 1.1 skrll __func__, halt_status);
974 1.1 skrll break;
975 1.1 skrll }
976 1.1 skrll return 1;
977 1.1 skrll }
978 1.1 skrll
979 1.1 skrll if (dma_desc->status & HOST_DMA_A) {
980 1.1 skrll dev_vdbg(hsotg->dev,
981 1.1 skrll "Active descriptor encountered on channel %d\n",
982 1.1 skrll chan->hc_num);
983 1.1 skrll return 0;
984 1.1 skrll }
985 1.1 skrll
986 1.1 skrll if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL) {
987 1.1 skrll if (qtd->control_phase == DWC2_CONTROL_DATA) {
988 1.1 skrll urb->actual_length += n_bytes - remain;
989 1.1 skrll if (remain || urb->actual_length >= urb->length) {
990 1.1 skrll /*
991 1.1 skrll * For Control Data stage do not set urb->status
992 1.1 skrll * to 0, to prevent URB callback. Set it when
993 1.1 skrll * Status phase is done. See below.
994 1.1 skrll */
995 1.1 skrll *xfer_done = 1;
996 1.1 skrll }
997 1.1 skrll } else if (qtd->control_phase == DWC2_CONTROL_STATUS) {
998 1.1 skrll urb->status = 0;
999 1.1 skrll *xfer_done = 1;
1000 1.1 skrll }
1001 1.1 skrll /* No handling for SETUP stage */
1002 1.1 skrll } else {
1003 1.1 skrll /* BULK and INTR */
1004 1.1 skrll urb->actual_length += n_bytes - remain;
1005 1.1 skrll dev_vdbg(hsotg->dev, "length=%d actual=%d\n", urb->length,
1006 1.1 skrll urb->actual_length);
1007 1.1 skrll if (remain || urb->actual_length >= urb->length) {
1008 1.1 skrll urb->status = 0;
1009 1.1 skrll *xfer_done = 1;
1010 1.1 skrll }
1011 1.1 skrll }
1012 1.1 skrll
1013 1.1 skrll return 0;
1014 1.1 skrll }
1015 1.1 skrll
1016 1.1 skrll static int dwc2_process_non_isoc_desc(struct dwc2_hsotg *hsotg,
1017 1.1 skrll struct dwc2_host_chan *chan,
1018 1.1 skrll int chnum, struct dwc2_qtd *qtd,
1019 1.1 skrll int desc_num,
1020 1.1 skrll enum dwc2_halt_status halt_status,
1021 1.1 skrll int *xfer_done)
1022 1.1 skrll {
1023 1.1 skrll struct dwc2_qh *qh = chan->qh;
1024 1.1 skrll struct dwc2_hcd_urb *urb = qtd->urb;
1025 1.1 skrll struct dwc2_hcd_dma_desc *dma_desc;
1026 1.1 skrll u32 n_bytes;
1027 1.1 skrll int failed;
1028 1.1 skrll
1029 1.1 skrll dev_vdbg(hsotg->dev, "%s()\n", __func__);
1030 1.1 skrll
1031 1.1 skrll if (!urb)
1032 1.1 skrll return -EINVAL;
1033 1.1 skrll
1034 1.1 skrll dma_desc = &qh->desc_list[desc_num];
1035 1.1 skrll n_bytes = qh->n_bytes[desc_num];
1036 1.1 skrll dev_vdbg(hsotg->dev,
1037 1.1 skrll "qtd=%p dwc2_urb=%p desc_num=%d desc=%p n_bytes=%d\n",
1038 1.1 skrll qtd, urb, desc_num, dma_desc, n_bytes);
1039 1.1 skrll failed = dwc2_update_non_isoc_urb_state_ddma(hsotg, chan, qtd, dma_desc,
1040 1.1 skrll halt_status, n_bytes,
1041 1.1 skrll xfer_done);
1042 1.1 skrll if (failed || (*xfer_done && urb->status != -EINPROGRESS)) {
1043 1.1 skrll dwc2_host_complete(hsotg, qtd, urb->status);
1044 1.1 skrll dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
1045 1.1 skrll dev_vdbg(hsotg->dev, "failed=%1x xfer_done=%1x status=%08x\n",
1046 1.1 skrll failed, *xfer_done, urb->status);
1047 1.1 skrll return failed;
1048 1.1 skrll }
1049 1.1 skrll
1050 1.1 skrll if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL) {
1051 1.1 skrll switch (qtd->control_phase) {
1052 1.1 skrll case DWC2_CONTROL_SETUP:
1053 1.1 skrll if (urb->length > 0)
1054 1.1 skrll qtd->control_phase = DWC2_CONTROL_DATA;
1055 1.1 skrll else
1056 1.1 skrll qtd->control_phase = DWC2_CONTROL_STATUS;
1057 1.1 skrll dev_vdbg(hsotg->dev,
1058 1.1 skrll " Control setup transaction done\n");
1059 1.1 skrll break;
1060 1.1 skrll case DWC2_CONTROL_DATA:
1061 1.1 skrll if (*xfer_done) {
1062 1.1 skrll qtd->control_phase = DWC2_CONTROL_STATUS;
1063 1.1 skrll dev_vdbg(hsotg->dev,
1064 1.1 skrll " Control data transfer done\n");
1065 1.1 skrll } else if (desc_num + 1 == qtd->n_desc) {
1066 1.1 skrll /*
1067 1.1 skrll * Last descriptor for Control data stage which
1068 1.1 skrll * is not completed yet
1069 1.1 skrll */
1070 1.1 skrll dwc2_hcd_save_data_toggle(hsotg, chan, chnum,
1071 1.1 skrll qtd);
1072 1.1 skrll }
1073 1.1 skrll break;
1074 1.1 skrll default:
1075 1.1 skrll break;
1076 1.1 skrll }
1077 1.1 skrll }
1078 1.1 skrll
1079 1.1 skrll return 0;
1080 1.1 skrll }
1081 1.1 skrll
1082 1.1 skrll static void dwc2_complete_non_isoc_xfer_ddma(struct dwc2_hsotg *hsotg,
1083 1.1 skrll struct dwc2_host_chan *chan,
1084 1.1 skrll int chnum,
1085 1.1 skrll enum dwc2_halt_status halt_status)
1086 1.1 skrll {
1087 1.1 skrll struct list_head *qtd_item, *qtd_tmp;
1088 1.1 skrll struct dwc2_qh *qh = chan->qh;
1089 1.1 skrll struct dwc2_qtd *qtd = NULL;
1090 1.1 skrll int xfer_done;
1091 1.1 skrll int desc_num = 0;
1092 1.1 skrll
1093 1.1 skrll if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
1094 1.1 skrll list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry)
1095 1.1 skrll qtd->in_process = 0;
1096 1.1 skrll return;
1097 1.1 skrll }
1098 1.1 skrll
1099 1.1 skrll list_for_each_safe(qtd_item, qtd_tmp, &qh->qtd_list) {
1100 1.1 skrll int i;
1101 1.1 skrll
1102 1.1 skrll qtd = list_entry(qtd_item, struct dwc2_qtd, qtd_list_entry);
1103 1.1 skrll xfer_done = 0;
1104 1.1 skrll
1105 1.1 skrll for (i = 0; i < qtd->n_desc; i++) {
1106 1.1 skrll if (dwc2_process_non_isoc_desc(hsotg, chan, chnum, qtd,
1107 1.1 skrll desc_num, halt_status,
1108 1.1 skrll &xfer_done))
1109 1.1 skrll break;
1110 1.1 skrll desc_num++;
1111 1.1 skrll }
1112 1.1 skrll }
1113 1.1 skrll
1114 1.1 skrll if (qh->ep_type != USB_ENDPOINT_XFER_CONTROL) {
1115 1.1 skrll /*
1116 1.1 skrll * Resetting the data toggle for bulk and interrupt endpoints
1117 1.1 skrll * in case of stall. See handle_hc_stall_intr().
1118 1.1 skrll */
1119 1.1 skrll if (halt_status == DWC2_HC_XFER_STALL)
1120 1.1 skrll qh->data_toggle = DWC2_HC_PID_DATA0;
1121 1.1 skrll else if (qtd)
1122 1.1 skrll dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1123 1.1 skrll }
1124 1.1 skrll
1125 1.1 skrll if (halt_status == DWC2_HC_XFER_COMPLETE) {
1126 1.1 skrll if (chan->hcint & HCINTMSK_NYET) {
1127 1.1 skrll /*
1128 1.1 skrll * Got a NYET on the last transaction of the transfer.
1129 1.1 skrll * It means that the endpoint should be in the PING
1130 1.1 skrll * state at the beginning of the next transfer.
1131 1.1 skrll */
1132 1.1 skrll qh->ping_state = 1;
1133 1.1 skrll }
1134 1.1 skrll }
1135 1.1 skrll }
1136 1.1 skrll
1137 1.1 skrll /**
1138 1.1 skrll * dwc2_hcd_complete_xfer_ddma() - Scans the descriptor list, updates URB's
1139 1.1 skrll * status and calls completion routine for the URB if it's done. Called from
1140 1.1 skrll * interrupt handlers.
1141 1.1 skrll *
1142 1.1 skrll * @hsotg: The HCD state structure for the DWC OTG controller
1143 1.1 skrll * @chan: Host channel the transfer is completed on
1144 1.1 skrll * @chnum: Index of Host channel registers
1145 1.1 skrll * @halt_status: Reason the channel is being halted or just XferComplete
1146 1.1 skrll * for isochronous transfers
1147 1.1 skrll *
1148 1.1 skrll * Releases the channel to be used by other transfers.
1149 1.1 skrll * In case of Isochronous endpoint the channel is not halted until the end of
1150 1.1 skrll * the session, i.e. QTD list is empty.
1151 1.1 skrll * If periodic channel released the FrameList is updated accordingly.
1152 1.1 skrll * Calls transaction selection routines to activate pending transfers.
1153 1.1 skrll */
1154 1.1 skrll void dwc2_hcd_complete_xfer_ddma(struct dwc2_hsotg *hsotg,
1155 1.1 skrll struct dwc2_host_chan *chan, int chnum,
1156 1.1 skrll enum dwc2_halt_status halt_status)
1157 1.1 skrll {
1158 1.1 skrll struct dwc2_qh *qh = chan->qh;
1159 1.1 skrll int continue_isoc_xfer = 0;
1160 1.1 skrll enum dwc2_transaction_type tr_type;
1161 1.1 skrll
1162 1.1 skrll if (chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1163 1.1 skrll dwc2_complete_isoc_xfer_ddma(hsotg, chan, halt_status);
1164 1.1 skrll
1165 1.1 skrll /* Release the channel if halted or session completed */
1166 1.1 skrll if (halt_status != DWC2_HC_XFER_COMPLETE ||
1167 1.1 skrll list_empty(&qh->qtd_list)) {
1168 1.1 skrll /* Halt the channel if session completed */
1169 1.1 skrll if (halt_status == DWC2_HC_XFER_COMPLETE)
1170 1.1 skrll dwc2_hc_halt(hsotg, chan, halt_status);
1171 1.1 skrll dwc2_release_channel_ddma(hsotg, qh);
1172 1.1 skrll dwc2_hcd_qh_unlink(hsotg, qh);
1173 1.1 skrll } else {
1174 1.1 skrll /* Keep in assigned schedule to continue transfer */
1175 1.1 skrll list_move(&qh->qh_list_entry,
1176 1.1 skrll &hsotg->periodic_sched_assigned);
1177 1.1 skrll continue_isoc_xfer = 1;
1178 1.1 skrll }
1179 1.1 skrll /*
1180 1.1 skrll * Todo: Consider the case when period exceeds FrameList size.
1181 1.1 skrll * Frame Rollover interrupt should be used.
1182 1.1 skrll */
1183 1.1 skrll } else {
1184 1.1 skrll /*
1185 1.1 skrll * Scan descriptor list to complete the URB(s), then release
1186 1.1 skrll * the channel
1187 1.1 skrll */
1188 1.1 skrll dwc2_complete_non_isoc_xfer_ddma(hsotg, chan, chnum,
1189 1.1 skrll halt_status);
1190 1.1 skrll dwc2_release_channel_ddma(hsotg, qh);
1191 1.1 skrll dwc2_hcd_qh_unlink(hsotg, qh);
1192 1.1 skrll
1193 1.1 skrll if (!list_empty(&qh->qtd_list)) {
1194 1.1 skrll /*
1195 1.1 skrll * Add back to inactive non-periodic schedule on normal
1196 1.1 skrll * completion
1197 1.1 skrll */
1198 1.1 skrll dwc2_hcd_qh_add(hsotg, qh);
1199 1.1 skrll }
1200 1.1 skrll }
1201 1.1 skrll
1202 1.1 skrll tr_type = dwc2_hcd_select_transactions(hsotg);
1203 1.1 skrll if (tr_type != DWC2_TRANSACTION_NONE || continue_isoc_xfer) {
1204 1.1 skrll if (continue_isoc_xfer) {
1205 1.1 skrll if (tr_type == DWC2_TRANSACTION_NONE)
1206 1.1 skrll tr_type = DWC2_TRANSACTION_PERIODIC;
1207 1.1 skrll else if (tr_type == DWC2_TRANSACTION_NON_PERIODIC)
1208 1.1 skrll tr_type = DWC2_TRANSACTION_ALL;
1209 1.1 skrll }
1210 1.1 skrll dwc2_hcd_queue_transactions(hsotg, tr_type);
1211 1.1 skrll }
1212 1.1 skrll }
1213