Home | History | Annotate | Line # | Download | only in dist
dwc2_hcdddma.c revision 1.6
      1  1.6  skrll /*	$NetBSD: dwc2_hcdddma.c,v 1.6 2014/04/03 06:34:58 skrll Exp $	*/
      2  1.1  skrll 
      3  1.1  skrll /*
      4  1.1  skrll  * hcd_ddma.c - DesignWare HS OTG Controller descriptor DMA routines
      5  1.1  skrll  *
      6  1.1  skrll  * Copyright (C) 2004-2013 Synopsys, Inc.
      7  1.1  skrll  *
      8  1.1  skrll  * Redistribution and use in source and binary forms, with or without
      9  1.1  skrll  * modification, are permitted provided that the following conditions
     10  1.1  skrll  * are met:
     11  1.1  skrll  * 1. Redistributions of source code must retain the above copyright
     12  1.1  skrll  *    notice, this list of conditions, and the following disclaimer,
     13  1.1  skrll  *    without modification.
     14  1.1  skrll  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  skrll  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  skrll  *    documentation and/or other materials provided with the distribution.
     17  1.1  skrll  * 3. The names of the above-listed copyright holders may not be used
     18  1.1  skrll  *    to endorse or promote products derived from this software without
     19  1.1  skrll  *    specific prior written permission.
     20  1.1  skrll  *
     21  1.1  skrll  * ALTERNATIVELY, this software may be distributed under the terms of the
     22  1.1  skrll  * GNU General Public License ("GPL") as published by the Free Software
     23  1.1  skrll  * Foundation; either version 2 of the License, or (at your option) any
     24  1.1  skrll  * later version.
     25  1.1  skrll  *
     26  1.1  skrll  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
     27  1.1  skrll  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     28  1.1  skrll  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  skrll  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
     30  1.1  skrll  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     31  1.1  skrll  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     32  1.1  skrll  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
     33  1.1  skrll  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
     34  1.1  skrll  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
     35  1.1  skrll  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
     36  1.1  skrll  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     37  1.1  skrll  */
     38  1.1  skrll 
     39  1.1  skrll /*
     40  1.1  skrll  * This file contains the Descriptor DMA implementation for Host mode
     41  1.1  skrll  */
     42  1.2  skrll #include <sys/cdefs.h>
     43  1.6  skrll __KERNEL_RCSID(0, "$NetBSD: dwc2_hcdddma.c,v 1.6 2014/04/03 06:34:58 skrll Exp $");
     44  1.2  skrll 
     45  1.2  skrll #include <sys/param.h>
     46  1.2  skrll #include <sys/types.h>
     47  1.2  skrll #include <sys/kernel.h>
     48  1.2  skrll #include <sys/kmem.h>
     49  1.2  skrll #include <sys/cpu.h>
     50  1.2  skrll 
     51  1.2  skrll #include <dev/usb/usb.h>
     52  1.2  skrll #include <dev/usb/usbdi.h>
     53  1.2  skrll #include <dev/usb/usbdivar.h>
     54  1.2  skrll #include <dev/usb/usb_mem.h>
     55  1.2  skrll 
     56  1.1  skrll #include <linux/kernel.h>
     57  1.2  skrll #include <linux/list.h>
     58  1.1  skrll 
     59  1.2  skrll #include <dwc2/dwc2.h>
     60  1.2  skrll #include <dwc2/dwc2var.h>
     61  1.1  skrll 
     62  1.2  skrll #include "dwc2_core.h"
     63  1.2  skrll #include "dwc2_hcd.h"
     64  1.1  skrll 
     65  1.1  skrll static u16 dwc2_frame_list_idx(u16 frame)
     66  1.1  skrll {
     67  1.1  skrll 	return frame & (FRLISTEN_64_SIZE - 1);
     68  1.1  skrll }
     69  1.1  skrll 
     70  1.1  skrll static u16 dwc2_desclist_idx_inc(u16 idx, u16 inc, u8 speed)
     71  1.1  skrll {
     72  1.1  skrll 	return (idx + inc) &
     73  1.1  skrll 		((speed == USB_SPEED_HIGH ? MAX_DMA_DESC_NUM_HS_ISOC :
     74  1.1  skrll 		  MAX_DMA_DESC_NUM_GENERIC) - 1);
     75  1.1  skrll }
     76  1.1  skrll 
     77  1.1  skrll static u16 dwc2_desclist_idx_dec(u16 idx, u16 inc, u8 speed)
     78  1.1  skrll {
     79  1.1  skrll 	return (idx - inc) &
     80  1.1  skrll 		((speed == USB_SPEED_HIGH ? MAX_DMA_DESC_NUM_HS_ISOC :
     81  1.1  skrll 		  MAX_DMA_DESC_NUM_GENERIC) - 1);
     82  1.1  skrll }
     83  1.1  skrll 
     84  1.1  skrll static u16 dwc2_max_desc_num(struct dwc2_qh *qh)
     85  1.1  skrll {
     86  1.1  skrll 	return (qh->ep_type == USB_ENDPOINT_XFER_ISOC &&
     87  1.1  skrll 		qh->dev_speed == USB_SPEED_HIGH) ?
     88  1.1  skrll 		MAX_DMA_DESC_NUM_HS_ISOC : MAX_DMA_DESC_NUM_GENERIC;
     89  1.1  skrll }
     90  1.1  skrll 
     91  1.1  skrll static u16 dwc2_frame_incr_val(struct dwc2_qh *qh)
     92  1.1  skrll {
     93  1.1  skrll 	return qh->dev_speed == USB_SPEED_HIGH ?
     94  1.1  skrll 	       (qh->interval + 8 - 1) / 8 : qh->interval;
     95  1.1  skrll }
     96  1.1  skrll 
     97  1.1  skrll static int dwc2_desc_list_alloc(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
     98  1.1  skrll 				gfp_t flags)
     99  1.1  skrll {
    100  1.2  skrll 	int err;
    101  1.2  skrll 
    102  1.2  skrll 	KASSERT(!cpu_intr_p() && !cpu_softintr_p());
    103  1.2  skrll 
    104  1.2  skrll 	qh->desc_list = NULL;
    105  1.2  skrll 	err = usb_allocmem(&hsotg->hsotg_sc->sc_bus,
    106  1.2  skrll 	    sizeof(struct dwc2_hcd_dma_desc) * dwc2_max_desc_num(qh), 0,
    107  1.2  skrll 	    &qh->desc_list_usbdma);
    108  1.2  skrll 
    109  1.2  skrll 	if (!err) {
    110  1.2  skrll 		qh->desc_list = KERNADDR(&qh->desc_list_usbdma, 0);
    111  1.2  skrll 		qh->desc_list_dma = DMAADDR(&qh->desc_list_usbdma, 0);
    112  1.2  skrll 	}
    113  1.1  skrll 
    114  1.1  skrll 	if (!qh->desc_list)
    115  1.1  skrll 		return -ENOMEM;
    116  1.1  skrll 
    117  1.1  skrll 	memset(qh->desc_list, 0,
    118  1.1  skrll 	       sizeof(struct dwc2_hcd_dma_desc) * dwc2_max_desc_num(qh));
    119  1.1  skrll 
    120  1.2  skrll 	qh->n_bytes = kmem_zalloc(sizeof(u32) * dwc2_max_desc_num(qh), KM_SLEEP);
    121  1.1  skrll 	if (!qh->n_bytes) {
    122  1.2  skrll 		usb_freemem(&hsotg->hsotg_sc->sc_bus, &qh->desc_list_usbdma);
    123  1.1  skrll 		qh->desc_list = NULL;
    124  1.1  skrll 		return -ENOMEM;
    125  1.1  skrll 	}
    126  1.1  skrll 
    127  1.1  skrll 	return 0;
    128  1.1  skrll }
    129  1.1  skrll 
    130  1.1  skrll static void dwc2_desc_list_free(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
    131  1.1  skrll {
    132  1.1  skrll 	if (qh->desc_list) {
    133  1.2  skrll 		usb_freemem(&hsotg->hsotg_sc->sc_bus, &qh->desc_list_usbdma);
    134  1.1  skrll 		qh->desc_list = NULL;
    135  1.1  skrll 	}
    136  1.1  skrll 
    137  1.2  skrll 	kmem_free(qh->n_bytes, sizeof(u32) * dwc2_max_desc_num(qh));
    138  1.1  skrll 	qh->n_bytes = NULL;
    139  1.1  skrll }
    140  1.1  skrll 
    141  1.1  skrll static int dwc2_frame_list_alloc(struct dwc2_hsotg *hsotg, gfp_t mem_flags)
    142  1.1  skrll {
    143  1.2  skrll 	int err;
    144  1.2  skrll 
    145  1.1  skrll 	if (hsotg->frame_list)
    146  1.1  skrll 		return 0;
    147  1.1  skrll 
    148  1.2  skrll 	/* XXXNH - pool_cache_t */
    149  1.2  skrll 	hsotg->frame_list = NULL;
    150  1.2  skrll 	err = usb_allocmem(&hsotg->hsotg_sc->sc_bus, 4 * FRLISTEN_64_SIZE,
    151  1.2  skrll 	    0, &hsotg->frame_list_usbdma);
    152  1.2  skrll 
    153  1.2  skrll 	if (!err) {
    154  1.2  skrll 		hsotg->frame_list = KERNADDR(&hsotg->frame_list_usbdma, 0);
    155  1.2  skrll 		hsotg->frame_list_dma = DMAADDR(&hsotg->frame_list_usbdma, 0);
    156  1.2  skrll 	}
    157  1.2  skrll 
    158  1.1  skrll 	if (!hsotg->frame_list)
    159  1.1  skrll 		return -ENOMEM;
    160  1.1  skrll 
    161  1.1  skrll 	memset(hsotg->frame_list, 0, 4 * FRLISTEN_64_SIZE);
    162  1.1  skrll 	return 0;
    163  1.1  skrll }
    164  1.1  skrll 
    165  1.1  skrll static void dwc2_frame_list_free(struct dwc2_hsotg *hsotg)
    166  1.1  skrll {
    167  1.5  skrll 	usb_dma_t frame_list_usbdma;
    168  1.1  skrll 	unsigned long flags;
    169  1.1  skrll 
    170  1.1  skrll 	spin_lock_irqsave(&hsotg->lock, flags);
    171  1.1  skrll 
    172  1.1  skrll 	if (!hsotg->frame_list) {
    173  1.1  skrll 		spin_unlock_irqrestore(&hsotg->lock, flags);
    174  1.1  skrll 		return;
    175  1.1  skrll 	}
    176  1.1  skrll 
    177  1.5  skrll 	frame_list_usbdma = hsotg->frame_list_usbdma;
    178  1.1  skrll 	hsotg->frame_list = NULL;
    179  1.1  skrll 
    180  1.1  skrll 	spin_unlock_irqrestore(&hsotg->lock, flags);
    181  1.1  skrll 
    182  1.5  skrll 	usb_freemem(&hsotg->hsotg_sc->sc_bus, &frame_list_usbdma);
    183  1.1  skrll }
    184  1.1  skrll 
    185  1.1  skrll static void dwc2_per_sched_enable(struct dwc2_hsotg *hsotg, u32 fr_list_en)
    186  1.1  skrll {
    187  1.1  skrll 	u32 hcfg;
    188  1.1  skrll 	unsigned long flags;
    189  1.1  skrll 
    190  1.1  skrll 	spin_lock_irqsave(&hsotg->lock, flags);
    191  1.1  skrll 
    192  1.2  skrll 	hcfg = DWC2_READ_4(hsotg, HCFG);
    193  1.1  skrll 	if (hcfg & HCFG_PERSCHEDENA) {
    194  1.1  skrll 		/* already enabled */
    195  1.1  skrll 		spin_unlock_irqrestore(&hsotg->lock, flags);
    196  1.1  skrll 		return;
    197  1.1  skrll 	}
    198  1.1  skrll 
    199  1.2  skrll 	DWC2_WRITE_4(hsotg, HFLBADDR, hsotg->frame_list_dma);
    200  1.1  skrll 
    201  1.1  skrll 	hcfg &= ~HCFG_FRLISTEN_MASK;
    202  1.1  skrll 	hcfg |= fr_list_en | HCFG_PERSCHEDENA;
    203  1.1  skrll 	dev_vdbg(hsotg->dev, "Enabling Periodic schedule\n");
    204  1.2  skrll 	DWC2_WRITE_4(hsotg, HCFG, hcfg);
    205  1.1  skrll 
    206  1.1  skrll 	spin_unlock_irqrestore(&hsotg->lock, flags);
    207  1.1  skrll }
    208  1.1  skrll 
    209  1.1  skrll static void dwc2_per_sched_disable(struct dwc2_hsotg *hsotg)
    210  1.1  skrll {
    211  1.1  skrll 	u32 hcfg;
    212  1.1  skrll 	unsigned long flags;
    213  1.1  skrll 
    214  1.1  skrll 	spin_lock_irqsave(&hsotg->lock, flags);
    215  1.1  skrll 
    216  1.2  skrll 	hcfg = DWC2_READ_4(hsotg, HCFG);
    217  1.1  skrll 	if (!(hcfg & HCFG_PERSCHEDENA)) {
    218  1.1  skrll 		/* already disabled */
    219  1.1  skrll 		spin_unlock_irqrestore(&hsotg->lock, flags);
    220  1.1  skrll 		return;
    221  1.1  skrll 	}
    222  1.1  skrll 
    223  1.1  skrll 	hcfg &= ~HCFG_PERSCHEDENA;
    224  1.1  skrll 	dev_vdbg(hsotg->dev, "Disabling Periodic schedule\n");
    225  1.2  skrll 	DWC2_WRITE_4(hsotg, HCFG, hcfg);
    226  1.1  skrll 
    227  1.1  skrll 	spin_unlock_irqrestore(&hsotg->lock, flags);
    228  1.1  skrll }
    229  1.1  skrll 
    230  1.1  skrll /*
    231  1.1  skrll  * Activates/Deactivates FrameList entries for the channel based on endpoint
    232  1.1  skrll  * servicing period
    233  1.1  skrll  */
    234  1.1  skrll static void dwc2_update_frame_list(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
    235  1.1  skrll 				   int enable)
    236  1.1  skrll {
    237  1.1  skrll 	struct dwc2_host_chan *chan;
    238  1.1  skrll 	u16 i, j, inc;
    239  1.1  skrll 
    240  1.1  skrll 	if (!hsotg) {
    241  1.2  skrll 		printf("hsotg = %p\n", hsotg);
    242  1.1  skrll 		return;
    243  1.1  skrll 	}
    244  1.1  skrll 
    245  1.1  skrll 	if (!qh->channel) {
    246  1.1  skrll 		dev_err(hsotg->dev, "qh->channel = %p\n", qh->channel);
    247  1.1  skrll 		return;
    248  1.1  skrll 	}
    249  1.1  skrll 
    250  1.1  skrll 	if (!hsotg->frame_list) {
    251  1.1  skrll 		dev_err(hsotg->dev, "hsotg->frame_list = %p\n",
    252  1.1  skrll 			hsotg->frame_list);
    253  1.1  skrll 		return;
    254  1.1  skrll 	}
    255  1.1  skrll 
    256  1.1  skrll 	chan = qh->channel;
    257  1.1  skrll 	inc = dwc2_frame_incr_val(qh);
    258  1.1  skrll 	if (qh->ep_type == USB_ENDPOINT_XFER_ISOC)
    259  1.1  skrll 		i = dwc2_frame_list_idx(qh->sched_frame);
    260  1.1  skrll 	else
    261  1.1  skrll 		i = 0;
    262  1.1  skrll 
    263  1.1  skrll 	j = i;
    264  1.1  skrll 	do {
    265  1.1  skrll 		if (enable)
    266  1.1  skrll 			hsotg->frame_list[j] |= 1 << chan->hc_num;
    267  1.1  skrll 		else
    268  1.1  skrll 			hsotg->frame_list[j] &= ~(1 << chan->hc_num);
    269  1.1  skrll 		j = (j + inc) & (FRLISTEN_64_SIZE - 1);
    270  1.1  skrll 	} while (j != i);
    271  1.1  skrll 
    272  1.1  skrll 	if (!enable)
    273  1.1  skrll 		return;
    274  1.1  skrll 
    275  1.1  skrll 	chan->schinfo = 0;
    276  1.1  skrll 	if (chan->speed == USB_SPEED_HIGH && qh->interval) {
    277  1.1  skrll 		j = 1;
    278  1.1  skrll 		/* TODO - check this */
    279  1.1  skrll 		inc = (8 + qh->interval - 1) / qh->interval;
    280  1.1  skrll 		for (i = 0; i < inc; i++) {
    281  1.1  skrll 			chan->schinfo |= j;
    282  1.1  skrll 			j = j << qh->interval;
    283  1.1  skrll 		}
    284  1.1  skrll 	} else {
    285  1.1  skrll 		chan->schinfo = 0xff;
    286  1.1  skrll 	}
    287  1.1  skrll }
    288  1.1  skrll 
    289  1.1  skrll static void dwc2_release_channel_ddma(struct dwc2_hsotg *hsotg,
    290  1.1  skrll 				      struct dwc2_qh *qh)
    291  1.1  skrll {
    292  1.1  skrll 	struct dwc2_host_chan *chan = qh->channel;
    293  1.1  skrll 
    294  1.1  skrll 	if (dwc2_qh_is_non_per(qh)) {
    295  1.1  skrll 		if (hsotg->core_params->uframe_sched > 0)
    296  1.1  skrll 			hsotg->available_host_channels++;
    297  1.1  skrll 		else
    298  1.1  skrll 			hsotg->non_periodic_channels--;
    299  1.1  skrll 	} else {
    300  1.1  skrll 		dwc2_update_frame_list(hsotg, qh, 0);
    301  1.1  skrll 	}
    302  1.1  skrll 
    303  1.1  skrll 	/*
    304  1.1  skrll 	 * The condition is added to prevent double cleanup try in case of
    305  1.1  skrll 	 * device disconnect. See channel cleanup in dwc2_hcd_disconnect().
    306  1.1  skrll 	 */
    307  1.1  skrll 	if (chan->qh) {
    308  1.1  skrll 		if (!list_empty(&chan->hc_list_entry))
    309  1.1  skrll 			list_del(&chan->hc_list_entry);
    310  1.1  skrll 		dwc2_hc_cleanup(hsotg, chan);
    311  1.1  skrll 		list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list);
    312  1.1  skrll 		chan->qh = NULL;
    313  1.1  skrll 	}
    314  1.1  skrll 
    315  1.1  skrll 	qh->channel = NULL;
    316  1.1  skrll 	qh->ntd = 0;
    317  1.1  skrll 
    318  1.1  skrll 	if (qh->desc_list)
    319  1.1  skrll 		memset(qh->desc_list, 0, sizeof(struct dwc2_hcd_dma_desc) *
    320  1.1  skrll 		       dwc2_max_desc_num(qh));
    321  1.1  skrll }
    322  1.1  skrll 
    323  1.1  skrll /**
    324  1.1  skrll  * dwc2_hcd_qh_init_ddma() - Initializes a QH structure's Descriptor DMA
    325  1.1  skrll  * related members
    326  1.1  skrll  *
    327  1.1  skrll  * @hsotg: The HCD state structure for the DWC OTG controller
    328  1.1  skrll  * @qh:    The QH to init
    329  1.1  skrll  *
    330  1.1  skrll  * Return: 0 if successful, negative error code otherwise
    331  1.1  skrll  *
    332  1.1  skrll  * Allocates memory for the descriptor list. For the first periodic QH,
    333  1.1  skrll  * allocates memory for the FrameList and enables periodic scheduling.
    334  1.1  skrll  */
    335  1.1  skrll int dwc2_hcd_qh_init_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
    336  1.1  skrll 			  gfp_t mem_flags)
    337  1.1  skrll {
    338  1.1  skrll 	int retval;
    339  1.1  skrll 
    340  1.1  skrll 	if (qh->do_split) {
    341  1.1  skrll 		dev_err(hsotg->dev,
    342  1.1  skrll 			"SPLIT Transfers are not supported in Descriptor DMA mode.\n");
    343  1.1  skrll 		retval = -EINVAL;
    344  1.1  skrll 		goto err0;
    345  1.1  skrll 	}
    346  1.1  skrll 
    347  1.1  skrll 	retval = dwc2_desc_list_alloc(hsotg, qh, mem_flags);
    348  1.1  skrll 	if (retval)
    349  1.1  skrll 		goto err0;
    350  1.1  skrll 
    351  1.1  skrll 	if (qh->ep_type == USB_ENDPOINT_XFER_ISOC ||
    352  1.1  skrll 	    qh->ep_type == USB_ENDPOINT_XFER_INT) {
    353  1.1  skrll 		if (!hsotg->frame_list) {
    354  1.1  skrll 			retval = dwc2_frame_list_alloc(hsotg, mem_flags);
    355  1.1  skrll 			if (retval)
    356  1.1  skrll 				goto err1;
    357  1.1  skrll 			/* Enable periodic schedule on first periodic QH */
    358  1.1  skrll 			dwc2_per_sched_enable(hsotg, HCFG_FRLISTEN_64);
    359  1.1  skrll 		}
    360  1.1  skrll 	}
    361  1.1  skrll 
    362  1.1  skrll 	qh->ntd = 0;
    363  1.1  skrll 	return 0;
    364  1.1  skrll 
    365  1.1  skrll err1:
    366  1.1  skrll 	dwc2_desc_list_free(hsotg, qh);
    367  1.1  skrll err0:
    368  1.1  skrll 	return retval;
    369  1.1  skrll }
    370  1.1  skrll 
    371  1.1  skrll /**
    372  1.1  skrll  * dwc2_hcd_qh_free_ddma() - Frees a QH structure's Descriptor DMA related
    373  1.1  skrll  * members
    374  1.1  skrll  *
    375  1.1  skrll  * @hsotg: The HCD state structure for the DWC OTG controller
    376  1.1  skrll  * @qh:    The QH to free
    377  1.1  skrll  *
    378  1.1  skrll  * Frees descriptor list memory associated with the QH. If QH is periodic and
    379  1.1  skrll  * the last, frees FrameList memory and disables periodic scheduling.
    380  1.1  skrll  */
    381  1.1  skrll void dwc2_hcd_qh_free_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
    382  1.1  skrll {
    383  1.1  skrll 	dwc2_desc_list_free(hsotg, qh);
    384  1.1  skrll 
    385  1.1  skrll 	/*
    386  1.1  skrll 	 * Channel still assigned due to some reasons.
    387  1.1  skrll 	 * Seen on Isoc URB dequeue. Channel halted but no subsequent
    388  1.1  skrll 	 * ChHalted interrupt to release the channel. Afterwards
    389  1.1  skrll 	 * when it comes here from endpoint disable routine
    390  1.1  skrll 	 * channel remains assigned.
    391  1.1  skrll 	 */
    392  1.1  skrll 	if (qh->channel)
    393  1.1  skrll 		dwc2_release_channel_ddma(hsotg, qh);
    394  1.1  skrll 
    395  1.1  skrll 	if ((qh->ep_type == USB_ENDPOINT_XFER_ISOC ||
    396  1.1  skrll 	     qh->ep_type == USB_ENDPOINT_XFER_INT) &&
    397  1.1  skrll 	    (hsotg->core_params->uframe_sched > 0 ||
    398  1.1  skrll 	     !hsotg->periodic_channels) && hsotg->frame_list) {
    399  1.1  skrll 		dwc2_per_sched_disable(hsotg);
    400  1.1  skrll 		dwc2_frame_list_free(hsotg);
    401  1.1  skrll 	}
    402  1.1  skrll }
    403  1.1  skrll 
    404  1.1  skrll static u8 dwc2_frame_to_desc_idx(struct dwc2_qh *qh, u16 frame_idx)
    405  1.1  skrll {
    406  1.1  skrll 	if (qh->dev_speed == USB_SPEED_HIGH)
    407  1.1  skrll 		/* Descriptor set (8 descriptors) index which is 8-aligned */
    408  1.1  skrll 		return (frame_idx & ((MAX_DMA_DESC_NUM_HS_ISOC / 8) - 1)) * 8;
    409  1.1  skrll 	else
    410  1.1  skrll 		return frame_idx & (MAX_DMA_DESC_NUM_GENERIC - 1);
    411  1.1  skrll }
    412  1.1  skrll 
    413  1.1  skrll /*
    414  1.1  skrll  * Determine starting frame for Isochronous transfer.
    415  1.1  skrll  * Few frames skipped to prevent race condition with HC.
    416  1.1  skrll  */
    417  1.1  skrll static u16 dwc2_calc_starting_frame(struct dwc2_hsotg *hsotg,
    418  1.1  skrll 				    struct dwc2_qh *qh, u16 *skip_frames)
    419  1.1  skrll {
    420  1.1  skrll 	u16 frame;
    421  1.1  skrll 
    422  1.1  skrll 	hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg);
    423  1.1  skrll 
    424  1.1  skrll 	/* sched_frame is always frame number (not uFrame) both in FS and HS! */
    425  1.1  skrll 
    426  1.1  skrll 	/*
    427  1.1  skrll 	 * skip_frames is used to limit activated descriptors number
    428  1.1  skrll 	 * to avoid the situation when HC services the last activated
    429  1.1  skrll 	 * descriptor firstly.
    430  1.1  skrll 	 * Example for FS:
    431  1.1  skrll 	 * Current frame is 1, scheduled frame is 3. Since HC always fetches
    432  1.1  skrll 	 * the descriptor corresponding to curr_frame+1, the descriptor
    433  1.1  skrll 	 * corresponding to frame 2 will be fetched. If the number of
    434  1.1  skrll 	 * descriptors is max=64 (or greather) the list will be fully programmed
    435  1.1  skrll 	 * with Active descriptors and it is possible case (rare) that the
    436  1.1  skrll 	 * latest descriptor(considering rollback) corresponding to frame 2 will
    437  1.1  skrll 	 * be serviced first. HS case is more probable because, in fact, up to
    438  1.1  skrll 	 * 11 uframes (16 in the code) may be skipped.
    439  1.1  skrll 	 */
    440  1.1  skrll 	if (qh->dev_speed == USB_SPEED_HIGH) {
    441  1.1  skrll 		/*
    442  1.1  skrll 		 * Consider uframe counter also, to start xfer asap. If half of
    443  1.1  skrll 		 * the frame elapsed skip 2 frames otherwise just 1 frame.
    444  1.1  skrll 		 * Starting descriptor index must be 8-aligned, so if the
    445  1.1  skrll 		 * current frame is near to complete the next one is skipped as
    446  1.1  skrll 		 * well.
    447  1.1  skrll 		 */
    448  1.1  skrll 		if (dwc2_micro_frame_num(hsotg->frame_number) >= 5) {
    449  1.1  skrll 			*skip_frames = 2 * 8;
    450  1.1  skrll 			frame = dwc2_frame_num_inc(hsotg->frame_number,
    451  1.1  skrll 						   *skip_frames);
    452  1.1  skrll 		} else {
    453  1.1  skrll 			*skip_frames = 1 * 8;
    454  1.1  skrll 			frame = dwc2_frame_num_inc(hsotg->frame_number,
    455  1.1  skrll 						   *skip_frames);
    456  1.1  skrll 		}
    457  1.1  skrll 
    458  1.1  skrll 		frame = dwc2_full_frame_num(frame);
    459  1.1  skrll 	} else {
    460  1.1  skrll 		/*
    461  1.1  skrll 		 * Two frames are skipped for FS - the current and the next.
    462  1.1  skrll 		 * But for descriptor programming, 1 frame (descriptor) is
    463  1.1  skrll 		 * enough, see example above.
    464  1.1  skrll 		 */
    465  1.1  skrll 		*skip_frames = 1;
    466  1.1  skrll 		frame = dwc2_frame_num_inc(hsotg->frame_number, 2);
    467  1.1  skrll 	}
    468  1.1  skrll 
    469  1.1  skrll 	return frame;
    470  1.1  skrll }
    471  1.1  skrll 
    472  1.1  skrll /*
    473  1.1  skrll  * Calculate initial descriptor index for isochronous transfer based on
    474  1.1  skrll  * scheduled frame
    475  1.1  skrll  */
    476  1.1  skrll static u16 dwc2_recalc_initial_desc_idx(struct dwc2_hsotg *hsotg,
    477  1.1  skrll 					struct dwc2_qh *qh)
    478  1.1  skrll {
    479  1.1  skrll 	u16 frame, fr_idx, fr_idx_tmp, skip_frames;
    480  1.1  skrll 
    481  1.1  skrll 	/*
    482  1.1  skrll 	 * With current ISOC processing algorithm the channel is being released
    483  1.1  skrll 	 * when no more QTDs in the list (qh->ntd == 0). Thus this function is
    484  1.1  skrll 	 * called only when qh->ntd == 0 and qh->channel == 0.
    485  1.1  skrll 	 *
    486  1.1  skrll 	 * So qh->channel != NULL branch is not used and just not removed from
    487  1.1  skrll 	 * the source file. It is required for another possible approach which
    488  1.1  skrll 	 * is, do not disable and release the channel when ISOC session
    489  1.1  skrll 	 * completed, just move QH to inactive schedule until new QTD arrives.
    490  1.1  skrll 	 * On new QTD, the QH moved back to 'ready' schedule, starting frame and
    491  1.1  skrll 	 * therefore starting desc_index are recalculated. In this case channel
    492  1.1  skrll 	 * is released only on ep_disable.
    493  1.1  skrll 	 */
    494  1.1  skrll 
    495  1.1  skrll 	/*
    496  1.1  skrll 	 * Calculate starting descriptor index. For INTERRUPT endpoint it is
    497  1.1  skrll 	 * always 0.
    498  1.1  skrll 	 */
    499  1.1  skrll 	if (qh->channel) {
    500  1.1  skrll 		frame = dwc2_calc_starting_frame(hsotg, qh, &skip_frames);
    501  1.1  skrll 		/*
    502  1.1  skrll 		 * Calculate initial descriptor index based on FrameList current
    503  1.1  skrll 		 * bitmap and servicing period
    504  1.1  skrll 		 */
    505  1.1  skrll 		fr_idx_tmp = dwc2_frame_list_idx(frame);
    506  1.1  skrll 		fr_idx = (FRLISTEN_64_SIZE +
    507  1.1  skrll 			  dwc2_frame_list_idx(qh->sched_frame) - fr_idx_tmp)
    508  1.1  skrll 			 % dwc2_frame_incr_val(qh);
    509  1.1  skrll 		fr_idx = (fr_idx + fr_idx_tmp) % FRLISTEN_64_SIZE;
    510  1.1  skrll 	} else {
    511  1.1  skrll 		qh->sched_frame = dwc2_calc_starting_frame(hsotg, qh,
    512  1.1  skrll 							   &skip_frames);
    513  1.1  skrll 		fr_idx = dwc2_frame_list_idx(qh->sched_frame);
    514  1.1  skrll 	}
    515  1.1  skrll 
    516  1.1  skrll 	qh->td_first = qh->td_last = dwc2_frame_to_desc_idx(qh, fr_idx);
    517  1.1  skrll 
    518  1.1  skrll 	return skip_frames;
    519  1.1  skrll }
    520  1.1  skrll 
    521  1.1  skrll #define ISOC_URB_GIVEBACK_ASAP
    522  1.1  skrll 
    523  1.1  skrll #define MAX_ISOC_XFER_SIZE_FS	1023
    524  1.1  skrll #define MAX_ISOC_XFER_SIZE_HS	3072
    525  1.1  skrll #define DESCNUM_THRESHOLD	4
    526  1.1  skrll 
    527  1.1  skrll static void dwc2_fill_host_isoc_dma_desc(struct dwc2_hsotg *hsotg,
    528  1.1  skrll 					 struct dwc2_qtd *qtd,
    529  1.1  skrll 					 struct dwc2_qh *qh, u32 max_xfer_size,
    530  1.1  skrll 					 u16 idx)
    531  1.1  skrll {
    532  1.1  skrll 	struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[idx];
    533  1.1  skrll 	struct dwc2_hcd_iso_packet_desc *frame_desc;
    534  1.1  skrll 
    535  1.1  skrll 	memset(dma_desc, 0, sizeof(*dma_desc));
    536  1.1  skrll 	frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index_last];
    537  1.1  skrll 
    538  1.1  skrll 	if (frame_desc->length > max_xfer_size)
    539  1.1  skrll 		qh->n_bytes[idx] = max_xfer_size;
    540  1.1  skrll 	else
    541  1.1  skrll 		qh->n_bytes[idx] = frame_desc->length;
    542  1.1  skrll 
    543  1.2  skrll 	dma_desc->buf = (u32)(DMAADDR(qtd->urb->usbdma, frame_desc->offset));
    544  1.1  skrll 	dma_desc->status = qh->n_bytes[idx] << HOST_DMA_ISOC_NBYTES_SHIFT &
    545  1.1  skrll 			   HOST_DMA_ISOC_NBYTES_MASK;
    546  1.1  skrll 
    547  1.1  skrll #ifdef ISOC_URB_GIVEBACK_ASAP
    548  1.1  skrll 	/* Set IOC for each descriptor corresponding to last frame of URB */
    549  1.1  skrll 	if (qtd->isoc_frame_index_last == qtd->urb->packet_count)
    550  1.1  skrll 		dma_desc->status |= HOST_DMA_IOC;
    551  1.1  skrll #endif
    552  1.1  skrll 
    553  1.1  skrll 	qh->ntd++;
    554  1.1  skrll 	qtd->isoc_frame_index_last++;
    555  1.1  skrll }
    556  1.1  skrll 
    557  1.1  skrll static void dwc2_init_isoc_dma_desc(struct dwc2_hsotg *hsotg,
    558  1.1  skrll 				    struct dwc2_qh *qh, u16 skip_frames)
    559  1.1  skrll {
    560  1.1  skrll 	struct dwc2_qtd *qtd;
    561  1.1  skrll 	u32 max_xfer_size;
    562  1.1  skrll 	u16 idx, inc, n_desc, ntd_max = 0;
    563  1.1  skrll 
    564  1.1  skrll 	idx = qh->td_last;
    565  1.1  skrll 	inc = qh->interval;
    566  1.1  skrll 	n_desc = 0;
    567  1.1  skrll 
    568  1.1  skrll 	if (qh->interval) {
    569  1.1  skrll 		ntd_max = (dwc2_max_desc_num(qh) + qh->interval - 1) /
    570  1.1  skrll 				qh->interval;
    571  1.1  skrll 		if (skip_frames && !qh->channel)
    572  1.1  skrll 			ntd_max -= skip_frames / qh->interval;
    573  1.1  skrll 	}
    574  1.1  skrll 
    575  1.1  skrll 	max_xfer_size = qh->dev_speed == USB_SPEED_HIGH ?
    576  1.1  skrll 			MAX_ISOC_XFER_SIZE_HS : MAX_ISOC_XFER_SIZE_FS;
    577  1.1  skrll 
    578  1.1  skrll 	list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) {
    579  1.1  skrll 		while (qh->ntd < ntd_max && qtd->isoc_frame_index_last <
    580  1.1  skrll 						qtd->urb->packet_count) {
    581  1.1  skrll 			if (n_desc > 1)
    582  1.1  skrll 				qh->desc_list[n_desc - 1].status |= HOST_DMA_A;
    583  1.1  skrll 			dwc2_fill_host_isoc_dma_desc(hsotg, qtd, qh,
    584  1.1  skrll 						     max_xfer_size, idx);
    585  1.1  skrll 			idx = dwc2_desclist_idx_inc(idx, inc, qh->dev_speed);
    586  1.1  skrll 			n_desc++;
    587  1.1  skrll 		}
    588  1.1  skrll 		qtd->in_process = 1;
    589  1.1  skrll 	}
    590  1.1  skrll 
    591  1.1  skrll 	qh->td_last = idx;
    592  1.1  skrll 
    593  1.1  skrll #ifdef ISOC_URB_GIVEBACK_ASAP
    594  1.1  skrll 	/* Set IOC for last descriptor if descriptor list is full */
    595  1.1  skrll 	if (qh->ntd == ntd_max) {
    596  1.1  skrll 		idx = dwc2_desclist_idx_dec(qh->td_last, inc, qh->dev_speed);
    597  1.1  skrll 		qh->desc_list[idx].status |= HOST_DMA_IOC;
    598  1.1  skrll 	}
    599  1.1  skrll #else
    600  1.1  skrll 	/*
    601  1.1  skrll 	 * Set IOC bit only for one descriptor. Always try to be ahead of HW
    602  1.1  skrll 	 * processing, i.e. on IOC generation driver activates next descriptor
    603  1.1  skrll 	 * but core continues to process descriptors following the one with IOC
    604  1.1  skrll 	 * set.
    605  1.1  skrll 	 */
    606  1.1  skrll 
    607  1.1  skrll 	if (n_desc > DESCNUM_THRESHOLD)
    608  1.1  skrll 		/*
    609  1.1  skrll 		 * Move IOC "up". Required even if there is only one QTD
    610  1.1  skrll 		 * in the list, because QTDs might continue to be queued,
    611  1.1  skrll 		 * but during the activation it was only one queued.
    612  1.1  skrll 		 * Actually more than one QTD might be in the list if this
    613  1.1  skrll 		 * function called from XferCompletion - QTDs was queued during
    614  1.1  skrll 		 * HW processing of the previous descriptor chunk.
    615  1.1  skrll 		 */
    616  1.1  skrll 		idx = dwc2_desclist_idx_dec(idx, inc * ((qh->ntd + 1) / 2),
    617  1.1  skrll 					    qh->dev_speed);
    618  1.1  skrll 	else
    619  1.1  skrll 		/*
    620  1.1  skrll 		 * Set the IOC for the latest descriptor if either number of
    621  1.1  skrll 		 * descriptors is not greater than threshold or no more new
    622  1.1  skrll 		 * descriptors activated
    623  1.1  skrll 		 */
    624  1.1  skrll 		idx = dwc2_desclist_idx_dec(qh->td_last, inc, qh->dev_speed);
    625  1.1  skrll 
    626  1.1  skrll 	qh->desc_list[idx].status |= HOST_DMA_IOC;
    627  1.1  skrll #endif
    628  1.1  skrll 
    629  1.1  skrll 	if (n_desc) {
    630  1.1  skrll 		qh->desc_list[n_desc - 1].status |= HOST_DMA_A;
    631  1.1  skrll 		if (n_desc > 1)
    632  1.1  skrll 			qh->desc_list[0].status |= HOST_DMA_A;
    633  1.1  skrll 	}
    634  1.1  skrll }
    635  1.1  skrll 
    636  1.1  skrll static void dwc2_fill_host_dma_desc(struct dwc2_hsotg *hsotg,
    637  1.1  skrll 				    struct dwc2_host_chan *chan,
    638  1.1  skrll 				    struct dwc2_qtd *qtd, struct dwc2_qh *qh,
    639  1.1  skrll 				    int n_desc)
    640  1.1  skrll {
    641  1.1  skrll 	struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[n_desc];
    642  1.1  skrll 	int len = chan->xfer_len;
    643  1.1  skrll 
    644  1.6  skrll 	if (len > MAX_DMA_DESC_SIZE - (chan->max_packet - 1))
    645  1.6  skrll 		len = MAX_DMA_DESC_SIZE - (chan->max_packet - 1);
    646  1.1  skrll 
    647  1.1  skrll 	if (chan->ep_is_in) {
    648  1.1  skrll 		int num_packets;
    649  1.1  skrll 
    650  1.1  skrll 		if (len > 0 && chan->max_packet)
    651  1.1  skrll 			num_packets = (len + chan->max_packet - 1)
    652  1.1  skrll 					/ chan->max_packet;
    653  1.1  skrll 		else
    654  1.1  skrll 			/* Need 1 packet for transfer length of 0 */
    655  1.1  skrll 			num_packets = 1;
    656  1.1  skrll 
    657  1.1  skrll 		/* Always program an integral # of packets for IN transfers */
    658  1.1  skrll 		len = num_packets * chan->max_packet;
    659  1.1  skrll 	}
    660  1.1  skrll 
    661  1.1  skrll 	dma_desc->status = len << HOST_DMA_NBYTES_SHIFT & HOST_DMA_NBYTES_MASK;
    662  1.1  skrll 	qh->n_bytes[n_desc] = len;
    663  1.1  skrll 
    664  1.1  skrll 	if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL &&
    665  1.1  skrll 	    qtd->control_phase == DWC2_CONTROL_SETUP)
    666  1.1  skrll 		dma_desc->status |= HOST_DMA_SUP;
    667  1.1  skrll 
    668  1.1  skrll 	dma_desc->buf = (u32)chan->xfer_dma;
    669  1.1  skrll 
    670  1.1  skrll 	/*
    671  1.1  skrll 	 * Last (or only) descriptor of IN transfer with actual size less
    672  1.1  skrll 	 * than MaxPacket
    673  1.1  skrll 	 */
    674  1.1  skrll 	if (len > chan->xfer_len) {
    675  1.1  skrll 		chan->xfer_len = 0;
    676  1.1  skrll 	} else {
    677  1.2  skrll 		chan->xfer_dma += len;		/* XXXNH safe */
    678  1.1  skrll 		chan->xfer_len -= len;
    679  1.1  skrll 	}
    680  1.1  skrll }
    681  1.1  skrll 
    682  1.1  skrll static void dwc2_init_non_isoc_dma_desc(struct dwc2_hsotg *hsotg,
    683  1.1  skrll 					struct dwc2_qh *qh)
    684  1.1  skrll {
    685  1.1  skrll 	struct dwc2_qtd *qtd;
    686  1.1  skrll 	struct dwc2_host_chan *chan = qh->channel;
    687  1.1  skrll 	int n_desc = 0;
    688  1.1  skrll 
    689  1.1  skrll 	dev_vdbg(hsotg->dev, "%s(): qh=%p dma=%08lx len=%d\n", __func__, qh,
    690  1.1  skrll 		 (unsigned long)chan->xfer_dma, chan->xfer_len);
    691  1.1  skrll 
    692  1.1  skrll 	/*
    693  1.1  skrll 	 * Start with chan->xfer_dma initialized in assign_and_init_hc(), then
    694  1.1  skrll 	 * if SG transfer consists of multiple URBs, this pointer is re-assigned
    695  1.1  skrll 	 * to the buffer of the currently processed QTD. For non-SG request
    696  1.1  skrll 	 * there is always one QTD active.
    697  1.1  skrll 	 */
    698  1.1  skrll 
    699  1.1  skrll 	list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry) {
    700  1.1  skrll 		dev_vdbg(hsotg->dev, "qtd=%p\n", qtd);
    701  1.1  skrll 
    702  1.1  skrll 		if (n_desc) {
    703  1.1  skrll 			/* SG request - more than 1 QTD */
    704  1.2  skrll 			chan->xfer_dma = DMAADDR(qtd->urb->usbdma,
    705  1.2  skrll 					qtd->urb->actual_length);
    706  1.1  skrll 			chan->xfer_len = qtd->urb->length -
    707  1.1  skrll 					qtd->urb->actual_length;
    708  1.1  skrll 			dev_vdbg(hsotg->dev, "buf=%08lx len=%d\n",
    709  1.1  skrll 				 (unsigned long)chan->xfer_dma, chan->xfer_len);
    710  1.1  skrll 		}
    711  1.1  skrll 
    712  1.1  skrll 		qtd->n_desc = 0;
    713  1.1  skrll 		do {
    714  1.1  skrll 			if (n_desc > 1) {
    715  1.1  skrll 				qh->desc_list[n_desc - 1].status |= HOST_DMA_A;
    716  1.1  skrll 				dev_vdbg(hsotg->dev,
    717  1.1  skrll 					 "set A bit in desc %d (%p)\n",
    718  1.1  skrll 					 n_desc - 1,
    719  1.1  skrll 					 &qh->desc_list[n_desc - 1]);
    720  1.1  skrll 			}
    721  1.1  skrll 			dwc2_fill_host_dma_desc(hsotg, chan, qtd, qh, n_desc);
    722  1.1  skrll 			dev_vdbg(hsotg->dev,
    723  1.1  skrll 				 "desc %d (%p) buf=%08x status=%08x\n",
    724  1.1  skrll 				 n_desc, &qh->desc_list[n_desc],
    725  1.1  skrll 				 qh->desc_list[n_desc].buf,
    726  1.1  skrll 				 qh->desc_list[n_desc].status);
    727  1.1  skrll 			qtd->n_desc++;
    728  1.1  skrll 			n_desc++;
    729  1.1  skrll 		} while (chan->xfer_len > 0 &&
    730  1.1  skrll 			 n_desc != MAX_DMA_DESC_NUM_GENERIC);
    731  1.1  skrll 
    732  1.1  skrll 		dev_vdbg(hsotg->dev, "n_desc=%d\n", n_desc);
    733  1.1  skrll 		qtd->in_process = 1;
    734  1.1  skrll 		if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL)
    735  1.1  skrll 			break;
    736  1.1  skrll 		if (n_desc == MAX_DMA_DESC_NUM_GENERIC)
    737  1.1  skrll 			break;
    738  1.1  skrll 	}
    739  1.1  skrll 
    740  1.1  skrll 	if (n_desc) {
    741  1.1  skrll 		qh->desc_list[n_desc - 1].status |=
    742  1.1  skrll 				HOST_DMA_IOC | HOST_DMA_EOL | HOST_DMA_A;
    743  1.1  skrll 		dev_vdbg(hsotg->dev, "set IOC/EOL/A bits in desc %d (%p)\n",
    744  1.1  skrll 			 n_desc - 1, &qh->desc_list[n_desc - 1]);
    745  1.1  skrll 		if (n_desc > 1) {
    746  1.1  skrll 			qh->desc_list[0].status |= HOST_DMA_A;
    747  1.1  skrll 			dev_vdbg(hsotg->dev, "set A bit in desc 0 (%p)\n",
    748  1.1  skrll 				 &qh->desc_list[0]);
    749  1.1  skrll 		}
    750  1.1  skrll 		chan->ntd = n_desc;
    751  1.1  skrll 	}
    752  1.1  skrll }
    753  1.1  skrll 
    754  1.1  skrll /**
    755  1.1  skrll  * dwc2_hcd_start_xfer_ddma() - Starts a transfer in Descriptor DMA mode
    756  1.1  skrll  *
    757  1.1  skrll  * @hsotg: The HCD state structure for the DWC OTG controller
    758  1.1  skrll  * @qh:    The QH to init
    759  1.1  skrll  *
    760  1.1  skrll  * Return: 0 if successful, negative error code otherwise
    761  1.1  skrll  *
    762  1.1  skrll  * For Control and Bulk endpoints, initializes descriptor list and starts the
    763  1.1  skrll  * transfer. For Interrupt and Isochronous endpoints, initializes descriptor
    764  1.1  skrll  * list then updates FrameList, marking appropriate entries as active.
    765  1.1  skrll  *
    766  1.1  skrll  * For Isochronous endpoints the starting descriptor index is calculated based
    767  1.1  skrll  * on the scheduled frame, but only on the first transfer descriptor within a
    768  1.1  skrll  * session. Then the transfer is started via enabling the channel.
    769  1.1  skrll  *
    770  1.1  skrll  * For Isochronous endpoints the channel is not halted on XferComplete
    771  1.1  skrll  * interrupt so remains assigned to the endpoint(QH) until session is done.
    772  1.1  skrll  */
    773  1.1  skrll void dwc2_hcd_start_xfer_ddma(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh)
    774  1.1  skrll {
    775  1.1  skrll 	/* Channel is already assigned */
    776  1.1  skrll 	struct dwc2_host_chan *chan = qh->channel;
    777  1.1  skrll 	u16 skip_frames = 0;
    778  1.1  skrll 
    779  1.1  skrll 	switch (chan->ep_type) {
    780  1.1  skrll 	case USB_ENDPOINT_XFER_CONTROL:
    781  1.1  skrll 	case USB_ENDPOINT_XFER_BULK:
    782  1.1  skrll 		dwc2_init_non_isoc_dma_desc(hsotg, qh);
    783  1.1  skrll 		dwc2_hc_start_transfer_ddma(hsotg, chan);
    784  1.1  skrll 		break;
    785  1.1  skrll 	case USB_ENDPOINT_XFER_INT:
    786  1.1  skrll 		dwc2_init_non_isoc_dma_desc(hsotg, qh);
    787  1.1  skrll 		dwc2_update_frame_list(hsotg, qh, 1);
    788  1.1  skrll 		dwc2_hc_start_transfer_ddma(hsotg, chan);
    789  1.1  skrll 		break;
    790  1.1  skrll 	case USB_ENDPOINT_XFER_ISOC:
    791  1.1  skrll 		if (!qh->ntd)
    792  1.1  skrll 			skip_frames = dwc2_recalc_initial_desc_idx(hsotg, qh);
    793  1.1  skrll 		dwc2_init_isoc_dma_desc(hsotg, qh, skip_frames);
    794  1.1  skrll 
    795  1.1  skrll 		if (!chan->xfer_started) {
    796  1.1  skrll 			dwc2_update_frame_list(hsotg, qh, 1);
    797  1.1  skrll 
    798  1.1  skrll 			/*
    799  1.1  skrll 			 * Always set to max, instead of actual size. Otherwise
    800  1.1  skrll 			 * ntd will be changed with channel being enabled. Not
    801  1.1  skrll 			 * recommended.
    802  1.1  skrll 			 */
    803  1.1  skrll 			chan->ntd = dwc2_max_desc_num(qh);
    804  1.1  skrll 
    805  1.1  skrll 			/* Enable channel only once for ISOC */
    806  1.1  skrll 			dwc2_hc_start_transfer_ddma(hsotg, chan);
    807  1.1  skrll 		}
    808  1.1  skrll 
    809  1.1  skrll 		break;
    810  1.1  skrll 	default:
    811  1.1  skrll 		break;
    812  1.1  skrll 	}
    813  1.1  skrll }
    814  1.1  skrll 
    815  1.1  skrll #define DWC2_CMPL_DONE		1
    816  1.1  skrll #define DWC2_CMPL_STOP		2
    817  1.1  skrll 
    818  1.1  skrll static int dwc2_cmpl_host_isoc_dma_desc(struct dwc2_hsotg *hsotg,
    819  1.1  skrll 					struct dwc2_host_chan *chan,
    820  1.1  skrll 					struct dwc2_qtd *qtd,
    821  1.1  skrll 					struct dwc2_qh *qh, u16 idx)
    822  1.1  skrll {
    823  1.1  skrll 	struct dwc2_hcd_dma_desc *dma_desc = &qh->desc_list[idx];
    824  1.1  skrll 	struct dwc2_hcd_iso_packet_desc *frame_desc;
    825  1.1  skrll 	u16 remain = 0;
    826  1.1  skrll 	int rc = 0;
    827  1.1  skrll 
    828  1.1  skrll 	if (!qtd->urb)
    829  1.1  skrll 		return -EINVAL;
    830  1.1  skrll 
    831  1.1  skrll 	frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index_last];
    832  1.2  skrll 	dma_desc->buf = (u32)(DMAADDR(qtd->urb->usbdma, frame_desc->offset));
    833  1.1  skrll 	if (chan->ep_is_in)
    834  1.3  skrll 		remain = (dma_desc->status & HOST_DMA_ISOC_NBYTES_MASK) >>
    835  1.3  skrll 			 HOST_DMA_ISOC_NBYTES_SHIFT;
    836  1.1  skrll 
    837  1.1  skrll 	if ((dma_desc->status & HOST_DMA_STS_MASK) == HOST_DMA_STS_PKTERR) {
    838  1.1  skrll 		/*
    839  1.1  skrll 		 * XactError, or unable to complete all the transactions
    840  1.1  skrll 		 * in the scheduled micro-frame/frame, both indicated by
    841  1.1  skrll 		 * HOST_DMA_STS_PKTERR
    842  1.1  skrll 		 */
    843  1.1  skrll 		qtd->urb->error_count++;
    844  1.1  skrll 		frame_desc->actual_length = qh->n_bytes[idx] - remain;
    845  1.1  skrll 		frame_desc->status = -EPROTO;
    846  1.1  skrll 	} else {
    847  1.1  skrll 		/* Success */
    848  1.1  skrll 		frame_desc->actual_length = qh->n_bytes[idx] - remain;
    849  1.1  skrll 		frame_desc->status = 0;
    850  1.1  skrll 	}
    851  1.1  skrll 
    852  1.1  skrll 	if (++qtd->isoc_frame_index == qtd->urb->packet_count) {
    853  1.1  skrll 		/*
    854  1.1  skrll 		 * urb->status is not used for isoc transfers here. The
    855  1.1  skrll 		 * individual frame_desc status are used instead.
    856  1.1  skrll 		 */
    857  1.1  skrll 		dwc2_host_complete(hsotg, qtd, 0);
    858  1.1  skrll 		dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
    859  1.1  skrll 
    860  1.1  skrll 		/*
    861  1.1  skrll 		 * This check is necessary because urb_dequeue can be called
    862  1.1  skrll 		 * from urb complete callback (sound driver for example). All
    863  1.1  skrll 		 * pending URBs are dequeued there, so no need for further
    864  1.1  skrll 		 * processing.
    865  1.1  skrll 		 */
    866  1.1  skrll 		if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE)
    867  1.1  skrll 			return -1;
    868  1.1  skrll 		rc = DWC2_CMPL_DONE;
    869  1.1  skrll 	}
    870  1.1  skrll 
    871  1.1  skrll 	qh->ntd--;
    872  1.1  skrll 
    873  1.1  skrll 	/* Stop if IOC requested descriptor reached */
    874  1.1  skrll 	if (dma_desc->status & HOST_DMA_IOC)
    875  1.1  skrll 		rc = DWC2_CMPL_STOP;
    876  1.1  skrll 
    877  1.1  skrll 	return rc;
    878  1.1  skrll }
    879  1.1  skrll 
    880  1.1  skrll static void dwc2_complete_isoc_xfer_ddma(struct dwc2_hsotg *hsotg,
    881  1.1  skrll 					 struct dwc2_host_chan *chan,
    882  1.1  skrll 					 enum dwc2_halt_status halt_status)
    883  1.1  skrll {
    884  1.1  skrll 	struct dwc2_hcd_iso_packet_desc *frame_desc;
    885  1.1  skrll 	struct dwc2_qtd *qtd, *qtd_tmp;
    886  1.1  skrll 	struct dwc2_qh *qh;
    887  1.1  skrll 	u16 idx;
    888  1.1  skrll 	int rc;
    889  1.1  skrll 
    890  1.1  skrll 	qh = chan->qh;
    891  1.1  skrll 	idx = qh->td_first;
    892  1.1  skrll 
    893  1.1  skrll 	if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
    894  1.1  skrll 		list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry)
    895  1.1  skrll 			qtd->in_process = 0;
    896  1.1  skrll 		return;
    897  1.1  skrll 	}
    898  1.1  skrll 
    899  1.1  skrll 	if (halt_status == DWC2_HC_XFER_AHB_ERR ||
    900  1.1  skrll 	    halt_status == DWC2_HC_XFER_BABBLE_ERR) {
    901  1.1  skrll 		/*
    902  1.1  skrll 		 * Channel is halted in these error cases, considered as serious
    903  1.1  skrll 		 * issues.
    904  1.1  skrll 		 * Complete all URBs marking all frames as failed, irrespective
    905  1.1  skrll 		 * whether some of the descriptors (frames) succeeded or not.
    906  1.1  skrll 		 * Pass error code to completion routine as well, to update
    907  1.1  skrll 		 * urb->status, some of class drivers might use it to stop
    908  1.1  skrll 		 * queing transfer requests.
    909  1.1  skrll 		 */
    910  1.1  skrll 		int err = halt_status == DWC2_HC_XFER_AHB_ERR ?
    911  1.1  skrll 			  -EIO : -EOVERFLOW;
    912  1.1  skrll 
    913  1.1  skrll 		list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list,
    914  1.1  skrll 					 qtd_list_entry) {
    915  1.1  skrll 			if (qtd->urb) {
    916  1.1  skrll 				for (idx = 0; idx < qtd->urb->packet_count;
    917  1.1  skrll 				     idx++) {
    918  1.1  skrll 					frame_desc = &qtd->urb->iso_descs[idx];
    919  1.1  skrll 					frame_desc->status = err;
    920  1.1  skrll 				}
    921  1.1  skrll 
    922  1.1  skrll 				dwc2_host_complete(hsotg, qtd, err);
    923  1.1  skrll 			}
    924  1.1  skrll 
    925  1.1  skrll 			dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
    926  1.1  skrll 		}
    927  1.1  skrll 
    928  1.1  skrll 		return;
    929  1.1  skrll 	}
    930  1.1  skrll 
    931  1.1  skrll 	list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, qtd_list_entry) {
    932  1.1  skrll 		if (!qtd->in_process)
    933  1.1  skrll 			break;
    934  1.1  skrll 		do {
    935  1.1  skrll 			rc = dwc2_cmpl_host_isoc_dma_desc(hsotg, chan, qtd, qh,
    936  1.1  skrll 							  idx);
    937  1.1  skrll 			if (rc < 0)
    938  1.1  skrll 				return;
    939  1.1  skrll 			idx = dwc2_desclist_idx_inc(idx, qh->interval,
    940  1.1  skrll 						    chan->speed);
    941  1.1  skrll 			if (rc == DWC2_CMPL_STOP)
    942  1.1  skrll 				goto stop_scan;
    943  1.1  skrll 			if (rc == DWC2_CMPL_DONE)
    944  1.1  skrll 				break;
    945  1.1  skrll 		} while (idx != qh->td_first);
    946  1.1  skrll 	}
    947  1.1  skrll 
    948  1.1  skrll stop_scan:
    949  1.1  skrll 	qh->td_first = idx;
    950  1.1  skrll }
    951  1.1  skrll 
    952  1.1  skrll static int dwc2_update_non_isoc_urb_state_ddma(struct dwc2_hsotg *hsotg,
    953  1.1  skrll 					struct dwc2_host_chan *chan,
    954  1.1  skrll 					struct dwc2_qtd *qtd,
    955  1.1  skrll 					struct dwc2_hcd_dma_desc *dma_desc,
    956  1.1  skrll 					enum dwc2_halt_status halt_status,
    957  1.1  skrll 					u32 n_bytes, int *xfer_done)
    958  1.1  skrll {
    959  1.1  skrll 	struct dwc2_hcd_urb *urb = qtd->urb;
    960  1.1  skrll 	u16 remain = 0;
    961  1.1  skrll 
    962  1.1  skrll 	if (chan->ep_is_in)
    963  1.3  skrll 		remain = (dma_desc->status & HOST_DMA_NBYTES_MASK) >>
    964  1.3  skrll 			 HOST_DMA_NBYTES_SHIFT;
    965  1.1  skrll 
    966  1.1  skrll 	dev_vdbg(hsotg->dev, "remain=%d dwc2_urb=%p\n", remain, urb);
    967  1.1  skrll 
    968  1.1  skrll 	if (halt_status == DWC2_HC_XFER_AHB_ERR) {
    969  1.1  skrll 		dev_err(hsotg->dev, "EIO\n");
    970  1.1  skrll 		urb->status = -EIO;
    971  1.1  skrll 		return 1;
    972  1.1  skrll 	}
    973  1.1  skrll 
    974  1.1  skrll 	if ((dma_desc->status & HOST_DMA_STS_MASK) == HOST_DMA_STS_PKTERR) {
    975  1.1  skrll 		switch (halt_status) {
    976  1.1  skrll 		case DWC2_HC_XFER_STALL:
    977  1.1  skrll 			dev_vdbg(hsotg->dev, "Stall\n");
    978  1.1  skrll 			urb->status = -EPIPE;
    979  1.1  skrll 			break;
    980  1.1  skrll 		case DWC2_HC_XFER_BABBLE_ERR:
    981  1.1  skrll 			dev_err(hsotg->dev, "Babble\n");
    982  1.1  skrll 			urb->status = -EOVERFLOW;
    983  1.1  skrll 			break;
    984  1.1  skrll 		case DWC2_HC_XFER_XACT_ERR:
    985  1.1  skrll 			dev_err(hsotg->dev, "XactErr\n");
    986  1.1  skrll 			urb->status = -EPROTO;
    987  1.1  skrll 			break;
    988  1.1  skrll 		default:
    989  1.1  skrll 			dev_err(hsotg->dev,
    990  1.1  skrll 				"%s: Unhandled descriptor error status (%d)\n",
    991  1.1  skrll 				__func__, halt_status);
    992  1.1  skrll 			break;
    993  1.1  skrll 		}
    994  1.1  skrll 		return 1;
    995  1.1  skrll 	}
    996  1.1  skrll 
    997  1.1  skrll 	if (dma_desc->status & HOST_DMA_A) {
    998  1.1  skrll 		dev_vdbg(hsotg->dev,
    999  1.1  skrll 			 "Active descriptor encountered on channel %d\n",
   1000  1.1  skrll 			 chan->hc_num);
   1001  1.1  skrll 		return 0;
   1002  1.1  skrll 	}
   1003  1.1  skrll 
   1004  1.1  skrll 	if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL) {
   1005  1.1  skrll 		if (qtd->control_phase == DWC2_CONTROL_DATA) {
   1006  1.1  skrll 			urb->actual_length += n_bytes - remain;
   1007  1.1  skrll 			if (remain || urb->actual_length >= urb->length) {
   1008  1.1  skrll 				/*
   1009  1.1  skrll 				 * For Control Data stage do not set urb->status
   1010  1.1  skrll 				 * to 0, to prevent URB callback. Set it when
   1011  1.1  skrll 				 * Status phase is done. See below.
   1012  1.1  skrll 				 */
   1013  1.1  skrll 				*xfer_done = 1;
   1014  1.1  skrll 			}
   1015  1.1  skrll 		} else if (qtd->control_phase == DWC2_CONTROL_STATUS) {
   1016  1.1  skrll 			urb->status = 0;
   1017  1.1  skrll 			*xfer_done = 1;
   1018  1.1  skrll 		}
   1019  1.1  skrll 		/* No handling for SETUP stage */
   1020  1.1  skrll 	} else {
   1021  1.1  skrll 		/* BULK and INTR */
   1022  1.1  skrll 		urb->actual_length += n_bytes - remain;
   1023  1.1  skrll 		dev_vdbg(hsotg->dev, "length=%d actual=%d\n", urb->length,
   1024  1.1  skrll 			 urb->actual_length);
   1025  1.1  skrll 		if (remain || urb->actual_length >= urb->length) {
   1026  1.1  skrll 			urb->status = 0;
   1027  1.1  skrll 			*xfer_done = 1;
   1028  1.1  skrll 		}
   1029  1.1  skrll 	}
   1030  1.1  skrll 
   1031  1.1  skrll 	return 0;
   1032  1.1  skrll }
   1033  1.1  skrll 
   1034  1.1  skrll static int dwc2_process_non_isoc_desc(struct dwc2_hsotg *hsotg,
   1035  1.1  skrll 				      struct dwc2_host_chan *chan,
   1036  1.1  skrll 				      int chnum, struct dwc2_qtd *qtd,
   1037  1.1  skrll 				      int desc_num,
   1038  1.1  skrll 				      enum dwc2_halt_status halt_status,
   1039  1.1  skrll 				      int *xfer_done)
   1040  1.1  skrll {
   1041  1.1  skrll 	struct dwc2_qh *qh = chan->qh;
   1042  1.1  skrll 	struct dwc2_hcd_urb *urb = qtd->urb;
   1043  1.1  skrll 	struct dwc2_hcd_dma_desc *dma_desc;
   1044  1.1  skrll 	u32 n_bytes;
   1045  1.1  skrll 	int failed;
   1046  1.1  skrll 
   1047  1.1  skrll 	dev_vdbg(hsotg->dev, "%s()\n", __func__);
   1048  1.1  skrll 
   1049  1.1  skrll 	if (!urb)
   1050  1.1  skrll 		return -EINVAL;
   1051  1.1  skrll 
   1052  1.1  skrll 	dma_desc = &qh->desc_list[desc_num];
   1053  1.1  skrll 	n_bytes = qh->n_bytes[desc_num];
   1054  1.1  skrll 	dev_vdbg(hsotg->dev,
   1055  1.1  skrll 		 "qtd=%p dwc2_urb=%p desc_num=%d desc=%p n_bytes=%d\n",
   1056  1.1  skrll 		 qtd, urb, desc_num, dma_desc, n_bytes);
   1057  1.1  skrll 	failed = dwc2_update_non_isoc_urb_state_ddma(hsotg, chan, qtd, dma_desc,
   1058  1.1  skrll 						     halt_status, n_bytes,
   1059  1.1  skrll 						     xfer_done);
   1060  1.1  skrll 	if (failed || (*xfer_done && urb->status != -EINPROGRESS)) {
   1061  1.1  skrll 		dwc2_host_complete(hsotg, qtd, urb->status);
   1062  1.1  skrll 		dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
   1063  1.1  skrll 		dev_vdbg(hsotg->dev, "failed=%1x xfer_done=%1x status=%08x\n",
   1064  1.1  skrll 			 failed, *xfer_done, urb->status);
   1065  1.1  skrll 		return failed;
   1066  1.1  skrll 	}
   1067  1.1  skrll 
   1068  1.1  skrll 	if (qh->ep_type == USB_ENDPOINT_XFER_CONTROL) {
   1069  1.1  skrll 		switch (qtd->control_phase) {
   1070  1.1  skrll 		case DWC2_CONTROL_SETUP:
   1071  1.1  skrll 			if (urb->length > 0)
   1072  1.1  skrll 				qtd->control_phase = DWC2_CONTROL_DATA;
   1073  1.1  skrll 			else
   1074  1.1  skrll 				qtd->control_phase = DWC2_CONTROL_STATUS;
   1075  1.1  skrll 			dev_vdbg(hsotg->dev,
   1076  1.1  skrll 				 "  Control setup transaction done\n");
   1077  1.1  skrll 			break;
   1078  1.1  skrll 		case DWC2_CONTROL_DATA:
   1079  1.1  skrll 			if (*xfer_done) {
   1080  1.1  skrll 				qtd->control_phase = DWC2_CONTROL_STATUS;
   1081  1.1  skrll 				dev_vdbg(hsotg->dev,
   1082  1.1  skrll 					 "  Control data transfer done\n");
   1083  1.1  skrll 			} else if (desc_num + 1 == qtd->n_desc) {
   1084  1.1  skrll 				/*
   1085  1.1  skrll 				 * Last descriptor for Control data stage which
   1086  1.1  skrll 				 * is not completed yet
   1087  1.1  skrll 				 */
   1088  1.1  skrll 				dwc2_hcd_save_data_toggle(hsotg, chan, chnum,
   1089  1.1  skrll 							  qtd);
   1090  1.1  skrll 			}
   1091  1.1  skrll 			break;
   1092  1.1  skrll 		default:
   1093  1.1  skrll 			break;
   1094  1.1  skrll 		}
   1095  1.1  skrll 	}
   1096  1.1  skrll 
   1097  1.1  skrll 	return 0;
   1098  1.1  skrll }
   1099  1.1  skrll 
   1100  1.1  skrll static void dwc2_complete_non_isoc_xfer_ddma(struct dwc2_hsotg *hsotg,
   1101  1.1  skrll 					     struct dwc2_host_chan *chan,
   1102  1.1  skrll 					     int chnum,
   1103  1.1  skrll 					     enum dwc2_halt_status halt_status)
   1104  1.1  skrll {
   1105  1.1  skrll 	struct list_head *qtd_item, *qtd_tmp;
   1106  1.1  skrll 	struct dwc2_qh *qh = chan->qh;
   1107  1.1  skrll 	struct dwc2_qtd *qtd = NULL;
   1108  1.1  skrll 	int xfer_done;
   1109  1.1  skrll 	int desc_num = 0;
   1110  1.1  skrll 
   1111  1.1  skrll 	if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
   1112  1.1  skrll 		list_for_each_entry(qtd, &qh->qtd_list, qtd_list_entry)
   1113  1.1  skrll 			qtd->in_process = 0;
   1114  1.1  skrll 		return;
   1115  1.1  skrll 	}
   1116  1.1  skrll 
   1117  1.1  skrll 	list_for_each_safe(qtd_item, qtd_tmp, &qh->qtd_list) {
   1118  1.1  skrll 		int i;
   1119  1.1  skrll 
   1120  1.1  skrll 		qtd = list_entry(qtd_item, struct dwc2_qtd, qtd_list_entry);
   1121  1.1  skrll 		xfer_done = 0;
   1122  1.1  skrll 
   1123  1.1  skrll 		for (i = 0; i < qtd->n_desc; i++) {
   1124  1.1  skrll 			if (dwc2_process_non_isoc_desc(hsotg, chan, chnum, qtd,
   1125  1.1  skrll 						       desc_num, halt_status,
   1126  1.6  skrll 						       &xfer_done)) {
   1127  1.6  skrll 				qtd = NULL;
   1128  1.1  skrll 				break;
   1129  1.6  skrll 			}
   1130  1.1  skrll 			desc_num++;
   1131  1.1  skrll 		}
   1132  1.1  skrll 	}
   1133  1.1  skrll 
   1134  1.1  skrll 	if (qh->ep_type != USB_ENDPOINT_XFER_CONTROL) {
   1135  1.1  skrll 		/*
   1136  1.1  skrll 		 * Resetting the data toggle for bulk and interrupt endpoints
   1137  1.1  skrll 		 * in case of stall. See handle_hc_stall_intr().
   1138  1.1  skrll 		 */
   1139  1.1  skrll 		if (halt_status == DWC2_HC_XFER_STALL)
   1140  1.1  skrll 			qh->data_toggle = DWC2_HC_PID_DATA0;
   1141  1.1  skrll 		else if (qtd)
   1142  1.1  skrll 			dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
   1143  1.1  skrll 	}
   1144  1.1  skrll 
   1145  1.1  skrll 	if (halt_status == DWC2_HC_XFER_COMPLETE) {
   1146  1.1  skrll 		if (chan->hcint & HCINTMSK_NYET) {
   1147  1.1  skrll 			/*
   1148  1.1  skrll 			 * Got a NYET on the last transaction of the transfer.
   1149  1.1  skrll 			 * It means that the endpoint should be in the PING
   1150  1.1  skrll 			 * state at the beginning of the next transfer.
   1151  1.1  skrll 			 */
   1152  1.1  skrll 			qh->ping_state = 1;
   1153  1.1  skrll 		}
   1154  1.1  skrll 	}
   1155  1.1  skrll }
   1156  1.1  skrll 
   1157  1.1  skrll /**
   1158  1.1  skrll  * dwc2_hcd_complete_xfer_ddma() - Scans the descriptor list, updates URB's
   1159  1.1  skrll  * status and calls completion routine for the URB if it's done. Called from
   1160  1.1  skrll  * interrupt handlers.
   1161  1.1  skrll  *
   1162  1.1  skrll  * @hsotg:       The HCD state structure for the DWC OTG controller
   1163  1.1  skrll  * @chan:        Host channel the transfer is completed on
   1164  1.1  skrll  * @chnum:       Index of Host channel registers
   1165  1.1  skrll  * @halt_status: Reason the channel is being halted or just XferComplete
   1166  1.1  skrll  *               for isochronous transfers
   1167  1.1  skrll  *
   1168  1.1  skrll  * Releases the channel to be used by other transfers.
   1169  1.1  skrll  * In case of Isochronous endpoint the channel is not halted until the end of
   1170  1.1  skrll  * the session, i.e. QTD list is empty.
   1171  1.1  skrll  * If periodic channel released the FrameList is updated accordingly.
   1172  1.1  skrll  * Calls transaction selection routines to activate pending transfers.
   1173  1.1  skrll  */
   1174  1.1  skrll void dwc2_hcd_complete_xfer_ddma(struct dwc2_hsotg *hsotg,
   1175  1.1  skrll 				 struct dwc2_host_chan *chan, int chnum,
   1176  1.1  skrll 				 enum dwc2_halt_status halt_status)
   1177  1.1  skrll {
   1178  1.1  skrll 	struct dwc2_qh *qh = chan->qh;
   1179  1.1  skrll 	int continue_isoc_xfer = 0;
   1180  1.1  skrll 	enum dwc2_transaction_type tr_type;
   1181  1.1  skrll 
   1182  1.1  skrll 	if (chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
   1183  1.1  skrll 		dwc2_complete_isoc_xfer_ddma(hsotg, chan, halt_status);
   1184  1.1  skrll 
   1185  1.1  skrll 		/* Release the channel if halted or session completed */
   1186  1.1  skrll 		if (halt_status != DWC2_HC_XFER_COMPLETE ||
   1187  1.1  skrll 		    list_empty(&qh->qtd_list)) {
   1188  1.1  skrll 			/* Halt the channel if session completed */
   1189  1.1  skrll 			if (halt_status == DWC2_HC_XFER_COMPLETE)
   1190  1.1  skrll 				dwc2_hc_halt(hsotg, chan, halt_status);
   1191  1.1  skrll 			dwc2_release_channel_ddma(hsotg, qh);
   1192  1.1  skrll 			dwc2_hcd_qh_unlink(hsotg, qh);
   1193  1.1  skrll 		} else {
   1194  1.1  skrll 			/* Keep in assigned schedule to continue transfer */
   1195  1.1  skrll 			list_move(&qh->qh_list_entry,
   1196  1.1  skrll 				  &hsotg->periodic_sched_assigned);
   1197  1.1  skrll 			continue_isoc_xfer = 1;
   1198  1.1  skrll 		}
   1199  1.1  skrll 		/*
   1200  1.1  skrll 		 * Todo: Consider the case when period exceeds FrameList size.
   1201  1.1  skrll 		 * Frame Rollover interrupt should be used.
   1202  1.1  skrll 		 */
   1203  1.1  skrll 	} else {
   1204  1.1  skrll 		/*
   1205  1.1  skrll 		 * Scan descriptor list to complete the URB(s), then release
   1206  1.1  skrll 		 * the channel
   1207  1.1  skrll 		 */
   1208  1.1  skrll 		dwc2_complete_non_isoc_xfer_ddma(hsotg, chan, chnum,
   1209  1.1  skrll 						 halt_status);
   1210  1.1  skrll 		dwc2_release_channel_ddma(hsotg, qh);
   1211  1.1  skrll 		dwc2_hcd_qh_unlink(hsotg, qh);
   1212  1.1  skrll 
   1213  1.1  skrll 		if (!list_empty(&qh->qtd_list)) {
   1214  1.1  skrll 			/*
   1215  1.1  skrll 			 * Add back to inactive non-periodic schedule on normal
   1216  1.1  skrll 			 * completion
   1217  1.1  skrll 			 */
   1218  1.1  skrll 			dwc2_hcd_qh_add(hsotg, qh);
   1219  1.1  skrll 		}
   1220  1.1  skrll 	}
   1221  1.1  skrll 
   1222  1.1  skrll 	tr_type = dwc2_hcd_select_transactions(hsotg);
   1223  1.1  skrll 	if (tr_type != DWC2_TRANSACTION_NONE || continue_isoc_xfer) {
   1224  1.1  skrll 		if (continue_isoc_xfer) {
   1225  1.1  skrll 			if (tr_type == DWC2_TRANSACTION_NONE)
   1226  1.1  skrll 				tr_type = DWC2_TRANSACTION_PERIODIC;
   1227  1.1  skrll 			else if (tr_type == DWC2_TRANSACTION_NON_PERIODIC)
   1228  1.1  skrll 				tr_type = DWC2_TRANSACTION_ALL;
   1229  1.1  skrll 		}
   1230  1.1  skrll 		dwc2_hcd_queue_transactions(hsotg, tr_type);
   1231  1.1  skrll 	}
   1232  1.1  skrll }
   1233