1 1.1 skrll /* $NetBSD: dwc2_hw.h,v 1.4 2016/02/14 10:53:30 skrll Exp $ */ 2 1.1 skrll 3 1.1 skrll /* 4 1.1 skrll * hw.h - DesignWare HS OTG Controller hardware definitions 5 1.1 skrll * 6 1.1 skrll * Copyright 2004-2013 Synopsys, Inc. 7 1.1 skrll * 8 1.1 skrll * Redistribution and use in source and binary forms, with or without 9 1.1 skrll * modification, are permitted provided that the following conditions 10 1.1 skrll * are met: 11 1.1 skrll * 1. Redistributions of source code must retain the above copyright 12 1.1 skrll * notice, this list of conditions, and the following disclaimer, 13 1.1 skrll * without modification. 14 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 skrll * notice, this list of conditions and the following disclaimer in the 16 1.1 skrll * documentation and/or other materials provided with the distribution. 17 1.1 skrll * 3. The names of the above-listed copyright holders may not be used 18 1.1 skrll * to endorse or promote products derived from this software without 19 1.1 skrll * specific prior written permission. 20 1.1 skrll * 21 1.1 skrll * ALTERNATIVELY, this software may be distributed under the terms of the 22 1.1 skrll * GNU General Public License ("GPL") as published by the Free Software 23 1.1 skrll * Foundation; either version 2 of the License, or (at your option) any 24 1.1 skrll * later version. 25 1.1 skrll * 26 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 27 1.1 skrll * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 28 1.1 skrll * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 29 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 30 1.1 skrll * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 31 1.1 skrll * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 32 1.1 skrll * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 33 1.1 skrll * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 34 1.1 skrll * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 35 1.1 skrll * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 36 1.1 skrll * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 37 1.1 skrll */ 38 1.1 skrll 39 1.1 skrll #ifndef __DWC2_HW_H__ 40 1.1 skrll #define __DWC2_HW_H__ 41 1.1 skrll 42 1.1 skrll #define HSOTG_REG(x) (x) 43 1.1 skrll 44 1.1 skrll #define GOTGCTL HSOTG_REG(0x000) 45 1.1 skrll #define GOTGCTL_CHIRPEN (1 << 27) 46 1.1 skrll #define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22) 47 1.1 skrll #define GOTGCTL_MULT_VALID_BC_SHIFT 22 48 1.1 skrll #define GOTGCTL_OTGVER (1 << 20) 49 1.1 skrll #define GOTGCTL_BSESVLD (1 << 19) 50 1.1 skrll #define GOTGCTL_ASESVLD (1 << 18) 51 1.1 skrll #define GOTGCTL_DBNC_SHORT (1 << 17) 52 1.1 skrll #define GOTGCTL_CONID_B (1 << 16) 53 1.1 skrll #define GOTGCTL_DEVHNPEN (1 << 11) 54 1.1 skrll #define GOTGCTL_HSTSETHNPEN (1 << 10) 55 1.1 skrll #define GOTGCTL_HNPREQ (1 << 9) 56 1.1 skrll #define GOTGCTL_HSTNEGSCS (1 << 8) 57 1.1 skrll #define GOTGCTL_SESREQ (1 << 1) 58 1.1 skrll #define GOTGCTL_SESREQSCS (1 << 0) 59 1.1 skrll 60 1.1 skrll #define GOTGINT HSOTG_REG(0x004) 61 1.1 skrll #define GOTGINT_DBNCE_DONE (1 << 19) 62 1.1 skrll #define GOTGINT_A_DEV_TOUT_CHG (1 << 18) 63 1.1 skrll #define GOTGINT_HST_NEG_DET (1 << 17) 64 1.1 skrll #define GOTGINT_HST_NEG_SUC_STS_CHNG (1 << 9) 65 1.1 skrll #define GOTGINT_SES_REQ_SUC_STS_CHNG (1 << 8) 66 1.1 skrll #define GOTGINT_SES_END_DET (1 << 2) 67 1.1 skrll 68 1.1 skrll #define GAHBCFG HSOTG_REG(0x008) 69 1.1 skrll #define GAHBCFG_AHB_SINGLE (1 << 23) 70 1.1 skrll #define GAHBCFG_NOTI_ALL_DMA_WRIT (1 << 22) 71 1.1 skrll #define GAHBCFG_REM_MEM_SUPP (1 << 21) 72 1.1 skrll #define GAHBCFG_P_TXF_EMP_LVL (1 << 8) 73 1.1 skrll #define GAHBCFG_NP_TXF_EMP_LVL (1 << 7) 74 1.1 skrll #define GAHBCFG_DMA_EN (1 << 5) 75 1.1 skrll #define GAHBCFG_HBSTLEN_MASK (0xf << 1) 76 1.1 skrll #define GAHBCFG_HBSTLEN_SHIFT 1 77 1.2 skrll #define GAHBCFG_HBSTLEN_SINGLE 0 78 1.2 skrll #define GAHBCFG_HBSTLEN_INCR 1 79 1.2 skrll #define GAHBCFG_HBSTLEN_INCR4 3 80 1.2 skrll #define GAHBCFG_HBSTLEN_INCR8 5 81 1.2 skrll #define GAHBCFG_HBSTLEN_INCR16 7 82 1.1 skrll #define GAHBCFG_GLBL_INTR_EN (1 << 0) 83 1.1 skrll #define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \ 84 1.1 skrll GAHBCFG_NP_TXF_EMP_LVL | \ 85 1.1 skrll GAHBCFG_DMA_EN | \ 86 1.1 skrll GAHBCFG_GLBL_INTR_EN) 87 1.1 skrll 88 1.1 skrll #define GUSBCFG HSOTG_REG(0x00C) 89 1.1 skrll #define GUSBCFG_FORCEDEVMODE (1 << 30) 90 1.1 skrll #define GUSBCFG_FORCEHOSTMODE (1 << 29) 91 1.1 skrll #define GUSBCFG_TXENDDELAY (1 << 28) 92 1.1 skrll #define GUSBCFG_ICTRAFFICPULLREMOVE (1 << 27) 93 1.1 skrll #define GUSBCFG_ICUSBCAP (1 << 26) 94 1.1 skrll #define GUSBCFG_ULPI_INT_PROT_DIS (1 << 25) 95 1.1 skrll #define GUSBCFG_INDICATORPASSTHROUGH (1 << 24) 96 1.1 skrll #define GUSBCFG_INDICATORCOMPLEMENT (1 << 23) 97 1.1 skrll #define GUSBCFG_TERMSELDLPULSE (1 << 22) 98 1.1 skrll #define GUSBCFG_ULPI_INT_VBUS_IND (1 << 21) 99 1.1 skrll #define GUSBCFG_ULPI_EXT_VBUS_DRV (1 << 20) 100 1.1 skrll #define GUSBCFG_ULPI_CLK_SUSP_M (1 << 19) 101 1.1 skrll #define GUSBCFG_ULPI_AUTO_RES (1 << 18) 102 1.1 skrll #define GUSBCFG_ULPI_FS_LS (1 << 17) 103 1.1 skrll #define GUSBCFG_OTG_UTMI_FS_SEL (1 << 16) 104 1.1 skrll #define GUSBCFG_PHY_LP_CLK_SEL (1 << 15) 105 1.1 skrll #define GUSBCFG_USBTRDTIM_MASK (0xf << 10) 106 1.1 skrll #define GUSBCFG_USBTRDTIM_SHIFT 10 107 1.1 skrll #define GUSBCFG_HNPCAP (1 << 9) 108 1.1 skrll #define GUSBCFG_SRPCAP (1 << 8) 109 1.1 skrll #define GUSBCFG_DDRSEL (1 << 7) 110 1.1 skrll #define GUSBCFG_PHYSEL (1 << 6) 111 1.1 skrll #define GUSBCFG_FSINTF (1 << 5) 112 1.1 skrll #define GUSBCFG_ULPI_UTMI_SEL (1 << 4) 113 1.1 skrll #define GUSBCFG_PHYIF16 (1 << 3) 114 1.3 skrll #define GUSBCFG_PHYIF8 (0 << 3) 115 1.1 skrll #define GUSBCFG_TOUTCAL_MASK (0x7 << 0) 116 1.1 skrll #define GUSBCFG_TOUTCAL_SHIFT 0 117 1.1 skrll #define GUSBCFG_TOUTCAL_LIMIT 0x7 118 1.1 skrll #define GUSBCFG_TOUTCAL(_x) ((_x) << 0) 119 1.1 skrll 120 1.1 skrll #define GRSTCTL HSOTG_REG(0x010) 121 1.1 skrll #define GRSTCTL_AHBIDLE (1 << 31) 122 1.1 skrll #define GRSTCTL_DMAREQ (1 << 30) 123 1.1 skrll #define GRSTCTL_TXFNUM_MASK (0x1f << 6) 124 1.1 skrll #define GRSTCTL_TXFNUM_SHIFT 6 125 1.1 skrll #define GRSTCTL_TXFNUM_LIMIT 0x1f 126 1.1 skrll #define GRSTCTL_TXFNUM(_x) ((_x) << 6) 127 1.1 skrll #define GRSTCTL_TXFFLSH (1 << 5) 128 1.1 skrll #define GRSTCTL_RXFFLSH (1 << 4) 129 1.1 skrll #define GRSTCTL_IN_TKNQ_FLSH (1 << 3) 130 1.1 skrll #define GRSTCTL_FRMCNTRRST (1 << 2) 131 1.1 skrll #define GRSTCTL_HSFTRST (1 << 1) 132 1.1 skrll #define GRSTCTL_CSFTRST (1 << 0) 133 1.1 skrll 134 1.1 skrll #define GINTSTS HSOTG_REG(0x014) 135 1.1 skrll #define GINTMSK HSOTG_REG(0x018) 136 1.1 skrll #define GINTSTS_WKUPINT (1 << 31) 137 1.1 skrll #define GINTSTS_SESSREQINT (1 << 30) 138 1.1 skrll #define GINTSTS_DISCONNINT (1 << 29) 139 1.1 skrll #define GINTSTS_CONIDSTSCHNG (1 << 28) 140 1.1 skrll #define GINTSTS_LPMTRANRCVD (1 << 27) 141 1.1 skrll #define GINTSTS_PTXFEMP (1 << 26) 142 1.1 skrll #define GINTSTS_HCHINT (1 << 25) 143 1.1 skrll #define GINTSTS_PRTINT (1 << 24) 144 1.1 skrll #define GINTSTS_RESETDET (1 << 23) 145 1.1 skrll #define GINTSTS_FET_SUSP (1 << 22) 146 1.1 skrll #define GINTSTS_INCOMPL_IP (1 << 21) 147 1.4 skrll #define GINTSTS_INCOMPL_SOOUT (1 << 21) 148 1.1 skrll #define GINTSTS_INCOMPL_SOIN (1 << 20) 149 1.1 skrll #define GINTSTS_OEPINT (1 << 19) 150 1.1 skrll #define GINTSTS_IEPINT (1 << 18) 151 1.1 skrll #define GINTSTS_EPMIS (1 << 17) 152 1.1 skrll #define GINTSTS_RESTOREDONE (1 << 16) 153 1.1 skrll #define GINTSTS_EOPF (1 << 15) 154 1.1 skrll #define GINTSTS_ISOUTDROP (1 << 14) 155 1.1 skrll #define GINTSTS_ENUMDONE (1 << 13) 156 1.1 skrll #define GINTSTS_USBRST (1 << 12) 157 1.1 skrll #define GINTSTS_USBSUSP (1 << 11) 158 1.1 skrll #define GINTSTS_ERLYSUSP (1 << 10) 159 1.1 skrll #define GINTSTS_I2CINT (1 << 9) 160 1.1 skrll #define GINTSTS_ULPI_CK_INT (1 << 8) 161 1.1 skrll #define GINTSTS_GOUTNAKEFF (1 << 7) 162 1.1 skrll #define GINTSTS_GINNAKEFF (1 << 6) 163 1.1 skrll #define GINTSTS_NPTXFEMP (1 << 5) 164 1.1 skrll #define GINTSTS_RXFLVL (1 << 4) 165 1.1 skrll #define GINTSTS_SOF (1 << 3) 166 1.1 skrll #define GINTSTS_OTGINT (1 << 2) 167 1.1 skrll #define GINTSTS_MODEMIS (1 << 1) 168 1.1 skrll #define GINTSTS_CURMODE_HOST (1 << 0) 169 1.1 skrll 170 1.1 skrll #define GRXSTSR HSOTG_REG(0x01C) 171 1.1 skrll #define GRXSTSP HSOTG_REG(0x020) 172 1.1 skrll #define GRXSTS_FN_MASK (0x7f << 25) 173 1.1 skrll #define GRXSTS_FN_SHIFT 25 174 1.1 skrll #define GRXSTS_PKTSTS_MASK (0xf << 17) 175 1.1 skrll #define GRXSTS_PKTSTS_SHIFT 17 176 1.2 skrll #define GRXSTS_PKTSTS_GLOBALOUTNAK 1 177 1.2 skrll #define GRXSTS_PKTSTS_OUTRX 2 178 1.2 skrll #define GRXSTS_PKTSTS_HCHIN 2 179 1.2 skrll #define GRXSTS_PKTSTS_OUTDONE 3 180 1.2 skrll #define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3 181 1.2 skrll #define GRXSTS_PKTSTS_SETUPDONE 4 182 1.2 skrll #define GRXSTS_PKTSTS_DATATOGGLEERR 5 183 1.2 skrll #define GRXSTS_PKTSTS_SETUPRX 6 184 1.2 skrll #define GRXSTS_PKTSTS_HCHHALTED 7 185 1.1 skrll #define GRXSTS_HCHNUM_MASK (0xf << 0) 186 1.1 skrll #define GRXSTS_HCHNUM_SHIFT 0 187 1.1 skrll #define GRXSTS_DPID_MASK (0x3 << 15) 188 1.1 skrll #define GRXSTS_DPID_SHIFT 15 189 1.1 skrll #define GRXSTS_BYTECNT_MASK (0x7ff << 4) 190 1.1 skrll #define GRXSTS_BYTECNT_SHIFT 4 191 1.1 skrll #define GRXSTS_EPNUM_MASK (0xf << 0) 192 1.1 skrll #define GRXSTS_EPNUM_SHIFT 0 193 1.1 skrll 194 1.1 skrll #define GRXFSIZ HSOTG_REG(0x024) 195 1.2 skrll #define GRXFSIZ_DEPTH_MASK (0xffff << 0) 196 1.2 skrll #define GRXFSIZ_DEPTH_SHIFT 0 197 1.1 skrll 198 1.1 skrll #define GNPTXFSIZ HSOTG_REG(0x028) 199 1.2 skrll /* Use FIFOSIZE_* constants to access this register */ 200 1.1 skrll 201 1.1 skrll #define GNPTXSTS HSOTG_REG(0x02C) 202 1.1 skrll #define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24) 203 1.1 skrll #define GNPTXSTS_NP_TXQ_TOP_SHIFT 24 204 1.1 skrll #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16) 205 1.1 skrll #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16 206 1.1 skrll #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff) 207 1.1 skrll #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0) 208 1.1 skrll #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0 209 1.1 skrll #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff) 210 1.1 skrll 211 1.1 skrll #define GI2CCTL HSOTG_REG(0x0030) 212 1.1 skrll #define GI2CCTL_BSYDNE (1 << 31) 213 1.1 skrll #define GI2CCTL_RW (1 << 30) 214 1.1 skrll #define GI2CCTL_I2CDATSE0 (1 << 28) 215 1.1 skrll #define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26) 216 1.1 skrll #define GI2CCTL_I2CDEVADDR_SHIFT 26 217 1.1 skrll #define GI2CCTL_I2CSUSPCTL (1 << 25) 218 1.1 skrll #define GI2CCTL_ACK (1 << 24) 219 1.1 skrll #define GI2CCTL_I2CEN (1 << 23) 220 1.1 skrll #define GI2CCTL_ADDR_MASK (0x7f << 16) 221 1.1 skrll #define GI2CCTL_ADDR_SHIFT 16 222 1.1 skrll #define GI2CCTL_REGADDR_MASK (0xff << 8) 223 1.1 skrll #define GI2CCTL_REGADDR_SHIFT 8 224 1.1 skrll #define GI2CCTL_RWDATA_MASK (0xff << 0) 225 1.1 skrll #define GI2CCTL_RWDATA_SHIFT 0 226 1.1 skrll 227 1.1 skrll #define GPVNDCTL HSOTG_REG(0x0034) 228 1.1 skrll #define GGPIO HSOTG_REG(0x0038) 229 1.1 skrll #define GUID HSOTG_REG(0x003c) 230 1.1 skrll #define GSNPSID HSOTG_REG(0x0040) 231 1.1 skrll #define GHWCFG1 HSOTG_REG(0x0044) 232 1.1 skrll 233 1.1 skrll #define GHWCFG2 HSOTG_REG(0x0048) 234 1.1 skrll #define GHWCFG2_OTG_ENABLE_IC_USB (1 << 31) 235 1.1 skrll #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26) 236 1.1 skrll #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26 237 1.1 skrll #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24) 238 1.1 skrll #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24 239 1.1 skrll #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22) 240 1.1 skrll #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22 241 1.1 skrll #define GHWCFG2_MULTI_PROC_INT (1 << 20) 242 1.1 skrll #define GHWCFG2_DYNAMIC_FIFO (1 << 19) 243 1.1 skrll #define GHWCFG2_PERIO_EP_SUPPORTED (1 << 18) 244 1.1 skrll #define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14) 245 1.1 skrll #define GHWCFG2_NUM_HOST_CHAN_SHIFT 14 246 1.1 skrll #define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10) 247 1.1 skrll #define GHWCFG2_NUM_DEV_EP_SHIFT 10 248 1.1 skrll #define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8) 249 1.1 skrll #define GHWCFG2_FS_PHY_TYPE_SHIFT 8 250 1.2 skrll #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0 251 1.2 skrll #define GHWCFG2_FS_PHY_TYPE_DEDICATED 1 252 1.2 skrll #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2 253 1.2 skrll #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3 254 1.1 skrll #define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6) 255 1.1 skrll #define GHWCFG2_HS_PHY_TYPE_SHIFT 6 256 1.2 skrll #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0 257 1.2 skrll #define GHWCFG2_HS_PHY_TYPE_UTMI 1 258 1.2 skrll #define GHWCFG2_HS_PHY_TYPE_ULPI 2 259 1.2 skrll #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3 260 1.1 skrll #define GHWCFG2_POINT2POINT (1 << 5) 261 1.1 skrll #define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3) 262 1.1 skrll #define GHWCFG2_ARCHITECTURE_SHIFT 3 263 1.2 skrll #define GHWCFG2_SLAVE_ONLY_ARCH 0 264 1.2 skrll #define GHWCFG2_EXT_DMA_ARCH 1 265 1.2 skrll #define GHWCFG2_INT_DMA_ARCH 2 266 1.1 skrll #define GHWCFG2_OP_MODE_MASK (0x7 << 0) 267 1.1 skrll #define GHWCFG2_OP_MODE_SHIFT 0 268 1.2 skrll #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0 269 1.2 skrll #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1 270 1.2 skrll #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2 271 1.2 skrll #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3 272 1.2 skrll #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4 273 1.2 skrll #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5 274 1.2 skrll #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6 275 1.2 skrll #define GHWCFG2_OP_MODE_UNDEFINED 7 276 1.1 skrll 277 1.1 skrll #define GHWCFG3 HSOTG_REG(0x004c) 278 1.1 skrll #define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16) 279 1.1 skrll #define GHWCFG3_DFIFO_DEPTH_SHIFT 16 280 1.1 skrll #define GHWCFG3_OTG_LPM_EN (1 << 15) 281 1.1 skrll #define GHWCFG3_BC_SUPPORT (1 << 14) 282 1.1 skrll #define GHWCFG3_OTG_ENABLE_HSIC (1 << 13) 283 1.1 skrll #define GHWCFG3_ADP_SUPP (1 << 12) 284 1.1 skrll #define GHWCFG3_SYNCH_RESET_TYPE (1 << 11) 285 1.1 skrll #define GHWCFG3_OPTIONAL_FEATURES (1 << 10) 286 1.1 skrll #define GHWCFG3_VENDOR_CTRL_IF (1 << 9) 287 1.1 skrll #define GHWCFG3_I2C (1 << 8) 288 1.1 skrll #define GHWCFG3_OTG_FUNC (1 << 7) 289 1.1 skrll #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4) 290 1.1 skrll #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4 291 1.1 skrll #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0) 292 1.1 skrll #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0 293 1.1 skrll 294 1.1 skrll #define GHWCFG4 HSOTG_REG(0x0050) 295 1.1 skrll #define GHWCFG4_DESC_DMA_DYN (1 << 31) 296 1.1 skrll #define GHWCFG4_DESC_DMA (1 << 30) 297 1.1 skrll #define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26) 298 1.1 skrll #define GHWCFG4_NUM_IN_EPS_SHIFT 26 299 1.1 skrll #define GHWCFG4_DED_FIFO_EN (1 << 25) 300 1.3 skrll #define GHWCFG4_DED_FIFO_SHIFT 25 301 1.1 skrll #define GHWCFG4_SESSION_END_FILT_EN (1 << 24) 302 1.1 skrll #define GHWCFG4_B_VALID_FILT_EN (1 << 23) 303 1.1 skrll #define GHWCFG4_A_VALID_FILT_EN (1 << 22) 304 1.1 skrll #define GHWCFG4_VBUS_VALID_FILT_EN (1 << 21) 305 1.1 skrll #define GHWCFG4_IDDIG_FILT_EN (1 << 20) 306 1.1 skrll #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16) 307 1.1 skrll #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16 308 1.1 skrll #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14) 309 1.1 skrll #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14 310 1.2 skrll #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0 311 1.2 skrll #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1 312 1.2 skrll #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2 313 1.1 skrll #define GHWCFG4_XHIBER (1 << 7) 314 1.1 skrll #define GHWCFG4_HIBER (1 << 6) 315 1.1 skrll #define GHWCFG4_MIN_AHB_FREQ (1 << 5) 316 1.1 skrll #define GHWCFG4_POWER_OPTIMIZ (1 << 4) 317 1.1 skrll #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0) 318 1.1 skrll #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0 319 1.1 skrll 320 1.1 skrll #define GLPMCFG HSOTG_REG(0x0054) 321 1.1 skrll #define GLPMCFG_INV_SEL_HSIC (1 << 31) 322 1.1 skrll #define GLPMCFG_HSIC_CONNECT (1 << 30) 323 1.1 skrll #define GLPMCFG_RETRY_COUNT_STS_MASK (0x7 << 25) 324 1.1 skrll #define GLPMCFG_RETRY_COUNT_STS_SHIFT 25 325 1.1 skrll #define GLPMCFG_SEND_LPM (1 << 24) 326 1.1 skrll #define GLPMCFG_RETRY_COUNT_MASK (0x7 << 21) 327 1.1 skrll #define GLPMCFG_RETRY_COUNT_SHIFT 21 328 1.1 skrll #define GLPMCFG_LPM_CHAN_INDEX_MASK (0xf << 17) 329 1.1 skrll #define GLPMCFG_LPM_CHAN_INDEX_SHIFT 17 330 1.1 skrll #define GLPMCFG_SLEEP_STATE_RESUMEOK (1 << 16) 331 1.1 skrll #define GLPMCFG_PRT_SLEEP_STS (1 << 15) 332 1.1 skrll #define GLPMCFG_LPM_RESP_MASK (0x3 << 13) 333 1.1 skrll #define GLPMCFG_LPM_RESP_SHIFT 13 334 1.1 skrll #define GLPMCFG_HIRD_THRES_MASK (0x1f << 8) 335 1.1 skrll #define GLPMCFG_HIRD_THRES_SHIFT 8 336 1.1 skrll #define GLPMCFG_HIRD_THRES_EN (0x10 << 8) 337 1.1 skrll #define GLPMCFG_EN_UTMI_SLEEP (1 << 7) 338 1.1 skrll #define GLPMCFG_REM_WKUP_EN (1 << 6) 339 1.1 skrll #define GLPMCFG_HIRD_MASK (0xf << 2) 340 1.1 skrll #define GLPMCFG_HIRD_SHIFT 2 341 1.1 skrll #define GLPMCFG_APPL_RESP (1 << 1) 342 1.1 skrll #define GLPMCFG_LPM_CAP_EN (1 << 0) 343 1.1 skrll 344 1.1 skrll #define GPWRDN HSOTG_REG(0x0058) 345 1.1 skrll #define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24) 346 1.1 skrll #define GPWRDN_MULT_VAL_ID_BC_SHIFT 24 347 1.1 skrll #define GPWRDN_ADP_INT (1 << 23) 348 1.1 skrll #define GPWRDN_BSESSVLD (1 << 22) 349 1.1 skrll #define GPWRDN_IDSTS (1 << 21) 350 1.1 skrll #define GPWRDN_LINESTATE_MASK (0x3 << 19) 351 1.1 skrll #define GPWRDN_LINESTATE_SHIFT 19 352 1.1 skrll #define GPWRDN_STS_CHGINT_MSK (1 << 18) 353 1.1 skrll #define GPWRDN_STS_CHGINT (1 << 17) 354 1.1 skrll #define GPWRDN_SRP_DET_MSK (1 << 16) 355 1.1 skrll #define GPWRDN_SRP_DET (1 << 15) 356 1.1 skrll #define GPWRDN_CONNECT_DET_MSK (1 << 14) 357 1.1 skrll #define GPWRDN_CONNECT_DET (1 << 13) 358 1.1 skrll #define GPWRDN_DISCONN_DET_MSK (1 << 12) 359 1.1 skrll #define GPWRDN_DISCONN_DET (1 << 11) 360 1.1 skrll #define GPWRDN_RST_DET_MSK (1 << 10) 361 1.1 skrll #define GPWRDN_RST_DET (1 << 9) 362 1.1 skrll #define GPWRDN_LNSTSCHG_MSK (1 << 8) 363 1.1 skrll #define GPWRDN_LNSTSCHG (1 << 7) 364 1.1 skrll #define GPWRDN_DIS_VBUS (1 << 6) 365 1.1 skrll #define GPWRDN_PWRDNSWTCH (1 << 5) 366 1.1 skrll #define GPWRDN_PWRDNRSTN (1 << 4) 367 1.1 skrll #define GPWRDN_PWRDNCLMP (1 << 3) 368 1.1 skrll #define GPWRDN_RESTORE (1 << 2) 369 1.1 skrll #define GPWRDN_PMUACTV (1 << 1) 370 1.1 skrll #define GPWRDN_PMUINTSEL (1 << 0) 371 1.1 skrll 372 1.1 skrll #define GDFIFOCFG HSOTG_REG(0x005c) 373 1.1 skrll #define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16) 374 1.1 skrll #define GDFIFOCFG_EPINFOBASE_SHIFT 16 375 1.1 skrll #define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0) 376 1.1 skrll #define GDFIFOCFG_GDFIFOCFG_SHIFT 0 377 1.1 skrll 378 1.1 skrll #define ADPCTL HSOTG_REG(0x0060) 379 1.1 skrll #define ADPCTL_AR_MASK (0x3 << 27) 380 1.1 skrll #define ADPCTL_AR_SHIFT 27 381 1.1 skrll #define ADPCTL_ADP_TMOUT_INT_MSK (1 << 26) 382 1.1 skrll #define ADPCTL_ADP_SNS_INT_MSK (1 << 25) 383 1.1 skrll #define ADPCTL_ADP_PRB_INT_MSK (1 << 24) 384 1.1 skrll #define ADPCTL_ADP_TMOUT_INT (1 << 23) 385 1.1 skrll #define ADPCTL_ADP_SNS_INT (1 << 22) 386 1.1 skrll #define ADPCTL_ADP_PRB_INT (1 << 21) 387 1.1 skrll #define ADPCTL_ADPENA (1 << 20) 388 1.1 skrll #define ADPCTL_ADPRES (1 << 19) 389 1.1 skrll #define ADPCTL_ENASNS (1 << 18) 390 1.1 skrll #define ADPCTL_ENAPRB (1 << 17) 391 1.1 skrll #define ADPCTL_RTIM_MASK (0x7ff << 6) 392 1.1 skrll #define ADPCTL_RTIM_SHIFT 6 393 1.1 skrll #define ADPCTL_PRB_PER_MASK (0x3 << 4) 394 1.1 skrll #define ADPCTL_PRB_PER_SHIFT 4 395 1.1 skrll #define ADPCTL_PRB_DELTA_MASK (0x3 << 2) 396 1.1 skrll #define ADPCTL_PRB_DELTA_SHIFT 2 397 1.1 skrll #define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0) 398 1.1 skrll #define ADPCTL_PRB_DSCHRG_SHIFT 0 399 1.1 skrll 400 1.1 skrll #define HPTXFSIZ HSOTG_REG(0x100) 401 1.2 skrll /* Use FIFOSIZE_* constants to access this register */ 402 1.1 skrll 403 1.1 skrll #define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4)) 404 1.2 skrll /* Use FIFOSIZE_* constants to access this register */ 405 1.1 skrll 406 1.2 skrll /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */ 407 1.1 skrll #define FIFOSIZE_DEPTH_MASK (0xffff << 16) 408 1.1 skrll #define FIFOSIZE_DEPTH_SHIFT 16 409 1.1 skrll #define FIFOSIZE_STARTADDR_MASK (0xffff << 0) 410 1.1 skrll #define FIFOSIZE_STARTADDR_SHIFT 0 411 1.3 skrll #define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff) 412 1.1 skrll 413 1.1 skrll /* Device mode registers */ 414 1.1 skrll 415 1.1 skrll #define DCFG HSOTG_REG(0x800) 416 1.1 skrll #define DCFG_EPMISCNT_MASK (0x1f << 18) 417 1.1 skrll #define DCFG_EPMISCNT_SHIFT 18 418 1.1 skrll #define DCFG_EPMISCNT_LIMIT 0x1f 419 1.1 skrll #define DCFG_EPMISCNT(_x) ((_x) << 18) 420 1.1 skrll #define DCFG_PERFRINT_MASK (0x3 << 11) 421 1.1 skrll #define DCFG_PERFRINT_SHIFT 11 422 1.1 skrll #define DCFG_PERFRINT_LIMIT 0x3 423 1.1 skrll #define DCFG_PERFRINT(_x) ((_x) << 11) 424 1.1 skrll #define DCFG_DEVADDR_MASK (0x7f << 4) 425 1.1 skrll #define DCFG_DEVADDR_SHIFT 4 426 1.1 skrll #define DCFG_DEVADDR_LIMIT 0x7f 427 1.1 skrll #define DCFG_DEVADDR(_x) ((_x) << 4) 428 1.1 skrll #define DCFG_NZ_STS_OUT_HSHK (1 << 2) 429 1.1 skrll #define DCFG_DEVSPD_MASK (0x3 << 0) 430 1.1 skrll #define DCFG_DEVSPD_SHIFT 0 431 1.2 skrll #define DCFG_DEVSPD_HS 0 432 1.2 skrll #define DCFG_DEVSPD_FS 1 433 1.2 skrll #define DCFG_DEVSPD_LS 2 434 1.2 skrll #define DCFG_DEVSPD_FS48 3 435 1.1 skrll 436 1.1 skrll #define DCTL HSOTG_REG(0x804) 437 1.1 skrll #define DCTL_PWRONPRGDONE (1 << 11) 438 1.1 skrll #define DCTL_CGOUTNAK (1 << 10) 439 1.1 skrll #define DCTL_SGOUTNAK (1 << 9) 440 1.1 skrll #define DCTL_CGNPINNAK (1 << 8) 441 1.1 skrll #define DCTL_SGNPINNAK (1 << 7) 442 1.1 skrll #define DCTL_TSTCTL_MASK (0x7 << 4) 443 1.1 skrll #define DCTL_TSTCTL_SHIFT 4 444 1.1 skrll #define DCTL_GOUTNAKSTS (1 << 3) 445 1.1 skrll #define DCTL_GNPINNAKSTS (1 << 2) 446 1.1 skrll #define DCTL_SFTDISCON (1 << 1) 447 1.1 skrll #define DCTL_RMTWKUPSIG (1 << 0) 448 1.1 skrll 449 1.1 skrll #define DSTS HSOTG_REG(0x808) 450 1.1 skrll #define DSTS_SOFFN_MASK (0x3fff << 8) 451 1.1 skrll #define DSTS_SOFFN_SHIFT 8 452 1.1 skrll #define DSTS_SOFFN_LIMIT 0x3fff 453 1.1 skrll #define DSTS_SOFFN(_x) ((_x) << 8) 454 1.1 skrll #define DSTS_ERRATICERR (1 << 3) 455 1.1 skrll #define DSTS_ENUMSPD_MASK (0x3 << 1) 456 1.1 skrll #define DSTS_ENUMSPD_SHIFT 1 457 1.2 skrll #define DSTS_ENUMSPD_HS 0 458 1.2 skrll #define DSTS_ENUMSPD_FS 1 459 1.2 skrll #define DSTS_ENUMSPD_LS 2 460 1.2 skrll #define DSTS_ENUMSPD_FS48 3 461 1.1 skrll #define DSTS_SUSPSTS (1 << 0) 462 1.1 skrll 463 1.1 skrll #define DIEPMSK HSOTG_REG(0x810) 464 1.1 skrll #define DIEPMSK_TXFIFOEMPTY (1 << 7) 465 1.1 skrll #define DIEPMSK_INEPNAKEFFMSK (1 << 6) 466 1.1 skrll #define DIEPMSK_INTKNEPMISMSK (1 << 5) 467 1.1 skrll #define DIEPMSK_INTKNTXFEMPMSK (1 << 4) 468 1.1 skrll #define DIEPMSK_TIMEOUTMSK (1 << 3) 469 1.1 skrll #define DIEPMSK_AHBERRMSK (1 << 2) 470 1.1 skrll #define DIEPMSK_EPDISBLDMSK (1 << 1) 471 1.1 skrll #define DIEPMSK_XFERCOMPLMSK (1 << 0) 472 1.1 skrll 473 1.1 skrll #define DOEPMSK HSOTG_REG(0x814) 474 1.1 skrll #define DOEPMSK_BACK2BACKSETUP (1 << 6) 475 1.1 skrll #define DOEPMSK_OUTTKNEPDISMSK (1 << 4) 476 1.1 skrll #define DOEPMSK_SETUPMSK (1 << 3) 477 1.1 skrll #define DOEPMSK_AHBERRMSK (1 << 2) 478 1.1 skrll #define DOEPMSK_EPDISBLDMSK (1 << 1) 479 1.1 skrll #define DOEPMSK_XFERCOMPLMSK (1 << 0) 480 1.1 skrll 481 1.1 skrll #define DAINT HSOTG_REG(0x818) 482 1.1 skrll #define DAINTMSK HSOTG_REG(0x81C) 483 1.1 skrll #define DAINT_OUTEP_SHIFT 16 484 1.1 skrll #define DAINT_OUTEP(_x) (1 << ((_x) + 16)) 485 1.1 skrll #define DAINT_INEP(_x) (1 << (_x)) 486 1.1 skrll 487 1.1 skrll #define DTKNQR1 HSOTG_REG(0x820) 488 1.1 skrll #define DTKNQR2 HSOTG_REG(0x824) 489 1.1 skrll #define DTKNQR3 HSOTG_REG(0x830) 490 1.1 skrll #define DTKNQR4 HSOTG_REG(0x834) 491 1.1 skrll 492 1.1 skrll #define DVBUSDIS HSOTG_REG(0x828) 493 1.1 skrll #define DVBUSPULSE HSOTG_REG(0x82C) 494 1.1 skrll 495 1.1 skrll #define DIEPCTL0 HSOTG_REG(0x900) 496 1.1 skrll #define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20)) 497 1.1 skrll 498 1.1 skrll #define DOEPCTL0 HSOTG_REG(0xB00) 499 1.1 skrll #define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20)) 500 1.1 skrll 501 1.1 skrll /* EP0 specialness: 502 1.1 skrll * bits[29..28] - reserved (no SetD0PID, SetD1PID) 503 1.1 skrll * bits[25..22] - should always be zero, this isn't a periodic endpoint 504 1.1 skrll * bits[10..0] - MPS setting different for EP0 505 1.1 skrll */ 506 1.1 skrll #define D0EPCTL_MPS_MASK (0x3 << 0) 507 1.1 skrll #define D0EPCTL_MPS_SHIFT 0 508 1.2 skrll #define D0EPCTL_MPS_64 0 509 1.2 skrll #define D0EPCTL_MPS_32 1 510 1.2 skrll #define D0EPCTL_MPS_16 2 511 1.2 skrll #define D0EPCTL_MPS_8 3 512 1.1 skrll 513 1.1 skrll #define DXEPCTL_EPENA (1 << 31) 514 1.1 skrll #define DXEPCTL_EPDIS (1 << 30) 515 1.1 skrll #define DXEPCTL_SETD1PID (1 << 29) 516 1.1 skrll #define DXEPCTL_SETODDFR (1 << 29) 517 1.1 skrll #define DXEPCTL_SETD0PID (1 << 28) 518 1.1 skrll #define DXEPCTL_SETEVENFR (1 << 28) 519 1.1 skrll #define DXEPCTL_SNAK (1 << 27) 520 1.1 skrll #define DXEPCTL_CNAK (1 << 26) 521 1.1 skrll #define DXEPCTL_TXFNUM_MASK (0xf << 22) 522 1.1 skrll #define DXEPCTL_TXFNUM_SHIFT 22 523 1.1 skrll #define DXEPCTL_TXFNUM_LIMIT 0xf 524 1.1 skrll #define DXEPCTL_TXFNUM(_x) ((_x) << 22) 525 1.1 skrll #define DXEPCTL_STALL (1 << 21) 526 1.1 skrll #define DXEPCTL_SNP (1 << 20) 527 1.1 skrll #define DXEPCTL_EPTYPE_MASK (0x3 << 18) 528 1.3 skrll #define DXEPCTL_EPTYPE_CONTROL (0x0 << 18) 529 1.3 skrll #define DXEPCTL_EPTYPE_ISO (0x1 << 18) 530 1.3 skrll #define DXEPCTL_EPTYPE_BULK (0x2 << 18) 531 1.3 skrll #define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18) 532 1.3 skrll 533 1.1 skrll #define DXEPCTL_NAKSTS (1 << 17) 534 1.1 skrll #define DXEPCTL_DPID (1 << 16) 535 1.1 skrll #define DXEPCTL_EOFRNUM (1 << 16) 536 1.1 skrll #define DXEPCTL_USBACTEP (1 << 15) 537 1.1 skrll #define DXEPCTL_NEXTEP_MASK (0xf << 11) 538 1.1 skrll #define DXEPCTL_NEXTEP_SHIFT 11 539 1.1 skrll #define DXEPCTL_NEXTEP_LIMIT 0xf 540 1.1 skrll #define DXEPCTL_NEXTEP(_x) ((_x) << 11) 541 1.1 skrll #define DXEPCTL_MPS_MASK (0x7ff << 0) 542 1.1 skrll #define DXEPCTL_MPS_SHIFT 0 543 1.1 skrll #define DXEPCTL_MPS_LIMIT 0x7ff 544 1.1 skrll #define DXEPCTL_MPS(_x) ((_x) << 0) 545 1.1 skrll 546 1.1 skrll #define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20)) 547 1.1 skrll #define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20)) 548 1.3 skrll #define DXEPINT_SETUP_RCVD (1 << 15) 549 1.1 skrll #define DXEPINT_INEPNAKEFF (1 << 6) 550 1.1 skrll #define DXEPINT_BACK2BACKSETUP (1 << 6) 551 1.1 skrll #define DXEPINT_INTKNEPMIS (1 << 5) 552 1.1 skrll #define DXEPINT_INTKNTXFEMP (1 << 4) 553 1.1 skrll #define DXEPINT_OUTTKNEPDIS (1 << 4) 554 1.1 skrll #define DXEPINT_TIMEOUT (1 << 3) 555 1.1 skrll #define DXEPINT_SETUP (1 << 3) 556 1.1 skrll #define DXEPINT_AHBERR (1 << 2) 557 1.1 skrll #define DXEPINT_EPDISBLD (1 << 1) 558 1.1 skrll #define DXEPINT_XFERCOMPL (1 << 0) 559 1.1 skrll 560 1.1 skrll #define DIEPTSIZ0 HSOTG_REG(0x910) 561 1.1 skrll #define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19) 562 1.1 skrll #define DIEPTSIZ0_PKTCNT_SHIFT 19 563 1.1 skrll #define DIEPTSIZ0_PKTCNT_LIMIT 0x3 564 1.1 skrll #define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19) 565 1.1 skrll #define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 566 1.1 skrll #define DIEPTSIZ0_XFERSIZE_SHIFT 0 567 1.1 skrll #define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f 568 1.1 skrll #define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0) 569 1.1 skrll 570 1.1 skrll #define DOEPTSIZ0 HSOTG_REG(0xB10) 571 1.1 skrll #define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29) 572 1.1 skrll #define DOEPTSIZ0_SUPCNT_SHIFT 29 573 1.1 skrll #define DOEPTSIZ0_SUPCNT_LIMIT 0x3 574 1.1 skrll #define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29) 575 1.1 skrll #define DOEPTSIZ0_PKTCNT (1 << 19) 576 1.1 skrll #define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0) 577 1.1 skrll #define DOEPTSIZ0_XFERSIZE_SHIFT 0 578 1.1 skrll 579 1.1 skrll #define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20)) 580 1.1 skrll #define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20)) 581 1.1 skrll #define DXEPTSIZ_MC_MASK (0x3 << 29) 582 1.1 skrll #define DXEPTSIZ_MC_SHIFT 29 583 1.1 skrll #define DXEPTSIZ_MC_LIMIT 0x3 584 1.1 skrll #define DXEPTSIZ_MC(_x) ((_x) << 29) 585 1.1 skrll #define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19) 586 1.1 skrll #define DXEPTSIZ_PKTCNT_SHIFT 19 587 1.1 skrll #define DXEPTSIZ_PKTCNT_LIMIT 0x3ff 588 1.1 skrll #define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff) 589 1.1 skrll #define DXEPTSIZ_PKTCNT(_x) ((_x) << 19) 590 1.1 skrll #define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0) 591 1.1 skrll #define DXEPTSIZ_XFERSIZE_SHIFT 0 592 1.1 skrll #define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff 593 1.1 skrll #define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff) 594 1.1 skrll #define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0) 595 1.1 skrll 596 1.1 skrll #define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20)) 597 1.1 skrll #define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20)) 598 1.1 skrll 599 1.1 skrll #define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20)) 600 1.1 skrll 601 1.1 skrll #define PCGCTL HSOTG_REG(0x0e00) 602 1.1 skrll #define PCGCTL_IF_DEV_MODE (1 << 31) 603 1.1 skrll #define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29) 604 1.1 skrll #define PCGCTL_P2HD_PRT_SPD_SHIFT 29 605 1.1 skrll #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27) 606 1.1 skrll #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27 607 1.1 skrll #define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20) 608 1.1 skrll #define PCGCTL_MAC_DEV_ADDR_SHIFT 20 609 1.1 skrll #define PCGCTL_MAX_TERMSEL (1 << 19) 610 1.1 skrll #define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17) 611 1.1 skrll #define PCGCTL_MAX_XCVRSELECT_SHIFT 17 612 1.1 skrll #define PCGCTL_PORT_POWER (1 << 16) 613 1.1 skrll #define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14) 614 1.1 skrll #define PCGCTL_PRT_CLK_SEL_SHIFT 14 615 1.1 skrll #define PCGCTL_ESS_REG_RESTORED (1 << 13) 616 1.1 skrll #define PCGCTL_EXTND_HIBER_SWITCH (1 << 12) 617 1.1 skrll #define PCGCTL_EXTND_HIBER_PWRCLMP (1 << 11) 618 1.1 skrll #define PCGCTL_ENBL_EXTND_HIBER (1 << 10) 619 1.1 skrll #define PCGCTL_RESTOREMODE (1 << 9) 620 1.1 skrll #define PCGCTL_RESETAFTSUSP (1 << 8) 621 1.1 skrll #define PCGCTL_DEEP_SLEEP (1 << 7) 622 1.1 skrll #define PCGCTL_PHY_IN_SLEEP (1 << 6) 623 1.1 skrll #define PCGCTL_ENBL_SLEEP_GATING (1 << 5) 624 1.1 skrll #define PCGCTL_RSTPDWNMODULE (1 << 3) 625 1.1 skrll #define PCGCTL_PWRCLMP (1 << 2) 626 1.1 skrll #define PCGCTL_GATEHCLK (1 << 1) 627 1.1 skrll #define PCGCTL_STOPPCLK (1 << 0) 628 1.1 skrll 629 1.1 skrll #define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000)) 630 1.1 skrll 631 1.1 skrll /* Host Mode Registers */ 632 1.1 skrll 633 1.1 skrll #define HCFG HSOTG_REG(0x0400) 634 1.1 skrll #define HCFG_MODECHTIMEN (1 << 31) 635 1.1 skrll #define HCFG_PERSCHEDENA (1 << 26) 636 1.1 skrll #define HCFG_FRLISTEN_MASK (0x3 << 24) 637 1.1 skrll #define HCFG_FRLISTEN_SHIFT 24 638 1.1 skrll #define HCFG_FRLISTEN_8 (0 << 24) 639 1.1 skrll #define FRLISTEN_8_SIZE 8 640 1.1 skrll #define HCFG_FRLISTEN_16 (1 << 24) 641 1.1 skrll #define FRLISTEN_16_SIZE 16 642 1.1 skrll #define HCFG_FRLISTEN_32 (2 << 24) 643 1.1 skrll #define FRLISTEN_32_SIZE 32 644 1.1 skrll #define HCFG_FRLISTEN_64 (3 << 24) 645 1.1 skrll #define FRLISTEN_64_SIZE 64 646 1.1 skrll #define HCFG_DESCDMA (1 << 23) 647 1.1 skrll #define HCFG_RESVALID_MASK (0xff << 8) 648 1.1 skrll #define HCFG_RESVALID_SHIFT 8 649 1.1 skrll #define HCFG_ENA32KHZ (1 << 7) 650 1.1 skrll #define HCFG_FSLSSUPP (1 << 2) 651 1.1 skrll #define HCFG_FSLSPCLKSEL_MASK (0x3 << 0) 652 1.1 skrll #define HCFG_FSLSPCLKSEL_SHIFT 0 653 1.2 skrll #define HCFG_FSLSPCLKSEL_30_60_MHZ 0 654 1.2 skrll #define HCFG_FSLSPCLKSEL_48_MHZ 1 655 1.2 skrll #define HCFG_FSLSPCLKSEL_6_MHZ 2 656 1.1 skrll 657 1.1 skrll #define HFIR HSOTG_REG(0x0404) 658 1.1 skrll #define HFIR_FRINT_MASK (0xffff << 0) 659 1.1 skrll #define HFIR_FRINT_SHIFT 0 660 1.1 skrll #define HFIR_RLDCTRL (1 << 16) 661 1.1 skrll 662 1.1 skrll #define HFNUM HSOTG_REG(0x0408) 663 1.1 skrll #define HFNUM_FRREM_MASK (0xffff << 16) 664 1.1 skrll #define HFNUM_FRREM_SHIFT 16 665 1.1 skrll #define HFNUM_FRNUM_MASK (0xffff << 0) 666 1.1 skrll #define HFNUM_FRNUM_SHIFT 0 667 1.1 skrll #define HFNUM_MAX_FRNUM 0x3fff 668 1.1 skrll 669 1.1 skrll #define HPTXSTS HSOTG_REG(0x0410) 670 1.1 skrll #define TXSTS_QTOP_ODD (1 << 31) 671 1.1 skrll #define TXSTS_QTOP_CHNEP_MASK (0xf << 27) 672 1.1 skrll #define TXSTS_QTOP_CHNEP_SHIFT 27 673 1.1 skrll #define TXSTS_QTOP_TOKEN_MASK (0x3 << 25) 674 1.1 skrll #define TXSTS_QTOP_TOKEN_SHIFT 25 675 1.1 skrll #define TXSTS_QTOP_TERMINATE (1 << 24) 676 1.1 skrll #define TXSTS_QSPCAVAIL_MASK (0xff << 16) 677 1.1 skrll #define TXSTS_QSPCAVAIL_SHIFT 16 678 1.1 skrll #define TXSTS_FSPCAVAIL_MASK (0xffff << 0) 679 1.1 skrll #define TXSTS_FSPCAVAIL_SHIFT 0 680 1.1 skrll 681 1.1 skrll #define HAINT HSOTG_REG(0x0414) 682 1.1 skrll #define HAINTMSK HSOTG_REG(0x0418) 683 1.1 skrll #define HFLBADDR HSOTG_REG(0x041c) 684 1.1 skrll 685 1.1 skrll #define HPRT0 HSOTG_REG(0x0440) 686 1.1 skrll #define HPRT0_SPD_MASK (0x3 << 17) 687 1.1 skrll #define HPRT0_SPD_SHIFT 17 688 1.2 skrll #define HPRT0_SPD_HIGH_SPEED 0 689 1.2 skrll #define HPRT0_SPD_FULL_SPEED 1 690 1.2 skrll #define HPRT0_SPD_LOW_SPEED 2 691 1.1 skrll #define HPRT0_TSTCTL_MASK (0xf << 13) 692 1.1 skrll #define HPRT0_TSTCTL_SHIFT 13 693 1.1 skrll #define HPRT0_PWR (1 << 12) 694 1.1 skrll #define HPRT0_LNSTS_MASK (0x3 << 10) 695 1.1 skrll #define HPRT0_LNSTS_SHIFT 10 696 1.1 skrll #define HPRT0_RST (1 << 8) 697 1.1 skrll #define HPRT0_SUSP (1 << 7) 698 1.1 skrll #define HPRT0_RES (1 << 6) 699 1.1 skrll #define HPRT0_OVRCURRCHG (1 << 5) 700 1.1 skrll #define HPRT0_OVRCURRACT (1 << 4) 701 1.1 skrll #define HPRT0_ENACHG (1 << 3) 702 1.1 skrll #define HPRT0_ENA (1 << 2) 703 1.1 skrll #define HPRT0_CONNDET (1 << 1) 704 1.1 skrll #define HPRT0_CONNSTS (1 << 0) 705 1.1 skrll 706 1.1 skrll #define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch)) 707 1.1 skrll #define HCCHAR_CHENA (1 << 31) 708 1.1 skrll #define HCCHAR_CHDIS (1 << 30) 709 1.1 skrll #define HCCHAR_ODDFRM (1 << 29) 710 1.1 skrll #define HCCHAR_DEVADDR_MASK (0x7f << 22) 711 1.1 skrll #define HCCHAR_DEVADDR_SHIFT 22 712 1.1 skrll #define HCCHAR_MULTICNT_MASK (0x3 << 20) 713 1.1 skrll #define HCCHAR_MULTICNT_SHIFT 20 714 1.1 skrll #define HCCHAR_EPTYPE_MASK (0x3 << 18) 715 1.1 skrll #define HCCHAR_EPTYPE_SHIFT 18 716 1.1 skrll #define HCCHAR_LSPDDEV (1 << 17) 717 1.1 skrll #define HCCHAR_EPDIR (1 << 15) 718 1.1 skrll #define HCCHAR_EPNUM_MASK (0xf << 11) 719 1.1 skrll #define HCCHAR_EPNUM_SHIFT 11 720 1.1 skrll #define HCCHAR_MPS_MASK (0x7ff << 0) 721 1.1 skrll #define HCCHAR_MPS_SHIFT 0 722 1.1 skrll 723 1.1 skrll #define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch)) 724 1.1 skrll #define HCSPLT_SPLTENA (1 << 31) 725 1.1 skrll #define HCSPLT_COMPSPLT (1 << 16) 726 1.1 skrll #define HCSPLT_XACTPOS_MASK (0x3 << 14) 727 1.1 skrll #define HCSPLT_XACTPOS_SHIFT 14 728 1.2 skrll #define HCSPLT_XACTPOS_MID 0 729 1.2 skrll #define HCSPLT_XACTPOS_END 1 730 1.2 skrll #define HCSPLT_XACTPOS_BEGIN 2 731 1.2 skrll #define HCSPLT_XACTPOS_ALL 3 732 1.1 skrll #define HCSPLT_HUBADDR_MASK (0x7f << 7) 733 1.1 skrll #define HCSPLT_HUBADDR_SHIFT 7 734 1.1 skrll #define HCSPLT_PRTADDR_MASK (0x7f << 0) 735 1.1 skrll #define HCSPLT_PRTADDR_SHIFT 0 736 1.1 skrll 737 1.1 skrll #define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch)) 738 1.1 skrll #define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch)) 739 1.1 skrll #define HCINTMSK_RESERVED14_31 (0x3ffff << 14) 740 1.1 skrll #define HCINTMSK_FRM_LIST_ROLL (1 << 13) 741 1.1 skrll #define HCINTMSK_XCS_XACT (1 << 12) 742 1.1 skrll #define HCINTMSK_BNA (1 << 11) 743 1.1 skrll #define HCINTMSK_DATATGLERR (1 << 10) 744 1.1 skrll #define HCINTMSK_FRMOVRUN (1 << 9) 745 1.1 skrll #define HCINTMSK_BBLERR (1 << 8) 746 1.1 skrll #define HCINTMSK_XACTERR (1 << 7) 747 1.1 skrll #define HCINTMSK_NYET (1 << 6) 748 1.1 skrll #define HCINTMSK_ACK (1 << 5) 749 1.1 skrll #define HCINTMSK_NAK (1 << 4) 750 1.1 skrll #define HCINTMSK_STALL (1 << 3) 751 1.1 skrll #define HCINTMSK_AHBERR (1 << 2) 752 1.1 skrll #define HCINTMSK_CHHLTD (1 << 1) 753 1.1 skrll #define HCINTMSK_XFERCOMPL (1 << 0) 754 1.1 skrll 755 1.1 skrll #define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch)) 756 1.1 skrll #define TSIZ_DOPNG (1 << 31) 757 1.1 skrll #define TSIZ_SC_MC_PID_MASK (0x3 << 29) 758 1.1 skrll #define TSIZ_SC_MC_PID_SHIFT 29 759 1.2 skrll #define TSIZ_SC_MC_PID_DATA0 0 760 1.2 skrll #define TSIZ_SC_MC_PID_DATA2 1 761 1.2 skrll #define TSIZ_SC_MC_PID_DATA1 2 762 1.2 skrll #define TSIZ_SC_MC_PID_MDATA 3 763 1.2 skrll #define TSIZ_SC_MC_PID_SETUP 3 764 1.1 skrll #define TSIZ_PKTCNT_MASK (0x3ff << 19) 765 1.1 skrll #define TSIZ_PKTCNT_SHIFT 19 766 1.1 skrll #define TSIZ_NTD_MASK (0xff << 8) 767 1.1 skrll #define TSIZ_NTD_SHIFT 8 768 1.1 skrll #define TSIZ_SCHINFO_MASK (0xff << 0) 769 1.1 skrll #define TSIZ_SCHINFO_SHIFT 0 770 1.1 skrll #define TSIZ_XFERSIZE_MASK (0x7ffff << 0) 771 1.1 skrll #define TSIZ_XFERSIZE_SHIFT 0 772 1.1 skrll 773 1.1 skrll #define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch)) 774 1.1 skrll 775 1.1 skrll #define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch)) 776 1.1 skrll 777 1.1 skrll #define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch)) 778 1.1 skrll 779 1.1 skrll /** 780 1.1 skrll * struct dwc2_hcd_dma_desc - Host-mode DMA descriptor structure 781 1.1 skrll * 782 1.1 skrll * @status: DMA descriptor status quadlet 783 1.1 skrll * @buf: DMA descriptor data buffer pointer 784 1.1 skrll * 785 1.1 skrll * DMA Descriptor structure contains two quadlets: 786 1.1 skrll * Status quadlet and Data buffer pointer. 787 1.1 skrll */ 788 1.1 skrll struct dwc2_hcd_dma_desc { 789 1.1 skrll u32 status; 790 1.1 skrll u32 buf; 791 1.1 skrll }; 792 1.1 skrll 793 1.1 skrll #define HOST_DMA_A (1 << 31) 794 1.1 skrll #define HOST_DMA_STS_MASK (0x3 << 28) 795 1.1 skrll #define HOST_DMA_STS_SHIFT 28 796 1.1 skrll #define HOST_DMA_STS_PKTERR (1 << 28) 797 1.1 skrll #define HOST_DMA_EOL (1 << 26) 798 1.1 skrll #define HOST_DMA_IOC (1 << 25) 799 1.1 skrll #define HOST_DMA_SUP (1 << 24) 800 1.1 skrll #define HOST_DMA_ALT_QTD (1 << 23) 801 1.1 skrll #define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17) 802 1.1 skrll #define HOST_DMA_QTD_OFFSET_SHIFT 17 803 1.1 skrll #define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0) 804 1.1 skrll #define HOST_DMA_ISOC_NBYTES_SHIFT 0 805 1.1 skrll #define HOST_DMA_NBYTES_MASK (0x1ffff << 0) 806 1.1 skrll #define HOST_DMA_NBYTES_SHIFT 0 807 1.1 skrll 808 1.1 skrll #define MAX_DMA_DESC_SIZE 131071 809 1.1 skrll #define MAX_DMA_DESC_NUM_GENERIC 64 810 1.1 skrll #define MAX_DMA_DESC_NUM_HS_ISOC 256 811 1.1 skrll 812 1.1 skrll #endif /* __DWC2_HW_H__ */ 813