1 1.1 jdolecek /*- 2 1.1 jdolecek * BSD LICENSE 3 1.1 jdolecek * 4 1.1 jdolecek * Copyright (c) 2015-2017 Amazon.com, Inc. or its affiliates. 5 1.1 jdolecek * All rights reserved. 6 1.1 jdolecek * 7 1.1 jdolecek * Redistribution and use in source and binary forms, with or without 8 1.1 jdolecek * modification, are permitted provided that the following conditions 9 1.1 jdolecek * are met: 10 1.1 jdolecek * 11 1.1 jdolecek * * Redistributions of source code must retain the above copyright 12 1.1 jdolecek * notice, this list of conditions and the following disclaimer. 13 1.1 jdolecek * * Redistributions in binary form must reproduce the above copyright 14 1.1 jdolecek * notice, this list of conditions and the following disclaimer in 15 1.1 jdolecek * the documentation and/or other materials provided with the 16 1.1 jdolecek * distribution. 17 1.1 jdolecek * * Neither the name of copyright holder nor the names of its 18 1.1 jdolecek * contributors may be used to endorse or promote products derived 19 1.1 jdolecek * from this software without specific prior written permission. 20 1.1 jdolecek * 21 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 22 1.1 jdolecek * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 23 1.1 jdolecek * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 24 1.1 jdolecek * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 25 1.1 jdolecek * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 26 1.1 jdolecek * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 27 1.1 jdolecek * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 28 1.1 jdolecek * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 29 1.1 jdolecek * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30 1.1 jdolecek * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 31 1.1 jdolecek * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32 1.1 jdolecek */ 33 1.1 jdolecek 34 1.1 jdolecek #include "ena_com.h" 35 1.1 jdolecek #ifdef ENA_INTERNAL 36 1.1 jdolecek #include "ena_gen_info.h" 37 1.1 jdolecek #endif 38 1.1 jdolecek 39 1.1 jdolecek /*****************************************************************************/ 40 1.1 jdolecek /*****************************************************************************/ 41 1.1 jdolecek 42 1.1 jdolecek /* Timeout in micro-sec */ 43 1.1 jdolecek #define ADMIN_CMD_TIMEOUT_US (3000000) 44 1.1 jdolecek 45 1.1 jdolecek #define ENA_ASYNC_QUEUE_DEPTH 16 46 1.1 jdolecek #define ENA_ADMIN_QUEUE_DEPTH 32 47 1.1 jdolecek 48 1.1 jdolecek #ifdef ENA_EXTENDED_STATS 49 1.1 jdolecek 50 1.1 jdolecek #define ENA_HISTOGRAM_ACTIVE_MASK_OFFSET 0xF08 51 1.1 jdolecek #define ENA_EXTENDED_STAT_GET_FUNCT(_funct_queue) (_funct_queue & 0xFFFF) 52 1.1 jdolecek #define ENA_EXTENDED_STAT_GET_QUEUE(_funct_queue) (_funct_queue >> 16) 53 1.1 jdolecek 54 1.1 jdolecek #endif /* ENA_EXTENDED_STATS */ 55 1.1 jdolecek #define MIN_ENA_VER (((ENA_COMMON_SPEC_VERSION_MAJOR) << \ 56 1.1 jdolecek ENA_REGS_VERSION_MAJOR_VERSION_SHIFT) \ 57 1.1 jdolecek | (ENA_COMMON_SPEC_VERSION_MINOR)) 58 1.1 jdolecek 59 1.1 jdolecek #define ENA_CTRL_MAJOR 0 60 1.1 jdolecek #define ENA_CTRL_MINOR 0 61 1.1 jdolecek #define ENA_CTRL_SUB_MINOR 1 62 1.1 jdolecek 63 1.1 jdolecek #define MIN_ENA_CTRL_VER \ 64 1.1 jdolecek (((ENA_CTRL_MAJOR) << \ 65 1.1 jdolecek (ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_SHIFT)) | \ 66 1.1 jdolecek ((ENA_CTRL_MINOR) << \ 67 1.1 jdolecek (ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_SHIFT)) | \ 68 1.1 jdolecek (ENA_CTRL_SUB_MINOR)) 69 1.1 jdolecek 70 1.1 jdolecek #define ENA_DMA_ADDR_TO_UINT32_LOW(x) ((u32)((u64)(x))) 71 1.1 jdolecek #define ENA_DMA_ADDR_TO_UINT32_HIGH(x) ((u32)(((u64)(x)) >> 32)) 72 1.1 jdolecek 73 1.1 jdolecek #define ENA_MMIO_READ_TIMEOUT 0xFFFFFFFF 74 1.1 jdolecek 75 1.1 jdolecek #define ENA_COM_BOUNCE_BUFFER_CNTRL_CNT 4 76 1.1 jdolecek 77 1.1 jdolecek #define ENA_REGS_ADMIN_INTR_MASK 1 78 1.1 jdolecek 79 1.1 jdolecek /*****************************************************************************/ 80 1.1 jdolecek /*****************************************************************************/ 81 1.1 jdolecek /*****************************************************************************/ 82 1.1 jdolecek 83 1.1 jdolecek enum ena_cmd_status { 84 1.1 jdolecek ENA_CMD_SUBMITTED, 85 1.1 jdolecek ENA_CMD_COMPLETED, 86 1.1 jdolecek /* Abort - canceled by the driver */ 87 1.1 jdolecek ENA_CMD_ABORTED, 88 1.1 jdolecek }; 89 1.1 jdolecek 90 1.1 jdolecek struct ena_comp_ctx { 91 1.1 jdolecek ena_wait_event_t wait_event; 92 1.1 jdolecek struct ena_admin_acq_entry *user_cqe; 93 1.1 jdolecek u32 comp_size; 94 1.1 jdolecek enum ena_cmd_status status; 95 1.1 jdolecek /* status from the device */ 96 1.1 jdolecek u8 comp_status; 97 1.1 jdolecek u8 cmd_opcode; 98 1.1 jdolecek bool occupied; 99 1.1 jdolecek }; 100 1.1 jdolecek 101 1.1 jdolecek struct ena_com_stats_ctx { 102 1.1 jdolecek struct ena_admin_aq_get_stats_cmd get_cmd; 103 1.1 jdolecek struct ena_admin_acq_get_stats_resp get_resp; 104 1.1 jdolecek }; 105 1.1 jdolecek 106 1.1 jdolecek static inline int ena_com_mem_addr_set(struct ena_com_dev *ena_dev, 107 1.1 jdolecek struct ena_common_mem_addr *ena_addr, 108 1.1 jdolecek dma_addr_t addr) 109 1.1 jdolecek { 110 1.1 jdolecek if ((addr & GENMASK_ULL(ena_dev->dma_addr_bits - 1, 0)) != addr) { 111 1.1 jdolecek ena_trc_err("dma address has more bits that the device supports\n"); 112 1.1 jdolecek return ENA_COM_INVAL; 113 1.1 jdolecek } 114 1.1 jdolecek 115 1.1 jdolecek ena_addr->mem_addr_low = (u32)addr; 116 1.1 jdolecek ena_addr->mem_addr_high = (u16)((u64)addr >> 32); 117 1.1 jdolecek 118 1.1 jdolecek return 0; 119 1.1 jdolecek } 120 1.1 jdolecek 121 1.1 jdolecek static int ena_com_admin_init_sq(struct ena_com_admin_queue *queue) 122 1.1 jdolecek { 123 1.1 jdolecek struct ena_com_admin_sq *sq = &queue->sq; 124 1.1 jdolecek u16 size = ADMIN_SQ_SIZE(queue->q_depth); 125 1.1 jdolecek 126 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(queue->q_dmadev, size, sq->entries, sq->dma_addr, 127 1.1 jdolecek sq->mem_handle); 128 1.1 jdolecek 129 1.1 jdolecek if (!sq->entries) { 130 1.1 jdolecek ena_trc_err("memory allocation failed"); 131 1.1 jdolecek return ENA_COM_NO_MEM; 132 1.1 jdolecek } 133 1.1 jdolecek 134 1.1 jdolecek sq->head = 0; 135 1.1 jdolecek sq->tail = 0; 136 1.1 jdolecek sq->phase = 1; 137 1.1 jdolecek 138 1.1 jdolecek sq->db_addr = NULL; 139 1.1 jdolecek 140 1.1 jdolecek return 0; 141 1.1 jdolecek } 142 1.1 jdolecek 143 1.1 jdolecek static int ena_com_admin_init_cq(struct ena_com_admin_queue *queue) 144 1.1 jdolecek { 145 1.1 jdolecek struct ena_com_admin_cq *cq = &queue->cq; 146 1.1 jdolecek u16 size = ADMIN_CQ_SIZE(queue->q_depth); 147 1.1 jdolecek 148 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(queue->q_dmadev, size, cq->entries, cq->dma_addr, 149 1.1 jdolecek cq->mem_handle); 150 1.1 jdolecek 151 1.1 jdolecek if (!cq->entries) { 152 1.1 jdolecek ena_trc_err("memory allocation failed"); 153 1.1 jdolecek return ENA_COM_NO_MEM; 154 1.1 jdolecek } 155 1.1 jdolecek 156 1.1 jdolecek cq->head = 0; 157 1.1 jdolecek cq->phase = 1; 158 1.1 jdolecek 159 1.1 jdolecek return 0; 160 1.1 jdolecek } 161 1.1 jdolecek 162 1.1 jdolecek static int ena_com_admin_init_aenq(struct ena_com_dev *dev, 163 1.1 jdolecek struct ena_aenq_handlers *aenq_handlers) 164 1.1 jdolecek { 165 1.1 jdolecek struct ena_com_aenq *aenq = &dev->aenq; 166 1.1 jdolecek u32 addr_low, addr_high, aenq_caps; 167 1.1 jdolecek u16 size; 168 1.1 jdolecek 169 1.1 jdolecek dev->aenq.q_depth = ENA_ASYNC_QUEUE_DEPTH; 170 1.1 jdolecek size = ADMIN_AENQ_SIZE(ENA_ASYNC_QUEUE_DEPTH); 171 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(dev->dmadev, size, 172 1.1 jdolecek aenq->entries, 173 1.1 jdolecek aenq->dma_addr, 174 1.1 jdolecek aenq->mem_handle); 175 1.1 jdolecek 176 1.1 jdolecek if (!aenq->entries) { 177 1.1 jdolecek ena_trc_err("memory allocation failed"); 178 1.1 jdolecek return ENA_COM_NO_MEM; 179 1.1 jdolecek } 180 1.1 jdolecek 181 1.1 jdolecek aenq->head = aenq->q_depth; 182 1.1 jdolecek aenq->phase = 1; 183 1.1 jdolecek 184 1.1 jdolecek addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(aenq->dma_addr); 185 1.1 jdolecek addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(aenq->dma_addr); 186 1.1 jdolecek 187 1.1 jdolecek ENA_REG_WRITE32(dev->bus, addr_low, dev->reg_bar + ENA_REGS_AENQ_BASE_LO_OFF); 188 1.1 jdolecek ENA_REG_WRITE32(dev->bus, addr_high, dev->reg_bar + ENA_REGS_AENQ_BASE_HI_OFF); 189 1.1 jdolecek 190 1.1 jdolecek aenq_caps = 0; 191 1.1 jdolecek aenq_caps |= dev->aenq.q_depth & ENA_REGS_AENQ_CAPS_AENQ_DEPTH_MASK; 192 1.1 jdolecek aenq_caps |= (sizeof(struct ena_admin_aenq_entry) << 193 1.1 jdolecek ENA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE_SHIFT) & 194 1.1 jdolecek ENA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE_MASK; 195 1.1 jdolecek ENA_REG_WRITE32(dev->bus, aenq_caps, dev->reg_bar + ENA_REGS_AENQ_CAPS_OFF); 196 1.1 jdolecek 197 1.1 jdolecek if (unlikely(!aenq_handlers)) { 198 1.1 jdolecek ena_trc_err("aenq handlers pointer is NULL\n"); 199 1.1 jdolecek return ENA_COM_INVAL; 200 1.1 jdolecek } 201 1.1 jdolecek 202 1.1 jdolecek aenq->aenq_handlers = aenq_handlers; 203 1.1 jdolecek 204 1.1 jdolecek return 0; 205 1.1 jdolecek } 206 1.1 jdolecek 207 1.1 jdolecek static inline void comp_ctxt_release(struct ena_com_admin_queue *queue, 208 1.1 jdolecek struct ena_comp_ctx *comp_ctx) 209 1.1 jdolecek { 210 1.1 jdolecek comp_ctx->occupied = false; 211 1.1 jdolecek ATOMIC32_DEC(&queue->outstanding_cmds); 212 1.1 jdolecek } 213 1.1 jdolecek 214 1.1 jdolecek static struct ena_comp_ctx *get_comp_ctxt(struct ena_com_admin_queue *queue, 215 1.1 jdolecek u16 command_id, bool capture) 216 1.1 jdolecek { 217 1.1 jdolecek if (unlikely(command_id >= queue->q_depth)) { 218 1.1 jdolecek ena_trc_err("command id is larger than the queue size. cmd_id: %u queue size %d\n", 219 1.1 jdolecek command_id, queue->q_depth); 220 1.1 jdolecek return NULL; 221 1.1 jdolecek } 222 1.1 jdolecek 223 1.1 jdolecek if (unlikely(queue->comp_ctx[command_id].occupied && capture)) { 224 1.1 jdolecek ena_trc_err("Completion context is occupied\n"); 225 1.1 jdolecek return NULL; 226 1.1 jdolecek } 227 1.1 jdolecek 228 1.1 jdolecek if (capture) { 229 1.1 jdolecek ATOMIC32_INC(&queue->outstanding_cmds); 230 1.1 jdolecek queue->comp_ctx[command_id].occupied = true; 231 1.1 jdolecek } 232 1.1 jdolecek 233 1.1 jdolecek return &queue->comp_ctx[command_id]; 234 1.1 jdolecek } 235 1.1 jdolecek 236 1.1 jdolecek static struct ena_comp_ctx *__ena_com_submit_admin_cmd(struct ena_com_admin_queue *admin_queue, 237 1.1 jdolecek struct ena_admin_aq_entry *cmd, 238 1.1 jdolecek size_t cmd_size_in_bytes, 239 1.1 jdolecek struct ena_admin_acq_entry *comp, 240 1.1 jdolecek size_t comp_size_in_bytes) 241 1.1 jdolecek { 242 1.1 jdolecek struct ena_comp_ctx *comp_ctx; 243 1.1 jdolecek u16 tail_masked, cmd_id; 244 1.1 jdolecek u16 queue_size_mask; 245 1.1 jdolecek u16 cnt; 246 1.1 jdolecek 247 1.1 jdolecek queue_size_mask = admin_queue->q_depth - 1; 248 1.1 jdolecek 249 1.1 jdolecek tail_masked = admin_queue->sq.tail & queue_size_mask; 250 1.1 jdolecek 251 1.1 jdolecek /* In case of queue FULL */ 252 1.1 jdolecek cnt = ATOMIC32_READ(&admin_queue->outstanding_cmds); 253 1.1 jdolecek if (cnt >= admin_queue->q_depth) { 254 1.1 jdolecek ena_trc_dbg("admin queue is full.\n"); 255 1.1 jdolecek admin_queue->stats.out_of_space++; 256 1.1 jdolecek return ERR_PTR(ENA_COM_NO_SPACE); 257 1.1 jdolecek } 258 1.1 jdolecek 259 1.1 jdolecek cmd_id = admin_queue->curr_cmd_id; 260 1.1 jdolecek 261 1.1 jdolecek cmd->aq_common_descriptor.flags |= admin_queue->sq.phase & 262 1.1 jdolecek ENA_ADMIN_AQ_COMMON_DESC_PHASE_MASK; 263 1.1 jdolecek 264 1.1 jdolecek cmd->aq_common_descriptor.command_id |= cmd_id & 265 1.1 jdolecek ENA_ADMIN_AQ_COMMON_DESC_COMMAND_ID_MASK; 266 1.1 jdolecek 267 1.1 jdolecek comp_ctx = get_comp_ctxt(admin_queue, cmd_id, true); 268 1.1 jdolecek if (unlikely(!comp_ctx)) 269 1.1 jdolecek return ERR_PTR(ENA_COM_INVAL); 270 1.1 jdolecek 271 1.1 jdolecek comp_ctx->status = ENA_CMD_SUBMITTED; 272 1.1 jdolecek comp_ctx->comp_size = (u32)comp_size_in_bytes; 273 1.1 jdolecek comp_ctx->user_cqe = comp; 274 1.1 jdolecek comp_ctx->cmd_opcode = cmd->aq_common_descriptor.opcode; 275 1.1 jdolecek 276 1.1 jdolecek ENA_WAIT_EVENT_CLEAR(comp_ctx->wait_event); 277 1.1 jdolecek 278 1.1 jdolecek memcpy(&admin_queue->sq.entries[tail_masked], cmd, cmd_size_in_bytes); 279 1.1 jdolecek 280 1.1 jdolecek admin_queue->curr_cmd_id = (admin_queue->curr_cmd_id + 1) & 281 1.1 jdolecek queue_size_mask; 282 1.1 jdolecek 283 1.1 jdolecek admin_queue->sq.tail++; 284 1.1 jdolecek admin_queue->stats.submitted_cmd++; 285 1.1 jdolecek 286 1.1 jdolecek if (unlikely((admin_queue->sq.tail & queue_size_mask) == 0)) 287 1.1 jdolecek admin_queue->sq.phase = !admin_queue->sq.phase; 288 1.1 jdolecek 289 1.1 jdolecek ENA_DB_SYNC(&admin_queue->sq.mem_handle); 290 1.1 jdolecek ENA_REG_WRITE32(admin_queue->bus, admin_queue->sq.tail, 291 1.1 jdolecek admin_queue->sq.db_addr); 292 1.1 jdolecek 293 1.1 jdolecek return comp_ctx; 294 1.1 jdolecek } 295 1.1 jdolecek 296 1.1 jdolecek static inline int ena_com_init_comp_ctxt(struct ena_com_admin_queue *queue) 297 1.1 jdolecek { 298 1.1 jdolecek size_t size = queue->q_depth * sizeof(struct ena_comp_ctx); 299 1.1 jdolecek struct ena_comp_ctx *comp_ctx; 300 1.1 jdolecek u16 i; 301 1.1 jdolecek 302 1.1 jdolecek queue->comp_ctx = ENA_MEM_ALLOC(queue->q_dmadev, size); 303 1.1 jdolecek if (unlikely(!queue->comp_ctx)) { 304 1.1 jdolecek ena_trc_err("memory allocation failed"); 305 1.1 jdolecek return ENA_COM_NO_MEM; 306 1.1 jdolecek } 307 1.1 jdolecek 308 1.1 jdolecek for (i = 0; i < queue->q_depth; i++) { 309 1.1 jdolecek comp_ctx = get_comp_ctxt(queue, i, false); 310 1.1 jdolecek if (comp_ctx) 311 1.1 jdolecek ENA_WAIT_EVENT_INIT(comp_ctx->wait_event); 312 1.1 jdolecek } 313 1.1 jdolecek 314 1.1 jdolecek return 0; 315 1.1 jdolecek } 316 1.1 jdolecek 317 1.1 jdolecek static struct ena_comp_ctx *ena_com_submit_admin_cmd(struct ena_com_admin_queue *admin_queue, 318 1.1 jdolecek struct ena_admin_aq_entry *cmd, 319 1.1 jdolecek size_t cmd_size_in_bytes, 320 1.1 jdolecek struct ena_admin_acq_entry *comp, 321 1.1 jdolecek size_t comp_size_in_bytes) 322 1.1 jdolecek { 323 1.1 jdolecek unsigned long flags; 324 1.1 jdolecek struct ena_comp_ctx *comp_ctx; 325 1.1 jdolecek 326 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 327 1.1 jdolecek if (unlikely(!admin_queue->running_state)) { 328 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 329 1.1 jdolecek return ERR_PTR(ENA_COM_NO_DEVICE); 330 1.1 jdolecek } 331 1.1 jdolecek comp_ctx = __ena_com_submit_admin_cmd(admin_queue, cmd, 332 1.1 jdolecek cmd_size_in_bytes, 333 1.1 jdolecek comp, 334 1.1 jdolecek comp_size_in_bytes); 335 1.1 jdolecek if (unlikely(IS_ERR(comp_ctx))) 336 1.1 jdolecek admin_queue->running_state = false; 337 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 338 1.1 jdolecek 339 1.1 jdolecek return comp_ctx; 340 1.1 jdolecek } 341 1.1 jdolecek 342 1.1 jdolecek static int ena_com_init_io_sq(struct ena_com_dev *ena_dev, 343 1.1 jdolecek struct ena_com_create_io_ctx *ctx, 344 1.1 jdolecek struct ena_com_io_sq *io_sq) 345 1.1 jdolecek { 346 1.1 jdolecek size_t size; 347 1.1 jdolecek int dev_node = 0; 348 1.1 jdolecek 349 1.1 jdolecek memset(&io_sq->desc_addr, 0x0, sizeof(io_sq->desc_addr)); 350 1.1 jdolecek 351 1.1 jdolecek io_sq->desc_entry_size = 352 1.1 jdolecek (io_sq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) ? 353 1.1 jdolecek sizeof(struct ena_eth_io_tx_desc) : 354 1.1 jdolecek sizeof(struct ena_eth_io_rx_desc); 355 1.1 jdolecek 356 1.1 jdolecek size = io_sq->desc_entry_size * io_sq->q_depth; 357 1.1 jdolecek io_sq->bus = ena_dev->bus; 358 1.1 jdolecek 359 1.1 jdolecek if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST) { 360 1.1 jdolecek ENA_MEM_ALLOC_COHERENT_NODE(ena_dev->dmadev, 361 1.1 jdolecek size, 362 1.1 jdolecek io_sq->desc_addr.virt_addr, 363 1.1 jdolecek io_sq->desc_addr.phys_addr, 364 1.1 jdolecek io_sq->desc_addr.mem_handle, 365 1.1 jdolecek ctx->numa_node, 366 1.1 jdolecek dev_node); 367 1.1 jdolecek if (!io_sq->desc_addr.virt_addr) { 368 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 369 1.1 jdolecek size, 370 1.1 jdolecek io_sq->desc_addr.virt_addr, 371 1.1 jdolecek io_sq->desc_addr.phys_addr, 372 1.1 jdolecek io_sq->desc_addr.mem_handle); 373 1.1 jdolecek } 374 1.1 jdolecek 375 1.1 jdolecek if (!io_sq->desc_addr.virt_addr) { 376 1.1 jdolecek ena_trc_err("memory allocation failed"); 377 1.1 jdolecek return ENA_COM_NO_MEM; 378 1.1 jdolecek } 379 1.1 jdolecek } 380 1.1 jdolecek 381 1.1 jdolecek if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) { 382 1.1 jdolecek /* Allocate bounce buffers */ 383 1.1 jdolecek io_sq->bounce_buf_ctrl.buffer_size = ena_dev->llq_info.desc_list_entry_size; 384 1.1 jdolecek io_sq->bounce_buf_ctrl.buffers_num = ENA_COM_BOUNCE_BUFFER_CNTRL_CNT; 385 1.1 jdolecek io_sq->bounce_buf_ctrl.next_to_use = 0; 386 1.1 jdolecek 387 1.1 jdolecek size = io_sq->bounce_buf_ctrl.buffer_size * io_sq->bounce_buf_ctrl.buffers_num; 388 1.1 jdolecek 389 1.1 jdolecek ENA_MEM_ALLOC_NODE(ena_dev->dmadev, 390 1.1 jdolecek size, 391 1.1 jdolecek io_sq->bounce_buf_ctrl.base_buffer, 392 1.1 jdolecek ctx->numa_node, 393 1.1 jdolecek dev_node); 394 1.1 jdolecek if (!io_sq->bounce_buf_ctrl.base_buffer) 395 1.1 jdolecek io_sq->bounce_buf_ctrl.base_buffer = ENA_MEM_ALLOC(ena_dev->dmadev, size); 396 1.1 jdolecek 397 1.1 jdolecek if (!io_sq->bounce_buf_ctrl.base_buffer) { 398 1.1 jdolecek ena_trc_err("bounce buffer memory allocation failed"); 399 1.1 jdolecek return ENA_COM_NO_MEM; 400 1.1 jdolecek } 401 1.1 jdolecek 402 1.1 jdolecek memcpy(&io_sq->llq_info, &ena_dev->llq_info, sizeof(io_sq->llq_info)); 403 1.1 jdolecek 404 1.1 jdolecek /* Initiate the first bounce buffer */ 405 1.1 jdolecek io_sq->llq_buf_ctrl.curr_bounce_buf = 406 1.1 jdolecek ena_com_get_next_bounce_buffer(&io_sq->bounce_buf_ctrl); 407 1.1 jdolecek memset(io_sq->llq_buf_ctrl.curr_bounce_buf, 408 1.1 jdolecek 0x0, io_sq->llq_info.desc_list_entry_size); 409 1.1 jdolecek io_sq->llq_buf_ctrl.descs_left_in_line = 410 1.1 jdolecek io_sq->llq_info.descs_num_before_header; 411 1.1 jdolecek } 412 1.1 jdolecek 413 1.1 jdolecek io_sq->tail = 0; 414 1.1 jdolecek io_sq->next_to_comp = 0; 415 1.1 jdolecek io_sq->phase = 1; 416 1.1 jdolecek 417 1.1 jdolecek return 0; 418 1.1 jdolecek } 419 1.1 jdolecek 420 1.1 jdolecek static int ena_com_init_io_cq(struct ena_com_dev *ena_dev, 421 1.1 jdolecek struct ena_com_create_io_ctx *ctx, 422 1.1 jdolecek struct ena_com_io_cq *io_cq) 423 1.1 jdolecek { 424 1.1 jdolecek size_t size; 425 1.1 jdolecek int prev_node = 0; 426 1.1 jdolecek 427 1.1 jdolecek memset(&io_cq->cdesc_addr, 0x0, sizeof(io_cq->cdesc_addr)); 428 1.1 jdolecek 429 1.1 jdolecek /* Use the basic completion descriptor for Rx */ 430 1.1 jdolecek io_cq->cdesc_entry_size_in_bytes = 431 1.1 jdolecek (io_cq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) ? 432 1.1 jdolecek sizeof(struct ena_eth_io_tx_cdesc) : 433 1.1 jdolecek sizeof(struct ena_eth_io_rx_cdesc_base); 434 1.1 jdolecek 435 1.1 jdolecek size = io_cq->cdesc_entry_size_in_bytes * io_cq->q_depth; 436 1.1 jdolecek io_cq->bus = ena_dev->bus; 437 1.1 jdolecek 438 1.1 jdolecek ENA_MEM_ALLOC_COHERENT_NODE(ena_dev->dmadev, 439 1.1 jdolecek size, 440 1.1 jdolecek io_cq->cdesc_addr.virt_addr, 441 1.1 jdolecek io_cq->cdesc_addr.phys_addr, 442 1.1 jdolecek io_cq->cdesc_addr.mem_handle, 443 1.1 jdolecek ctx->numa_node, 444 1.1 jdolecek prev_node); 445 1.1 jdolecek if (!io_cq->cdesc_addr.virt_addr) { 446 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 447 1.1 jdolecek size, 448 1.1 jdolecek io_cq->cdesc_addr.virt_addr, 449 1.1 jdolecek io_cq->cdesc_addr.phys_addr, 450 1.1 jdolecek io_cq->cdesc_addr.mem_handle); 451 1.1 jdolecek } 452 1.1 jdolecek 453 1.1 jdolecek if (!io_cq->cdesc_addr.virt_addr) { 454 1.1 jdolecek ena_trc_err("memory allocation failed"); 455 1.1 jdolecek return ENA_COM_NO_MEM; 456 1.1 jdolecek } 457 1.1 jdolecek 458 1.1 jdolecek io_cq->phase = 1; 459 1.1 jdolecek io_cq->head = 0; 460 1.1 jdolecek 461 1.1 jdolecek return 0; 462 1.1 jdolecek } 463 1.1 jdolecek 464 1.1 jdolecek static void ena_com_handle_single_admin_completion(struct ena_com_admin_queue *admin_queue, 465 1.1 jdolecek struct ena_admin_acq_entry *cqe) 466 1.1 jdolecek { 467 1.1 jdolecek struct ena_comp_ctx *comp_ctx; 468 1.1 jdolecek u16 cmd_id; 469 1.1 jdolecek 470 1.1 jdolecek cmd_id = cqe->acq_common_descriptor.command & 471 1.1 jdolecek ENA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID_MASK; 472 1.1 jdolecek 473 1.1 jdolecek comp_ctx = get_comp_ctxt(admin_queue, cmd_id, false); 474 1.1 jdolecek if (unlikely(!comp_ctx)) { 475 1.1 jdolecek ena_trc_err("comp_ctx is NULL. Changing the admin queue running state\n"); 476 1.1 jdolecek admin_queue->running_state = false; 477 1.1 jdolecek return; 478 1.1 jdolecek } 479 1.1 jdolecek 480 1.1 jdolecek comp_ctx->status = ENA_CMD_COMPLETED; 481 1.1 jdolecek comp_ctx->comp_status = cqe->acq_common_descriptor.status; 482 1.1 jdolecek 483 1.1 jdolecek if (comp_ctx->user_cqe) 484 1.1 jdolecek memcpy(comp_ctx->user_cqe, (void *)cqe, comp_ctx->comp_size); 485 1.1 jdolecek 486 1.1 jdolecek if (!admin_queue->polling) 487 1.1 jdolecek ENA_WAIT_EVENT_SIGNAL(comp_ctx->wait_event); 488 1.1 jdolecek } 489 1.1 jdolecek 490 1.1 jdolecek static void ena_com_handle_admin_completion(struct ena_com_admin_queue *admin_queue) 491 1.1 jdolecek { 492 1.1 jdolecek struct ena_admin_acq_entry *cqe = NULL; 493 1.1 jdolecek u16 comp_num = 0; 494 1.1 jdolecek u16 head_masked; 495 1.1 jdolecek u8 phase; 496 1.1 jdolecek 497 1.1 jdolecek head_masked = admin_queue->cq.head & (admin_queue->q_depth - 1); 498 1.1 jdolecek phase = admin_queue->cq.phase; 499 1.1 jdolecek 500 1.1 jdolecek cqe = &admin_queue->cq.entries[head_masked]; 501 1.1 jdolecek 502 1.1 jdolecek /* Go over all the completions */ 503 1.1 jdolecek while ((cqe->acq_common_descriptor.flags & 504 1.1 jdolecek ENA_ADMIN_ACQ_COMMON_DESC_PHASE_MASK) == phase) { 505 1.1 jdolecek /* Do not read the rest of the completion entry before the 506 1.1 jdolecek * phase bit was validated 507 1.1 jdolecek */ 508 1.1 jdolecek rmb(); 509 1.1 jdolecek ena_com_handle_single_admin_completion(admin_queue, cqe); 510 1.1 jdolecek 511 1.1 jdolecek head_masked++; 512 1.1 jdolecek comp_num++; 513 1.1 jdolecek if (unlikely(head_masked == admin_queue->q_depth)) { 514 1.1 jdolecek head_masked = 0; 515 1.1 jdolecek phase = !phase; 516 1.1 jdolecek } 517 1.1 jdolecek 518 1.1 jdolecek cqe = &admin_queue->cq.entries[head_masked]; 519 1.1 jdolecek } 520 1.1 jdolecek 521 1.1 jdolecek admin_queue->cq.head += comp_num; 522 1.1 jdolecek admin_queue->cq.phase = phase; 523 1.1 jdolecek admin_queue->sq.head += comp_num; 524 1.1 jdolecek admin_queue->stats.completed_cmd += comp_num; 525 1.1 jdolecek } 526 1.1 jdolecek 527 1.1 jdolecek static int ena_com_comp_status_to_errno(u8 comp_status) 528 1.1 jdolecek { 529 1.1 jdolecek if (unlikely(comp_status != 0)) 530 1.1 jdolecek ena_trc_err("admin command failed[%u]\n", comp_status); 531 1.1 jdolecek 532 1.1 jdolecek if (unlikely(comp_status > ENA_ADMIN_UNKNOWN_ERROR)) 533 1.1 jdolecek return ENA_COM_INVAL; 534 1.1 jdolecek 535 1.1 jdolecek switch (comp_status) { 536 1.1 jdolecek case ENA_ADMIN_SUCCESS: 537 1.1 jdolecek return 0; 538 1.1 jdolecek case ENA_ADMIN_RESOURCE_ALLOCATION_FAILURE: 539 1.1 jdolecek return ENA_COM_NO_MEM; 540 1.1 jdolecek case ENA_ADMIN_UNSUPPORTED_OPCODE: 541 1.1 jdolecek return ENA_COM_UNSUPPORTED; 542 1.1 jdolecek case ENA_ADMIN_BAD_OPCODE: 543 1.1 jdolecek case ENA_ADMIN_MALFORMED_REQUEST: 544 1.1 jdolecek case ENA_ADMIN_ILLEGAL_PARAMETER: 545 1.1 jdolecek case ENA_ADMIN_UNKNOWN_ERROR: 546 1.1 jdolecek return ENA_COM_INVAL; 547 1.1 jdolecek } 548 1.1 jdolecek 549 1.1 jdolecek return 0; 550 1.1 jdolecek } 551 1.1 jdolecek 552 1.1 jdolecek static int ena_com_wait_and_process_admin_cq_polling(struct ena_comp_ctx *comp_ctx, 553 1.1 jdolecek struct ena_com_admin_queue *admin_queue) 554 1.1 jdolecek { 555 1.1 jdolecek unsigned long flags, timeout; 556 1.1 jdolecek int ret; 557 1.1 jdolecek 558 1.1 jdolecek timeout = ENA_GET_SYSTEM_TIMEOUT(admin_queue->completion_timeout); 559 1.1 jdolecek 560 1.1 jdolecek while (1) { 561 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 562 1.1 jdolecek ena_com_handle_admin_completion(admin_queue); 563 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 564 1.1 jdolecek 565 1.1 jdolecek if (comp_ctx->status != ENA_CMD_SUBMITTED) 566 1.1 jdolecek break; 567 1.1 jdolecek 568 1.1 jdolecek if (ENA_TIME_EXPIRE(timeout)) { 569 1.1 jdolecek ena_trc_err("Wait for completion (polling) timeout\n"); 570 1.1 jdolecek /* ENA didn't have any completion */ 571 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 572 1.1 jdolecek admin_queue->stats.no_completion++; 573 1.1 jdolecek admin_queue->running_state = false; 574 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 575 1.1 jdolecek 576 1.1 jdolecek ret = ENA_COM_TIMER_EXPIRED; 577 1.1 jdolecek goto err; 578 1.1 jdolecek } 579 1.1 jdolecek 580 1.1 jdolecek ENA_MSLEEP(100); 581 1.1 jdolecek } 582 1.1 jdolecek 583 1.1 jdolecek if (unlikely(comp_ctx->status == ENA_CMD_ABORTED)) { 584 1.1 jdolecek ena_trc_err("Command was aborted\n"); 585 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 586 1.1 jdolecek admin_queue->stats.aborted_cmd++; 587 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 588 1.1 jdolecek ret = ENA_COM_NO_DEVICE; 589 1.1 jdolecek goto err; 590 1.1 jdolecek } 591 1.1 jdolecek 592 1.1 jdolecek ENA_WARN(comp_ctx->status != ENA_CMD_COMPLETED, 593 1.1 jdolecek "Invalid comp status %d\n", comp_ctx->status); 594 1.1 jdolecek 595 1.1 jdolecek ret = ena_com_comp_status_to_errno(comp_ctx->comp_status); 596 1.1 jdolecek err: 597 1.1 jdolecek comp_ctxt_release(admin_queue, comp_ctx); 598 1.1 jdolecek return ret; 599 1.1 jdolecek } 600 1.1 jdolecek 601 1.1 jdolecek static int ena_com_config_llq_info(struct ena_com_dev *ena_dev, 602 1.1 jdolecek struct ena_admin_feature_llq_desc *llq_desc) 603 1.1 jdolecek { 604 1.1 jdolecek struct ena_com_llq_info *llq_info = &ena_dev->llq_info; 605 1.1 jdolecek 606 1.1 jdolecek memset(llq_info, 0, sizeof(*llq_info)); 607 1.1 jdolecek 608 1.1 jdolecek switch (llq_desc->header_location_ctrl) { 609 1.1 jdolecek case ENA_ADMIN_INLINE_HEADER: 610 1.1 jdolecek llq_info->inline_header = true; 611 1.1 jdolecek break; 612 1.1 jdolecek case ENA_ADMIN_HEADER_RING: 613 1.1 jdolecek llq_info->inline_header = false; 614 1.1 jdolecek break; 615 1.1 jdolecek default: 616 1.1 jdolecek ena_trc_err("Invalid header location control\n"); 617 1.1 jdolecek return -EINVAL; 618 1.1 jdolecek } 619 1.1 jdolecek 620 1.1 jdolecek switch (llq_desc->entry_size_ctrl) { 621 1.1 jdolecek case ENA_ADMIN_LIST_ENTRY_SIZE_128B: 622 1.1 jdolecek llq_info->desc_list_entry_size = 128; 623 1.1 jdolecek break; 624 1.1 jdolecek case ENA_ADMIN_LIST_ENTRY_SIZE_192B: 625 1.1 jdolecek llq_info->desc_list_entry_size = 192; 626 1.1 jdolecek break; 627 1.1 jdolecek case ENA_ADMIN_LIST_ENTRY_SIZE_256B: 628 1.1 jdolecek llq_info->desc_list_entry_size = 256; 629 1.1 jdolecek break; 630 1.1 jdolecek default: 631 1.1 jdolecek ena_trc_err("Invalid entry_size_ctrl %d\n", 632 1.1 jdolecek llq_desc->entry_size_ctrl); 633 1.1 jdolecek return -EINVAL; 634 1.1 jdolecek } 635 1.1 jdolecek 636 1.1 jdolecek if ((llq_info->desc_list_entry_size & 0x7)) { 637 1.1 jdolecek /* The desc list entry size should be whole multiply of 8 638 1.1 jdolecek * This requirement comes from __iowrite64_copy() 639 1.1 jdolecek */ 640 1.1 jdolecek ena_trc_err("illegal entry size %d\n", 641 1.1 jdolecek llq_info->desc_list_entry_size); 642 1.1 jdolecek return -EINVAL; 643 1.1 jdolecek } 644 1.1 jdolecek 645 1.1 jdolecek if (llq_info->inline_header) { 646 1.1 jdolecek llq_info->desc_stride_ctrl = llq_desc->descriptors_stride_ctrl; 647 1.1 jdolecek if ((llq_info->desc_stride_ctrl != ENA_ADMIN_SINGLE_DESC_PER_ENTRY) && 648 1.1 jdolecek (llq_info->desc_stride_ctrl != ENA_ADMIN_MULTIPLE_DESCS_PER_ENTRY)) { 649 1.1 jdolecek ena_trc_err("Invalid desc_stride_ctrl %d\n", 650 1.1 jdolecek llq_info->desc_stride_ctrl); 651 1.1 jdolecek return -EINVAL; 652 1.1 jdolecek } 653 1.1 jdolecek } else { 654 1.1 jdolecek llq_info->desc_stride_ctrl = ENA_ADMIN_SINGLE_DESC_PER_ENTRY; 655 1.1 jdolecek } 656 1.1 jdolecek 657 1.1 jdolecek if (llq_info->desc_stride_ctrl == ENA_ADMIN_SINGLE_DESC_PER_ENTRY) 658 1.1 jdolecek llq_info->descs_per_entry = llq_info->desc_list_entry_size / 659 1.1 jdolecek sizeof(struct ena_eth_io_tx_desc); 660 1.1 jdolecek else 661 1.1 jdolecek llq_info->descs_per_entry = 1; 662 1.1 jdolecek 663 1.1 jdolecek llq_info->descs_num_before_header = llq_desc->desc_num_before_header_ctrl; 664 1.1 jdolecek 665 1.1 jdolecek return 0; 666 1.1 jdolecek } 667 1.1 jdolecek 668 1.1 jdolecek 669 1.1 jdolecek 670 1.1 jdolecek static int ena_com_wait_and_process_admin_cq_interrupts(struct ena_comp_ctx *comp_ctx, 671 1.1 jdolecek struct ena_com_admin_queue *admin_queue) 672 1.1 jdolecek { 673 1.1 jdolecek unsigned long flags; 674 1.1 jdolecek int ret; 675 1.1 jdolecek 676 1.1 jdolecek ENA_WAIT_EVENT_WAIT(comp_ctx->wait_event, 677 1.1 jdolecek admin_queue->completion_timeout); 678 1.1 jdolecek 679 1.1 jdolecek /* In case the command wasn't completed find out the root cause. 680 1.1 jdolecek * There might be 2 kinds of errors 681 1.1 jdolecek * 1) No completion (timeout reached) 682 1.1 jdolecek * 2) There is completion but the device didn't get any msi-x interrupt. 683 1.1 jdolecek */ 684 1.1 jdolecek if (unlikely(comp_ctx->status == ENA_CMD_SUBMITTED)) { 685 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 686 1.1 jdolecek ena_com_handle_admin_completion(admin_queue); 687 1.1 jdolecek admin_queue->stats.no_completion++; 688 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 689 1.1 jdolecek 690 1.1 jdolecek if (comp_ctx->status == ENA_CMD_COMPLETED) 691 1.1 jdolecek ena_trc_err("The ena device have completion but the driver didn't receive any MSI-X interrupt (cmd %d)\n", 692 1.1 jdolecek comp_ctx->cmd_opcode); 693 1.1 jdolecek else 694 1.1 jdolecek ena_trc_err("The ena device doesn't send any completion for the admin cmd %d status %d\n", 695 1.1 jdolecek comp_ctx->cmd_opcode, comp_ctx->status); 696 1.1 jdolecek 697 1.1 jdolecek admin_queue->running_state = false; 698 1.1 jdolecek ret = ENA_COM_TIMER_EXPIRED; 699 1.1 jdolecek goto err; 700 1.1 jdolecek } 701 1.1 jdolecek 702 1.1 jdolecek ret = ena_com_comp_status_to_errno(comp_ctx->comp_status); 703 1.1 jdolecek err: 704 1.1 jdolecek comp_ctxt_release(admin_queue, comp_ctx); 705 1.1 jdolecek return ret; 706 1.1 jdolecek } 707 1.1 jdolecek 708 1.1 jdolecek /* This method read the hardware device register through posting writes 709 1.1 jdolecek * and waiting for response 710 1.1 jdolecek * On timeout the function will return ENA_MMIO_READ_TIMEOUT 711 1.1 jdolecek */ 712 1.1 jdolecek static u32 ena_com_reg_bar_read32(struct ena_com_dev *ena_dev, u16 offset) 713 1.1 jdolecek { 714 1.1 jdolecek struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read; 715 1.1 jdolecek volatile struct ena_admin_ena_mmio_req_read_less_resp *read_resp = 716 1.1 jdolecek mmio_read->read_resp; 717 1.1 jdolecek u32 mmio_read_reg, ret, i; 718 1.1 jdolecek unsigned long flags; 719 1.1 jdolecek u32 timeout = mmio_read->reg_read_to; 720 1.1 jdolecek 721 1.1 jdolecek ENA_MIGHT_SLEEP(); 722 1.1 jdolecek 723 1.1 jdolecek if (timeout == 0) 724 1.1 jdolecek timeout = ENA_REG_READ_TIMEOUT; 725 1.1 jdolecek 726 1.1 jdolecek /* If readless is disabled, perform regular read */ 727 1.1 jdolecek if (!mmio_read->readless_supported) 728 1.1 jdolecek return ENA_REG_READ32(ena_dev->bus, ena_dev->reg_bar + offset); 729 1.1 jdolecek 730 1.1 jdolecek ENA_SPINLOCK_LOCK(mmio_read->lock, flags); 731 1.1 jdolecek mmio_read->seq_num++; 732 1.1 jdolecek 733 1.1 jdolecek read_resp->req_id = mmio_read->seq_num + 0xDEAD; 734 1.1 jdolecek mmio_read_reg = (offset << ENA_REGS_MMIO_REG_READ_REG_OFF_SHIFT) & 735 1.1 jdolecek ENA_REGS_MMIO_REG_READ_REG_OFF_MASK; 736 1.1 jdolecek mmio_read_reg |= mmio_read->seq_num & 737 1.1 jdolecek ENA_REGS_MMIO_REG_READ_REQ_ID_MASK; 738 1.1 jdolecek 739 1.1 jdolecek /* make sure read_resp->req_id get updated before the hw can write 740 1.1 jdolecek * there 741 1.1 jdolecek */ 742 1.1 jdolecek wmb(); 743 1.1 jdolecek 744 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, mmio_read_reg, ena_dev->reg_bar + ENA_REGS_MMIO_REG_READ_OFF); 745 1.1 jdolecek 746 1.1 jdolecek for (i = 0; i < timeout; i++) { 747 1.1 jdolecek if (read_resp->req_id == mmio_read->seq_num) 748 1.1 jdolecek break; 749 1.1 jdolecek 750 1.1 jdolecek ENA_UDELAY(1); 751 1.1 jdolecek } 752 1.1 jdolecek 753 1.1 jdolecek if (unlikely(i == timeout)) { 754 1.1 jdolecek ena_trc_err("reading reg failed for timeout. expected: req id[%hu] offset[%hu] actual: req id[%hu] offset[%hu]\n", 755 1.1 jdolecek mmio_read->seq_num, 756 1.1 jdolecek offset, 757 1.1 jdolecek read_resp->req_id, 758 1.1 jdolecek read_resp->reg_off); 759 1.1 jdolecek ret = ENA_MMIO_READ_TIMEOUT; 760 1.1 jdolecek goto err; 761 1.1 jdolecek } 762 1.1 jdolecek 763 1.1 jdolecek if (read_resp->reg_off != offset) { 764 1.1 jdolecek ena_trc_err("Read failure: wrong offset provided"); 765 1.1 jdolecek ret = ENA_MMIO_READ_TIMEOUT; 766 1.1 jdolecek } else { 767 1.1 jdolecek ret = read_resp->reg_val; 768 1.1 jdolecek } 769 1.1 jdolecek err: 770 1.1 jdolecek ENA_SPINLOCK_UNLOCK(mmio_read->lock, flags); 771 1.1 jdolecek 772 1.1 jdolecek return ret; 773 1.1 jdolecek } 774 1.1 jdolecek 775 1.1 jdolecek /* There are two types to wait for completion. 776 1.1 jdolecek * Polling mode - wait until the completion is available. 777 1.1 jdolecek * Async mode - wait on wait queue until the completion is ready 778 1.1 jdolecek * (or the timeout expired). 779 1.1 jdolecek * It is expected that the IRQ called ena_com_handle_admin_completion 780 1.1 jdolecek * to mark the completions. 781 1.1 jdolecek */ 782 1.1 jdolecek static int ena_com_wait_and_process_admin_cq(struct ena_comp_ctx *comp_ctx, 783 1.1 jdolecek struct ena_com_admin_queue *admin_queue) 784 1.1 jdolecek { 785 1.1 jdolecek if (admin_queue->polling) 786 1.1 jdolecek return ena_com_wait_and_process_admin_cq_polling(comp_ctx, 787 1.1 jdolecek admin_queue); 788 1.1 jdolecek 789 1.1 jdolecek return ena_com_wait_and_process_admin_cq_interrupts(comp_ctx, 790 1.1 jdolecek admin_queue); 791 1.1 jdolecek } 792 1.1 jdolecek 793 1.1 jdolecek static int ena_com_destroy_io_sq(struct ena_com_dev *ena_dev, 794 1.1 jdolecek struct ena_com_io_sq *io_sq) 795 1.1 jdolecek { 796 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 797 1.1 jdolecek struct ena_admin_aq_destroy_sq_cmd destroy_cmd; 798 1.1 jdolecek struct ena_admin_acq_destroy_sq_resp_desc destroy_resp; 799 1.1 jdolecek u8 direction; 800 1.1 jdolecek int ret; 801 1.1 jdolecek 802 1.1 jdolecek memset(&destroy_cmd, 0x0, sizeof(destroy_cmd)); 803 1.1 jdolecek 804 1.1 jdolecek if (io_sq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) 805 1.1 jdolecek direction = ENA_ADMIN_SQ_DIRECTION_TX; 806 1.1 jdolecek else 807 1.1 jdolecek direction = ENA_ADMIN_SQ_DIRECTION_RX; 808 1.1 jdolecek 809 1.1 jdolecek destroy_cmd.sq.sq_identity |= (direction << 810 1.1 jdolecek ENA_ADMIN_SQ_SQ_DIRECTION_SHIFT) & 811 1.1 jdolecek ENA_ADMIN_SQ_SQ_DIRECTION_MASK; 812 1.1 jdolecek 813 1.1 jdolecek destroy_cmd.sq.sq_idx = io_sq->idx; 814 1.1 jdolecek destroy_cmd.aq_common_descriptor.opcode = ENA_ADMIN_DESTROY_SQ; 815 1.1 jdolecek 816 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 817 1.1 jdolecek (struct ena_admin_aq_entry *)&destroy_cmd, 818 1.1 jdolecek sizeof(destroy_cmd), 819 1.1 jdolecek (struct ena_admin_acq_entry *)&destroy_resp, 820 1.1 jdolecek sizeof(destroy_resp)); 821 1.1 jdolecek 822 1.1 jdolecek if (unlikely(ret && (ret != ENA_COM_NO_DEVICE))) 823 1.1 jdolecek ena_trc_err("failed to destroy io sq error: %d\n", ret); 824 1.1 jdolecek 825 1.1 jdolecek return ret; 826 1.1 jdolecek } 827 1.1 jdolecek 828 1.1 jdolecek static void ena_com_io_queue_free(struct ena_com_dev *ena_dev, 829 1.1 jdolecek struct ena_com_io_sq *io_sq, 830 1.1 jdolecek struct ena_com_io_cq *io_cq) 831 1.1 jdolecek { 832 1.1 jdolecek size_t size; 833 1.1 jdolecek 834 1.1 jdolecek if (io_cq->cdesc_addr.virt_addr) { 835 1.1 jdolecek size = io_cq->cdesc_entry_size_in_bytes * io_cq->q_depth; 836 1.1 jdolecek 837 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 838 1.1 jdolecek size, 839 1.1 jdolecek io_cq->cdesc_addr.virt_addr, 840 1.1 jdolecek io_cq->cdesc_addr.phys_addr, 841 1.1 jdolecek io_cq->cdesc_addr.mem_handle); 842 1.1 jdolecek 843 1.1 jdolecek io_cq->cdesc_addr.virt_addr = NULL; 844 1.1 jdolecek } 845 1.1 jdolecek 846 1.1 jdolecek if (io_sq->desc_addr.virt_addr) { 847 1.1 jdolecek size = io_sq->desc_entry_size * io_sq->q_depth; 848 1.1 jdolecek 849 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 850 1.1 jdolecek size, 851 1.1 jdolecek io_sq->desc_addr.virt_addr, 852 1.1 jdolecek io_sq->desc_addr.phys_addr, 853 1.1 jdolecek io_sq->desc_addr.mem_handle); 854 1.1 jdolecek 855 1.1 jdolecek io_sq->desc_addr.virt_addr = NULL; 856 1.1 jdolecek } 857 1.1 jdolecek 858 1.1 jdolecek if (io_sq->bounce_buf_ctrl.base_buffer) { 859 1.1 jdolecek size = io_sq->llq_info.desc_list_entry_size * ENA_COM_BOUNCE_BUFFER_CNTRL_CNT; 860 1.2 jdolecek ENA_MEM_FREE(ena_dev->dmadev, io_sq->bounce_buf_ctrl.base_buffer, size); 861 1.1 jdolecek io_sq->bounce_buf_ctrl.base_buffer = NULL; 862 1.1 jdolecek } 863 1.1 jdolecek } 864 1.1 jdolecek 865 1.1 jdolecek static int wait_for_reset_state(struct ena_com_dev *ena_dev, u32 timeout, 866 1.1 jdolecek u16 exp_state) 867 1.1 jdolecek { 868 1.1 jdolecek u32 val, i; 869 1.1 jdolecek 870 1.1 jdolecek for (i = 0; i < timeout; i++) { 871 1.1 jdolecek val = ena_com_reg_bar_read32(ena_dev, ENA_REGS_DEV_STS_OFF); 872 1.1 jdolecek 873 1.1 jdolecek if (unlikely(val == ENA_MMIO_READ_TIMEOUT)) { 874 1.1 jdolecek ena_trc_err("Reg read timeout occurred\n"); 875 1.1 jdolecek return ENA_COM_TIMER_EXPIRED; 876 1.1 jdolecek } 877 1.1 jdolecek 878 1.1 jdolecek if ((val & ENA_REGS_DEV_STS_RESET_IN_PROGRESS_MASK) == 879 1.1 jdolecek exp_state) 880 1.1 jdolecek return 0; 881 1.1 jdolecek 882 1.1 jdolecek /* The resolution of the timeout is 100ms */ 883 1.1 jdolecek ENA_MSLEEP(100); 884 1.1 jdolecek } 885 1.1 jdolecek 886 1.1 jdolecek return ENA_COM_TIMER_EXPIRED; 887 1.1 jdolecek } 888 1.1 jdolecek 889 1.1 jdolecek static bool ena_com_check_supported_feature_id(struct ena_com_dev *ena_dev, 890 1.1 jdolecek enum ena_admin_aq_feature_id feature_id) 891 1.1 jdolecek { 892 1.1 jdolecek u32 feature_mask = 1 << feature_id; 893 1.1 jdolecek 894 1.1 jdolecek /* Device attributes is always supported */ 895 1.1 jdolecek if ((feature_id != ENA_ADMIN_DEVICE_ATTRIBUTES) && 896 1.1 jdolecek !(ena_dev->supported_features & feature_mask)) 897 1.1 jdolecek return false; 898 1.1 jdolecek 899 1.1 jdolecek return true; 900 1.1 jdolecek } 901 1.1 jdolecek 902 1.1 jdolecek static int ena_com_get_feature_ex(struct ena_com_dev *ena_dev, 903 1.1 jdolecek struct ena_admin_get_feat_resp *get_resp, 904 1.1 jdolecek enum ena_admin_aq_feature_id feature_id, 905 1.1 jdolecek dma_addr_t control_buf_dma_addr, 906 1.1 jdolecek u32 control_buff_size) 907 1.1 jdolecek { 908 1.1 jdolecek struct ena_com_admin_queue *admin_queue; 909 1.1 jdolecek struct ena_admin_get_feat_cmd get_cmd; 910 1.1 jdolecek int ret; 911 1.1 jdolecek 912 1.1 jdolecek if (!ena_com_check_supported_feature_id(ena_dev, feature_id)) { 913 1.1 jdolecek ena_trc_dbg("Feature %d isn't supported\n", feature_id); 914 1.1 jdolecek return ENA_COM_UNSUPPORTED; 915 1.1 jdolecek } 916 1.1 jdolecek 917 1.1 jdolecek memset(&get_cmd, 0x0, sizeof(get_cmd)); 918 1.1 jdolecek admin_queue = &ena_dev->admin_queue; 919 1.1 jdolecek 920 1.1 jdolecek get_cmd.aq_common_descriptor.opcode = ENA_ADMIN_GET_FEATURE; 921 1.1 jdolecek 922 1.1 jdolecek if (control_buff_size) 923 1.1 jdolecek get_cmd.aq_common_descriptor.flags = 924 1.1 jdolecek ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK; 925 1.1 jdolecek else 926 1.1 jdolecek get_cmd.aq_common_descriptor.flags = 0; 927 1.1 jdolecek 928 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 929 1.1 jdolecek &get_cmd.control_buffer.address, 930 1.1 jdolecek control_buf_dma_addr); 931 1.1 jdolecek if (unlikely(ret)) { 932 1.1 jdolecek ena_trc_err("memory address set failed\n"); 933 1.1 jdolecek return ret; 934 1.1 jdolecek } 935 1.1 jdolecek 936 1.1 jdolecek get_cmd.control_buffer.length = control_buff_size; 937 1.1 jdolecek 938 1.1 jdolecek get_cmd.feat_common.feature_id = feature_id; 939 1.1 jdolecek 940 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 941 1.1 jdolecek (struct ena_admin_aq_entry *) 942 1.1 jdolecek &get_cmd, 943 1.1 jdolecek sizeof(get_cmd), 944 1.1 jdolecek (struct ena_admin_acq_entry *) 945 1.1 jdolecek get_resp, 946 1.1 jdolecek sizeof(*get_resp)); 947 1.1 jdolecek 948 1.1 jdolecek if (unlikely(ret)) 949 1.1 jdolecek ena_trc_err("Failed to submit get_feature command %d error: %d\n", 950 1.1 jdolecek feature_id, ret); 951 1.1 jdolecek 952 1.1 jdolecek return ret; 953 1.1 jdolecek } 954 1.1 jdolecek 955 1.1 jdolecek static int ena_com_get_feature(struct ena_com_dev *ena_dev, 956 1.1 jdolecek struct ena_admin_get_feat_resp *get_resp, 957 1.1 jdolecek enum ena_admin_aq_feature_id feature_id) 958 1.1 jdolecek { 959 1.1 jdolecek return ena_com_get_feature_ex(ena_dev, 960 1.1 jdolecek get_resp, 961 1.1 jdolecek feature_id, 962 1.1 jdolecek 0, 963 1.1 jdolecek 0); 964 1.1 jdolecek } 965 1.1 jdolecek 966 1.1 jdolecek static int ena_com_hash_key_allocate(struct ena_com_dev *ena_dev) 967 1.1 jdolecek { 968 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 969 1.1 jdolecek 970 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 971 1.1 jdolecek sizeof(*rss->hash_key), 972 1.1 jdolecek rss->hash_key, 973 1.1 jdolecek rss->hash_key_dma_addr, 974 1.1 jdolecek rss->hash_key_mem_handle); 975 1.1 jdolecek 976 1.1 jdolecek if (unlikely(!rss->hash_key)) 977 1.1 jdolecek return ENA_COM_NO_MEM; 978 1.1 jdolecek 979 1.1 jdolecek return 0; 980 1.1 jdolecek } 981 1.1 jdolecek 982 1.1 jdolecek static void ena_com_hash_key_destroy(struct ena_com_dev *ena_dev) 983 1.1 jdolecek { 984 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 985 1.1 jdolecek 986 1.1 jdolecek if (rss->hash_key) 987 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 988 1.1 jdolecek sizeof(*rss->hash_key), 989 1.1 jdolecek rss->hash_key, 990 1.1 jdolecek rss->hash_key_dma_addr, 991 1.1 jdolecek rss->hash_key_mem_handle); 992 1.1 jdolecek rss->hash_key = NULL; 993 1.1 jdolecek } 994 1.1 jdolecek 995 1.1 jdolecek static int ena_com_hash_ctrl_init(struct ena_com_dev *ena_dev) 996 1.1 jdolecek { 997 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 998 1.1 jdolecek 999 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 1000 1.1 jdolecek sizeof(*rss->hash_ctrl), 1001 1.1 jdolecek rss->hash_ctrl, 1002 1.1 jdolecek rss->hash_ctrl_dma_addr, 1003 1.1 jdolecek rss->hash_ctrl_mem_handle); 1004 1.1 jdolecek 1005 1.1 jdolecek if (unlikely(!rss->hash_ctrl)) 1006 1.1 jdolecek return ENA_COM_NO_MEM; 1007 1.1 jdolecek 1008 1.1 jdolecek return 0; 1009 1.1 jdolecek } 1010 1.1 jdolecek 1011 1.1 jdolecek static void ena_com_hash_ctrl_destroy(struct ena_com_dev *ena_dev) 1012 1.1 jdolecek { 1013 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 1014 1.1 jdolecek 1015 1.1 jdolecek if (rss->hash_ctrl) 1016 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 1017 1.1 jdolecek sizeof(*rss->hash_ctrl), 1018 1.1 jdolecek rss->hash_ctrl, 1019 1.1 jdolecek rss->hash_ctrl_dma_addr, 1020 1.1 jdolecek rss->hash_ctrl_mem_handle); 1021 1.1 jdolecek rss->hash_ctrl = NULL; 1022 1.1 jdolecek } 1023 1.1 jdolecek 1024 1.1 jdolecek static int ena_com_indirect_table_allocate(struct ena_com_dev *ena_dev, 1025 1.1 jdolecek u16 log_size) 1026 1.1 jdolecek { 1027 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 1028 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 1029 1.1 jdolecek size_t tbl_size; 1030 1.1 jdolecek int ret; 1031 1.1 jdolecek 1032 1.1 jdolecek ret = ena_com_get_feature(ena_dev, &get_resp, 1033 1.1 jdolecek ENA_ADMIN_RSS_REDIRECTION_TABLE_CONFIG); 1034 1.1 jdolecek if (unlikely(ret)) 1035 1.1 jdolecek return ret; 1036 1.1 jdolecek 1037 1.1 jdolecek if ((get_resp.u.ind_table.min_size > log_size) || 1038 1.1 jdolecek (get_resp.u.ind_table.max_size < log_size)) { 1039 1.1 jdolecek ena_trc_err("indirect table size doesn't fit. requested size: %d while min is:%d and max %d\n", 1040 1.1 jdolecek 1 << log_size, 1041 1.1 jdolecek 1 << get_resp.u.ind_table.min_size, 1042 1.1 jdolecek 1 << get_resp.u.ind_table.max_size); 1043 1.1 jdolecek return ENA_COM_INVAL; 1044 1.1 jdolecek } 1045 1.1 jdolecek 1046 1.1 jdolecek tbl_size = (1ULL << log_size) * 1047 1.1 jdolecek sizeof(struct ena_admin_rss_ind_table_entry); 1048 1.1 jdolecek 1049 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 1050 1.1 jdolecek tbl_size, 1051 1.1 jdolecek rss->rss_ind_tbl, 1052 1.1 jdolecek rss->rss_ind_tbl_dma_addr, 1053 1.1 jdolecek rss->rss_ind_tbl_mem_handle); 1054 1.1 jdolecek if (unlikely(!rss->rss_ind_tbl)) 1055 1.1 jdolecek goto mem_err1; 1056 1.1 jdolecek 1057 1.2 jdolecek rss->host_rss_ind_tbl_size = (1ULL << log_size) * sizeof(u16); 1058 1.1 jdolecek rss->host_rss_ind_tbl = 1059 1.2 jdolecek ENA_MEM_ALLOC(ena_dev->dmadev, rss->host_rss_ind_tbl_size); 1060 1.1 jdolecek if (unlikely(!rss->host_rss_ind_tbl)) 1061 1.1 jdolecek goto mem_err2; 1062 1.1 jdolecek 1063 1.1 jdolecek rss->tbl_log_size = log_size; 1064 1.1 jdolecek 1065 1.1 jdolecek return 0; 1066 1.1 jdolecek 1067 1.1 jdolecek mem_err2: 1068 1.1 jdolecek tbl_size = (1ULL << log_size) * 1069 1.1 jdolecek sizeof(struct ena_admin_rss_ind_table_entry); 1070 1.1 jdolecek 1071 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 1072 1.1 jdolecek tbl_size, 1073 1.1 jdolecek rss->rss_ind_tbl, 1074 1.1 jdolecek rss->rss_ind_tbl_dma_addr, 1075 1.1 jdolecek rss->rss_ind_tbl_mem_handle); 1076 1.1 jdolecek rss->rss_ind_tbl = NULL; 1077 1.1 jdolecek mem_err1: 1078 1.1 jdolecek rss->tbl_log_size = 0; 1079 1.1 jdolecek return ENA_COM_NO_MEM; 1080 1.1 jdolecek } 1081 1.1 jdolecek 1082 1.1 jdolecek static void ena_com_indirect_table_destroy(struct ena_com_dev *ena_dev) 1083 1.1 jdolecek { 1084 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 1085 1.1 jdolecek size_t tbl_size = (1ULL << rss->tbl_log_size) * 1086 1.1 jdolecek sizeof(struct ena_admin_rss_ind_table_entry); 1087 1.1 jdolecek 1088 1.1 jdolecek if (rss->rss_ind_tbl) 1089 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 1090 1.1 jdolecek tbl_size, 1091 1.1 jdolecek rss->rss_ind_tbl, 1092 1.1 jdolecek rss->rss_ind_tbl_dma_addr, 1093 1.1 jdolecek rss->rss_ind_tbl_mem_handle); 1094 1.1 jdolecek rss->rss_ind_tbl = NULL; 1095 1.1 jdolecek 1096 1.1 jdolecek if (rss->host_rss_ind_tbl) 1097 1.2 jdolecek ENA_MEM_FREE(ena_dev->dmadev, rss->host_rss_ind_tbl, 1098 1.2 jdolecek rss->host_rss_ind_tbl_size); 1099 1.1 jdolecek rss->host_rss_ind_tbl = NULL; 1100 1.1 jdolecek } 1101 1.1 jdolecek 1102 1.1 jdolecek static int ena_com_create_io_sq(struct ena_com_dev *ena_dev, 1103 1.1 jdolecek struct ena_com_io_sq *io_sq, u16 cq_idx) 1104 1.1 jdolecek { 1105 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1106 1.1 jdolecek struct ena_admin_aq_create_sq_cmd create_cmd; 1107 1.1 jdolecek struct ena_admin_acq_create_sq_resp_desc cmd_completion; 1108 1.1 jdolecek u8 direction; 1109 1.1 jdolecek int ret; 1110 1.1 jdolecek 1111 1.1 jdolecek memset(&create_cmd, 0x0, sizeof(create_cmd)); 1112 1.1 jdolecek 1113 1.1 jdolecek create_cmd.aq_common_descriptor.opcode = ENA_ADMIN_CREATE_SQ; 1114 1.1 jdolecek 1115 1.1 jdolecek if (io_sq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) 1116 1.1 jdolecek direction = ENA_ADMIN_SQ_DIRECTION_TX; 1117 1.1 jdolecek else 1118 1.1 jdolecek direction = ENA_ADMIN_SQ_DIRECTION_RX; 1119 1.1 jdolecek 1120 1.1 jdolecek create_cmd.sq_identity |= (direction << 1121 1.1 jdolecek ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_SHIFT) & 1122 1.1 jdolecek ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_MASK; 1123 1.1 jdolecek 1124 1.1 jdolecek create_cmd.sq_caps_2 |= io_sq->mem_queue_type & 1125 1.1 jdolecek ENA_ADMIN_AQ_CREATE_SQ_CMD_PLACEMENT_POLICY_MASK; 1126 1.1 jdolecek 1127 1.1 jdolecek create_cmd.sq_caps_2 |= (ENA_ADMIN_COMPLETION_POLICY_DESC << 1128 1.1 jdolecek ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_SHIFT) & 1129 1.1 jdolecek ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_MASK; 1130 1.1 jdolecek 1131 1.1 jdolecek create_cmd.sq_caps_3 |= 1132 1.1 jdolecek ENA_ADMIN_AQ_CREATE_SQ_CMD_IS_PHYSICALLY_CONTIGUOUS_MASK; 1133 1.1 jdolecek 1134 1.1 jdolecek create_cmd.cq_idx = cq_idx; 1135 1.1 jdolecek create_cmd.sq_depth = io_sq->q_depth; 1136 1.1 jdolecek 1137 1.1 jdolecek if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST) { 1138 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 1139 1.1 jdolecek &create_cmd.sq_ba, 1140 1.1 jdolecek io_sq->desc_addr.phys_addr); 1141 1.1 jdolecek if (unlikely(ret)) { 1142 1.1 jdolecek ena_trc_err("memory address set failed\n"); 1143 1.1 jdolecek return ret; 1144 1.1 jdolecek } 1145 1.1 jdolecek } 1146 1.1 jdolecek 1147 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 1148 1.1 jdolecek (struct ena_admin_aq_entry *)&create_cmd, 1149 1.1 jdolecek sizeof(create_cmd), 1150 1.1 jdolecek (struct ena_admin_acq_entry *)&cmd_completion, 1151 1.1 jdolecek sizeof(cmd_completion)); 1152 1.1 jdolecek if (unlikely(ret)) { 1153 1.1 jdolecek ena_trc_err("Failed to create IO SQ. error: %d\n", ret); 1154 1.1 jdolecek return ret; 1155 1.1 jdolecek } 1156 1.1 jdolecek 1157 1.1 jdolecek io_sq->idx = cmd_completion.sq_idx; 1158 1.1 jdolecek 1159 1.1 jdolecek io_sq->db_addr = (u32 __iomem *)((uintptr_t)ena_dev->reg_bar + 1160 1.1 jdolecek (uintptr_t)cmd_completion.sq_doorbell_offset); 1161 1.1 jdolecek 1162 1.1 jdolecek if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) { 1163 1.1 jdolecek io_sq->header_addr = (u8 __iomem *)((uintptr_t)ena_dev->mem_bar 1164 1.1 jdolecek + cmd_completion.llq_headers_offset); 1165 1.1 jdolecek 1166 1.1 jdolecek io_sq->desc_addr.pbuf_dev_addr = 1167 1.1 jdolecek (u8 __iomem *)((uintptr_t)ena_dev->mem_bar + 1168 1.1 jdolecek cmd_completion.llq_descriptors_offset); 1169 1.1 jdolecek } 1170 1.1 jdolecek 1171 1.1 jdolecek ena_trc_dbg("created sq[%u], depth[%u]\n", io_sq->idx, io_sq->q_depth); 1172 1.1 jdolecek 1173 1.1 jdolecek return ret; 1174 1.1 jdolecek } 1175 1.1 jdolecek 1176 1.1 jdolecek static int ena_com_ind_tbl_convert_to_device(struct ena_com_dev *ena_dev) 1177 1.1 jdolecek { 1178 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 1179 1.1 jdolecek struct ena_com_io_sq *io_sq; 1180 1.1 jdolecek u16 qid; 1181 1.1 jdolecek int i; 1182 1.1 jdolecek 1183 1.1 jdolecek for (i = 0; i < 1 << rss->tbl_log_size; i++) { 1184 1.1 jdolecek qid = rss->host_rss_ind_tbl[i]; 1185 1.1 jdolecek if (qid >= ENA_TOTAL_NUM_QUEUES) 1186 1.1 jdolecek return ENA_COM_INVAL; 1187 1.1 jdolecek 1188 1.1 jdolecek io_sq = &ena_dev->io_sq_queues[qid]; 1189 1.1 jdolecek 1190 1.1 jdolecek if (io_sq->direction != ENA_COM_IO_QUEUE_DIRECTION_RX) 1191 1.1 jdolecek return ENA_COM_INVAL; 1192 1.1 jdolecek 1193 1.1 jdolecek rss->rss_ind_tbl[i].cq_idx = io_sq->idx; 1194 1.1 jdolecek } 1195 1.1 jdolecek 1196 1.1 jdolecek return 0; 1197 1.1 jdolecek } 1198 1.1 jdolecek 1199 1.1 jdolecek static int ena_com_ind_tbl_convert_from_device(struct ena_com_dev *ena_dev) 1200 1.1 jdolecek { 1201 1.1 jdolecek u16 dev_idx_to_host_tbl[ENA_TOTAL_NUM_QUEUES] = { (u16)-1 }; 1202 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 1203 1.1 jdolecek u8 idx; 1204 1.1 jdolecek u16 i; 1205 1.1 jdolecek 1206 1.1 jdolecek for (i = 0; i < ENA_TOTAL_NUM_QUEUES; i++) 1207 1.1 jdolecek dev_idx_to_host_tbl[ena_dev->io_sq_queues[i].idx] = i; 1208 1.1 jdolecek 1209 1.1 jdolecek for (i = 0; i < 1 << rss->tbl_log_size; i++) { 1210 1.1 jdolecek if (rss->rss_ind_tbl[i].cq_idx > ENA_TOTAL_NUM_QUEUES) 1211 1.1 jdolecek return ENA_COM_INVAL; 1212 1.1 jdolecek idx = (u8)rss->rss_ind_tbl[i].cq_idx; 1213 1.1 jdolecek 1214 1.1 jdolecek if (dev_idx_to_host_tbl[idx] > ENA_TOTAL_NUM_QUEUES) 1215 1.1 jdolecek return ENA_COM_INVAL; 1216 1.1 jdolecek 1217 1.1 jdolecek rss->host_rss_ind_tbl[i] = dev_idx_to_host_tbl[idx]; 1218 1.1 jdolecek } 1219 1.1 jdolecek 1220 1.1 jdolecek return 0; 1221 1.1 jdolecek } 1222 1.1 jdolecek 1223 1.1 jdolecek static int ena_com_init_interrupt_moderation_table(struct ena_com_dev *ena_dev) 1224 1.1 jdolecek { 1225 1.1 jdolecek size_t size; 1226 1.1 jdolecek 1227 1.1 jdolecek size = sizeof(struct ena_intr_moder_entry) * ENA_INTR_MAX_NUM_OF_LEVELS; 1228 1.1 jdolecek 1229 1.1 jdolecek ena_dev->intr_moder_tbl = ENA_MEM_ALLOC(ena_dev->dmadev, size); 1230 1.1 jdolecek if (!ena_dev->intr_moder_tbl) 1231 1.1 jdolecek return ENA_COM_NO_MEM; 1232 1.1 jdolecek 1233 1.1 jdolecek ena_com_config_default_interrupt_moderation_table(ena_dev); 1234 1.1 jdolecek 1235 1.1 jdolecek return 0; 1236 1.1 jdolecek } 1237 1.1 jdolecek 1238 1.1 jdolecek static void ena_com_update_intr_delay_resolution(struct ena_com_dev *ena_dev, 1239 1.1 jdolecek u16 intr_delay_resolution) 1240 1.1 jdolecek { 1241 1.1 jdolecek struct ena_intr_moder_entry *intr_moder_tbl = ena_dev->intr_moder_tbl; 1242 1.1 jdolecek unsigned int i; 1243 1.1 jdolecek 1244 1.1 jdolecek if (!intr_delay_resolution) { 1245 1.1 jdolecek ena_trc_err("Illegal intr_delay_resolution provided. Going to use default 1 usec resolution\n"); 1246 1.1 jdolecek intr_delay_resolution = 1; 1247 1.1 jdolecek } 1248 1.1 jdolecek ena_dev->intr_delay_resolution = intr_delay_resolution; 1249 1.1 jdolecek 1250 1.1 jdolecek /* update Rx */ 1251 1.1 jdolecek for (i = 0; i < ENA_INTR_MAX_NUM_OF_LEVELS; i++) 1252 1.1 jdolecek intr_moder_tbl[i].intr_moder_interval /= intr_delay_resolution; 1253 1.1 jdolecek 1254 1.1 jdolecek /* update Tx */ 1255 1.1 jdolecek ena_dev->intr_moder_tx_interval /= intr_delay_resolution; 1256 1.1 jdolecek } 1257 1.1 jdolecek 1258 1.1 jdolecek /*****************************************************************************/ 1259 1.1 jdolecek /******************************* API ******************************/ 1260 1.1 jdolecek /*****************************************************************************/ 1261 1.1 jdolecek 1262 1.1 jdolecek int ena_com_execute_admin_command(struct ena_com_admin_queue *admin_queue, 1263 1.1 jdolecek struct ena_admin_aq_entry *cmd, 1264 1.1 jdolecek size_t cmd_size, 1265 1.1 jdolecek struct ena_admin_acq_entry *comp, 1266 1.1 jdolecek size_t comp_size) 1267 1.1 jdolecek { 1268 1.1 jdolecek struct ena_comp_ctx *comp_ctx; 1269 1.1 jdolecek int ret; 1270 1.1 jdolecek 1271 1.1 jdolecek comp_ctx = ena_com_submit_admin_cmd(admin_queue, cmd, cmd_size, 1272 1.1 jdolecek comp, comp_size); 1273 1.1 jdolecek if (unlikely(IS_ERR(comp_ctx))) { 1274 1.1 jdolecek if (comp_ctx == ERR_PTR(ENA_COM_NO_DEVICE)) 1275 1.1 jdolecek ena_trc_dbg("Failed to submit command [%ld]\n", 1276 1.1 jdolecek PTR_ERR(comp_ctx)); 1277 1.1 jdolecek else 1278 1.1 jdolecek ena_trc_err("Failed to submit command [%ld]\n", 1279 1.1 jdolecek PTR_ERR(comp_ctx)); 1280 1.1 jdolecek 1281 1.1 jdolecek return PTR_ERR(comp_ctx); 1282 1.1 jdolecek } 1283 1.1 jdolecek 1284 1.1 jdolecek ret = ena_com_wait_and_process_admin_cq(comp_ctx, admin_queue); 1285 1.1 jdolecek if (unlikely(ret)) { 1286 1.1 jdolecek if (admin_queue->running_state) 1287 1.1 jdolecek ena_trc_err("Failed to process command. ret = %d\n", 1288 1.1 jdolecek ret); 1289 1.1 jdolecek else 1290 1.1 jdolecek ena_trc_dbg("Failed to process command. ret = %d\n", 1291 1.1 jdolecek ret); 1292 1.1 jdolecek } 1293 1.1 jdolecek return ret; 1294 1.1 jdolecek } 1295 1.1 jdolecek 1296 1.1 jdolecek int ena_com_create_io_cq(struct ena_com_dev *ena_dev, 1297 1.1 jdolecek struct ena_com_io_cq *io_cq) 1298 1.1 jdolecek { 1299 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1300 1.1 jdolecek struct ena_admin_aq_create_cq_cmd create_cmd; 1301 1.1 jdolecek struct ena_admin_acq_create_cq_resp_desc cmd_completion; 1302 1.1 jdolecek int ret; 1303 1.1 jdolecek 1304 1.1 jdolecek memset(&create_cmd, 0x0, sizeof(create_cmd)); 1305 1.1 jdolecek 1306 1.1 jdolecek create_cmd.aq_common_descriptor.opcode = ENA_ADMIN_CREATE_CQ; 1307 1.1 jdolecek 1308 1.1 jdolecek create_cmd.cq_caps_2 |= (io_cq->cdesc_entry_size_in_bytes / 4) & 1309 1.1 jdolecek ENA_ADMIN_AQ_CREATE_CQ_CMD_CQ_ENTRY_SIZE_WORDS_MASK; 1310 1.1 jdolecek create_cmd.cq_caps_1 |= 1311 1.1 jdolecek ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_MASK; 1312 1.1 jdolecek 1313 1.1 jdolecek create_cmd.msix_vector = io_cq->msix_vector; 1314 1.1 jdolecek create_cmd.cq_depth = io_cq->q_depth; 1315 1.1 jdolecek 1316 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 1317 1.1 jdolecek &create_cmd.cq_ba, 1318 1.1 jdolecek io_cq->cdesc_addr.phys_addr); 1319 1.1 jdolecek if (unlikely(ret)) { 1320 1.1 jdolecek ena_trc_err("memory address set failed\n"); 1321 1.1 jdolecek return ret; 1322 1.1 jdolecek } 1323 1.1 jdolecek 1324 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 1325 1.1 jdolecek (struct ena_admin_aq_entry *)&create_cmd, 1326 1.1 jdolecek sizeof(create_cmd), 1327 1.1 jdolecek (struct ena_admin_acq_entry *)&cmd_completion, 1328 1.1 jdolecek sizeof(cmd_completion)); 1329 1.1 jdolecek if (unlikely(ret)) { 1330 1.1 jdolecek ena_trc_err("Failed to create IO CQ. error: %d\n", ret); 1331 1.1 jdolecek return ret; 1332 1.1 jdolecek } 1333 1.1 jdolecek 1334 1.1 jdolecek io_cq->idx = cmd_completion.cq_idx; 1335 1.1 jdolecek 1336 1.1 jdolecek io_cq->unmask_reg = (u32 __iomem *)((uintptr_t)ena_dev->reg_bar + 1337 1.1 jdolecek cmd_completion.cq_interrupt_unmask_register_offset); 1338 1.1 jdolecek 1339 1.1 jdolecek if (cmd_completion.cq_head_db_register_offset) 1340 1.1 jdolecek io_cq->cq_head_db_reg = 1341 1.1 jdolecek (u32 __iomem *)((uintptr_t)ena_dev->reg_bar + 1342 1.1 jdolecek cmd_completion.cq_head_db_register_offset); 1343 1.1 jdolecek 1344 1.1 jdolecek if (cmd_completion.numa_node_register_offset) 1345 1.1 jdolecek io_cq->numa_node_cfg_reg = 1346 1.1 jdolecek (u32 __iomem *)((uintptr_t)ena_dev->reg_bar + 1347 1.1 jdolecek cmd_completion.numa_node_register_offset); 1348 1.1 jdolecek 1349 1.1 jdolecek ena_trc_dbg("created cq[%u], depth[%u]\n", io_cq->idx, io_cq->q_depth); 1350 1.1 jdolecek 1351 1.1 jdolecek return ret; 1352 1.1 jdolecek } 1353 1.1 jdolecek 1354 1.1 jdolecek int ena_com_get_io_handlers(struct ena_com_dev *ena_dev, u16 qid, 1355 1.1 jdolecek struct ena_com_io_sq **io_sq, 1356 1.1 jdolecek struct ena_com_io_cq **io_cq) 1357 1.1 jdolecek { 1358 1.1 jdolecek if (qid >= ENA_TOTAL_NUM_QUEUES) { 1359 1.1 jdolecek ena_trc_err("Invalid queue number %d but the max is %d\n", 1360 1.1 jdolecek qid, ENA_TOTAL_NUM_QUEUES); 1361 1.1 jdolecek return ENA_COM_INVAL; 1362 1.1 jdolecek } 1363 1.1 jdolecek 1364 1.1 jdolecek *io_sq = &ena_dev->io_sq_queues[qid]; 1365 1.1 jdolecek *io_cq = &ena_dev->io_cq_queues[qid]; 1366 1.1 jdolecek 1367 1.1 jdolecek return 0; 1368 1.1 jdolecek } 1369 1.1 jdolecek 1370 1.1 jdolecek void ena_com_abort_admin_commands(struct ena_com_dev *ena_dev) 1371 1.1 jdolecek { 1372 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1373 1.1 jdolecek struct ena_comp_ctx *comp_ctx; 1374 1.1 jdolecek u16 i; 1375 1.1 jdolecek 1376 1.1 jdolecek if (!admin_queue->comp_ctx) 1377 1.1 jdolecek return; 1378 1.1 jdolecek 1379 1.1 jdolecek for (i = 0; i < admin_queue->q_depth; i++) { 1380 1.1 jdolecek comp_ctx = get_comp_ctxt(admin_queue, i, false); 1381 1.1 jdolecek if (unlikely(!comp_ctx)) 1382 1.1 jdolecek break; 1383 1.1 jdolecek 1384 1.1 jdolecek comp_ctx->status = ENA_CMD_ABORTED; 1385 1.1 jdolecek 1386 1.1 jdolecek ENA_WAIT_EVENT_SIGNAL(comp_ctx->wait_event); 1387 1.1 jdolecek } 1388 1.1 jdolecek } 1389 1.1 jdolecek 1390 1.1 jdolecek void ena_com_wait_for_abort_completion(struct ena_com_dev *ena_dev) 1391 1.1 jdolecek { 1392 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1393 1.1 jdolecek unsigned long flags; 1394 1.1 jdolecek 1395 1.3 jdolecek /* 1396 1.3 jdolecek * XXX: workaround for missing synchronization mechanism of AENQ handler 1397 1.3 jdolecek * Wait 20ms for safety though it have not panicked actually. 1398 1.3 jdolecek */ 1399 1.3 jdolecek ENA_MSLEEP(20); 1400 1.3 jdolecek 1401 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 1402 1.1 jdolecek while (ATOMIC32_READ(&admin_queue->outstanding_cmds) != 0) { 1403 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 1404 1.1 jdolecek ENA_MSLEEP(20); 1405 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 1406 1.1 jdolecek } 1407 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 1408 1.1 jdolecek } 1409 1.1 jdolecek 1410 1.1 jdolecek int ena_com_destroy_io_cq(struct ena_com_dev *ena_dev, 1411 1.1 jdolecek struct ena_com_io_cq *io_cq) 1412 1.1 jdolecek { 1413 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1414 1.1 jdolecek struct ena_admin_aq_destroy_cq_cmd destroy_cmd; 1415 1.1 jdolecek struct ena_admin_acq_destroy_cq_resp_desc destroy_resp; 1416 1.1 jdolecek int ret; 1417 1.1 jdolecek 1418 1.1 jdolecek memset(&destroy_cmd, 0x0, sizeof(destroy_cmd)); 1419 1.1 jdolecek 1420 1.1 jdolecek destroy_cmd.cq_idx = io_cq->idx; 1421 1.1 jdolecek destroy_cmd.aq_common_descriptor.opcode = ENA_ADMIN_DESTROY_CQ; 1422 1.1 jdolecek 1423 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 1424 1.1 jdolecek (struct ena_admin_aq_entry *)&destroy_cmd, 1425 1.1 jdolecek sizeof(destroy_cmd), 1426 1.1 jdolecek (struct ena_admin_acq_entry *)&destroy_resp, 1427 1.1 jdolecek sizeof(destroy_resp)); 1428 1.1 jdolecek 1429 1.1 jdolecek if (unlikely(ret && (ret != ENA_COM_NO_DEVICE))) 1430 1.1 jdolecek ena_trc_err("Failed to destroy IO CQ. error: %d\n", ret); 1431 1.1 jdolecek 1432 1.1 jdolecek return ret; 1433 1.1 jdolecek } 1434 1.1 jdolecek 1435 1.1 jdolecek bool ena_com_get_admin_running_state(struct ena_com_dev *ena_dev) 1436 1.1 jdolecek { 1437 1.1 jdolecek return ena_dev->admin_queue.running_state; 1438 1.1 jdolecek } 1439 1.1 jdolecek 1440 1.1 jdolecek void ena_com_set_admin_running_state(struct ena_com_dev *ena_dev, bool state) 1441 1.1 jdolecek { 1442 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1443 1.1 jdolecek unsigned long flags; 1444 1.1 jdolecek 1445 1.1 jdolecek ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags); 1446 1.1 jdolecek ena_dev->admin_queue.running_state = state; 1447 1.1 jdolecek ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags); 1448 1.1 jdolecek } 1449 1.1 jdolecek 1450 1.1 jdolecek void ena_com_admin_aenq_enable(struct ena_com_dev *ena_dev) 1451 1.1 jdolecek { 1452 1.1 jdolecek u16 depth = ena_dev->aenq.q_depth; 1453 1.1 jdolecek 1454 1.1 jdolecek ENA_WARN(ena_dev->aenq.head != depth, "Invalid AENQ state\n"); 1455 1.1 jdolecek 1456 1.1 jdolecek /* Init head_db to mark that all entries in the queue 1457 1.1 jdolecek * are initially available 1458 1.1 jdolecek */ 1459 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, depth, ena_dev->reg_bar + ENA_REGS_AENQ_HEAD_DB_OFF); 1460 1.1 jdolecek } 1461 1.1 jdolecek 1462 1.1 jdolecek int ena_com_set_aenq_config(struct ena_com_dev *ena_dev, u32 groups_flag) 1463 1.1 jdolecek { 1464 1.1 jdolecek struct ena_com_admin_queue *admin_queue; 1465 1.1 jdolecek struct ena_admin_set_feat_cmd cmd; 1466 1.1 jdolecek struct ena_admin_set_feat_resp resp; 1467 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 1468 1.1 jdolecek int ret; 1469 1.1 jdolecek 1470 1.1 jdolecek ret = ena_com_get_feature(ena_dev, &get_resp, ENA_ADMIN_AENQ_CONFIG); 1471 1.1 jdolecek if (ret) { 1472 1.1 jdolecek ena_trc_info("Can't get aenq configuration\n"); 1473 1.1 jdolecek return ret; 1474 1.1 jdolecek } 1475 1.1 jdolecek 1476 1.1 jdolecek if ((get_resp.u.aenq.supported_groups & groups_flag) != groups_flag) { 1477 1.1 jdolecek ena_trc_warn("Trying to set unsupported aenq events. supported flag: %x asked flag: %x\n", 1478 1.1 jdolecek get_resp.u.aenq.supported_groups, 1479 1.1 jdolecek groups_flag); 1480 1.1 jdolecek return ENA_COM_UNSUPPORTED; 1481 1.1 jdolecek } 1482 1.1 jdolecek 1483 1.1 jdolecek memset(&cmd, 0x0, sizeof(cmd)); 1484 1.1 jdolecek admin_queue = &ena_dev->admin_queue; 1485 1.1 jdolecek 1486 1.1 jdolecek cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE; 1487 1.1 jdolecek cmd.aq_common_descriptor.flags = 0; 1488 1.1 jdolecek cmd.feat_common.feature_id = ENA_ADMIN_AENQ_CONFIG; 1489 1.1 jdolecek cmd.u.aenq.enabled_groups = groups_flag; 1490 1.1 jdolecek 1491 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 1492 1.1 jdolecek (struct ena_admin_aq_entry *)&cmd, 1493 1.1 jdolecek sizeof(cmd), 1494 1.1 jdolecek (struct ena_admin_acq_entry *)&resp, 1495 1.1 jdolecek sizeof(resp)); 1496 1.1 jdolecek 1497 1.1 jdolecek if (unlikely(ret)) 1498 1.1 jdolecek ena_trc_err("Failed to config AENQ ret: %d\n", ret); 1499 1.1 jdolecek 1500 1.1 jdolecek return ret; 1501 1.1 jdolecek } 1502 1.1 jdolecek 1503 1.1 jdolecek int ena_com_get_dma_width(struct ena_com_dev *ena_dev) 1504 1.1 jdolecek { 1505 1.1 jdolecek u32 caps = ena_com_reg_bar_read32(ena_dev, ENA_REGS_CAPS_OFF); 1506 1.1 jdolecek int width; 1507 1.1 jdolecek 1508 1.1 jdolecek if (unlikely(caps == ENA_MMIO_READ_TIMEOUT)) { 1509 1.1 jdolecek ena_trc_err("Reg read timeout occurred\n"); 1510 1.1 jdolecek return ENA_COM_TIMER_EXPIRED; 1511 1.1 jdolecek } 1512 1.1 jdolecek 1513 1.1 jdolecek width = (caps & ENA_REGS_CAPS_DMA_ADDR_WIDTH_MASK) >> 1514 1.1 jdolecek ENA_REGS_CAPS_DMA_ADDR_WIDTH_SHIFT; 1515 1.1 jdolecek 1516 1.1 jdolecek ena_trc_dbg("ENA dma width: %d\n", width); 1517 1.1 jdolecek 1518 1.1 jdolecek if ((width < 32) || width > ENA_MAX_PHYS_ADDR_SIZE_BITS) { 1519 1.1 jdolecek ena_trc_err("DMA width illegal value: %d\n", width); 1520 1.1 jdolecek return ENA_COM_INVAL; 1521 1.1 jdolecek } 1522 1.1 jdolecek 1523 1.1 jdolecek ena_dev->dma_addr_bits = width; 1524 1.1 jdolecek 1525 1.1 jdolecek return width; 1526 1.1 jdolecek } 1527 1.1 jdolecek 1528 1.1 jdolecek int ena_com_validate_version(struct ena_com_dev *ena_dev) 1529 1.1 jdolecek { 1530 1.1 jdolecek u32 ver; 1531 1.1 jdolecek u32 ctrl_ver; 1532 1.1 jdolecek u32 ctrl_ver_masked; 1533 1.1 jdolecek 1534 1.1 jdolecek /* Make sure the ENA version and the controller version are at least 1535 1.1 jdolecek * as the driver expects 1536 1.1 jdolecek */ 1537 1.1 jdolecek ver = ena_com_reg_bar_read32(ena_dev, ENA_REGS_VERSION_OFF); 1538 1.1 jdolecek ctrl_ver = ena_com_reg_bar_read32(ena_dev, 1539 1.1 jdolecek ENA_REGS_CONTROLLER_VERSION_OFF); 1540 1.1 jdolecek 1541 1.1 jdolecek if (unlikely((ver == ENA_MMIO_READ_TIMEOUT) || 1542 1.1 jdolecek (ctrl_ver == ENA_MMIO_READ_TIMEOUT))) { 1543 1.1 jdolecek ena_trc_err("Reg read timeout occurred\n"); 1544 1.1 jdolecek return ENA_COM_TIMER_EXPIRED; 1545 1.1 jdolecek } 1546 1.1 jdolecek 1547 1.1 jdolecek ena_trc_info("ena device version: %d.%d\n", 1548 1.1 jdolecek (ver & ENA_REGS_VERSION_MAJOR_VERSION_MASK) >> 1549 1.1 jdolecek ENA_REGS_VERSION_MAJOR_VERSION_SHIFT, 1550 1.1 jdolecek ver & ENA_REGS_VERSION_MINOR_VERSION_MASK); 1551 1.1 jdolecek 1552 1.1 jdolecek if (ver < MIN_ENA_VER) { 1553 1.1 jdolecek ena_trc_err("ENA version is lower than the minimal version the driver supports\n"); 1554 1.1 jdolecek return -1; 1555 1.1 jdolecek } 1556 1.1 jdolecek 1557 1.1 jdolecek ena_trc_info("ena controller version: %d.%d.%d implementation version %d\n", 1558 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_MASK) 1559 1.1 jdolecek >> ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_SHIFT, 1560 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_MASK) 1561 1.1 jdolecek >> ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_SHIFT, 1562 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION_MASK), 1563 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_IMPL_ID_MASK) >> 1564 1.1 jdolecek ENA_REGS_CONTROLLER_VERSION_IMPL_ID_SHIFT); 1565 1.1 jdolecek 1566 1.1 jdolecek ctrl_ver_masked = 1567 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_MASK) | 1568 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_MASK) | 1569 1.1 jdolecek (ctrl_ver & ENA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION_MASK); 1570 1.1 jdolecek 1571 1.1 jdolecek /* Validate the ctrl version without the implementation ID */ 1572 1.1 jdolecek if (ctrl_ver_masked < MIN_ENA_CTRL_VER) { 1573 1.1 jdolecek ena_trc_err("ENA ctrl version is lower than the minimal ctrl version the driver supports\n"); 1574 1.1 jdolecek return -1; 1575 1.1 jdolecek } 1576 1.1 jdolecek 1577 1.1 jdolecek return 0; 1578 1.1 jdolecek } 1579 1.1 jdolecek 1580 1.1 jdolecek void ena_com_admin_destroy(struct ena_com_dev *ena_dev) 1581 1.1 jdolecek { 1582 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1583 1.1 jdolecek struct ena_com_admin_cq *cq = &admin_queue->cq; 1584 1.1 jdolecek struct ena_com_admin_sq *sq = &admin_queue->sq; 1585 1.1 jdolecek struct ena_com_aenq *aenq = &ena_dev->aenq; 1586 1.1 jdolecek u16 size; 1587 1.4 jdolecek int i; 1588 1.1 jdolecek 1589 1.1 jdolecek ENA_SPINLOCK_DESTROY(admin_queue->q_lock); 1590 1.1 jdolecek 1591 1.2 jdolecek if (admin_queue->comp_ctx) { 1592 1.4 jdolecek size_t s; 1593 1.4 jdolecek 1594 1.4 jdolecek for (i = 0; i < admin_queue->q_depth; i++) { 1595 1.4 jdolecek struct ena_comp_ctx *comp_ctx = get_comp_ctxt(admin_queue, i, false); 1596 1.4 jdolecek if (comp_ctx != NULL) 1597 1.4 jdolecek ENA_WAIT_EVENT_DESTROY(comp_ctx->wait_event); 1598 1.4 jdolecek } 1599 1.4 jdolecek 1600 1.4 jdolecek s = admin_queue->q_depth * sizeof(struct ena_comp_ctx); 1601 1.2 jdolecek ENA_MEM_FREE(ena_dev->dmadev, admin_queue->comp_ctx, s); 1602 1.2 jdolecek } 1603 1.1 jdolecek admin_queue->comp_ctx = NULL; 1604 1.1 jdolecek size = ADMIN_SQ_SIZE(admin_queue->q_depth); 1605 1.1 jdolecek if (sq->entries) 1606 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, size, sq->entries, 1607 1.1 jdolecek sq->dma_addr, sq->mem_handle); 1608 1.1 jdolecek sq->entries = NULL; 1609 1.1 jdolecek 1610 1.1 jdolecek size = ADMIN_CQ_SIZE(admin_queue->q_depth); 1611 1.1 jdolecek if (cq->entries) 1612 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, size, cq->entries, 1613 1.1 jdolecek cq->dma_addr, cq->mem_handle); 1614 1.1 jdolecek cq->entries = NULL; 1615 1.1 jdolecek 1616 1.1 jdolecek size = ADMIN_AENQ_SIZE(aenq->q_depth); 1617 1.1 jdolecek if (ena_dev->aenq.entries) 1618 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, size, aenq->entries, 1619 1.1 jdolecek aenq->dma_addr, aenq->mem_handle); 1620 1.1 jdolecek aenq->entries = NULL; 1621 1.1 jdolecek } 1622 1.1 jdolecek 1623 1.1 jdolecek void ena_com_set_admin_polling_mode(struct ena_com_dev *ena_dev, bool polling) 1624 1.1 jdolecek { 1625 1.1 jdolecek u32 mask_value = 0; 1626 1.1 jdolecek 1627 1.1 jdolecek if (polling) 1628 1.1 jdolecek mask_value = ENA_REGS_ADMIN_INTR_MASK; 1629 1.1 jdolecek 1630 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, mask_value, ena_dev->reg_bar + ENA_REGS_INTR_MASK_OFF); 1631 1.1 jdolecek ena_dev->admin_queue.polling = polling; 1632 1.1 jdolecek } 1633 1.1 jdolecek 1634 1.1 jdolecek int ena_com_mmio_reg_read_request_init(struct ena_com_dev *ena_dev) 1635 1.1 jdolecek { 1636 1.1 jdolecek struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read; 1637 1.1 jdolecek 1638 1.1 jdolecek ENA_SPINLOCK_INIT(mmio_read->lock); 1639 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 1640 1.1 jdolecek sizeof(*mmio_read->read_resp), 1641 1.1 jdolecek mmio_read->read_resp, 1642 1.1 jdolecek mmio_read->read_resp_dma_addr, 1643 1.1 jdolecek mmio_read->read_resp_mem_handle); 1644 1.1 jdolecek if (unlikely(!mmio_read->read_resp)) 1645 1.1 jdolecek return ENA_COM_NO_MEM; 1646 1.1 jdolecek 1647 1.1 jdolecek ena_com_mmio_reg_read_request_write_dev_addr(ena_dev); 1648 1.1 jdolecek 1649 1.1 jdolecek mmio_read->read_resp->req_id = 0x0; 1650 1.1 jdolecek mmio_read->seq_num = 0x0; 1651 1.1 jdolecek mmio_read->readless_supported = true; 1652 1.1 jdolecek 1653 1.1 jdolecek return 0; 1654 1.1 jdolecek } 1655 1.1 jdolecek 1656 1.1 jdolecek void ena_com_set_mmio_read_mode(struct ena_com_dev *ena_dev, bool readless_supported) 1657 1.1 jdolecek { 1658 1.1 jdolecek struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read; 1659 1.1 jdolecek 1660 1.1 jdolecek mmio_read->readless_supported = readless_supported; 1661 1.1 jdolecek } 1662 1.1 jdolecek 1663 1.1 jdolecek void ena_com_mmio_reg_read_request_destroy(struct ena_com_dev *ena_dev) 1664 1.1 jdolecek { 1665 1.1 jdolecek struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read; 1666 1.1 jdolecek 1667 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, 0x0, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_LO_OFF); 1668 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, 0x0, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_HI_OFF); 1669 1.1 jdolecek 1670 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 1671 1.1 jdolecek sizeof(*mmio_read->read_resp), 1672 1.1 jdolecek mmio_read->read_resp, 1673 1.1 jdolecek mmio_read->read_resp_dma_addr, 1674 1.1 jdolecek mmio_read->read_resp_mem_handle); 1675 1.1 jdolecek 1676 1.1 jdolecek mmio_read->read_resp = NULL; 1677 1.1 jdolecek 1678 1.1 jdolecek ENA_SPINLOCK_DESTROY(mmio_read->lock); 1679 1.1 jdolecek } 1680 1.1 jdolecek 1681 1.1 jdolecek void ena_com_mmio_reg_read_request_write_dev_addr(struct ena_com_dev *ena_dev) 1682 1.1 jdolecek { 1683 1.1 jdolecek struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read; 1684 1.1 jdolecek u32 addr_low, addr_high; 1685 1.1 jdolecek 1686 1.1 jdolecek addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(mmio_read->read_resp_dma_addr); 1687 1.1 jdolecek addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(mmio_read->read_resp_dma_addr); 1688 1.1 jdolecek 1689 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_LO_OFF); 1690 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_HI_OFF); 1691 1.1 jdolecek } 1692 1.1 jdolecek 1693 1.1 jdolecek int ena_com_admin_init(struct ena_com_dev *ena_dev, 1694 1.1 jdolecek struct ena_aenq_handlers *aenq_handlers, 1695 1.1 jdolecek bool init_spinlock) 1696 1.1 jdolecek { 1697 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 1698 1.1 jdolecek u32 aq_caps, acq_caps, dev_sts, addr_low, addr_high; 1699 1.1 jdolecek int ret; 1700 1.1 jdolecek 1701 1.1 jdolecek #ifdef ENA_INTERNAL 1702 1.1 jdolecek ena_trc_info("ena_defs : Version:[%s] Build date [%s]", 1703 1.1 jdolecek ENA_GEN_COMMIT, ENA_GEN_DATE); 1704 1.1 jdolecek #endif 1705 1.1 jdolecek dev_sts = ena_com_reg_bar_read32(ena_dev, ENA_REGS_DEV_STS_OFF); 1706 1.1 jdolecek 1707 1.1 jdolecek if (unlikely(dev_sts == ENA_MMIO_READ_TIMEOUT)) { 1708 1.1 jdolecek ena_trc_err("Reg read timeout occurred\n"); 1709 1.1 jdolecek return ENA_COM_TIMER_EXPIRED; 1710 1.1 jdolecek } 1711 1.1 jdolecek 1712 1.1 jdolecek if (!(dev_sts & ENA_REGS_DEV_STS_READY_MASK)) { 1713 1.1 jdolecek ena_trc_err("Device isn't ready, abort com init\n"); 1714 1.1 jdolecek return ENA_COM_NO_DEVICE; 1715 1.1 jdolecek } 1716 1.1 jdolecek 1717 1.1 jdolecek admin_queue->q_depth = ENA_ADMIN_QUEUE_DEPTH; 1718 1.1 jdolecek 1719 1.1 jdolecek admin_queue->bus = ena_dev->bus; 1720 1.1 jdolecek admin_queue->q_dmadev = ena_dev->dmadev; 1721 1.1 jdolecek admin_queue->polling = false; 1722 1.1 jdolecek admin_queue->curr_cmd_id = 0; 1723 1.1 jdolecek 1724 1.1 jdolecek ATOMIC32_SET(&admin_queue->outstanding_cmds, 0); 1725 1.1 jdolecek 1726 1.1 jdolecek if (init_spinlock) 1727 1.1 jdolecek ENA_SPINLOCK_INIT(admin_queue->q_lock); 1728 1.1 jdolecek 1729 1.1 jdolecek ret = ena_com_init_comp_ctxt(admin_queue); 1730 1.1 jdolecek if (ret) 1731 1.1 jdolecek goto error; 1732 1.1 jdolecek 1733 1.1 jdolecek ret = ena_com_admin_init_sq(admin_queue); 1734 1.1 jdolecek if (ret) 1735 1.1 jdolecek goto error; 1736 1.1 jdolecek 1737 1.1 jdolecek ret = ena_com_admin_init_cq(admin_queue); 1738 1.1 jdolecek if (ret) 1739 1.1 jdolecek goto error; 1740 1.1 jdolecek 1741 1.1 jdolecek admin_queue->sq.db_addr = (u32 __iomem *)((uintptr_t)ena_dev->reg_bar + 1742 1.1 jdolecek ENA_REGS_AQ_DB_OFF); 1743 1.1 jdolecek 1744 1.1 jdolecek addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(admin_queue->sq.dma_addr); 1745 1.1 jdolecek addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(admin_queue->sq.dma_addr); 1746 1.1 jdolecek 1747 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_AQ_BASE_LO_OFF); 1748 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_AQ_BASE_HI_OFF); 1749 1.1 jdolecek 1750 1.1 jdolecek addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(admin_queue->cq.dma_addr); 1751 1.1 jdolecek addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(admin_queue->cq.dma_addr); 1752 1.1 jdolecek 1753 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_ACQ_BASE_LO_OFF); 1754 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_ACQ_BASE_HI_OFF); 1755 1.1 jdolecek 1756 1.1 jdolecek aq_caps = 0; 1757 1.1 jdolecek aq_caps |= admin_queue->q_depth & ENA_REGS_AQ_CAPS_AQ_DEPTH_MASK; 1758 1.1 jdolecek aq_caps |= (sizeof(struct ena_admin_aq_entry) << 1759 1.1 jdolecek ENA_REGS_AQ_CAPS_AQ_ENTRY_SIZE_SHIFT) & 1760 1.1 jdolecek ENA_REGS_AQ_CAPS_AQ_ENTRY_SIZE_MASK; 1761 1.1 jdolecek 1762 1.1 jdolecek acq_caps = 0; 1763 1.1 jdolecek acq_caps |= admin_queue->q_depth & ENA_REGS_ACQ_CAPS_ACQ_DEPTH_MASK; 1764 1.1 jdolecek acq_caps |= (sizeof(struct ena_admin_acq_entry) << 1765 1.1 jdolecek ENA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE_SHIFT) & 1766 1.1 jdolecek ENA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE_MASK; 1767 1.1 jdolecek 1768 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, aq_caps, ena_dev->reg_bar + ENA_REGS_AQ_CAPS_OFF); 1769 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, acq_caps, ena_dev->reg_bar + ENA_REGS_ACQ_CAPS_OFF); 1770 1.1 jdolecek ret = ena_com_admin_init_aenq(ena_dev, aenq_handlers); 1771 1.1 jdolecek if (ret) 1772 1.1 jdolecek goto error; 1773 1.1 jdolecek 1774 1.1 jdolecek admin_queue->running_state = true; 1775 1.1 jdolecek 1776 1.1 jdolecek return 0; 1777 1.1 jdolecek error: 1778 1.1 jdolecek ena_com_admin_destroy(ena_dev); 1779 1.1 jdolecek 1780 1.1 jdolecek return ret; 1781 1.1 jdolecek } 1782 1.1 jdolecek 1783 1.1 jdolecek int ena_com_create_io_queue(struct ena_com_dev *ena_dev, 1784 1.1 jdolecek struct ena_com_create_io_ctx *ctx) 1785 1.1 jdolecek { 1786 1.1 jdolecek struct ena_com_io_sq *io_sq; 1787 1.1 jdolecek struct ena_com_io_cq *io_cq; 1788 1.1 jdolecek int ret; 1789 1.1 jdolecek 1790 1.1 jdolecek if (ctx->qid >= ENA_TOTAL_NUM_QUEUES) { 1791 1.1 jdolecek ena_trc_err("Qid (%d) is bigger than max num of queues (%d)\n", 1792 1.1 jdolecek ctx->qid, ENA_TOTAL_NUM_QUEUES); 1793 1.1 jdolecek return ENA_COM_INVAL; 1794 1.1 jdolecek } 1795 1.1 jdolecek 1796 1.1 jdolecek io_sq = &ena_dev->io_sq_queues[ctx->qid]; 1797 1.1 jdolecek io_cq = &ena_dev->io_cq_queues[ctx->qid]; 1798 1.1 jdolecek 1799 1.1 jdolecek memset(io_sq, 0x0, sizeof(*io_sq)); 1800 1.1 jdolecek memset(io_cq, 0x0, sizeof(*io_cq)); 1801 1.1 jdolecek 1802 1.1 jdolecek /* Init CQ */ 1803 1.1 jdolecek io_cq->q_depth = ctx->queue_size; 1804 1.1 jdolecek io_cq->direction = ctx->direction; 1805 1.1 jdolecek io_cq->qid = ctx->qid; 1806 1.1 jdolecek 1807 1.1 jdolecek io_cq->msix_vector = ctx->msix_vector; 1808 1.1 jdolecek 1809 1.1 jdolecek io_sq->q_depth = ctx->queue_size; 1810 1.1 jdolecek io_sq->direction = ctx->direction; 1811 1.1 jdolecek io_sq->qid = ctx->qid; 1812 1.1 jdolecek 1813 1.1 jdolecek io_sq->mem_queue_type = ctx->mem_queue_type; 1814 1.1 jdolecek 1815 1.1 jdolecek if (ctx->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) 1816 1.1 jdolecek /* header length is limited to 8 bits */ 1817 1.1 jdolecek io_sq->tx_max_header_size = 1818 1.1 jdolecek ENA_MIN32(ena_dev->tx_max_header_size, SZ_256); 1819 1.1 jdolecek 1820 1.1 jdolecek ret = ena_com_init_io_sq(ena_dev, ctx, io_sq); 1821 1.1 jdolecek if (ret) 1822 1.1 jdolecek goto error; 1823 1.1 jdolecek ret = ena_com_init_io_cq(ena_dev, ctx, io_cq); 1824 1.1 jdolecek if (ret) 1825 1.1 jdolecek goto error; 1826 1.1 jdolecek 1827 1.1 jdolecek ret = ena_com_create_io_cq(ena_dev, io_cq); 1828 1.1 jdolecek if (ret) 1829 1.1 jdolecek goto error; 1830 1.1 jdolecek 1831 1.1 jdolecek ret = ena_com_create_io_sq(ena_dev, io_sq, io_cq->idx); 1832 1.1 jdolecek if (ret) 1833 1.1 jdolecek goto destroy_io_cq; 1834 1.1 jdolecek 1835 1.1 jdolecek return 0; 1836 1.1 jdolecek 1837 1.1 jdolecek destroy_io_cq: 1838 1.1 jdolecek ena_com_destroy_io_cq(ena_dev, io_cq); 1839 1.1 jdolecek error: 1840 1.1 jdolecek ena_com_io_queue_free(ena_dev, io_sq, io_cq); 1841 1.1 jdolecek return ret; 1842 1.1 jdolecek } 1843 1.1 jdolecek 1844 1.1 jdolecek void ena_com_destroy_io_queue(struct ena_com_dev *ena_dev, u16 qid) 1845 1.1 jdolecek { 1846 1.1 jdolecek struct ena_com_io_sq *io_sq; 1847 1.1 jdolecek struct ena_com_io_cq *io_cq; 1848 1.1 jdolecek 1849 1.1 jdolecek if (qid >= ENA_TOTAL_NUM_QUEUES) { 1850 1.1 jdolecek ena_trc_err("Qid (%d) is bigger than max num of queues (%d)\n", 1851 1.1 jdolecek qid, ENA_TOTAL_NUM_QUEUES); 1852 1.1 jdolecek return; 1853 1.1 jdolecek } 1854 1.1 jdolecek 1855 1.1 jdolecek io_sq = &ena_dev->io_sq_queues[qid]; 1856 1.1 jdolecek io_cq = &ena_dev->io_cq_queues[qid]; 1857 1.1 jdolecek 1858 1.1 jdolecek ena_com_destroy_io_sq(ena_dev, io_sq); 1859 1.1 jdolecek ena_com_destroy_io_cq(ena_dev, io_cq); 1860 1.1 jdolecek 1861 1.1 jdolecek ena_com_io_queue_free(ena_dev, io_sq, io_cq); 1862 1.1 jdolecek } 1863 1.1 jdolecek 1864 1.1 jdolecek int ena_com_get_link_params(struct ena_com_dev *ena_dev, 1865 1.1 jdolecek struct ena_admin_get_feat_resp *resp) 1866 1.1 jdolecek { 1867 1.1 jdolecek return ena_com_get_feature(ena_dev, resp, ENA_ADMIN_LINK_CONFIG); 1868 1.1 jdolecek } 1869 1.1 jdolecek 1870 1.1 jdolecek int ena_com_get_dev_attr_feat(struct ena_com_dev *ena_dev, 1871 1.1 jdolecek struct ena_com_dev_get_features_ctx *get_feat_ctx) 1872 1.1 jdolecek { 1873 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 1874 1.1 jdolecek int rc; 1875 1.1 jdolecek 1876 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, 1877 1.1 jdolecek ENA_ADMIN_DEVICE_ATTRIBUTES); 1878 1.1 jdolecek if (rc) 1879 1.1 jdolecek return rc; 1880 1.1 jdolecek 1881 1.1 jdolecek memcpy(&get_feat_ctx->dev_attr, &get_resp.u.dev_attr, 1882 1.1 jdolecek sizeof(get_resp.u.dev_attr)); 1883 1.1 jdolecek ena_dev->supported_features = get_resp.u.dev_attr.supported_features; 1884 1.1 jdolecek 1885 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, 1886 1.1 jdolecek ENA_ADMIN_MAX_QUEUES_NUM); 1887 1.1 jdolecek if (rc) 1888 1.1 jdolecek return rc; 1889 1.1 jdolecek 1890 1.1 jdolecek memcpy(&get_feat_ctx->max_queues, &get_resp.u.max_queue, 1891 1.1 jdolecek sizeof(get_resp.u.max_queue)); 1892 1.1 jdolecek ena_dev->tx_max_header_size = get_resp.u.max_queue.max_header_size; 1893 1.1 jdolecek 1894 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, 1895 1.1 jdolecek ENA_ADMIN_AENQ_CONFIG); 1896 1.1 jdolecek if (rc) 1897 1.1 jdolecek return rc; 1898 1.1 jdolecek 1899 1.1 jdolecek memcpy(&get_feat_ctx->aenq, &get_resp.u.aenq, 1900 1.1 jdolecek sizeof(get_resp.u.aenq)); 1901 1.1 jdolecek 1902 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, 1903 1.1 jdolecek ENA_ADMIN_STATELESS_OFFLOAD_CONFIG); 1904 1.1 jdolecek if (rc) 1905 1.1 jdolecek return rc; 1906 1.1 jdolecek 1907 1.1 jdolecek memcpy(&get_feat_ctx->offload, &get_resp.u.offload, 1908 1.1 jdolecek sizeof(get_resp.u.offload)); 1909 1.1 jdolecek 1910 1.1 jdolecek /* Driver hints isn't mandatory admin command. So in case the 1911 1.1 jdolecek * command isn't supported set driver hints to 0 1912 1.1 jdolecek */ 1913 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, ENA_ADMIN_HW_HINTS); 1914 1.1 jdolecek 1915 1.1 jdolecek if (!rc) 1916 1.1 jdolecek memcpy(&get_feat_ctx->hw_hints, &get_resp.u.hw_hints, 1917 1.1 jdolecek sizeof(get_resp.u.hw_hints)); 1918 1.1 jdolecek else if (rc == ENA_COM_UNSUPPORTED) 1919 1.1 jdolecek memset(&get_feat_ctx->hw_hints, 0x0, sizeof(get_feat_ctx->hw_hints)); 1920 1.1 jdolecek else 1921 1.1 jdolecek return rc; 1922 1.1 jdolecek 1923 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, ENA_ADMIN_LLQ); 1924 1.1 jdolecek if (!rc) 1925 1.1 jdolecek memcpy(&get_feat_ctx->llq, &get_resp.u.llq, 1926 1.1 jdolecek sizeof(get_resp.u.llq)); 1927 1.1 jdolecek else if (rc == ENA_COM_UNSUPPORTED) 1928 1.1 jdolecek memset(&get_feat_ctx->llq, 0x0, sizeof(get_feat_ctx->llq)); 1929 1.1 jdolecek else 1930 1.1 jdolecek return rc; 1931 1.1 jdolecek 1932 1.1 jdolecek return 0; 1933 1.1 jdolecek } 1934 1.1 jdolecek 1935 1.1 jdolecek void ena_com_admin_q_comp_intr_handler(struct ena_com_dev *ena_dev) 1936 1.1 jdolecek { 1937 1.1 jdolecek ena_com_handle_admin_completion(&ena_dev->admin_queue); 1938 1.1 jdolecek } 1939 1.1 jdolecek 1940 1.1 jdolecek /* ena_handle_specific_aenq_event: 1941 1.1 jdolecek * return the handler that is relevant to the specific event group 1942 1.1 jdolecek */ 1943 1.1 jdolecek static ena_aenq_handler ena_com_get_specific_aenq_cb(struct ena_com_dev *dev, 1944 1.1 jdolecek u16 group) 1945 1.1 jdolecek { 1946 1.1 jdolecek struct ena_aenq_handlers *aenq_handlers = dev->aenq.aenq_handlers; 1947 1.1 jdolecek 1948 1.1 jdolecek if ((group < ENA_MAX_HANDLERS) && aenq_handlers->handlers[group]) 1949 1.1 jdolecek return aenq_handlers->handlers[group]; 1950 1.1 jdolecek 1951 1.1 jdolecek return aenq_handlers->unimplemented_handler; 1952 1.1 jdolecek } 1953 1.1 jdolecek 1954 1.1 jdolecek /* ena_aenq_intr_handler: 1955 1.1 jdolecek * handles the aenq incoming events. 1956 1.1 jdolecek * pop events from the queue and apply the specific handler 1957 1.1 jdolecek */ 1958 1.1 jdolecek void ena_com_aenq_intr_handler(struct ena_com_dev *dev, void *data) 1959 1.1 jdolecek { 1960 1.1 jdolecek struct ena_admin_aenq_entry *aenq_e; 1961 1.1 jdolecek struct ena_admin_aenq_common_desc *aenq_common; 1962 1.1 jdolecek struct ena_com_aenq *aenq = &dev->aenq; 1963 1.1 jdolecek ena_aenq_handler handler_cb; 1964 1.1 jdolecek unsigned long long timestamp; 1965 1.1 jdolecek u16 masked_head, processed = 0; 1966 1.1 jdolecek u8 phase; 1967 1.1 jdolecek 1968 1.1 jdolecek masked_head = aenq->head & (aenq->q_depth - 1); 1969 1.1 jdolecek phase = aenq->phase; 1970 1.1 jdolecek aenq_e = &aenq->entries[masked_head]; /* Get first entry */ 1971 1.1 jdolecek aenq_common = &aenq_e->aenq_common_desc; 1972 1.1 jdolecek 1973 1.1 jdolecek /* Go over all the events */ 1974 1.1 jdolecek while ((aenq_common->flags & ENA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK) == 1975 1.1 jdolecek phase) { 1976 1.1 jdolecek timestamp = (unsigned long long)aenq_common->timestamp_low | 1977 1.1 jdolecek ((unsigned long long)aenq_common->timestamp_high << 32); 1978 1.1 jdolecek ena_trc_dbg("AENQ! Group[%x] Syndrom[%x] timestamp: [%llus]\n", 1979 1.1 jdolecek aenq_common->group, 1980 1.1 jdolecek aenq_common->syndrom, 1981 1.1 jdolecek timestamp); 1982 1.1 jdolecek 1983 1.1 jdolecek /* Handle specific event*/ 1984 1.1 jdolecek handler_cb = ena_com_get_specific_aenq_cb(dev, 1985 1.1 jdolecek aenq_common->group); 1986 1.1 jdolecek handler_cb(data, aenq_e); /* call the actual event handler*/ 1987 1.1 jdolecek 1988 1.1 jdolecek /* Get next event entry */ 1989 1.1 jdolecek masked_head++; 1990 1.1 jdolecek processed++; 1991 1.1 jdolecek 1992 1.1 jdolecek if (unlikely(masked_head == aenq->q_depth)) { 1993 1.1 jdolecek masked_head = 0; 1994 1.1 jdolecek phase = !phase; 1995 1.1 jdolecek } 1996 1.1 jdolecek aenq_e = &aenq->entries[masked_head]; 1997 1.1 jdolecek aenq_common = &aenq_e->aenq_common_desc; 1998 1.1 jdolecek } 1999 1.1 jdolecek 2000 1.1 jdolecek aenq->head += processed; 2001 1.1 jdolecek aenq->phase = phase; 2002 1.1 jdolecek 2003 1.1 jdolecek /* Don't update aenq doorbell if there weren't any processed events */ 2004 1.1 jdolecek if (!processed) 2005 1.1 jdolecek return; 2006 1.1 jdolecek 2007 1.1 jdolecek /* write the aenq doorbell after all AENQ descriptors were read */ 2008 1.1 jdolecek mb(); 2009 1.1 jdolecek ENA_REG_WRITE32(dev->bus, (u32)aenq->head, dev->reg_bar + ENA_REGS_AENQ_HEAD_DB_OFF); 2010 1.1 jdolecek } 2011 1.1 jdolecek #ifdef ENA_EXTENDED_STATS 2012 1.1 jdolecek /* 2013 1.1 jdolecek * Sets the function Idx and Queue Idx to be used for 2014 1.1 jdolecek * get full statistics feature 2015 1.1 jdolecek * 2016 1.1 jdolecek */ 2017 1.1 jdolecek int ena_com_extended_stats_set_func_queue(struct ena_com_dev *ena_dev, 2018 1.1 jdolecek u32 func_queue) 2019 1.1 jdolecek { 2020 1.1 jdolecek 2021 1.1 jdolecek /* Function & Queue is acquired from user in the following format : 2022 1.1 jdolecek * Bottom Half word: funct 2023 1.1 jdolecek * Top Half Word: queue 2024 1.1 jdolecek */ 2025 1.1 jdolecek ena_dev->stats_func = ENA_EXTENDED_STAT_GET_FUNCT(func_queue); 2026 1.1 jdolecek ena_dev->stats_queue = ENA_EXTENDED_STAT_GET_QUEUE(func_queue); 2027 1.1 jdolecek 2028 1.1 jdolecek return 0; 2029 1.1 jdolecek } 2030 1.1 jdolecek 2031 1.1 jdolecek #endif /* ENA_EXTENDED_STATS */ 2032 1.1 jdolecek 2033 1.1 jdolecek int ena_com_dev_reset(struct ena_com_dev *ena_dev, 2034 1.1 jdolecek enum ena_regs_reset_reason_types reset_reason) 2035 1.1 jdolecek { 2036 1.1 jdolecek u32 stat, timeout, cap, reset_val; 2037 1.1 jdolecek int rc; 2038 1.1 jdolecek 2039 1.1 jdolecek stat = ena_com_reg_bar_read32(ena_dev, ENA_REGS_DEV_STS_OFF); 2040 1.1 jdolecek cap = ena_com_reg_bar_read32(ena_dev, ENA_REGS_CAPS_OFF); 2041 1.1 jdolecek 2042 1.1 jdolecek if (unlikely((stat == ENA_MMIO_READ_TIMEOUT) || 2043 1.1 jdolecek (cap == ENA_MMIO_READ_TIMEOUT))) { 2044 1.1 jdolecek ena_trc_err("Reg read32 timeout occurred\n"); 2045 1.1 jdolecek return ENA_COM_TIMER_EXPIRED; 2046 1.1 jdolecek } 2047 1.1 jdolecek 2048 1.1 jdolecek if ((stat & ENA_REGS_DEV_STS_READY_MASK) == 0) { 2049 1.1 jdolecek ena_trc_err("Device isn't ready, can't reset device\n"); 2050 1.1 jdolecek return ENA_COM_INVAL; 2051 1.1 jdolecek } 2052 1.1 jdolecek 2053 1.1 jdolecek timeout = (cap & ENA_REGS_CAPS_RESET_TIMEOUT_MASK) >> 2054 1.1 jdolecek ENA_REGS_CAPS_RESET_TIMEOUT_SHIFT; 2055 1.1 jdolecek if (timeout == 0) { 2056 1.1 jdolecek ena_trc_err("Invalid timeout value\n"); 2057 1.1 jdolecek return ENA_COM_INVAL; 2058 1.1 jdolecek } 2059 1.1 jdolecek 2060 1.1 jdolecek /* start reset */ 2061 1.1 jdolecek reset_val = ENA_REGS_DEV_CTL_DEV_RESET_MASK; 2062 1.1 jdolecek reset_val |= (reset_reason << ENA_REGS_DEV_CTL_RESET_REASON_SHIFT) & 2063 1.1 jdolecek ENA_REGS_DEV_CTL_RESET_REASON_MASK; 2064 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, reset_val, ena_dev->reg_bar + ENA_REGS_DEV_CTL_OFF); 2065 1.1 jdolecek 2066 1.1 jdolecek /* Write again the MMIO read request address */ 2067 1.1 jdolecek ena_com_mmio_reg_read_request_write_dev_addr(ena_dev); 2068 1.1 jdolecek 2069 1.1 jdolecek rc = wait_for_reset_state(ena_dev, timeout, 2070 1.1 jdolecek ENA_REGS_DEV_STS_RESET_IN_PROGRESS_MASK); 2071 1.1 jdolecek if (rc != 0) { 2072 1.1 jdolecek ena_trc_err("Reset indication didn't turn on\n"); 2073 1.1 jdolecek return rc; 2074 1.1 jdolecek } 2075 1.1 jdolecek 2076 1.1 jdolecek /* reset done */ 2077 1.1 jdolecek ENA_REG_WRITE32(ena_dev->bus, 0, ena_dev->reg_bar + ENA_REGS_DEV_CTL_OFF); 2078 1.1 jdolecek rc = wait_for_reset_state(ena_dev, timeout, 0); 2079 1.1 jdolecek if (rc != 0) { 2080 1.1 jdolecek ena_trc_err("Reset indication didn't turn off\n"); 2081 1.1 jdolecek return rc; 2082 1.1 jdolecek } 2083 1.1 jdolecek 2084 1.1 jdolecek timeout = (cap & ENA_REGS_CAPS_ADMIN_CMD_TO_MASK) >> 2085 1.1 jdolecek ENA_REGS_CAPS_ADMIN_CMD_TO_SHIFT; 2086 1.1 jdolecek if (timeout) 2087 1.1 jdolecek /* the resolution of timeout reg is 100ms */ 2088 1.1 jdolecek ena_dev->admin_queue.completion_timeout = timeout * 100000; 2089 1.1 jdolecek else 2090 1.1 jdolecek ena_dev->admin_queue.completion_timeout = ADMIN_CMD_TIMEOUT_US; 2091 1.1 jdolecek 2092 1.1 jdolecek return 0; 2093 1.1 jdolecek } 2094 1.1 jdolecek 2095 1.1 jdolecek static int ena_get_dev_stats(struct ena_com_dev *ena_dev, 2096 1.1 jdolecek struct ena_com_stats_ctx *ctx, 2097 1.1 jdolecek enum ena_admin_get_stats_type type) 2098 1.1 jdolecek { 2099 1.1 jdolecek struct ena_admin_aq_get_stats_cmd *get_cmd = &ctx->get_cmd; 2100 1.1 jdolecek struct ena_admin_acq_get_stats_resp *get_resp = &ctx->get_resp; 2101 1.1 jdolecek struct ena_com_admin_queue *admin_queue; 2102 1.1 jdolecek int ret; 2103 1.1 jdolecek 2104 1.1 jdolecek admin_queue = &ena_dev->admin_queue; 2105 1.1 jdolecek 2106 1.1 jdolecek get_cmd->aq_common_descriptor.opcode = ENA_ADMIN_GET_STATS; 2107 1.1 jdolecek get_cmd->aq_common_descriptor.flags = 0; 2108 1.1 jdolecek get_cmd->type = type; 2109 1.1 jdolecek 2110 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 2111 1.1 jdolecek (struct ena_admin_aq_entry *)get_cmd, 2112 1.1 jdolecek sizeof(*get_cmd), 2113 1.1 jdolecek (struct ena_admin_acq_entry *)get_resp, 2114 1.1 jdolecek sizeof(*get_resp)); 2115 1.1 jdolecek 2116 1.1 jdolecek if (unlikely(ret)) 2117 1.1 jdolecek ena_trc_err("Failed to get stats. error: %d\n", ret); 2118 1.1 jdolecek 2119 1.1 jdolecek return ret; 2120 1.1 jdolecek } 2121 1.1 jdolecek 2122 1.1 jdolecek int ena_com_get_dev_basic_stats(struct ena_com_dev *ena_dev, 2123 1.1 jdolecek struct ena_admin_basic_stats *stats) 2124 1.1 jdolecek { 2125 1.1 jdolecek struct ena_com_stats_ctx ctx; 2126 1.1 jdolecek int ret; 2127 1.1 jdolecek 2128 1.1 jdolecek memset(&ctx, 0x0, sizeof(ctx)); 2129 1.1 jdolecek ret = ena_get_dev_stats(ena_dev, &ctx, ENA_ADMIN_GET_STATS_TYPE_BASIC); 2130 1.1 jdolecek if (likely(ret == 0)) 2131 1.1 jdolecek memcpy(stats, &ctx.get_resp.basic_stats, 2132 1.1 jdolecek sizeof(ctx.get_resp.basic_stats)); 2133 1.1 jdolecek 2134 1.1 jdolecek return ret; 2135 1.1 jdolecek } 2136 1.1 jdolecek #ifdef ENA_EXTENDED_STATS 2137 1.1 jdolecek 2138 1.1 jdolecek int ena_com_get_dev_extended_stats(struct ena_com_dev *ena_dev, char *buff, 2139 1.1 jdolecek u32 len) 2140 1.1 jdolecek { 2141 1.1 jdolecek struct ena_com_stats_ctx ctx; 2142 1.1 jdolecek struct ena_admin_aq_get_stats_cmd *get_cmd = &ctx.get_cmd; 2143 1.1 jdolecek ena_mem_handle_t mem_handle; 2144 1.1 jdolecek void *virt_addr; 2145 1.1 jdolecek dma_addr_t phys_addr; 2146 1.1 jdolecek int ret; 2147 1.1 jdolecek 2148 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, len, 2149 1.1 jdolecek virt_addr, phys_addr, mem_handle); 2150 1.1 jdolecek if (!virt_addr) { 2151 1.1 jdolecek ret = ENA_COM_NO_MEM; 2152 1.1 jdolecek goto done; 2153 1.1 jdolecek } 2154 1.1 jdolecek memset(&ctx, 0x0, sizeof(ctx)); 2155 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 2156 1.1 jdolecek &get_cmd->u.control_buffer.address, 2157 1.1 jdolecek phys_addr); 2158 1.1 jdolecek if (unlikely(ret)) { 2159 1.1 jdolecek ena_trc_err("memory address set failed\n"); 2160 1.1 jdolecek return ret; 2161 1.1 jdolecek } 2162 1.1 jdolecek get_cmd->u.control_buffer.length = len; 2163 1.1 jdolecek 2164 1.1 jdolecek get_cmd->device_id = ena_dev->stats_func; 2165 1.1 jdolecek get_cmd->queue_idx = ena_dev->stats_queue; 2166 1.1 jdolecek 2167 1.1 jdolecek ret = ena_get_dev_stats(ena_dev, &ctx, 2168 1.1 jdolecek ENA_ADMIN_GET_STATS_TYPE_EXTENDED); 2169 1.1 jdolecek if (ret < 0) 2170 1.1 jdolecek goto free_ext_stats_mem; 2171 1.1 jdolecek 2172 1.1 jdolecek ret = snprintf(buff, len, "%s", (char *)virt_addr); 2173 1.1 jdolecek 2174 1.1 jdolecek free_ext_stats_mem: 2175 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, len, virt_addr, phys_addr, 2176 1.1 jdolecek mem_handle); 2177 1.1 jdolecek done: 2178 1.1 jdolecek return ret; 2179 1.1 jdolecek } 2180 1.1 jdolecek #endif 2181 1.1 jdolecek 2182 1.1 jdolecek int ena_com_set_dev_mtu(struct ena_com_dev *ena_dev, int mtu) 2183 1.1 jdolecek { 2184 1.1 jdolecek struct ena_com_admin_queue *admin_queue; 2185 1.1 jdolecek struct ena_admin_set_feat_cmd cmd; 2186 1.1 jdolecek struct ena_admin_set_feat_resp resp; 2187 1.1 jdolecek int ret; 2188 1.1 jdolecek 2189 1.1 jdolecek if (!ena_com_check_supported_feature_id(ena_dev, ENA_ADMIN_MTU)) { 2190 1.1 jdolecek ena_trc_dbg("Feature %d isn't supported\n", ENA_ADMIN_MTU); 2191 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2192 1.1 jdolecek } 2193 1.1 jdolecek 2194 1.1 jdolecek memset(&cmd, 0x0, sizeof(cmd)); 2195 1.1 jdolecek admin_queue = &ena_dev->admin_queue; 2196 1.1 jdolecek 2197 1.1 jdolecek cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE; 2198 1.1 jdolecek cmd.aq_common_descriptor.flags = 0; 2199 1.1 jdolecek cmd.feat_common.feature_id = ENA_ADMIN_MTU; 2200 1.1 jdolecek cmd.u.mtu.mtu = mtu; 2201 1.1 jdolecek 2202 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 2203 1.1 jdolecek (struct ena_admin_aq_entry *)&cmd, 2204 1.1 jdolecek sizeof(cmd), 2205 1.1 jdolecek (struct ena_admin_acq_entry *)&resp, 2206 1.1 jdolecek sizeof(resp)); 2207 1.1 jdolecek 2208 1.1 jdolecek if (unlikely(ret)) 2209 1.1 jdolecek ena_trc_err("Failed to set mtu %d. error: %d\n", mtu, ret); 2210 1.1 jdolecek 2211 1.1 jdolecek return ret; 2212 1.1 jdolecek } 2213 1.1 jdolecek 2214 1.1 jdolecek int ena_com_get_offload_settings(struct ena_com_dev *ena_dev, 2215 1.1 jdolecek struct ena_admin_feature_offload_desc *offload) 2216 1.1 jdolecek { 2217 1.1 jdolecek int ret; 2218 1.1 jdolecek struct ena_admin_get_feat_resp resp; 2219 1.1 jdolecek 2220 1.1 jdolecek ret = ena_com_get_feature(ena_dev, &resp, 2221 1.1 jdolecek ENA_ADMIN_STATELESS_OFFLOAD_CONFIG); 2222 1.1 jdolecek if (unlikely(ret)) { 2223 1.1 jdolecek ena_trc_err("Failed to get offload capabilities %d\n", ret); 2224 1.1 jdolecek return ret; 2225 1.1 jdolecek } 2226 1.1 jdolecek 2227 1.1 jdolecek memcpy(offload, &resp.u.offload, sizeof(resp.u.offload)); 2228 1.1 jdolecek 2229 1.1 jdolecek return 0; 2230 1.1 jdolecek } 2231 1.1 jdolecek 2232 1.1 jdolecek int ena_com_set_hash_function(struct ena_com_dev *ena_dev) 2233 1.1 jdolecek { 2234 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 2235 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2236 1.1 jdolecek struct ena_admin_set_feat_cmd cmd; 2237 1.1 jdolecek struct ena_admin_set_feat_resp resp; 2238 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 2239 1.1 jdolecek int ret; 2240 1.1 jdolecek 2241 1.1 jdolecek if (!ena_com_check_supported_feature_id(ena_dev, 2242 1.1 jdolecek ENA_ADMIN_RSS_HASH_FUNCTION)) { 2243 1.1 jdolecek ena_trc_dbg("Feature %d isn't supported\n", 2244 1.1 jdolecek ENA_ADMIN_RSS_HASH_FUNCTION); 2245 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2246 1.1 jdolecek } 2247 1.1 jdolecek 2248 1.1 jdolecek /* Validate hash function is supported */ 2249 1.1 jdolecek ret = ena_com_get_feature(ena_dev, &get_resp, 2250 1.1 jdolecek ENA_ADMIN_RSS_HASH_FUNCTION); 2251 1.1 jdolecek if (unlikely(ret)) 2252 1.1 jdolecek return ret; 2253 1.1 jdolecek 2254 1.1 jdolecek if (get_resp.u.flow_hash_func.supported_func & (1 << rss->hash_func)) { 2255 1.1 jdolecek ena_trc_err("Func hash %d isn't supported by device, abort\n", 2256 1.1 jdolecek rss->hash_func); 2257 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2258 1.1 jdolecek } 2259 1.1 jdolecek 2260 1.1 jdolecek memset(&cmd, 0x0, sizeof(cmd)); 2261 1.1 jdolecek 2262 1.1 jdolecek cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE; 2263 1.1 jdolecek cmd.aq_common_descriptor.flags = 2264 1.1 jdolecek ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK; 2265 1.1 jdolecek cmd.feat_common.feature_id = ENA_ADMIN_RSS_HASH_FUNCTION; 2266 1.1 jdolecek cmd.u.flow_hash_func.init_val = rss->hash_init_val; 2267 1.1 jdolecek cmd.u.flow_hash_func.selected_func = 1 << rss->hash_func; 2268 1.1 jdolecek 2269 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 2270 1.1 jdolecek &cmd.control_buffer.address, 2271 1.1 jdolecek rss->hash_key_dma_addr); 2272 1.1 jdolecek if (unlikely(ret)) { 2273 1.1 jdolecek ena_trc_err("memory address set failed\n"); 2274 1.1 jdolecek return ret; 2275 1.1 jdolecek } 2276 1.1 jdolecek 2277 1.1 jdolecek cmd.control_buffer.length = sizeof(*rss->hash_key); 2278 1.1 jdolecek 2279 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 2280 1.1 jdolecek (struct ena_admin_aq_entry *)&cmd, 2281 1.1 jdolecek sizeof(cmd), 2282 1.1 jdolecek (struct ena_admin_acq_entry *)&resp, 2283 1.1 jdolecek sizeof(resp)); 2284 1.1 jdolecek if (unlikely(ret)) { 2285 1.1 jdolecek ena_trc_err("Failed to set hash function %d. error: %d\n", 2286 1.1 jdolecek rss->hash_func, ret); 2287 1.1 jdolecek return ENA_COM_INVAL; 2288 1.1 jdolecek } 2289 1.1 jdolecek 2290 1.1 jdolecek return 0; 2291 1.1 jdolecek } 2292 1.1 jdolecek 2293 1.1 jdolecek int ena_com_fill_hash_function(struct ena_com_dev *ena_dev, 2294 1.1 jdolecek enum ena_admin_hash_functions func, 2295 1.1 jdolecek const u8 *key, u16 key_len, u32 init_val) 2296 1.1 jdolecek { 2297 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2298 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 2299 1.1 jdolecek struct ena_admin_feature_rss_flow_hash_control *hash_key = 2300 1.1 jdolecek rss->hash_key; 2301 1.1 jdolecek int rc; 2302 1.1 jdolecek 2303 1.1 jdolecek /* Make sure size is a mult of DWs */ 2304 1.1 jdolecek if (unlikely(key_len & 0x3)) 2305 1.1 jdolecek return ENA_COM_INVAL; 2306 1.1 jdolecek 2307 1.1 jdolecek rc = ena_com_get_feature_ex(ena_dev, &get_resp, 2308 1.1 jdolecek ENA_ADMIN_RSS_HASH_FUNCTION, 2309 1.1 jdolecek rss->hash_key_dma_addr, 2310 1.1 jdolecek sizeof(*rss->hash_key)); 2311 1.1 jdolecek if (unlikely(rc)) 2312 1.1 jdolecek return rc; 2313 1.1 jdolecek 2314 1.1 jdolecek if (!((1 << func) & get_resp.u.flow_hash_func.supported_func)) { 2315 1.1 jdolecek ena_trc_err("Flow hash function %d isn't supported\n", func); 2316 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2317 1.1 jdolecek } 2318 1.1 jdolecek 2319 1.1 jdolecek switch (func) { 2320 1.1 jdolecek case ENA_ADMIN_TOEPLITZ: 2321 1.1 jdolecek if (key_len > sizeof(hash_key->key)) { 2322 1.1 jdolecek ena_trc_err("key len (%hu) is bigger than the max supported (%zu)\n", 2323 1.1 jdolecek key_len, sizeof(hash_key->key)); 2324 1.1 jdolecek return ENA_COM_INVAL; 2325 1.1 jdolecek } 2326 1.1 jdolecek 2327 1.1 jdolecek memcpy(hash_key->key, key, key_len); 2328 1.1 jdolecek rss->hash_init_val = init_val; 2329 1.1 jdolecek hash_key->keys_num = key_len >> 2; 2330 1.1 jdolecek break; 2331 1.1 jdolecek case ENA_ADMIN_CRC32: 2332 1.1 jdolecek rss->hash_init_val = init_val; 2333 1.1 jdolecek break; 2334 1.1 jdolecek default: 2335 1.1 jdolecek ena_trc_err("Invalid hash function (%d)\n", func); 2336 1.1 jdolecek return ENA_COM_INVAL; 2337 1.1 jdolecek } 2338 1.1 jdolecek 2339 1.1 jdolecek rc = ena_com_set_hash_function(ena_dev); 2340 1.1 jdolecek 2341 1.1 jdolecek /* Restore the old function */ 2342 1.1 jdolecek if (unlikely(rc)) 2343 1.1 jdolecek ena_com_get_hash_function(ena_dev, NULL, NULL); 2344 1.1 jdolecek 2345 1.1 jdolecek return rc; 2346 1.1 jdolecek } 2347 1.1 jdolecek 2348 1.1 jdolecek int ena_com_get_hash_function(struct ena_com_dev *ena_dev, 2349 1.1 jdolecek enum ena_admin_hash_functions *func, 2350 1.1 jdolecek u8 *key) 2351 1.1 jdolecek { 2352 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2353 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 2354 1.1 jdolecek struct ena_admin_feature_rss_flow_hash_control *hash_key = 2355 1.1 jdolecek rss->hash_key; 2356 1.1 jdolecek int rc; 2357 1.1 jdolecek 2358 1.1 jdolecek rc = ena_com_get_feature_ex(ena_dev, &get_resp, 2359 1.1 jdolecek ENA_ADMIN_RSS_HASH_FUNCTION, 2360 1.1 jdolecek rss->hash_key_dma_addr, 2361 1.1 jdolecek sizeof(*rss->hash_key)); 2362 1.1 jdolecek if (unlikely(rc)) 2363 1.1 jdolecek return rc; 2364 1.1 jdolecek 2365 1.1 jdolecek rss->hash_func = get_resp.u.flow_hash_func.selected_func; 2366 1.1 jdolecek if (func) 2367 1.1 jdolecek *func = rss->hash_func; 2368 1.1 jdolecek 2369 1.1 jdolecek if (key) 2370 1.1 jdolecek memcpy(key, hash_key->key, (size_t)(hash_key->keys_num) << 2); 2371 1.1 jdolecek 2372 1.1 jdolecek return 0; 2373 1.1 jdolecek } 2374 1.1 jdolecek 2375 1.1 jdolecek int ena_com_get_hash_ctrl(struct ena_com_dev *ena_dev, 2376 1.1 jdolecek enum ena_admin_flow_hash_proto proto, 2377 1.1 jdolecek u16 *fields) 2378 1.1 jdolecek { 2379 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2380 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 2381 1.1 jdolecek int rc; 2382 1.1 jdolecek 2383 1.1 jdolecek rc = ena_com_get_feature_ex(ena_dev, &get_resp, 2384 1.1 jdolecek ENA_ADMIN_RSS_HASH_INPUT, 2385 1.1 jdolecek rss->hash_ctrl_dma_addr, 2386 1.1 jdolecek sizeof(*rss->hash_ctrl)); 2387 1.1 jdolecek if (unlikely(rc)) 2388 1.1 jdolecek return rc; 2389 1.1 jdolecek 2390 1.1 jdolecek if (fields) 2391 1.1 jdolecek *fields = rss->hash_ctrl->selected_fields[proto].fields; 2392 1.1 jdolecek 2393 1.1 jdolecek return 0; 2394 1.1 jdolecek } 2395 1.1 jdolecek 2396 1.1 jdolecek int ena_com_set_hash_ctrl(struct ena_com_dev *ena_dev) 2397 1.1 jdolecek { 2398 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 2399 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2400 1.1 jdolecek struct ena_admin_feature_rss_hash_control *hash_ctrl = rss->hash_ctrl; 2401 1.1 jdolecek struct ena_admin_set_feat_cmd cmd; 2402 1.1 jdolecek struct ena_admin_set_feat_resp resp; 2403 1.1 jdolecek int ret; 2404 1.1 jdolecek 2405 1.1 jdolecek if (!ena_com_check_supported_feature_id(ena_dev, 2406 1.1 jdolecek ENA_ADMIN_RSS_HASH_INPUT)) { 2407 1.1 jdolecek ena_trc_dbg("Feature %d isn't supported\n", 2408 1.1 jdolecek ENA_ADMIN_RSS_HASH_INPUT); 2409 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2410 1.1 jdolecek } 2411 1.1 jdolecek 2412 1.1 jdolecek memset(&cmd, 0x0, sizeof(cmd)); 2413 1.1 jdolecek 2414 1.1 jdolecek cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE; 2415 1.1 jdolecek cmd.aq_common_descriptor.flags = 2416 1.1 jdolecek ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK; 2417 1.1 jdolecek cmd.feat_common.feature_id = ENA_ADMIN_RSS_HASH_INPUT; 2418 1.1 jdolecek cmd.u.flow_hash_input.enabled_input_sort = 2419 1.1 jdolecek ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_MASK | 2420 1.1 jdolecek ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_MASK; 2421 1.1 jdolecek 2422 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 2423 1.1 jdolecek &cmd.control_buffer.address, 2424 1.1 jdolecek rss->hash_ctrl_dma_addr); 2425 1.1 jdolecek if (unlikely(ret)) { 2426 1.1 jdolecek ena_trc_err("memory address set failed\n"); 2427 1.1 jdolecek return ret; 2428 1.1 jdolecek } 2429 1.1 jdolecek cmd.control_buffer.length = sizeof(*hash_ctrl); 2430 1.1 jdolecek 2431 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 2432 1.1 jdolecek (struct ena_admin_aq_entry *)&cmd, 2433 1.1 jdolecek sizeof(cmd), 2434 1.1 jdolecek (struct ena_admin_acq_entry *)&resp, 2435 1.1 jdolecek sizeof(resp)); 2436 1.1 jdolecek if (unlikely(ret)) 2437 1.1 jdolecek ena_trc_err("Failed to set hash input. error: %d\n", ret); 2438 1.1 jdolecek 2439 1.1 jdolecek return ret; 2440 1.1 jdolecek } 2441 1.1 jdolecek 2442 1.1 jdolecek int ena_com_set_default_hash_ctrl(struct ena_com_dev *ena_dev) 2443 1.1 jdolecek { 2444 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2445 1.1 jdolecek struct ena_admin_feature_rss_hash_control *hash_ctrl = 2446 1.1 jdolecek rss->hash_ctrl; 2447 1.1 jdolecek u16 available_fields = 0; 2448 1.1 jdolecek int rc, i; 2449 1.1 jdolecek 2450 1.1 jdolecek /* Get the supported hash input */ 2451 1.1 jdolecek rc = ena_com_get_hash_ctrl(ena_dev, 0, NULL); 2452 1.1 jdolecek if (unlikely(rc)) 2453 1.1 jdolecek return rc; 2454 1.1 jdolecek 2455 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_TCP4].fields = 2456 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA | 2457 1.1 jdolecek ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP; 2458 1.1 jdolecek 2459 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_UDP4].fields = 2460 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA | 2461 1.1 jdolecek ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP; 2462 1.1 jdolecek 2463 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_TCP6].fields = 2464 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA | 2465 1.1 jdolecek ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP; 2466 1.1 jdolecek 2467 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_UDP6].fields = 2468 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA | 2469 1.1 jdolecek ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP; 2470 1.1 jdolecek 2471 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_IP4].fields = 2472 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA; 2473 1.1 jdolecek 2474 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_IP6].fields = 2475 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA; 2476 1.1 jdolecek 2477 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_IP4_FRAG].fields = 2478 1.1 jdolecek ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA; 2479 1.1 jdolecek 2480 1.1 jdolecek hash_ctrl->selected_fields[ENA_ADMIN_RSS_NOT_IP].fields = 2481 1.1 jdolecek ENA_ADMIN_RSS_L2_DA | ENA_ADMIN_RSS_L2_SA; 2482 1.1 jdolecek 2483 1.1 jdolecek for (i = 0; i < ENA_ADMIN_RSS_PROTO_NUM; i++) { 2484 1.1 jdolecek available_fields = hash_ctrl->selected_fields[i].fields & 2485 1.1 jdolecek hash_ctrl->supported_fields[i].fields; 2486 1.1 jdolecek if (available_fields != hash_ctrl->selected_fields[i].fields) { 2487 1.1 jdolecek ena_trc_err("hash control doesn't support all the desire configuration. proto %x supported %x selected %x\n", 2488 1.1 jdolecek i, hash_ctrl->supported_fields[i].fields, 2489 1.1 jdolecek hash_ctrl->selected_fields[i].fields); 2490 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2491 1.1 jdolecek } 2492 1.1 jdolecek } 2493 1.1 jdolecek 2494 1.1 jdolecek rc = ena_com_set_hash_ctrl(ena_dev); 2495 1.1 jdolecek 2496 1.1 jdolecek /* In case of failure, restore the old hash ctrl */ 2497 1.1 jdolecek if (unlikely(rc)) 2498 1.1 jdolecek ena_com_get_hash_ctrl(ena_dev, 0, NULL); 2499 1.1 jdolecek 2500 1.1 jdolecek return rc; 2501 1.1 jdolecek } 2502 1.1 jdolecek 2503 1.1 jdolecek int ena_com_fill_hash_ctrl(struct ena_com_dev *ena_dev, 2504 1.1 jdolecek enum ena_admin_flow_hash_proto proto, 2505 1.1 jdolecek u16 hash_fields) 2506 1.1 jdolecek { 2507 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2508 1.1 jdolecek struct ena_admin_feature_rss_hash_control *hash_ctrl = rss->hash_ctrl; 2509 1.1 jdolecek u16 supported_fields; 2510 1.1 jdolecek int rc; 2511 1.1 jdolecek 2512 1.1 jdolecek if (proto >= ENA_ADMIN_RSS_PROTO_NUM) { 2513 1.1 jdolecek ena_trc_err("Invalid proto num (%u)\n", proto); 2514 1.1 jdolecek return ENA_COM_INVAL; 2515 1.1 jdolecek } 2516 1.1 jdolecek 2517 1.1 jdolecek /* Get the ctrl table */ 2518 1.1 jdolecek rc = ena_com_get_hash_ctrl(ena_dev, proto, NULL); 2519 1.1 jdolecek if (unlikely(rc)) 2520 1.1 jdolecek return rc; 2521 1.1 jdolecek 2522 1.1 jdolecek /* Make sure all the fields are supported */ 2523 1.1 jdolecek supported_fields = hash_ctrl->supported_fields[proto].fields; 2524 1.1 jdolecek if ((hash_fields & supported_fields) != hash_fields) { 2525 1.1 jdolecek ena_trc_err("proto %d doesn't support the required fields %x. supports only: %x\n", 2526 1.1 jdolecek proto, hash_fields, supported_fields); 2527 1.1 jdolecek } 2528 1.1 jdolecek 2529 1.1 jdolecek hash_ctrl->selected_fields[proto].fields = hash_fields; 2530 1.1 jdolecek 2531 1.1 jdolecek rc = ena_com_set_hash_ctrl(ena_dev); 2532 1.1 jdolecek 2533 1.1 jdolecek /* In case of failure, restore the old hash ctrl */ 2534 1.1 jdolecek if (unlikely(rc)) 2535 1.1 jdolecek ena_com_get_hash_ctrl(ena_dev, 0, NULL); 2536 1.1 jdolecek 2537 1.1 jdolecek return 0; 2538 1.1 jdolecek } 2539 1.1 jdolecek 2540 1.1 jdolecek int ena_com_indirect_table_fill_entry(struct ena_com_dev *ena_dev, 2541 1.1 jdolecek u16 entry_idx, u16 entry_value) 2542 1.1 jdolecek { 2543 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2544 1.1 jdolecek 2545 1.1 jdolecek if (unlikely(entry_idx >= (1 << rss->tbl_log_size))) 2546 1.1 jdolecek return ENA_COM_INVAL; 2547 1.1 jdolecek 2548 1.1 jdolecek if (unlikely((entry_value > ENA_TOTAL_NUM_QUEUES))) 2549 1.1 jdolecek return ENA_COM_INVAL; 2550 1.1 jdolecek 2551 1.1 jdolecek rss->host_rss_ind_tbl[entry_idx] = entry_value; 2552 1.1 jdolecek 2553 1.1 jdolecek return 0; 2554 1.1 jdolecek } 2555 1.1 jdolecek 2556 1.1 jdolecek int ena_com_indirect_table_set(struct ena_com_dev *ena_dev) 2557 1.1 jdolecek { 2558 1.1 jdolecek struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue; 2559 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2560 1.1 jdolecek struct ena_admin_set_feat_cmd cmd; 2561 1.1 jdolecek struct ena_admin_set_feat_resp resp; 2562 1.1 jdolecek int ret; 2563 1.1 jdolecek 2564 1.1 jdolecek if (!ena_com_check_supported_feature_id(ena_dev, 2565 1.1 jdolecek ENA_ADMIN_RSS_REDIRECTION_TABLE_CONFIG)) { 2566 1.1 jdolecek ena_trc_dbg("Feature %d isn't supported\n", 2567 1.1 jdolecek ENA_ADMIN_RSS_REDIRECTION_TABLE_CONFIG); 2568 1.1 jdolecek return ENA_COM_UNSUPPORTED; 2569 1.1 jdolecek } 2570 1.1 jdolecek 2571 1.1 jdolecek ret = ena_com_ind_tbl_convert_to_device(ena_dev); 2572 1.1 jdolecek if (ret) { 2573 1.1 jdolecek ena_trc_err("Failed to convert host indirection table to device table\n"); 2574 1.1 jdolecek return ret; 2575 1.1 jdolecek } 2576 1.1 jdolecek 2577 1.1 jdolecek memset(&cmd, 0x0, sizeof(cmd)); 2578 1.1 jdolecek 2579 1.1 jdolecek cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE; 2580 1.1 jdolecek cmd.aq_common_descriptor.flags = 2581 1.1 jdolecek ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK; 2582 1.1 jdolecek cmd.feat_common.feature_id = ENA_ADMIN_RSS_REDIRECTION_TABLE_CONFIG; 2583 1.1 jdolecek cmd.u.ind_table.size = rss->tbl_log_size; 2584 1.1 jdolecek cmd.u.ind_table.inline_index = 0xFFFFFFFF; 2585 1.1 jdolecek 2586 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 2587 1.1 jdolecek &cmd.control_buffer.address, 2588 1.1 jdolecek rss->rss_ind_tbl_dma_addr); 2589 1.1 jdolecek if (unlikely(ret)) { 2590 1.1 jdolecek ena_trc_err("memory address set failed\n"); 2591 1.1 jdolecek return ret; 2592 1.1 jdolecek } 2593 1.1 jdolecek 2594 1.1 jdolecek cmd.control_buffer.length = (1ULL << rss->tbl_log_size) * 2595 1.1 jdolecek sizeof(struct ena_admin_rss_ind_table_entry); 2596 1.1 jdolecek 2597 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 2598 1.1 jdolecek (struct ena_admin_aq_entry *)&cmd, 2599 1.1 jdolecek sizeof(cmd), 2600 1.1 jdolecek (struct ena_admin_acq_entry *)&resp, 2601 1.1 jdolecek sizeof(resp)); 2602 1.1 jdolecek 2603 1.1 jdolecek if (unlikely(ret)) 2604 1.1 jdolecek ena_trc_err("Failed to set indirect table. error: %d\n", ret); 2605 1.1 jdolecek 2606 1.1 jdolecek return ret; 2607 1.1 jdolecek } 2608 1.1 jdolecek 2609 1.1 jdolecek int ena_com_indirect_table_get(struct ena_com_dev *ena_dev, u32 *ind_tbl) 2610 1.1 jdolecek { 2611 1.1 jdolecek struct ena_rss *rss = &ena_dev->rss; 2612 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 2613 1.1 jdolecek u32 tbl_size; 2614 1.1 jdolecek int i, rc; 2615 1.1 jdolecek 2616 1.1 jdolecek tbl_size = (1ULL << rss->tbl_log_size) * 2617 1.1 jdolecek sizeof(struct ena_admin_rss_ind_table_entry); 2618 1.1 jdolecek 2619 1.1 jdolecek rc = ena_com_get_feature_ex(ena_dev, &get_resp, 2620 1.1 jdolecek ENA_ADMIN_RSS_REDIRECTION_TABLE_CONFIG, 2621 1.1 jdolecek rss->rss_ind_tbl_dma_addr, 2622 1.1 jdolecek tbl_size); 2623 1.1 jdolecek if (unlikely(rc)) 2624 1.1 jdolecek return rc; 2625 1.1 jdolecek 2626 1.1 jdolecek if (!ind_tbl) 2627 1.1 jdolecek return 0; 2628 1.1 jdolecek 2629 1.1 jdolecek rc = ena_com_ind_tbl_convert_from_device(ena_dev); 2630 1.1 jdolecek if (unlikely(rc)) 2631 1.1 jdolecek return rc; 2632 1.1 jdolecek 2633 1.1 jdolecek for (i = 0; i < (1 << rss->tbl_log_size); i++) 2634 1.1 jdolecek ind_tbl[i] = rss->host_rss_ind_tbl[i]; 2635 1.1 jdolecek 2636 1.1 jdolecek return 0; 2637 1.1 jdolecek } 2638 1.1 jdolecek 2639 1.1 jdolecek int ena_com_rss_init(struct ena_com_dev *ena_dev, u16 indr_tbl_log_size) 2640 1.1 jdolecek { 2641 1.1 jdolecek int rc; 2642 1.1 jdolecek 2643 1.1 jdolecek memset(&ena_dev->rss, 0x0, sizeof(ena_dev->rss)); 2644 1.1 jdolecek 2645 1.1 jdolecek rc = ena_com_indirect_table_allocate(ena_dev, indr_tbl_log_size); 2646 1.1 jdolecek if (unlikely(rc)) 2647 1.1 jdolecek goto err_indr_tbl; 2648 1.1 jdolecek 2649 1.1 jdolecek rc = ena_com_hash_key_allocate(ena_dev); 2650 1.1 jdolecek if (unlikely(rc)) 2651 1.1 jdolecek goto err_hash_key; 2652 1.1 jdolecek 2653 1.1 jdolecek rc = ena_com_hash_ctrl_init(ena_dev); 2654 1.1 jdolecek if (unlikely(rc)) 2655 1.1 jdolecek goto err_hash_ctrl; 2656 1.1 jdolecek 2657 1.1 jdolecek return 0; 2658 1.1 jdolecek 2659 1.1 jdolecek err_hash_ctrl: 2660 1.1 jdolecek ena_com_hash_key_destroy(ena_dev); 2661 1.1 jdolecek err_hash_key: 2662 1.1 jdolecek ena_com_indirect_table_destroy(ena_dev); 2663 1.1 jdolecek err_indr_tbl: 2664 1.1 jdolecek 2665 1.1 jdolecek return rc; 2666 1.1 jdolecek } 2667 1.1 jdolecek 2668 1.1 jdolecek void ena_com_rss_destroy(struct ena_com_dev *ena_dev) 2669 1.1 jdolecek { 2670 1.1 jdolecek ena_com_indirect_table_destroy(ena_dev); 2671 1.1 jdolecek ena_com_hash_key_destroy(ena_dev); 2672 1.1 jdolecek ena_com_hash_ctrl_destroy(ena_dev); 2673 1.1 jdolecek 2674 1.1 jdolecek memset(&ena_dev->rss, 0x0, sizeof(ena_dev->rss)); 2675 1.1 jdolecek } 2676 1.1 jdolecek 2677 1.1 jdolecek int ena_com_allocate_host_info(struct ena_com_dev *ena_dev) 2678 1.1 jdolecek { 2679 1.1 jdolecek struct ena_host_attribute *host_attr = &ena_dev->host_attr; 2680 1.1 jdolecek 2681 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 2682 1.1 jdolecek SZ_4K, 2683 1.1 jdolecek host_attr->host_info, 2684 1.1 jdolecek host_attr->host_info_dma_addr, 2685 1.1 jdolecek host_attr->host_info_dma_handle); 2686 1.1 jdolecek if (unlikely(!host_attr->host_info)) 2687 1.1 jdolecek return ENA_COM_NO_MEM; 2688 1.1 jdolecek 2689 1.1 jdolecek return 0; 2690 1.1 jdolecek } 2691 1.1 jdolecek 2692 1.1 jdolecek int ena_com_allocate_debug_area(struct ena_com_dev *ena_dev, 2693 1.1 jdolecek u32 debug_area_size) 2694 1.1 jdolecek { 2695 1.1 jdolecek struct ena_host_attribute *host_attr = &ena_dev->host_attr; 2696 1.1 jdolecek 2697 1.1 jdolecek ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, 2698 1.1 jdolecek debug_area_size, 2699 1.1 jdolecek host_attr->debug_area_virt_addr, 2700 1.1 jdolecek host_attr->debug_area_dma_addr, 2701 1.1 jdolecek host_attr->debug_area_dma_handle); 2702 1.1 jdolecek if (unlikely(!host_attr->debug_area_virt_addr)) { 2703 1.1 jdolecek host_attr->debug_area_size = 0; 2704 1.1 jdolecek return ENA_COM_NO_MEM; 2705 1.1 jdolecek } 2706 1.1 jdolecek 2707 1.1 jdolecek host_attr->debug_area_size = debug_area_size; 2708 1.1 jdolecek 2709 1.1 jdolecek return 0; 2710 1.1 jdolecek } 2711 1.1 jdolecek 2712 1.1 jdolecek void ena_com_delete_host_info(struct ena_com_dev *ena_dev) 2713 1.1 jdolecek { 2714 1.1 jdolecek struct ena_host_attribute *host_attr = &ena_dev->host_attr; 2715 1.1 jdolecek 2716 1.1 jdolecek if (host_attr->host_info) { 2717 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 2718 1.1 jdolecek SZ_4K, 2719 1.1 jdolecek host_attr->host_info, 2720 1.1 jdolecek host_attr->host_info_dma_addr, 2721 1.1 jdolecek host_attr->host_info_dma_handle); 2722 1.1 jdolecek host_attr->host_info = NULL; 2723 1.1 jdolecek } 2724 1.1 jdolecek } 2725 1.1 jdolecek 2726 1.1 jdolecek void ena_com_delete_debug_area(struct ena_com_dev *ena_dev) 2727 1.1 jdolecek { 2728 1.1 jdolecek struct ena_host_attribute *host_attr = &ena_dev->host_attr; 2729 1.1 jdolecek 2730 1.1 jdolecek if (host_attr->debug_area_virt_addr) { 2731 1.1 jdolecek ENA_MEM_FREE_COHERENT(ena_dev->dmadev, 2732 1.1 jdolecek host_attr->debug_area_size, 2733 1.1 jdolecek host_attr->debug_area_virt_addr, 2734 1.1 jdolecek host_attr->debug_area_dma_addr, 2735 1.1 jdolecek host_attr->debug_area_dma_handle); 2736 1.1 jdolecek host_attr->debug_area_virt_addr = NULL; 2737 1.1 jdolecek } 2738 1.1 jdolecek } 2739 1.1 jdolecek 2740 1.1 jdolecek int ena_com_set_host_attributes(struct ena_com_dev *ena_dev) 2741 1.1 jdolecek { 2742 1.1 jdolecek struct ena_host_attribute *host_attr = &ena_dev->host_attr; 2743 1.1 jdolecek struct ena_com_admin_queue *admin_queue; 2744 1.1 jdolecek struct ena_admin_set_feat_cmd cmd; 2745 1.1 jdolecek struct ena_admin_set_feat_resp resp; 2746 1.1 jdolecek 2747 1.1 jdolecek int ret; 2748 1.1 jdolecek 2749 1.1 jdolecek /* Host attribute config is called before ena_com_get_dev_attr_feat 2750 1.1 jdolecek * so ena_com can't check if the feature is supported. 2751 1.1 jdolecek */ 2752 1.1 jdolecek 2753 1.1 jdolecek memset(&cmd, 0x0, sizeof(cmd)); 2754 1.1 jdolecek admin_queue = &ena_dev->admin_queue; 2755 1.1 jdolecek 2756 1.1 jdolecek cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE; 2757 1.1 jdolecek cmd.feat_common.feature_id = ENA_ADMIN_HOST_ATTR_CONFIG; 2758 1.1 jdolecek 2759 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 2760 1.1 jdolecek &cmd.u.host_attr.debug_ba, 2761 1.1 jdolecek host_attr->debug_area_dma_addr); 2762 1.1 jdolecek if (unlikely(ret)) { 2763 1.1 jdolecek ena_trc_err("memory address set failed\n"); 2764 1.1 jdolecek return ret; 2765 1.1 jdolecek } 2766 1.1 jdolecek 2767 1.1 jdolecek ret = ena_com_mem_addr_set(ena_dev, 2768 1.1 jdolecek &cmd.u.host_attr.os_info_ba, 2769 1.1 jdolecek host_attr->host_info_dma_addr); 2770 1.1 jdolecek if (unlikely(ret)) { 2771 1.1 jdolecek ena_trc_err("memory address set failed\n"); 2772 1.1 jdolecek return ret; 2773 1.1 jdolecek } 2774 1.1 jdolecek 2775 1.1 jdolecek cmd.u.host_attr.debug_area_size = host_attr->debug_area_size; 2776 1.1 jdolecek 2777 1.1 jdolecek ret = ena_com_execute_admin_command(admin_queue, 2778 1.1 jdolecek (struct ena_admin_aq_entry *)&cmd, 2779 1.1 jdolecek sizeof(cmd), 2780 1.1 jdolecek (struct ena_admin_acq_entry *)&resp, 2781 1.1 jdolecek sizeof(resp)); 2782 1.1 jdolecek 2783 1.1 jdolecek if (unlikely(ret)) 2784 1.1 jdolecek ena_trc_err("Failed to set host attributes: %d\n", ret); 2785 1.1 jdolecek 2786 1.1 jdolecek return ret; 2787 1.1 jdolecek } 2788 1.1 jdolecek 2789 1.1 jdolecek /* Interrupt moderation */ 2790 1.1 jdolecek bool ena_com_interrupt_moderation_supported(struct ena_com_dev *ena_dev) 2791 1.1 jdolecek { 2792 1.1 jdolecek return ena_com_check_supported_feature_id(ena_dev, 2793 1.1 jdolecek ENA_ADMIN_INTERRUPT_MODERATION); 2794 1.1 jdolecek } 2795 1.1 jdolecek 2796 1.1 jdolecek int ena_com_update_nonadaptive_moderation_interval_tx(struct ena_com_dev *ena_dev, 2797 1.1 jdolecek u32 tx_coalesce_usecs) 2798 1.1 jdolecek { 2799 1.1 jdolecek if (!ena_dev->intr_delay_resolution) { 2800 1.1 jdolecek ena_trc_err("Illegal interrupt delay granularity value\n"); 2801 1.1 jdolecek return ENA_COM_FAULT; 2802 1.1 jdolecek } 2803 1.1 jdolecek 2804 1.1 jdolecek ena_dev->intr_moder_tx_interval = tx_coalesce_usecs / 2805 1.1 jdolecek ena_dev->intr_delay_resolution; 2806 1.1 jdolecek 2807 1.1 jdolecek return 0; 2808 1.1 jdolecek } 2809 1.1 jdolecek 2810 1.1 jdolecek int ena_com_update_nonadaptive_moderation_interval_rx(struct ena_com_dev *ena_dev, 2811 1.1 jdolecek u32 rx_coalesce_usecs) 2812 1.1 jdolecek { 2813 1.1 jdolecek if (!ena_dev->intr_delay_resolution) { 2814 1.1 jdolecek ena_trc_err("Illegal interrupt delay granularity value\n"); 2815 1.1 jdolecek return ENA_COM_FAULT; 2816 1.1 jdolecek } 2817 1.1 jdolecek 2818 1.1 jdolecek /* We use LOWEST entry of moderation table for storing 2819 1.1 jdolecek * nonadaptive interrupt coalescing values 2820 1.1 jdolecek */ 2821 1.1 jdolecek ena_dev->intr_moder_tbl[ENA_INTR_MODER_LOWEST].intr_moder_interval = 2822 1.1 jdolecek rx_coalesce_usecs / ena_dev->intr_delay_resolution; 2823 1.1 jdolecek 2824 1.1 jdolecek return 0; 2825 1.1 jdolecek } 2826 1.1 jdolecek 2827 1.1 jdolecek void ena_com_destroy_interrupt_moderation(struct ena_com_dev *ena_dev) 2828 1.1 jdolecek { 2829 1.2 jdolecek size_t size; 2830 1.2 jdolecek 2831 1.2 jdolecek size = sizeof(struct ena_intr_moder_entry) * ENA_INTR_MAX_NUM_OF_LEVELS; 2832 1.1 jdolecek if (ena_dev->intr_moder_tbl) 2833 1.2 jdolecek ENA_MEM_FREE(ena_dev->dmadev, ena_dev->intr_moder_tbl, size); 2834 1.1 jdolecek ena_dev->intr_moder_tbl = NULL; 2835 1.1 jdolecek } 2836 1.1 jdolecek 2837 1.1 jdolecek int ena_com_init_interrupt_moderation(struct ena_com_dev *ena_dev) 2838 1.1 jdolecek { 2839 1.1 jdolecek struct ena_admin_get_feat_resp get_resp; 2840 1.1 jdolecek u16 delay_resolution; 2841 1.1 jdolecek int rc; 2842 1.1 jdolecek 2843 1.1 jdolecek rc = ena_com_get_feature(ena_dev, &get_resp, 2844 1.1 jdolecek ENA_ADMIN_INTERRUPT_MODERATION); 2845 1.1 jdolecek 2846 1.1 jdolecek if (rc) { 2847 1.1 jdolecek if (rc == ENA_COM_UNSUPPORTED) { 2848 1.1 jdolecek ena_trc_dbg("Feature %d isn't supported\n", 2849 1.1 jdolecek ENA_ADMIN_INTERRUPT_MODERATION); 2850 1.1 jdolecek rc = 0; 2851 1.1 jdolecek } else { 2852 1.1 jdolecek ena_trc_err("Failed to get interrupt moderation admin cmd. rc: %d\n", 2853 1.1 jdolecek rc); 2854 1.1 jdolecek } 2855 1.1 jdolecek 2856 1.1 jdolecek /* no moderation supported, disable adaptive support */ 2857 1.1 jdolecek ena_com_disable_adaptive_moderation(ena_dev); 2858 1.1 jdolecek return rc; 2859 1.1 jdolecek } 2860 1.1 jdolecek 2861 1.1 jdolecek rc = ena_com_init_interrupt_moderation_table(ena_dev); 2862 1.1 jdolecek if (rc) 2863 1.1 jdolecek goto err; 2864 1.1 jdolecek 2865 1.1 jdolecek /* if moderation is supported by device we set adaptive moderation */ 2866 1.1 jdolecek delay_resolution = get_resp.u.intr_moderation.intr_delay_resolution; 2867 1.1 jdolecek ena_com_update_intr_delay_resolution(ena_dev, delay_resolution); 2868 1.1 jdolecek ena_com_enable_adaptive_moderation(ena_dev); 2869 1.1 jdolecek 2870 1.1 jdolecek return 0; 2871 1.1 jdolecek err: 2872 1.1 jdolecek ena_com_destroy_interrupt_moderation(ena_dev); 2873 1.1 jdolecek return rc; 2874 1.1 jdolecek } 2875 1.1 jdolecek 2876 1.1 jdolecek void ena_com_config_default_interrupt_moderation_table(struct ena_com_dev *ena_dev) 2877 1.1 jdolecek { 2878 1.1 jdolecek struct ena_intr_moder_entry *intr_moder_tbl = ena_dev->intr_moder_tbl; 2879 1.1 jdolecek 2880 1.1 jdolecek if (!intr_moder_tbl) 2881 1.1 jdolecek return; 2882 1.1 jdolecek 2883 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_LOWEST].intr_moder_interval = 2884 1.1 jdolecek ENA_INTR_LOWEST_USECS; 2885 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_LOWEST].pkts_per_interval = 2886 1.1 jdolecek ENA_INTR_LOWEST_PKTS; 2887 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_LOWEST].bytes_per_interval = 2888 1.1 jdolecek ENA_INTR_LOWEST_BYTES; 2889 1.1 jdolecek 2890 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_LOW].intr_moder_interval = 2891 1.1 jdolecek ENA_INTR_LOW_USECS; 2892 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_LOW].pkts_per_interval = 2893 1.1 jdolecek ENA_INTR_LOW_PKTS; 2894 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_LOW].bytes_per_interval = 2895 1.1 jdolecek ENA_INTR_LOW_BYTES; 2896 1.1 jdolecek 2897 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_MID].intr_moder_interval = 2898 1.1 jdolecek ENA_INTR_MID_USECS; 2899 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_MID].pkts_per_interval = 2900 1.1 jdolecek ENA_INTR_MID_PKTS; 2901 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_MID].bytes_per_interval = 2902 1.1 jdolecek ENA_INTR_MID_BYTES; 2903 1.1 jdolecek 2904 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_HIGH].intr_moder_interval = 2905 1.1 jdolecek ENA_INTR_HIGH_USECS; 2906 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_HIGH].pkts_per_interval = 2907 1.1 jdolecek ENA_INTR_HIGH_PKTS; 2908 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_HIGH].bytes_per_interval = 2909 1.1 jdolecek ENA_INTR_HIGH_BYTES; 2910 1.1 jdolecek 2911 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_HIGHEST].intr_moder_interval = 2912 1.1 jdolecek ENA_INTR_HIGHEST_USECS; 2913 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_HIGHEST].pkts_per_interval = 2914 1.1 jdolecek ENA_INTR_HIGHEST_PKTS; 2915 1.1 jdolecek intr_moder_tbl[ENA_INTR_MODER_HIGHEST].bytes_per_interval = 2916 1.1 jdolecek ENA_INTR_HIGHEST_BYTES; 2917 1.1 jdolecek } 2918 1.1 jdolecek 2919 1.1 jdolecek unsigned int ena_com_get_nonadaptive_moderation_interval_tx(struct ena_com_dev *ena_dev) 2920 1.1 jdolecek { 2921 1.1 jdolecek return ena_dev->intr_moder_tx_interval; 2922 1.1 jdolecek } 2923 1.1 jdolecek 2924 1.1 jdolecek unsigned int ena_com_get_nonadaptive_moderation_interval_rx(struct ena_com_dev *ena_dev) 2925 1.1 jdolecek { 2926 1.1 jdolecek struct ena_intr_moder_entry *intr_moder_tbl = ena_dev->intr_moder_tbl; 2927 1.1 jdolecek 2928 1.1 jdolecek if (intr_moder_tbl) 2929 1.1 jdolecek return intr_moder_tbl[ENA_INTR_MODER_LOWEST].intr_moder_interval; 2930 1.1 jdolecek 2931 1.1 jdolecek return 0; 2932 1.1 jdolecek } 2933 1.1 jdolecek 2934 1.1 jdolecek void ena_com_init_intr_moderation_entry(struct ena_com_dev *ena_dev, 2935 1.1 jdolecek enum ena_intr_moder_level level, 2936 1.1 jdolecek struct ena_intr_moder_entry *entry) 2937 1.1 jdolecek { 2938 1.1 jdolecek struct ena_intr_moder_entry *intr_moder_tbl = ena_dev->intr_moder_tbl; 2939 1.1 jdolecek 2940 1.1 jdolecek if (level >= ENA_INTR_MAX_NUM_OF_LEVELS) 2941 1.1 jdolecek return; 2942 1.1 jdolecek 2943 1.1 jdolecek intr_moder_tbl[level].intr_moder_interval = entry->intr_moder_interval; 2944 1.1 jdolecek if (ena_dev->intr_delay_resolution) 2945 1.1 jdolecek intr_moder_tbl[level].intr_moder_interval /= 2946 1.1 jdolecek ena_dev->intr_delay_resolution; 2947 1.1 jdolecek intr_moder_tbl[level].pkts_per_interval = entry->pkts_per_interval; 2948 1.1 jdolecek 2949 1.1 jdolecek /* use hardcoded value until ethtool supports bytecount parameter */ 2950 1.1 jdolecek if (entry->bytes_per_interval != ENA_INTR_BYTE_COUNT_NOT_SUPPORTED) 2951 1.1 jdolecek intr_moder_tbl[level].bytes_per_interval = entry->bytes_per_interval; 2952 1.1 jdolecek } 2953 1.1 jdolecek 2954 1.1 jdolecek void ena_com_get_intr_moderation_entry(struct ena_com_dev *ena_dev, 2955 1.1 jdolecek enum ena_intr_moder_level level, 2956 1.1 jdolecek struct ena_intr_moder_entry *entry) 2957 1.1 jdolecek { 2958 1.1 jdolecek struct ena_intr_moder_entry *intr_moder_tbl = ena_dev->intr_moder_tbl; 2959 1.1 jdolecek 2960 1.1 jdolecek if (level >= ENA_INTR_MAX_NUM_OF_LEVELS) 2961 1.1 jdolecek return; 2962 1.1 jdolecek 2963 1.1 jdolecek entry->intr_moder_interval = intr_moder_tbl[level].intr_moder_interval; 2964 1.1 jdolecek if (ena_dev->intr_delay_resolution) 2965 1.1 jdolecek entry->intr_moder_interval *= ena_dev->intr_delay_resolution; 2966 1.1 jdolecek entry->pkts_per_interval = 2967 1.1 jdolecek intr_moder_tbl[level].pkts_per_interval; 2968 1.1 jdolecek entry->bytes_per_interval = intr_moder_tbl[level].bytes_per_interval; 2969 1.1 jdolecek } 2970 1.1 jdolecek 2971 1.1 jdolecek int ena_com_config_dev_mode(struct ena_com_dev *ena_dev, 2972 1.1 jdolecek struct ena_admin_feature_llq_desc *llq) 2973 1.1 jdolecek { 2974 1.1 jdolecek int rc; 2975 1.1 jdolecek int size; 2976 1.1 jdolecek 2977 1.1 jdolecek if (llq->max_llq_num == 0) { 2978 1.1 jdolecek ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST; 2979 1.1 jdolecek return 0; 2980 1.1 jdolecek } 2981 1.1 jdolecek 2982 1.1 jdolecek rc = ena_com_config_llq_info(ena_dev, llq); 2983 1.1 jdolecek if (rc) 2984 1.1 jdolecek return rc; 2985 1.1 jdolecek 2986 1.1 jdolecek /* Validate the descriptor is not too big */ 2987 1.1 jdolecek size = ena_dev->tx_max_header_size; 2988 1.1 jdolecek size += ena_dev->llq_info.descs_num_before_header * 2989 1.1 jdolecek sizeof(struct ena_eth_io_tx_desc); 2990 1.1 jdolecek 2991 1.1 jdolecek if (unlikely(ena_dev->llq_info.desc_list_entry_size < size)) { 2992 1.1 jdolecek ena_trc_err("the size of the LLQ entry is smaller than needed\n"); 2993 1.1 jdolecek return ENA_COM_INVAL; 2994 1.1 jdolecek } 2995 1.1 jdolecek 2996 1.1 jdolecek ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV; 2997 1.1 jdolecek 2998 1.1 jdolecek return 0; 2999 1.1 jdolecek } 3000