Home | History | Annotate | Line # | Download | only in dts
      1  1.1.1.2  jmcneill // SPDX-License-Identifier: GPL-2.0
      2      1.1  jmcneill /*
      3      1.1  jmcneill  * Keystone 2 Kepler/Hawking SoC clock nodes
      4      1.1  jmcneill  *
      5  1.1.1.2  jmcneill  * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/
      6      1.1  jmcneill  */
      7      1.1  jmcneill 
      8      1.1  jmcneill clocks {
      9      1.1  jmcneill 	armpllclk: armpllclk@2620370 {
     10      1.1  jmcneill 		#clock-cells = <0>;
     11      1.1  jmcneill 		compatible = "ti,keystone,pll-clock";
     12      1.1  jmcneill 		clocks = <&refclkarm>;
     13      1.1  jmcneill 		clock-output-names = "arm-pll-clk";
     14      1.1  jmcneill 		reg = <0x02620370 4>;
     15      1.1  jmcneill 		reg-names = "control";
     16      1.1  jmcneill 	};
     17      1.1  jmcneill 
     18      1.1  jmcneill 	mainpllclk: mainpllclk@2310110 {
     19      1.1  jmcneill 		#clock-cells = <0>;
     20      1.1  jmcneill 		compatible = "ti,keystone,main-pll-clock";
     21      1.1  jmcneill 		clocks = <&refclksys>;
     22      1.1  jmcneill 		reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>;
     23      1.1  jmcneill 		reg-names = "control", "multiplier", "post-divider";
     24      1.1  jmcneill 	};
     25      1.1  jmcneill 
     26      1.1  jmcneill 	papllclk: papllclk@2620358 {
     27      1.1  jmcneill 		#clock-cells = <0>;
     28      1.1  jmcneill 		compatible = "ti,keystone,pll-clock";
     29      1.1  jmcneill 		clocks = <&refclkpass>;
     30      1.1  jmcneill 		clock-output-names = "papllclk";
     31      1.1  jmcneill 		reg = <0x02620358 4>;
     32      1.1  jmcneill 		reg-names = "control";
     33      1.1  jmcneill 	};
     34      1.1  jmcneill 
     35      1.1  jmcneill 	ddr3apllclk: ddr3apllclk@2620360 {
     36      1.1  jmcneill 		#clock-cells = <0>;
     37      1.1  jmcneill 		compatible = "ti,keystone,pll-clock";
     38      1.1  jmcneill 		clocks = <&refclkddr3a>;
     39      1.1  jmcneill 		clock-output-names = "ddr-3a-pll-clk";
     40      1.1  jmcneill 		reg = <0x02620360 4>;
     41      1.1  jmcneill 		reg-names = "control";
     42      1.1  jmcneill 	};
     43      1.1  jmcneill 
     44      1.1  jmcneill 	ddr3bpllclk: ddr3bpllclk@2620368 {
     45      1.1  jmcneill 		#clock-cells = <0>;
     46      1.1  jmcneill 		compatible = "ti,keystone,pll-clock";
     47      1.1  jmcneill 		clocks = <&refclkddr3b>;
     48      1.1  jmcneill 		clock-output-names = "ddr-3b-pll-clk";
     49      1.1  jmcneill 		reg = <0x02620368 4>;
     50      1.1  jmcneill 		reg-names = "control";
     51      1.1  jmcneill 	};
     52      1.1  jmcneill 
     53  1.1.1.2  jmcneill 	clktsip: clktsip@2350000 {
     54      1.1  jmcneill 		#clock-cells = <0>;
     55      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
     56      1.1  jmcneill 		clocks = <&chipclk16>;
     57      1.1  jmcneill 		clock-output-names = "tsip";
     58      1.1  jmcneill 		reg = <0x02350000 0xb00>, <0x02350000 0x400>;
     59      1.1  jmcneill 		reg-names = "control", "domain";
     60      1.1  jmcneill 		domain-id = <0>;
     61      1.1  jmcneill 	};
     62      1.1  jmcneill 
     63  1.1.1.2  jmcneill 	clksrio: clksrio@235002c {
     64      1.1  jmcneill 		#clock-cells = <0>;
     65      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
     66      1.1  jmcneill 		clocks = <&chipclk1rstiso13>;
     67      1.1  jmcneill 		clock-output-names = "srio";
     68      1.1  jmcneill 		reg = <0x0235002c 0xb00>, <0x02350010 0x400>;
     69      1.1  jmcneill 		reg-names = "control", "domain";
     70      1.1  jmcneill 		domain-id = <4>;
     71      1.1  jmcneill 	};
     72      1.1  jmcneill 
     73  1.1.1.2  jmcneill 	clkhyperlink0: clkhyperlink0@2350030 {
     74      1.1  jmcneill 		#clock-cells = <0>;
     75      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
     76      1.1  jmcneill 		clocks = <&chipclk12>;
     77      1.1  jmcneill 		clock-output-names = "hyperlink-0";
     78      1.1  jmcneill 		reg = <0x02350030 0xb00>, <0x02350014 0x400>;
     79      1.1  jmcneill 		reg-names = "control", "domain";
     80      1.1  jmcneill 		domain-id = <5>;
     81      1.1  jmcneill 	};
     82      1.1  jmcneill 
     83  1.1.1.2  jmcneill 	clkgem1: clkgem1@2350040 {
     84      1.1  jmcneill 		#clock-cells = <0>;
     85      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
     86      1.1  jmcneill 		clocks = <&chipclk1>;
     87      1.1  jmcneill 		clock-output-names = "gem1";
     88      1.1  jmcneill 		reg = <0x02350040 0xb00>, <0x02350024 0x400>;
     89      1.1  jmcneill 		reg-names = "control", "domain";
     90      1.1  jmcneill 		domain-id = <9>;
     91      1.1  jmcneill 	};
     92      1.1  jmcneill 
     93  1.1.1.2  jmcneill 	clkgem2: clkgem2@2350044 {
     94      1.1  jmcneill 		#clock-cells = <0>;
     95      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
     96      1.1  jmcneill 		clocks = <&chipclk1>;
     97      1.1  jmcneill 		clock-output-names = "gem2";
     98      1.1  jmcneill 		reg = <0x02350044 0xb00>, <0x02350028 0x400>;
     99      1.1  jmcneill 		reg-names = "control", "domain";
    100      1.1  jmcneill 		domain-id = <10>;
    101      1.1  jmcneill 	};
    102      1.1  jmcneill 
    103  1.1.1.2  jmcneill 	clkgem3: clkgem3@2350048 {
    104      1.1  jmcneill 		#clock-cells = <0>;
    105      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    106      1.1  jmcneill 		clocks = <&chipclk1>;
    107      1.1  jmcneill 		clock-output-names = "gem3";
    108      1.1  jmcneill 		reg = <0x02350048 0xb00>, <0x0235002c 0x400>;
    109      1.1  jmcneill 		reg-names = "control", "domain";
    110      1.1  jmcneill 		domain-id = <11>;
    111      1.1  jmcneill 	};
    112      1.1  jmcneill 
    113  1.1.1.2  jmcneill 	clkgem4: clkgem4@235004c {
    114      1.1  jmcneill 		#clock-cells = <0>;
    115      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    116      1.1  jmcneill 		clocks = <&chipclk1>;
    117      1.1  jmcneill 		clock-output-names = "gem4";
    118      1.1  jmcneill 		reg = <0x0235004c 0xb00>, <0x02350030 0x400>;
    119      1.1  jmcneill 		reg-names = "control", "domain";
    120      1.1  jmcneill 		domain-id = <12>;
    121      1.1  jmcneill 	};
    122      1.1  jmcneill 
    123  1.1.1.2  jmcneill 	clkgem5: clkgem5@2350050 {
    124      1.1  jmcneill 		#clock-cells = <0>;
    125      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    126      1.1  jmcneill 		clocks = <&chipclk1>;
    127      1.1  jmcneill 		clock-output-names = "gem5";
    128      1.1  jmcneill 		reg = <0x02350050 0xb00>, <0x02350034 0x400>;
    129      1.1  jmcneill 		reg-names = "control", "domain";
    130      1.1  jmcneill 		domain-id = <13>;
    131      1.1  jmcneill 	};
    132      1.1  jmcneill 
    133  1.1.1.2  jmcneill 	clkgem6: clkgem6@2350054 {
    134      1.1  jmcneill 		#clock-cells = <0>;
    135      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    136      1.1  jmcneill 		clocks = <&chipclk1>;
    137      1.1  jmcneill 		clock-output-names = "gem6";
    138      1.1  jmcneill 		reg = <0x02350054 0xb00>, <0x02350038 0x400>;
    139      1.1  jmcneill 		reg-names = "control", "domain";
    140      1.1  jmcneill 		domain-id = <14>;
    141      1.1  jmcneill 	};
    142      1.1  jmcneill 
    143  1.1.1.2  jmcneill 	clkgem7: clkgem7@2350058 {
    144      1.1  jmcneill 		#clock-cells = <0>;
    145      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    146      1.1  jmcneill 		clocks = <&chipclk1>;
    147      1.1  jmcneill 		clock-output-names = "gem7";
    148      1.1  jmcneill 		reg = <0x02350058 0xb00>, <0x0235003c 0x400>;
    149      1.1  jmcneill 		reg-names = "control", "domain";
    150      1.1  jmcneill 		domain-id = <15>;
    151      1.1  jmcneill 	};
    152      1.1  jmcneill 
    153  1.1.1.2  jmcneill 	clkddr31: clkddr31@2350060 {
    154      1.1  jmcneill 		#clock-cells = <0>;
    155      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    156      1.1  jmcneill 		clocks = <&chipclk13>;
    157      1.1  jmcneill 		clock-output-names = "ddr3-1";
    158      1.1  jmcneill 		reg = <0x02350060 0xb00>, <0x02350040 0x400>;
    159      1.1  jmcneill 		reg-names = "control", "domain";
    160      1.1  jmcneill 		domain-id = <16>;
    161      1.1  jmcneill 	};
    162      1.1  jmcneill 
    163  1.1.1.2  jmcneill 	clktac: clktac@2350064 {
    164      1.1  jmcneill 		#clock-cells = <0>;
    165      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    166      1.1  jmcneill 		clocks = <&chipclk13>;
    167      1.1  jmcneill 		clock-output-names = "tac";
    168      1.1  jmcneill 		reg = <0x02350064 0xb00>, <0x02350044 0x400>;
    169      1.1  jmcneill 		reg-names = "control", "domain";
    170      1.1  jmcneill 		domain-id = <17>;
    171      1.1  jmcneill 	};
    172      1.1  jmcneill 
    173  1.1.1.2  jmcneill 	clkrac01: clkrac01@2350068 {
    174      1.1  jmcneill 		#clock-cells = <0>;
    175      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    176      1.1  jmcneill 		clocks = <&chipclk13>;
    177      1.1  jmcneill 		clock-output-names = "rac-01";
    178      1.1  jmcneill 		reg = <0x02350068 0xb00>, <0x02350044 0x400>;
    179      1.1  jmcneill 		reg-names = "control", "domain";
    180      1.1  jmcneill 		domain-id = <17>;
    181      1.1  jmcneill 	};
    182      1.1  jmcneill 
    183  1.1.1.2  jmcneill 	clkrac23: clkrac23@235006c {
    184      1.1  jmcneill 		#clock-cells = <0>;
    185      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    186      1.1  jmcneill 		clocks = <&chipclk13>;
    187      1.1  jmcneill 		clock-output-names = "rac-23";
    188      1.1  jmcneill 		reg = <0x0235006c 0xb00>, <0x02350048 0x400>;
    189      1.1  jmcneill 		reg-names = "control", "domain";
    190      1.1  jmcneill 		domain-id = <18>;
    191      1.1  jmcneill 	};
    192      1.1  jmcneill 
    193  1.1.1.2  jmcneill 	clkfftc0: clkfftc0@2350070 {
    194      1.1  jmcneill 		#clock-cells = <0>;
    195      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    196      1.1  jmcneill 		clocks = <&chipclk13>;
    197      1.1  jmcneill 		clock-output-names = "fftc-0";
    198      1.1  jmcneill 		reg = <0x02350070 0xb00>, <0x0235004c 0x400>;
    199      1.1  jmcneill 		reg-names = "control", "domain";
    200      1.1  jmcneill 		domain-id = <19>;
    201      1.1  jmcneill 	};
    202      1.1  jmcneill 
    203  1.1.1.2  jmcneill 	clkfftc1: clkfftc1@2350074 {
    204      1.1  jmcneill 		#clock-cells = <0>;
    205      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    206      1.1  jmcneill 		clocks = <&chipclk13>;
    207      1.1  jmcneill 		clock-output-names = "fftc-1";
    208      1.1  jmcneill 		reg = <0x02350074 0xb00>, <0x0235004c 0x400>;
    209      1.1  jmcneill 		reg-names = "control", "domain";
    210      1.1  jmcneill 		domain-id = <19>;
    211      1.1  jmcneill 	};
    212      1.1  jmcneill 
    213  1.1.1.2  jmcneill 	clkfftc2: clkfftc2@2350078 {
    214      1.1  jmcneill 		#clock-cells = <0>;
    215      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    216      1.1  jmcneill 		clocks = <&chipclk13>;
    217      1.1  jmcneill 		clock-output-names = "fftc-2";
    218      1.1  jmcneill 		reg = <0x02350078 0xb00>, <0x02350050 0x400>;
    219      1.1  jmcneill 		reg-names = "control", "domain";
    220      1.1  jmcneill 		domain-id = <20>;
    221      1.1  jmcneill 	};
    222      1.1  jmcneill 
    223  1.1.1.2  jmcneill 	clkfftc3: clkfftc3@235007c {
    224      1.1  jmcneill 		#clock-cells = <0>;
    225      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    226      1.1  jmcneill 		clocks = <&chipclk13>;
    227      1.1  jmcneill 		clock-output-names = "fftc-3";
    228      1.1  jmcneill 		reg = <0x0235007c 0xb00>, <0x02350050 0x400>;
    229      1.1  jmcneill 		reg-names = "control", "domain";
    230      1.1  jmcneill 		domain-id = <20>;
    231      1.1  jmcneill 	};
    232      1.1  jmcneill 
    233  1.1.1.2  jmcneill 	clkfftc4: clkfftc4@2350080 {
    234      1.1  jmcneill 		#clock-cells = <0>;
    235      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    236      1.1  jmcneill 		clocks = <&chipclk13>;
    237      1.1  jmcneill 		clock-output-names = "fftc-4";
    238      1.1  jmcneill 		reg = <0x02350080 0xb00>, <0x02350050 0x400>;
    239      1.1  jmcneill 		reg-names = "control", "domain";
    240      1.1  jmcneill 		domain-id = <20>;
    241      1.1  jmcneill 	};
    242      1.1  jmcneill 
    243  1.1.1.2  jmcneill 	clkfftc5: clkfftc5@2350084 {
    244      1.1  jmcneill 		#clock-cells = <0>;
    245      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    246      1.1  jmcneill 		clocks = <&chipclk13>;
    247      1.1  jmcneill 		clock-output-names = "fftc-5";
    248      1.1  jmcneill 		reg = <0x02350084 0xb00>, <0x02350050 0x400>;
    249      1.1  jmcneill 		reg-names = "control", "domain";
    250      1.1  jmcneill 		domain-id = <20>;
    251      1.1  jmcneill 	};
    252      1.1  jmcneill 
    253  1.1.1.2  jmcneill 	clkaif: clkaif@2350088 {
    254      1.1  jmcneill 		#clock-cells = <0>;
    255      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    256      1.1  jmcneill 		clocks = <&chipclk13>;
    257      1.1  jmcneill 		clock-output-names = "aif";
    258      1.1  jmcneill 		reg = <0x02350088 0xb00>, <0x02350054 0x400>;
    259      1.1  jmcneill 		reg-names = "control", "domain";
    260      1.1  jmcneill 		domain-id = <21>;
    261      1.1  jmcneill 	};
    262      1.1  jmcneill 
    263  1.1.1.2  jmcneill 	clktcp3d0: clktcp3d0@235008c {
    264      1.1  jmcneill 		#clock-cells = <0>;
    265      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    266      1.1  jmcneill 		clocks = <&chipclk13>;
    267      1.1  jmcneill 		clock-output-names = "tcp3d-0";
    268      1.1  jmcneill 		reg = <0x0235008c 0xb00>, <0x02350058 0x400>;
    269      1.1  jmcneill 		reg-names = "control", "domain";
    270      1.1  jmcneill 		domain-id = <22>;
    271      1.1  jmcneill 	};
    272      1.1  jmcneill 
    273  1.1.1.2  jmcneill 	clktcp3d1: clktcp3d1@2350090 {
    274      1.1  jmcneill 		#clock-cells = <0>;
    275      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    276      1.1  jmcneill 		clocks = <&chipclk13>;
    277      1.1  jmcneill 		clock-output-names = "tcp3d-1";
    278      1.1  jmcneill 		reg = <0x02350090 0xb00>, <0x02350058 0x400>;
    279      1.1  jmcneill 		reg-names = "control", "domain";
    280      1.1  jmcneill 		domain-id = <22>;
    281      1.1  jmcneill 	};
    282      1.1  jmcneill 
    283  1.1.1.2  jmcneill 	clktcp3d2: clktcp3d2@2350094 {
    284      1.1  jmcneill 		#clock-cells = <0>;
    285      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    286      1.1  jmcneill 		clocks = <&chipclk13>;
    287      1.1  jmcneill 		clock-output-names = "tcp3d-2";
    288      1.1  jmcneill 		reg = <0x02350094 0xb00>, <0x0235005c 0x400>;
    289      1.1  jmcneill 		reg-names = "control", "domain";
    290      1.1  jmcneill 		domain-id = <23>;
    291      1.1  jmcneill 	};
    292      1.1  jmcneill 
    293  1.1.1.2  jmcneill 	clktcp3d3: clktcp3d3@2350098 {
    294      1.1  jmcneill 		#clock-cells = <0>;
    295      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    296      1.1  jmcneill 		clocks = <&chipclk13>;
    297      1.1  jmcneill 		clock-output-names = "tcp3d-3";
    298      1.1  jmcneill 		reg = <0x02350098 0xb00>, <0x0235005c 0x400>;
    299      1.1  jmcneill 		reg-names = "control", "domain";
    300      1.1  jmcneill 		domain-id = <23>;
    301      1.1  jmcneill 	};
    302      1.1  jmcneill 
    303  1.1.1.2  jmcneill 	clkvcp0: clkvcp0@235009c {
    304      1.1  jmcneill 		#clock-cells = <0>;
    305      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    306      1.1  jmcneill 		clocks = <&chipclk13>;
    307      1.1  jmcneill 		clock-output-names = "vcp-0";
    308      1.1  jmcneill 		reg = <0x0235009c 0xb00>, <0x02350060 0x400>;
    309      1.1  jmcneill 		reg-names = "control", "domain";
    310      1.1  jmcneill 		domain-id = <24>;
    311      1.1  jmcneill 	};
    312      1.1  jmcneill 
    313  1.1.1.2  jmcneill 	clkvcp1: clkvcp1@23500a0 {
    314      1.1  jmcneill 		#clock-cells = <0>;
    315      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    316      1.1  jmcneill 		clocks = <&chipclk13>;
    317      1.1  jmcneill 		clock-output-names = "vcp-1";
    318      1.1  jmcneill 		reg = <0x023500a0 0xb00>, <0x02350060 0x400>;
    319      1.1  jmcneill 		reg-names = "control", "domain";
    320      1.1  jmcneill 		domain-id = <24>;
    321      1.1  jmcneill 	};
    322      1.1  jmcneill 
    323  1.1.1.2  jmcneill 	clkvcp2: clkvcp2@23500a4 {
    324      1.1  jmcneill 		#clock-cells = <0>;
    325      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    326      1.1  jmcneill 		clocks = <&chipclk13>;
    327      1.1  jmcneill 		clock-output-names = "vcp-2";
    328      1.1  jmcneill 		reg = <0x023500a4 0xb00>, <0x02350060 0x400>;
    329      1.1  jmcneill 		reg-names = "control", "domain";
    330      1.1  jmcneill 		domain-id = <24>;
    331      1.1  jmcneill 	};
    332      1.1  jmcneill 
    333  1.1.1.2  jmcneill 	clkvcp3: clkvcp3@23500a8 {
    334      1.1  jmcneill 		#clock-cells = <0>;
    335      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    336      1.1  jmcneill 		clocks = <&chipclk13>;
    337      1.1  jmcneill 		clock-output-names = "vcp-3";
    338      1.1  jmcneill 		reg = <0x023500a8 0xb00>, <0x02350060 0x400>;
    339      1.1  jmcneill 		reg-names = "control", "domain";
    340      1.1  jmcneill 		domain-id = <24>;
    341      1.1  jmcneill 	};
    342      1.1  jmcneill 
    343  1.1.1.2  jmcneill 	clkvcp4: clkvcp4@23500ac {
    344      1.1  jmcneill 		#clock-cells = <0>;
    345      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    346      1.1  jmcneill 		clocks = <&chipclk13>;
    347      1.1  jmcneill 		clock-output-names = "vcp-4";
    348      1.1  jmcneill 		reg = <0x023500ac 0xb00>, <0x02350064 0x400>;
    349      1.1  jmcneill 		reg-names = "control", "domain";
    350      1.1  jmcneill 		domain-id = <25>;
    351      1.1  jmcneill 	};
    352      1.1  jmcneill 
    353  1.1.1.2  jmcneill 	clkvcp5: clkvcp5@23500b0 {
    354      1.1  jmcneill 		#clock-cells = <0>;
    355      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    356      1.1  jmcneill 		clocks = <&chipclk13>;
    357      1.1  jmcneill 		clock-output-names = "vcp-5";
    358      1.1  jmcneill 		reg = <0x023500b0 0xb00>, <0x02350064 0x400>;
    359      1.1  jmcneill 		reg-names = "control", "domain";
    360      1.1  jmcneill 		domain-id = <25>;
    361      1.1  jmcneill 	};
    362      1.1  jmcneill 
    363  1.1.1.2  jmcneill 	clkvcp6: clkvcp6@23500b4 {
    364      1.1  jmcneill 		#clock-cells = <0>;
    365      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    366      1.1  jmcneill 		clocks = <&chipclk13>;
    367      1.1  jmcneill 		clock-output-names = "vcp-6";
    368      1.1  jmcneill 		reg = <0x023500b4 0xb00>, <0x02350064 0x400>;
    369      1.1  jmcneill 		reg-names = "control", "domain";
    370      1.1  jmcneill 		domain-id = <25>;
    371      1.1  jmcneill 	};
    372      1.1  jmcneill 
    373  1.1.1.2  jmcneill 	clkvcp7: clkvcp7@23500b8 {
    374      1.1  jmcneill 		#clock-cells = <0>;
    375      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    376      1.1  jmcneill 		clocks = <&chipclk13>;
    377      1.1  jmcneill 		clock-output-names = "vcp-7";
    378      1.1  jmcneill 		reg = <0x023500b8 0xb00>, <0x02350064 0x400>;
    379      1.1  jmcneill 		reg-names = "control", "domain";
    380      1.1  jmcneill 		domain-id = <25>;
    381      1.1  jmcneill 	};
    382      1.1  jmcneill 
    383  1.1.1.2  jmcneill 	clkbcp: clkbcp@23500bc {
    384      1.1  jmcneill 		#clock-cells = <0>;
    385      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    386      1.1  jmcneill 		clocks = <&chipclk13>;
    387      1.1  jmcneill 		clock-output-names = "bcp";
    388      1.1  jmcneill 		reg = <0x023500bc 0xb00>, <0x02350068 0x400>;
    389      1.1  jmcneill 		reg-names = "control", "domain";
    390      1.1  jmcneill 		domain-id = <26>;
    391      1.1  jmcneill 	};
    392      1.1  jmcneill 
    393  1.1.1.2  jmcneill 	clkdxb: clkdxb@23500c0 {
    394      1.1  jmcneill 		#clock-cells = <0>;
    395      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    396      1.1  jmcneill 		clocks = <&chipclk13>;
    397      1.1  jmcneill 		clock-output-names = "dxb";
    398      1.1  jmcneill 		reg = <0x023500c0 0xb00>, <0x0235006c 0x400>;
    399      1.1  jmcneill 		reg-names = "control", "domain";
    400      1.1  jmcneill 		domain-id = <27>;
    401      1.1  jmcneill 	};
    402      1.1  jmcneill 
    403  1.1.1.2  jmcneill 	clkhyperlink1: clkhyperlink1@23500c4 {
    404      1.1  jmcneill 		#clock-cells = <0>;
    405      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    406      1.1  jmcneill 		clocks = <&chipclk12>;
    407      1.1  jmcneill 		clock-output-names = "hyperlink-1";
    408      1.1  jmcneill 		reg = <0x023500c4 0xb00>, <0x02350070 0x400>;
    409      1.1  jmcneill 		reg-names = "control", "domain";
    410      1.1  jmcneill 		domain-id = <28>;
    411      1.1  jmcneill 	};
    412      1.1  jmcneill 
    413  1.1.1.2  jmcneill 	clkxge: clkxge@23500c8 {
    414      1.1  jmcneill 		#clock-cells = <0>;
    415      1.1  jmcneill 		compatible = "ti,keystone,psc-clock";
    416      1.1  jmcneill 		clocks = <&chipclk13>;
    417      1.1  jmcneill 		clock-output-names = "xge";
    418      1.1  jmcneill 		reg = <0x023500c8 0xb00>, <0x02350074 0x400>;
    419      1.1  jmcneill 		reg-names = "control", "domain";
    420      1.1  jmcneill 		domain-id = <29>;
    421      1.1  jmcneill 	};
    422      1.1  jmcneill };
    423