1 1.1.1.3 jmcneill // SPDX-License-Identifier: GPL-2.0 2 1.1 jmcneill / { 3 1.1 jmcneill mbus@f1000000 { 4 1.1.1.2 jmcneill pciec: pcie@82000000 { 5 1.1 jmcneill compatible = "marvell,kirkwood-pcie"; 6 1.1 jmcneill status = "disabled"; 7 1.1 jmcneill device_type = "pci"; 8 1.1 jmcneill 9 1.1 jmcneill #address-cells = <3>; 10 1.1 jmcneill #size-cells = <2>; 11 1.1 jmcneill 12 1.1 jmcneill bus-range = <0x00 0xff>; 13 1.1 jmcneill 14 1.1 jmcneill ranges = 15 1.1 jmcneill <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 16 1.1 jmcneill 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000 17 1.1 jmcneill 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000 18 1.1 jmcneill 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */ 19 1.1 jmcneill 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO */ 20 1.1 jmcneill 0x82000000 0x2 0 MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 1.0 MEM */ 21 1.1 jmcneill 0x81000000 0x2 0 MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 1.0 IO */>; 22 1.1 jmcneill 23 1.1 jmcneill pcie0: pcie@1,0 { 24 1.1 jmcneill device_type = "pci"; 25 1.1 jmcneill assigned-addresses = <0x82000800 0 0x00040000 0 0x2000>; 26 1.1 jmcneill reg = <0x0800 0 0 0 0>; 27 1.1 jmcneill #address-cells = <3>; 28 1.1 jmcneill #size-cells = <2>; 29 1.1 jmcneill #interrupt-cells = <1>; 30 1.1 jmcneill ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 31 1.1 jmcneill 0x81000000 0 0 0x81000000 0x1 0 1 0>; 32 1.1.1.2 jmcneill bus-range = <0x00 0xff>; 33 1.1 jmcneill interrupt-map-mask = <0 0 0 0>; 34 1.1 jmcneill interrupt-map = <0 0 0 0 &intc 9>; 35 1.1 jmcneill marvell,pcie-port = <0>; 36 1.1 jmcneill marvell,pcie-lane = <0>; 37 1.1 jmcneill clocks = <&gate_clk 2>; 38 1.1 jmcneill status = "disabled"; 39 1.1 jmcneill }; 40 1.1 jmcneill 41 1.1 jmcneill pcie1: pcie@2,0 { 42 1.1 jmcneill device_type = "pci"; 43 1.1 jmcneill assigned-addresses = <0x82001000 0 0x00044000 0 0x2000>; 44 1.1 jmcneill reg = <0x1000 0 0 0 0>; 45 1.1 jmcneill #address-cells = <3>; 46 1.1 jmcneill #size-cells = <2>; 47 1.1 jmcneill #interrupt-cells = <1>; 48 1.1 jmcneill ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 49 1.1 jmcneill 0x81000000 0 0 0x81000000 0x2 0 1 0>; 50 1.1.1.2 jmcneill bus-range = <0x00 0xff>; 51 1.1 jmcneill interrupt-map-mask = <0 0 0 0>; 52 1.1 jmcneill interrupt-map = <0 0 0 0 &intc 10>; 53 1.1 jmcneill marvell,pcie-port = <1>; 54 1.1 jmcneill marvell,pcie-lane = <0>; 55 1.1 jmcneill clocks = <&gate_clk 18>; 56 1.1 jmcneill status = "disabled"; 57 1.1 jmcneill }; 58 1.1 jmcneill }; 59 1.1 jmcneill }; 60 1.1 jmcneill ocp@f1000000 { 61 1.1 jmcneill 62 1.1 jmcneill pinctrl: pin-controller@10000 { 63 1.1 jmcneill compatible = "marvell,88f6282-pinctrl"; 64 1.1 jmcneill 65 1.1 jmcneill pmx_sata0: pmx-sata0 { 66 1.1 jmcneill marvell,pins = "mpp5", "mpp21", "mpp23"; 67 1.1 jmcneill marvell,function = "sata0"; 68 1.1 jmcneill }; 69 1.1 jmcneill pmx_sata1: pmx-sata1 { 70 1.1 jmcneill marvell,pins = "mpp4", "mpp20", "mpp22"; 71 1.1 jmcneill marvell,function = "sata1"; 72 1.1 jmcneill }; 73 1.1 jmcneill 74 1.1 jmcneill /* 75 1.1 jmcneill * Default I2C1 pinctrl setting on mpp36/mpp37, 76 1.1 jmcneill * overwrite marvell,pins on board level if required. 77 1.1 jmcneill */ 78 1.1 jmcneill pmx_twsi1: pmx-twsi1 { 79 1.1 jmcneill marvell,pins = "mpp36", "mpp37"; 80 1.1 jmcneill marvell,function = "twsi1"; 81 1.1 jmcneill }; 82 1.1 jmcneill 83 1.1 jmcneill pmx_sdio: pmx-sdio { 84 1.1 jmcneill marvell,pins = "mpp12", "mpp13", "mpp14", 85 1.1 jmcneill "mpp15", "mpp16", "mpp17"; 86 1.1 jmcneill marvell,function = "sdio"; 87 1.1 jmcneill }; 88 1.1 jmcneill }; 89 1.1 jmcneill 90 1.1 jmcneill thermal: thermal@10078 { 91 1.1 jmcneill compatible = "marvell,kirkwood-thermal"; 92 1.1 jmcneill reg = <0x10078 0x4>; 93 1.1 jmcneill status = "okay"; 94 1.1 jmcneill }; 95 1.1 jmcneill 96 1.1 jmcneill rtc: rtc@10300 { 97 1.1 jmcneill compatible = "marvell,kirkwood-rtc", "marvell,orion-rtc"; 98 1.1 jmcneill reg = <0x10300 0x20>; 99 1.1 jmcneill interrupts = <53>; 100 1.1 jmcneill clocks = <&gate_clk 7>; 101 1.1 jmcneill }; 102 1.1 jmcneill 103 1.1 jmcneill i2c1: i2c@11100 { 104 1.1 jmcneill compatible = "marvell,mv64xxx-i2c"; 105 1.1 jmcneill reg = <0x11100 0x20>; 106 1.1 jmcneill #address-cells = <1>; 107 1.1 jmcneill #size-cells = <0>; 108 1.1 jmcneill interrupts = <32>; 109 1.1 jmcneill clock-frequency = <100000>; 110 1.1 jmcneill clocks = <&gate_clk 7>; 111 1.1 jmcneill pinctrl-0 = <&pmx_twsi1>; 112 1.1 jmcneill pinctrl-names = "default"; 113 1.1 jmcneill status = "disabled"; 114 1.1 jmcneill }; 115 1.1 jmcneill 116 1.1 jmcneill sata: sata@80000 { 117 1.1 jmcneill compatible = "marvell,orion-sata"; 118 1.1 jmcneill reg = <0x80000 0x5000>; 119 1.1 jmcneill interrupts = <21>; 120 1.1 jmcneill clocks = <&gate_clk 14>, <&gate_clk 15>; 121 1.1 jmcneill clock-names = "0", "1"; 122 1.1 jmcneill phys = <&sata_phy0>, <&sata_phy1>; 123 1.1 jmcneill phy-names = "port0", "port1"; 124 1.1 jmcneill status = "disabled"; 125 1.1 jmcneill }; 126 1.1 jmcneill 127 1.1 jmcneill sdio: mvsdio@90000 { 128 1.1 jmcneill compatible = "marvell,orion-sdio"; 129 1.1 jmcneill reg = <0x90000 0x200>; 130 1.1 jmcneill interrupts = <28>; 131 1.1 jmcneill clocks = <&gate_clk 4>; 132 1.1 jmcneill pinctrl-0 = <&pmx_sdio>; 133 1.1 jmcneill pinctrl-names = "default"; 134 1.1 jmcneill bus-width = <4>; 135 1.1 jmcneill cap-sdio-irq; 136 1.1 jmcneill cap-sd-highspeed; 137 1.1 jmcneill cap-mmc-highspeed; 138 1.1 jmcneill status = "disabled"; 139 1.1 jmcneill }; 140 1.1 jmcneill }; 141 1.1 jmcneill }; 142